192b58b34SGrygorii Strashko // SPDX-License-Identifier: GPL-2.0
292b58b34SGrygorii Strashko /*
392b58b34SGrygorii Strashko * Texas Instruments CPSW Port's PHY Interface Mode selection Driver
492b58b34SGrygorii Strashko *
592b58b34SGrygorii Strashko * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
692b58b34SGrygorii Strashko *
792b58b34SGrygorii Strashko * Based on cpsw-phy-sel.c driver created by Mugunthan V N <mugunthanvnm@ti.com>
892b58b34SGrygorii Strashko */
992b58b34SGrygorii Strashko
1092b58b34SGrygorii Strashko #include <linux/platform_device.h>
1192b58b34SGrygorii Strashko #include <linux/module.h>
1292b58b34SGrygorii Strashko #include <linux/mfd/syscon.h>
1392b58b34SGrygorii Strashko #include <linux/of.h>
147f78322cSGrygorii Strashko #include <linux/of_address.h>
1592b58b34SGrygorii Strashko #include <linux/of_net.h>
1692b58b34SGrygorii Strashko #include <linux/phy.h>
1792b58b34SGrygorii Strashko #include <linux/phy/phy.h>
1892b58b34SGrygorii Strashko #include <linux/regmap.h>
1992b58b34SGrygorii Strashko
2092b58b34SGrygorii Strashko /* AM33xx SoC specific definitions for the CONTROL port */
2192b58b34SGrygorii Strashko #define AM33XX_GMII_SEL_MODE_MII 0
2292b58b34SGrygorii Strashko #define AM33XX_GMII_SEL_MODE_RMII 1
2392b58b34SGrygorii Strashko #define AM33XX_GMII_SEL_MODE_RGMII 2
2492b58b34SGrygorii Strashko
25af96579dSSiddharth Vadapalli /* J72xx SoC specific definitions for the CONTROL port */
266a301188SSiddharth Vadapalli #define J72XX_GMII_SEL_MODE_SGMII 3
27af96579dSSiddharth Vadapalli #define J72XX_GMII_SEL_MODE_QSGMII 4
288d087a09SSiddharth Vadapalli #define J72XX_GMII_SEL_MODE_USXGMII 5
29af96579dSSiddharth Vadapalli #define J72XX_GMII_SEL_MODE_QSGMII_SUB 6
30af96579dSSiddharth Vadapalli
31af96579dSSiddharth Vadapalli #define PHY_GMII_PORT(n) BIT((n) - 1)
32af96579dSSiddharth Vadapalli
3392b58b34SGrygorii Strashko enum {
3415819a6cSGrygorii Strashko PHY_GMII_SEL_PORT_MODE = 0,
3592b58b34SGrygorii Strashko PHY_GMII_SEL_RGMII_ID_MODE,
3692b58b34SGrygorii Strashko PHY_GMII_SEL_RMII_IO_CLK_EN,
3792b58b34SGrygorii Strashko PHY_GMII_SEL_LAST,
3892b58b34SGrygorii Strashko };
3992b58b34SGrygorii Strashko
4092b58b34SGrygorii Strashko struct phy_gmii_sel_phy_priv {
4192b58b34SGrygorii Strashko struct phy_gmii_sel_priv *priv;
4292b58b34SGrygorii Strashko u32 id;
4392b58b34SGrygorii Strashko struct phy *if_phy;
4492b58b34SGrygorii Strashko int rmii_clock_external;
4592b58b34SGrygorii Strashko int phy_if_mode;
4692b58b34SGrygorii Strashko struct regmap_field *fields[PHY_GMII_SEL_LAST];
4792b58b34SGrygorii Strashko };
4892b58b34SGrygorii Strashko
4992b58b34SGrygorii Strashko struct phy_gmii_sel_soc_data {
5092b58b34SGrygorii Strashko u32 num_ports;
5192b58b34SGrygorii Strashko u32 features;
5292b58b34SGrygorii Strashko const struct reg_field (*regfields)[PHY_GMII_SEL_LAST];
537f78322cSGrygorii Strashko bool use_of_data;
54af96579dSSiddharth Vadapalli u64 extra_modes;
553b66ab69SSiddharth Vadapalli u32 num_qsgmii_main_ports;
5692b58b34SGrygorii Strashko };
5792b58b34SGrygorii Strashko
5892b58b34SGrygorii Strashko struct phy_gmii_sel_priv {
5992b58b34SGrygorii Strashko struct device *dev;
6092b58b34SGrygorii Strashko const struct phy_gmii_sel_soc_data *soc_data;
6192b58b34SGrygorii Strashko struct regmap *regmap;
6292b58b34SGrygorii Strashko struct phy_provider *phy_provider;
6392b58b34SGrygorii Strashko struct phy_gmii_sel_phy_priv *if_phys;
647f78322cSGrygorii Strashko u32 num_ports;
657f78322cSGrygorii Strashko u32 reg_offset;
66af96579dSSiddharth Vadapalli u32 qsgmii_main_ports;
67*a7ccc9d9SAndrew Davis bool no_offset;
6892b58b34SGrygorii Strashko };
6992b58b34SGrygorii Strashko
phy_gmii_sel_mode(struct phy * phy,enum phy_mode mode,int submode)7092b58b34SGrygorii Strashko static int phy_gmii_sel_mode(struct phy *phy, enum phy_mode mode, int submode)
7192b58b34SGrygorii Strashko {
7292b58b34SGrygorii Strashko struct phy_gmii_sel_phy_priv *if_phy = phy_get_drvdata(phy);
7392b58b34SGrygorii Strashko const struct phy_gmii_sel_soc_data *soc_data = if_phy->priv->soc_data;
7492b58b34SGrygorii Strashko struct device *dev = if_phy->priv->dev;
7592b58b34SGrygorii Strashko struct regmap_field *regfield;
7692b58b34SGrygorii Strashko int ret, rgmii_id = 0;
7792b58b34SGrygorii Strashko u32 gmii_sel_mode = 0;
7892b58b34SGrygorii Strashko
7992b58b34SGrygorii Strashko if (mode != PHY_MODE_ETHERNET)
8092b58b34SGrygorii Strashko return -EINVAL;
8192b58b34SGrygorii Strashko
8292b58b34SGrygorii Strashko switch (submode) {
8392b58b34SGrygorii Strashko case PHY_INTERFACE_MODE_RMII:
8492b58b34SGrygorii Strashko gmii_sel_mode = AM33XX_GMII_SEL_MODE_RMII;
8592b58b34SGrygorii Strashko break;
8692b58b34SGrygorii Strashko
8792b58b34SGrygorii Strashko case PHY_INTERFACE_MODE_RGMII:
88316b4294SGrygorii Strashko case PHY_INTERFACE_MODE_RGMII_RXID:
8992b58b34SGrygorii Strashko gmii_sel_mode = AM33XX_GMII_SEL_MODE_RGMII;
9092b58b34SGrygorii Strashko break;
9192b58b34SGrygorii Strashko
9292b58b34SGrygorii Strashko case PHY_INTERFACE_MODE_RGMII_ID:
9392b58b34SGrygorii Strashko case PHY_INTERFACE_MODE_RGMII_TXID:
9492b58b34SGrygorii Strashko gmii_sel_mode = AM33XX_GMII_SEL_MODE_RGMII;
9592b58b34SGrygorii Strashko rgmii_id = 1;
9692b58b34SGrygorii Strashko break;
9792b58b34SGrygorii Strashko
9892b58b34SGrygorii Strashko case PHY_INTERFACE_MODE_MII:
9958aa7729SGrygorii Strashko case PHY_INTERFACE_MODE_GMII:
100eefed634SGrygorii Strashko gmii_sel_mode = AM33XX_GMII_SEL_MODE_MII;
10192b58b34SGrygorii Strashko break;
10292b58b34SGrygorii Strashko
103af96579dSSiddharth Vadapalli case PHY_INTERFACE_MODE_QSGMII:
104af96579dSSiddharth Vadapalli if (!(soc_data->extra_modes & BIT(PHY_INTERFACE_MODE_QSGMII)))
105af96579dSSiddharth Vadapalli goto unsupported;
106af96579dSSiddharth Vadapalli if (if_phy->priv->qsgmii_main_ports & BIT(if_phy->id - 1))
107af96579dSSiddharth Vadapalli gmii_sel_mode = J72XX_GMII_SEL_MODE_QSGMII;
108af96579dSSiddharth Vadapalli else
109af96579dSSiddharth Vadapalli gmii_sel_mode = J72XX_GMII_SEL_MODE_QSGMII_SUB;
110af96579dSSiddharth Vadapalli break;
111af96579dSSiddharth Vadapalli
1126a301188SSiddharth Vadapalli case PHY_INTERFACE_MODE_SGMII:
1136a301188SSiddharth Vadapalli if (!(soc_data->extra_modes & BIT(PHY_INTERFACE_MODE_SGMII)))
1146a301188SSiddharth Vadapalli goto unsupported;
1156a301188SSiddharth Vadapalli else
1166a301188SSiddharth Vadapalli gmii_sel_mode = J72XX_GMII_SEL_MODE_SGMII;
1176a301188SSiddharth Vadapalli break;
1186a301188SSiddharth Vadapalli
1198d087a09SSiddharth Vadapalli case PHY_INTERFACE_MODE_USXGMII:
1208d087a09SSiddharth Vadapalli if (!(soc_data->extra_modes & BIT(PHY_INTERFACE_MODE_USXGMII)))
1218d087a09SSiddharth Vadapalli goto unsupported;
1228d087a09SSiddharth Vadapalli else
1238d087a09SSiddharth Vadapalli gmii_sel_mode = J72XX_GMII_SEL_MODE_USXGMII;
1248d087a09SSiddharth Vadapalli break;
1258d087a09SSiddharth Vadapalli
12692b58b34SGrygorii Strashko default:
127af96579dSSiddharth Vadapalli goto unsupported;
1281a3a0927Skbuild test robot }
12992b58b34SGrygorii Strashko
13092b58b34SGrygorii Strashko if_phy->phy_if_mode = submode;
13192b58b34SGrygorii Strashko
13292b58b34SGrygorii Strashko dev_dbg(dev, "%s id:%u mode:%u rgmii_id:%d rmii_clk_ext:%d\n",
133eefed634SGrygorii Strashko __func__, if_phy->id, submode, rgmii_id,
13492b58b34SGrygorii Strashko if_phy->rmii_clock_external);
13592b58b34SGrygorii Strashko
13692b58b34SGrygorii Strashko regfield = if_phy->fields[PHY_GMII_SEL_PORT_MODE];
13792b58b34SGrygorii Strashko ret = regmap_field_write(regfield, gmii_sel_mode);
13892b58b34SGrygorii Strashko if (ret) {
13992b58b34SGrygorii Strashko dev_err(dev, "port%u: set mode fail %d", if_phy->id, ret);
14092b58b34SGrygorii Strashko return ret;
14192b58b34SGrygorii Strashko }
14292b58b34SGrygorii Strashko
14392b58b34SGrygorii Strashko if (soc_data->features & BIT(PHY_GMII_SEL_RGMII_ID_MODE) &&
14492b58b34SGrygorii Strashko if_phy->fields[PHY_GMII_SEL_RGMII_ID_MODE]) {
14592b58b34SGrygorii Strashko regfield = if_phy->fields[PHY_GMII_SEL_RGMII_ID_MODE];
14692b58b34SGrygorii Strashko ret = regmap_field_write(regfield, rgmii_id);
14792b58b34SGrygorii Strashko if (ret)
14892b58b34SGrygorii Strashko return ret;
14992b58b34SGrygorii Strashko }
15092b58b34SGrygorii Strashko
15192b58b34SGrygorii Strashko if (soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN) &&
15292b58b34SGrygorii Strashko if_phy->fields[PHY_GMII_SEL_RMII_IO_CLK_EN]) {
15392b58b34SGrygorii Strashko regfield = if_phy->fields[PHY_GMII_SEL_RMII_IO_CLK_EN];
15492b58b34SGrygorii Strashko ret = regmap_field_write(regfield,
15592b58b34SGrygorii Strashko if_phy->rmii_clock_external);
15692b58b34SGrygorii Strashko }
15792b58b34SGrygorii Strashko
15892b58b34SGrygorii Strashko return 0;
159af96579dSSiddharth Vadapalli
160af96579dSSiddharth Vadapalli unsupported:
161af96579dSSiddharth Vadapalli dev_warn(dev, "port%u: unsupported mode: \"%s\"\n",
162af96579dSSiddharth Vadapalli if_phy->id, phy_modes(submode));
163af96579dSSiddharth Vadapalli return -EINVAL;
16492b58b34SGrygorii Strashko }
16592b58b34SGrygorii Strashko
16692b58b34SGrygorii Strashko static const
16792b58b34SGrygorii Strashko struct reg_field phy_gmii_sel_fields_am33xx[][PHY_GMII_SEL_LAST] = {
16892b58b34SGrygorii Strashko {
16992b58b34SGrygorii Strashko [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x650, 0, 1),
17092b58b34SGrygorii Strashko [PHY_GMII_SEL_RGMII_ID_MODE] = REG_FIELD(0x650, 4, 4),
17192b58b34SGrygorii Strashko [PHY_GMII_SEL_RMII_IO_CLK_EN] = REG_FIELD(0x650, 6, 6),
17292b58b34SGrygorii Strashko },
17392b58b34SGrygorii Strashko {
17492b58b34SGrygorii Strashko [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x650, 2, 3),
17592b58b34SGrygorii Strashko [PHY_GMII_SEL_RGMII_ID_MODE] = REG_FIELD(0x650, 5, 5),
17692b58b34SGrygorii Strashko [PHY_GMII_SEL_RMII_IO_CLK_EN] = REG_FIELD(0x650, 7, 7),
17792b58b34SGrygorii Strashko },
17892b58b34SGrygorii Strashko };
17992b58b34SGrygorii Strashko
18092b58b34SGrygorii Strashko static const
18192b58b34SGrygorii Strashko struct phy_gmii_sel_soc_data phy_gmii_sel_soc_am33xx = {
18292b58b34SGrygorii Strashko .num_ports = 2,
18392b58b34SGrygorii Strashko .features = BIT(PHY_GMII_SEL_RGMII_ID_MODE) |
18492b58b34SGrygorii Strashko BIT(PHY_GMII_SEL_RMII_IO_CLK_EN),
18592b58b34SGrygorii Strashko .regfields = phy_gmii_sel_fields_am33xx,
18692b58b34SGrygorii Strashko };
18792b58b34SGrygorii Strashko
18892b58b34SGrygorii Strashko static const
18992b58b34SGrygorii Strashko struct reg_field phy_gmii_sel_fields_dra7[][PHY_GMII_SEL_LAST] = {
19092b58b34SGrygorii Strashko {
19192b58b34SGrygorii Strashko [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x554, 0, 1),
19292b58b34SGrygorii Strashko },
19392b58b34SGrygorii Strashko {
19492b58b34SGrygorii Strashko [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x554, 4, 5),
19592b58b34SGrygorii Strashko },
19692b58b34SGrygorii Strashko };
19792b58b34SGrygorii Strashko
19892b58b34SGrygorii Strashko static const
19992b58b34SGrygorii Strashko struct phy_gmii_sel_soc_data phy_gmii_sel_soc_dra7 = {
20092b58b34SGrygorii Strashko .num_ports = 2,
20192b58b34SGrygorii Strashko .regfields = phy_gmii_sel_fields_dra7,
20292b58b34SGrygorii Strashko };
20392b58b34SGrygorii Strashko
20492b58b34SGrygorii Strashko static const
20592b58b34SGrygorii Strashko struct phy_gmii_sel_soc_data phy_gmii_sel_soc_dm814 = {
20692b58b34SGrygorii Strashko .num_ports = 2,
20792b58b34SGrygorii Strashko .features = BIT(PHY_GMII_SEL_RGMII_ID_MODE),
20892b58b34SGrygorii Strashko .regfields = phy_gmii_sel_fields_am33xx,
20992b58b34SGrygorii Strashko };
21092b58b34SGrygorii Strashko
211d9aa91dfSGrygorii Strashko static const
212d9aa91dfSGrygorii Strashko struct reg_field phy_gmii_sel_fields_am654[][PHY_GMII_SEL_LAST] = {
2137f78322cSGrygorii Strashko { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x0, 0, 2), },
2147f78322cSGrygorii Strashko { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x4, 0, 2), },
2157f78322cSGrygorii Strashko { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x8, 0, 2), },
2167f78322cSGrygorii Strashko { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0xC, 0, 2), },
2177f78322cSGrygorii Strashko { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x10, 0, 2), },
2187f78322cSGrygorii Strashko { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x14, 0, 2), },
2197f78322cSGrygorii Strashko { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x18, 0, 2), },
2207f78322cSGrygorii Strashko { [PHY_GMII_SEL_PORT_MODE] = REG_FIELD(0x1C, 0, 2), },
221d9aa91dfSGrygorii Strashko };
222d9aa91dfSGrygorii Strashko
223d9aa91dfSGrygorii Strashko static const
224d9aa91dfSGrygorii Strashko struct phy_gmii_sel_soc_data phy_gmii_sel_soc_am654 = {
2257f78322cSGrygorii Strashko .use_of_data = true,
226d9aa91dfSGrygorii Strashko .regfields = phy_gmii_sel_fields_am654,
227d9aa91dfSGrygorii Strashko };
228d9aa91dfSGrygorii Strashko
229af96579dSSiddharth Vadapalli static const
230af96579dSSiddharth Vadapalli struct phy_gmii_sel_soc_data phy_gmii_sel_cpsw5g_soc_j7200 = {
231af96579dSSiddharth Vadapalli .use_of_data = true,
232af96579dSSiddharth Vadapalli .regfields = phy_gmii_sel_fields_am654,
233178b6515SSiddharth Vadapalli .extra_modes = BIT(PHY_INTERFACE_MODE_QSGMII) | BIT(PHY_INTERFACE_MODE_SGMII),
2343b66ab69SSiddharth Vadapalli .num_ports = 4,
2353b66ab69SSiddharth Vadapalli .num_qsgmii_main_ports = 1,
236af96579dSSiddharth Vadapalli };
237af96579dSSiddharth Vadapalli
2385bd78c00SSiddharth Vadapalli static const
2395bd78c00SSiddharth Vadapalli struct phy_gmii_sel_soc_data phy_gmii_sel_cpsw9g_soc_j721e = {
2405bd78c00SSiddharth Vadapalli .use_of_data = true,
2415bd78c00SSiddharth Vadapalli .regfields = phy_gmii_sel_fields_am654,
2422de2e49bSSiddharth Vadapalli .extra_modes = BIT(PHY_INTERFACE_MODE_QSGMII) | BIT(PHY_INTERFACE_MODE_SGMII),
2435bd78c00SSiddharth Vadapalli .num_ports = 8,
2445bd78c00SSiddharth Vadapalli .num_qsgmii_main_ports = 2,
2455bd78c00SSiddharth Vadapalli };
2465bd78c00SSiddharth Vadapalli
247efd65880SSiddharth Vadapalli static const
248efd65880SSiddharth Vadapalli struct phy_gmii_sel_soc_data phy_gmii_sel_cpsw9g_soc_j784s4 = {
249efd65880SSiddharth Vadapalli .use_of_data = true,
250efd65880SSiddharth Vadapalli .regfields = phy_gmii_sel_fields_am654,
2518d087a09SSiddharth Vadapalli .extra_modes = BIT(PHY_INTERFACE_MODE_QSGMII) |
2528d087a09SSiddharth Vadapalli BIT(PHY_INTERFACE_MODE_USXGMII),
253efd65880SSiddharth Vadapalli .num_ports = 8,
254efd65880SSiddharth Vadapalli .num_qsgmii_main_ports = 2,
255efd65880SSiddharth Vadapalli };
256efd65880SSiddharth Vadapalli
25792b58b34SGrygorii Strashko static const struct of_device_id phy_gmii_sel_id_table[] = {
25892b58b34SGrygorii Strashko {
25992b58b34SGrygorii Strashko .compatible = "ti,am3352-phy-gmii-sel",
26092b58b34SGrygorii Strashko .data = &phy_gmii_sel_soc_am33xx,
26192b58b34SGrygorii Strashko },
26292b58b34SGrygorii Strashko {
26392b58b34SGrygorii Strashko .compatible = "ti,dra7xx-phy-gmii-sel",
26492b58b34SGrygorii Strashko .data = &phy_gmii_sel_soc_dra7,
26592b58b34SGrygorii Strashko },
26692b58b34SGrygorii Strashko {
26792b58b34SGrygorii Strashko .compatible = "ti,am43xx-phy-gmii-sel",
26892b58b34SGrygorii Strashko .data = &phy_gmii_sel_soc_am33xx,
26992b58b34SGrygorii Strashko },
27092b58b34SGrygorii Strashko {
27192b58b34SGrygorii Strashko .compatible = "ti,dm814-phy-gmii-sel",
27292b58b34SGrygorii Strashko .data = &phy_gmii_sel_soc_dm814,
27392b58b34SGrygorii Strashko },
274d9aa91dfSGrygorii Strashko {
275d9aa91dfSGrygorii Strashko .compatible = "ti,am654-phy-gmii-sel",
276d9aa91dfSGrygorii Strashko .data = &phy_gmii_sel_soc_am654,
277d9aa91dfSGrygorii Strashko },
278af96579dSSiddharth Vadapalli {
279af96579dSSiddharth Vadapalli .compatible = "ti,j7200-cpsw5g-phy-gmii-sel",
280af96579dSSiddharth Vadapalli .data = &phy_gmii_sel_cpsw5g_soc_j7200,
281af96579dSSiddharth Vadapalli },
2825bd78c00SSiddharth Vadapalli {
2835bd78c00SSiddharth Vadapalli .compatible = "ti,j721e-cpsw9g-phy-gmii-sel",
2845bd78c00SSiddharth Vadapalli .data = &phy_gmii_sel_cpsw9g_soc_j721e,
2855bd78c00SSiddharth Vadapalli },
286efd65880SSiddharth Vadapalli {
287efd65880SSiddharth Vadapalli .compatible = "ti,j784s4-cpsw9g-phy-gmii-sel",
288efd65880SSiddharth Vadapalli .data = &phy_gmii_sel_cpsw9g_soc_j784s4,
289efd65880SSiddharth Vadapalli },
29092b58b34SGrygorii Strashko {}
29192b58b34SGrygorii Strashko };
29292b58b34SGrygorii Strashko MODULE_DEVICE_TABLE(of, phy_gmii_sel_id_table);
29392b58b34SGrygorii Strashko
29492b58b34SGrygorii Strashko static const struct phy_ops phy_gmii_sel_ops = {
29592b58b34SGrygorii Strashko .set_mode = phy_gmii_sel_mode,
29692b58b34SGrygorii Strashko .owner = THIS_MODULE,
29792b58b34SGrygorii Strashko };
29892b58b34SGrygorii Strashko
phy_gmii_sel_of_xlate(struct device * dev,struct of_phandle_args * args)29992b58b34SGrygorii Strashko static struct phy *phy_gmii_sel_of_xlate(struct device *dev,
30092b58b34SGrygorii Strashko struct of_phandle_args *args)
30192b58b34SGrygorii Strashko {
30292b58b34SGrygorii Strashko struct phy_gmii_sel_priv *priv = dev_get_drvdata(dev);
30392b58b34SGrygorii Strashko int phy_id = args->args[0];
30492b58b34SGrygorii Strashko
30592b58b34SGrygorii Strashko if (args->args_count < 1)
30692b58b34SGrygorii Strashko return ERR_PTR(-EINVAL);
3071138a442SColin Ian King if (!priv || !priv->if_phys)
3081138a442SColin Ian King return ERR_PTR(-ENODEV);
30992b58b34SGrygorii Strashko if (priv->soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN) &&
31092b58b34SGrygorii Strashko args->args_count < 2)
31192b58b34SGrygorii Strashko return ERR_PTR(-EINVAL);
3127f78322cSGrygorii Strashko if (phy_id > priv->num_ports)
31392b58b34SGrygorii Strashko return ERR_PTR(-EINVAL);
31492b58b34SGrygorii Strashko if (phy_id != priv->if_phys[phy_id - 1].id)
31592b58b34SGrygorii Strashko return ERR_PTR(-EINVAL);
31692b58b34SGrygorii Strashko
31792b58b34SGrygorii Strashko phy_id--;
31892b58b34SGrygorii Strashko if (priv->soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN))
31992b58b34SGrygorii Strashko priv->if_phys[phy_id].rmii_clock_external = args->args[1];
32092b58b34SGrygorii Strashko dev_dbg(dev, "%s id:%u ext:%d\n", __func__,
32192b58b34SGrygorii Strashko priv->if_phys[phy_id].id, args->args[1]);
32292b58b34SGrygorii Strashko
32392b58b34SGrygorii Strashko return priv->if_phys[phy_id].if_phy;
32492b58b34SGrygorii Strashko }
32592b58b34SGrygorii Strashko
phy_gmii_init_phy(struct phy_gmii_sel_priv * priv,int port,struct phy_gmii_sel_phy_priv * if_phy)32615819a6cSGrygorii Strashko static int phy_gmii_init_phy(struct phy_gmii_sel_priv *priv, int port,
32715819a6cSGrygorii Strashko struct phy_gmii_sel_phy_priv *if_phy)
32815819a6cSGrygorii Strashko {
32915819a6cSGrygorii Strashko const struct phy_gmii_sel_soc_data *soc_data = priv->soc_data;
33015819a6cSGrygorii Strashko struct device *dev = priv->dev;
33115819a6cSGrygorii Strashko const struct reg_field *fields;
33215819a6cSGrygorii Strashko struct regmap_field *regfield;
33315819a6cSGrygorii Strashko struct reg_field field;
33415819a6cSGrygorii Strashko int ret;
33515819a6cSGrygorii Strashko
33615819a6cSGrygorii Strashko if_phy->id = port;
33715819a6cSGrygorii Strashko if_phy->priv = priv;
33815819a6cSGrygorii Strashko
33915819a6cSGrygorii Strashko fields = soc_data->regfields[port - 1];
34015819a6cSGrygorii Strashko field = *fields++;
3417f78322cSGrygorii Strashko field.reg += priv->reg_offset;
34215819a6cSGrygorii Strashko dev_dbg(dev, "%s field %x %d %d\n", __func__,
34315819a6cSGrygorii Strashko field.reg, field.msb, field.lsb);
34415819a6cSGrygorii Strashko
34515819a6cSGrygorii Strashko regfield = devm_regmap_field_alloc(dev, priv->regmap, field);
34615819a6cSGrygorii Strashko if (IS_ERR(regfield))
34715819a6cSGrygorii Strashko return PTR_ERR(regfield);
34815819a6cSGrygorii Strashko if_phy->fields[PHY_GMII_SEL_PORT_MODE] = regfield;
34915819a6cSGrygorii Strashko
35015819a6cSGrygorii Strashko field = *fields++;
3517f78322cSGrygorii Strashko field.reg += priv->reg_offset;
352d3fa20b9SGrygorii Strashko if (soc_data->features & BIT(PHY_GMII_SEL_RGMII_ID_MODE)) {
35315819a6cSGrygorii Strashko regfield = devm_regmap_field_alloc(dev,
35415819a6cSGrygorii Strashko priv->regmap,
35515819a6cSGrygorii Strashko field);
35615819a6cSGrygorii Strashko if (IS_ERR(regfield))
35715819a6cSGrygorii Strashko return PTR_ERR(regfield);
35815819a6cSGrygorii Strashko if_phy->fields[PHY_GMII_SEL_RGMII_ID_MODE] = regfield;
35915819a6cSGrygorii Strashko dev_dbg(dev, "%s field %x %d %d\n", __func__,
36015819a6cSGrygorii Strashko field.reg, field.msb, field.lsb);
36115819a6cSGrygorii Strashko }
36215819a6cSGrygorii Strashko
36315819a6cSGrygorii Strashko field = *fields;
3647f78322cSGrygorii Strashko field.reg += priv->reg_offset;
365d3fa20b9SGrygorii Strashko if (soc_data->features & BIT(PHY_GMII_SEL_RMII_IO_CLK_EN)) {
36615819a6cSGrygorii Strashko regfield = devm_regmap_field_alloc(dev,
36715819a6cSGrygorii Strashko priv->regmap,
36815819a6cSGrygorii Strashko field);
36915819a6cSGrygorii Strashko if (IS_ERR(regfield))
37015819a6cSGrygorii Strashko return PTR_ERR(regfield);
37115819a6cSGrygorii Strashko if_phy->fields[PHY_GMII_SEL_RMII_IO_CLK_EN] = regfield;
37215819a6cSGrygorii Strashko dev_dbg(dev, "%s field %x %d %d\n", __func__,
37315819a6cSGrygorii Strashko field.reg, field.msb, field.lsb);
37415819a6cSGrygorii Strashko }
37515819a6cSGrygorii Strashko
37615819a6cSGrygorii Strashko if_phy->if_phy = devm_phy_create(dev,
37715819a6cSGrygorii Strashko priv->dev->of_node,
37815819a6cSGrygorii Strashko &phy_gmii_sel_ops);
37915819a6cSGrygorii Strashko if (IS_ERR(if_phy->if_phy)) {
38015819a6cSGrygorii Strashko ret = PTR_ERR(if_phy->if_phy);
38115819a6cSGrygorii Strashko dev_err(dev, "Failed to create phy%d %d\n", port, ret);
38215819a6cSGrygorii Strashko return ret;
38315819a6cSGrygorii Strashko }
38415819a6cSGrygorii Strashko phy_set_drvdata(if_phy->if_phy, if_phy);
38515819a6cSGrygorii Strashko
38615819a6cSGrygorii Strashko return 0;
38715819a6cSGrygorii Strashko }
38815819a6cSGrygorii Strashko
phy_gmii_sel_init_ports(struct phy_gmii_sel_priv * priv)38992b58b34SGrygorii Strashko static int phy_gmii_sel_init_ports(struct phy_gmii_sel_priv *priv)
39092b58b34SGrygorii Strashko {
39192b58b34SGrygorii Strashko const struct phy_gmii_sel_soc_data *soc_data = priv->soc_data;
39292b58b34SGrygorii Strashko struct phy_gmii_sel_phy_priv *if_phys;
3937f78322cSGrygorii Strashko struct device *dev = priv->dev;
3947f78322cSGrygorii Strashko int i, ret;
39592b58b34SGrygorii Strashko
3967f78322cSGrygorii Strashko if (soc_data->use_of_data) {
3977f78322cSGrygorii Strashko const __be32 *offset;
3987f78322cSGrygorii Strashko u64 size;
39992b58b34SGrygorii Strashko
4007f78322cSGrygorii Strashko offset = of_get_address(dev->of_node, 0, &size, NULL);
4018d55027fSDan Carpenter if (!offset)
4028d55027fSDan Carpenter return -EINVAL;
4037f78322cSGrygorii Strashko priv->num_ports = size / sizeof(u32);
4047f78322cSGrygorii Strashko if (!priv->num_ports)
4057f78322cSGrygorii Strashko return -EINVAL;
406*a7ccc9d9SAndrew Davis if (!priv->no_offset)
4077f78322cSGrygorii Strashko priv->reg_offset = __be32_to_cpu(*offset);
4087f78322cSGrygorii Strashko }
4097f78322cSGrygorii Strashko
4107f78322cSGrygorii Strashko if_phys = devm_kcalloc(dev, priv->num_ports,
41192b58b34SGrygorii Strashko sizeof(*if_phys), GFP_KERNEL);
41292b58b34SGrygorii Strashko if (!if_phys)
41392b58b34SGrygorii Strashko return -ENOMEM;
4147f78322cSGrygorii Strashko dev_dbg(dev, "%s %d\n", __func__, priv->num_ports);
41592b58b34SGrygorii Strashko
4167f78322cSGrygorii Strashko for (i = 0; i < priv->num_ports; i++) {
41715819a6cSGrygorii Strashko ret = phy_gmii_init_phy(priv, i + 1, &if_phys[i]);
41815819a6cSGrygorii Strashko if (ret)
41992b58b34SGrygorii Strashko return ret;
42092b58b34SGrygorii Strashko }
42192b58b34SGrygorii Strashko
42292b58b34SGrygorii Strashko priv->if_phys = if_phys;
42392b58b34SGrygorii Strashko return 0;
42492b58b34SGrygorii Strashko }
42592b58b34SGrygorii Strashko
phy_gmii_sel_probe(struct platform_device * pdev)42692b58b34SGrygorii Strashko static int phy_gmii_sel_probe(struct platform_device *pdev)
42792b58b34SGrygorii Strashko {
42892b58b34SGrygorii Strashko struct device *dev = &pdev->dev;
4293b66ab69SSiddharth Vadapalli const struct phy_gmii_sel_soc_data *soc_data;
43092b58b34SGrygorii Strashko struct device_node *node = dev->of_node;
43192b58b34SGrygorii Strashko const struct of_device_id *of_id;
43292b58b34SGrygorii Strashko struct phy_gmii_sel_priv *priv;
433af96579dSSiddharth Vadapalli u32 main_ports = 1;
43492b58b34SGrygorii Strashko int ret;
4353b66ab69SSiddharth Vadapalli u32 i;
43692b58b34SGrygorii Strashko
43792b58b34SGrygorii Strashko of_id = of_match_node(phy_gmii_sel_id_table, pdev->dev.of_node);
43892b58b34SGrygorii Strashko if (!of_id)
43992b58b34SGrygorii Strashko return -EINVAL;
44092b58b34SGrygorii Strashko
44192b58b34SGrygorii Strashko priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
44292b58b34SGrygorii Strashko if (!priv)
44392b58b34SGrygorii Strashko return -ENOMEM;
44492b58b34SGrygorii Strashko
44592b58b34SGrygorii Strashko priv->dev = &pdev->dev;
44692b58b34SGrygorii Strashko priv->soc_data = of_id->data;
4473b66ab69SSiddharth Vadapalli soc_data = priv->soc_data;
4487f78322cSGrygorii Strashko priv->num_ports = priv->soc_data->num_ports;
4493b66ab69SSiddharth Vadapalli priv->qsgmii_main_ports = 0;
4503b66ab69SSiddharth Vadapalli
451af96579dSSiddharth Vadapalli /*
4523b66ab69SSiddharth Vadapalli * Based on the compatible, try to read the appropriate number of
4533b66ab69SSiddharth Vadapalli * QSGMII main ports from the "ti,qsgmii-main-ports" property from
4543b66ab69SSiddharth Vadapalli * the device-tree node.
455af96579dSSiddharth Vadapalli */
4563b66ab69SSiddharth Vadapalli for (i = 0; i < soc_data->num_qsgmii_main_ports; i++) {
4573b66ab69SSiddharth Vadapalli of_property_read_u32_index(node, "ti,qsgmii-main-ports", i, &main_ports);
4583b66ab69SSiddharth Vadapalli /*
4593b66ab69SSiddharth Vadapalli * Ensure that main_ports is within bounds.
4603b66ab69SSiddharth Vadapalli */
4613b66ab69SSiddharth Vadapalli if (main_ports < 1 || main_ports > soc_data->num_ports) {
4623b66ab69SSiddharth Vadapalli dev_err(dev, "Invalid qsgmii main port provided\n");
4633b66ab69SSiddharth Vadapalli return -EINVAL;
4643b66ab69SSiddharth Vadapalli }
4653b66ab69SSiddharth Vadapalli priv->qsgmii_main_ports |= PHY_GMII_PORT(main_ports);
4663b66ab69SSiddharth Vadapalli }
46792b58b34SGrygorii Strashko
46892b58b34SGrygorii Strashko priv->regmap = syscon_node_to_regmap(node->parent);
46992b58b34SGrygorii Strashko if (IS_ERR(priv->regmap)) {
4701fdfa7ccSAndrew Davis priv->regmap = device_node_to_regmap(node);
4711fdfa7ccSAndrew Davis if (IS_ERR(priv->regmap)) {
47292b58b34SGrygorii Strashko ret = PTR_ERR(priv->regmap);
47392b58b34SGrygorii Strashko dev_err(dev, "Failed to get syscon %d\n", ret);
47492b58b34SGrygorii Strashko return ret;
47592b58b34SGrygorii Strashko }
476*a7ccc9d9SAndrew Davis priv->no_offset = true;
4771fdfa7ccSAndrew Davis }
47892b58b34SGrygorii Strashko
47992b58b34SGrygorii Strashko ret = phy_gmii_sel_init_ports(priv);
48092b58b34SGrygorii Strashko if (ret)
48192b58b34SGrygorii Strashko return ret;
48292b58b34SGrygorii Strashko
48392b58b34SGrygorii Strashko dev_set_drvdata(&pdev->dev, priv);
48492b58b34SGrygorii Strashko
48592b58b34SGrygorii Strashko priv->phy_provider =
48692b58b34SGrygorii Strashko devm_of_phy_provider_register(dev,
48792b58b34SGrygorii Strashko phy_gmii_sel_of_xlate);
48892b58b34SGrygorii Strashko if (IS_ERR(priv->phy_provider)) {
48992b58b34SGrygorii Strashko ret = PTR_ERR(priv->phy_provider);
49092b58b34SGrygorii Strashko dev_err(dev, "Failed to create phy provider %d\n", ret);
49192b58b34SGrygorii Strashko return ret;
49292b58b34SGrygorii Strashko }
49392b58b34SGrygorii Strashko
49492b58b34SGrygorii Strashko return 0;
49592b58b34SGrygorii Strashko }
49692b58b34SGrygorii Strashko
49792b58b34SGrygorii Strashko static struct platform_driver phy_gmii_sel_driver = {
49892b58b34SGrygorii Strashko .probe = phy_gmii_sel_probe,
49992b58b34SGrygorii Strashko .driver = {
50092b58b34SGrygorii Strashko .name = "phy-gmii-sel",
50192b58b34SGrygorii Strashko .of_match_table = phy_gmii_sel_id_table,
50292b58b34SGrygorii Strashko },
50392b58b34SGrygorii Strashko };
50492b58b34SGrygorii Strashko module_platform_driver(phy_gmii_sel_driver);
50592b58b34SGrygorii Strashko
50692b58b34SGrygorii Strashko MODULE_LICENSE("GPL v2");
50792b58b34SGrygorii Strashko MODULE_AUTHOR("Grygorii Strashko <grygorii.strashko@ti.com>");
50892b58b34SGrygorii Strashko MODULE_DESCRIPTION("TI CPSW Port's PHY Interface Mode selection Driver");
509