xref: /openbmc/linux/drivers/phy/samsung/phy-exynos-mipi-video.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
20b56e9a7SVivek Gautam /*
3c233a2edSKrzysztof Kozlowski  * Samsung S5P/Exynos SoC series MIPI CSIS/DSIM DPHY driver
40b56e9a7SVivek Gautam  *
50b56e9a7SVivek Gautam  * Copyright (C) 2013,2016 Samsung Electronics Co., Ltd.
60b56e9a7SVivek Gautam  * Author: Sylwester Nawrocki <s.nawrocki@samsung.com>
70b56e9a7SVivek Gautam  */
80b56e9a7SVivek Gautam 
90b56e9a7SVivek Gautam #include <linux/err.h>
100b56e9a7SVivek Gautam #include <linux/io.h>
110b56e9a7SVivek Gautam #include <linux/kernel.h>
120b56e9a7SVivek Gautam #include <linux/module.h>
130b56e9a7SVivek Gautam #include <linux/of.h>
140b56e9a7SVivek Gautam #include <linux/phy/phy.h>
15*7559e757SRob Herring #include <linux/platform_device.h>
160b56e9a7SVivek Gautam #include <linux/regmap.h>
170b56e9a7SVivek Gautam #include <linux/spinlock.h>
180b56e9a7SVivek Gautam #include <linux/soc/samsung/exynos-regs-pmu.h>
190b56e9a7SVivek Gautam #include <linux/mfd/syscon.h>
200b56e9a7SVivek Gautam 
210b56e9a7SVivek Gautam enum exynos_mipi_phy_id {
220b56e9a7SVivek Gautam 	EXYNOS_MIPI_PHY_ID_NONE = -1,
230b56e9a7SVivek Gautam 	EXYNOS_MIPI_PHY_ID_CSIS0,
240b56e9a7SVivek Gautam 	EXYNOS_MIPI_PHY_ID_DSIM0,
250b56e9a7SVivek Gautam 	EXYNOS_MIPI_PHY_ID_CSIS1,
260b56e9a7SVivek Gautam 	EXYNOS_MIPI_PHY_ID_DSIM1,
270b56e9a7SVivek Gautam 	EXYNOS_MIPI_PHY_ID_CSIS2,
280b56e9a7SVivek Gautam 	EXYNOS_MIPI_PHYS_NUM
290b56e9a7SVivek Gautam };
300b56e9a7SVivek Gautam 
310b56e9a7SVivek Gautam enum exynos_mipi_phy_regmap_id {
320b56e9a7SVivek Gautam 	EXYNOS_MIPI_REGMAP_PMU,
330b56e9a7SVivek Gautam 	EXYNOS_MIPI_REGMAP_DISP,
340b56e9a7SVivek Gautam 	EXYNOS_MIPI_REGMAP_CAM0,
350b56e9a7SVivek Gautam 	EXYNOS_MIPI_REGMAP_CAM1,
360b56e9a7SVivek Gautam 	EXYNOS_MIPI_REGMAPS_NUM
370b56e9a7SVivek Gautam };
380b56e9a7SVivek Gautam 
390b56e9a7SVivek Gautam struct mipi_phy_device_desc {
400b56e9a7SVivek Gautam 	int num_phys;
410b56e9a7SVivek Gautam 	int num_regmaps;
420b56e9a7SVivek Gautam 	const char *regmap_names[EXYNOS_MIPI_REGMAPS_NUM];
430b56e9a7SVivek Gautam 	struct exynos_mipi_phy_desc {
440b56e9a7SVivek Gautam 		enum exynos_mipi_phy_id	coupled_phy_id;
450b56e9a7SVivek Gautam 		u32 enable_val;
460b56e9a7SVivek Gautam 		unsigned int enable_reg;
470b56e9a7SVivek Gautam 		enum exynos_mipi_phy_regmap_id enable_map;
480b56e9a7SVivek Gautam 		u32 resetn_val;
490b56e9a7SVivek Gautam 		unsigned int resetn_reg;
500b56e9a7SVivek Gautam 		enum exynos_mipi_phy_regmap_id resetn_map;
510b56e9a7SVivek Gautam 	} phys[EXYNOS_MIPI_PHYS_NUM];
520b56e9a7SVivek Gautam };
530b56e9a7SVivek Gautam 
540b56e9a7SVivek Gautam static const struct mipi_phy_device_desc s5pv210_mipi_phy = {
550b56e9a7SVivek Gautam 	.num_regmaps = 1,
560b56e9a7SVivek Gautam 	.regmap_names = {"syscon"},
570b56e9a7SVivek Gautam 	.num_phys = 4,
580b56e9a7SVivek Gautam 	.phys = {
590b56e9a7SVivek Gautam 		{
600b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_CSIS0 */
610b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_DSIM0,
620b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
630b56e9a7SVivek Gautam 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(0),
640b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
650b56e9a7SVivek Gautam 			.resetn_val = EXYNOS4_MIPI_PHY_SRESETN,
660b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS4_MIPI_PHY_CONTROL(0),
670b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
680b56e9a7SVivek Gautam 		}, {
690b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_DSIM0 */
700b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_CSIS0,
710b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
720b56e9a7SVivek Gautam 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(0),
730b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
740b56e9a7SVivek Gautam 			.resetn_val = EXYNOS4_MIPI_PHY_MRESETN,
750b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS4_MIPI_PHY_CONTROL(0),
760b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
770b56e9a7SVivek Gautam 		}, {
780b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_CSIS1 */
790b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_DSIM1,
800b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
810b56e9a7SVivek Gautam 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(1),
820b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
830b56e9a7SVivek Gautam 			.resetn_val = EXYNOS4_MIPI_PHY_SRESETN,
840b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS4_MIPI_PHY_CONTROL(1),
850b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
860b56e9a7SVivek Gautam 		}, {
870b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_DSIM1 */
880b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_CSIS1,
890b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
900b56e9a7SVivek Gautam 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(1),
910b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
920b56e9a7SVivek Gautam 			.resetn_val = EXYNOS4_MIPI_PHY_MRESETN,
930b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS4_MIPI_PHY_CONTROL(1),
940b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
950b56e9a7SVivek Gautam 		},
960b56e9a7SVivek Gautam 	},
970b56e9a7SVivek Gautam };
980b56e9a7SVivek Gautam 
990b56e9a7SVivek Gautam static const struct mipi_phy_device_desc exynos5420_mipi_phy = {
1000b56e9a7SVivek Gautam 	.num_regmaps = 1,
1010b56e9a7SVivek Gautam 	.regmap_names = {"syscon"},
1020b56e9a7SVivek Gautam 	.num_phys = 5,
1030b56e9a7SVivek Gautam 	.phys = {
1040b56e9a7SVivek Gautam 		{
1050b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_CSIS0 */
1060b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_DSIM0,
1070b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
1080b56e9a7SVivek Gautam 			.enable_reg = EXYNOS5420_MIPI_PHY_CONTROL(0),
1090b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
1100b56e9a7SVivek Gautam 			.resetn_val = EXYNOS4_MIPI_PHY_SRESETN,
1110b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS5420_MIPI_PHY_CONTROL(0),
1120b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
1130b56e9a7SVivek Gautam 		}, {
1140b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_DSIM0 */
1150b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_CSIS0,
1160b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
1170b56e9a7SVivek Gautam 			.enable_reg = EXYNOS5420_MIPI_PHY_CONTROL(0),
1180b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
1190b56e9a7SVivek Gautam 			.resetn_val = EXYNOS4_MIPI_PHY_MRESETN,
1200b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS5420_MIPI_PHY_CONTROL(0),
1210b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
1220b56e9a7SVivek Gautam 		}, {
1230b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_CSIS1 */
1240b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_DSIM1,
1250b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
1260b56e9a7SVivek Gautam 			.enable_reg = EXYNOS5420_MIPI_PHY_CONTROL(1),
1270b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
1280b56e9a7SVivek Gautam 			.resetn_val = EXYNOS4_MIPI_PHY_SRESETN,
1290b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS5420_MIPI_PHY_CONTROL(1),
1300b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
1310b56e9a7SVivek Gautam 		}, {
1320b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_DSIM1 */
1330b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_CSIS1,
1340b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
1350b56e9a7SVivek Gautam 			.enable_reg = EXYNOS5420_MIPI_PHY_CONTROL(1),
1360b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
1370b56e9a7SVivek Gautam 			.resetn_val = EXYNOS4_MIPI_PHY_MRESETN,
1380b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS5420_MIPI_PHY_CONTROL(1),
1390b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
1400b56e9a7SVivek Gautam 		}, {
1410b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_CSIS2 */
1420b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_NONE,
1430b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
1440b56e9a7SVivek Gautam 			.enable_reg = EXYNOS5420_MIPI_PHY_CONTROL(2),
1450b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
1460b56e9a7SVivek Gautam 			.resetn_val = EXYNOS4_MIPI_PHY_SRESETN,
1470b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS5420_MIPI_PHY_CONTROL(2),
1480b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_PMU,
1490b56e9a7SVivek Gautam 		},
1500b56e9a7SVivek Gautam 	},
1510b56e9a7SVivek Gautam };
1520b56e9a7SVivek Gautam 
1530b56e9a7SVivek Gautam #define EXYNOS5433_SYSREG_DISP_MIPI_PHY		0x100C
1540b56e9a7SVivek Gautam #define EXYNOS5433_SYSREG_CAM0_MIPI_DPHY_CON	0x1014
1550b56e9a7SVivek Gautam #define EXYNOS5433_SYSREG_CAM1_MIPI_DPHY_CON	0x1020
1560b56e9a7SVivek Gautam 
1570b56e9a7SVivek Gautam static const struct mipi_phy_device_desc exynos5433_mipi_phy = {
1580b56e9a7SVivek Gautam 	.num_regmaps = 4,
1590b56e9a7SVivek Gautam 	.regmap_names = {
1600b56e9a7SVivek Gautam 		"samsung,pmu-syscon",
1610b56e9a7SVivek Gautam 		"samsung,disp-sysreg",
1620b56e9a7SVivek Gautam 		"samsung,cam0-sysreg",
1630b56e9a7SVivek Gautam 		"samsung,cam1-sysreg"
1640b56e9a7SVivek Gautam 	},
1650b56e9a7SVivek Gautam 	.num_phys = 5,
1660b56e9a7SVivek Gautam 	.phys = {
1670b56e9a7SVivek Gautam 		{
1680b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_CSIS0 */
1690b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_DSIM0,
1700b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
1710b56e9a7SVivek Gautam 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(0),
1720b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
1730b56e9a7SVivek Gautam 			.resetn_val = BIT(0),
1740b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS5433_SYSREG_CAM0_MIPI_DPHY_CON,
1750b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_CAM0,
1760b56e9a7SVivek Gautam 		}, {
1770b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_DSIM0 */
1780b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_CSIS0,
1790b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
1800b56e9a7SVivek Gautam 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(0),
1810b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
1820b56e9a7SVivek Gautam 			.resetn_val = BIT(0),
1830b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS5433_SYSREG_DISP_MIPI_PHY,
1840b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_DISP,
1850b56e9a7SVivek Gautam 		}, {
1860b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_CSIS1 */
1870b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_NONE,
1880b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
1890b56e9a7SVivek Gautam 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(1),
1900b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
1910b56e9a7SVivek Gautam 			.resetn_val = BIT(1),
1920b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS5433_SYSREG_CAM0_MIPI_DPHY_CON,
1930b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_CAM0,
1940b56e9a7SVivek Gautam 		}, {
1950b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_DSIM1 */
1960b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_NONE,
1970b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
1980b56e9a7SVivek Gautam 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(1),
1990b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
2000b56e9a7SVivek Gautam 			.resetn_val = BIT(1),
2010b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS5433_SYSREG_DISP_MIPI_PHY,
2020b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_DISP,
2030b56e9a7SVivek Gautam 		}, {
2040b56e9a7SVivek Gautam 			/* EXYNOS_MIPI_PHY_ID_CSIS2 */
2050b56e9a7SVivek Gautam 			.coupled_phy_id = EXYNOS_MIPI_PHY_ID_NONE,
2060b56e9a7SVivek Gautam 			.enable_val = EXYNOS4_PHY_ENABLE,
2070b56e9a7SVivek Gautam 			.enable_reg = EXYNOS4_MIPI_PHY_CONTROL(2),
2080b56e9a7SVivek Gautam 			.enable_map = EXYNOS_MIPI_REGMAP_PMU,
2090b56e9a7SVivek Gautam 			.resetn_val = BIT(0),
2100b56e9a7SVivek Gautam 			.resetn_reg = EXYNOS5433_SYSREG_CAM1_MIPI_DPHY_CON,
2110b56e9a7SVivek Gautam 			.resetn_map = EXYNOS_MIPI_REGMAP_CAM1,
2120b56e9a7SVivek Gautam 		},
2130b56e9a7SVivek Gautam 	},
2140b56e9a7SVivek Gautam };
2150b56e9a7SVivek Gautam 
2160b56e9a7SVivek Gautam struct exynos_mipi_video_phy {
2170b56e9a7SVivek Gautam 	struct regmap *regmaps[EXYNOS_MIPI_REGMAPS_NUM];
2180b56e9a7SVivek Gautam 	int num_phys;
2190b56e9a7SVivek Gautam 	struct video_phy_desc {
2200b56e9a7SVivek Gautam 		struct phy *phy;
2210b56e9a7SVivek Gautam 		unsigned int index;
2220b56e9a7SVivek Gautam 		const struct exynos_mipi_phy_desc *data;
2230b56e9a7SVivek Gautam 	} phys[EXYNOS_MIPI_PHYS_NUM];
2240b56e9a7SVivek Gautam 	spinlock_t slock;
2250b56e9a7SVivek Gautam };
2260b56e9a7SVivek Gautam 
__set_phy_state(const struct exynos_mipi_phy_desc * data,struct exynos_mipi_video_phy * state,unsigned int on)2270b56e9a7SVivek Gautam static int __set_phy_state(const struct exynos_mipi_phy_desc *data,
2280b56e9a7SVivek Gautam 			   struct exynos_mipi_video_phy *state, unsigned int on)
2290b56e9a7SVivek Gautam {
230af09a5e9SSylwester Nawrocki 	struct regmap *enable_map = state->regmaps[data->enable_map];
231af09a5e9SSylwester Nawrocki 	struct regmap *resetn_map = state->regmaps[data->resetn_map];
2320b56e9a7SVivek Gautam 
2330b56e9a7SVivek Gautam 	spin_lock(&state->slock);
2340b56e9a7SVivek Gautam 
2350b56e9a7SVivek Gautam 	/* disable in PMU sysreg */
2360b56e9a7SVivek Gautam 	if (!on && data->coupled_phy_id >= 0 &&
237af09a5e9SSylwester Nawrocki 	    state->phys[data->coupled_phy_id].phy->power_count == 0)
238af09a5e9SSylwester Nawrocki 		regmap_update_bits(enable_map, data->enable_reg,
239af09a5e9SSylwester Nawrocki 				   data->enable_val, 0);
2400b56e9a7SVivek Gautam 	/* PHY reset */
241af09a5e9SSylwester Nawrocki 	if (on)
242af09a5e9SSylwester Nawrocki 		regmap_update_bits(resetn_map, data->resetn_reg,
243af09a5e9SSylwester Nawrocki 				   data->resetn_val, data->resetn_val);
244af09a5e9SSylwester Nawrocki 	else
245af09a5e9SSylwester Nawrocki 		regmap_update_bits(resetn_map, data->resetn_reg,
246af09a5e9SSylwester Nawrocki 				   data->resetn_val, 0);
2470b56e9a7SVivek Gautam 	/* enable in PMU sysreg */
248af09a5e9SSylwester Nawrocki 	if (on)
249af09a5e9SSylwester Nawrocki 		regmap_update_bits(enable_map, data->enable_reg,
250af09a5e9SSylwester Nawrocki 				   data->enable_val, data->enable_val);
2510b56e9a7SVivek Gautam 
2520b56e9a7SVivek Gautam 	spin_unlock(&state->slock);
2530b56e9a7SVivek Gautam 
2540b56e9a7SVivek Gautam 	return 0;
2550b56e9a7SVivek Gautam }
2560b56e9a7SVivek Gautam 
2570b56e9a7SVivek Gautam #define to_mipi_video_phy(desc) \
2580b56e9a7SVivek Gautam 	container_of((desc), struct exynos_mipi_video_phy, phys[(desc)->index])
2590b56e9a7SVivek Gautam 
exynos_mipi_video_phy_power_on(struct phy * phy)2600b56e9a7SVivek Gautam static int exynos_mipi_video_phy_power_on(struct phy *phy)
2610b56e9a7SVivek Gautam {
2620b56e9a7SVivek Gautam 	struct video_phy_desc *phy_desc = phy_get_drvdata(phy);
2630b56e9a7SVivek Gautam 	struct exynos_mipi_video_phy *state = to_mipi_video_phy(phy_desc);
2640b56e9a7SVivek Gautam 
2650b56e9a7SVivek Gautam 	return __set_phy_state(phy_desc->data, state, 1);
2660b56e9a7SVivek Gautam }
2670b56e9a7SVivek Gautam 
exynos_mipi_video_phy_power_off(struct phy * phy)2680b56e9a7SVivek Gautam static int exynos_mipi_video_phy_power_off(struct phy *phy)
2690b56e9a7SVivek Gautam {
2700b56e9a7SVivek Gautam 	struct video_phy_desc *phy_desc = phy_get_drvdata(phy);
2710b56e9a7SVivek Gautam 	struct exynos_mipi_video_phy *state = to_mipi_video_phy(phy_desc);
2720b56e9a7SVivek Gautam 
2730b56e9a7SVivek Gautam 	return __set_phy_state(phy_desc->data, state, 0);
2740b56e9a7SVivek Gautam }
2750b56e9a7SVivek Gautam 
exynos_mipi_video_phy_xlate(struct device * dev,struct of_phandle_args * args)2760b56e9a7SVivek Gautam static struct phy *exynos_mipi_video_phy_xlate(struct device *dev,
2770b56e9a7SVivek Gautam 					struct of_phandle_args *args)
2780b56e9a7SVivek Gautam {
2790b56e9a7SVivek Gautam 	struct exynos_mipi_video_phy *state = dev_get_drvdata(dev);
2800b56e9a7SVivek Gautam 
2810b56e9a7SVivek Gautam 	if (WARN_ON(args->args[0] >= state->num_phys))
2820b56e9a7SVivek Gautam 		return ERR_PTR(-ENODEV);
2830b56e9a7SVivek Gautam 
2840b56e9a7SVivek Gautam 	return state->phys[args->args[0]].phy;
2850b56e9a7SVivek Gautam }
2860b56e9a7SVivek Gautam 
2870b56e9a7SVivek Gautam static const struct phy_ops exynos_mipi_video_phy_ops = {
2880b56e9a7SVivek Gautam 	.power_on	= exynos_mipi_video_phy_power_on,
2890b56e9a7SVivek Gautam 	.power_off	= exynos_mipi_video_phy_power_off,
2900b56e9a7SVivek Gautam 	.owner		= THIS_MODULE,
2910b56e9a7SVivek Gautam };
2920b56e9a7SVivek Gautam 
exynos_mipi_video_phy_probe(struct platform_device * pdev)2930b56e9a7SVivek Gautam static int exynos_mipi_video_phy_probe(struct platform_device *pdev)
2940b56e9a7SVivek Gautam {
2950b56e9a7SVivek Gautam 	const struct mipi_phy_device_desc *phy_dev;
2960b56e9a7SVivek Gautam 	struct exynos_mipi_video_phy *state;
2970b56e9a7SVivek Gautam 	struct device *dev = &pdev->dev;
2980b56e9a7SVivek Gautam 	struct device_node *np = dev->of_node;
2990b56e9a7SVivek Gautam 	struct phy_provider *phy_provider;
3007ecd4e5fSKrzysztof Kozlowski 	unsigned int i = 0;
3010b56e9a7SVivek Gautam 
3020b56e9a7SVivek Gautam 	phy_dev = of_device_get_match_data(dev);
3030b56e9a7SVivek Gautam 	if (!phy_dev)
3040b56e9a7SVivek Gautam 		return -ENODEV;
3050b56e9a7SVivek Gautam 
3060b56e9a7SVivek Gautam 	state = devm_kzalloc(dev, sizeof(*state), GFP_KERNEL);
3070b56e9a7SVivek Gautam 	if (!state)
3080b56e9a7SVivek Gautam 		return -ENOMEM;
3090b56e9a7SVivek Gautam 
3107ecd4e5fSKrzysztof Kozlowski 	state->regmaps[i] = syscon_node_to_regmap(dev->parent->of_node);
3117ecd4e5fSKrzysztof Kozlowski 	if (!IS_ERR(state->regmaps[i]))
3127ecd4e5fSKrzysztof Kozlowski 		i++;
3137ecd4e5fSKrzysztof Kozlowski 	for (; i < phy_dev->num_regmaps; i++) {
3140b56e9a7SVivek Gautam 		state->regmaps[i] = syscon_regmap_lookup_by_phandle(np,
3150b56e9a7SVivek Gautam 						phy_dev->regmap_names[i]);
3160b56e9a7SVivek Gautam 		if (IS_ERR(state->regmaps[i]))
3170b56e9a7SVivek Gautam 			return PTR_ERR(state->regmaps[i]);
3180b56e9a7SVivek Gautam 	}
3190b56e9a7SVivek Gautam 	state->num_phys = phy_dev->num_phys;
3200b56e9a7SVivek Gautam 	spin_lock_init(&state->slock);
3210b56e9a7SVivek Gautam 
3220b56e9a7SVivek Gautam 	dev_set_drvdata(dev, state);
3230b56e9a7SVivek Gautam 
3240b56e9a7SVivek Gautam 	for (i = 0; i < state->num_phys; i++) {
3250b56e9a7SVivek Gautam 		struct phy *phy = devm_phy_create(dev, NULL,
3260b56e9a7SVivek Gautam 						  &exynos_mipi_video_phy_ops);
3270b56e9a7SVivek Gautam 		if (IS_ERR(phy)) {
3280b56e9a7SVivek Gautam 			dev_err(dev, "failed to create PHY %d\n", i);
3290b56e9a7SVivek Gautam 			return PTR_ERR(phy);
3300b56e9a7SVivek Gautam 		}
3310b56e9a7SVivek Gautam 
3320b56e9a7SVivek Gautam 		state->phys[i].phy = phy;
3330b56e9a7SVivek Gautam 		state->phys[i].index = i;
3340b56e9a7SVivek Gautam 		state->phys[i].data = &phy_dev->phys[i];
3350b56e9a7SVivek Gautam 		phy_set_drvdata(phy, &state->phys[i]);
3360b56e9a7SVivek Gautam 	}
3370b56e9a7SVivek Gautam 
3380b56e9a7SVivek Gautam 	phy_provider = devm_of_phy_provider_register(dev,
3390b56e9a7SVivek Gautam 					exynos_mipi_video_phy_xlate);
3400b56e9a7SVivek Gautam 
3410b56e9a7SVivek Gautam 	return PTR_ERR_OR_ZERO(phy_provider);
3420b56e9a7SVivek Gautam }
3430b56e9a7SVivek Gautam 
3440b56e9a7SVivek Gautam static const struct of_device_id exynos_mipi_video_phy_of_match[] = {
3450b56e9a7SVivek Gautam 	{
3460b56e9a7SVivek Gautam 		.compatible = "samsung,s5pv210-mipi-video-phy",
3470b56e9a7SVivek Gautam 		.data = &s5pv210_mipi_phy,
3480b56e9a7SVivek Gautam 	}, {
3490b56e9a7SVivek Gautam 		.compatible = "samsung,exynos5420-mipi-video-phy",
3500b56e9a7SVivek Gautam 		.data = &exynos5420_mipi_phy,
3510b56e9a7SVivek Gautam 	}, {
3520b56e9a7SVivek Gautam 		.compatible = "samsung,exynos5433-mipi-video-phy",
3530b56e9a7SVivek Gautam 		.data = &exynos5433_mipi_phy,
3540b56e9a7SVivek Gautam 	},
3550b56e9a7SVivek Gautam 	{ /* sentinel */ },
3560b56e9a7SVivek Gautam };
3570b56e9a7SVivek Gautam MODULE_DEVICE_TABLE(of, exynos_mipi_video_phy_of_match);
3580b56e9a7SVivek Gautam 
3590b56e9a7SVivek Gautam static struct platform_driver exynos_mipi_video_phy_driver = {
3600b56e9a7SVivek Gautam 	.probe	= exynos_mipi_video_phy_probe,
3610b56e9a7SVivek Gautam 	.driver = {
3620b56e9a7SVivek Gautam 		.of_match_table	= exynos_mipi_video_phy_of_match,
3630b56e9a7SVivek Gautam 		.name  = "exynos-mipi-video-phy",
3646aeec986SMarek Szyprowski 		.suppress_bind_attrs = true,
3650b56e9a7SVivek Gautam 	}
3660b56e9a7SVivek Gautam };
3670b56e9a7SVivek Gautam module_platform_driver(exynos_mipi_video_phy_driver);
3680b56e9a7SVivek Gautam 
369c233a2edSKrzysztof Kozlowski MODULE_DESCRIPTION("Samsung S5P/Exynos SoC MIPI CSI-2/DSI PHY driver");
3700b56e9a7SVivek Gautam MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
3710b56e9a7SVivek Gautam MODULE_LICENSE("GPL v2");
372