xref: /openbmc/linux/drivers/phy/rockchip/phy-rockchip-inno-csidphy.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1bd1f775dSHeiko Stuebner // SPDX-License-Identifier: GPL-2.0
2bd1f775dSHeiko Stuebner /*
3bd1f775dSHeiko Stuebner  * Rockchip MIPI RX Innosilicon DPHY driver
4bd1f775dSHeiko Stuebner  *
5bd1f775dSHeiko Stuebner  * Copyright (C) 2021 Fuzhou Rockchip Electronics Co., Ltd.
6bd1f775dSHeiko Stuebner  */
7bd1f775dSHeiko Stuebner 
8bd1f775dSHeiko Stuebner #include <linux/bitfield.h>
9bd1f775dSHeiko Stuebner #include <linux/clk.h>
10bd1f775dSHeiko Stuebner #include <linux/delay.h>
11bd1f775dSHeiko Stuebner #include <linux/io.h>
12bd1f775dSHeiko Stuebner #include <linux/mfd/syscon.h>
13bd1f775dSHeiko Stuebner #include <linux/module.h>
14bd1f775dSHeiko Stuebner #include <linux/of.h>
15bd1f775dSHeiko Stuebner #include <linux/of_platform.h>
16bd1f775dSHeiko Stuebner #include <linux/phy/phy.h>
17bd1f775dSHeiko Stuebner #include <linux/phy/phy-mipi-dphy.h>
18bd1f775dSHeiko Stuebner #include <linux/platform_device.h>
19bd1f775dSHeiko Stuebner #include <linux/pm_runtime.h>
20bd1f775dSHeiko Stuebner #include <linux/regmap.h>
21bd1f775dSHeiko Stuebner #include <linux/reset.h>
22bd1f775dSHeiko Stuebner 
23bd1f775dSHeiko Stuebner /* GRF */
24bd1f775dSHeiko Stuebner #define RK1808_GRF_PD_VI_CON_OFFSET	0x0430
25bd1f775dSHeiko Stuebner 
26bd1f775dSHeiko Stuebner #define RK3326_GRF_PD_VI_CON_OFFSET	0x0430
27bd1f775dSHeiko Stuebner 
28bd1f775dSHeiko Stuebner #define RK3368_GRF_SOC_CON6_OFFSET	0x0418
29bd1f775dSHeiko Stuebner 
3029c99fb0SMichael Riesch #define RK3568_GRF_VI_CON0		0x0340
3129c99fb0SMichael Riesch #define RK3568_GRF_VI_CON1		0x0344
3229c99fb0SMichael Riesch 
33bd1f775dSHeiko Stuebner /* PHY */
34bd1f775dSHeiko Stuebner #define CSIDPHY_CTRL_LANE_ENABLE		0x00
35bd1f775dSHeiko Stuebner #define CSIDPHY_CTRL_LANE_ENABLE_CK		BIT(6)
36bd1f775dSHeiko Stuebner #define CSIDPHY_CTRL_LANE_ENABLE_MASK		GENMASK(5, 2)
37bd1f775dSHeiko Stuebner #define CSIDPHY_CTRL_LANE_ENABLE_UNDEFINED	BIT(0)
38bd1f775dSHeiko Stuebner 
39bd1f775dSHeiko Stuebner /* not present on all variants */
40bd1f775dSHeiko Stuebner #define CSIDPHY_CTRL_PWRCTL			0x04
41bd1f775dSHeiko Stuebner #define CSIDPHY_CTRL_PWRCTL_UNDEFINED		GENMASK(7, 5)
42bd1f775dSHeiko Stuebner #define CSIDPHY_CTRL_PWRCTL_SYNCRST		BIT(2)
43bd1f775dSHeiko Stuebner #define CSIDPHY_CTRL_PWRCTL_LDO_PD		BIT(1)
44bd1f775dSHeiko Stuebner #define CSIDPHY_CTRL_PWRCTL_PLL_PD		BIT(0)
45bd1f775dSHeiko Stuebner 
46bd1f775dSHeiko Stuebner #define CSIDPHY_CTRL_DIG_RST			0x80
47bd1f775dSHeiko Stuebner #define CSIDPHY_CTRL_DIG_RST_UNDEFINED		0x1e
48bd1f775dSHeiko Stuebner #define CSIDPHY_CTRL_DIG_RST_RESET		BIT(0)
49bd1f775dSHeiko Stuebner 
50bd1f775dSHeiko Stuebner /* offset after ths_settle_offset */
51bd1f775dSHeiko Stuebner #define CSIDPHY_CLK_THS_SETTLE			0
52bd1f775dSHeiko Stuebner #define CSIDPHY_LANE_THS_SETTLE(n)		(((n) + 1) * 0x80)
53bd1f775dSHeiko Stuebner #define CSIDPHY_THS_SETTLE_MASK			GENMASK(6, 0)
54bd1f775dSHeiko Stuebner 
55bd1f775dSHeiko Stuebner /* offset after calib_offset */
56bd1f775dSHeiko Stuebner #define CSIDPHY_CLK_CALIB_EN			0
57bd1f775dSHeiko Stuebner #define CSIDPHY_LANE_CALIB_EN(n)		(((n) + 1) * 0x80)
58bd1f775dSHeiko Stuebner #define CSIDPHY_CALIB_EN			BIT(7)
59bd1f775dSHeiko Stuebner 
60bd1f775dSHeiko Stuebner /* Configure the count time of the THS-SETTLE by protocol. */
61bd1f775dSHeiko Stuebner #define RK1808_CSIDPHY_CLK_WR_THS_SETTLE	0x160
62bd1f775dSHeiko Stuebner #define RK3326_CSIDPHY_CLK_WR_THS_SETTLE	0x100
63bd1f775dSHeiko Stuebner #define RK3368_CSIDPHY_CLK_WR_THS_SETTLE	0x100
6429c99fb0SMichael Riesch #define RK3568_CSIDPHY_CLK_WR_THS_SETTLE	0x160
65bd1f775dSHeiko Stuebner 
66bd1f775dSHeiko Stuebner /* Calibration reception enable */
67bd1f775dSHeiko Stuebner #define RK1808_CSIDPHY_CLK_CALIB_EN		0x168
6829c99fb0SMichael Riesch #define RK3568_CSIDPHY_CLK_CALIB_EN		0x168
69bd1f775dSHeiko Stuebner 
70bd1f775dSHeiko Stuebner /*
71bd1f775dSHeiko Stuebner  * The higher 16-bit of this register is used for write protection
72bd1f775dSHeiko Stuebner  * only if BIT(x + 16) set to 1 the BIT(x) can be written.
73bd1f775dSHeiko Stuebner  */
74bd1f775dSHeiko Stuebner #define HIWORD_UPDATE(val, mask, shift) \
75bd1f775dSHeiko Stuebner 		((val) << (shift) | (mask) << ((shift) + 16))
76bd1f775dSHeiko Stuebner 
77bd1f775dSHeiko Stuebner #define HZ_TO_MHZ(freq)				div_u64(freq, 1000 * 1000)
78bd1f775dSHeiko Stuebner 
79bd1f775dSHeiko Stuebner enum dphy_reg_id {
80bd1f775dSHeiko Stuebner 	/* rk1808 & rk3326 */
81bd1f775dSHeiko Stuebner 	GRF_DPHY_CSIPHY_FORCERXMODE,
82bd1f775dSHeiko Stuebner 	GRF_DPHY_CSIPHY_CLKLANE_EN,
83bd1f775dSHeiko Stuebner 	GRF_DPHY_CSIPHY_DATALANE_EN,
84bd1f775dSHeiko Stuebner };
85bd1f775dSHeiko Stuebner 
86bd1f775dSHeiko Stuebner struct dphy_reg {
87bd1f775dSHeiko Stuebner 	u32 offset;
88bd1f775dSHeiko Stuebner 	u32 mask;
89bd1f775dSHeiko Stuebner 	u32 shift;
90bd1f775dSHeiko Stuebner };
91bd1f775dSHeiko Stuebner 
92bd1f775dSHeiko Stuebner #define PHY_REG(_offset, _width, _shift) \
93bd1f775dSHeiko Stuebner 	{ .offset = _offset, .mask = BIT(_width) - 1, .shift = _shift, }
94bd1f775dSHeiko Stuebner 
95bd1f775dSHeiko Stuebner static const struct dphy_reg rk1808_grf_dphy_regs[] = {
96bd1f775dSHeiko Stuebner 	[GRF_DPHY_CSIPHY_FORCERXMODE] = PHY_REG(RK1808_GRF_PD_VI_CON_OFFSET, 4, 0),
97bd1f775dSHeiko Stuebner 	[GRF_DPHY_CSIPHY_CLKLANE_EN] = PHY_REG(RK1808_GRF_PD_VI_CON_OFFSET, 1, 8),
98bd1f775dSHeiko Stuebner 	[GRF_DPHY_CSIPHY_DATALANE_EN] = PHY_REG(RK1808_GRF_PD_VI_CON_OFFSET, 4, 4),
99bd1f775dSHeiko Stuebner };
100bd1f775dSHeiko Stuebner 
101bd1f775dSHeiko Stuebner static const struct dphy_reg rk3326_grf_dphy_regs[] = {
102bd1f775dSHeiko Stuebner 	[GRF_DPHY_CSIPHY_FORCERXMODE] = PHY_REG(RK3326_GRF_PD_VI_CON_OFFSET, 4, 0),
103bd1f775dSHeiko Stuebner 	[GRF_DPHY_CSIPHY_CLKLANE_EN] = PHY_REG(RK3326_GRF_PD_VI_CON_OFFSET, 1, 8),
104bd1f775dSHeiko Stuebner 	[GRF_DPHY_CSIPHY_DATALANE_EN] = PHY_REG(RK3326_GRF_PD_VI_CON_OFFSET, 4, 4),
105bd1f775dSHeiko Stuebner };
106bd1f775dSHeiko Stuebner 
107bd1f775dSHeiko Stuebner static const struct dphy_reg rk3368_grf_dphy_regs[] = {
108bd1f775dSHeiko Stuebner 	[GRF_DPHY_CSIPHY_FORCERXMODE] = PHY_REG(RK3368_GRF_SOC_CON6_OFFSET, 4, 8),
109bd1f775dSHeiko Stuebner };
110bd1f775dSHeiko Stuebner 
11129c99fb0SMichael Riesch static const struct dphy_reg rk3568_grf_dphy_regs[] = {
11229c99fb0SMichael Riesch 	[GRF_DPHY_CSIPHY_FORCERXMODE] = PHY_REG(RK3568_GRF_VI_CON0, 4, 0),
11329c99fb0SMichael Riesch 	[GRF_DPHY_CSIPHY_DATALANE_EN] = PHY_REG(RK3568_GRF_VI_CON0, 4, 4),
11429c99fb0SMichael Riesch 	[GRF_DPHY_CSIPHY_CLKLANE_EN] = PHY_REG(RK3568_GRF_VI_CON0, 1, 8),
11529c99fb0SMichael Riesch };
11629c99fb0SMichael Riesch 
117bd1f775dSHeiko Stuebner struct hsfreq_range {
118bd1f775dSHeiko Stuebner 	u32 range_h;
119bd1f775dSHeiko Stuebner 	u8 cfg_bit;
120bd1f775dSHeiko Stuebner };
121bd1f775dSHeiko Stuebner 
122bd1f775dSHeiko Stuebner struct dphy_drv_data {
123bd1f775dSHeiko Stuebner 	int pwrctl_offset;
124bd1f775dSHeiko Stuebner 	int ths_settle_offset;
125bd1f775dSHeiko Stuebner 	int calib_offset;
126bd1f775dSHeiko Stuebner 	const struct hsfreq_range *hsfreq_ranges;
127bd1f775dSHeiko Stuebner 	int num_hsfreq_ranges;
128bd1f775dSHeiko Stuebner 	const struct dphy_reg *grf_regs;
129bd1f775dSHeiko Stuebner };
130bd1f775dSHeiko Stuebner 
131bd1f775dSHeiko Stuebner struct rockchip_inno_csidphy {
132bd1f775dSHeiko Stuebner 	struct device *dev;
133bd1f775dSHeiko Stuebner 	void __iomem *phy_base;
134bd1f775dSHeiko Stuebner 	struct clk *pclk;
135bd1f775dSHeiko Stuebner 	struct regmap *grf;
136bd1f775dSHeiko Stuebner 	struct reset_control *rst;
137bd1f775dSHeiko Stuebner 	const struct dphy_drv_data *drv_data;
138bd1f775dSHeiko Stuebner 	struct phy_configure_opts_mipi_dphy config;
139bd1f775dSHeiko Stuebner 	u8 hsfreq;
140bd1f775dSHeiko Stuebner };
141bd1f775dSHeiko Stuebner 
write_grf_reg(struct rockchip_inno_csidphy * priv,int index,u8 value)142bd1f775dSHeiko Stuebner static inline void write_grf_reg(struct rockchip_inno_csidphy *priv,
143bd1f775dSHeiko Stuebner 				 int index, u8 value)
144bd1f775dSHeiko Stuebner {
145bd1f775dSHeiko Stuebner 	const struct dphy_drv_data *drv_data = priv->drv_data;
146bd1f775dSHeiko Stuebner 	const struct dphy_reg *reg = &drv_data->grf_regs[index];
147bd1f775dSHeiko Stuebner 
148bd1f775dSHeiko Stuebner 	if (reg->offset)
149bd1f775dSHeiko Stuebner 		regmap_write(priv->grf, reg->offset,
150bd1f775dSHeiko Stuebner 			     HIWORD_UPDATE(value, reg->mask, reg->shift));
151bd1f775dSHeiko Stuebner }
152bd1f775dSHeiko Stuebner 
153bd1f775dSHeiko Stuebner /* These tables must be sorted by .range_h ascending. */
154bd1f775dSHeiko Stuebner static const struct hsfreq_range rk1808_mipidphy_hsfreq_ranges[] = {
155bd1f775dSHeiko Stuebner 	{ 109, 0x02}, { 149, 0x03}, { 199, 0x06}, { 249, 0x06},
156bd1f775dSHeiko Stuebner 	{ 299, 0x06}, { 399, 0x08}, { 499, 0x0b}, { 599, 0x0e},
157bd1f775dSHeiko Stuebner 	{ 699, 0x10}, { 799, 0x12}, { 999, 0x16}, {1199, 0x1e},
158bd1f775dSHeiko Stuebner 	{1399, 0x23}, {1599, 0x2d}, {1799, 0x32}, {1999, 0x37},
159bd1f775dSHeiko Stuebner 	{2199, 0x3c}, {2399, 0x41}, {2499, 0x46}
160bd1f775dSHeiko Stuebner };
161bd1f775dSHeiko Stuebner 
162bd1f775dSHeiko Stuebner static const struct hsfreq_range rk3326_mipidphy_hsfreq_ranges[] = {
163bd1f775dSHeiko Stuebner 	{ 109, 0x00}, { 149, 0x01}, { 199, 0x02}, { 249, 0x03},
164bd1f775dSHeiko Stuebner 	{ 299, 0x04}, { 399, 0x05}, { 499, 0x06}, { 599, 0x07},
165bd1f775dSHeiko Stuebner 	{ 699, 0x08}, { 799, 0x09}, { 899, 0x0a}, {1099, 0x0b},
166bd1f775dSHeiko Stuebner 	{1249, 0x0c}, {1349, 0x0d}, {1500, 0x0e}
167bd1f775dSHeiko Stuebner };
168bd1f775dSHeiko Stuebner 
169bd1f775dSHeiko Stuebner static const struct hsfreq_range rk3368_mipidphy_hsfreq_ranges[] = {
170bd1f775dSHeiko Stuebner 	{ 109, 0x00}, { 149, 0x01}, { 199, 0x02}, { 249, 0x03},
171bd1f775dSHeiko Stuebner 	{ 299, 0x04}, { 399, 0x05}, { 499, 0x06}, { 599, 0x07},
172bd1f775dSHeiko Stuebner 	{ 699, 0x08}, { 799, 0x09}, { 899, 0x0a}, {1099, 0x0b},
173bd1f775dSHeiko Stuebner 	{1249, 0x0c}, {1349, 0x0d}, {1500, 0x0e}
174bd1f775dSHeiko Stuebner };
175bd1f775dSHeiko Stuebner 
rockchip_inno_csidphy_ths_settle(struct rockchip_inno_csidphy * priv,int hsfreq,int offset)176bd1f775dSHeiko Stuebner static void rockchip_inno_csidphy_ths_settle(struct rockchip_inno_csidphy *priv,
177bd1f775dSHeiko Stuebner 					     int hsfreq, int offset)
178bd1f775dSHeiko Stuebner {
179bd1f775dSHeiko Stuebner 	const struct dphy_drv_data *drv_data = priv->drv_data;
180bd1f775dSHeiko Stuebner 	u32 val;
181bd1f775dSHeiko Stuebner 
182bd1f775dSHeiko Stuebner 	val = readl(priv->phy_base + drv_data->ths_settle_offset + offset);
183bd1f775dSHeiko Stuebner 	val &= ~CSIDPHY_THS_SETTLE_MASK;
184bd1f775dSHeiko Stuebner 	val |= hsfreq;
185bd1f775dSHeiko Stuebner 	writel(val, priv->phy_base + drv_data->ths_settle_offset + offset);
186bd1f775dSHeiko Stuebner }
187bd1f775dSHeiko Stuebner 
rockchip_inno_csidphy_configure(struct phy * phy,union phy_configure_opts * opts)188bd1f775dSHeiko Stuebner static int rockchip_inno_csidphy_configure(struct phy *phy,
189bd1f775dSHeiko Stuebner 					   union phy_configure_opts *opts)
190bd1f775dSHeiko Stuebner {
191bd1f775dSHeiko Stuebner 	struct rockchip_inno_csidphy *priv = phy_get_drvdata(phy);
192bd1f775dSHeiko Stuebner 	const struct dphy_drv_data *drv_data = priv->drv_data;
193bd1f775dSHeiko Stuebner 	struct phy_configure_opts_mipi_dphy *config = &opts->mipi_dphy;
194bd1f775dSHeiko Stuebner 	unsigned int hsfreq = 0;
195bd1f775dSHeiko Stuebner 	unsigned int i;
196bd1f775dSHeiko Stuebner 	u64 data_rate_mbps;
197bd1f775dSHeiko Stuebner 	int ret;
198bd1f775dSHeiko Stuebner 
199bd1f775dSHeiko Stuebner 	/* pass with phy_mipi_dphy_get_default_config (with pixel rate?) */
200bd1f775dSHeiko Stuebner 	ret = phy_mipi_dphy_config_validate(config);
201bd1f775dSHeiko Stuebner 	if (ret)
202bd1f775dSHeiko Stuebner 		return ret;
203bd1f775dSHeiko Stuebner 
204bd1f775dSHeiko Stuebner 	data_rate_mbps = HZ_TO_MHZ(config->hs_clk_rate);
205bd1f775dSHeiko Stuebner 
206bd1f775dSHeiko Stuebner 	dev_dbg(priv->dev, "lanes %d - data_rate_mbps %llu\n",
207bd1f775dSHeiko Stuebner 		config->lanes, data_rate_mbps);
208bd1f775dSHeiko Stuebner 	for (i = 0; i < drv_data->num_hsfreq_ranges; i++) {
209bd1f775dSHeiko Stuebner 		if (drv_data->hsfreq_ranges[i].range_h >= data_rate_mbps) {
210bd1f775dSHeiko Stuebner 			hsfreq = drv_data->hsfreq_ranges[i].cfg_bit;
211bd1f775dSHeiko Stuebner 			break;
212bd1f775dSHeiko Stuebner 		}
213bd1f775dSHeiko Stuebner 	}
214bd1f775dSHeiko Stuebner 	if (!hsfreq)
215bd1f775dSHeiko Stuebner 		return -EINVAL;
216bd1f775dSHeiko Stuebner 
217bd1f775dSHeiko Stuebner 	priv->hsfreq = hsfreq;
218bd1f775dSHeiko Stuebner 	priv->config = *config;
219bd1f775dSHeiko Stuebner 	return 0;
220bd1f775dSHeiko Stuebner }
221bd1f775dSHeiko Stuebner 
rockchip_inno_csidphy_power_on(struct phy * phy)222bd1f775dSHeiko Stuebner static int rockchip_inno_csidphy_power_on(struct phy *phy)
223bd1f775dSHeiko Stuebner {
224bd1f775dSHeiko Stuebner 	struct rockchip_inno_csidphy *priv = phy_get_drvdata(phy);
225bd1f775dSHeiko Stuebner 	const struct dphy_drv_data *drv_data = priv->drv_data;
226bd1f775dSHeiko Stuebner 	u64 data_rate_mbps = HZ_TO_MHZ(priv->config.hs_clk_rate);
227bd1f775dSHeiko Stuebner 	u32 val;
228bd1f775dSHeiko Stuebner 	int ret, i;
229bd1f775dSHeiko Stuebner 
230bd1f775dSHeiko Stuebner 	ret = clk_enable(priv->pclk);
231bd1f775dSHeiko Stuebner 	if (ret < 0)
232bd1f775dSHeiko Stuebner 		return ret;
233bd1f775dSHeiko Stuebner 
234bd1f775dSHeiko Stuebner 	ret = pm_runtime_resume_and_get(priv->dev);
235bd1f775dSHeiko Stuebner 	if (ret < 0) {
236bd1f775dSHeiko Stuebner 		clk_disable(priv->pclk);
237bd1f775dSHeiko Stuebner 		return ret;
238bd1f775dSHeiko Stuebner 	}
239bd1f775dSHeiko Stuebner 
240bd1f775dSHeiko Stuebner 	/* phy start */
241bd1f775dSHeiko Stuebner 	if (drv_data->pwrctl_offset >= 0)
242bd1f775dSHeiko Stuebner 		writel(CSIDPHY_CTRL_PWRCTL_UNDEFINED |
243bd1f775dSHeiko Stuebner 		       CSIDPHY_CTRL_PWRCTL_SYNCRST,
244bd1f775dSHeiko Stuebner 		       priv->phy_base + drv_data->pwrctl_offset);
245bd1f775dSHeiko Stuebner 
246bd1f775dSHeiko Stuebner 	/* set data lane num and enable clock lane */
247bd1f775dSHeiko Stuebner 	val = FIELD_PREP(CSIDPHY_CTRL_LANE_ENABLE_MASK, GENMASK(priv->config.lanes - 1, 0)) |
248bd1f775dSHeiko Stuebner 	      FIELD_PREP(CSIDPHY_CTRL_LANE_ENABLE_CK, 1) |
249bd1f775dSHeiko Stuebner 	      FIELD_PREP(CSIDPHY_CTRL_LANE_ENABLE_UNDEFINED, 1);
250bd1f775dSHeiko Stuebner 	writel(val, priv->phy_base + CSIDPHY_CTRL_LANE_ENABLE);
251bd1f775dSHeiko Stuebner 
252bd1f775dSHeiko Stuebner 	/* Reset dphy analog part */
253bd1f775dSHeiko Stuebner 	if (drv_data->pwrctl_offset >= 0)
254bd1f775dSHeiko Stuebner 		writel(CSIDPHY_CTRL_PWRCTL_UNDEFINED,
255bd1f775dSHeiko Stuebner 		       priv->phy_base + drv_data->pwrctl_offset);
256bd1f775dSHeiko Stuebner 	usleep_range(500, 1000);
257bd1f775dSHeiko Stuebner 
258bd1f775dSHeiko Stuebner 	/* Reset dphy digital part */
259bd1f775dSHeiko Stuebner 	writel(CSIDPHY_CTRL_DIG_RST_UNDEFINED,
260bd1f775dSHeiko Stuebner 	       priv->phy_base + CSIDPHY_CTRL_DIG_RST);
261bd1f775dSHeiko Stuebner 	writel(CSIDPHY_CTRL_DIG_RST_UNDEFINED + CSIDPHY_CTRL_DIG_RST_RESET,
262bd1f775dSHeiko Stuebner 	       priv->phy_base + CSIDPHY_CTRL_DIG_RST);
263bd1f775dSHeiko Stuebner 
264bd1f775dSHeiko Stuebner 	/* not into receive mode/wait stopstate */
265bd1f775dSHeiko Stuebner 	write_grf_reg(priv, GRF_DPHY_CSIPHY_FORCERXMODE, 0x0);
266bd1f775dSHeiko Stuebner 
267bd1f775dSHeiko Stuebner 	/* enable calibration */
268bd1f775dSHeiko Stuebner 	if (data_rate_mbps > 1500 && drv_data->calib_offset >= 0) {
269bd1f775dSHeiko Stuebner 		writel(CSIDPHY_CALIB_EN,
270bd1f775dSHeiko Stuebner 		       priv->phy_base + drv_data->calib_offset +
271bd1f775dSHeiko Stuebner 					CSIDPHY_CLK_CALIB_EN);
272bd1f775dSHeiko Stuebner 		for (i = 0; i < priv->config.lanes; i++)
273bd1f775dSHeiko Stuebner 			writel(CSIDPHY_CALIB_EN,
274bd1f775dSHeiko Stuebner 			       priv->phy_base + drv_data->calib_offset +
275bd1f775dSHeiko Stuebner 						CSIDPHY_LANE_CALIB_EN(i));
276bd1f775dSHeiko Stuebner 	}
277bd1f775dSHeiko Stuebner 
278bd1f775dSHeiko Stuebner 	rockchip_inno_csidphy_ths_settle(priv, priv->hsfreq,
279bd1f775dSHeiko Stuebner 					 CSIDPHY_CLK_THS_SETTLE);
280bd1f775dSHeiko Stuebner 	for (i = 0; i < priv->config.lanes; i++)
281bd1f775dSHeiko Stuebner 		rockchip_inno_csidphy_ths_settle(priv, priv->hsfreq,
282bd1f775dSHeiko Stuebner 						 CSIDPHY_LANE_THS_SETTLE(i));
283bd1f775dSHeiko Stuebner 
284bd1f775dSHeiko Stuebner 	write_grf_reg(priv, GRF_DPHY_CSIPHY_CLKLANE_EN, 0x1);
285bd1f775dSHeiko Stuebner 	write_grf_reg(priv, GRF_DPHY_CSIPHY_DATALANE_EN,
286bd1f775dSHeiko Stuebner 		      GENMASK(priv->config.lanes - 1, 0));
287bd1f775dSHeiko Stuebner 
288bd1f775dSHeiko Stuebner 	return 0;
289bd1f775dSHeiko Stuebner }
290bd1f775dSHeiko Stuebner 
rockchip_inno_csidphy_power_off(struct phy * phy)291bd1f775dSHeiko Stuebner static int rockchip_inno_csidphy_power_off(struct phy *phy)
292bd1f775dSHeiko Stuebner {
293bd1f775dSHeiko Stuebner 	struct rockchip_inno_csidphy *priv = phy_get_drvdata(phy);
294bd1f775dSHeiko Stuebner 	const struct dphy_drv_data *drv_data = priv->drv_data;
295bd1f775dSHeiko Stuebner 
296bd1f775dSHeiko Stuebner 	/* disable all lanes */
297bd1f775dSHeiko Stuebner 	writel(CSIDPHY_CTRL_LANE_ENABLE_UNDEFINED,
298bd1f775dSHeiko Stuebner 	       priv->phy_base + CSIDPHY_CTRL_LANE_ENABLE);
299bd1f775dSHeiko Stuebner 
300bd1f775dSHeiko Stuebner 	/* disable pll and ldo */
301bd1f775dSHeiko Stuebner 	if (drv_data->pwrctl_offset >= 0)
302bd1f775dSHeiko Stuebner 		writel(CSIDPHY_CTRL_PWRCTL_UNDEFINED |
303bd1f775dSHeiko Stuebner 		       CSIDPHY_CTRL_PWRCTL_LDO_PD |
304bd1f775dSHeiko Stuebner 		       CSIDPHY_CTRL_PWRCTL_PLL_PD,
305bd1f775dSHeiko Stuebner 		       priv->phy_base + drv_data->pwrctl_offset);
306bd1f775dSHeiko Stuebner 	usleep_range(500, 1000);
307bd1f775dSHeiko Stuebner 
308bd1f775dSHeiko Stuebner 	pm_runtime_put(priv->dev);
309bd1f775dSHeiko Stuebner 	clk_disable(priv->pclk);
310bd1f775dSHeiko Stuebner 
311bd1f775dSHeiko Stuebner 	return 0;
312bd1f775dSHeiko Stuebner }
313bd1f775dSHeiko Stuebner 
rockchip_inno_csidphy_init(struct phy * phy)314bd1f775dSHeiko Stuebner static int rockchip_inno_csidphy_init(struct phy *phy)
315bd1f775dSHeiko Stuebner {
316bd1f775dSHeiko Stuebner 	struct rockchip_inno_csidphy *priv = phy_get_drvdata(phy);
317bd1f775dSHeiko Stuebner 
318bd1f775dSHeiko Stuebner 	return clk_prepare(priv->pclk);
319bd1f775dSHeiko Stuebner }
320bd1f775dSHeiko Stuebner 
rockchip_inno_csidphy_exit(struct phy * phy)321bd1f775dSHeiko Stuebner static int rockchip_inno_csidphy_exit(struct phy *phy)
322bd1f775dSHeiko Stuebner {
323bd1f775dSHeiko Stuebner 	struct rockchip_inno_csidphy *priv = phy_get_drvdata(phy);
324bd1f775dSHeiko Stuebner 
325bd1f775dSHeiko Stuebner 	clk_unprepare(priv->pclk);
326bd1f775dSHeiko Stuebner 
327bd1f775dSHeiko Stuebner 	return 0;
328bd1f775dSHeiko Stuebner }
329bd1f775dSHeiko Stuebner 
330bd1f775dSHeiko Stuebner static const struct phy_ops rockchip_inno_csidphy_ops = {
331bd1f775dSHeiko Stuebner 	.power_on	= rockchip_inno_csidphy_power_on,
332bd1f775dSHeiko Stuebner 	.power_off	= rockchip_inno_csidphy_power_off,
333bd1f775dSHeiko Stuebner 	.init		= rockchip_inno_csidphy_init,
334bd1f775dSHeiko Stuebner 	.exit		= rockchip_inno_csidphy_exit,
335bd1f775dSHeiko Stuebner 	.configure	= rockchip_inno_csidphy_configure,
336bd1f775dSHeiko Stuebner 	.owner		= THIS_MODULE,
337bd1f775dSHeiko Stuebner };
338bd1f775dSHeiko Stuebner 
339bd1f775dSHeiko Stuebner static const struct dphy_drv_data rk1808_mipidphy_drv_data = {
340bd1f775dSHeiko Stuebner 	.pwrctl_offset = -1,
341bd1f775dSHeiko Stuebner 	.ths_settle_offset = RK1808_CSIDPHY_CLK_WR_THS_SETTLE,
342bd1f775dSHeiko Stuebner 	.calib_offset = RK1808_CSIDPHY_CLK_CALIB_EN,
343bd1f775dSHeiko Stuebner 	.hsfreq_ranges = rk1808_mipidphy_hsfreq_ranges,
344bd1f775dSHeiko Stuebner 	.num_hsfreq_ranges = ARRAY_SIZE(rk1808_mipidphy_hsfreq_ranges),
345bd1f775dSHeiko Stuebner 	.grf_regs = rk1808_grf_dphy_regs,
346bd1f775dSHeiko Stuebner };
347bd1f775dSHeiko Stuebner 
348bd1f775dSHeiko Stuebner static const struct dphy_drv_data rk3326_mipidphy_drv_data = {
349bd1f775dSHeiko Stuebner 	.pwrctl_offset = CSIDPHY_CTRL_PWRCTL,
350bd1f775dSHeiko Stuebner 	.ths_settle_offset = RK3326_CSIDPHY_CLK_WR_THS_SETTLE,
351bd1f775dSHeiko Stuebner 	.calib_offset = -1,
352bd1f775dSHeiko Stuebner 	.hsfreq_ranges = rk3326_mipidphy_hsfreq_ranges,
353bd1f775dSHeiko Stuebner 	.num_hsfreq_ranges = ARRAY_SIZE(rk3326_mipidphy_hsfreq_ranges),
354bd1f775dSHeiko Stuebner 	.grf_regs = rk3326_grf_dphy_regs,
355bd1f775dSHeiko Stuebner };
356bd1f775dSHeiko Stuebner 
357bd1f775dSHeiko Stuebner static const struct dphy_drv_data rk3368_mipidphy_drv_data = {
358bd1f775dSHeiko Stuebner 	.pwrctl_offset = CSIDPHY_CTRL_PWRCTL,
359bd1f775dSHeiko Stuebner 	.ths_settle_offset = RK3368_CSIDPHY_CLK_WR_THS_SETTLE,
360bd1f775dSHeiko Stuebner 	.calib_offset = -1,
361bd1f775dSHeiko Stuebner 	.hsfreq_ranges = rk3368_mipidphy_hsfreq_ranges,
362bd1f775dSHeiko Stuebner 	.num_hsfreq_ranges = ARRAY_SIZE(rk3368_mipidphy_hsfreq_ranges),
363bd1f775dSHeiko Stuebner 	.grf_regs = rk3368_grf_dphy_regs,
364bd1f775dSHeiko Stuebner };
365bd1f775dSHeiko Stuebner 
36629c99fb0SMichael Riesch static const struct dphy_drv_data rk3568_mipidphy_drv_data = {
36729c99fb0SMichael Riesch 	.pwrctl_offset = -1,
36829c99fb0SMichael Riesch 	.ths_settle_offset = RK3568_CSIDPHY_CLK_WR_THS_SETTLE,
36929c99fb0SMichael Riesch 	.calib_offset = RK3568_CSIDPHY_CLK_CALIB_EN,
37029c99fb0SMichael Riesch 	.hsfreq_ranges = rk1808_mipidphy_hsfreq_ranges,
37129c99fb0SMichael Riesch 	.num_hsfreq_ranges = ARRAY_SIZE(rk1808_mipidphy_hsfreq_ranges),
37229c99fb0SMichael Riesch 	.grf_regs = rk3568_grf_dphy_regs,
37329c99fb0SMichael Riesch };
37429c99fb0SMichael Riesch 
375bd1f775dSHeiko Stuebner static const struct of_device_id rockchip_inno_csidphy_match_id[] = {
376bd1f775dSHeiko Stuebner 	{
377bd1f775dSHeiko Stuebner 		.compatible = "rockchip,px30-csi-dphy",
378bd1f775dSHeiko Stuebner 		.data = &rk3326_mipidphy_drv_data,
379bd1f775dSHeiko Stuebner 	},
380bd1f775dSHeiko Stuebner 	{
381bd1f775dSHeiko Stuebner 		.compatible = "rockchip,rk1808-csi-dphy",
382bd1f775dSHeiko Stuebner 		.data = &rk1808_mipidphy_drv_data,
383bd1f775dSHeiko Stuebner 	},
384bd1f775dSHeiko Stuebner 	{
385bd1f775dSHeiko Stuebner 		.compatible = "rockchip,rk3326-csi-dphy",
386bd1f775dSHeiko Stuebner 		.data = &rk3326_mipidphy_drv_data,
387bd1f775dSHeiko Stuebner 	},
388bd1f775dSHeiko Stuebner 	{
389bd1f775dSHeiko Stuebner 		.compatible = "rockchip,rk3368-csi-dphy",
390bd1f775dSHeiko Stuebner 		.data = &rk3368_mipidphy_drv_data,
391bd1f775dSHeiko Stuebner 	},
39229c99fb0SMichael Riesch 	{
39329c99fb0SMichael Riesch 		.compatible = "rockchip,rk3568-csi-dphy",
39429c99fb0SMichael Riesch 		.data = &rk3568_mipidphy_drv_data,
39529c99fb0SMichael Riesch 	},
396bd1f775dSHeiko Stuebner 	{}
397bd1f775dSHeiko Stuebner };
398bd1f775dSHeiko Stuebner MODULE_DEVICE_TABLE(of, rockchip_inno_csidphy_match_id);
399bd1f775dSHeiko Stuebner 
rockchip_inno_csidphy_probe(struct platform_device * pdev)400bd1f775dSHeiko Stuebner static int rockchip_inno_csidphy_probe(struct platform_device *pdev)
401bd1f775dSHeiko Stuebner {
402bd1f775dSHeiko Stuebner 	struct rockchip_inno_csidphy *priv;
403bd1f775dSHeiko Stuebner 	struct device *dev = &pdev->dev;
404bd1f775dSHeiko Stuebner 	struct phy_provider *phy_provider;
405bd1f775dSHeiko Stuebner 	struct phy *phy;
406bd1f775dSHeiko Stuebner 
407bd1f775dSHeiko Stuebner 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
408bd1f775dSHeiko Stuebner 	if (!priv)
409bd1f775dSHeiko Stuebner 		return -ENOMEM;
410bd1f775dSHeiko Stuebner 
411bd1f775dSHeiko Stuebner 	priv->dev = dev;
412bd1f775dSHeiko Stuebner 	platform_set_drvdata(pdev, priv);
413bd1f775dSHeiko Stuebner 
414bd1f775dSHeiko Stuebner 	priv->drv_data = of_device_get_match_data(dev);
415bd1f775dSHeiko Stuebner 	if (!priv->drv_data) {
416bd1f775dSHeiko Stuebner 		dev_err(dev, "Can't find device data\n");
417bd1f775dSHeiko Stuebner 		return -ENODEV;
418bd1f775dSHeiko Stuebner 	}
419bd1f775dSHeiko Stuebner 
420bd1f775dSHeiko Stuebner 	priv->grf = syscon_regmap_lookup_by_phandle(dev->of_node,
421bd1f775dSHeiko Stuebner 						    "rockchip,grf");
422bd1f775dSHeiko Stuebner 	if (IS_ERR(priv->grf)) {
423bd1f775dSHeiko Stuebner 		dev_err(dev, "Can't find GRF syscon\n");
424bd1f775dSHeiko Stuebner 		return PTR_ERR(priv->grf);
425bd1f775dSHeiko Stuebner 	}
426bd1f775dSHeiko Stuebner 
427bd1f775dSHeiko Stuebner 	priv->phy_base = devm_platform_ioremap_resource(pdev, 0);
428bd1f775dSHeiko Stuebner 	if (IS_ERR(priv->phy_base))
429bd1f775dSHeiko Stuebner 		return PTR_ERR(priv->phy_base);
430bd1f775dSHeiko Stuebner 
431bd1f775dSHeiko Stuebner 	priv->pclk = devm_clk_get(dev, "pclk");
432bd1f775dSHeiko Stuebner 	if (IS_ERR(priv->pclk)) {
433bd1f775dSHeiko Stuebner 		dev_err(dev, "failed to get pclk\n");
434bd1f775dSHeiko Stuebner 		return PTR_ERR(priv->pclk);
435bd1f775dSHeiko Stuebner 	}
436bd1f775dSHeiko Stuebner 
437bd1f775dSHeiko Stuebner 	priv->rst = devm_reset_control_get(dev, "apb");
438bd1f775dSHeiko Stuebner 	if (IS_ERR(priv->rst)) {
439bd1f775dSHeiko Stuebner 		dev_err(dev, "failed to get system reset control\n");
440bd1f775dSHeiko Stuebner 		return PTR_ERR(priv->rst);
441bd1f775dSHeiko Stuebner 	}
442bd1f775dSHeiko Stuebner 
443bd1f775dSHeiko Stuebner 	phy = devm_phy_create(dev, NULL, &rockchip_inno_csidphy_ops);
444bd1f775dSHeiko Stuebner 	if (IS_ERR(phy)) {
445bd1f775dSHeiko Stuebner 		dev_err(dev, "failed to create phy\n");
446bd1f775dSHeiko Stuebner 		return PTR_ERR(phy);
447bd1f775dSHeiko Stuebner 	}
448bd1f775dSHeiko Stuebner 
449bd1f775dSHeiko Stuebner 	phy_set_drvdata(phy, priv);
450bd1f775dSHeiko Stuebner 
451bd1f775dSHeiko Stuebner 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
452bd1f775dSHeiko Stuebner 	if (IS_ERR(phy_provider)) {
453bd1f775dSHeiko Stuebner 		dev_err(dev, "failed to register phy provider\n");
454bd1f775dSHeiko Stuebner 		return PTR_ERR(phy_provider);
455bd1f775dSHeiko Stuebner 	}
456bd1f775dSHeiko Stuebner 
457bd1f775dSHeiko Stuebner 	pm_runtime_enable(dev);
458bd1f775dSHeiko Stuebner 
459bd1f775dSHeiko Stuebner 	return 0;
460bd1f775dSHeiko Stuebner }
461bd1f775dSHeiko Stuebner 
rockchip_inno_csidphy_remove(struct platform_device * pdev)462*b41f07b2SUwe Kleine-König static void rockchip_inno_csidphy_remove(struct platform_device *pdev)
463bd1f775dSHeiko Stuebner {
464bd1f775dSHeiko Stuebner 	struct rockchip_inno_csidphy *priv = platform_get_drvdata(pdev);
465bd1f775dSHeiko Stuebner 
466bd1f775dSHeiko Stuebner 	pm_runtime_disable(priv->dev);
467bd1f775dSHeiko Stuebner }
468bd1f775dSHeiko Stuebner 
469bd1f775dSHeiko Stuebner static struct platform_driver rockchip_inno_csidphy_driver = {
470bd1f775dSHeiko Stuebner 	.driver = {
471bd1f775dSHeiko Stuebner 		.name = "rockchip-inno-csidphy",
472bd1f775dSHeiko Stuebner 		.of_match_table = rockchip_inno_csidphy_match_id,
473bd1f775dSHeiko Stuebner 	},
474bd1f775dSHeiko Stuebner 	.probe = rockchip_inno_csidphy_probe,
475*b41f07b2SUwe Kleine-König 	.remove_new = rockchip_inno_csidphy_remove,
476bd1f775dSHeiko Stuebner };
477bd1f775dSHeiko Stuebner 
478bd1f775dSHeiko Stuebner module_platform_driver(rockchip_inno_csidphy_driver);
479bd1f775dSHeiko Stuebner MODULE_AUTHOR("Heiko Stuebner <heiko.stuebner@theobroma-systems.com>");
480bd1f775dSHeiko Stuebner MODULE_DESCRIPTION("Rockchip MIPI Innosilicon CSI-DPHY driver");
481bd1f775dSHeiko Stuebner MODULE_LICENSE("GPL v2");
482