194a407ccSDmitry Baryshkov // SPDX-License-Identifier: GPL-2.0 294a407ccSDmitry Baryshkov /* 394a407ccSDmitry Baryshkov * Copyright (c) 2017, The Linux Foundation. All rights reserved. 494a407ccSDmitry Baryshkov */ 594a407ccSDmitry Baryshkov 694a407ccSDmitry Baryshkov #include <linux/clk.h> 794a407ccSDmitry Baryshkov #include <linux/clk-provider.h> 894a407ccSDmitry Baryshkov #include <linux/delay.h> 994a407ccSDmitry Baryshkov #include <linux/err.h> 1094a407ccSDmitry Baryshkov #include <linux/io.h> 1194a407ccSDmitry Baryshkov #include <linux/iopoll.h> 1294a407ccSDmitry Baryshkov #include <linux/kernel.h> 1394a407ccSDmitry Baryshkov #include <linux/module.h> 1494a407ccSDmitry Baryshkov #include <linux/of.h> 1594a407ccSDmitry Baryshkov #include <linux/of_device.h> 1694a407ccSDmitry Baryshkov #include <linux/of_address.h> 1794a407ccSDmitry Baryshkov #include <linux/phy/phy.h> 1894a407ccSDmitry Baryshkov #include <linux/platform_device.h> 1994a407ccSDmitry Baryshkov #include <linux/regulator/consumer.h> 2094a407ccSDmitry Baryshkov #include <linux/reset.h> 2194a407ccSDmitry Baryshkov #include <linux/slab.h> 2294a407ccSDmitry Baryshkov 2394a407ccSDmitry Baryshkov #include <dt-bindings/phy/phy.h> 2494a407ccSDmitry Baryshkov 2594a407ccSDmitry Baryshkov #include "phy-qcom-qmp.h" 2694a407ccSDmitry Baryshkov 2794a407ccSDmitry Baryshkov /* QPHY_SW_RESET bit */ 2894a407ccSDmitry Baryshkov #define SW_RESET BIT(0) 2994a407ccSDmitry Baryshkov /* QPHY_POWER_DOWN_CONTROL */ 3094a407ccSDmitry Baryshkov #define SW_PWRDN BIT(0) 3194a407ccSDmitry Baryshkov #define REFCLK_DRV_DSBL BIT(1) 3294a407ccSDmitry Baryshkov /* QPHY_START_CONTROL bits */ 3394a407ccSDmitry Baryshkov #define SERDES_START BIT(0) 3494a407ccSDmitry Baryshkov #define PCS_START BIT(1) 3594a407ccSDmitry Baryshkov /* QPHY_PCS_STATUS bit */ 3694a407ccSDmitry Baryshkov #define PHYSTATUS BIT(6) 3794a407ccSDmitry Baryshkov #define PHYSTATUS_4_20 BIT(7) 3894a407ccSDmitry Baryshkov 3994a407ccSDmitry Baryshkov #define PHY_INIT_COMPLETE_TIMEOUT 10000 4094a407ccSDmitry Baryshkov 4194a407ccSDmitry Baryshkov /* Define the assumed distance between lanes for underspecified device trees. */ 4294a407ccSDmitry Baryshkov #define QMP_PHY_LEGACY_LANE_STRIDE 0x400 4394a407ccSDmitry Baryshkov 4494a407ccSDmitry Baryshkov struct qmp_phy_init_tbl { 4594a407ccSDmitry Baryshkov unsigned int offset; 4694a407ccSDmitry Baryshkov unsigned int val; 4794a407ccSDmitry Baryshkov /* 4894a407ccSDmitry Baryshkov * register part of layout ? 4994a407ccSDmitry Baryshkov * if yes, then offset gives index in the reg-layout 5094a407ccSDmitry Baryshkov */ 5194a407ccSDmitry Baryshkov bool in_layout; 5294a407ccSDmitry Baryshkov /* 5394a407ccSDmitry Baryshkov * mask of lanes for which this register is written 5494a407ccSDmitry Baryshkov * for cases when second lane needs different values 5594a407ccSDmitry Baryshkov */ 5694a407ccSDmitry Baryshkov u8 lane_mask; 5794a407ccSDmitry Baryshkov }; 5894a407ccSDmitry Baryshkov 5994a407ccSDmitry Baryshkov #define QMP_PHY_INIT_CFG(o, v) \ 6094a407ccSDmitry Baryshkov { \ 6194a407ccSDmitry Baryshkov .offset = o, \ 6294a407ccSDmitry Baryshkov .val = v, \ 6394a407ccSDmitry Baryshkov .lane_mask = 0xff, \ 6494a407ccSDmitry Baryshkov } 6594a407ccSDmitry Baryshkov 6694a407ccSDmitry Baryshkov #define QMP_PHY_INIT_CFG_L(o, v) \ 6794a407ccSDmitry Baryshkov { \ 6894a407ccSDmitry Baryshkov .offset = o, \ 6994a407ccSDmitry Baryshkov .val = v, \ 7094a407ccSDmitry Baryshkov .in_layout = true, \ 7194a407ccSDmitry Baryshkov .lane_mask = 0xff, \ 7294a407ccSDmitry Baryshkov } 7394a407ccSDmitry Baryshkov 7494a407ccSDmitry Baryshkov #define QMP_PHY_INIT_CFG_LANE(o, v, l) \ 7594a407ccSDmitry Baryshkov { \ 7694a407ccSDmitry Baryshkov .offset = o, \ 7794a407ccSDmitry Baryshkov .val = v, \ 7894a407ccSDmitry Baryshkov .lane_mask = l, \ 7994a407ccSDmitry Baryshkov } 8094a407ccSDmitry Baryshkov 8194a407ccSDmitry Baryshkov /* set of registers with offsets different per-PHY */ 8294a407ccSDmitry Baryshkov enum qphy_reg_layout { 8394a407ccSDmitry Baryshkov /* Common block control registers */ 8494a407ccSDmitry Baryshkov QPHY_COM_SW_RESET, 8594a407ccSDmitry Baryshkov QPHY_COM_POWER_DOWN_CONTROL, 8694a407ccSDmitry Baryshkov QPHY_COM_START_CONTROL, 8794a407ccSDmitry Baryshkov QPHY_COM_PCS_READY_STATUS, 8894a407ccSDmitry Baryshkov /* PCS registers */ 8994a407ccSDmitry Baryshkov QPHY_SW_RESET, 9094a407ccSDmitry Baryshkov QPHY_START_CTRL, 9194a407ccSDmitry Baryshkov QPHY_PCS_STATUS, 9294a407ccSDmitry Baryshkov QPHY_PCS_POWER_DOWN_CONTROL, 9394a407ccSDmitry Baryshkov /* Keep last to ensure regs_layout arrays are properly initialized */ 9494a407ccSDmitry Baryshkov QPHY_LAYOUT_SIZE 9594a407ccSDmitry Baryshkov }; 9694a407ccSDmitry Baryshkov 9794a407ccSDmitry Baryshkov static const unsigned int ipq_pciephy_gen3_regs_layout[QPHY_LAYOUT_SIZE] = { 9894a407ccSDmitry Baryshkov [QPHY_SW_RESET] = 0x00, 9994a407ccSDmitry Baryshkov [QPHY_START_CTRL] = 0x44, 10094a407ccSDmitry Baryshkov [QPHY_PCS_STATUS] = 0x14, 10194a407ccSDmitry Baryshkov [QPHY_PCS_POWER_DOWN_CONTROL] = 0x40, 10294a407ccSDmitry Baryshkov }; 10394a407ccSDmitry Baryshkov 10494a407ccSDmitry Baryshkov static const unsigned int pciephy_regs_layout[QPHY_LAYOUT_SIZE] = { 10594a407ccSDmitry Baryshkov [QPHY_COM_SW_RESET] = 0x400, 10694a407ccSDmitry Baryshkov [QPHY_COM_POWER_DOWN_CONTROL] = 0x404, 10794a407ccSDmitry Baryshkov [QPHY_COM_START_CONTROL] = 0x408, 10894a407ccSDmitry Baryshkov [QPHY_COM_PCS_READY_STATUS] = 0x448, 10994a407ccSDmitry Baryshkov [QPHY_SW_RESET] = 0x00, 11094a407ccSDmitry Baryshkov [QPHY_START_CTRL] = 0x08, 11194a407ccSDmitry Baryshkov [QPHY_PCS_STATUS] = 0x174, 11294a407ccSDmitry Baryshkov }; 11394a407ccSDmitry Baryshkov 11494a407ccSDmitry Baryshkov static const unsigned int sdm845_qmp_pciephy_regs_layout[QPHY_LAYOUT_SIZE] = { 11594a407ccSDmitry Baryshkov [QPHY_SW_RESET] = 0x00, 11694a407ccSDmitry Baryshkov [QPHY_START_CTRL] = 0x08, 11794a407ccSDmitry Baryshkov [QPHY_PCS_STATUS] = 0x174, 11894a407ccSDmitry Baryshkov }; 11994a407ccSDmitry Baryshkov 12094a407ccSDmitry Baryshkov static const unsigned int sdm845_qhp_pciephy_regs_layout[QPHY_LAYOUT_SIZE] = { 12194a407ccSDmitry Baryshkov [QPHY_SW_RESET] = 0x00, 12294a407ccSDmitry Baryshkov [QPHY_START_CTRL] = 0x08, 12394a407ccSDmitry Baryshkov [QPHY_PCS_STATUS] = 0x2ac, 12494a407ccSDmitry Baryshkov }; 12594a407ccSDmitry Baryshkov 12694a407ccSDmitry Baryshkov static const unsigned int sm8250_pcie_regs_layout[QPHY_LAYOUT_SIZE] = { 12794a407ccSDmitry Baryshkov [QPHY_SW_RESET] = 0x00, 12894a407ccSDmitry Baryshkov [QPHY_START_CTRL] = 0x44, 12994a407ccSDmitry Baryshkov [QPHY_PCS_STATUS] = 0x14, 13094a407ccSDmitry Baryshkov [QPHY_PCS_POWER_DOWN_CONTROL] = 0x40, 13194a407ccSDmitry Baryshkov }; 13294a407ccSDmitry Baryshkov 13394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl msm8998_pcie_serdes_tbl[] = { 13494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_BIAS_EN_CLKBUFLR_EN, 0x14), 13594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_SELECT, 0x30), 13694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_IVCO, 0x0f), 13794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CMN_CONFIG, 0x06), 13894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP_EN, 0x01), 13994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_RESETSM_CNTRL, 0x20), 14094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_MAP, 0x00), 14194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE2_MODE0, 0x01), 14294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE1_MODE0, 0xc9), 14394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_TIMER1, 0xff), 14494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_TIMER2, 0x3f), 14594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SVS_MODE_CLK_SEL, 0x01), 14694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORE_CLK_EN, 0x00), 14794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORECLK_DIV_MODE0, 0x0a), 14894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_EP_DIV, 0x19), 14994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_ENABLE1, 0x90), 15094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_DEC_START_MODE0, 0x82), 15194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START3_MODE0, 0x03), 15294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START2_MODE0, 0x55), 15394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START1_MODE0, 0x55), 15494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP3_MODE0, 0x00), 15594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP2_MODE0, 0x0d), 15694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP1_MODE0, 0x04), 15794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_HSCLK_SEL, 0x00), 15894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CP_CTRL_MODE0, 0x08), 15994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_RCTRL_MODE0, 0x16), 16094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_CCTRL_MODE0, 0x34), 16194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CMN_CONFIG, 0x06), 16294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_SELECT, 0x33), 16394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYS_CLK_CTRL, 0x02), 16494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_BUF_ENABLE, 0x07), 16594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_EN_SEL, 0x04), 16694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN1_MODE0, 0x00), 16794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN0_MODE0, 0x3f), 16894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_BG_TIMER, 0x09), 16994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_EN_CENTER, 0x01), 17094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER1, 0x40), 17194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER2, 0x01), 17294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER1, 0x02), 17394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER2, 0x00), 17494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE1, 0x7e), 17594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE2, 0x15), 17694a407ccSDmitry Baryshkov }; 17794a407ccSDmitry Baryshkov 17894a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl msm8998_pcie_tx_tbl[] = { 17994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_TX_RES_CODE_LANE_OFFSET_TX, 0x02), 18094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_TX_RCV_DETECT_LVL_2, 0x12), 18194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_TX_HIGHZ_DRVR_EN, 0x10), 18294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_TX_LANE_MODE_1, 0x06), 18394a407ccSDmitry Baryshkov }; 18494a407ccSDmitry Baryshkov 18594a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl msm8998_pcie_rx_tbl[] = { 18694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_CNTRL, 0x03), 18794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_ENABLES, 0x1c), 18894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_DEGLITCH_CNTRL, 0x14), 18994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0a), 19094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL3, 0x04), 19194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL4, 0x1a), 19294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x4b), 19394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_GAIN, 0x04), 19494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_GAIN_HALF, 0x04), 19594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x00), 19694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80), 19794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_INTERFACE_MODE, 0x40), 19894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_PI_CONTROLS, 0x71), 19994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_FASTLOCK_COUNT_LOW, 0x40), 20094a407ccSDmitry Baryshkov }; 20194a407ccSDmitry Baryshkov 20294a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl msm8998_pcie_pcs_tbl[] = { 20394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_ENDPOINT_REFCLK_DRIVE, 0x04), 20494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_OSC_DTCT_ACTIONS, 0x00), 20594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x01), 20694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x00), 20794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_LSB, 0x20), 20894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x00), 20994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK, 0x01), 21094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_PLL_LOCK_CHK_DLY_TIME, 0x73), 21194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_RX_SIGDET_LVL, 0x99), 21294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_SIGDET_CNTRL, 0x03), 21394a407ccSDmitry Baryshkov }; 21494a407ccSDmitry Baryshkov 21594a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq6018_pcie_serdes_tbl[] = { 21694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_PER1, 0x7d), 21794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_PER2, 0x01), 21894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE1_MODE0, 0x0a), 21994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE2_MODE0, 0x05), 22094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE1_MODE1, 0x08), 22194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE2_MODE1, 0x04), 22294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CLKBUFLR_EN, 0x18), 22394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_ENABLE1, 0x90), 22494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_SYS_CLK_CTRL, 0x02), 22594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_BUF_ENABLE, 0x07), 22694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_IVCO, 0x0f), 22794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE0, 0xd4), 22894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE0, 0x14), 22994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE1, 0xaa), 23094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE1, 0x29), 23194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_BG_TRIM, 0x0f), 23294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE0, 0x09), 23394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE1, 0x09), 23494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE0, 0x16), 23594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE1, 0x16), 23694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE0, 0x28), 23794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE1, 0x28), 23894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CTRL_BY_PSM, 0x01), 23994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_EN_SEL, 0x08), 24094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_RESETSM_CNTRL, 0x20), 24194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP_EN, 0x42), 24294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE0, 0x68), 24394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE1, 0x53), 24494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE0, 0xab), 24594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE0, 0xaa), 24694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE0, 0x02), 24794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE1, 0x55), 24894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE1, 0x55), 24994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE1, 0x05), 25094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE0, 0xa0), 25194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE1, 0xa0), 25294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE0, 0x24), 25394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE0, 0x02), 25494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE1, 0xb4), 25594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE1, 0x03), 25694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_SELECT, 0x32), 25794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x01), 25894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x00), 25994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_CMN_CONFIG, 0x06), 26094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05), 26194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_PLL_CORECLK_DIV_MODE1, 0x08), 26294a407ccSDmitry Baryshkov }; 26394a407ccSDmitry Baryshkov 26494a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq6018_pcie_tx_tbl[] = { 265079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_OFFSET_TX, 0x02), 266079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0x06), 267079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12), 26894a407ccSDmitry Baryshkov }; 26994a407ccSDmitry Baryshkov 27094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq6018_pcie_rx_tbl[] = { 271079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FO_GAIN, 0x0c), 272079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x02), 273079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f), 274079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x70), 275079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0x61), 276079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x04), 277079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x1e), 278079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0), 279079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00), 280079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x73), 281079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80), 282079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_ENABLES, 0x1c), 283079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x03), 284079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x14), 285079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0xf0), 286079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH, 0x01), 287079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0x2f), 288079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0xd3), 289079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x40), 290079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0x01), 291079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0x02), 292079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0xc8), 293079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x09), 294079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0xb1), 295079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_LOW, 0x00), 296079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH, 0x02), 297079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH2, 0xc8), 298079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH3, 0x09), 299079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH4, 0xb1), 300079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04), 30194a407ccSDmitry Baryshkov }; 30294a407ccSDmitry Baryshkov 30394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq6018_pcie_pcs_tbl[] = { 30460f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNTRL1, 0x01), 30560f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d), 30660f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_G12S1_TXDEEMPH_M3P5DB, 0x10), 30760f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xaa), 30860f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x01), 30960f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_DCC_CAL_CONFIG, 0x01), 31060f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG5, 0x01), 311af664324SDmitry Baryshkov }; 312af664324SDmitry Baryshkov 313af664324SDmitry Baryshkov static const struct qmp_phy_init_tbl ipq6018_pcie_pcs_misc_tbl[] = { 31460f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG2, 0x0d), 31560f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG4, 0x07), 31660f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1), 31760f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01), 31860f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01), 31960f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00), 32060f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG1, 0x11), 32160f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_PRE, 0x00), 32260f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_POST, 0x58), 32394a407ccSDmitry Baryshkov }; 32494a407ccSDmitry Baryshkov 32594a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq8074_pcie_serdes_tbl[] = { 32694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x18), 32794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_CLK_ENABLE1, 0x10), 32894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_BG_TRIM, 0xf), 32994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP_EN, 0x1), 33094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_MAP, 0x0), 33194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_TIMER1, 0xff), 33294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_TIMER2, 0x1f), 33394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_CMN_CONFIG, 0x6), 33494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_PLL_IVCO, 0xf), 33594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_HSCLK_SEL, 0x0), 33694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_SVS_MODE_CLK_SEL, 0x1), 33794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_CORE_CLK_EN, 0x20), 33894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_CORECLK_DIV, 0xa), 33994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_RESETSM_CNTRL, 0x20), 34094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_BG_TIMER, 0xa), 34194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_SYSCLK_EN_SEL, 0xa), 34294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_DEC_START_MODE0, 0x82), 34394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START3_MODE0, 0x3), 34494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START2_MODE0, 0x55), 34594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START1_MODE0, 0x55), 34694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP3_MODE0, 0x0), 34794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP2_MODE0, 0xD), 34894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP1_MODE0, 0xD04), 34994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_CLK_SELECT, 0x33), 35094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_SYS_CLK_CTRL, 0x2), 35194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_SYSCLK_BUF_ENABLE, 0x1f), 35294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_CP_CTRL_MODE0, 0xb), 35394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_PLL_RCTRL_MODE0, 0x16), 35494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_PLL_CCTRL_MODE0, 0x28), 35594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_INTEGLOOP_GAIN1_MODE0, 0x0), 35694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_INTEGLOOP_GAIN0_MODE0, 0x80), 35794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_BIAS_EN_CTRL_BY_PSM, 0x1), 35894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_SSC_EN_CENTER, 0x1), 35994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_SSC_PER1, 0x31), 36094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_SSC_PER2, 0x1), 36194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_SSC_ADJ_PER1, 0x2), 36294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_SSC_ADJ_PER2, 0x0), 36394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_SSC_STEP_SIZE1, 0x2f), 36494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_SSC_STEP_SIZE2, 0x19), 36594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_COM_CLK_EP_DIV, 0x19), 36694a407ccSDmitry Baryshkov }; 36794a407ccSDmitry Baryshkov 36894a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq8074_pcie_tx_tbl[] = { 36994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_TX_HIGHZ_TRANSCEIVEREN_BIAS_DRVR_EN, 0x45), 37094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_TX_LANE_MODE, 0x6), 37194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_TX_RES_CODE_LANE_OFFSET, 0x2), 37294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_TX_RCV_DETECT_LVL_2, 0x12), 373f7c5cedbSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_TX_TX_EMP_POST1_LVL, 0x36), 37494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_TX_SLEW_CNTL, 0x0a), 37594a407ccSDmitry Baryshkov }; 37694a407ccSDmitry Baryshkov 37794a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq8074_pcie_rx_tbl[] = { 37894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_ENABLES, 0x1c), 37994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_DEGLITCH_CNTRL, 0x14), 38094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL2, 0x1), 38194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL3, 0x0), 38294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL4, 0xdb), 38394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x4b), 38494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_RX_UCDR_SO_GAIN, 0x4), 38594a407ccSDmitry Baryshkov }; 38694a407ccSDmitry Baryshkov 38794a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq8074_pcie_pcs_tbl[] = { 3886cad2983SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V2_PCS_ENDPOINT_REFCLK_DRIVE, 0x4), 3896cad2983SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V2_PCS_OSC_DTCT_ACTIONS, 0x0), 3906cad2983SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V2_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x40), 3916cad2983SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V2_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x0), 3926cad2983SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V2_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_LSB, 0x40), 3936cad2983SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V2_PCS_PLL_LOCK_CHK_DLY_TIME_AUXCLK_LSB, 0x0), 3946cad2983SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V2_PCS_LP_WAKEUP_DLY_TIME_AUXCLK, 0x40), 395c1ab64aaSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V2_PCS_PLL_LOCK_CHK_DLY_TIME, 0x73), 3966cad2983SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V2_PCS_RX_SIGDET_LVL, 0x99), 3976cad2983SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V2_PCS_TXDEEMPH_M6DB_V0, 0x15), 3986cad2983SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V2_PCS_TXDEEMPH_M3P5DB_V0, 0xe), 39994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG_L(QPHY_SW_RESET, 0x0), 40094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG_L(QPHY_START_CTRL, 0x3), 40194a407ccSDmitry Baryshkov }; 40294a407ccSDmitry Baryshkov 403334fad18SRobert Marko static const struct qmp_phy_init_tbl ipq8074_pcie_gen3_serdes_tbl[] = { 404334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CLKBUFLR_EN, 0x18), 405334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CTRL_BY_PSM, 0x01), 406334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_SELECT, 0x31), 407334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_IVCO, 0x0f), 408334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_BG_TRIM, 0x0f), 409334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CMN_CONFIG, 0x06), 410334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP_EN, 0x42), 411334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_RESETSM_CNTRL, 0x20), 412334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x01), 413334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_MAP, 0x04), 414334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05), 415334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_TIMER1, 0xff), 416334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_TIMER2, 0x3f), 417334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x30), 418334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x21), 419334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE0, 0x82), 420334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE0, 0x03), 421334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE0, 0x355), 422334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE0, 0x35555), 423334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE0, 0x1a), 424334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE0, 0x1a0a), 425334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE0, 0xb), 426334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE0, 0x16), 427334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE0, 0x28), 428334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN1_MODE0, 0x0), 429334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE0, 0x40), 430334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE0, 0x02), 431334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE0, 0x24), 432334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05), 433334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x20), 434334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CORECLK_DIV, 0xa), 435334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_SELECT, 0x32), 436334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_SYS_CLK_CTRL, 0x02), 437334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_BUF_ENABLE, 0x07), 438334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_EN_SEL, 0x08), 439334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_BG_TIMER, 0xa), 440334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x1), 441334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE1, 0x68), 442334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE1, 0x2), 443334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE1, 0x2aa), 444334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE1, 0x2aaab), 445334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_ENABLE1, 0x90), 446334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE1, 0x34), 447334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE1, 0x3414), 448334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE1, 0x0b), 449334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE1, 0x16), 450334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE1, 0x28), 451334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN1_MODE1, 0x0), 452334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE1, 0x40), 453334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE1, 0x03), 454334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE1, 0xb4), 455334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05), 456334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x0), 457334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CORECLK_DIV_MODE1, 0x08), 458334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_EP_DIV_MODE0, 0x19), 459334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_EP_DIV_MODE1, 0x28), 460334fad18SRobert Marko QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_ENABLE1, 0x90), 461334fad18SRobert Marko }; 462334fad18SRobert Marko 463334fad18SRobert Marko static const struct qmp_phy_init_tbl ipq8074_pcie_gen3_tx_tbl[] = { 464079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_OFFSET_TX, 0x02), 465079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12), 466079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_TX_HIGHZ_DRVR_EN, 0x10), 467079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0x06), 468334fad18SRobert Marko }; 469334fad18SRobert Marko 470334fad18SRobert Marko static const struct qmp_phy_init_tbl ipq8074_pcie_gen3_rx_tbl[] = { 471079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x03), 472079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_ENABLES, 0x1c), 473079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x14), 474079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0xe), 475079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x4), 476079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x1b), 477079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04), 478079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f), 479079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x70), 480079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x73), 481079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80), 482079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_LOW, 0x00), 483079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH, 0x02), 484079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH2, 0xc8), 485079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH3, 0x09), 486079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH4, 0xb1), 487079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0x01), 488079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0x02), 489079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0xc8), 490079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x09), 491079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0xb1), 492079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0xf0), 493079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH, 0x2), 494079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0x2f), 495079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0xd3), 496079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x40), 497079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00), 498079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0), 499079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FO_GAIN, 0x0c), 500079328a9SDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x02), 501334fad18SRobert Marko }; 502334fad18SRobert Marko 503334fad18SRobert Marko static const struct qmp_phy_init_tbl ipq8074_pcie_gen3_pcs_tbl[] = { 50460f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNTRL2, 0x83), 50560f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNT_VAL_L, 0x9), 50660f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNT_VAL_H_TOL, 0x42), 50760f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_MAN_CODE, 0x40), 50860f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNTRL1, 0x01), 50960f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_H, 0x0), 51060f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x1), 51160f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_ACTIONS, 0x0), 51260f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_H, 0x00), 51360f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01), 51460f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_H, 0x00), 51560f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01), 51660f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG1, 0x11), 51760f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG2, 0xb), 51860f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG4, 0x07), 51960f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_CONFIG2, 0x52), 52060f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_MODE2_CONFIG2, 0x50), 52160f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_MODE2_CONFIG4, 0x1a), 52260f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_MODE2_CONFIG5, 0x6), 52360f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_G12S1_TXDEEMPH_M3P5DB, 0x10), 52460f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1), 52560f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_DCC_CAL_CONFIG, 0x01), 52660f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xaa), 52760f23414SDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d), 528334fad18SRobert Marko }; 529334fad18SRobert Marko 53094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qmp_pcie_serdes_tbl[] = { 53194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_BIAS_EN_CLKBUFLR_EN, 0x14), 53294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_SELECT, 0x30), 53394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_IVCO, 0x007), 53494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CMN_CONFIG, 0x06), 53594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP_EN, 0x01), 53694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_RESETSM_CNTRL, 0x20), 53794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_MAP, 0x00), 53894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE2_MODE0, 0x01), 53994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE1_MODE0, 0xc9), 54094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_TIMER1, 0xff), 54194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_TIMER2, 0x3f), 54294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SVS_MODE_CLK_SEL, 0x01), 54394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORE_CLK_EN, 0x00), 54494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORECLK_DIV_MODE0, 0x0a), 54594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_EP_DIV, 0x19), 54694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_ENABLE1, 0x90), 54794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_DEC_START_MODE0, 0x82), 54894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START3_MODE0, 0x02), 54994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START2_MODE0, 0xea), 55094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START1_MODE0, 0xab), 55194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP3_MODE0, 0x00), 55294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP2_MODE0, 0x0d), 55394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP1_MODE0, 0x04), 55494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_HSCLK_SEL, 0x00), 55594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CP_CTRL_MODE0, 0x06), 55694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_RCTRL_MODE0, 0x16), 55794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_CCTRL_MODE0, 0x36), 55894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CMN_MODE, 0x01), 55994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_SELECT, 0x33), 56094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYS_CLK_CTRL, 0x02), 56194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_BUF_ENABLE, 0x06), 56294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_EN_SEL, 0x04), 56394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN1_MODE0, 0x00), 56494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN0_MODE0, 0x3f), 56594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_BG_TIMER, 0x09), 56694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_EN_CENTER, 0x01), 56794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER1, 0x40), 56894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER2, 0x01), 56994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER1, 0x02), 57094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER2, 0x00), 57194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE1, 0x7e), 57294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE2, 0x15), 57394a407ccSDmitry Baryshkov }; 57494a407ccSDmitry Baryshkov 57594a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qmp_pcie_tx_tbl[] = { 57694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_TX_RES_CODE_LANE_OFFSET_TX, 0x02), 57794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_TX_RCV_DETECT_LVL_2, 0x12), 57894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_TX_HIGHZ_DRVR_EN, 0x10), 57994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_TX_LANE_MODE_1, 0x06), 58094a407ccSDmitry Baryshkov }; 58194a407ccSDmitry Baryshkov 58294a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qmp_pcie_rx_tbl[] = { 58394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_CNTRL, 0x03), 58494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_ENABLES, 0x10), 58594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_DEGLITCH_CNTRL, 0x14), 58694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0e), 58794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL3, 0x04), 58894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL4, 0x1a), 58994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x4b), 59094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_GAIN, 0x04), 59194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_GAIN_HALF, 0x04), 59294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x71), 59394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_MODE_00, 0x59), 59494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_MODE_01, 0x59), 59594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80), 59694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_INTERFACE_MODE, 0x40), 59794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_PI_CONTROLS, 0x71), 59894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_FASTLOCK_COUNT_LOW, 0x40), 59994a407ccSDmitry Baryshkov }; 60094a407ccSDmitry Baryshkov 60194a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qmp_pcie_pcs_tbl[] = { 60294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_ENDPOINT_REFCLK_DRIVE, 0x04), 60394a407ccSDmitry Baryshkov 60494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNTRL2, 0x83), 60594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNT_VAL_L, 0x09), 60694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNT_VAL_H_TOL, 0xa2), 60794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_MAN_CODE, 0x40), 60894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNTRL1, 0x02), 60994a407ccSDmitry Baryshkov 61094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_OSC_DTCT_ACTIONS, 0x00), 61194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x01), 61294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x00), 61394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_LSB, 0x20), 61494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x00), 61594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK, 0x01), 61694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_PLL_LOCK_CHK_DLY_TIME, 0x73), 61794a407ccSDmitry Baryshkov 61894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_RX_SIGDET_LVL, 0xbb), 61994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_SIGDET_CNTRL, 0x03), 62094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_REFGEN_REQ_CONFIG1, 0x0d), 62194a407ccSDmitry Baryshkov 62294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_POWER_STATE_CONFIG4, 0x00), 62394a407ccSDmitry Baryshkov }; 62494a407ccSDmitry Baryshkov 62594a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qmp_pcie_pcs_misc_tbl[] = { 62694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_OSC_DTCT_CONFIG2, 0x52), 62794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_OSC_DTCT_MODE2_CONFIG2, 0x10), 62894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_OSC_DTCT_MODE2_CONFIG4, 0x1a), 62994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_OSC_DTCT_MODE2_CONFIG5, 0x06), 63094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_PCIE_INT_AUX_CLK_CONFIG1, 0x00), 63194a407ccSDmitry Baryshkov }; 63294a407ccSDmitry Baryshkov 63394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qhp_pcie_serdes_tbl[] = { 63494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SYSCLK_EN_SEL, 0x27), 63594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_EN_CENTER, 0x01), 63694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_PER1, 0x31), 63794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_PER2, 0x01), 63894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_STEP_SIZE1, 0xde), 63994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_STEP_SIZE2, 0x07), 64094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_STEP_SIZE1_MODE1, 0x4c), 64194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_STEP_SIZE2_MODE1, 0x06), 64294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_BIAS_EN_CKBUFLR_EN, 0x18), 64394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CLK_ENABLE1, 0xb0), 64494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP1_MODE0, 0x8c), 64594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP2_MODE0, 0x20), 64694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP1_MODE1, 0x14), 64794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP2_MODE1, 0x34), 64894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CP_CTRL_MODE0, 0x06), 64994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CP_CTRL_MODE1, 0x06), 65094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_PLL_RCTRL_MODE0, 0x16), 65194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_PLL_RCTRL_MODE1, 0x16), 65294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_PLL_CCTRL_MODE0, 0x36), 65394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_PLL_CCTRL_MODE1, 0x36), 65494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_RESTRIM_CTRL2, 0x05), 65594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP_EN, 0x42), 65694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DEC_START_MODE0, 0x82), 65794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DEC_START_MODE1, 0x68), 65894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START1_MODE0, 0x55), 65994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START2_MODE0, 0x55), 66094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START3_MODE0, 0x03), 66194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START1_MODE1, 0xab), 66294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START2_MODE1, 0xaa), 66394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START3_MODE1, 0x02), 66494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_INTEGLOOP_GAIN0_MODE0, 0x3f), 66594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_INTEGLOOP_GAIN0_MODE1, 0x3f), 66694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_VCO_TUNE_MAP, 0x10), 66794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CLK_SELECT, 0x04), 66894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_HSCLK_SEL1, 0x30), 66994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CORECLK_DIV, 0x04), 67094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CORE_CLK_EN, 0x73), 67194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CMN_CONFIG, 0x0c), 67294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SVS_MODE_CLK_SEL, 0x15), 67394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CORECLK_DIV_MODE1, 0x04), 67494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CMN_MODE, 0x01), 67594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_VREGCLK_DIV1, 0x22), 67694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_VREGCLK_DIV2, 0x00), 67794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_BGV_TRIM, 0x20), 67894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_BG_CTRL, 0x07), 67994a407ccSDmitry Baryshkov }; 68094a407ccSDmitry Baryshkov 68194a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qhp_pcie_tx_tbl[] = { 68294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DRVR_CTRL0, 0x00), 68394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DRVR_TAP_EN, 0x0d), 68494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_TX_BAND_MODE, 0x01), 68594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_LANE_MODE, 0x1a), 68694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PARALLEL_RATE, 0x2f), 68794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CML_CTRL_MODE0, 0x09), 68894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CML_CTRL_MODE1, 0x09), 68994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CML_CTRL_MODE2, 0x1b), 69094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PREAMP_CTRL_MODE1, 0x01), 69194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PREAMP_CTRL_MODE2, 0x07), 69294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_MIXER_CTRL_MODE0, 0x31), 69394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_MIXER_CTRL_MODE1, 0x31), 69494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_MIXER_CTRL_MODE2, 0x03), 69594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CTLE_THRESH_DFE, 0x02), 69694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CGA_THRESH_DFE, 0x00), 69794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RXENGINE_EN0, 0x12), 69894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CTLE_TRAIN_TIME, 0x25), 69994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CTLE_DFE_OVRLP_TIME, 0x00), 70094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DFE_REFRESH_TIME, 0x05), 70194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DFE_ENABLE_TIME, 0x01), 70294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_VGA_GAIN, 0x26), 70394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DFE_GAIN, 0x12), 70494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_EQ_GAIN, 0x04), 70594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_OFFSET_GAIN, 0x04), 70694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PRE_GAIN, 0x09), 70794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_EQ_INTVAL, 0x15), 70894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_EDAC_INITVAL, 0x28), 70994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RXEQ_INITB0, 0x7f), 71094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RXEQ_INITB1, 0x07), 71194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RCVRDONE_THRESH1, 0x04), 71294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RXEQ_CTRL, 0x70), 71394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_FO_GAIN_MODE0, 0x8b), 71494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_FO_GAIN_MODE1, 0x08), 71594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_FO_GAIN_MODE2, 0x0a), 71694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_SO_GAIN_MODE0, 0x03), 71794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_SO_GAIN_MODE1, 0x04), 71894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_SO_GAIN_MODE2, 0x04), 71994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_SO_CONFIG, 0x0c), 72094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_BAND, 0x02), 72194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_RCVR_PATH1_MODE0, 0x5c), 72294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_RCVR_PATH1_MODE1, 0x3e), 72394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_RCVR_PATH1_MODE2, 0x3f), 72494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_SIGDET_ENABLES, 0x01), 72594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_SIGDET_CNTRL, 0xa0), 72694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_SIGDET_DEGLITCH_CNTRL, 0x08), 72794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DCC_GAIN, 0x01), 72894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_EN_SIGNAL, 0xc3), 72994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PSM_RX_EN_CAL, 0x00), 73094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_MISC_CNTRL0, 0xbc), 73194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_TS0_TIMER, 0x7f), 73294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DLL_HIGHDATARATE, 0x15), 73394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DRVR_CTRL1, 0x0c), 73494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DRVR_CTRL2, 0x0f), 73594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_RESETCODE_OFFSET, 0x04), 73694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_VGA_INITVAL, 0x20), 73794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RSM_START, 0x01), 73894a407ccSDmitry Baryshkov }; 73994a407ccSDmitry Baryshkov 74094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qhp_pcie_rx_tbl[] = { 74194a407ccSDmitry Baryshkov }; 74294a407ccSDmitry Baryshkov 74394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qhp_pcie_pcs_tbl[] = { 74494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_POWER_STATE_CONFIG, 0x3f), 74594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_PCS_TX_RX_CONFIG, 0x50), 74694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_TXMGN_MAIN_V0_M3P5DB, 0x19), 74794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_TXMGN_POST_V0_M3P5DB, 0x07), 74894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_TXMGN_MAIN_V0_M6DB, 0x17), 74994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_TXMGN_POST_V0_M6DB, 0x09), 75094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_POWER_STATE_CONFIG5, 0x9f), 75194a407ccSDmitry Baryshkov }; 75294a407ccSDmitry Baryshkov 75394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_serdes_tbl[] = { 75494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_EN_SEL, 0x08), 75594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_SELECT, 0x34), 75694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CORECLK_DIV_MODE1, 0x08), 75794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_IVCO, 0x0f), 75894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP_EN, 0x42), 75994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE0, 0x24), 76094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE2_MODE1, 0x03), 76194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE1, 0xb4), 76294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE_MAP, 0x02), 76394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_HSCLK_SEL, 0x11), 76494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE0, 0x82), 76594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE0, 0x03), 76694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE0, 0x55), 76794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE0, 0x55), 76894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE0, 0x1a), 76994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE0, 0x0a), 77094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE1, 0x68), 77194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE1, 0x02), 77294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE1, 0xaa), 77394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE1, 0xab), 77494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE1, 0x34), 77594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE1, 0x14), 77694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_HSCLK_SEL, 0x01), 77794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE0, 0x06), 77894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE0, 0x16), 77994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE0, 0x36), 78094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE1, 0x06), 78194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE1, 0x16), 78294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE1, 0x36), 78394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1e), 78494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0xca), 78594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x18), 78694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0xa2), 78794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_BUF_ENABLE, 0x07), 78894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_EN_CENTER, 0x01), 78994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER1, 0x31), 79094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER2, 0x01), 79194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE0, 0xde), 79294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE0, 0x07), 79394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE1, 0x4c), 79494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE1, 0x06), 79594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_ENABLE1, 0x90), 79694a407ccSDmitry Baryshkov }; 79794a407ccSDmitry Baryshkov 79894a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_tx_tbl[] = { 79994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12), 80094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0x5), 80194a407ccSDmitry Baryshkov }; 80294a407ccSDmitry Baryshkov 80394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_rx_tbl[] = { 80494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x03), 80594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_ENABLES, 0x1c), 80694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x14), 80794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL1, 0x07), 80894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0x6e), 80994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x6e), 81094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x4a), 81194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04), 81294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f), 81394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x70), 81494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x17), 81594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL1, 0x54), 81694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL2, 0x37), 81794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_LOW, 0xd4), 81894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH, 0x54), 81994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH2, 0xdb), 82094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH3, 0x39), 82194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH4, 0x31), 82294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0x24), 82394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0xe4), 82494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0xec), 82594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x39), 82694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0x36), 82794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0x7f), 82894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH, 0xff), 82994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0xff), 83094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0xdb), 83194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x75), 83294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00), 83394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0), 83494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_AUX_DATA_TCOARSE_TFINE, 0xa0), 83594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RCLK_AUXDATA_SEL, 0xc0), 83694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_DCC_CTRL1, 0x0c), 83794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_GM_CAL, 0x05), 83894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FO_GAIN, 0x0c), 83994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x03), 84094a407ccSDmitry Baryshkov }; 84194a407ccSDmitry Baryshkov 84294a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_pcs_tbl[] = { 84394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x01), 84494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xaa), 84594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_RATE_SLEW_CNTRL1, 0x0b), 84694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d), 84794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG5, 0x01), 84894a407ccSDmitry Baryshkov }; 84994a407ccSDmitry Baryshkov 85094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_pcs_misc_tbl[] = { 85194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00), 85294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01), 85394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01), 85494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_INT_AUX_CLK_CONFIG1, 0x00), 85594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_PRE, 0x00), 85694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_POST, 0x58), 85794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1), 85894a407ccSDmitry Baryshkov }; 85994a407ccSDmitry Baryshkov 86094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_pcie_serdes_tbl[] = { 86194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_EN_SEL, 0x08), 86294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_SELECT, 0x34), 86394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CORECLK_DIV_MODE1, 0x08), 86494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_IVCO, 0x0f), 86594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP_EN, 0x42), 86694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE0, 0x24), 86794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE2_MODE1, 0x03), 86894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE1, 0xb4), 86994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE_MAP, 0x02), 87094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_HSCLK_SEL, 0x11), 87194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE0, 0x82), 87294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE0, 0x03), 87394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE0, 0x55), 87494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE0, 0x55), 87594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE0, 0x1a), 87694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE0, 0x0a), 87794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE1, 0x68), 87894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE1, 0x02), 87994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE1, 0xaa), 88094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE1, 0xab), 88194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE1, 0x34), 88294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE1, 0x14), 88394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_HSCLK_SEL, 0x01), 88494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE0, 0x06), 88594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE0, 0x16), 88694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE0, 0x36), 88794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE1, 0x06), 88894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE1, 0x16), 88994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE1, 0x36), 89094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1e), 89194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0xca), 89294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x18), 89394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0xa2), 89494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_EN_CENTER, 0x01), 89594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER1, 0x31), 89694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER2, 0x01), 89794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE0, 0xde), 89894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE0, 0x07), 89994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE1, 0x4c), 90094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE1, 0x06), 90194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_ENABLE1, 0x90), 90294a407ccSDmitry Baryshkov }; 90394a407ccSDmitry Baryshkov 90494a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x1_pcie_serdes_tbl[] = { 90594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_BUF_ENABLE, 0x07), 90694a407ccSDmitry Baryshkov }; 90794a407ccSDmitry Baryshkov 90894a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_pcie_tx_tbl[] = { 90994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12), 91094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0x35), 91194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_OFFSET_TX, 0x11), 91294a407ccSDmitry Baryshkov }; 91394a407ccSDmitry Baryshkov 91494a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_pcie_rx_tbl[] = { 91594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FO_GAIN, 0x0c), 91694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x03), 91794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_GM_CAL, 0x1b), 91894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00), 91994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0), 92094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_AUX_DATA_TCOARSE_TFINE, 0x30), 92194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL1, 0x04), 92294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL2, 0x07), 92394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f), 92494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x70), 92594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0e), 92694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x4a), 92794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x0f), 92894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x03), 92994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_ENABLES, 0x1c), 93094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x1e), 93194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x17), 93294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_LOW, 0xd4), 93394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH, 0x54), 93494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH2, 0xdb), 93594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH3, 0x3b), 93694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH4, 0x31), 93794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0x24), 93894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0xff), 93994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0x7f), 94094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_DCC_CTRL1, 0x0c), 94194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0xe4), 94294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0xec), 94394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x3b), 94494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0x36), 94594a407ccSDmitry Baryshkov }; 94694a407ccSDmitry Baryshkov 94794a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x1_pcie_rx_tbl[] = { 94894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RCLK_AUXDATA_SEL, 0x00), 94994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL1, 0x00), 95094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04), 95194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0x3f), 95294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x14), 95394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_CTLE_POST_CAL_OFFSET, 0x30), 95494a407ccSDmitry Baryshkov }; 95594a407ccSDmitry Baryshkov 95694a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_pcie_pcs_tbl[] = { 95794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x01), 95894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0x77), 95994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_RATE_SLEW_CNTRL1, 0x0b), 96094a407ccSDmitry Baryshkov }; 96194a407ccSDmitry Baryshkov 96294a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x1_pcie_pcs_tbl[] = { 96394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d), 96494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG5, 0x12), 96594a407ccSDmitry Baryshkov }; 96694a407ccSDmitry Baryshkov 96794a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_pcie_pcs_misc_tbl[] = { 96894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00), 96994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01), 97094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01), 97194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P6_P7_PRE, 0x33), 97294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_PRE, 0x00), 97394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_POST, 0x58), 97494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1), 97594a407ccSDmitry Baryshkov }; 97694a407ccSDmitry Baryshkov 97794a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x1_pcie_pcs_misc_tbl[] = { 97894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_INT_AUX_CLK_CONFIG1, 0x00), 97994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG2, 0x0f), 98094a407ccSDmitry Baryshkov }; 98194a407ccSDmitry Baryshkov 98294a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x2_pcie_tx_tbl[] = { 98394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_TX_PI_QEC_CTRL, 0x20), 98494a407ccSDmitry Baryshkov }; 98594a407ccSDmitry Baryshkov 98694a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x2_pcie_rx_tbl[] = { 98794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL1, 0x04), 98894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0xbf), 98994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x15), 99094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38), 99194a407ccSDmitry Baryshkov }; 99294a407ccSDmitry Baryshkov 99394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x2_pcie_pcs_tbl[] = { 99494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x05), 99594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG2, 0x0f), 99694a407ccSDmitry Baryshkov }; 99794a407ccSDmitry Baryshkov 99894a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x2_pcie_pcs_misc_tbl[] = { 99994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG2, 0x0d), 100094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG4, 0x07), 100194a407ccSDmitry Baryshkov }; 100294a407ccSDmitry Baryshkov 100394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdx55_qmp_pcie_serdes_tbl[] = { 100494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BG_TIMER, 0x02), 100594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIAS_EN_CLKBUFLR_EN, 0x18), 100694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYS_CLK_CTRL, 0x07), 100794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_IVCO, 0x0f), 100894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE0, 0x0a), 100994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE1, 0x0a), 101094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE0, 0x19), 101194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE1, 0x19), 101294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE0, 0x03), 101394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE1, 0x03), 101494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_EN_SEL, 0x00), 101594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP_EN, 0x46), 101694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP_CFG, 0x04), 101794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE0, 0x7f), 101894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE0, 0x02), 101994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE1, 0xff), 102094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE1, 0x04), 102194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE0, 0x4b), 102294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE1, 0x50), 102394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE0, 0x00), 102494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_INTEGLOOP_GAIN0_MODE0, 0xfb), 102594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_INTEGLOOP_GAIN1_MODE0, 0x01), 102694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_INTEGLOOP_GAIN0_MODE1, 0xfb), 102794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_INTEGLOOP_GAIN1_MODE1, 0x01), 102894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE_MAP, 0x02), 102994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_HSCLK_SEL, 0x12), 103094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_HSCLK_HS_SWITCH_SEL, 0x00), 103194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CORECLK_DIV_MODE0, 0x05), 103294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CORECLK_DIV_MODE1, 0x04), 103394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CMN_CONFIG, 0x04), 103494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CMN_MISC1, 0x88), 10351195c1daSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CMN_MISC2, 0x03), 103694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_CMN_MODE, 0x17), 103794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_DC_LEVEL_CTRL, 0x0b), 103894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0x56), 103994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1d), 104094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0x4b), 104194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x1f), 104294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_HSCLK_SEL, 0x22), 104394a407ccSDmitry Baryshkov }; 104494a407ccSDmitry Baryshkov 104594a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdx55_qmp_pcie_tx_tbl[] = { 104694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_LANE_MODE_1, 0x05), 104794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_LANE_MODE_2, 0xf6), 104894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_LANE_MODE_3, 0x13), 104994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_VMODE_CTRL1, 0x00), 105094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_PI_QEC_CTRL, 0x00), 105194a407ccSDmitry Baryshkov }; 105294a407ccSDmitry Baryshkov 105394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdx55_qmp_pcie_rx_tbl[] = { 105494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_FO_GAIN_RATE2, 0x0c), 105594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_UCDR_PI_CONTROLS, 0x16), 105694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_AUX_DATA_TCOARSE_TFINE, 0x7f), 105794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_DFE_3, 0x55), 105894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_DFE_DAC_ENABLE1, 0x0c), 105994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_DFE_DAC_ENABLE2, 0x00), 106094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_VGA_CAL_CNTRL2, 0x08), 106194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x27), 106294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE_0_1_B1, 0x1a), 106394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE_0_1_B2, 0x5a), 106494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE_0_1_B3, 0x09), 106594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE_0_1_B4, 0x37), 106694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B0, 0xbd), 106794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B1, 0xf9), 106894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B2, 0xbf), 106994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B3, 0xce), 107094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B4, 0x62), 107194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B0, 0xbf), 107294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B1, 0x7d), 107394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B2, 0xbf), 107494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B3, 0xcf), 107594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B4, 0xd6), 107694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_PHPRE_CTRL, 0xa0), 107794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38), 107894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_MARG_COARSE_CTRL2, 0x12), 107994a407ccSDmitry Baryshkov }; 108094a407ccSDmitry Baryshkov 108194a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdx55_qmp_pcie_pcs_tbl[] = { 108294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_RX_SIGDET_LVL, 0x77), 108394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_EQ_CONFIG2, 0x01), 108494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_EQ_CONFIG4, 0x16), 108594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_EQ_CONFIG5, 0x02), 108694a407ccSDmitry Baryshkov }; 108794a407ccSDmitry Baryshkov 108894a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdx55_qmp_pcie_pcs_misc_tbl[] = { 108994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_EQ_CONFIG1, 0x17), 109094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_G3_RXEQEVAL_TIME, 0x13), 109194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_G4_RXEQEVAL_TIME, 0x13), 109294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_G4_EQ_CONFIG2, 0x01), 109394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_G4_EQ_CONFIG5, 0x02), 109494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_LANE1_INSIG_SW_CTRL2, 0x00), 109594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_LANE1_INSIG_MX_CTRL2, 0x00), 109694a407ccSDmitry Baryshkov }; 109794a407ccSDmitry Baryshkov 109894a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_serdes_tbl[] = { 109994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_EN_SEL, 0x08), 110094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_SELECT, 0x34), 110194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE1, 0x08), 110294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_IVCO, 0x0f), 110394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_EN, 0x42), 110494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE1_MODE0, 0x24), 110594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE2_MODE1, 0x03), 110694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE1_MODE1, 0xb4), 110794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE_MAP, 0x02), 110894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_HSCLK_SEL, 0x11), 110994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE0, 0x82), 111094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE0, 0x03), 111194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE0, 0x55), 111294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE0, 0x55), 111394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE0, 0x1a), 111494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE0, 0x0a), 111594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE1, 0x68), 111694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE1, 0x02), 111794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE1, 0xaa), 111894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE1, 0xab), 111994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE1, 0x34), 112094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE1, 0x14), 112194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_SEL, 0x01), 112294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE0, 0x06), 112394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE0, 0x16), 112494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE0, 0x36), 112594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE1, 0x06), 112694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE1, 0x16), 112794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE1, 0x36), 112894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1e), 112994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0xca), 113094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x18), 113194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0xa2), 113294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_BUF_ENABLE, 0x07), 113394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_EN_CENTER, 0x01), 113494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER1, 0x31), 113594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER2, 0x01), 113694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE0, 0xde), 113794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE0, 0x07), 113894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE1, 0x4c), 113994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE1, 0x06), 114094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_ENABLE1, 0x90), 114194a407ccSDmitry Baryshkov }; 114294a407ccSDmitry Baryshkov 114394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_tx_tbl[] = { 114494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_TX_PI_QEC_CTRL, 0x20), 114594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_1, 0x75), 114694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_4, 0x3f), 114794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_TX, 0x16), 114894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_RX, 0x04), 114994a407ccSDmitry Baryshkov }; 115094a407ccSDmitry Baryshkov 115194a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_rx_tbl[] = { 115294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_LOW, 0x7f), 115394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH, 0xff), 115494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH2, 0xbf), 115594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH3, 0x3f), 115694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH4, 0xd8), 115794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_LOW, 0xdc), 115894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH, 0xdc), 115994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH2, 0x5c), 116094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH3, 0x34), 116194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH4, 0xa6), 116294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_10_HIGH3, 0x34), 116394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_10_HIGH4, 0x38), 116494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_VGA_CAL_CNTRL2, 0x07), 116594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_GM_CAL, 0x00), 116694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_THRESH1, 0x08), 116794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_THRESH2, 0x08), 116894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_PI_CONTROLS, 0xf0), 116994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38), 117094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_TX_ADAPT_POST_THRESH, 0xf0), 117194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_EQU_ADAPTOR_CNTRL4, 0x07), 117294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_FO_GAIN, 0x09), 117394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SO_GAIN, 0x05), 117494a407ccSDmitry Baryshkov }; 117594a407ccSDmitry Baryshkov 117694a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_pcs_tbl[] = { 117794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_PCS_RX_SIGDET_LVL, 0x77), 117894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_PCS_RATE_SLEW_CNTRL1, 0x0b), 117994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_PCS_REFGEN_REQ_CONFIG1, 0x05), 118094a407ccSDmitry Baryshkov }; 118194a407ccSDmitry Baryshkov 118294a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_pcs_misc_tbl[] = { 118394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00), 118494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_INT_AUX_CLK_CONFIG1, 0x00), 118594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_EQ_CONFIG2, 0x0f), 118694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1), 118794a407ccSDmitry Baryshkov }; 118894a407ccSDmitry Baryshkov 118994a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_serdes_tbl[] = { 119094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER1, 0x31), 119194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER2, 0x01), 119294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE0, 0xde), 119394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE0, 0x07), 119494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE1, 0x97), 119594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE1, 0x0c), 119694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIAS_EN_CLKBUFLR_EN, 0x14), 119794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_ENABLE1, 0x90), 119894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_IVCO, 0x0f), 119994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE0, 0x06), 120094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE1, 0x06), 120194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE0, 0x16), 120294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE1, 0x16), 120394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE0, 0x36), 120494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE1, 0x36), 120594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_EN_SEL, 0x08), 120694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_EN, 0x46), 120794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_CFG, 0x04), 120894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE0, 0x0a), 120994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE0, 0x1a), 121094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE1, 0x14), 121194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE1, 0x34), 121294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE0, 0x82), 121394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE1, 0xd0), 121494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE0, 0x55), 121594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE0, 0x55), 121694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE0, 0x03), 121794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE1, 0x55), 121894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE1, 0x55), 121994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE1, 0x05), 122094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE_MAP, 0x02), 122194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_SELECT, 0x34), 122294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_SEL, 0x12), 122394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_HS_SWITCH_SEL, 0x00), 122494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE0, 0x0a), 122594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE1, 0x04), 122694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MISC1, 0x88), 122794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORE_CLK_EN, 0x20), 122894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_CONFIG, 0x06), 122994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MODE, 0x14), 123094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_DC_LEVEL_CTRL, 0x0f), 123194a407ccSDmitry Baryshkov }; 123294a407ccSDmitry Baryshkov 123394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_tx_tbl[] = { 123494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_LANE_MODE_1, 0x05), 123594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_LANE_MODE_2, 0xf6), 123694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_TX, 0x1a), 123794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_RX, 0x0c), 123894a407ccSDmitry Baryshkov }; 123994a407ccSDmitry Baryshkov 124094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_rx_tbl[] = { 124194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_PI_CONTROLS, 0x16), 124294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38), 124394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B1, 0xcc), 124494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B2, 0x12), 124594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B3, 0xcc), 124694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B5, 0x4a), 124794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B6, 0x29), 124894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B0, 0xc5), 124994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B1, 0xad), 125094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B2, 0xb6), 125194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B3, 0xc0), 125294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B4, 0x1f), 125394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B5, 0xfb), 125494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B6, 0x0f), 125594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B0, 0xc7), 125694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B1, 0xef), 125794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B2, 0xbf), 125894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B3, 0xa0), 125994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B4, 0x81), 126094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B5, 0xde), 126194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B6, 0x7f), 126294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_PHPRE_CTRL, 0x20), 126394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_AUX_DATA_THRESH_BIN_RATE_0_1, 0x3f), 126494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_AUX_DATA_THRESH_BIN_RATE_2_3, 0x37), 126594a407ccSDmitry Baryshkov 126694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_3, 0x05), 126794a407ccSDmitry Baryshkov 126894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH1_RATE3, 0x1f), 126994a407ccSDmitry Baryshkov 127094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH2_RATE3, 0x1f), 127194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH3_RATE3, 0x1f), 127294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH4_RATE3, 0x1f), 127394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH5_RATE3, 0x1f), 127494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH6_RATE3, 0x1f), 127594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH1_RATE210, 0x1f), 127694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH2_RATE210, 0x1f), 127794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH3_RATE210, 0x1f), 127894a407ccSDmitry Baryshkov 127994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE2, 0x0c), 128094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE3, 0x0a), 128194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_VGA_CAL_MAN_VAL, 0x0a), 128294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_EQU_ADAPTOR_CNTRL4, 0x0b), 128394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_IDAC_SAOFFSET, 0x10), 128494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_DAC_ENABLE1, 0x00), 128594a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_GM_CAL, 0x0f), 128694a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_POST_THRESH1, 0x00), 128794a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_POST_THRESH2, 0x1f), 128894a407ccSDmitry Baryshkov }; 128994a407ccSDmitry Baryshkov 129094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_pcs_tbl[] = { 129194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_PCS_EQ_CONFIG2, 0x16), 129294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_PCS_EQ_CONFIG3, 0x22), 129394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_PCS_G3S2_PRE_GAIN, 0x2e), 129494a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_PCS_RX_SIGDET_LVL, 0x99), 129594a407ccSDmitry Baryshkov }; 129694a407ccSDmitry Baryshkov 129794a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_pcs_misc_tbl[] = { 129894a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1), 129994a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00), 130094a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_G4_EQ_CONFIG5, 0x02), 130194a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_EQ_CONFIG1, 0x16), 130294a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_RX_MARGINING_CONFIG3, 0x28), 130394a407ccSDmitry Baryshkov QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_G4_PRE_GAIN, 0x2e), 130494a407ccSDmitry Baryshkov }; 130594a407ccSDmitry Baryshkov 130694a407ccSDmitry Baryshkov struct qmp_phy; 130794a407ccSDmitry Baryshkov 130894a407ccSDmitry Baryshkov /* struct qmp_phy_cfg - per-PHY initialization config */ 130994a407ccSDmitry Baryshkov struct qmp_phy_cfg { 131094a407ccSDmitry Baryshkov /* phy-type - PCIE/UFS/USB */ 131194a407ccSDmitry Baryshkov unsigned int type; 131294a407ccSDmitry Baryshkov /* number of lanes provided by phy */ 131394a407ccSDmitry Baryshkov int nlanes; 131494a407ccSDmitry Baryshkov 131594a407ccSDmitry Baryshkov /* Init sequence for PHY blocks - serdes, tx, rx, pcs */ 131694a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl *serdes_tbl; 131794a407ccSDmitry Baryshkov int serdes_tbl_num; 131894a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl *serdes_tbl_sec; 131994a407ccSDmitry Baryshkov int serdes_tbl_num_sec; 132094a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl *tx_tbl; 132194a407ccSDmitry Baryshkov int tx_tbl_num; 132294a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl *tx_tbl_sec; 132394a407ccSDmitry Baryshkov int tx_tbl_num_sec; 132494a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl *rx_tbl; 132594a407ccSDmitry Baryshkov int rx_tbl_num; 132694a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl *rx_tbl_sec; 132794a407ccSDmitry Baryshkov int rx_tbl_num_sec; 132894a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl *pcs_tbl; 132994a407ccSDmitry Baryshkov int pcs_tbl_num; 133094a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl *pcs_tbl_sec; 133194a407ccSDmitry Baryshkov int pcs_tbl_num_sec; 133294a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl *pcs_misc_tbl; 133394a407ccSDmitry Baryshkov int pcs_misc_tbl_num; 133494a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl *pcs_misc_tbl_sec; 133594a407ccSDmitry Baryshkov int pcs_misc_tbl_num_sec; 133694a407ccSDmitry Baryshkov 133794a407ccSDmitry Baryshkov /* clock ids to be requested */ 133894a407ccSDmitry Baryshkov const char * const *clk_list; 133994a407ccSDmitry Baryshkov int num_clks; 134094a407ccSDmitry Baryshkov /* resets to be requested */ 134194a407ccSDmitry Baryshkov const char * const *reset_list; 134294a407ccSDmitry Baryshkov int num_resets; 134394a407ccSDmitry Baryshkov /* regulators to be requested */ 134494a407ccSDmitry Baryshkov const char * const *vreg_list; 134594a407ccSDmitry Baryshkov int num_vregs; 134694a407ccSDmitry Baryshkov 134794a407ccSDmitry Baryshkov /* array of registers with different offsets */ 134894a407ccSDmitry Baryshkov const unsigned int *regs; 134994a407ccSDmitry Baryshkov 135094a407ccSDmitry Baryshkov unsigned int start_ctrl; 135194a407ccSDmitry Baryshkov unsigned int pwrdn_ctrl; 135294a407ccSDmitry Baryshkov unsigned int mask_com_pcs_ready; 135394a407ccSDmitry Baryshkov /* bit offset of PHYSTATUS in QPHY_PCS_STATUS register */ 135494a407ccSDmitry Baryshkov unsigned int phy_status; 135594a407ccSDmitry Baryshkov 135694a407ccSDmitry Baryshkov /* true, if PHY needs delay after POWER_DOWN */ 135794a407ccSDmitry Baryshkov bool has_pwrdn_delay; 135894a407ccSDmitry Baryshkov /* power_down delay in usec */ 135994a407ccSDmitry Baryshkov int pwrdn_delay_min; 136094a407ccSDmitry Baryshkov int pwrdn_delay_max; 136194a407ccSDmitry Baryshkov 136294a407ccSDmitry Baryshkov /* true, if PHY has secondary tx/rx lanes to be configured */ 136394a407ccSDmitry Baryshkov bool is_dual_lane_phy; 13642ec9bc8dSRobert Marko 13652ec9bc8dSRobert Marko /* QMP PHY pipe clock interface rate */ 13662ec9bc8dSRobert Marko unsigned long pipe_clock_rate; 136794a407ccSDmitry Baryshkov }; 136894a407ccSDmitry Baryshkov 136994a407ccSDmitry Baryshkov /** 137094a407ccSDmitry Baryshkov * struct qmp_phy - per-lane phy descriptor 137194a407ccSDmitry Baryshkov * 137294a407ccSDmitry Baryshkov * @phy: generic phy 137394a407ccSDmitry Baryshkov * @cfg: phy specific configuration 137494a407ccSDmitry Baryshkov * @serdes: iomapped memory space for phy's serdes (i.e. PLL) 137594a407ccSDmitry Baryshkov * @tx: iomapped memory space for lane's tx 137694a407ccSDmitry Baryshkov * @rx: iomapped memory space for lane's rx 137794a407ccSDmitry Baryshkov * @pcs: iomapped memory space for lane's pcs 137894a407ccSDmitry Baryshkov * @tx2: iomapped memory space for second lane's tx (in dual lane PHYs) 137994a407ccSDmitry Baryshkov * @rx2: iomapped memory space for second lane's rx (in dual lane PHYs) 138094a407ccSDmitry Baryshkov * @pcs_misc: iomapped memory space for lane's pcs_misc 138194a407ccSDmitry Baryshkov * @pipe_clk: pipe clock 138294a407ccSDmitry Baryshkov * @index: lane index 138394a407ccSDmitry Baryshkov * @qmp: QMP phy to which this lane belongs 138494a407ccSDmitry Baryshkov * @mode: current PHY mode 138594a407ccSDmitry Baryshkov */ 138694a407ccSDmitry Baryshkov struct qmp_phy { 138794a407ccSDmitry Baryshkov struct phy *phy; 138894a407ccSDmitry Baryshkov const struct qmp_phy_cfg *cfg; 138994a407ccSDmitry Baryshkov void __iomem *serdes; 139094a407ccSDmitry Baryshkov void __iomem *tx; 139194a407ccSDmitry Baryshkov void __iomem *rx; 139294a407ccSDmitry Baryshkov void __iomem *pcs; 139394a407ccSDmitry Baryshkov void __iomem *tx2; 139494a407ccSDmitry Baryshkov void __iomem *rx2; 139594a407ccSDmitry Baryshkov void __iomem *pcs_misc; 139694a407ccSDmitry Baryshkov struct clk *pipe_clk; 139794a407ccSDmitry Baryshkov unsigned int index; 139894a407ccSDmitry Baryshkov struct qcom_qmp *qmp; 139994a407ccSDmitry Baryshkov enum phy_mode mode; 140094a407ccSDmitry Baryshkov }; 140194a407ccSDmitry Baryshkov 140294a407ccSDmitry Baryshkov /** 140394a407ccSDmitry Baryshkov * struct qcom_qmp - structure holding QMP phy block attributes 140494a407ccSDmitry Baryshkov * 140594a407ccSDmitry Baryshkov * @dev: device 140694a407ccSDmitry Baryshkov * 140794a407ccSDmitry Baryshkov * @clks: array of clocks required by phy 140894a407ccSDmitry Baryshkov * @resets: array of resets required by phy 140994a407ccSDmitry Baryshkov * @vregs: regulator supplies bulk data 141094a407ccSDmitry Baryshkov * 141194a407ccSDmitry Baryshkov * @phys: array of per-lane phy descriptors 141294a407ccSDmitry Baryshkov */ 141394a407ccSDmitry Baryshkov struct qcom_qmp { 141494a407ccSDmitry Baryshkov struct device *dev; 141594a407ccSDmitry Baryshkov 141694a407ccSDmitry Baryshkov struct clk_bulk_data *clks; 1417189ac6b8SDmitry Baryshkov struct reset_control_bulk_data *resets; 141894a407ccSDmitry Baryshkov struct regulator_bulk_data *vregs; 141994a407ccSDmitry Baryshkov 142094a407ccSDmitry Baryshkov struct qmp_phy **phys; 142194a407ccSDmitry Baryshkov }; 142294a407ccSDmitry Baryshkov 142394a407ccSDmitry Baryshkov static inline void qphy_setbits(void __iomem *base, u32 offset, u32 val) 142494a407ccSDmitry Baryshkov { 142594a407ccSDmitry Baryshkov u32 reg; 142694a407ccSDmitry Baryshkov 142794a407ccSDmitry Baryshkov reg = readl(base + offset); 142894a407ccSDmitry Baryshkov reg |= val; 142994a407ccSDmitry Baryshkov writel(reg, base + offset); 143094a407ccSDmitry Baryshkov 143194a407ccSDmitry Baryshkov /* ensure that above write is through */ 143294a407ccSDmitry Baryshkov readl(base + offset); 143394a407ccSDmitry Baryshkov } 143494a407ccSDmitry Baryshkov 143594a407ccSDmitry Baryshkov static inline void qphy_clrbits(void __iomem *base, u32 offset, u32 val) 143694a407ccSDmitry Baryshkov { 143794a407ccSDmitry Baryshkov u32 reg; 143894a407ccSDmitry Baryshkov 143994a407ccSDmitry Baryshkov reg = readl(base + offset); 144094a407ccSDmitry Baryshkov reg &= ~val; 144194a407ccSDmitry Baryshkov writel(reg, base + offset); 144294a407ccSDmitry Baryshkov 144394a407ccSDmitry Baryshkov /* ensure that above write is through */ 144494a407ccSDmitry Baryshkov readl(base + offset); 144594a407ccSDmitry Baryshkov } 144694a407ccSDmitry Baryshkov 144794a407ccSDmitry Baryshkov /* list of clocks required by phy */ 144894a407ccSDmitry Baryshkov static const char * const msm8996_phy_clk_l[] = { 144994a407ccSDmitry Baryshkov "aux", "cfg_ahb", "ref", 145094a407ccSDmitry Baryshkov }; 145194a407ccSDmitry Baryshkov 145294a407ccSDmitry Baryshkov 145394a407ccSDmitry Baryshkov static const char * const sdm845_pciephy_clk_l[] = { 145494a407ccSDmitry Baryshkov "aux", "cfg_ahb", "ref", "refgen", 145594a407ccSDmitry Baryshkov }; 145694a407ccSDmitry Baryshkov 145794a407ccSDmitry Baryshkov /* list of regulators */ 145894a407ccSDmitry Baryshkov static const char * const qmp_phy_vreg_l[] = { 145994a407ccSDmitry Baryshkov "vdda-phy", "vdda-pll", 146094a407ccSDmitry Baryshkov }; 146194a407ccSDmitry Baryshkov 146294a407ccSDmitry Baryshkov static const char * const ipq8074_pciephy_clk_l[] = { 146394a407ccSDmitry Baryshkov "aux", "cfg_ahb", 146494a407ccSDmitry Baryshkov }; 1465b35a5311SDmitry Baryshkov 146694a407ccSDmitry Baryshkov /* list of resets */ 146794a407ccSDmitry Baryshkov static const char * const ipq8074_pciephy_reset_l[] = { 146894a407ccSDmitry Baryshkov "phy", "common", 146994a407ccSDmitry Baryshkov }; 147094a407ccSDmitry Baryshkov 1471b35a5311SDmitry Baryshkov static const char * const sdm845_pciephy_reset_l[] = { 1472b35a5311SDmitry Baryshkov "phy", 1473b35a5311SDmitry Baryshkov }; 1474b35a5311SDmitry Baryshkov 147594a407ccSDmitry Baryshkov static const struct qmp_phy_cfg ipq8074_pciephy_cfg = { 147694a407ccSDmitry Baryshkov .type = PHY_TYPE_PCIE, 147794a407ccSDmitry Baryshkov .nlanes = 1, 147894a407ccSDmitry Baryshkov 147994a407ccSDmitry Baryshkov .serdes_tbl = ipq8074_pcie_serdes_tbl, 148094a407ccSDmitry Baryshkov .serdes_tbl_num = ARRAY_SIZE(ipq8074_pcie_serdes_tbl), 148194a407ccSDmitry Baryshkov .tx_tbl = ipq8074_pcie_tx_tbl, 148294a407ccSDmitry Baryshkov .tx_tbl_num = ARRAY_SIZE(ipq8074_pcie_tx_tbl), 148394a407ccSDmitry Baryshkov .rx_tbl = ipq8074_pcie_rx_tbl, 148494a407ccSDmitry Baryshkov .rx_tbl_num = ARRAY_SIZE(ipq8074_pcie_rx_tbl), 148594a407ccSDmitry Baryshkov .pcs_tbl = ipq8074_pcie_pcs_tbl, 148694a407ccSDmitry Baryshkov .pcs_tbl_num = ARRAY_SIZE(ipq8074_pcie_pcs_tbl), 148794a407ccSDmitry Baryshkov .clk_list = ipq8074_pciephy_clk_l, 148894a407ccSDmitry Baryshkov .num_clks = ARRAY_SIZE(ipq8074_pciephy_clk_l), 148994a407ccSDmitry Baryshkov .reset_list = ipq8074_pciephy_reset_l, 149094a407ccSDmitry Baryshkov .num_resets = ARRAY_SIZE(ipq8074_pciephy_reset_l), 149194a407ccSDmitry Baryshkov .vreg_list = NULL, 149294a407ccSDmitry Baryshkov .num_vregs = 0, 149394a407ccSDmitry Baryshkov .regs = pciephy_regs_layout, 149494a407ccSDmitry Baryshkov 149594a407ccSDmitry Baryshkov .start_ctrl = SERDES_START | PCS_START, 149694a407ccSDmitry Baryshkov .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL, 149794a407ccSDmitry Baryshkov .phy_status = PHYSTATUS, 149894a407ccSDmitry Baryshkov 149994a407ccSDmitry Baryshkov .has_pwrdn_delay = true, 150094a407ccSDmitry Baryshkov .pwrdn_delay_min = 995, /* us */ 150194a407ccSDmitry Baryshkov .pwrdn_delay_max = 1005, /* us */ 150294a407ccSDmitry Baryshkov }; 150394a407ccSDmitry Baryshkov 1504334fad18SRobert Marko static const struct qmp_phy_cfg ipq8074_pciephy_gen3_cfg = { 1505334fad18SRobert Marko .type = PHY_TYPE_PCIE, 1506334fad18SRobert Marko .nlanes = 1, 1507334fad18SRobert Marko 1508334fad18SRobert Marko .serdes_tbl = ipq8074_pcie_gen3_serdes_tbl, 1509334fad18SRobert Marko .serdes_tbl_num = ARRAY_SIZE(ipq8074_pcie_gen3_serdes_tbl), 1510334fad18SRobert Marko .tx_tbl = ipq8074_pcie_gen3_tx_tbl, 1511334fad18SRobert Marko .tx_tbl_num = ARRAY_SIZE(ipq8074_pcie_gen3_tx_tbl), 1512334fad18SRobert Marko .rx_tbl = ipq8074_pcie_gen3_rx_tbl, 1513334fad18SRobert Marko .rx_tbl_num = ARRAY_SIZE(ipq8074_pcie_gen3_rx_tbl), 1514334fad18SRobert Marko .pcs_tbl = ipq8074_pcie_gen3_pcs_tbl, 1515334fad18SRobert Marko .pcs_tbl_num = ARRAY_SIZE(ipq8074_pcie_gen3_pcs_tbl), 1516334fad18SRobert Marko .clk_list = ipq8074_pciephy_clk_l, 1517334fad18SRobert Marko .num_clks = ARRAY_SIZE(ipq8074_pciephy_clk_l), 1518334fad18SRobert Marko .reset_list = ipq8074_pciephy_reset_l, 1519334fad18SRobert Marko .num_resets = ARRAY_SIZE(ipq8074_pciephy_reset_l), 1520334fad18SRobert Marko .vreg_list = NULL, 1521334fad18SRobert Marko .num_vregs = 0, 1522334fad18SRobert Marko .regs = ipq_pciephy_gen3_regs_layout, 1523334fad18SRobert Marko 1524334fad18SRobert Marko .start_ctrl = SERDES_START | PCS_START, 1525334fad18SRobert Marko .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL, 1526334fad18SRobert Marko 1527334fad18SRobert Marko .has_pwrdn_delay = true, 1528334fad18SRobert Marko .pwrdn_delay_min = 995, /* us */ 1529334fad18SRobert Marko .pwrdn_delay_max = 1005, /* us */ 1530334fad18SRobert Marko 1531334fad18SRobert Marko .pipe_clock_rate = 250000000, 1532334fad18SRobert Marko }; 1533334fad18SRobert Marko 153494a407ccSDmitry Baryshkov static const struct qmp_phy_cfg ipq6018_pciephy_cfg = { 153594a407ccSDmitry Baryshkov .type = PHY_TYPE_PCIE, 153694a407ccSDmitry Baryshkov .nlanes = 1, 153794a407ccSDmitry Baryshkov 153894a407ccSDmitry Baryshkov .serdes_tbl = ipq6018_pcie_serdes_tbl, 153994a407ccSDmitry Baryshkov .serdes_tbl_num = ARRAY_SIZE(ipq6018_pcie_serdes_tbl), 154094a407ccSDmitry Baryshkov .tx_tbl = ipq6018_pcie_tx_tbl, 154194a407ccSDmitry Baryshkov .tx_tbl_num = ARRAY_SIZE(ipq6018_pcie_tx_tbl), 154294a407ccSDmitry Baryshkov .rx_tbl = ipq6018_pcie_rx_tbl, 154394a407ccSDmitry Baryshkov .rx_tbl_num = ARRAY_SIZE(ipq6018_pcie_rx_tbl), 154494a407ccSDmitry Baryshkov .pcs_tbl = ipq6018_pcie_pcs_tbl, 154594a407ccSDmitry Baryshkov .pcs_tbl_num = ARRAY_SIZE(ipq6018_pcie_pcs_tbl), 1546af664324SDmitry Baryshkov .pcs_misc_tbl = ipq6018_pcie_pcs_misc_tbl, 1547af664324SDmitry Baryshkov .pcs_misc_tbl_num = ARRAY_SIZE(ipq6018_pcie_pcs_misc_tbl), 154894a407ccSDmitry Baryshkov .clk_list = ipq8074_pciephy_clk_l, 154994a407ccSDmitry Baryshkov .num_clks = ARRAY_SIZE(ipq8074_pciephy_clk_l), 155094a407ccSDmitry Baryshkov .reset_list = ipq8074_pciephy_reset_l, 155194a407ccSDmitry Baryshkov .num_resets = ARRAY_SIZE(ipq8074_pciephy_reset_l), 155294a407ccSDmitry Baryshkov .vreg_list = NULL, 155394a407ccSDmitry Baryshkov .num_vregs = 0, 155494a407ccSDmitry Baryshkov .regs = ipq_pciephy_gen3_regs_layout, 155594a407ccSDmitry Baryshkov 155694a407ccSDmitry Baryshkov .start_ctrl = SERDES_START | PCS_START, 155794a407ccSDmitry Baryshkov .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL, 155894a407ccSDmitry Baryshkov 155994a407ccSDmitry Baryshkov .has_pwrdn_delay = true, 156094a407ccSDmitry Baryshkov .pwrdn_delay_min = 995, /* us */ 156194a407ccSDmitry Baryshkov .pwrdn_delay_max = 1005, /* us */ 156294a407ccSDmitry Baryshkov }; 156394a407ccSDmitry Baryshkov 156494a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sdm845_qmp_pciephy_cfg = { 156594a407ccSDmitry Baryshkov .type = PHY_TYPE_PCIE, 156694a407ccSDmitry Baryshkov .nlanes = 1, 156794a407ccSDmitry Baryshkov 156894a407ccSDmitry Baryshkov .serdes_tbl = sdm845_qmp_pcie_serdes_tbl, 156994a407ccSDmitry Baryshkov .serdes_tbl_num = ARRAY_SIZE(sdm845_qmp_pcie_serdes_tbl), 157094a407ccSDmitry Baryshkov .tx_tbl = sdm845_qmp_pcie_tx_tbl, 157194a407ccSDmitry Baryshkov .tx_tbl_num = ARRAY_SIZE(sdm845_qmp_pcie_tx_tbl), 157294a407ccSDmitry Baryshkov .rx_tbl = sdm845_qmp_pcie_rx_tbl, 157394a407ccSDmitry Baryshkov .rx_tbl_num = ARRAY_SIZE(sdm845_qmp_pcie_rx_tbl), 157494a407ccSDmitry Baryshkov .pcs_tbl = sdm845_qmp_pcie_pcs_tbl, 157594a407ccSDmitry Baryshkov .pcs_tbl_num = ARRAY_SIZE(sdm845_qmp_pcie_pcs_tbl), 157694a407ccSDmitry Baryshkov .pcs_misc_tbl = sdm845_qmp_pcie_pcs_misc_tbl, 157794a407ccSDmitry Baryshkov .pcs_misc_tbl_num = ARRAY_SIZE(sdm845_qmp_pcie_pcs_misc_tbl), 157894a407ccSDmitry Baryshkov .clk_list = sdm845_pciephy_clk_l, 157994a407ccSDmitry Baryshkov .num_clks = ARRAY_SIZE(sdm845_pciephy_clk_l), 158094a407ccSDmitry Baryshkov .reset_list = sdm845_pciephy_reset_l, 158194a407ccSDmitry Baryshkov .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l), 158294a407ccSDmitry Baryshkov .vreg_list = qmp_phy_vreg_l, 158394a407ccSDmitry Baryshkov .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 158494a407ccSDmitry Baryshkov .regs = sdm845_qmp_pciephy_regs_layout, 158594a407ccSDmitry Baryshkov 158694a407ccSDmitry Baryshkov .start_ctrl = PCS_START | SERDES_START, 158794a407ccSDmitry Baryshkov .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL, 158894a407ccSDmitry Baryshkov .phy_status = PHYSTATUS, 158994a407ccSDmitry Baryshkov 159094a407ccSDmitry Baryshkov .has_pwrdn_delay = true, 159194a407ccSDmitry Baryshkov .pwrdn_delay_min = 995, /* us */ 159294a407ccSDmitry Baryshkov .pwrdn_delay_max = 1005, /* us */ 159394a407ccSDmitry Baryshkov }; 159494a407ccSDmitry Baryshkov 159594a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sdm845_qhp_pciephy_cfg = { 159694a407ccSDmitry Baryshkov .type = PHY_TYPE_PCIE, 159794a407ccSDmitry Baryshkov .nlanes = 1, 159894a407ccSDmitry Baryshkov 159994a407ccSDmitry Baryshkov .serdes_tbl = sdm845_qhp_pcie_serdes_tbl, 160094a407ccSDmitry Baryshkov .serdes_tbl_num = ARRAY_SIZE(sdm845_qhp_pcie_serdes_tbl), 160194a407ccSDmitry Baryshkov .tx_tbl = sdm845_qhp_pcie_tx_tbl, 160294a407ccSDmitry Baryshkov .tx_tbl_num = ARRAY_SIZE(sdm845_qhp_pcie_tx_tbl), 160394a407ccSDmitry Baryshkov .rx_tbl = sdm845_qhp_pcie_rx_tbl, 160494a407ccSDmitry Baryshkov .rx_tbl_num = ARRAY_SIZE(sdm845_qhp_pcie_rx_tbl), 160594a407ccSDmitry Baryshkov .pcs_tbl = sdm845_qhp_pcie_pcs_tbl, 160694a407ccSDmitry Baryshkov .pcs_tbl_num = ARRAY_SIZE(sdm845_qhp_pcie_pcs_tbl), 160794a407ccSDmitry Baryshkov .clk_list = sdm845_pciephy_clk_l, 160894a407ccSDmitry Baryshkov .num_clks = ARRAY_SIZE(sdm845_pciephy_clk_l), 160994a407ccSDmitry Baryshkov .reset_list = sdm845_pciephy_reset_l, 161094a407ccSDmitry Baryshkov .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l), 161194a407ccSDmitry Baryshkov .vreg_list = qmp_phy_vreg_l, 161294a407ccSDmitry Baryshkov .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 161394a407ccSDmitry Baryshkov .regs = sdm845_qhp_pciephy_regs_layout, 161494a407ccSDmitry Baryshkov 161594a407ccSDmitry Baryshkov .start_ctrl = PCS_START | SERDES_START, 161694a407ccSDmitry Baryshkov .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL, 161794a407ccSDmitry Baryshkov .phy_status = PHYSTATUS, 161894a407ccSDmitry Baryshkov 161994a407ccSDmitry Baryshkov .has_pwrdn_delay = true, 162094a407ccSDmitry Baryshkov .pwrdn_delay_min = 995, /* us */ 162194a407ccSDmitry Baryshkov .pwrdn_delay_max = 1005, /* us */ 162294a407ccSDmitry Baryshkov }; 162394a407ccSDmitry Baryshkov 162494a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sm8250_qmp_gen3x1_pciephy_cfg = { 162594a407ccSDmitry Baryshkov .type = PHY_TYPE_PCIE, 162694a407ccSDmitry Baryshkov .nlanes = 1, 162794a407ccSDmitry Baryshkov 162894a407ccSDmitry Baryshkov .serdes_tbl = sm8250_qmp_pcie_serdes_tbl, 162994a407ccSDmitry Baryshkov .serdes_tbl_num = ARRAY_SIZE(sm8250_qmp_pcie_serdes_tbl), 163094a407ccSDmitry Baryshkov .serdes_tbl_sec = sm8250_qmp_gen3x1_pcie_serdes_tbl, 163194a407ccSDmitry Baryshkov .serdes_tbl_num_sec = ARRAY_SIZE(sm8250_qmp_gen3x1_pcie_serdes_tbl), 163294a407ccSDmitry Baryshkov .tx_tbl = sm8250_qmp_pcie_tx_tbl, 163394a407ccSDmitry Baryshkov .tx_tbl_num = ARRAY_SIZE(sm8250_qmp_pcie_tx_tbl), 163494a407ccSDmitry Baryshkov .rx_tbl = sm8250_qmp_pcie_rx_tbl, 163594a407ccSDmitry Baryshkov .rx_tbl_num = ARRAY_SIZE(sm8250_qmp_pcie_rx_tbl), 163694a407ccSDmitry Baryshkov .rx_tbl_sec = sm8250_qmp_gen3x1_pcie_rx_tbl, 163794a407ccSDmitry Baryshkov .rx_tbl_num_sec = ARRAY_SIZE(sm8250_qmp_gen3x1_pcie_rx_tbl), 163894a407ccSDmitry Baryshkov .pcs_tbl = sm8250_qmp_pcie_pcs_tbl, 163994a407ccSDmitry Baryshkov .pcs_tbl_num = ARRAY_SIZE(sm8250_qmp_pcie_pcs_tbl), 164094a407ccSDmitry Baryshkov .pcs_tbl_sec = sm8250_qmp_gen3x1_pcie_pcs_tbl, 164194a407ccSDmitry Baryshkov .pcs_tbl_num_sec = ARRAY_SIZE(sm8250_qmp_gen3x1_pcie_pcs_tbl), 164294a407ccSDmitry Baryshkov .pcs_misc_tbl = sm8250_qmp_pcie_pcs_misc_tbl, 164394a407ccSDmitry Baryshkov .pcs_misc_tbl_num = ARRAY_SIZE(sm8250_qmp_pcie_pcs_misc_tbl), 164494a407ccSDmitry Baryshkov .pcs_misc_tbl_sec = sm8250_qmp_gen3x1_pcie_pcs_misc_tbl, 164594a407ccSDmitry Baryshkov .pcs_misc_tbl_num_sec = ARRAY_SIZE(sm8250_qmp_gen3x1_pcie_pcs_misc_tbl), 164694a407ccSDmitry Baryshkov .clk_list = sdm845_pciephy_clk_l, 164794a407ccSDmitry Baryshkov .num_clks = ARRAY_SIZE(sdm845_pciephy_clk_l), 164894a407ccSDmitry Baryshkov .reset_list = sdm845_pciephy_reset_l, 164994a407ccSDmitry Baryshkov .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l), 165094a407ccSDmitry Baryshkov .vreg_list = qmp_phy_vreg_l, 165194a407ccSDmitry Baryshkov .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 165294a407ccSDmitry Baryshkov .regs = sm8250_pcie_regs_layout, 165394a407ccSDmitry Baryshkov 165494a407ccSDmitry Baryshkov .start_ctrl = PCS_START | SERDES_START, 165594a407ccSDmitry Baryshkov .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL, 165694a407ccSDmitry Baryshkov .phy_status = PHYSTATUS, 165794a407ccSDmitry Baryshkov 165894a407ccSDmitry Baryshkov .has_pwrdn_delay = true, 165994a407ccSDmitry Baryshkov .pwrdn_delay_min = 995, /* us */ 166094a407ccSDmitry Baryshkov .pwrdn_delay_max = 1005, /* us */ 166194a407ccSDmitry Baryshkov }; 166294a407ccSDmitry Baryshkov 166394a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sm8250_qmp_gen3x2_pciephy_cfg = { 166494a407ccSDmitry Baryshkov .type = PHY_TYPE_PCIE, 166594a407ccSDmitry Baryshkov .nlanes = 2, 166694a407ccSDmitry Baryshkov 166794a407ccSDmitry Baryshkov .serdes_tbl = sm8250_qmp_pcie_serdes_tbl, 166894a407ccSDmitry Baryshkov .serdes_tbl_num = ARRAY_SIZE(sm8250_qmp_pcie_serdes_tbl), 166994a407ccSDmitry Baryshkov .tx_tbl = sm8250_qmp_pcie_tx_tbl, 167094a407ccSDmitry Baryshkov .tx_tbl_num = ARRAY_SIZE(sm8250_qmp_pcie_tx_tbl), 167194a407ccSDmitry Baryshkov .tx_tbl_sec = sm8250_qmp_gen3x2_pcie_tx_tbl, 167294a407ccSDmitry Baryshkov .tx_tbl_num_sec = ARRAY_SIZE(sm8250_qmp_gen3x2_pcie_tx_tbl), 167394a407ccSDmitry Baryshkov .rx_tbl = sm8250_qmp_pcie_rx_tbl, 167494a407ccSDmitry Baryshkov .rx_tbl_num = ARRAY_SIZE(sm8250_qmp_pcie_rx_tbl), 167594a407ccSDmitry Baryshkov .rx_tbl_sec = sm8250_qmp_gen3x2_pcie_rx_tbl, 167694a407ccSDmitry Baryshkov .rx_tbl_num_sec = ARRAY_SIZE(sm8250_qmp_gen3x2_pcie_rx_tbl), 167794a407ccSDmitry Baryshkov .pcs_tbl = sm8250_qmp_pcie_pcs_tbl, 167894a407ccSDmitry Baryshkov .pcs_tbl_num = ARRAY_SIZE(sm8250_qmp_pcie_pcs_tbl), 167994a407ccSDmitry Baryshkov .pcs_tbl_sec = sm8250_qmp_gen3x2_pcie_pcs_tbl, 168094a407ccSDmitry Baryshkov .pcs_tbl_num_sec = ARRAY_SIZE(sm8250_qmp_gen3x2_pcie_pcs_tbl), 168194a407ccSDmitry Baryshkov .pcs_misc_tbl = sm8250_qmp_pcie_pcs_misc_tbl, 168294a407ccSDmitry Baryshkov .pcs_misc_tbl_num = ARRAY_SIZE(sm8250_qmp_pcie_pcs_misc_tbl), 168394a407ccSDmitry Baryshkov .pcs_misc_tbl_sec = sm8250_qmp_gen3x2_pcie_pcs_misc_tbl, 168494a407ccSDmitry Baryshkov .pcs_misc_tbl_num_sec = ARRAY_SIZE(sm8250_qmp_gen3x2_pcie_pcs_misc_tbl), 168594a407ccSDmitry Baryshkov .clk_list = sdm845_pciephy_clk_l, 168694a407ccSDmitry Baryshkov .num_clks = ARRAY_SIZE(sdm845_pciephy_clk_l), 168794a407ccSDmitry Baryshkov .reset_list = sdm845_pciephy_reset_l, 168894a407ccSDmitry Baryshkov .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l), 168994a407ccSDmitry Baryshkov .vreg_list = qmp_phy_vreg_l, 169094a407ccSDmitry Baryshkov .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 169194a407ccSDmitry Baryshkov .regs = sm8250_pcie_regs_layout, 169294a407ccSDmitry Baryshkov 169394a407ccSDmitry Baryshkov .start_ctrl = PCS_START | SERDES_START, 169494a407ccSDmitry Baryshkov .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL, 169594a407ccSDmitry Baryshkov .phy_status = PHYSTATUS, 169694a407ccSDmitry Baryshkov 169794a407ccSDmitry Baryshkov .is_dual_lane_phy = true, 169894a407ccSDmitry Baryshkov .has_pwrdn_delay = true, 169994a407ccSDmitry Baryshkov .pwrdn_delay_min = 995, /* us */ 170094a407ccSDmitry Baryshkov .pwrdn_delay_max = 1005, /* us */ 170194a407ccSDmitry Baryshkov }; 170294a407ccSDmitry Baryshkov 170394a407ccSDmitry Baryshkov static const struct qmp_phy_cfg msm8998_pciephy_cfg = { 170494a407ccSDmitry Baryshkov .type = PHY_TYPE_PCIE, 170594a407ccSDmitry Baryshkov .nlanes = 1, 170694a407ccSDmitry Baryshkov 170794a407ccSDmitry Baryshkov .serdes_tbl = msm8998_pcie_serdes_tbl, 170894a407ccSDmitry Baryshkov .serdes_tbl_num = ARRAY_SIZE(msm8998_pcie_serdes_tbl), 170994a407ccSDmitry Baryshkov .tx_tbl = msm8998_pcie_tx_tbl, 171094a407ccSDmitry Baryshkov .tx_tbl_num = ARRAY_SIZE(msm8998_pcie_tx_tbl), 171194a407ccSDmitry Baryshkov .rx_tbl = msm8998_pcie_rx_tbl, 171294a407ccSDmitry Baryshkov .rx_tbl_num = ARRAY_SIZE(msm8998_pcie_rx_tbl), 171394a407ccSDmitry Baryshkov .pcs_tbl = msm8998_pcie_pcs_tbl, 171494a407ccSDmitry Baryshkov .pcs_tbl_num = ARRAY_SIZE(msm8998_pcie_pcs_tbl), 171594a407ccSDmitry Baryshkov .clk_list = msm8996_phy_clk_l, 171694a407ccSDmitry Baryshkov .num_clks = ARRAY_SIZE(msm8996_phy_clk_l), 171794a407ccSDmitry Baryshkov .reset_list = ipq8074_pciephy_reset_l, 171894a407ccSDmitry Baryshkov .num_resets = ARRAY_SIZE(ipq8074_pciephy_reset_l), 171994a407ccSDmitry Baryshkov .vreg_list = qmp_phy_vreg_l, 172094a407ccSDmitry Baryshkov .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 172194a407ccSDmitry Baryshkov .regs = pciephy_regs_layout, 172294a407ccSDmitry Baryshkov 172394a407ccSDmitry Baryshkov .start_ctrl = SERDES_START | PCS_START, 172494a407ccSDmitry Baryshkov .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL, 172594a407ccSDmitry Baryshkov .phy_status = PHYSTATUS, 172694a407ccSDmitry Baryshkov }; 172794a407ccSDmitry Baryshkov 172894a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sc8180x_pciephy_cfg = { 172994a407ccSDmitry Baryshkov .type = PHY_TYPE_PCIE, 173094a407ccSDmitry Baryshkov .nlanes = 1, 173194a407ccSDmitry Baryshkov 173294a407ccSDmitry Baryshkov .serdes_tbl = sc8180x_qmp_pcie_serdes_tbl, 173394a407ccSDmitry Baryshkov .serdes_tbl_num = ARRAY_SIZE(sc8180x_qmp_pcie_serdes_tbl), 173494a407ccSDmitry Baryshkov .tx_tbl = sc8180x_qmp_pcie_tx_tbl, 173594a407ccSDmitry Baryshkov .tx_tbl_num = ARRAY_SIZE(sc8180x_qmp_pcie_tx_tbl), 173694a407ccSDmitry Baryshkov .rx_tbl = sc8180x_qmp_pcie_rx_tbl, 173794a407ccSDmitry Baryshkov .rx_tbl_num = ARRAY_SIZE(sc8180x_qmp_pcie_rx_tbl), 173894a407ccSDmitry Baryshkov .pcs_tbl = sc8180x_qmp_pcie_pcs_tbl, 173994a407ccSDmitry Baryshkov .pcs_tbl_num = ARRAY_SIZE(sc8180x_qmp_pcie_pcs_tbl), 174094a407ccSDmitry Baryshkov .pcs_misc_tbl = sc8180x_qmp_pcie_pcs_misc_tbl, 174194a407ccSDmitry Baryshkov .pcs_misc_tbl_num = ARRAY_SIZE(sc8180x_qmp_pcie_pcs_misc_tbl), 174294a407ccSDmitry Baryshkov .clk_list = sdm845_pciephy_clk_l, 174394a407ccSDmitry Baryshkov .num_clks = ARRAY_SIZE(sdm845_pciephy_clk_l), 174494a407ccSDmitry Baryshkov .reset_list = sdm845_pciephy_reset_l, 174594a407ccSDmitry Baryshkov .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l), 174694a407ccSDmitry Baryshkov .vreg_list = qmp_phy_vreg_l, 174794a407ccSDmitry Baryshkov .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 174894a407ccSDmitry Baryshkov .regs = sm8250_pcie_regs_layout, 174994a407ccSDmitry Baryshkov 175094a407ccSDmitry Baryshkov .start_ctrl = PCS_START | SERDES_START, 175194a407ccSDmitry Baryshkov .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL, 175294a407ccSDmitry Baryshkov 175394a407ccSDmitry Baryshkov .has_pwrdn_delay = true, 175494a407ccSDmitry Baryshkov .pwrdn_delay_min = 995, /* us */ 175594a407ccSDmitry Baryshkov .pwrdn_delay_max = 1005, /* us */ 175694a407ccSDmitry Baryshkov }; 175794a407ccSDmitry Baryshkov 175894a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sdx55_qmp_pciephy_cfg = { 175994a407ccSDmitry Baryshkov .type = PHY_TYPE_PCIE, 176094a407ccSDmitry Baryshkov .nlanes = 2, 176194a407ccSDmitry Baryshkov 176294a407ccSDmitry Baryshkov .serdes_tbl = sdx55_qmp_pcie_serdes_tbl, 176394a407ccSDmitry Baryshkov .serdes_tbl_num = ARRAY_SIZE(sdx55_qmp_pcie_serdes_tbl), 176494a407ccSDmitry Baryshkov .tx_tbl = sdx55_qmp_pcie_tx_tbl, 176594a407ccSDmitry Baryshkov .tx_tbl_num = ARRAY_SIZE(sdx55_qmp_pcie_tx_tbl), 176694a407ccSDmitry Baryshkov .rx_tbl = sdx55_qmp_pcie_rx_tbl, 176794a407ccSDmitry Baryshkov .rx_tbl_num = ARRAY_SIZE(sdx55_qmp_pcie_rx_tbl), 176894a407ccSDmitry Baryshkov .pcs_tbl = sdx55_qmp_pcie_pcs_tbl, 176994a407ccSDmitry Baryshkov .pcs_tbl_num = ARRAY_SIZE(sdx55_qmp_pcie_pcs_tbl), 177094a407ccSDmitry Baryshkov .pcs_misc_tbl = sdx55_qmp_pcie_pcs_misc_tbl, 177194a407ccSDmitry Baryshkov .pcs_misc_tbl_num = ARRAY_SIZE(sdx55_qmp_pcie_pcs_misc_tbl), 177294a407ccSDmitry Baryshkov .clk_list = sdm845_pciephy_clk_l, 177394a407ccSDmitry Baryshkov .num_clks = ARRAY_SIZE(sdm845_pciephy_clk_l), 177494a407ccSDmitry Baryshkov .reset_list = sdm845_pciephy_reset_l, 177594a407ccSDmitry Baryshkov .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l), 177694a407ccSDmitry Baryshkov .vreg_list = qmp_phy_vreg_l, 177794a407ccSDmitry Baryshkov .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 177894a407ccSDmitry Baryshkov .regs = sm8250_pcie_regs_layout, 177994a407ccSDmitry Baryshkov 178094a407ccSDmitry Baryshkov .start_ctrl = PCS_START | SERDES_START, 178194a407ccSDmitry Baryshkov .pwrdn_ctrl = SW_PWRDN, 178294a407ccSDmitry Baryshkov .phy_status = PHYSTATUS_4_20, 178394a407ccSDmitry Baryshkov 178494a407ccSDmitry Baryshkov .is_dual_lane_phy = true, 178594a407ccSDmitry Baryshkov .has_pwrdn_delay = true, 178694a407ccSDmitry Baryshkov .pwrdn_delay_min = 995, /* us */ 178794a407ccSDmitry Baryshkov .pwrdn_delay_max = 1005, /* us */ 178894a407ccSDmitry Baryshkov }; 178994a407ccSDmitry Baryshkov 179094a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sm8450_qmp_gen3x1_pciephy_cfg = { 179194a407ccSDmitry Baryshkov .type = PHY_TYPE_PCIE, 179294a407ccSDmitry Baryshkov .nlanes = 1, 179394a407ccSDmitry Baryshkov 179494a407ccSDmitry Baryshkov .serdes_tbl = sm8450_qmp_gen3x1_pcie_serdes_tbl, 179594a407ccSDmitry Baryshkov .serdes_tbl_num = ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_serdes_tbl), 179694a407ccSDmitry Baryshkov .tx_tbl = sm8450_qmp_gen3x1_pcie_tx_tbl, 179794a407ccSDmitry Baryshkov .tx_tbl_num = ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_tx_tbl), 179894a407ccSDmitry Baryshkov .rx_tbl = sm8450_qmp_gen3x1_pcie_rx_tbl, 179994a407ccSDmitry Baryshkov .rx_tbl_num = ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_rx_tbl), 180094a407ccSDmitry Baryshkov .pcs_tbl = sm8450_qmp_gen3x1_pcie_pcs_tbl, 180194a407ccSDmitry Baryshkov .pcs_tbl_num = ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_pcs_tbl), 180294a407ccSDmitry Baryshkov .pcs_misc_tbl = sm8450_qmp_gen3x1_pcie_pcs_misc_tbl, 180394a407ccSDmitry Baryshkov .pcs_misc_tbl_num = ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_pcs_misc_tbl), 180494a407ccSDmitry Baryshkov .clk_list = sdm845_pciephy_clk_l, 180594a407ccSDmitry Baryshkov .num_clks = ARRAY_SIZE(sdm845_pciephy_clk_l), 180694a407ccSDmitry Baryshkov .reset_list = sdm845_pciephy_reset_l, 180794a407ccSDmitry Baryshkov .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l), 180894a407ccSDmitry Baryshkov .vreg_list = qmp_phy_vreg_l, 180994a407ccSDmitry Baryshkov .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 181094a407ccSDmitry Baryshkov .regs = sm8250_pcie_regs_layout, 181194a407ccSDmitry Baryshkov 181294a407ccSDmitry Baryshkov .start_ctrl = SERDES_START | PCS_START, 181394a407ccSDmitry Baryshkov .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL, 181494a407ccSDmitry Baryshkov .phy_status = PHYSTATUS, 181594a407ccSDmitry Baryshkov 181694a407ccSDmitry Baryshkov .has_pwrdn_delay = true, 181794a407ccSDmitry Baryshkov .pwrdn_delay_min = 995, /* us */ 181894a407ccSDmitry Baryshkov .pwrdn_delay_max = 1005, /* us */ 181994a407ccSDmitry Baryshkov }; 182094a407ccSDmitry Baryshkov 182194a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sm8450_qmp_gen4x2_pciephy_cfg = { 182294a407ccSDmitry Baryshkov .type = PHY_TYPE_PCIE, 182394a407ccSDmitry Baryshkov .nlanes = 2, 182494a407ccSDmitry Baryshkov 182594a407ccSDmitry Baryshkov .serdes_tbl = sm8450_qmp_gen4x2_pcie_serdes_tbl, 182694a407ccSDmitry Baryshkov .serdes_tbl_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_serdes_tbl), 182794a407ccSDmitry Baryshkov .tx_tbl = sm8450_qmp_gen4x2_pcie_tx_tbl, 182894a407ccSDmitry Baryshkov .tx_tbl_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_tx_tbl), 182994a407ccSDmitry Baryshkov .rx_tbl = sm8450_qmp_gen4x2_pcie_rx_tbl, 183094a407ccSDmitry Baryshkov .rx_tbl_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_rx_tbl), 183194a407ccSDmitry Baryshkov .pcs_tbl = sm8450_qmp_gen4x2_pcie_pcs_tbl, 183294a407ccSDmitry Baryshkov .pcs_tbl_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_pcs_tbl), 183394a407ccSDmitry Baryshkov .pcs_misc_tbl = sm8450_qmp_gen4x2_pcie_pcs_misc_tbl, 183494a407ccSDmitry Baryshkov .pcs_misc_tbl_num = ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_pcs_misc_tbl), 183594a407ccSDmitry Baryshkov .clk_list = sdm845_pciephy_clk_l, 183694a407ccSDmitry Baryshkov .num_clks = ARRAY_SIZE(sdm845_pciephy_clk_l), 183794a407ccSDmitry Baryshkov .reset_list = sdm845_pciephy_reset_l, 183894a407ccSDmitry Baryshkov .num_resets = ARRAY_SIZE(sdm845_pciephy_reset_l), 183994a407ccSDmitry Baryshkov .vreg_list = qmp_phy_vreg_l, 184094a407ccSDmitry Baryshkov .num_vregs = ARRAY_SIZE(qmp_phy_vreg_l), 184194a407ccSDmitry Baryshkov .regs = sm8250_pcie_regs_layout, 184294a407ccSDmitry Baryshkov 184394a407ccSDmitry Baryshkov .start_ctrl = SERDES_START | PCS_START, 184494a407ccSDmitry Baryshkov .pwrdn_ctrl = SW_PWRDN | REFCLK_DRV_DSBL, 184594a407ccSDmitry Baryshkov .phy_status = PHYSTATUS_4_20, 184694a407ccSDmitry Baryshkov 184794a407ccSDmitry Baryshkov .is_dual_lane_phy = true, 184894a407ccSDmitry Baryshkov .has_pwrdn_delay = true, 184994a407ccSDmitry Baryshkov .pwrdn_delay_min = 995, /* us */ 185094a407ccSDmitry Baryshkov .pwrdn_delay_max = 1005, /* us */ 185194a407ccSDmitry Baryshkov }; 185294a407ccSDmitry Baryshkov 185327878615SJohan Hovold static void qmp_pcie_configure_lane(void __iomem *base, 185494a407ccSDmitry Baryshkov const unsigned int *regs, 185594a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl tbl[], 185694a407ccSDmitry Baryshkov int num, 185794a407ccSDmitry Baryshkov u8 lane_mask) 185894a407ccSDmitry Baryshkov { 185994a407ccSDmitry Baryshkov int i; 186094a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl *t = tbl; 186194a407ccSDmitry Baryshkov 186294a407ccSDmitry Baryshkov if (!t) 186394a407ccSDmitry Baryshkov return; 186494a407ccSDmitry Baryshkov 186594a407ccSDmitry Baryshkov for (i = 0; i < num; i++, t++) { 186694a407ccSDmitry Baryshkov if (!(t->lane_mask & lane_mask)) 186794a407ccSDmitry Baryshkov continue; 186894a407ccSDmitry Baryshkov 186994a407ccSDmitry Baryshkov if (t->in_layout) 187094a407ccSDmitry Baryshkov writel(t->val, base + regs[t->offset]); 187194a407ccSDmitry Baryshkov else 187294a407ccSDmitry Baryshkov writel(t->val, base + t->offset); 187394a407ccSDmitry Baryshkov } 187494a407ccSDmitry Baryshkov } 187594a407ccSDmitry Baryshkov 187627878615SJohan Hovold static void qmp_pcie_configure(void __iomem *base, 187794a407ccSDmitry Baryshkov const unsigned int *regs, 187894a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl tbl[], 187994a407ccSDmitry Baryshkov int num) 188094a407ccSDmitry Baryshkov { 188127878615SJohan Hovold qmp_pcie_configure_lane(base, regs, tbl, num, 0xff); 188294a407ccSDmitry Baryshkov } 188394a407ccSDmitry Baryshkov 188427878615SJohan Hovold static int qmp_pcie_serdes_init(struct qmp_phy *qphy) 188594a407ccSDmitry Baryshkov { 188694a407ccSDmitry Baryshkov const struct qmp_phy_cfg *cfg = qphy->cfg; 188794a407ccSDmitry Baryshkov void __iomem *serdes = qphy->serdes; 188894a407ccSDmitry Baryshkov const struct qmp_phy_init_tbl *serdes_tbl = cfg->serdes_tbl; 188994a407ccSDmitry Baryshkov int serdes_tbl_num = cfg->serdes_tbl_num; 189094a407ccSDmitry Baryshkov 189127878615SJohan Hovold qmp_pcie_configure(serdes, cfg->regs, serdes_tbl, serdes_tbl_num); 189227878615SJohan Hovold qmp_pcie_configure(serdes, cfg->regs, cfg->serdes_tbl_sec, cfg->serdes_tbl_num_sec); 189394a407ccSDmitry Baryshkov 189494a407ccSDmitry Baryshkov return 0; 189594a407ccSDmitry Baryshkov } 189694a407ccSDmitry Baryshkov 189727878615SJohan Hovold static int qmp_pcie_com_init(struct qmp_phy *qphy) 189894a407ccSDmitry Baryshkov { 189994a407ccSDmitry Baryshkov struct qcom_qmp *qmp = qphy->qmp; 190094a407ccSDmitry Baryshkov const struct qmp_phy_cfg *cfg = qphy->cfg; 190194a407ccSDmitry Baryshkov void __iomem *pcs = qphy->pcs; 1902189ac6b8SDmitry Baryshkov int ret; 190394a407ccSDmitry Baryshkov 190494a407ccSDmitry Baryshkov /* turn on regulator supplies */ 190594a407ccSDmitry Baryshkov ret = regulator_bulk_enable(cfg->num_vregs, qmp->vregs); 190694a407ccSDmitry Baryshkov if (ret) { 190794a407ccSDmitry Baryshkov dev_err(qmp->dev, "failed to enable regulators, err=%d\n", ret); 19081239fd71SDmitry Baryshkov return ret; 190994a407ccSDmitry Baryshkov } 191094a407ccSDmitry Baryshkov 1911189ac6b8SDmitry Baryshkov ret = reset_control_bulk_assert(cfg->num_resets, qmp->resets); 191294a407ccSDmitry Baryshkov if (ret) { 1913189ac6b8SDmitry Baryshkov dev_err(qmp->dev, "reset assert failed\n"); 191494a407ccSDmitry Baryshkov goto err_disable_regulators; 191594a407ccSDmitry Baryshkov } 191694a407ccSDmitry Baryshkov 1917189ac6b8SDmitry Baryshkov ret = reset_control_bulk_deassert(cfg->num_resets, qmp->resets); 191894a407ccSDmitry Baryshkov if (ret) { 1919189ac6b8SDmitry Baryshkov dev_err(qmp->dev, "reset deassert failed\n"); 1920189ac6b8SDmitry Baryshkov goto err_disable_regulators; 192194a407ccSDmitry Baryshkov } 192294a407ccSDmitry Baryshkov 192394a407ccSDmitry Baryshkov ret = clk_bulk_prepare_enable(cfg->num_clks, qmp->clks); 192494a407ccSDmitry Baryshkov if (ret) 192594a407ccSDmitry Baryshkov goto err_assert_reset; 192694a407ccSDmitry Baryshkov 192794a407ccSDmitry Baryshkov if (cfg->regs[QPHY_PCS_POWER_DOWN_CONTROL]) 192894a407ccSDmitry Baryshkov qphy_setbits(pcs, 192994a407ccSDmitry Baryshkov cfg->regs[QPHY_PCS_POWER_DOWN_CONTROL], 193094a407ccSDmitry Baryshkov cfg->pwrdn_ctrl); 193194a407ccSDmitry Baryshkov else 19326cad2983SDmitry Baryshkov qphy_setbits(pcs, QPHY_V2_PCS_POWER_DOWN_CONTROL, 193394a407ccSDmitry Baryshkov cfg->pwrdn_ctrl); 193494a407ccSDmitry Baryshkov 193594a407ccSDmitry Baryshkov return 0; 193694a407ccSDmitry Baryshkov 193794a407ccSDmitry Baryshkov err_assert_reset: 1938189ac6b8SDmitry Baryshkov reset_control_bulk_assert(cfg->num_resets, qmp->resets); 193994a407ccSDmitry Baryshkov err_disable_regulators: 194094a407ccSDmitry Baryshkov regulator_bulk_disable(cfg->num_vregs, qmp->vregs); 194194a407ccSDmitry Baryshkov 194294a407ccSDmitry Baryshkov return ret; 194394a407ccSDmitry Baryshkov } 194494a407ccSDmitry Baryshkov 194527878615SJohan Hovold static int qmp_pcie_com_exit(struct qmp_phy *qphy) 194694a407ccSDmitry Baryshkov { 194794a407ccSDmitry Baryshkov struct qcom_qmp *qmp = qphy->qmp; 194894a407ccSDmitry Baryshkov const struct qmp_phy_cfg *cfg = qphy->cfg; 194994a407ccSDmitry Baryshkov 1950189ac6b8SDmitry Baryshkov reset_control_bulk_assert(cfg->num_resets, qmp->resets); 195194a407ccSDmitry Baryshkov 195294a407ccSDmitry Baryshkov clk_bulk_disable_unprepare(cfg->num_clks, qmp->clks); 195394a407ccSDmitry Baryshkov 195494a407ccSDmitry Baryshkov regulator_bulk_disable(cfg->num_vregs, qmp->vregs); 195594a407ccSDmitry Baryshkov 195694a407ccSDmitry Baryshkov return 0; 195794a407ccSDmitry Baryshkov } 195894a407ccSDmitry Baryshkov 195927878615SJohan Hovold static int qmp_pcie_init(struct phy *phy) 196094a407ccSDmitry Baryshkov { 196194a407ccSDmitry Baryshkov struct qmp_phy *qphy = phy_get_drvdata(phy); 196294a407ccSDmitry Baryshkov struct qcom_qmp *qmp = qphy->qmp; 196394a407ccSDmitry Baryshkov int ret; 196494a407ccSDmitry Baryshkov dev_vdbg(qmp->dev, "Initializing QMP phy\n"); 196594a407ccSDmitry Baryshkov 196627878615SJohan Hovold ret = qmp_pcie_com_init(qphy); 196794a407ccSDmitry Baryshkov if (ret) 196894a407ccSDmitry Baryshkov return ret; 196994a407ccSDmitry Baryshkov 197094a407ccSDmitry Baryshkov return 0; 197194a407ccSDmitry Baryshkov } 197294a407ccSDmitry Baryshkov 197327878615SJohan Hovold static int qmp_pcie_power_on(struct phy *phy) 197494a407ccSDmitry Baryshkov { 197594a407ccSDmitry Baryshkov struct qmp_phy *qphy = phy_get_drvdata(phy); 197694a407ccSDmitry Baryshkov struct qcom_qmp *qmp = qphy->qmp; 197794a407ccSDmitry Baryshkov const struct qmp_phy_cfg *cfg = qphy->cfg; 197894a407ccSDmitry Baryshkov void __iomem *tx = qphy->tx; 197994a407ccSDmitry Baryshkov void __iomem *rx = qphy->rx; 198094a407ccSDmitry Baryshkov void __iomem *pcs = qphy->pcs; 198194a407ccSDmitry Baryshkov void __iomem *pcs_misc = qphy->pcs_misc; 198294a407ccSDmitry Baryshkov void __iomem *status; 198394a407ccSDmitry Baryshkov unsigned int mask, val, ready; 198494a407ccSDmitry Baryshkov int ret; 198594a407ccSDmitry Baryshkov 198627878615SJohan Hovold qmp_pcie_serdes_init(qphy); 198794a407ccSDmitry Baryshkov 198894a407ccSDmitry Baryshkov ret = clk_prepare_enable(qphy->pipe_clk); 198994a407ccSDmitry Baryshkov if (ret) { 199094a407ccSDmitry Baryshkov dev_err(qmp->dev, "pipe_clk enable failed err=%d\n", ret); 1991fd926994SDmitry Baryshkov return ret; 199294a407ccSDmitry Baryshkov } 199394a407ccSDmitry Baryshkov 199494a407ccSDmitry Baryshkov /* Tx, Rx, and PCS configurations */ 199527878615SJohan Hovold qmp_pcie_configure_lane(tx, cfg->regs, cfg->tx_tbl, cfg->tx_tbl_num, 1); 199627878615SJohan Hovold qmp_pcie_configure_lane(tx, cfg->regs, cfg->tx_tbl_sec, cfg->tx_tbl_num_sec, 1); 199794a407ccSDmitry Baryshkov 199894a407ccSDmitry Baryshkov if (cfg->is_dual_lane_phy) { 199927878615SJohan Hovold qmp_pcie_configure_lane(qphy->tx2, cfg->regs, cfg->tx_tbl, 200027878615SJohan Hovold cfg->tx_tbl_num, 2); 200127878615SJohan Hovold qmp_pcie_configure_lane(qphy->tx2, cfg->regs, cfg->tx_tbl_sec, 200294a407ccSDmitry Baryshkov cfg->tx_tbl_num_sec, 2); 200394a407ccSDmitry Baryshkov } 200494a407ccSDmitry Baryshkov 200527878615SJohan Hovold qmp_pcie_configure_lane(rx, cfg->regs, cfg->rx_tbl, cfg->rx_tbl_num, 1); 200627878615SJohan Hovold qmp_pcie_configure_lane(rx, cfg->regs, cfg->rx_tbl_sec, cfg->rx_tbl_num_sec, 1); 200794a407ccSDmitry Baryshkov 200894a407ccSDmitry Baryshkov if (cfg->is_dual_lane_phy) { 200927878615SJohan Hovold qmp_pcie_configure_lane(qphy->rx2, cfg->regs, cfg->rx_tbl, 201027878615SJohan Hovold cfg->rx_tbl_num, 2); 201127878615SJohan Hovold qmp_pcie_configure_lane(qphy->rx2, cfg->regs, cfg->rx_tbl_sec, 201294a407ccSDmitry Baryshkov cfg->rx_tbl_num_sec, 2); 201394a407ccSDmitry Baryshkov } 201494a407ccSDmitry Baryshkov 201527878615SJohan Hovold qmp_pcie_configure(pcs, cfg->regs, cfg->pcs_tbl, cfg->pcs_tbl_num); 201627878615SJohan Hovold qmp_pcie_configure(pcs, cfg->regs, cfg->pcs_tbl_sec, cfg->pcs_tbl_num_sec); 201794a407ccSDmitry Baryshkov 201827878615SJohan Hovold qmp_pcie_configure(pcs_misc, cfg->regs, cfg->pcs_misc_tbl, cfg->pcs_misc_tbl_num); 201927878615SJohan Hovold qmp_pcie_configure(pcs_misc, cfg->regs, cfg->pcs_misc_tbl_sec, cfg->pcs_misc_tbl_num_sec); 202094a407ccSDmitry Baryshkov 202194a407ccSDmitry Baryshkov /* 202294a407ccSDmitry Baryshkov * Pull out PHY from POWER DOWN state. 202394a407ccSDmitry Baryshkov * This is active low enable signal to power-down PHY. 202494a407ccSDmitry Baryshkov */ 20256cad2983SDmitry Baryshkov qphy_setbits(pcs, QPHY_V2_PCS_POWER_DOWN_CONTROL, cfg->pwrdn_ctrl); 202694a407ccSDmitry Baryshkov 202794a407ccSDmitry Baryshkov if (cfg->has_pwrdn_delay) 202894a407ccSDmitry Baryshkov usleep_range(cfg->pwrdn_delay_min, cfg->pwrdn_delay_max); 202994a407ccSDmitry Baryshkov 203094a407ccSDmitry Baryshkov /* Pull PHY out of reset state */ 203194a407ccSDmitry Baryshkov qphy_clrbits(pcs, cfg->regs[QPHY_SW_RESET], SW_RESET); 2032fd926994SDmitry Baryshkov 203394a407ccSDmitry Baryshkov /* start SerDes and Phy-Coding-Sublayer */ 203494a407ccSDmitry Baryshkov qphy_setbits(pcs, cfg->regs[QPHY_START_CTRL], cfg->start_ctrl); 203594a407ccSDmitry Baryshkov 203694a407ccSDmitry Baryshkov status = pcs + cfg->regs[QPHY_PCS_STATUS]; 203794a407ccSDmitry Baryshkov mask = cfg->phy_status; 203894a407ccSDmitry Baryshkov ready = 0; 203994a407ccSDmitry Baryshkov 204094a407ccSDmitry Baryshkov ret = readl_poll_timeout(status, val, (val & mask) == ready, 10, 204194a407ccSDmitry Baryshkov PHY_INIT_COMPLETE_TIMEOUT); 204294a407ccSDmitry Baryshkov if (ret) { 204394a407ccSDmitry Baryshkov dev_err(qmp->dev, "phy initialization timed-out\n"); 204494a407ccSDmitry Baryshkov goto err_disable_pipe_clk; 204594a407ccSDmitry Baryshkov } 2046da07a06bSDmitry Baryshkov 204794a407ccSDmitry Baryshkov return 0; 204894a407ccSDmitry Baryshkov 204994a407ccSDmitry Baryshkov err_disable_pipe_clk: 205094a407ccSDmitry Baryshkov clk_disable_unprepare(qphy->pipe_clk); 205194a407ccSDmitry Baryshkov 205294a407ccSDmitry Baryshkov return ret; 205394a407ccSDmitry Baryshkov } 205494a407ccSDmitry Baryshkov 205527878615SJohan Hovold static int qmp_pcie_power_off(struct phy *phy) 205694a407ccSDmitry Baryshkov { 205794a407ccSDmitry Baryshkov struct qmp_phy *qphy = phy_get_drvdata(phy); 205894a407ccSDmitry Baryshkov const struct qmp_phy_cfg *cfg = qphy->cfg; 205994a407ccSDmitry Baryshkov 206094a407ccSDmitry Baryshkov clk_disable_unprepare(qphy->pipe_clk); 206194a407ccSDmitry Baryshkov 206294a407ccSDmitry Baryshkov /* PHY reset */ 206394a407ccSDmitry Baryshkov qphy_setbits(qphy->pcs, cfg->regs[QPHY_SW_RESET], SW_RESET); 206494a407ccSDmitry Baryshkov 206594a407ccSDmitry Baryshkov /* stop SerDes and Phy-Coding-Sublayer */ 206694a407ccSDmitry Baryshkov qphy_clrbits(qphy->pcs, cfg->regs[QPHY_START_CTRL], cfg->start_ctrl); 206794a407ccSDmitry Baryshkov 206894a407ccSDmitry Baryshkov /* Put PHY into POWER DOWN state: active low */ 206994a407ccSDmitry Baryshkov if (cfg->regs[QPHY_PCS_POWER_DOWN_CONTROL]) { 207094a407ccSDmitry Baryshkov qphy_clrbits(qphy->pcs, cfg->regs[QPHY_PCS_POWER_DOWN_CONTROL], 207194a407ccSDmitry Baryshkov cfg->pwrdn_ctrl); 207294a407ccSDmitry Baryshkov } else { 20736cad2983SDmitry Baryshkov qphy_clrbits(qphy->pcs, QPHY_V2_PCS_POWER_DOWN_CONTROL, 207494a407ccSDmitry Baryshkov cfg->pwrdn_ctrl); 207594a407ccSDmitry Baryshkov } 207694a407ccSDmitry Baryshkov 207794a407ccSDmitry Baryshkov return 0; 207894a407ccSDmitry Baryshkov } 207994a407ccSDmitry Baryshkov 208027878615SJohan Hovold static int qmp_pcie_exit(struct phy *phy) 208194a407ccSDmitry Baryshkov { 208294a407ccSDmitry Baryshkov struct qmp_phy *qphy = phy_get_drvdata(phy); 208394a407ccSDmitry Baryshkov 208427878615SJohan Hovold qmp_pcie_com_exit(qphy); 208594a407ccSDmitry Baryshkov 208694a407ccSDmitry Baryshkov return 0; 208794a407ccSDmitry Baryshkov } 208894a407ccSDmitry Baryshkov 208927878615SJohan Hovold static int qmp_pcie_enable(struct phy *phy) 209094a407ccSDmitry Baryshkov { 209194a407ccSDmitry Baryshkov int ret; 209294a407ccSDmitry Baryshkov 209327878615SJohan Hovold ret = qmp_pcie_init(phy); 209494a407ccSDmitry Baryshkov if (ret) 209594a407ccSDmitry Baryshkov return ret; 209694a407ccSDmitry Baryshkov 209727878615SJohan Hovold ret = qmp_pcie_power_on(phy); 209894a407ccSDmitry Baryshkov if (ret) 209927878615SJohan Hovold qmp_pcie_exit(phy); 210094a407ccSDmitry Baryshkov 210194a407ccSDmitry Baryshkov return ret; 210294a407ccSDmitry Baryshkov } 210394a407ccSDmitry Baryshkov 210427878615SJohan Hovold static int qmp_pcie_disable(struct phy *phy) 210594a407ccSDmitry Baryshkov { 210694a407ccSDmitry Baryshkov int ret; 210794a407ccSDmitry Baryshkov 210827878615SJohan Hovold ret = qmp_pcie_power_off(phy); 210994a407ccSDmitry Baryshkov if (ret) 211094a407ccSDmitry Baryshkov return ret; 211127878615SJohan Hovold 211227878615SJohan Hovold return qmp_pcie_exit(phy); 211394a407ccSDmitry Baryshkov } 211494a407ccSDmitry Baryshkov 211527878615SJohan Hovold static int qmp_pcie_vreg_init(struct device *dev, const struct qmp_phy_cfg *cfg) 211694a407ccSDmitry Baryshkov { 211794a407ccSDmitry Baryshkov struct qcom_qmp *qmp = dev_get_drvdata(dev); 211894a407ccSDmitry Baryshkov int num = cfg->num_vregs; 211994a407ccSDmitry Baryshkov int i; 212094a407ccSDmitry Baryshkov 212194a407ccSDmitry Baryshkov qmp->vregs = devm_kcalloc(dev, num, sizeof(*qmp->vregs), GFP_KERNEL); 212294a407ccSDmitry Baryshkov if (!qmp->vregs) 212394a407ccSDmitry Baryshkov return -ENOMEM; 212494a407ccSDmitry Baryshkov 212594a407ccSDmitry Baryshkov for (i = 0; i < num; i++) 212694a407ccSDmitry Baryshkov qmp->vregs[i].supply = cfg->vreg_list[i]; 212794a407ccSDmitry Baryshkov 212894a407ccSDmitry Baryshkov return devm_regulator_bulk_get(dev, num, qmp->vregs); 212994a407ccSDmitry Baryshkov } 213094a407ccSDmitry Baryshkov 213127878615SJohan Hovold static int qmp_pcie_reset_init(struct device *dev, const struct qmp_phy_cfg *cfg) 213294a407ccSDmitry Baryshkov { 213394a407ccSDmitry Baryshkov struct qcom_qmp *qmp = dev_get_drvdata(dev); 213494a407ccSDmitry Baryshkov int i; 2135189ac6b8SDmitry Baryshkov int ret; 213694a407ccSDmitry Baryshkov 213794a407ccSDmitry Baryshkov qmp->resets = devm_kcalloc(dev, cfg->num_resets, 213894a407ccSDmitry Baryshkov sizeof(*qmp->resets), GFP_KERNEL); 213994a407ccSDmitry Baryshkov if (!qmp->resets) 214094a407ccSDmitry Baryshkov return -ENOMEM; 214194a407ccSDmitry Baryshkov 2142189ac6b8SDmitry Baryshkov for (i = 0; i < cfg->num_resets; i++) 2143189ac6b8SDmitry Baryshkov qmp->resets[i].id = cfg->reset_list[i]; 214494a407ccSDmitry Baryshkov 2145189ac6b8SDmitry Baryshkov ret = devm_reset_control_bulk_get_exclusive(dev, cfg->num_resets, qmp->resets); 2146189ac6b8SDmitry Baryshkov if (ret) 2147189ac6b8SDmitry Baryshkov return dev_err_probe(dev, ret, "failed to get resets\n"); 214894a407ccSDmitry Baryshkov 214994a407ccSDmitry Baryshkov return 0; 215094a407ccSDmitry Baryshkov } 215194a407ccSDmitry Baryshkov 215227878615SJohan Hovold static int qmp_pcie_clk_init(struct device *dev, const struct qmp_phy_cfg *cfg) 215394a407ccSDmitry Baryshkov { 215494a407ccSDmitry Baryshkov struct qcom_qmp *qmp = dev_get_drvdata(dev); 215594a407ccSDmitry Baryshkov int num = cfg->num_clks; 215694a407ccSDmitry Baryshkov int i; 215794a407ccSDmitry Baryshkov 215894a407ccSDmitry Baryshkov qmp->clks = devm_kcalloc(dev, num, sizeof(*qmp->clks), GFP_KERNEL); 215994a407ccSDmitry Baryshkov if (!qmp->clks) 216094a407ccSDmitry Baryshkov return -ENOMEM; 216194a407ccSDmitry Baryshkov 216294a407ccSDmitry Baryshkov for (i = 0; i < num; i++) 216394a407ccSDmitry Baryshkov qmp->clks[i].id = cfg->clk_list[i]; 216494a407ccSDmitry Baryshkov 216594a407ccSDmitry Baryshkov return devm_clk_bulk_get(dev, num, qmp->clks); 216694a407ccSDmitry Baryshkov } 216794a407ccSDmitry Baryshkov 216894a407ccSDmitry Baryshkov static void phy_clk_release_provider(void *res) 216994a407ccSDmitry Baryshkov { 217094a407ccSDmitry Baryshkov of_clk_del_provider(res); 217194a407ccSDmitry Baryshkov } 217294a407ccSDmitry Baryshkov 217394a407ccSDmitry Baryshkov /* 217494a407ccSDmitry Baryshkov * Register a fixed rate pipe clock. 217594a407ccSDmitry Baryshkov * 217694a407ccSDmitry Baryshkov * The <s>_pipe_clksrc generated by PHY goes to the GCC that gate 217794a407ccSDmitry Baryshkov * controls it. The <s>_pipe_clk coming out of the GCC is requested 217894a407ccSDmitry Baryshkov * by the PHY driver for its operations. 217994a407ccSDmitry Baryshkov * We register the <s>_pipe_clksrc here. The gcc driver takes care 218094a407ccSDmitry Baryshkov * of assigning this <s>_pipe_clksrc as parent to <s>_pipe_clk. 218194a407ccSDmitry Baryshkov * Below picture shows this relationship. 218294a407ccSDmitry Baryshkov * 218394a407ccSDmitry Baryshkov * +---------------+ 218494a407ccSDmitry Baryshkov * | PHY block |<<---------------------------------------+ 218594a407ccSDmitry Baryshkov * | | | 218694a407ccSDmitry Baryshkov * | +-------+ | +-----+ | 218794a407ccSDmitry Baryshkov * I/P---^-->| PLL |---^--->pipe_clksrc--->| GCC |--->pipe_clk---+ 218894a407ccSDmitry Baryshkov * clk | +-------+ | +-----+ 218994a407ccSDmitry Baryshkov * +---------------+ 219094a407ccSDmitry Baryshkov */ 219194a407ccSDmitry Baryshkov static int phy_pipe_clk_register(struct qcom_qmp *qmp, struct device_node *np) 219294a407ccSDmitry Baryshkov { 219394a407ccSDmitry Baryshkov struct clk_fixed_rate *fixed; 219494a407ccSDmitry Baryshkov struct clk_init_data init = { }; 219594a407ccSDmitry Baryshkov int ret; 219694a407ccSDmitry Baryshkov 219794a407ccSDmitry Baryshkov ret = of_property_read_string(np, "clock-output-names", &init.name); 219894a407ccSDmitry Baryshkov if (ret) { 219994a407ccSDmitry Baryshkov dev_err(qmp->dev, "%pOFn: No clock-output-names\n", np); 220094a407ccSDmitry Baryshkov return ret; 220194a407ccSDmitry Baryshkov } 220294a407ccSDmitry Baryshkov 220394a407ccSDmitry Baryshkov fixed = devm_kzalloc(qmp->dev, sizeof(*fixed), GFP_KERNEL); 220494a407ccSDmitry Baryshkov if (!fixed) 220594a407ccSDmitry Baryshkov return -ENOMEM; 220694a407ccSDmitry Baryshkov 220794a407ccSDmitry Baryshkov init.ops = &clk_fixed_rate_ops; 220894a407ccSDmitry Baryshkov 22092ec9bc8dSRobert Marko /* 22102ec9bc8dSRobert Marko * Controllers using QMP PHY-s use 125MHz pipe clock interface 22112ec9bc8dSRobert Marko * unless other frequency is specified in the PHY config. 22122ec9bc8dSRobert Marko */ 22132ec9bc8dSRobert Marko if (qmp->phys[0]->cfg->pipe_clock_rate) 22142ec9bc8dSRobert Marko fixed->fixed_rate = qmp->phys[0]->cfg->pipe_clock_rate; 22152ec9bc8dSRobert Marko else 221694a407ccSDmitry Baryshkov fixed->fixed_rate = 125000000; 22172ec9bc8dSRobert Marko 221894a407ccSDmitry Baryshkov fixed->hw.init = &init; 221994a407ccSDmitry Baryshkov 222094a407ccSDmitry Baryshkov ret = devm_clk_hw_register(qmp->dev, &fixed->hw); 222194a407ccSDmitry Baryshkov if (ret) 222294a407ccSDmitry Baryshkov return ret; 222394a407ccSDmitry Baryshkov 222494a407ccSDmitry Baryshkov ret = of_clk_add_hw_provider(np, of_clk_hw_simple_get, &fixed->hw); 222594a407ccSDmitry Baryshkov if (ret) 222694a407ccSDmitry Baryshkov return ret; 222794a407ccSDmitry Baryshkov 222894a407ccSDmitry Baryshkov /* 222994a407ccSDmitry Baryshkov * Roll a devm action because the clock provider is the child node, but 223094a407ccSDmitry Baryshkov * the child node is not actually a device. 223194a407ccSDmitry Baryshkov */ 223294a407ccSDmitry Baryshkov return devm_add_action_or_reset(qmp->dev, phy_clk_release_provider, np); 223394a407ccSDmitry Baryshkov } 223494a407ccSDmitry Baryshkov 223527878615SJohan Hovold static const struct phy_ops qmp_pcie_ops = { 223627878615SJohan Hovold .power_on = qmp_pcie_enable, 223727878615SJohan Hovold .power_off = qmp_pcie_disable, 223894a407ccSDmitry Baryshkov .owner = THIS_MODULE, 223994a407ccSDmitry Baryshkov }; 224094a407ccSDmitry Baryshkov 224127878615SJohan Hovold static int qmp_pcie_create(struct device *dev, struct device_node *np, int id, 224294a407ccSDmitry Baryshkov void __iomem *serdes, const struct qmp_phy_cfg *cfg) 224394a407ccSDmitry Baryshkov { 224494a407ccSDmitry Baryshkov struct qcom_qmp *qmp = dev_get_drvdata(dev); 224594a407ccSDmitry Baryshkov struct phy *generic_phy; 224694a407ccSDmitry Baryshkov struct qmp_phy *qphy; 224794a407ccSDmitry Baryshkov int ret; 224894a407ccSDmitry Baryshkov 224994a407ccSDmitry Baryshkov qphy = devm_kzalloc(dev, sizeof(*qphy), GFP_KERNEL); 225094a407ccSDmitry Baryshkov if (!qphy) 225194a407ccSDmitry Baryshkov return -ENOMEM; 225294a407ccSDmitry Baryshkov 225394a407ccSDmitry Baryshkov qphy->cfg = cfg; 225494a407ccSDmitry Baryshkov qphy->serdes = serdes; 225594a407ccSDmitry Baryshkov /* 225694a407ccSDmitry Baryshkov * Get memory resources for each phy lane: 225794a407ccSDmitry Baryshkov * Resources are indexed as: tx -> 0; rx -> 1; pcs -> 2. 225894a407ccSDmitry Baryshkov * For dual lane PHYs: tx2 -> 3, rx2 -> 4, pcs_misc (optional) -> 5 225994a407ccSDmitry Baryshkov * For single lane PHYs: pcs_misc (optional) -> 3. 226094a407ccSDmitry Baryshkov */ 226194a407ccSDmitry Baryshkov qphy->tx = of_iomap(np, 0); 226294a407ccSDmitry Baryshkov if (!qphy->tx) 226394a407ccSDmitry Baryshkov return -ENOMEM; 226494a407ccSDmitry Baryshkov 226594a407ccSDmitry Baryshkov qphy->rx = of_iomap(np, 1); 226694a407ccSDmitry Baryshkov if (!qphy->rx) 226794a407ccSDmitry Baryshkov return -ENOMEM; 226894a407ccSDmitry Baryshkov 226994a407ccSDmitry Baryshkov qphy->pcs = of_iomap(np, 2); 227094a407ccSDmitry Baryshkov if (!qphy->pcs) 227194a407ccSDmitry Baryshkov return -ENOMEM; 227294a407ccSDmitry Baryshkov 227394a407ccSDmitry Baryshkov /* 227494a407ccSDmitry Baryshkov * If this is a dual-lane PHY, then there should be registers for the 227594a407ccSDmitry Baryshkov * second lane. Some old device trees did not specify this, so fall 227694a407ccSDmitry Baryshkov * back to old legacy behavior of assuming they can be reached at an 227794a407ccSDmitry Baryshkov * offset from the first lane. 227894a407ccSDmitry Baryshkov */ 227994a407ccSDmitry Baryshkov if (cfg->is_dual_lane_phy) { 228094a407ccSDmitry Baryshkov qphy->tx2 = of_iomap(np, 3); 228194a407ccSDmitry Baryshkov qphy->rx2 = of_iomap(np, 4); 228294a407ccSDmitry Baryshkov if (!qphy->tx2 || !qphy->rx2) { 228394a407ccSDmitry Baryshkov dev_warn(dev, 228494a407ccSDmitry Baryshkov "Underspecified device tree, falling back to legacy register regions\n"); 228594a407ccSDmitry Baryshkov 228694a407ccSDmitry Baryshkov /* In the old version, pcs_misc is at index 3. */ 228794a407ccSDmitry Baryshkov qphy->pcs_misc = qphy->tx2; 228894a407ccSDmitry Baryshkov qphy->tx2 = qphy->tx + QMP_PHY_LEGACY_LANE_STRIDE; 228994a407ccSDmitry Baryshkov qphy->rx2 = qphy->rx + QMP_PHY_LEGACY_LANE_STRIDE; 229094a407ccSDmitry Baryshkov 229194a407ccSDmitry Baryshkov } else { 229294a407ccSDmitry Baryshkov qphy->pcs_misc = of_iomap(np, 5); 229394a407ccSDmitry Baryshkov } 229494a407ccSDmitry Baryshkov 229594a407ccSDmitry Baryshkov } else { 229694a407ccSDmitry Baryshkov qphy->pcs_misc = of_iomap(np, 3); 229794a407ccSDmitry Baryshkov } 229894a407ccSDmitry Baryshkov 2299af664324SDmitry Baryshkov if (!qphy->pcs_misc && 2300af664324SDmitry Baryshkov of_device_is_compatible(dev->of_node, "qcom,ipq6018-qmp-pcie-phy")) 2301af664324SDmitry Baryshkov qphy->pcs_misc = qphy->pcs + 0x400; 2302af664324SDmitry Baryshkov 2303*ecd5507eSJohan Hovold if (!qphy->pcs_misc) { 2304*ecd5507eSJohan Hovold if (cfg->pcs_misc_tbl || cfg->pcs_misc_tbl_sec) 2305*ecd5507eSJohan Hovold return -EINVAL; 2306*ecd5507eSJohan Hovold } 230794a407ccSDmitry Baryshkov 2308f8432544SJohan Hovold qphy->pipe_clk = devm_get_clk_from_child(dev, np, NULL); 230994a407ccSDmitry Baryshkov if (IS_ERR(qphy->pipe_clk)) { 23108f662cd9SJohan Hovold return dev_err_probe(dev, PTR_ERR(qphy->pipe_clk), 23118f662cd9SJohan Hovold "failed to get lane%d pipe clock\n", id); 231294a407ccSDmitry Baryshkov } 231394a407ccSDmitry Baryshkov 231427878615SJohan Hovold generic_phy = devm_phy_create(dev, np, &qmp_pcie_ops); 231594a407ccSDmitry Baryshkov if (IS_ERR(generic_phy)) { 231694a407ccSDmitry Baryshkov ret = PTR_ERR(generic_phy); 231794a407ccSDmitry Baryshkov dev_err(dev, "failed to create qphy %d\n", ret); 231894a407ccSDmitry Baryshkov return ret; 231994a407ccSDmitry Baryshkov } 232094a407ccSDmitry Baryshkov 232194a407ccSDmitry Baryshkov qphy->phy = generic_phy; 232294a407ccSDmitry Baryshkov qphy->index = id; 232394a407ccSDmitry Baryshkov qphy->qmp = qmp; 232494a407ccSDmitry Baryshkov qmp->phys[id] = qphy; 232594a407ccSDmitry Baryshkov phy_set_drvdata(generic_phy, qphy); 232694a407ccSDmitry Baryshkov 232794a407ccSDmitry Baryshkov return 0; 232894a407ccSDmitry Baryshkov } 232994a407ccSDmitry Baryshkov 233027878615SJohan Hovold static const struct of_device_id qmp_pcie_of_match_table[] = { 233194a407ccSDmitry Baryshkov { 233294a407ccSDmitry Baryshkov .compatible = "qcom,msm8998-qmp-pcie-phy", 233394a407ccSDmitry Baryshkov .data = &msm8998_pciephy_cfg, 233494a407ccSDmitry Baryshkov }, { 233594a407ccSDmitry Baryshkov .compatible = "qcom,ipq8074-qmp-pcie-phy", 233694a407ccSDmitry Baryshkov .data = &ipq8074_pciephy_cfg, 233794a407ccSDmitry Baryshkov }, { 2338334fad18SRobert Marko .compatible = "qcom,ipq8074-qmp-gen3-pcie-phy", 2339334fad18SRobert Marko .data = &ipq8074_pciephy_gen3_cfg, 2340334fad18SRobert Marko }, { 234194a407ccSDmitry Baryshkov .compatible = "qcom,ipq6018-qmp-pcie-phy", 234294a407ccSDmitry Baryshkov .data = &ipq6018_pciephy_cfg, 234394a407ccSDmitry Baryshkov }, { 234494a407ccSDmitry Baryshkov .compatible = "qcom,sc8180x-qmp-pcie-phy", 234594a407ccSDmitry Baryshkov .data = &sc8180x_pciephy_cfg, 234694a407ccSDmitry Baryshkov }, { 234794a407ccSDmitry Baryshkov .compatible = "qcom,sdm845-qhp-pcie-phy", 234894a407ccSDmitry Baryshkov .data = &sdm845_qhp_pciephy_cfg, 234994a407ccSDmitry Baryshkov }, { 235094a407ccSDmitry Baryshkov .compatible = "qcom,sdm845-qmp-pcie-phy", 235194a407ccSDmitry Baryshkov .data = &sdm845_qmp_pciephy_cfg, 235294a407ccSDmitry Baryshkov }, { 235394a407ccSDmitry Baryshkov .compatible = "qcom,sm8250-qmp-gen3x1-pcie-phy", 235494a407ccSDmitry Baryshkov .data = &sm8250_qmp_gen3x1_pciephy_cfg, 235594a407ccSDmitry Baryshkov }, { 235694a407ccSDmitry Baryshkov .compatible = "qcom,sm8250-qmp-gen3x2-pcie-phy", 235794a407ccSDmitry Baryshkov .data = &sm8250_qmp_gen3x2_pciephy_cfg, 235894a407ccSDmitry Baryshkov }, { 235994a407ccSDmitry Baryshkov .compatible = "qcom,sm8250-qmp-modem-pcie-phy", 236094a407ccSDmitry Baryshkov .data = &sm8250_qmp_gen3x2_pciephy_cfg, 236194a407ccSDmitry Baryshkov }, { 236294a407ccSDmitry Baryshkov .compatible = "qcom,sdx55-qmp-pcie-phy", 236394a407ccSDmitry Baryshkov .data = &sdx55_qmp_pciephy_cfg, 236494a407ccSDmitry Baryshkov }, { 236594a407ccSDmitry Baryshkov .compatible = "qcom,sm8450-qmp-gen3x1-pcie-phy", 236694a407ccSDmitry Baryshkov .data = &sm8450_qmp_gen3x1_pciephy_cfg, 236794a407ccSDmitry Baryshkov }, { 236894a407ccSDmitry Baryshkov .compatible = "qcom,sm8450-qmp-gen4x2-pcie-phy", 236994a407ccSDmitry Baryshkov .data = &sm8450_qmp_gen4x2_pciephy_cfg, 237094a407ccSDmitry Baryshkov }, 237194a407ccSDmitry Baryshkov { }, 237294a407ccSDmitry Baryshkov }; 237327878615SJohan Hovold MODULE_DEVICE_TABLE(of, qmp_pcie_of_match_table); 237494a407ccSDmitry Baryshkov 237527878615SJohan Hovold static int qmp_pcie_probe(struct platform_device *pdev) 237694a407ccSDmitry Baryshkov { 237794a407ccSDmitry Baryshkov struct qcom_qmp *qmp; 237894a407ccSDmitry Baryshkov struct device *dev = &pdev->dev; 237994a407ccSDmitry Baryshkov struct device_node *child; 238094a407ccSDmitry Baryshkov struct phy_provider *phy_provider; 238194a407ccSDmitry Baryshkov void __iomem *serdes; 238294a407ccSDmitry Baryshkov const struct qmp_phy_cfg *cfg = NULL; 23831239fd71SDmitry Baryshkov int num, id; 238494a407ccSDmitry Baryshkov int ret; 238594a407ccSDmitry Baryshkov 238694a407ccSDmitry Baryshkov qmp = devm_kzalloc(dev, sizeof(*qmp), GFP_KERNEL); 238794a407ccSDmitry Baryshkov if (!qmp) 238894a407ccSDmitry Baryshkov return -ENOMEM; 238994a407ccSDmitry Baryshkov 239094a407ccSDmitry Baryshkov qmp->dev = dev; 239194a407ccSDmitry Baryshkov dev_set_drvdata(dev, qmp); 239294a407ccSDmitry Baryshkov 239394a407ccSDmitry Baryshkov /* Get the specific init parameters of QMP phy */ 239494a407ccSDmitry Baryshkov cfg = of_device_get_match_data(dev); 2395b35a5311SDmitry Baryshkov if (!cfg) 239694a407ccSDmitry Baryshkov return -EINVAL; 239794a407ccSDmitry Baryshkov 239894a407ccSDmitry Baryshkov /* per PHY serdes; usually located at base address */ 2399da07a06bSDmitry Baryshkov serdes = devm_platform_ioremap_resource(pdev, 0); 240094a407ccSDmitry Baryshkov if (IS_ERR(serdes)) 240194a407ccSDmitry Baryshkov return PTR_ERR(serdes); 240294a407ccSDmitry Baryshkov 240327878615SJohan Hovold ret = qmp_pcie_clk_init(dev, cfg); 240494a407ccSDmitry Baryshkov if (ret) 240594a407ccSDmitry Baryshkov return ret; 240694a407ccSDmitry Baryshkov 240727878615SJohan Hovold ret = qmp_pcie_reset_init(dev, cfg); 240894a407ccSDmitry Baryshkov if (ret) 240994a407ccSDmitry Baryshkov return ret; 241094a407ccSDmitry Baryshkov 241127878615SJohan Hovold ret = qmp_pcie_vreg_init(dev, cfg); 241294a407ccSDmitry Baryshkov if (ret) { 241394a407ccSDmitry Baryshkov if (ret != -EPROBE_DEFER) 241494a407ccSDmitry Baryshkov dev_err(dev, "failed to get regulator supplies: %d\n", 241594a407ccSDmitry Baryshkov ret); 241694a407ccSDmitry Baryshkov return ret; 241794a407ccSDmitry Baryshkov } 241894a407ccSDmitry Baryshkov 241994a407ccSDmitry Baryshkov num = of_get_available_child_count(dev->of_node); 242094a407ccSDmitry Baryshkov /* do we have a rogue child node ? */ 24211239fd71SDmitry Baryshkov if (num > 1) 242294a407ccSDmitry Baryshkov return -EINVAL; 242394a407ccSDmitry Baryshkov 242494a407ccSDmitry Baryshkov qmp->phys = devm_kcalloc(dev, num, sizeof(*qmp->phys), GFP_KERNEL); 242594a407ccSDmitry Baryshkov if (!qmp->phys) 242694a407ccSDmitry Baryshkov return -ENOMEM; 242794a407ccSDmitry Baryshkov 242894a407ccSDmitry Baryshkov id = 0; 242994a407ccSDmitry Baryshkov for_each_available_child_of_node(dev->of_node, child) { 243094a407ccSDmitry Baryshkov /* Create per-lane phy */ 243127878615SJohan Hovold ret = qmp_pcie_create(dev, child, id, serdes, cfg); 243294a407ccSDmitry Baryshkov if (ret) { 243394a407ccSDmitry Baryshkov dev_err(dev, "failed to create lane%d phy, %d\n", 243494a407ccSDmitry Baryshkov id, ret); 243594a407ccSDmitry Baryshkov goto err_node_put; 243694a407ccSDmitry Baryshkov } 243794a407ccSDmitry Baryshkov 243894a407ccSDmitry Baryshkov /* 243994a407ccSDmitry Baryshkov * Register the pipe clock provided by phy. 244094a407ccSDmitry Baryshkov * See function description to see details of this pipe clock. 244194a407ccSDmitry Baryshkov */ 244294a407ccSDmitry Baryshkov ret = phy_pipe_clk_register(qmp, child); 244394a407ccSDmitry Baryshkov if (ret) { 244494a407ccSDmitry Baryshkov dev_err(qmp->dev, 244594a407ccSDmitry Baryshkov "failed to register pipe clock source\n"); 244694a407ccSDmitry Baryshkov goto err_node_put; 244794a407ccSDmitry Baryshkov } 2448da07a06bSDmitry Baryshkov 244994a407ccSDmitry Baryshkov id++; 245094a407ccSDmitry Baryshkov } 245194a407ccSDmitry Baryshkov 245294a407ccSDmitry Baryshkov phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate); 245394a407ccSDmitry Baryshkov 245494a407ccSDmitry Baryshkov return PTR_ERR_OR_ZERO(phy_provider); 245594a407ccSDmitry Baryshkov 245694a407ccSDmitry Baryshkov err_node_put: 245794a407ccSDmitry Baryshkov of_node_put(child); 245894a407ccSDmitry Baryshkov return ret; 245994a407ccSDmitry Baryshkov } 246094a407ccSDmitry Baryshkov 246127878615SJohan Hovold static struct platform_driver qmp_pcie_driver = { 246227878615SJohan Hovold .probe = qmp_pcie_probe, 246394a407ccSDmitry Baryshkov .driver = { 2464b35a5311SDmitry Baryshkov .name = "qcom-qmp-pcie-phy", 246527878615SJohan Hovold .of_match_table = qmp_pcie_of_match_table, 246694a407ccSDmitry Baryshkov }, 246794a407ccSDmitry Baryshkov }; 246894a407ccSDmitry Baryshkov 246927878615SJohan Hovold module_platform_driver(qmp_pcie_driver); 247094a407ccSDmitry Baryshkov 247194a407ccSDmitry Baryshkov MODULE_AUTHOR("Vivek Gautam <vivek.gautam@codeaurora.org>"); 2472b35a5311SDmitry Baryshkov MODULE_DESCRIPTION("Qualcomm QMP PCIe PHY driver"); 247394a407ccSDmitry Baryshkov MODULE_LICENSE("GPL v2"); 2474