xref: /openbmc/linux/drivers/phy/qualcomm/phy-qcom-qmp-pcie.c (revision a548b6b4e4d9de38ec9603608875aad914382cb8)
194a407ccSDmitry Baryshkov // SPDX-License-Identifier: GPL-2.0
294a407ccSDmitry Baryshkov /*
394a407ccSDmitry Baryshkov  * Copyright (c) 2017, The Linux Foundation. All rights reserved.
494a407ccSDmitry Baryshkov  */
594a407ccSDmitry Baryshkov 
694a407ccSDmitry Baryshkov #include <linux/clk.h>
794a407ccSDmitry Baryshkov #include <linux/clk-provider.h>
894a407ccSDmitry Baryshkov #include <linux/delay.h>
994a407ccSDmitry Baryshkov #include <linux/err.h>
1094a407ccSDmitry Baryshkov #include <linux/io.h>
1194a407ccSDmitry Baryshkov #include <linux/iopoll.h>
1294a407ccSDmitry Baryshkov #include <linux/kernel.h>
1394a407ccSDmitry Baryshkov #include <linux/module.h>
1494a407ccSDmitry Baryshkov #include <linux/of.h>
1594a407ccSDmitry Baryshkov #include <linux/of_device.h>
1694a407ccSDmitry Baryshkov #include <linux/of_address.h>
1794a407ccSDmitry Baryshkov #include <linux/phy/phy.h>
1894a407ccSDmitry Baryshkov #include <linux/platform_device.h>
1994a407ccSDmitry Baryshkov #include <linux/regulator/consumer.h>
2094a407ccSDmitry Baryshkov #include <linux/reset.h>
2194a407ccSDmitry Baryshkov #include <linux/slab.h>
2294a407ccSDmitry Baryshkov 
2394a407ccSDmitry Baryshkov #include <dt-bindings/phy/phy.h>
2494a407ccSDmitry Baryshkov 
2594a407ccSDmitry Baryshkov #include "phy-qcom-qmp.h"
2694a407ccSDmitry Baryshkov 
2794a407ccSDmitry Baryshkov /* QPHY_SW_RESET bit */
2894a407ccSDmitry Baryshkov #define SW_RESET				BIT(0)
2994a407ccSDmitry Baryshkov /* QPHY_POWER_DOWN_CONTROL */
3094a407ccSDmitry Baryshkov #define SW_PWRDN				BIT(0)
3194a407ccSDmitry Baryshkov #define REFCLK_DRV_DSBL				BIT(1)
3294a407ccSDmitry Baryshkov /* QPHY_START_CONTROL bits */
3394a407ccSDmitry Baryshkov #define SERDES_START				BIT(0)
3494a407ccSDmitry Baryshkov #define PCS_START				BIT(1)
3594a407ccSDmitry Baryshkov /* QPHY_PCS_STATUS bit */
3694a407ccSDmitry Baryshkov #define PHYSTATUS				BIT(6)
3794a407ccSDmitry Baryshkov #define PHYSTATUS_4_20				BIT(7)
3894a407ccSDmitry Baryshkov 
3994a407ccSDmitry Baryshkov #define PHY_INIT_COMPLETE_TIMEOUT		10000
4094a407ccSDmitry Baryshkov 
4194a407ccSDmitry Baryshkov struct qmp_phy_init_tbl {
4294a407ccSDmitry Baryshkov 	unsigned int offset;
4394a407ccSDmitry Baryshkov 	unsigned int val;
4494a407ccSDmitry Baryshkov 	/*
4594a407ccSDmitry Baryshkov 	 * register part of layout ?
4694a407ccSDmitry Baryshkov 	 * if yes, then offset gives index in the reg-layout
4794a407ccSDmitry Baryshkov 	 */
4894a407ccSDmitry Baryshkov 	bool in_layout;
4994a407ccSDmitry Baryshkov 	/*
5094a407ccSDmitry Baryshkov 	 * mask of lanes for which this register is written
5194a407ccSDmitry Baryshkov 	 * for cases when second lane needs different values
5294a407ccSDmitry Baryshkov 	 */
5394a407ccSDmitry Baryshkov 	u8 lane_mask;
5494a407ccSDmitry Baryshkov };
5594a407ccSDmitry Baryshkov 
5694a407ccSDmitry Baryshkov #define QMP_PHY_INIT_CFG(o, v)		\
5794a407ccSDmitry Baryshkov 	{				\
5894a407ccSDmitry Baryshkov 		.offset = o,		\
5994a407ccSDmitry Baryshkov 		.val = v,		\
6094a407ccSDmitry Baryshkov 		.lane_mask = 0xff,	\
6194a407ccSDmitry Baryshkov 	}
6294a407ccSDmitry Baryshkov 
6394a407ccSDmitry Baryshkov #define QMP_PHY_INIT_CFG_L(o, v)	\
6494a407ccSDmitry Baryshkov 	{				\
6594a407ccSDmitry Baryshkov 		.offset = o,		\
6694a407ccSDmitry Baryshkov 		.val = v,		\
6794a407ccSDmitry Baryshkov 		.in_layout = true,	\
6894a407ccSDmitry Baryshkov 		.lane_mask = 0xff,	\
6994a407ccSDmitry Baryshkov 	}
7094a407ccSDmitry Baryshkov 
7194a407ccSDmitry Baryshkov #define QMP_PHY_INIT_CFG_LANE(o, v, l)	\
7294a407ccSDmitry Baryshkov 	{				\
7394a407ccSDmitry Baryshkov 		.offset = o,		\
7494a407ccSDmitry Baryshkov 		.val = v,		\
7594a407ccSDmitry Baryshkov 		.lane_mask = l,		\
7694a407ccSDmitry Baryshkov 	}
7794a407ccSDmitry Baryshkov 
7894a407ccSDmitry Baryshkov /* set of registers with offsets different per-PHY */
7994a407ccSDmitry Baryshkov enum qphy_reg_layout {
8094a407ccSDmitry Baryshkov 	/* Common block control registers */
8194a407ccSDmitry Baryshkov 	QPHY_COM_SW_RESET,
8294a407ccSDmitry Baryshkov 	QPHY_COM_POWER_DOWN_CONTROL,
8394a407ccSDmitry Baryshkov 	QPHY_COM_START_CONTROL,
8494a407ccSDmitry Baryshkov 	QPHY_COM_PCS_READY_STATUS,
8594a407ccSDmitry Baryshkov 	/* PCS registers */
8694a407ccSDmitry Baryshkov 	QPHY_SW_RESET,
8794a407ccSDmitry Baryshkov 	QPHY_START_CTRL,
8894a407ccSDmitry Baryshkov 	QPHY_PCS_STATUS,
8994a407ccSDmitry Baryshkov 	QPHY_PCS_POWER_DOWN_CONTROL,
9094a407ccSDmitry Baryshkov 	/* Keep last to ensure regs_layout arrays are properly initialized */
9194a407ccSDmitry Baryshkov 	QPHY_LAYOUT_SIZE
9294a407ccSDmitry Baryshkov };
9394a407ccSDmitry Baryshkov 
9494a407ccSDmitry Baryshkov static const unsigned int ipq_pciephy_gen3_regs_layout[QPHY_LAYOUT_SIZE] = {
9594a407ccSDmitry Baryshkov 	[QPHY_SW_RESET]				= 0x00,
9694a407ccSDmitry Baryshkov 	[QPHY_START_CTRL]			= 0x44,
9794a407ccSDmitry Baryshkov 	[QPHY_PCS_STATUS]			= 0x14,
9894a407ccSDmitry Baryshkov 	[QPHY_PCS_POWER_DOWN_CONTROL]		= 0x40,
9994a407ccSDmitry Baryshkov };
10094a407ccSDmitry Baryshkov 
10194a407ccSDmitry Baryshkov static const unsigned int pciephy_regs_layout[QPHY_LAYOUT_SIZE] = {
10294a407ccSDmitry Baryshkov 	[QPHY_COM_SW_RESET]		= 0x400,
10394a407ccSDmitry Baryshkov 	[QPHY_COM_POWER_DOWN_CONTROL]	= 0x404,
10494a407ccSDmitry Baryshkov 	[QPHY_COM_START_CONTROL]	= 0x408,
10594a407ccSDmitry Baryshkov 	[QPHY_COM_PCS_READY_STATUS]	= 0x448,
10694a407ccSDmitry Baryshkov 	[QPHY_SW_RESET]			= 0x00,
10794a407ccSDmitry Baryshkov 	[QPHY_START_CTRL]		= 0x08,
10894a407ccSDmitry Baryshkov 	[QPHY_PCS_STATUS]		= 0x174,
10994a407ccSDmitry Baryshkov };
11094a407ccSDmitry Baryshkov 
11194a407ccSDmitry Baryshkov static const unsigned int sdm845_qmp_pciephy_regs_layout[QPHY_LAYOUT_SIZE] = {
11294a407ccSDmitry Baryshkov 	[QPHY_SW_RESET]			= 0x00,
11394a407ccSDmitry Baryshkov 	[QPHY_START_CTRL]		= 0x08,
11494a407ccSDmitry Baryshkov 	[QPHY_PCS_STATUS]		= 0x174,
11594a407ccSDmitry Baryshkov };
11694a407ccSDmitry Baryshkov 
11794a407ccSDmitry Baryshkov static const unsigned int sdm845_qhp_pciephy_regs_layout[QPHY_LAYOUT_SIZE] = {
11894a407ccSDmitry Baryshkov 	[QPHY_SW_RESET]			= 0x00,
11994a407ccSDmitry Baryshkov 	[QPHY_START_CTRL]		= 0x08,
12094a407ccSDmitry Baryshkov 	[QPHY_PCS_STATUS]		= 0x2ac,
12194a407ccSDmitry Baryshkov };
12294a407ccSDmitry Baryshkov 
12394a407ccSDmitry Baryshkov static const unsigned int sm8250_pcie_regs_layout[QPHY_LAYOUT_SIZE] = {
12494a407ccSDmitry Baryshkov 	[QPHY_SW_RESET]			= 0x00,
12594a407ccSDmitry Baryshkov 	[QPHY_START_CTRL]		= 0x44,
12694a407ccSDmitry Baryshkov 	[QPHY_PCS_STATUS]		= 0x14,
12794a407ccSDmitry Baryshkov 	[QPHY_PCS_POWER_DOWN_CONTROL]	= 0x40,
12894a407ccSDmitry Baryshkov };
12994a407ccSDmitry Baryshkov 
13094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl msm8998_pcie_serdes_tbl[] = {
13194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_BIAS_EN_CLKBUFLR_EN, 0x14),
13294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_SELECT, 0x30),
13394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_IVCO, 0x0f),
13494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CMN_CONFIG, 0x06),
13594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP_EN, 0x01),
13694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_RESETSM_CNTRL, 0x20),
13794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_MAP, 0x00),
13894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE2_MODE0, 0x01),
13994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE1_MODE0, 0xc9),
14094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_TIMER1, 0xff),
14194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_TIMER2, 0x3f),
14294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SVS_MODE_CLK_SEL, 0x01),
14394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORE_CLK_EN, 0x00),
14494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORECLK_DIV_MODE0, 0x0a),
14594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_EP_DIV, 0x19),
14694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_ENABLE1, 0x90),
14794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_DEC_START_MODE0, 0x82),
14894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START3_MODE0, 0x03),
14994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START2_MODE0, 0x55),
15094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START1_MODE0, 0x55),
15194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP3_MODE0, 0x00),
15294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP2_MODE0, 0x0d),
15394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP1_MODE0, 0x04),
15494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_HSCLK_SEL, 0x00),
15594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CP_CTRL_MODE0, 0x08),
15694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_RCTRL_MODE0, 0x16),
15794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_CCTRL_MODE0, 0x34),
15894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CMN_CONFIG, 0x06),
15994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_SELECT, 0x33),
16094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYS_CLK_CTRL, 0x02),
16194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_BUF_ENABLE, 0x07),
16294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_EN_SEL, 0x04),
16394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN1_MODE0, 0x00),
16494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN0_MODE0, 0x3f),
16594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_BG_TIMER, 0x09),
16694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_EN_CENTER, 0x01),
16794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER1, 0x40),
16894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER2, 0x01),
16994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER1, 0x02),
17094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER2, 0x00),
17194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE1, 0x7e),
17294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE2, 0x15),
17394a407ccSDmitry Baryshkov };
17494a407ccSDmitry Baryshkov 
17594a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl msm8998_pcie_tx_tbl[] = {
17694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_TX_RES_CODE_LANE_OFFSET_TX, 0x02),
17794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_TX_RCV_DETECT_LVL_2, 0x12),
17894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_TX_HIGHZ_DRVR_EN, 0x10),
17994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_TX_LANE_MODE_1, 0x06),
18094a407ccSDmitry Baryshkov };
18194a407ccSDmitry Baryshkov 
18294a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl msm8998_pcie_rx_tbl[] = {
18394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_CNTRL, 0x03),
18494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_ENABLES, 0x1c),
18594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
18694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0a),
18794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL3, 0x04),
18894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL4, 0x1a),
18994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x4b),
19094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_GAIN, 0x04),
19194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_GAIN_HALF, 0x04),
19294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x00),
19394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80),
19494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_INTERFACE_MODE, 0x40),
19594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_PI_CONTROLS, 0x71),
19694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_FASTLOCK_COUNT_LOW, 0x40),
19794a407ccSDmitry Baryshkov };
19894a407ccSDmitry Baryshkov 
19994a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl msm8998_pcie_pcs_tbl[] = {
20094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_ENDPOINT_REFCLK_DRIVE, 0x04),
20194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_OSC_DTCT_ACTIONS, 0x00),
20294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x01),
20394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x00),
20494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_LSB, 0x20),
20594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x00),
20694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK, 0x01),
20794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_PLL_LOCK_CHK_DLY_TIME, 0x73),
20894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_RX_SIGDET_LVL, 0x99),
20994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_SIGDET_CNTRL, 0x03),
21094a407ccSDmitry Baryshkov };
21194a407ccSDmitry Baryshkov 
21294a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq6018_pcie_serdes_tbl[] = {
21394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_PER1, 0x7d),
21494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_PER2, 0x01),
21594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE1_MODE0, 0x0a),
21694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE2_MODE0, 0x05),
21794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE1_MODE1, 0x08),
21894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_SSC_STEP_SIZE2_MODE1, 0x04),
21994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CLKBUFLR_EN, 0x18),
22094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_ENABLE1, 0x90),
22194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_SYS_CLK_CTRL, 0x02),
22294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_BUF_ENABLE, 0x07),
22394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_IVCO, 0x0f),
22494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE0, 0xd4),
22594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE0, 0x14),
22694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE1, 0xaa),
22794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE1, 0x29),
22894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_BG_TRIM, 0x0f),
22994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE0, 0x09),
23094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE1, 0x09),
23194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE0, 0x16),
23294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE1, 0x16),
23394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE0, 0x28),
23494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE1, 0x28),
23594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CTRL_BY_PSM, 0x01),
23694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_EN_SEL, 0x08),
23794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_RESETSM_CNTRL, 0x20),
23894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP_EN, 0x42),
23994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE0, 0x68),
24094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE1, 0x53),
24194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE0, 0xab),
24294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE0, 0xaa),
24394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE0, 0x02),
24494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE1, 0x55),
24594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE1, 0x55),
24694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE1, 0x05),
24794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE0, 0xa0),
24894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE1, 0xa0),
24994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE0, 0x24),
25094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE0, 0x02),
25194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE1, 0xb4),
25294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE1, 0x03),
25394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_SELECT, 0x32),
25494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x01),
25594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x00),
25694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_CMN_CONFIG, 0x06),
25794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
25894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_PLL_CORECLK_DIV_MODE1, 0x08),
25994a407ccSDmitry Baryshkov };
26094a407ccSDmitry Baryshkov 
26194a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq6018_pcie_tx_tbl[] = {
262079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_OFFSET_TX, 0x02),
263079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0x06),
264079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12),
26594a407ccSDmitry Baryshkov };
26694a407ccSDmitry Baryshkov 
26794a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq6018_pcie_rx_tbl[] = {
268079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FO_GAIN, 0x0c),
269079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x02),
270079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f),
271079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x70),
272079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0x61),
273079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x04),
274079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x1e),
275079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0),
276079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00),
277079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x73),
278079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80),
279079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_ENABLES, 0x1c),
280079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x03),
281079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
282079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0xf0),
283079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH, 0x01),
284079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0x2f),
285079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0xd3),
286079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x40),
287079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0x01),
288079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0x02),
289079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0xc8),
290079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x09),
291079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0xb1),
292079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_LOW, 0x00),
293079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH, 0x02),
294079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH2, 0xc8),
295079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH3, 0x09),
296079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH4, 0xb1),
297079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04),
29894a407ccSDmitry Baryshkov };
29994a407ccSDmitry Baryshkov 
30094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq6018_pcie_pcs_tbl[] = {
30160f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNTRL1, 0x01),
30260f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d),
30360f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_G12S1_TXDEEMPH_M3P5DB, 0x10),
30460f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xaa),
30560f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
30660f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_DCC_CAL_CONFIG, 0x01),
30760f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG5, 0x01),
308af664324SDmitry Baryshkov };
309af664324SDmitry Baryshkov 
310af664324SDmitry Baryshkov static const struct qmp_phy_init_tbl ipq6018_pcie_pcs_misc_tbl[] = {
31160f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG2, 0x0d),
31260f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG4, 0x07),
31360f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
31460f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
31560f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
31660f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
31760f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG1, 0x11),
31860f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_PRE, 0x00),
31960f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_POST, 0x58),
32094a407ccSDmitry Baryshkov };
32194a407ccSDmitry Baryshkov 
32294a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq8074_pcie_serdes_tbl[] = {
32394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x18),
32494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_CLK_ENABLE1, 0x10),
32594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_BG_TRIM, 0xf),
32694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP_EN, 0x1),
32794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_MAP, 0x0),
32894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_TIMER1, 0xff),
32994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_VCO_TUNE_TIMER2, 0x1f),
33094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_CMN_CONFIG, 0x6),
33194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_PLL_IVCO, 0xf),
33294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_HSCLK_SEL, 0x0),
33394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_SVS_MODE_CLK_SEL, 0x1),
33494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_CORE_CLK_EN, 0x20),
33594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_CORECLK_DIV, 0xa),
33694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_RESETSM_CNTRL, 0x20),
33794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_BG_TIMER, 0xa),
33894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_SYSCLK_EN_SEL, 0xa),
33994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_DEC_START_MODE0, 0x82),
34094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START3_MODE0, 0x3),
34194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START2_MODE0, 0x55),
34294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_DIV_FRAC_START1_MODE0, 0x55),
34394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP3_MODE0, 0x0),
34494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP2_MODE0, 0xD),
34594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_LOCK_CMP1_MODE0, 0xD04),
34694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_CLK_SELECT, 0x33),
34794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_SYS_CLK_CTRL, 0x2),
34894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_SYSCLK_BUF_ENABLE, 0x1f),
34994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_CP_CTRL_MODE0, 0xb),
35094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_PLL_RCTRL_MODE0, 0x16),
35194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_PLL_CCTRL_MODE0, 0x28),
35294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_INTEGLOOP_GAIN1_MODE0, 0x0),
35394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_INTEGLOOP_GAIN0_MODE0, 0x80),
35494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_BIAS_EN_CTRL_BY_PSM, 0x1),
35594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_EN_CENTER, 0x1),
35694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_PER1, 0x31),
35794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_PER2, 0x1),
35894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_ADJ_PER1, 0x2),
35994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_ADJ_PER2, 0x0),
36094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_STEP_SIZE1, 0x2f),
36194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_SSC_STEP_SIZE2, 0x19),
36294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_COM_CLK_EP_DIV, 0x19),
36394a407ccSDmitry Baryshkov };
36494a407ccSDmitry Baryshkov 
36594a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq8074_pcie_tx_tbl[] = {
36694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_TX_HIGHZ_TRANSCEIVEREN_BIAS_DRVR_EN, 0x45),
36794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_TX_LANE_MODE, 0x6),
36894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_TX_RES_CODE_LANE_OFFSET, 0x2),
36994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_TX_RCV_DETECT_LVL_2, 0x12),
370f7c5cedbSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_TX_TX_EMP_POST1_LVL, 0x36),
37194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_TX_SLEW_CNTL, 0x0a),
37294a407ccSDmitry Baryshkov };
37394a407ccSDmitry Baryshkov 
37494a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq8074_pcie_rx_tbl[] = {
37594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_ENABLES, 0x1c),
37694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
37794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL2, 0x1),
37894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL3, 0x0),
37994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL4, 0xdb),
38094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x4b),
38194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_RX_UCDR_SO_GAIN, 0x4),
38294a407ccSDmitry Baryshkov };
38394a407ccSDmitry Baryshkov 
38494a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl ipq8074_pcie_pcs_tbl[] = {
3856cad2983SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V2_PCS_ENDPOINT_REFCLK_DRIVE, 0x4),
3866cad2983SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V2_PCS_OSC_DTCT_ACTIONS, 0x0),
3876cad2983SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V2_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x40),
3886cad2983SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V2_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x0),
3896cad2983SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V2_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_LSB, 0x40),
3906cad2983SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V2_PCS_PLL_LOCK_CHK_DLY_TIME_AUXCLK_LSB, 0x0),
3916cad2983SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V2_PCS_LP_WAKEUP_DLY_TIME_AUXCLK, 0x40),
392c1ab64aaSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V2_PCS_PLL_LOCK_CHK_DLY_TIME, 0x73),
3936cad2983SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V2_PCS_RX_SIGDET_LVL, 0x99),
3946cad2983SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V2_PCS_TXDEEMPH_M6DB_V0, 0x15),
3956cad2983SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V2_PCS_TXDEEMPH_M3P5DB_V0, 0xe),
39694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG_L(QPHY_SW_RESET, 0x0),
39794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG_L(QPHY_START_CTRL, 0x3),
39894a407ccSDmitry Baryshkov };
39994a407ccSDmitry Baryshkov 
400334fad18SRobert Marko static const struct qmp_phy_init_tbl ipq8074_pcie_gen3_serdes_tbl[] = {
401334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CLKBUFLR_EN, 0x18),
402334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_BIAS_EN_CTRL_BY_PSM, 0x01),
403334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_SELECT, 0x31),
404334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_IVCO, 0x0f),
405334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_BG_TRIM, 0x0f),
406334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CMN_CONFIG, 0x06),
407334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP_EN, 0x42),
408334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_RESETSM_CNTRL, 0x20),
409334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x01),
410334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_MAP, 0x04),
411334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
412334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_TIMER1, 0xff),
413334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE_TIMER2, 0x3f),
414334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x30),
415334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x21),
416334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE0, 0x82),
417334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE0, 0x03),
418334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE0, 0x355),
419334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE0, 0x35555),
420334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE0, 0x1a),
421334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE0, 0x1a0a),
422334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE0, 0xb),
423334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE0, 0x16),
424334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE0, 0x28),
425334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN1_MODE0, 0x0),
426334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE0, 0x40),
427334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE0, 0x02),
428334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE0, 0x24),
429334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
430334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x20),
431334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CORECLK_DIV, 0xa),
432334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_SELECT, 0x32),
433334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_SYS_CLK_CTRL, 0x02),
434334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_BUF_ENABLE, 0x07),
435334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_SYSCLK_EN_SEL, 0x08),
436334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_BG_TIMER, 0xa),
437334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_HSCLK_SEL, 0x1),
438334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_DEC_START_MODE1, 0x68),
439334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START3_MODE1, 0x2),
440334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START2_MODE1, 0x2aa),
441334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_DIV_FRAC_START1_MODE1, 0x2aaab),
442334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_ENABLE1, 0x90),
443334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP2_MODE1, 0x34),
444334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_LOCK_CMP1_MODE1, 0x3414),
445334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CP_CTRL_MODE1, 0x0b),
446334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_RCTRL_MODE1, 0x16),
447334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_PLL_CCTRL_MODE1, 0x28),
448334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN1_MODE1, 0x0),
449334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_INTEGLOOP_GAIN0_MODE1, 0x40),
450334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE2_MODE1, 0x03),
451334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_VCO_TUNE1_MODE1, 0xb4),
452334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_SVS_MODE_CLK_SEL, 0x05),
453334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CORE_CLK_EN, 0x0),
454334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CORECLK_DIV_MODE1, 0x08),
455334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_EP_DIV_MODE0, 0x19),
456334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_EP_DIV_MODE1, 0x28),
457334fad18SRobert Marko 	QMP_PHY_INIT_CFG(QSERDES_PLL_CLK_ENABLE1, 0x90),
458334fad18SRobert Marko };
459334fad18SRobert Marko 
460334fad18SRobert Marko static const struct qmp_phy_init_tbl ipq8074_pcie_gen3_tx_tbl[] = {
461079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_OFFSET_TX, 0x02),
462079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12),
463079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_TX_HIGHZ_DRVR_EN, 0x10),
464079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0x06),
465334fad18SRobert Marko };
466334fad18SRobert Marko 
467334fad18SRobert Marko static const struct qmp_phy_init_tbl ipq8074_pcie_gen3_rx_tbl[] = {
468079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x03),
469079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_ENABLES, 0x1c),
470079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
471079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0xe),
472079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x4),
473079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x1b),
474079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04),
475079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f),
476079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x70),
477079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x73),
478079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80),
479079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_LOW, 0x00),
480079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH, 0x02),
481079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH2, 0xc8),
482079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH3, 0x09),
483079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH4, 0xb1),
484079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0x01),
485079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0x02),
486079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0xc8),
487079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x09),
488079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0xb1),
489079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0xf0),
490079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH, 0x2),
491079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0x2f),
492079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0xd3),
493079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x40),
494079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00),
495079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0),
496079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FO_GAIN, 0x0c),
497079328a9SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x02),
498334fad18SRobert Marko };
499334fad18SRobert Marko 
500334fad18SRobert Marko static const struct qmp_phy_init_tbl ipq8074_pcie_gen3_pcs_tbl[] = {
50160f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNTRL2, 0x83),
50260f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNT_VAL_L, 0x9),
50360f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNT_VAL_H_TOL, 0x42),
50460f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_MAN_CODE, 0x40),
50560f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_FLL_CNTRL1, 0x01),
50660f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_H, 0x0),
50760f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x1),
50860f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_ACTIONS, 0x0),
50960f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_H, 0x00),
51060f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
51160f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_H, 0x00),
51260f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
51360f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG1, 0x11),
51460f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG2, 0xb),
51560f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG4, 0x07),
51660f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_CONFIG2, 0x52),
51760f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_MODE2_CONFIG2, 0x50),
51860f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_MODE2_CONFIG4, 0x1a),
51960f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_MODE2_CONFIG5, 0x6),
52060f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_G12S1_TXDEEMPH_M3P5DB, 0x10),
52160f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
52260f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_DCC_CAL_CONFIG, 0x01),
52360f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xaa),
52460f23414SDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d),
525334fad18SRobert Marko };
526334fad18SRobert Marko 
52794a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qmp_pcie_serdes_tbl[] = {
52894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_BIAS_EN_CLKBUFLR_EN, 0x14),
52994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_SELECT, 0x30),
53094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_IVCO, 0x007),
53194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CMN_CONFIG, 0x06),
53294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP_EN, 0x01),
53394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_RESETSM_CNTRL, 0x20),
53494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_MAP, 0x00),
53594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE2_MODE0, 0x01),
53694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE1_MODE0, 0xc9),
53794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_TIMER1, 0xff),
53894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_VCO_TUNE_TIMER2, 0x3f),
53994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SVS_MODE_CLK_SEL, 0x01),
54094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORE_CLK_EN, 0x00),
54194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CORECLK_DIV_MODE0, 0x0a),
54294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_EP_DIV, 0x19),
54394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_ENABLE1, 0x90),
54494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_DEC_START_MODE0, 0x82),
54594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START3_MODE0, 0x02),
54694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START2_MODE0, 0xea),
54794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_DIV_FRAC_START1_MODE0, 0xab),
54894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP3_MODE0, 0x00),
54994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP2_MODE0, 0x0d),
55094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_LOCK_CMP1_MODE0, 0x04),
55194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_HSCLK_SEL, 0x00),
55294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CP_CTRL_MODE0, 0x06),
55394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_RCTRL_MODE0, 0x16),
55494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_PLL_CCTRL_MODE0, 0x36),
55594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CMN_MODE, 0x01),
55694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_CLK_SELECT, 0x33),
55794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYS_CLK_CTRL, 0x02),
55894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_BUF_ENABLE, 0x06),
55994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SYSCLK_EN_SEL, 0x04),
56094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN1_MODE0, 0x00),
56194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_INTEGLOOP_GAIN0_MODE0, 0x3f),
56294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_BG_TIMER, 0x09),
56394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_EN_CENTER, 0x01),
56494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER1, 0x40),
56594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_PER2, 0x01),
56694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER1, 0x02),
56794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_ADJ_PER2, 0x00),
56894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE1, 0x7e),
56994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_COM_SSC_STEP_SIZE2, 0x15),
57094a407ccSDmitry Baryshkov };
57194a407ccSDmitry Baryshkov 
57294a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qmp_pcie_tx_tbl[] = {
57394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_TX_RES_CODE_LANE_OFFSET_TX, 0x02),
57494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_TX_RCV_DETECT_LVL_2, 0x12),
57594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_TX_HIGHZ_DRVR_EN, 0x10),
57694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_TX_LANE_MODE_1, 0x06),
57794a407ccSDmitry Baryshkov };
57894a407ccSDmitry Baryshkov 
57994a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qmp_pcie_rx_tbl[] = {
58094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_CNTRL, 0x03),
58194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_ENABLES, 0x10),
58294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
58394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0e),
58494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL3, 0x04),
58594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL4, 0x1a),
58694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x4b),
58794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_GAIN, 0x04),
58894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_SO_GAIN_HALF, 0x04),
58994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x71),
59094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_MODE_00, 0x59),
59194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_MODE_01, 0x59),
59294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_OFFSET_ADAPTOR_CNTRL2, 0x80),
59394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_RX_INTERFACE_MODE, 0x40),
59494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_PI_CONTROLS, 0x71),
59594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V3_RX_UCDR_FASTLOCK_COUNT_LOW, 0x40),
59694a407ccSDmitry Baryshkov };
59794a407ccSDmitry Baryshkov 
59894a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qmp_pcie_pcs_tbl[] = {
59994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_ENDPOINT_REFCLK_DRIVE, 0x04),
60094a407ccSDmitry Baryshkov 
60194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNTRL2, 0x83),
60294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNT_VAL_L, 0x09),
60394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNT_VAL_H_TOL, 0xa2),
60494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_MAN_CODE, 0x40),
60594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_FLL_CNTRL1, 0x02),
60694a407ccSDmitry Baryshkov 
60794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_OSC_DTCT_ACTIONS, 0x00),
60894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_PWRUP_RESET_DLY_TIME_AUXCLK, 0x01),
60994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x00),
61094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_LSB, 0x20),
61194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK_MSB, 0x00),
61294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK, 0x01),
61394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_PLL_LOCK_CHK_DLY_TIME, 0x73),
61494a407ccSDmitry Baryshkov 
61594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_RX_SIGDET_LVL, 0xbb),
61694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_SIGDET_CNTRL, 0x03),
61794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_REFGEN_REQ_CONFIG1, 0x0d),
61894a407ccSDmitry Baryshkov 
61994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_POWER_STATE_CONFIG4, 0x00),
62094a407ccSDmitry Baryshkov };
62194a407ccSDmitry Baryshkov 
62294a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qmp_pcie_pcs_misc_tbl[] = {
62394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_OSC_DTCT_CONFIG2, 0x52),
62494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_OSC_DTCT_MODE2_CONFIG2, 0x10),
62594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_OSC_DTCT_MODE2_CONFIG4, 0x1a),
62694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_OSC_DTCT_MODE2_CONFIG5, 0x06),
62794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V3_PCS_MISC_PCIE_INT_AUX_CLK_CONFIG1, 0x00),
62894a407ccSDmitry Baryshkov };
62994a407ccSDmitry Baryshkov 
63094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qhp_pcie_serdes_tbl[] = {
63194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SYSCLK_EN_SEL, 0x27),
63294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_EN_CENTER, 0x01),
63394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_PER1, 0x31),
63494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_PER2, 0x01),
63594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_STEP_SIZE1, 0xde),
63694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_STEP_SIZE2, 0x07),
63794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_STEP_SIZE1_MODE1, 0x4c),
63894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SSC_STEP_SIZE2_MODE1, 0x06),
63994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_BIAS_EN_CKBUFLR_EN, 0x18),
64094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CLK_ENABLE1, 0xb0),
64194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP1_MODE0, 0x8c),
64294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP2_MODE0, 0x20),
64394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP1_MODE1, 0x14),
64494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP2_MODE1, 0x34),
64594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CP_CTRL_MODE0, 0x06),
64694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CP_CTRL_MODE1, 0x06),
64794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_PLL_RCTRL_MODE0, 0x16),
64894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_PLL_RCTRL_MODE1, 0x16),
64994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_PLL_CCTRL_MODE0, 0x36),
65094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_PLL_CCTRL_MODE1, 0x36),
65194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_RESTRIM_CTRL2, 0x05),
65294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_LOCK_CMP_EN, 0x42),
65394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DEC_START_MODE0, 0x82),
65494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DEC_START_MODE1, 0x68),
65594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START1_MODE0, 0x55),
65694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START2_MODE0, 0x55),
65794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START3_MODE0, 0x03),
65894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START1_MODE1, 0xab),
65994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START2_MODE1, 0xaa),
66094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_DIV_FRAC_START3_MODE1, 0x02),
66194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_INTEGLOOP_GAIN0_MODE0, 0x3f),
66294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_INTEGLOOP_GAIN0_MODE1, 0x3f),
66394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_VCO_TUNE_MAP, 0x10),
66494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CLK_SELECT, 0x04),
66594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_HSCLK_SEL1, 0x30),
66694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CORECLK_DIV, 0x04),
66794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CORE_CLK_EN, 0x73),
66894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CMN_CONFIG, 0x0c),
66994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_SVS_MODE_CLK_SEL, 0x15),
67094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CORECLK_DIV_MODE1, 0x04),
67194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_CMN_MODE, 0x01),
67294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_VREGCLK_DIV1, 0x22),
67394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_VREGCLK_DIV2, 0x00),
67494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_BGV_TRIM, 0x20),
67594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_COM_BG_CTRL, 0x07),
67694a407ccSDmitry Baryshkov };
67794a407ccSDmitry Baryshkov 
67894a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qhp_pcie_tx_tbl[] = {
67994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DRVR_CTRL0, 0x00),
68094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DRVR_TAP_EN, 0x0d),
68194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_TX_BAND_MODE, 0x01),
68294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_LANE_MODE, 0x1a),
68394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PARALLEL_RATE, 0x2f),
68494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CML_CTRL_MODE0, 0x09),
68594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CML_CTRL_MODE1, 0x09),
68694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CML_CTRL_MODE2, 0x1b),
68794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PREAMP_CTRL_MODE1, 0x01),
68894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PREAMP_CTRL_MODE2, 0x07),
68994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_MIXER_CTRL_MODE0, 0x31),
69094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_MIXER_CTRL_MODE1, 0x31),
69194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_MIXER_CTRL_MODE2, 0x03),
69294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CTLE_THRESH_DFE, 0x02),
69394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CGA_THRESH_DFE, 0x00),
69494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RXENGINE_EN0, 0x12),
69594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CTLE_TRAIN_TIME, 0x25),
69694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_CTLE_DFE_OVRLP_TIME, 0x00),
69794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DFE_REFRESH_TIME, 0x05),
69894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DFE_ENABLE_TIME, 0x01),
69994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_VGA_GAIN, 0x26),
70094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DFE_GAIN, 0x12),
70194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_EQ_GAIN, 0x04),
70294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_OFFSET_GAIN, 0x04),
70394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PRE_GAIN, 0x09),
70494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_EQ_INTVAL, 0x15),
70594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_EDAC_INITVAL, 0x28),
70694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RXEQ_INITB0, 0x7f),
70794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RXEQ_INITB1, 0x07),
70894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RCVRDONE_THRESH1, 0x04),
70994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RXEQ_CTRL, 0x70),
71094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_FO_GAIN_MODE0, 0x8b),
71194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_FO_GAIN_MODE1, 0x08),
71294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_FO_GAIN_MODE2, 0x0a),
71394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_SO_GAIN_MODE0, 0x03),
71494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_SO_GAIN_MODE1, 0x04),
71594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_SO_GAIN_MODE2, 0x04),
71694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_UCDR_SO_CONFIG, 0x0c),
71794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_BAND, 0x02),
71894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_RCVR_PATH1_MODE0, 0x5c),
71994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_RCVR_PATH1_MODE1, 0x3e),
72094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_RCVR_PATH1_MODE2, 0x3f),
72194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_SIGDET_ENABLES, 0x01),
72294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_SIGDET_CNTRL, 0xa0),
72394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_SIGDET_DEGLITCH_CNTRL, 0x08),
72494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DCC_GAIN, 0x01),
72594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_EN_SIGNAL, 0xc3),
72694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_PSM_RX_EN_CAL, 0x00),
72794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_MISC_CNTRL0, 0xbc),
72894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_TS0_TIMER, 0x7f),
72994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DLL_HIGHDATARATE, 0x15),
73094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DRVR_CTRL1, 0x0c),
73194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_DRVR_CTRL2, 0x0f),
73294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RX_RESETCODE_OFFSET, 0x04),
73394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_VGA_INITVAL, 0x20),
73494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_L0_RSM_START, 0x01),
73594a407ccSDmitry Baryshkov };
73694a407ccSDmitry Baryshkov 
73794a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qhp_pcie_rx_tbl[] = {
73894a407ccSDmitry Baryshkov };
73994a407ccSDmitry Baryshkov 
74094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdm845_qhp_pcie_pcs_tbl[] = {
74194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_POWER_STATE_CONFIG, 0x3f),
74294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_PCS_TX_RX_CONFIG, 0x50),
74394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_TXMGN_MAIN_V0_M3P5DB, 0x19),
74494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_TXMGN_POST_V0_M3P5DB, 0x07),
74594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_TXMGN_MAIN_V0_M6DB, 0x17),
74694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_TXMGN_POST_V0_M6DB, 0x09),
74794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(PCIE_GEN3_QHP_PHY_POWER_STATE_CONFIG5, 0x9f),
74894a407ccSDmitry Baryshkov };
74994a407ccSDmitry Baryshkov 
75094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_serdes_tbl[] = {
75194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_EN_SEL, 0x08),
75294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_SELECT, 0x34),
75394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CORECLK_DIV_MODE1, 0x08),
75494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_IVCO, 0x0f),
75594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP_EN, 0x42),
75694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE0, 0x24),
75794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE2_MODE1, 0x03),
75894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE1, 0xb4),
75994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE_MAP, 0x02),
76094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_HSCLK_SEL, 0x11),
76194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE0, 0x82),
76294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE0, 0x03),
76394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE0, 0x55),
76494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE0, 0x55),
76594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE0, 0x1a),
76694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE0, 0x0a),
76794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE1, 0x68),
76894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE1, 0x02),
76994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE1, 0xaa),
77094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE1, 0xab),
77194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE1, 0x34),
77294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE1, 0x14),
77394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_HSCLK_SEL, 0x01),
77494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE0, 0x06),
77594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE0, 0x16),
77694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE0, 0x36),
77794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE1, 0x06),
77894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE1, 0x16),
77994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE1, 0x36),
78094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1e),
78194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0xca),
78294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x18),
78394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0xa2),
78494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_BUF_ENABLE, 0x07),
78594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_EN_CENTER, 0x01),
78694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER1, 0x31),
78794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER2, 0x01),
78894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE0, 0xde),
78994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE0, 0x07),
79094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE1, 0x4c),
79194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE1, 0x06),
79294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_ENABLE1, 0x90),
79394a407ccSDmitry Baryshkov };
79494a407ccSDmitry Baryshkov 
79594a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_tx_tbl[] = {
79694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12),
79794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0x5),
79894a407ccSDmitry Baryshkov };
79994a407ccSDmitry Baryshkov 
80094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_rx_tbl[] = {
80194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x03),
80294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_ENABLES, 0x1c),
80394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x14),
80494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL1, 0x07),
80594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0x6e),
80694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x6e),
80794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x4a),
80894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04),
80994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f),
81094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x70),
81194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x17),
81294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL1, 0x54),
81394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL2, 0x37),
81494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_LOW, 0xd4),
81594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH, 0x54),
81694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH2, 0xdb),
81794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH3, 0x39),
81894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH4, 0x31),
81994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0x24),
82094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0xe4),
82194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0xec),
82294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x39),
82394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0x36),
82494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0x7f),
82594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH, 0xff),
82694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0xff),
82794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0xdb),
82894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x75),
82994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00),
83094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0),
83194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_AUX_DATA_TCOARSE_TFINE, 0xa0),
83294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RCLK_AUXDATA_SEL, 0xc0),
83394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_DCC_CTRL1, 0x0c),
83494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_GM_CAL, 0x05),
83594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FO_GAIN, 0x0c),
83694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x03),
83794a407ccSDmitry Baryshkov };
83894a407ccSDmitry Baryshkov 
83994a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_pcs_tbl[] = {
84094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
84194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0xaa),
84294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_RATE_SLEW_CNTRL1, 0x0b),
84394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d),
84494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG5, 0x01),
84594a407ccSDmitry Baryshkov };
84694a407ccSDmitry Baryshkov 
84794a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sc8180x_qmp_pcie_pcs_misc_tbl[] = {
84894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
84994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
85094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
85194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_INT_AUX_CLK_CONFIG1, 0x00),
85294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_PRE, 0x00),
85394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_POST, 0x58),
85494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
85594a407ccSDmitry Baryshkov };
85694a407ccSDmitry Baryshkov 
85794a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_pcie_serdes_tbl[] = {
85894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_EN_SEL, 0x08),
85994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_SELECT, 0x34),
86094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CORECLK_DIV_MODE1, 0x08),
86194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_IVCO, 0x0f),
86294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP_EN, 0x42),
86394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE0, 0x24),
86494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE2_MODE1, 0x03),
86594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE1_MODE1, 0xb4),
86694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE_MAP, 0x02),
86794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_HSCLK_SEL, 0x11),
86894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE0, 0x82),
86994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE0, 0x03),
87094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE0, 0x55),
87194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE0, 0x55),
87294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE0, 0x1a),
87394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE0, 0x0a),
87494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE1, 0x68),
87594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE1, 0x02),
87694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START2_MODE1, 0xaa),
87794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START1_MODE1, 0xab),
87894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE1, 0x34),
87994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE1, 0x14),
88094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_HSCLK_SEL, 0x01),
88194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE0, 0x06),
88294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE0, 0x16),
88394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE0, 0x36),
88494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE1, 0x06),
88594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE1, 0x16),
88694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE1, 0x36),
88794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1e),
88894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0xca),
88994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x18),
89094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0xa2),
89194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_EN_CENTER, 0x01),
89294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER1, 0x31),
89394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_PER2, 0x01),
89494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE0, 0xde),
89594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE0, 0x07),
89694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE1_MODE1, 0x4c),
89794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SSC_STEP_SIZE2_MODE1, 0x06),
89894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CLK_ENABLE1, 0x90),
89994a407ccSDmitry Baryshkov };
90094a407ccSDmitry Baryshkov 
90194a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x1_pcie_serdes_tbl[] = {
90294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_BUF_ENABLE, 0x07),
90394a407ccSDmitry Baryshkov };
90494a407ccSDmitry Baryshkov 
90594a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_pcie_tx_tbl[] = {
90694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_TX_RCV_DETECT_LVL_2, 0x12),
90794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_TX_LANE_MODE_1, 0x35),
90894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_TX_RES_CODE_LANE_OFFSET_TX, 0x11),
90994a407ccSDmitry Baryshkov };
91094a407ccSDmitry Baryshkov 
91194a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_pcie_rx_tbl[] = {
91294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_FO_GAIN, 0x0c),
91394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_GAIN, 0x03),
91494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_GM_CAL, 0x1b),
91594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH, 0x00),
91694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW, 0xc0),
91794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_AUX_DATA_TCOARSE_TFINE, 0x30),
91894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL1, 0x04),
91994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_VGA_CAL_CNTRL2, 0x07),
92094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE, 0x7f),
92194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_UCDR_PI_CONTROLS, 0x70),
92294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0e),
92394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3, 0x4a),
92494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4, 0x0f),
92594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_CNTRL, 0x03),
92694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_ENABLES, 0x1c),
92794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL, 0x1e),
92894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x17),
92994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_LOW, 0xd4),
93094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH, 0x54),
93194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH2, 0xdb),
93294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH3, 0x3b),
93394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_10_HIGH4, 0x31),
93494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_LOW, 0x24),
93594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH2, 0xff),
93694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH3, 0x7f),
93794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_DCC_CTRL1, 0x0c),
93894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH, 0xe4),
93994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH2, 0xec),
94094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH3, 0x3b),
94194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_01_HIGH4, 0x36),
94294a407ccSDmitry Baryshkov };
94394a407ccSDmitry Baryshkov 
94494a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x1_pcie_rx_tbl[] = {
94594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RCLK_AUXDATA_SEL, 0x00),
94694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL1, 0x00),
94794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_EN_TIMER, 0x04),
94894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0x3f),
94994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x14),
95094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_CTLE_POST_CAL_OFFSET, 0x30),
95194a407ccSDmitry Baryshkov };
95294a407ccSDmitry Baryshkov 
95394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_pcie_pcs_tbl[] = {
95494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
95594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_RX_SIGDET_LVL, 0x77),
95694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_RATE_SLEW_CNTRL1, 0x0b),
95794a407ccSDmitry Baryshkov };
95894a407ccSDmitry Baryshkov 
95994a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x1_pcie_pcs_tbl[] = {
96094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x0d),
96194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG5, 0x12),
96294a407ccSDmitry Baryshkov };
96394a407ccSDmitry Baryshkov 
96494a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_pcie_pcs_misc_tbl[] = {
96594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
96694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P1_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
96794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_L1P2_WAKEUP_DLY_TIME_AUXCLK_L, 0x01),
96894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P6_P7_PRE, 0x33),
96994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_PRE, 0x00),
97094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_PRESET_P10_POST, 0x58),
97194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
97294a407ccSDmitry Baryshkov };
97394a407ccSDmitry Baryshkov 
97494a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x1_pcie_pcs_misc_tbl[] = {
97594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_INT_AUX_CLK_CONFIG1, 0x00),
97694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_EQ_CONFIG2, 0x0f),
97794a407ccSDmitry Baryshkov };
97894a407ccSDmitry Baryshkov 
97994a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x2_pcie_tx_tbl[] = {
98094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_TX_PI_QEC_CTRL, 0x20),
98194a407ccSDmitry Baryshkov };
98294a407ccSDmitry Baryshkov 
98394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x2_pcie_rx_tbl[] = {
98494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL1, 0x04),
98594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_LOW, 0xbf),
98694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_RX_MODE_00_HIGH4, 0x15),
98794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
98894a407ccSDmitry Baryshkov };
98994a407ccSDmitry Baryshkov 
99094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x2_pcie_pcs_tbl[] = {
99194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_REFGEN_REQ_CONFIG1, 0x05),
99294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_EQ_CONFIG2, 0x0f),
99394a407ccSDmitry Baryshkov };
99494a407ccSDmitry Baryshkov 
99594a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8250_qmp_gen3x2_pcie_pcs_misc_tbl[] = {
99694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG2, 0x0d),
99794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_PCS_PCIE_POWER_STATE_CONFIG4, 0x07),
99894a407ccSDmitry Baryshkov };
99994a407ccSDmitry Baryshkov 
100094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdx55_qmp_pcie_serdes_tbl[] = {
100194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BG_TIMER, 0x02),
100294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIAS_EN_CLKBUFLR_EN, 0x18),
100394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYS_CLK_CTRL, 0x07),
100494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_IVCO, 0x0f),
100594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE0, 0x0a),
100694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CP_CTRL_MODE1, 0x0a),
100794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE0, 0x19),
100894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_RCTRL_MODE1, 0x19),
100994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE0, 0x03),
101094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_PLL_CCTRL_MODE1, 0x03),
101194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_SYSCLK_EN_SEL, 0x00),
101294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP_EN, 0x46),
101394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP_CFG, 0x04),
101494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE0, 0x7f),
101594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE0, 0x02),
101694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP1_MODE1, 0xff),
101794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_LOCK_CMP2_MODE1, 0x04),
101894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE0, 0x4b),
101994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DEC_START_MODE1, 0x50),
102094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_DIV_FRAC_START3_MODE0, 0x00),
102194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_INTEGLOOP_GAIN0_MODE0, 0xfb),
102294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_INTEGLOOP_GAIN1_MODE0, 0x01),
102394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_INTEGLOOP_GAIN0_MODE1, 0xfb),
102494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_INTEGLOOP_GAIN1_MODE1, 0x01),
102594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_TUNE_MAP, 0x02),
102694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_HSCLK_SEL, 0x12),
102794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_HSCLK_HS_SWITCH_SEL, 0x00),
102894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CORECLK_DIV_MODE0, 0x05),
102994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CORECLK_DIV_MODE1, 0x04),
103094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CMN_CONFIG, 0x04),
103194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CMN_MISC1, 0x88),
10321195c1daSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CMN_MISC2, 0x03),
103394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_CMN_MODE, 0x17),
103494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_VCO_DC_LEVEL_CTRL, 0x0b),
103594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0x56),
103694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1d),
103794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0x4b),
103894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x1f),
103994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_COM_BIN_VCOCAL_HSCLK_SEL, 0x22),
104094a407ccSDmitry Baryshkov };
104194a407ccSDmitry Baryshkov 
104294a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdx55_qmp_pcie_tx_tbl[] = {
104394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_LANE_MODE_1, 0x05),
104494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_LANE_MODE_2, 0xf6),
104594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_LANE_MODE_3, 0x13),
104694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_VMODE_CTRL1, 0x00),
104794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_TX_PI_QEC_CTRL, 0x00),
104894a407ccSDmitry Baryshkov };
104994a407ccSDmitry Baryshkov 
105094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdx55_qmp_pcie_rx_tbl[] = {
105194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_FO_GAIN_RATE2, 0x0c),
105294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_UCDR_PI_CONTROLS, 0x16),
105394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_AUX_DATA_TCOARSE_TFINE, 0x7f),
105494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_DFE_3, 0x55),
105594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_DFE_DAC_ENABLE1, 0x0c),
105694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_DFE_DAC_ENABLE2, 0x00),
105794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_VGA_CAL_CNTRL2, 0x08),
105894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x27),
105994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE_0_1_B1, 0x1a),
106094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE_0_1_B2, 0x5a),
106194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE_0_1_B3, 0x09),
106294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE_0_1_B4, 0x37),
106394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B0, 0xbd),
106494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B1, 0xf9),
106594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B2, 0xbf),
106694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B3, 0xce),
106794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE2_B4, 0x62),
106894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B0, 0xbf),
106994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B1, 0x7d),
107094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B2, 0xbf),
107194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B3, 0xcf),
107294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_RX_MODE_RATE3_B4, 0xd6),
107394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_PHPRE_CTRL, 0xa0),
107494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
107594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V4_20_RX_MARG_COARSE_CTRL2, 0x12),
107694a407ccSDmitry Baryshkov };
107794a407ccSDmitry Baryshkov 
107894a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdx55_qmp_pcie_pcs_tbl[] = {
107994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_RX_SIGDET_LVL, 0x77),
108094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_EQ_CONFIG2, 0x01),
108194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_EQ_CONFIG4, 0x16),
108294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_EQ_CONFIG5, 0x02),
108394a407ccSDmitry Baryshkov };
108494a407ccSDmitry Baryshkov 
108594a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sdx55_qmp_pcie_pcs_misc_tbl[] = {
108694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_EQ_CONFIG1, 0x17),
108794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_G3_RXEQEVAL_TIME, 0x13),
108894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_G4_RXEQEVAL_TIME, 0x13),
108994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_G4_EQ_CONFIG2, 0x01),
109094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_PCIE_G4_EQ_CONFIG5, 0x02),
109194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_LANE1_INSIG_SW_CTRL2, 0x00),
109294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V4_20_PCS_LANE1_INSIG_MX_CTRL2, 0x00),
109394a407ccSDmitry Baryshkov };
109494a407ccSDmitry Baryshkov 
109594a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_serdes_tbl[] = {
109694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_EN_SEL, 0x08),
109794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_SELECT, 0x34),
109894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE1, 0x08),
109994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_IVCO, 0x0f),
110094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_EN, 0x42),
110194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE1_MODE0, 0x24),
110294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE2_MODE1, 0x03),
110394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE1_MODE1, 0xb4),
110494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE_MAP, 0x02),
110594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_HSCLK_SEL, 0x11),
110694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE0, 0x82),
110794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE0, 0x03),
110894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE0, 0x55),
110994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE0, 0x55),
111094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE0, 0x1a),
111194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE0, 0x0a),
111294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE1, 0x68),
111394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE1, 0x02),
111494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE1, 0xaa),
111594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE1, 0xab),
111694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE1, 0x34),
111794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE1, 0x14),
111894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_SEL, 0x01),
111994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE0, 0x06),
112094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE0, 0x16),
112194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE0, 0x36),
112294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE1, 0x06),
112394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE1, 0x16),
112494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE1, 0x36),
112594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE2_MODE0, 0x1e),
112694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE1_MODE0, 0xca),
112794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE2_MODE1, 0x18),
112894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIN_VCOCAL_CMP_CODE1_MODE1, 0xa2),
112994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_BUF_ENABLE, 0x07),
113094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_EN_CENTER, 0x01),
113194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER1, 0x31),
113294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER2, 0x01),
113394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE0, 0xde),
113494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE0, 0x07),
113594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE1, 0x4c),
113694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE1, 0x06),
113794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_ENABLE1, 0x90),
113894a407ccSDmitry Baryshkov };
113994a407ccSDmitry Baryshkov 
114094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_tx_tbl[] = {
114194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_TX_PI_QEC_CTRL, 0x20),
114294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_1, 0x75),
114394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_TX_LANE_MODE_4, 0x3f),
114494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_TX, 0x16),
114594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_TX_RES_CODE_LANE_OFFSET_RX, 0x04),
114694a407ccSDmitry Baryshkov };
114794a407ccSDmitry Baryshkov 
114894a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_rx_tbl[] = {
114994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_LOW, 0x7f),
115094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH, 0xff),
115194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH2, 0xbf),
115294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH3, 0x3f),
115394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_00_HIGH4, 0xd8),
115494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_LOW, 0xdc),
115594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH, 0xdc),
115694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH2, 0x5c),
115794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH3, 0x34),
115894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_01_HIGH4, 0xa6),
115994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_10_HIGH3, 0x34),
116094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_MODE_10_HIGH4, 0x38),
116194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_VGA_CAL_CNTRL2, 0x07),
116294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_GM_CAL, 0x00),
116394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_THRESH1, 0x08),
116494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SB2_THRESH2, 0x08),
116594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_PI_CONTROLS, 0xf0),
116694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
116794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_TX_ADAPT_POST_THRESH, 0xf0),
116894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_RX_EQU_ADAPTOR_CNTRL4, 0x07),
116994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_FO_GAIN, 0x09),
117094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_RX_UCDR_SO_GAIN, 0x05),
117194a407ccSDmitry Baryshkov };
117294a407ccSDmitry Baryshkov 
117394a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_pcs_tbl[] = {
117494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_PCS_RX_SIGDET_LVL, 0x77),
117594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_PCS_RATE_SLEW_CNTRL1, 0x0b),
117694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_PCS_REFGEN_REQ_CONFIG1, 0x05),
117794a407ccSDmitry Baryshkov };
117894a407ccSDmitry Baryshkov 
117994a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen3x1_pcie_pcs_misc_tbl[] = {
118094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
118194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_INT_AUX_CLK_CONFIG1, 0x00),
118294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_EQ_CONFIG2, 0x0f),
118394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
118494a407ccSDmitry Baryshkov };
118594a407ccSDmitry Baryshkov 
118694a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_serdes_tbl[] = {
118794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER1, 0x31),
118894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_PER2, 0x01),
118994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE0, 0xde),
119094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE0, 0x07),
119194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE1_MODE1, 0x97),
119294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SSC_STEP_SIZE2_MODE1, 0x0c),
119394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_BIAS_EN_CLKBUFLR_EN, 0x14),
119494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_ENABLE1, 0x90),
119594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_IVCO, 0x0f),
119694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE0, 0x06),
119794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CP_CTRL_MODE1, 0x06),
119894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE0, 0x16),
119994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_RCTRL_MODE1, 0x16),
120094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE0, 0x36),
120194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_PLL_CCTRL_MODE1, 0x36),
120294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_SYSCLK_EN_SEL, 0x08),
120394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_EN, 0x46),
120494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP_CFG, 0x04),
120594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE0, 0x0a),
120694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE0, 0x1a),
120794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP1_MODE1, 0x14),
120894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_LOCK_CMP2_MODE1, 0x34),
120994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE0, 0x82),
121094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DEC_START_MODE1, 0xd0),
121194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE0, 0x55),
121294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE0, 0x55),
121394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE0, 0x03),
121494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START1_MODE1, 0x55),
121594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START2_MODE1, 0x55),
121694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_DIV_FRAC_START3_MODE1, 0x05),
121794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_TUNE_MAP, 0x02),
121894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CLK_SELECT, 0x34),
121994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_SEL, 0x12),
122094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_HSCLK_HS_SWITCH_SEL, 0x00),
122194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE0, 0x0a),
122294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORECLK_DIV_MODE1, 0x04),
122394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MISC1, 0x88),
122494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CORE_CLK_EN, 0x20),
122594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_CONFIG, 0x06),
122694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_CMN_MODE, 0x14),
122794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_COM_VCO_DC_LEVEL_CTRL, 0x0f),
122894a407ccSDmitry Baryshkov };
122994a407ccSDmitry Baryshkov 
123094a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_tx_tbl[] = {
123194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_LANE_MODE_1, 0x05),
123294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_LANE_MODE_2, 0xf6),
123394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_TX, 0x1a),
123494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_TX_RES_CODE_LANE_OFFSET_RX, 0x0c),
123594a407ccSDmitry Baryshkov };
123694a407ccSDmitry Baryshkov 
123794a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_rx_tbl[] = {
123894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_PI_CONTROLS, 0x16),
123994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_CTLE_POST_CAL_OFFSET, 0x38),
124094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B1, 0xcc),
124194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B2, 0x12),
124294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B3, 0xcc),
124394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B5, 0x4a),
124494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE_0_1_B6, 0x29),
124594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B0, 0xc5),
124694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B1, 0xad),
124794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B2, 0xb6),
124894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B3, 0xc0),
124994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B4, 0x1f),
125094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B5, 0xfb),
125194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE2_B6, 0x0f),
125294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B0, 0xc7),
125394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B1, 0xef),
125494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B2, 0xbf),
125594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B3, 0xa0),
125694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B4, 0x81),
125794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B5, 0xde),
125894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MODE_RATE3_B6, 0x7f),
125994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_PHPRE_CTRL, 0x20),
126094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_AUX_DATA_THRESH_BIN_RATE_0_1, 0x3f),
126194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_AUX_DATA_THRESH_BIN_RATE_2_3, 0x37),
126294a407ccSDmitry Baryshkov 
126394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_3, 0x05),
126494a407ccSDmitry Baryshkov 
126594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH1_RATE3, 0x1f),
126694a407ccSDmitry Baryshkov 
126794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH2_RATE3, 0x1f),
126894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH3_RATE3, 0x1f),
126994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH4_RATE3, 0x1f),
127094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH5_RATE3, 0x1f),
127194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH6_RATE3, 0x1f),
127294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH1_RATE210, 0x1f),
127394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH2_RATE210, 0x1f),
127494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_MARG_COARSE_THRESH3_RATE210, 0x1f),
127594a407ccSDmitry Baryshkov 
127694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE2, 0x0c),
127794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_UCDR_FO_GAIN_RATE3, 0x0a),
127894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_VGA_CAL_MAN_VAL, 0x0a),
127994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_EQU_ADAPTOR_CNTRL4, 0x0b),
128094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_RX_IDAC_SAOFFSET, 0x10),
128194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_DFE_DAC_ENABLE1, 0x00),
128294a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_GM_CAL, 0x0f),
128394a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_POST_THRESH1, 0x00),
128494a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QSERDES_V5_20_RX_TX_ADAPT_POST_THRESH2, 0x1f),
128594a407ccSDmitry Baryshkov };
128694a407ccSDmitry Baryshkov 
128794a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_pcs_tbl[] = {
128894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_PCS_EQ_CONFIG2, 0x16),
128994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_PCS_EQ_CONFIG3, 0x22),
129094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_PCS_G3S2_PRE_GAIN, 0x2e),
129194a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_PCS_RX_SIGDET_LVL, 0x99),
129294a407ccSDmitry Baryshkov };
129394a407ccSDmitry Baryshkov 
129494a407ccSDmitry Baryshkov static const struct qmp_phy_init_tbl sm8450_qmp_gen4x2_pcie_pcs_misc_tbl[] = {
129594a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_ENDPOINT_REFCLK_DRIVE, 0xc1),
129694a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_OSC_DTCT_ACTIONS, 0x00),
129794a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_G4_EQ_CONFIG5, 0x02),
129894a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_EQ_CONFIG1, 0x16),
129994a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_RX_MARGINING_CONFIG3, 0x28),
130094a407ccSDmitry Baryshkov 	QMP_PHY_INIT_CFG(QPHY_V5_20_PCS_PCIE_G4_PRE_GAIN, 0x2e),
130194a407ccSDmitry Baryshkov };
130294a407ccSDmitry Baryshkov 
130394a407ccSDmitry Baryshkov /* struct qmp_phy_cfg - per-PHY initialization config */
130494a407ccSDmitry Baryshkov struct qmp_phy_cfg {
1305f02543faSJohan Hovold 	int lanes;
130694a407ccSDmitry Baryshkov 
130794a407ccSDmitry Baryshkov 	/* Init sequence for PHY blocks - serdes, tx, rx, pcs */
130894a407ccSDmitry Baryshkov 	const struct qmp_phy_init_tbl *serdes_tbl;
130994a407ccSDmitry Baryshkov 	int serdes_tbl_num;
131094a407ccSDmitry Baryshkov 	const struct qmp_phy_init_tbl *serdes_tbl_sec;
131194a407ccSDmitry Baryshkov 	int serdes_tbl_num_sec;
131294a407ccSDmitry Baryshkov 	const struct qmp_phy_init_tbl *tx_tbl;
131394a407ccSDmitry Baryshkov 	int tx_tbl_num;
131494a407ccSDmitry Baryshkov 	const struct qmp_phy_init_tbl *tx_tbl_sec;
131594a407ccSDmitry Baryshkov 	int tx_tbl_num_sec;
131694a407ccSDmitry Baryshkov 	const struct qmp_phy_init_tbl *rx_tbl;
131794a407ccSDmitry Baryshkov 	int rx_tbl_num;
131894a407ccSDmitry Baryshkov 	const struct qmp_phy_init_tbl *rx_tbl_sec;
131994a407ccSDmitry Baryshkov 	int rx_tbl_num_sec;
132094a407ccSDmitry Baryshkov 	const struct qmp_phy_init_tbl *pcs_tbl;
132194a407ccSDmitry Baryshkov 	int pcs_tbl_num;
132294a407ccSDmitry Baryshkov 	const struct qmp_phy_init_tbl *pcs_tbl_sec;
132394a407ccSDmitry Baryshkov 	int pcs_tbl_num_sec;
132494a407ccSDmitry Baryshkov 	const struct qmp_phy_init_tbl *pcs_misc_tbl;
132594a407ccSDmitry Baryshkov 	int pcs_misc_tbl_num;
132694a407ccSDmitry Baryshkov 	const struct qmp_phy_init_tbl *pcs_misc_tbl_sec;
132794a407ccSDmitry Baryshkov 	int pcs_misc_tbl_num_sec;
132894a407ccSDmitry Baryshkov 
132994a407ccSDmitry Baryshkov 	/* clock ids to be requested */
133094a407ccSDmitry Baryshkov 	const char * const *clk_list;
133194a407ccSDmitry Baryshkov 	int num_clks;
133294a407ccSDmitry Baryshkov 	/* resets to be requested */
133394a407ccSDmitry Baryshkov 	const char * const *reset_list;
133494a407ccSDmitry Baryshkov 	int num_resets;
133594a407ccSDmitry Baryshkov 	/* regulators to be requested */
133694a407ccSDmitry Baryshkov 	const char * const *vreg_list;
133794a407ccSDmitry Baryshkov 	int num_vregs;
133894a407ccSDmitry Baryshkov 
133994a407ccSDmitry Baryshkov 	/* array of registers with different offsets */
134094a407ccSDmitry Baryshkov 	const unsigned int *regs;
134194a407ccSDmitry Baryshkov 
134294a407ccSDmitry Baryshkov 	unsigned int start_ctrl;
134394a407ccSDmitry Baryshkov 	unsigned int pwrdn_ctrl;
134494a407ccSDmitry Baryshkov 	/* bit offset of PHYSTATUS in QPHY_PCS_STATUS register */
134594a407ccSDmitry Baryshkov 	unsigned int phy_status;
134694a407ccSDmitry Baryshkov 
134794a407ccSDmitry Baryshkov 	/* true, if PHY needs delay after POWER_DOWN */
134894a407ccSDmitry Baryshkov 	bool has_pwrdn_delay;
134994a407ccSDmitry Baryshkov 	/* power_down delay in usec */
135094a407ccSDmitry Baryshkov 	int pwrdn_delay_min;
135194a407ccSDmitry Baryshkov 	int pwrdn_delay_max;
135294a407ccSDmitry Baryshkov 
13532ec9bc8dSRobert Marko 	/* QMP PHY pipe clock interface rate */
13542ec9bc8dSRobert Marko 	unsigned long pipe_clock_rate;
135594a407ccSDmitry Baryshkov };
135694a407ccSDmitry Baryshkov 
135794a407ccSDmitry Baryshkov /**
135894a407ccSDmitry Baryshkov  * struct qmp_phy - per-lane phy descriptor
135994a407ccSDmitry Baryshkov  *
136094a407ccSDmitry Baryshkov  * @phy: generic phy
136194a407ccSDmitry Baryshkov  * @cfg: phy specific configuration
136294a407ccSDmitry Baryshkov  * @serdes: iomapped memory space for phy's serdes (i.e. PLL)
136394a407ccSDmitry Baryshkov  * @tx: iomapped memory space for lane's tx
136494a407ccSDmitry Baryshkov  * @rx: iomapped memory space for lane's rx
136594a407ccSDmitry Baryshkov  * @pcs: iomapped memory space for lane's pcs
136694a407ccSDmitry Baryshkov  * @tx2: iomapped memory space for second lane's tx (in dual lane PHYs)
136794a407ccSDmitry Baryshkov  * @rx2: iomapped memory space for second lane's rx (in dual lane PHYs)
136894a407ccSDmitry Baryshkov  * @pcs_misc: iomapped memory space for lane's pcs_misc
136994a407ccSDmitry Baryshkov  * @pipe_clk: pipe clock
137094a407ccSDmitry Baryshkov  * @qmp: QMP phy to which this lane belongs
137194a407ccSDmitry Baryshkov  */
137294a407ccSDmitry Baryshkov struct qmp_phy {
137394a407ccSDmitry Baryshkov 	struct phy *phy;
137494a407ccSDmitry Baryshkov 	const struct qmp_phy_cfg *cfg;
137594a407ccSDmitry Baryshkov 	void __iomem *serdes;
137694a407ccSDmitry Baryshkov 	void __iomem *tx;
137794a407ccSDmitry Baryshkov 	void __iomem *rx;
137894a407ccSDmitry Baryshkov 	void __iomem *pcs;
137994a407ccSDmitry Baryshkov 	void __iomem *tx2;
138094a407ccSDmitry Baryshkov 	void __iomem *rx2;
138194a407ccSDmitry Baryshkov 	void __iomem *pcs_misc;
138294a407ccSDmitry Baryshkov 	struct clk *pipe_clk;
138394a407ccSDmitry Baryshkov 	struct qcom_qmp *qmp;
138494a407ccSDmitry Baryshkov };
138594a407ccSDmitry Baryshkov 
138694a407ccSDmitry Baryshkov /**
138794a407ccSDmitry Baryshkov  * struct qcom_qmp - structure holding QMP phy block attributes
138894a407ccSDmitry Baryshkov  *
138994a407ccSDmitry Baryshkov  * @dev: device
139094a407ccSDmitry Baryshkov  *
139194a407ccSDmitry Baryshkov  * @clks: array of clocks required by phy
139294a407ccSDmitry Baryshkov  * @resets: array of resets required by phy
139394a407ccSDmitry Baryshkov  * @vregs: regulator supplies bulk data
139494a407ccSDmitry Baryshkov  *
139594a407ccSDmitry Baryshkov  * @phys: array of per-lane phy descriptors
139694a407ccSDmitry Baryshkov  */
139794a407ccSDmitry Baryshkov struct qcom_qmp {
139894a407ccSDmitry Baryshkov 	struct device *dev;
139994a407ccSDmitry Baryshkov 
140094a407ccSDmitry Baryshkov 	struct clk_bulk_data *clks;
1401189ac6b8SDmitry Baryshkov 	struct reset_control_bulk_data *resets;
140294a407ccSDmitry Baryshkov 	struct regulator_bulk_data *vregs;
140394a407ccSDmitry Baryshkov 
140494a407ccSDmitry Baryshkov 	struct qmp_phy **phys;
140594a407ccSDmitry Baryshkov };
140694a407ccSDmitry Baryshkov 
140794a407ccSDmitry Baryshkov static inline void qphy_setbits(void __iomem *base, u32 offset, u32 val)
140894a407ccSDmitry Baryshkov {
140994a407ccSDmitry Baryshkov 	u32 reg;
141094a407ccSDmitry Baryshkov 
141194a407ccSDmitry Baryshkov 	reg = readl(base + offset);
141294a407ccSDmitry Baryshkov 	reg |= val;
141394a407ccSDmitry Baryshkov 	writel(reg, base + offset);
141494a407ccSDmitry Baryshkov 
141594a407ccSDmitry Baryshkov 	/* ensure that above write is through */
141694a407ccSDmitry Baryshkov 	readl(base + offset);
141794a407ccSDmitry Baryshkov }
141894a407ccSDmitry Baryshkov 
141994a407ccSDmitry Baryshkov static inline void qphy_clrbits(void __iomem *base, u32 offset, u32 val)
142094a407ccSDmitry Baryshkov {
142194a407ccSDmitry Baryshkov 	u32 reg;
142294a407ccSDmitry Baryshkov 
142394a407ccSDmitry Baryshkov 	reg = readl(base + offset);
142494a407ccSDmitry Baryshkov 	reg &= ~val;
142594a407ccSDmitry Baryshkov 	writel(reg, base + offset);
142694a407ccSDmitry Baryshkov 
142794a407ccSDmitry Baryshkov 	/* ensure that above write is through */
142894a407ccSDmitry Baryshkov 	readl(base + offset);
142994a407ccSDmitry Baryshkov }
143094a407ccSDmitry Baryshkov 
143194a407ccSDmitry Baryshkov /* list of clocks required by phy */
143294a407ccSDmitry Baryshkov static const char * const msm8996_phy_clk_l[] = {
143394a407ccSDmitry Baryshkov 	"aux", "cfg_ahb", "ref",
143494a407ccSDmitry Baryshkov };
143594a407ccSDmitry Baryshkov 
143694a407ccSDmitry Baryshkov 
143794a407ccSDmitry Baryshkov static const char * const sdm845_pciephy_clk_l[] = {
143894a407ccSDmitry Baryshkov 	"aux", "cfg_ahb", "ref", "refgen",
143994a407ccSDmitry Baryshkov };
144094a407ccSDmitry Baryshkov 
144194a407ccSDmitry Baryshkov /* list of regulators */
144294a407ccSDmitry Baryshkov static const char * const qmp_phy_vreg_l[] = {
144394a407ccSDmitry Baryshkov 	"vdda-phy", "vdda-pll",
144494a407ccSDmitry Baryshkov };
144594a407ccSDmitry Baryshkov 
144694a407ccSDmitry Baryshkov static const char * const ipq8074_pciephy_clk_l[] = {
144794a407ccSDmitry Baryshkov 	"aux", "cfg_ahb",
144894a407ccSDmitry Baryshkov };
1449b35a5311SDmitry Baryshkov 
145094a407ccSDmitry Baryshkov /* list of resets */
145194a407ccSDmitry Baryshkov static const char * const ipq8074_pciephy_reset_l[] = {
145294a407ccSDmitry Baryshkov 	"phy", "common",
145394a407ccSDmitry Baryshkov };
145494a407ccSDmitry Baryshkov 
1455b35a5311SDmitry Baryshkov static const char * const sdm845_pciephy_reset_l[] = {
1456b35a5311SDmitry Baryshkov 	"phy",
1457b35a5311SDmitry Baryshkov };
1458b35a5311SDmitry Baryshkov 
145994a407ccSDmitry Baryshkov static const struct qmp_phy_cfg ipq8074_pciephy_cfg = {
1460f02543faSJohan Hovold 	.lanes			= 1,
146194a407ccSDmitry Baryshkov 
146294a407ccSDmitry Baryshkov 	.serdes_tbl		= ipq8074_pcie_serdes_tbl,
146394a407ccSDmitry Baryshkov 	.serdes_tbl_num		= ARRAY_SIZE(ipq8074_pcie_serdes_tbl),
146494a407ccSDmitry Baryshkov 	.tx_tbl			= ipq8074_pcie_tx_tbl,
146594a407ccSDmitry Baryshkov 	.tx_tbl_num		= ARRAY_SIZE(ipq8074_pcie_tx_tbl),
146694a407ccSDmitry Baryshkov 	.rx_tbl			= ipq8074_pcie_rx_tbl,
146794a407ccSDmitry Baryshkov 	.rx_tbl_num		= ARRAY_SIZE(ipq8074_pcie_rx_tbl),
146894a407ccSDmitry Baryshkov 	.pcs_tbl		= ipq8074_pcie_pcs_tbl,
146994a407ccSDmitry Baryshkov 	.pcs_tbl_num		= ARRAY_SIZE(ipq8074_pcie_pcs_tbl),
147094a407ccSDmitry Baryshkov 	.clk_list		= ipq8074_pciephy_clk_l,
147194a407ccSDmitry Baryshkov 	.num_clks		= ARRAY_SIZE(ipq8074_pciephy_clk_l),
147294a407ccSDmitry Baryshkov 	.reset_list		= ipq8074_pciephy_reset_l,
147394a407ccSDmitry Baryshkov 	.num_resets		= ARRAY_SIZE(ipq8074_pciephy_reset_l),
147494a407ccSDmitry Baryshkov 	.vreg_list		= NULL,
147594a407ccSDmitry Baryshkov 	.num_vregs		= 0,
147694a407ccSDmitry Baryshkov 	.regs			= pciephy_regs_layout,
147794a407ccSDmitry Baryshkov 
147894a407ccSDmitry Baryshkov 	.start_ctrl		= SERDES_START | PCS_START,
147994a407ccSDmitry Baryshkov 	.pwrdn_ctrl		= SW_PWRDN | REFCLK_DRV_DSBL,
148094a407ccSDmitry Baryshkov 	.phy_status		= PHYSTATUS,
148194a407ccSDmitry Baryshkov 
148294a407ccSDmitry Baryshkov 	.has_pwrdn_delay	= true,
148394a407ccSDmitry Baryshkov 	.pwrdn_delay_min	= 995,		/* us */
148494a407ccSDmitry Baryshkov 	.pwrdn_delay_max	= 1005,		/* us */
148594a407ccSDmitry Baryshkov };
148694a407ccSDmitry Baryshkov 
1487334fad18SRobert Marko static const struct qmp_phy_cfg ipq8074_pciephy_gen3_cfg = {
1488f02543faSJohan Hovold 	.lanes			= 1,
1489334fad18SRobert Marko 
1490334fad18SRobert Marko 	.serdes_tbl		= ipq8074_pcie_gen3_serdes_tbl,
1491334fad18SRobert Marko 	.serdes_tbl_num		= ARRAY_SIZE(ipq8074_pcie_gen3_serdes_tbl),
1492334fad18SRobert Marko 	.tx_tbl			= ipq8074_pcie_gen3_tx_tbl,
1493334fad18SRobert Marko 	.tx_tbl_num		= ARRAY_SIZE(ipq8074_pcie_gen3_tx_tbl),
1494334fad18SRobert Marko 	.rx_tbl			= ipq8074_pcie_gen3_rx_tbl,
1495334fad18SRobert Marko 	.rx_tbl_num		= ARRAY_SIZE(ipq8074_pcie_gen3_rx_tbl),
1496334fad18SRobert Marko 	.pcs_tbl		= ipq8074_pcie_gen3_pcs_tbl,
1497334fad18SRobert Marko 	.pcs_tbl_num		= ARRAY_SIZE(ipq8074_pcie_gen3_pcs_tbl),
1498334fad18SRobert Marko 	.clk_list		= ipq8074_pciephy_clk_l,
1499334fad18SRobert Marko 	.num_clks		= ARRAY_SIZE(ipq8074_pciephy_clk_l),
1500334fad18SRobert Marko 	.reset_list		= ipq8074_pciephy_reset_l,
1501334fad18SRobert Marko 	.num_resets		= ARRAY_SIZE(ipq8074_pciephy_reset_l),
1502334fad18SRobert Marko 	.vreg_list		= NULL,
1503334fad18SRobert Marko 	.num_vregs		= 0,
1504334fad18SRobert Marko 	.regs			= ipq_pciephy_gen3_regs_layout,
1505334fad18SRobert Marko 
1506334fad18SRobert Marko 	.start_ctrl		= SERDES_START | PCS_START,
1507334fad18SRobert Marko 	.pwrdn_ctrl		= SW_PWRDN | REFCLK_DRV_DSBL,
1508334fad18SRobert Marko 
1509334fad18SRobert Marko 	.has_pwrdn_delay	= true,
1510334fad18SRobert Marko 	.pwrdn_delay_min	= 995,		/* us */
1511334fad18SRobert Marko 	.pwrdn_delay_max	= 1005,		/* us */
1512334fad18SRobert Marko 
1513334fad18SRobert Marko 	.pipe_clock_rate	= 250000000,
1514334fad18SRobert Marko };
1515334fad18SRobert Marko 
151694a407ccSDmitry Baryshkov static const struct qmp_phy_cfg ipq6018_pciephy_cfg = {
1517f02543faSJohan Hovold 	.lanes			= 1,
151894a407ccSDmitry Baryshkov 
151994a407ccSDmitry Baryshkov 	.serdes_tbl		= ipq6018_pcie_serdes_tbl,
152094a407ccSDmitry Baryshkov 	.serdes_tbl_num		= ARRAY_SIZE(ipq6018_pcie_serdes_tbl),
152194a407ccSDmitry Baryshkov 	.tx_tbl			= ipq6018_pcie_tx_tbl,
152294a407ccSDmitry Baryshkov 	.tx_tbl_num		= ARRAY_SIZE(ipq6018_pcie_tx_tbl),
152394a407ccSDmitry Baryshkov 	.rx_tbl			= ipq6018_pcie_rx_tbl,
152494a407ccSDmitry Baryshkov 	.rx_tbl_num		= ARRAY_SIZE(ipq6018_pcie_rx_tbl),
152594a407ccSDmitry Baryshkov 	.pcs_tbl		= ipq6018_pcie_pcs_tbl,
152694a407ccSDmitry Baryshkov 	.pcs_tbl_num		= ARRAY_SIZE(ipq6018_pcie_pcs_tbl),
1527af664324SDmitry Baryshkov 	.pcs_misc_tbl		= ipq6018_pcie_pcs_misc_tbl,
1528af664324SDmitry Baryshkov 	.pcs_misc_tbl_num	= ARRAY_SIZE(ipq6018_pcie_pcs_misc_tbl),
152994a407ccSDmitry Baryshkov 	.clk_list		= ipq8074_pciephy_clk_l,
153094a407ccSDmitry Baryshkov 	.num_clks		= ARRAY_SIZE(ipq8074_pciephy_clk_l),
153194a407ccSDmitry Baryshkov 	.reset_list		= ipq8074_pciephy_reset_l,
153294a407ccSDmitry Baryshkov 	.num_resets		= ARRAY_SIZE(ipq8074_pciephy_reset_l),
153394a407ccSDmitry Baryshkov 	.vreg_list		= NULL,
153494a407ccSDmitry Baryshkov 	.num_vregs		= 0,
153594a407ccSDmitry Baryshkov 	.regs			= ipq_pciephy_gen3_regs_layout,
153694a407ccSDmitry Baryshkov 
153794a407ccSDmitry Baryshkov 	.start_ctrl		= SERDES_START | PCS_START,
153894a407ccSDmitry Baryshkov 	.pwrdn_ctrl		= SW_PWRDN | REFCLK_DRV_DSBL,
153994a407ccSDmitry Baryshkov 
154094a407ccSDmitry Baryshkov 	.has_pwrdn_delay	= true,
154194a407ccSDmitry Baryshkov 	.pwrdn_delay_min	= 995,		/* us */
154294a407ccSDmitry Baryshkov 	.pwrdn_delay_max	= 1005,		/* us */
154394a407ccSDmitry Baryshkov };
154494a407ccSDmitry Baryshkov 
154594a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sdm845_qmp_pciephy_cfg = {
1546f02543faSJohan Hovold 	.lanes			= 1,
154794a407ccSDmitry Baryshkov 
154894a407ccSDmitry Baryshkov 	.serdes_tbl		= sdm845_qmp_pcie_serdes_tbl,
154994a407ccSDmitry Baryshkov 	.serdes_tbl_num		= ARRAY_SIZE(sdm845_qmp_pcie_serdes_tbl),
155094a407ccSDmitry Baryshkov 	.tx_tbl			= sdm845_qmp_pcie_tx_tbl,
155194a407ccSDmitry Baryshkov 	.tx_tbl_num		= ARRAY_SIZE(sdm845_qmp_pcie_tx_tbl),
155294a407ccSDmitry Baryshkov 	.rx_tbl			= sdm845_qmp_pcie_rx_tbl,
155394a407ccSDmitry Baryshkov 	.rx_tbl_num		= ARRAY_SIZE(sdm845_qmp_pcie_rx_tbl),
155494a407ccSDmitry Baryshkov 	.pcs_tbl		= sdm845_qmp_pcie_pcs_tbl,
155594a407ccSDmitry Baryshkov 	.pcs_tbl_num		= ARRAY_SIZE(sdm845_qmp_pcie_pcs_tbl),
155694a407ccSDmitry Baryshkov 	.pcs_misc_tbl		= sdm845_qmp_pcie_pcs_misc_tbl,
155794a407ccSDmitry Baryshkov 	.pcs_misc_tbl_num	= ARRAY_SIZE(sdm845_qmp_pcie_pcs_misc_tbl),
155894a407ccSDmitry Baryshkov 	.clk_list		= sdm845_pciephy_clk_l,
155994a407ccSDmitry Baryshkov 	.num_clks		= ARRAY_SIZE(sdm845_pciephy_clk_l),
156094a407ccSDmitry Baryshkov 	.reset_list		= sdm845_pciephy_reset_l,
156194a407ccSDmitry Baryshkov 	.num_resets		= ARRAY_SIZE(sdm845_pciephy_reset_l),
156294a407ccSDmitry Baryshkov 	.vreg_list		= qmp_phy_vreg_l,
156394a407ccSDmitry Baryshkov 	.num_vregs		= ARRAY_SIZE(qmp_phy_vreg_l),
156494a407ccSDmitry Baryshkov 	.regs			= sdm845_qmp_pciephy_regs_layout,
156594a407ccSDmitry Baryshkov 
156694a407ccSDmitry Baryshkov 	.start_ctrl		= PCS_START | SERDES_START,
156794a407ccSDmitry Baryshkov 	.pwrdn_ctrl		= SW_PWRDN | REFCLK_DRV_DSBL,
156894a407ccSDmitry Baryshkov 	.phy_status		= PHYSTATUS,
156994a407ccSDmitry Baryshkov 
157094a407ccSDmitry Baryshkov 	.has_pwrdn_delay	= true,
157194a407ccSDmitry Baryshkov 	.pwrdn_delay_min	= 995,		/* us */
157294a407ccSDmitry Baryshkov 	.pwrdn_delay_max	= 1005,		/* us */
157394a407ccSDmitry Baryshkov };
157494a407ccSDmitry Baryshkov 
157594a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sdm845_qhp_pciephy_cfg = {
1576f02543faSJohan Hovold 	.lanes			= 1,
157794a407ccSDmitry Baryshkov 
157894a407ccSDmitry Baryshkov 	.serdes_tbl		= sdm845_qhp_pcie_serdes_tbl,
157994a407ccSDmitry Baryshkov 	.serdes_tbl_num		= ARRAY_SIZE(sdm845_qhp_pcie_serdes_tbl),
158094a407ccSDmitry Baryshkov 	.tx_tbl			= sdm845_qhp_pcie_tx_tbl,
158194a407ccSDmitry Baryshkov 	.tx_tbl_num		= ARRAY_SIZE(sdm845_qhp_pcie_tx_tbl),
158294a407ccSDmitry Baryshkov 	.rx_tbl			= sdm845_qhp_pcie_rx_tbl,
158394a407ccSDmitry Baryshkov 	.rx_tbl_num		= ARRAY_SIZE(sdm845_qhp_pcie_rx_tbl),
158494a407ccSDmitry Baryshkov 	.pcs_tbl		= sdm845_qhp_pcie_pcs_tbl,
158594a407ccSDmitry Baryshkov 	.pcs_tbl_num		= ARRAY_SIZE(sdm845_qhp_pcie_pcs_tbl),
158694a407ccSDmitry Baryshkov 	.clk_list		= sdm845_pciephy_clk_l,
158794a407ccSDmitry Baryshkov 	.num_clks		= ARRAY_SIZE(sdm845_pciephy_clk_l),
158894a407ccSDmitry Baryshkov 	.reset_list		= sdm845_pciephy_reset_l,
158994a407ccSDmitry Baryshkov 	.num_resets		= ARRAY_SIZE(sdm845_pciephy_reset_l),
159094a407ccSDmitry Baryshkov 	.vreg_list		= qmp_phy_vreg_l,
159194a407ccSDmitry Baryshkov 	.num_vregs		= ARRAY_SIZE(qmp_phy_vreg_l),
159294a407ccSDmitry Baryshkov 	.regs			= sdm845_qhp_pciephy_regs_layout,
159394a407ccSDmitry Baryshkov 
159494a407ccSDmitry Baryshkov 	.start_ctrl		= PCS_START | SERDES_START,
159594a407ccSDmitry Baryshkov 	.pwrdn_ctrl		= SW_PWRDN | REFCLK_DRV_DSBL,
159694a407ccSDmitry Baryshkov 	.phy_status		= PHYSTATUS,
159794a407ccSDmitry Baryshkov 
159894a407ccSDmitry Baryshkov 	.has_pwrdn_delay	= true,
159994a407ccSDmitry Baryshkov 	.pwrdn_delay_min	= 995,		/* us */
160094a407ccSDmitry Baryshkov 	.pwrdn_delay_max	= 1005,		/* us */
160194a407ccSDmitry Baryshkov };
160294a407ccSDmitry Baryshkov 
160394a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sm8250_qmp_gen3x1_pciephy_cfg = {
1604f02543faSJohan Hovold 	.lanes			= 1,
160594a407ccSDmitry Baryshkov 
160694a407ccSDmitry Baryshkov 	.serdes_tbl		= sm8250_qmp_pcie_serdes_tbl,
160794a407ccSDmitry Baryshkov 	.serdes_tbl_num		= ARRAY_SIZE(sm8250_qmp_pcie_serdes_tbl),
160894a407ccSDmitry Baryshkov 	.serdes_tbl_sec		= sm8250_qmp_gen3x1_pcie_serdes_tbl,
160994a407ccSDmitry Baryshkov 	.serdes_tbl_num_sec	= ARRAY_SIZE(sm8250_qmp_gen3x1_pcie_serdes_tbl),
161094a407ccSDmitry Baryshkov 	.tx_tbl			= sm8250_qmp_pcie_tx_tbl,
161194a407ccSDmitry Baryshkov 	.tx_tbl_num		= ARRAY_SIZE(sm8250_qmp_pcie_tx_tbl),
161294a407ccSDmitry Baryshkov 	.rx_tbl			= sm8250_qmp_pcie_rx_tbl,
161394a407ccSDmitry Baryshkov 	.rx_tbl_num		= ARRAY_SIZE(sm8250_qmp_pcie_rx_tbl),
161494a407ccSDmitry Baryshkov 	.rx_tbl_sec		= sm8250_qmp_gen3x1_pcie_rx_tbl,
161594a407ccSDmitry Baryshkov 	.rx_tbl_num_sec		= ARRAY_SIZE(sm8250_qmp_gen3x1_pcie_rx_tbl),
161694a407ccSDmitry Baryshkov 	.pcs_tbl		= sm8250_qmp_pcie_pcs_tbl,
161794a407ccSDmitry Baryshkov 	.pcs_tbl_num		= ARRAY_SIZE(sm8250_qmp_pcie_pcs_tbl),
161894a407ccSDmitry Baryshkov 	.pcs_tbl_sec		= sm8250_qmp_gen3x1_pcie_pcs_tbl,
161994a407ccSDmitry Baryshkov 	.pcs_tbl_num_sec		= ARRAY_SIZE(sm8250_qmp_gen3x1_pcie_pcs_tbl),
162094a407ccSDmitry Baryshkov 	.pcs_misc_tbl		= sm8250_qmp_pcie_pcs_misc_tbl,
162194a407ccSDmitry Baryshkov 	.pcs_misc_tbl_num	= ARRAY_SIZE(sm8250_qmp_pcie_pcs_misc_tbl),
162294a407ccSDmitry Baryshkov 	.pcs_misc_tbl_sec		= sm8250_qmp_gen3x1_pcie_pcs_misc_tbl,
162394a407ccSDmitry Baryshkov 	.pcs_misc_tbl_num_sec	= ARRAY_SIZE(sm8250_qmp_gen3x1_pcie_pcs_misc_tbl),
162494a407ccSDmitry Baryshkov 	.clk_list		= sdm845_pciephy_clk_l,
162594a407ccSDmitry Baryshkov 	.num_clks		= ARRAY_SIZE(sdm845_pciephy_clk_l),
162694a407ccSDmitry Baryshkov 	.reset_list		= sdm845_pciephy_reset_l,
162794a407ccSDmitry Baryshkov 	.num_resets		= ARRAY_SIZE(sdm845_pciephy_reset_l),
162894a407ccSDmitry Baryshkov 	.vreg_list		= qmp_phy_vreg_l,
162994a407ccSDmitry Baryshkov 	.num_vregs		= ARRAY_SIZE(qmp_phy_vreg_l),
163094a407ccSDmitry Baryshkov 	.regs			= sm8250_pcie_regs_layout,
163194a407ccSDmitry Baryshkov 
163294a407ccSDmitry Baryshkov 	.start_ctrl		= PCS_START | SERDES_START,
163394a407ccSDmitry Baryshkov 	.pwrdn_ctrl		= SW_PWRDN | REFCLK_DRV_DSBL,
163494a407ccSDmitry Baryshkov 	.phy_status		= PHYSTATUS,
163594a407ccSDmitry Baryshkov 
163694a407ccSDmitry Baryshkov 	.has_pwrdn_delay	= true,
163794a407ccSDmitry Baryshkov 	.pwrdn_delay_min	= 995,		/* us */
163894a407ccSDmitry Baryshkov 	.pwrdn_delay_max	= 1005,		/* us */
163994a407ccSDmitry Baryshkov };
164094a407ccSDmitry Baryshkov 
164194a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sm8250_qmp_gen3x2_pciephy_cfg = {
1642f02543faSJohan Hovold 	.lanes			= 2,
164394a407ccSDmitry Baryshkov 
164494a407ccSDmitry Baryshkov 	.serdes_tbl		= sm8250_qmp_pcie_serdes_tbl,
164594a407ccSDmitry Baryshkov 	.serdes_tbl_num		= ARRAY_SIZE(sm8250_qmp_pcie_serdes_tbl),
164694a407ccSDmitry Baryshkov 	.tx_tbl			= sm8250_qmp_pcie_tx_tbl,
164794a407ccSDmitry Baryshkov 	.tx_tbl_num		= ARRAY_SIZE(sm8250_qmp_pcie_tx_tbl),
164894a407ccSDmitry Baryshkov 	.tx_tbl_sec		= sm8250_qmp_gen3x2_pcie_tx_tbl,
164994a407ccSDmitry Baryshkov 	.tx_tbl_num_sec		= ARRAY_SIZE(sm8250_qmp_gen3x2_pcie_tx_tbl),
165094a407ccSDmitry Baryshkov 	.rx_tbl			= sm8250_qmp_pcie_rx_tbl,
165194a407ccSDmitry Baryshkov 	.rx_tbl_num		= ARRAY_SIZE(sm8250_qmp_pcie_rx_tbl),
165294a407ccSDmitry Baryshkov 	.rx_tbl_sec		= sm8250_qmp_gen3x2_pcie_rx_tbl,
165394a407ccSDmitry Baryshkov 	.rx_tbl_num_sec		= ARRAY_SIZE(sm8250_qmp_gen3x2_pcie_rx_tbl),
165494a407ccSDmitry Baryshkov 	.pcs_tbl		= sm8250_qmp_pcie_pcs_tbl,
165594a407ccSDmitry Baryshkov 	.pcs_tbl_num		= ARRAY_SIZE(sm8250_qmp_pcie_pcs_tbl),
165694a407ccSDmitry Baryshkov 	.pcs_tbl_sec		= sm8250_qmp_gen3x2_pcie_pcs_tbl,
165794a407ccSDmitry Baryshkov 	.pcs_tbl_num_sec		= ARRAY_SIZE(sm8250_qmp_gen3x2_pcie_pcs_tbl),
165894a407ccSDmitry Baryshkov 	.pcs_misc_tbl		= sm8250_qmp_pcie_pcs_misc_tbl,
165994a407ccSDmitry Baryshkov 	.pcs_misc_tbl_num	= ARRAY_SIZE(sm8250_qmp_pcie_pcs_misc_tbl),
166094a407ccSDmitry Baryshkov 	.pcs_misc_tbl_sec		= sm8250_qmp_gen3x2_pcie_pcs_misc_tbl,
166194a407ccSDmitry Baryshkov 	.pcs_misc_tbl_num_sec	= ARRAY_SIZE(sm8250_qmp_gen3x2_pcie_pcs_misc_tbl),
166294a407ccSDmitry Baryshkov 	.clk_list		= sdm845_pciephy_clk_l,
166394a407ccSDmitry Baryshkov 	.num_clks		= ARRAY_SIZE(sdm845_pciephy_clk_l),
166494a407ccSDmitry Baryshkov 	.reset_list		= sdm845_pciephy_reset_l,
166594a407ccSDmitry Baryshkov 	.num_resets		= ARRAY_SIZE(sdm845_pciephy_reset_l),
166694a407ccSDmitry Baryshkov 	.vreg_list		= qmp_phy_vreg_l,
166794a407ccSDmitry Baryshkov 	.num_vregs		= ARRAY_SIZE(qmp_phy_vreg_l),
166894a407ccSDmitry Baryshkov 	.regs			= sm8250_pcie_regs_layout,
166994a407ccSDmitry Baryshkov 
167094a407ccSDmitry Baryshkov 	.start_ctrl		= PCS_START | SERDES_START,
167194a407ccSDmitry Baryshkov 	.pwrdn_ctrl		= SW_PWRDN | REFCLK_DRV_DSBL,
167294a407ccSDmitry Baryshkov 	.phy_status		= PHYSTATUS,
167394a407ccSDmitry Baryshkov 
167494a407ccSDmitry Baryshkov 	.has_pwrdn_delay	= true,
167594a407ccSDmitry Baryshkov 	.pwrdn_delay_min	= 995,		/* us */
167694a407ccSDmitry Baryshkov 	.pwrdn_delay_max	= 1005,		/* us */
167794a407ccSDmitry Baryshkov };
167894a407ccSDmitry Baryshkov 
167994a407ccSDmitry Baryshkov static const struct qmp_phy_cfg msm8998_pciephy_cfg = {
1680f02543faSJohan Hovold 	.lanes			= 1,
168194a407ccSDmitry Baryshkov 
168294a407ccSDmitry Baryshkov 	.serdes_tbl		= msm8998_pcie_serdes_tbl,
168394a407ccSDmitry Baryshkov 	.serdes_tbl_num		= ARRAY_SIZE(msm8998_pcie_serdes_tbl),
168494a407ccSDmitry Baryshkov 	.tx_tbl			= msm8998_pcie_tx_tbl,
168594a407ccSDmitry Baryshkov 	.tx_tbl_num		= ARRAY_SIZE(msm8998_pcie_tx_tbl),
168694a407ccSDmitry Baryshkov 	.rx_tbl			= msm8998_pcie_rx_tbl,
168794a407ccSDmitry Baryshkov 	.rx_tbl_num		= ARRAY_SIZE(msm8998_pcie_rx_tbl),
168894a407ccSDmitry Baryshkov 	.pcs_tbl		= msm8998_pcie_pcs_tbl,
168994a407ccSDmitry Baryshkov 	.pcs_tbl_num		= ARRAY_SIZE(msm8998_pcie_pcs_tbl),
169094a407ccSDmitry Baryshkov 	.clk_list		= msm8996_phy_clk_l,
169194a407ccSDmitry Baryshkov 	.num_clks		= ARRAY_SIZE(msm8996_phy_clk_l),
169294a407ccSDmitry Baryshkov 	.reset_list		= ipq8074_pciephy_reset_l,
169394a407ccSDmitry Baryshkov 	.num_resets		= ARRAY_SIZE(ipq8074_pciephy_reset_l),
169494a407ccSDmitry Baryshkov 	.vreg_list		= qmp_phy_vreg_l,
169594a407ccSDmitry Baryshkov 	.num_vregs		= ARRAY_SIZE(qmp_phy_vreg_l),
169694a407ccSDmitry Baryshkov 	.regs			= pciephy_regs_layout,
169794a407ccSDmitry Baryshkov 
169894a407ccSDmitry Baryshkov 	.start_ctrl             = SERDES_START | PCS_START,
169994a407ccSDmitry Baryshkov 	.pwrdn_ctrl		= SW_PWRDN | REFCLK_DRV_DSBL,
170094a407ccSDmitry Baryshkov 	.phy_status		= PHYSTATUS,
170194a407ccSDmitry Baryshkov };
170294a407ccSDmitry Baryshkov 
170394a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sc8180x_pciephy_cfg = {
1704f02543faSJohan Hovold 	.lanes			= 1,
170594a407ccSDmitry Baryshkov 
170694a407ccSDmitry Baryshkov 	.serdes_tbl		= sc8180x_qmp_pcie_serdes_tbl,
170794a407ccSDmitry Baryshkov 	.serdes_tbl_num		= ARRAY_SIZE(sc8180x_qmp_pcie_serdes_tbl),
170894a407ccSDmitry Baryshkov 	.tx_tbl			= sc8180x_qmp_pcie_tx_tbl,
170994a407ccSDmitry Baryshkov 	.tx_tbl_num		= ARRAY_SIZE(sc8180x_qmp_pcie_tx_tbl),
171094a407ccSDmitry Baryshkov 	.rx_tbl			= sc8180x_qmp_pcie_rx_tbl,
171194a407ccSDmitry Baryshkov 	.rx_tbl_num		= ARRAY_SIZE(sc8180x_qmp_pcie_rx_tbl),
171294a407ccSDmitry Baryshkov 	.pcs_tbl		= sc8180x_qmp_pcie_pcs_tbl,
171394a407ccSDmitry Baryshkov 	.pcs_tbl_num		= ARRAY_SIZE(sc8180x_qmp_pcie_pcs_tbl),
171494a407ccSDmitry Baryshkov 	.pcs_misc_tbl		= sc8180x_qmp_pcie_pcs_misc_tbl,
171594a407ccSDmitry Baryshkov 	.pcs_misc_tbl_num	= ARRAY_SIZE(sc8180x_qmp_pcie_pcs_misc_tbl),
171694a407ccSDmitry Baryshkov 	.clk_list		= sdm845_pciephy_clk_l,
171794a407ccSDmitry Baryshkov 	.num_clks		= ARRAY_SIZE(sdm845_pciephy_clk_l),
171894a407ccSDmitry Baryshkov 	.reset_list		= sdm845_pciephy_reset_l,
171994a407ccSDmitry Baryshkov 	.num_resets		= ARRAY_SIZE(sdm845_pciephy_reset_l),
172094a407ccSDmitry Baryshkov 	.vreg_list		= qmp_phy_vreg_l,
172194a407ccSDmitry Baryshkov 	.num_vregs		= ARRAY_SIZE(qmp_phy_vreg_l),
172294a407ccSDmitry Baryshkov 	.regs			= sm8250_pcie_regs_layout,
172394a407ccSDmitry Baryshkov 
172494a407ccSDmitry Baryshkov 	.start_ctrl		= PCS_START | SERDES_START,
172594a407ccSDmitry Baryshkov 	.pwrdn_ctrl		= SW_PWRDN | REFCLK_DRV_DSBL,
172694a407ccSDmitry Baryshkov 
172794a407ccSDmitry Baryshkov 	.has_pwrdn_delay	= true,
172894a407ccSDmitry Baryshkov 	.pwrdn_delay_min	= 995,		/* us */
172994a407ccSDmitry Baryshkov 	.pwrdn_delay_max	= 1005,		/* us */
173094a407ccSDmitry Baryshkov };
173194a407ccSDmitry Baryshkov 
173294a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sdx55_qmp_pciephy_cfg = {
1733f02543faSJohan Hovold 	.lanes			= 2,
173494a407ccSDmitry Baryshkov 
173594a407ccSDmitry Baryshkov 	.serdes_tbl		= sdx55_qmp_pcie_serdes_tbl,
173694a407ccSDmitry Baryshkov 	.serdes_tbl_num		= ARRAY_SIZE(sdx55_qmp_pcie_serdes_tbl),
173794a407ccSDmitry Baryshkov 	.tx_tbl			= sdx55_qmp_pcie_tx_tbl,
173894a407ccSDmitry Baryshkov 	.tx_tbl_num		= ARRAY_SIZE(sdx55_qmp_pcie_tx_tbl),
173994a407ccSDmitry Baryshkov 	.rx_tbl			= sdx55_qmp_pcie_rx_tbl,
174094a407ccSDmitry Baryshkov 	.rx_tbl_num		= ARRAY_SIZE(sdx55_qmp_pcie_rx_tbl),
174194a407ccSDmitry Baryshkov 	.pcs_tbl		= sdx55_qmp_pcie_pcs_tbl,
174294a407ccSDmitry Baryshkov 	.pcs_tbl_num		= ARRAY_SIZE(sdx55_qmp_pcie_pcs_tbl),
174394a407ccSDmitry Baryshkov 	.pcs_misc_tbl		= sdx55_qmp_pcie_pcs_misc_tbl,
174494a407ccSDmitry Baryshkov 	.pcs_misc_tbl_num	= ARRAY_SIZE(sdx55_qmp_pcie_pcs_misc_tbl),
174594a407ccSDmitry Baryshkov 	.clk_list		= sdm845_pciephy_clk_l,
174694a407ccSDmitry Baryshkov 	.num_clks		= ARRAY_SIZE(sdm845_pciephy_clk_l),
174794a407ccSDmitry Baryshkov 	.reset_list		= sdm845_pciephy_reset_l,
174894a407ccSDmitry Baryshkov 	.num_resets		= ARRAY_SIZE(sdm845_pciephy_reset_l),
174994a407ccSDmitry Baryshkov 	.vreg_list		= qmp_phy_vreg_l,
175094a407ccSDmitry Baryshkov 	.num_vregs		= ARRAY_SIZE(qmp_phy_vreg_l),
175194a407ccSDmitry Baryshkov 	.regs			= sm8250_pcie_regs_layout,
175294a407ccSDmitry Baryshkov 
175394a407ccSDmitry Baryshkov 	.start_ctrl		= PCS_START | SERDES_START,
175494a407ccSDmitry Baryshkov 	.pwrdn_ctrl		= SW_PWRDN,
175594a407ccSDmitry Baryshkov 	.phy_status		= PHYSTATUS_4_20,
175694a407ccSDmitry Baryshkov 
175794a407ccSDmitry Baryshkov 	.has_pwrdn_delay	= true,
175894a407ccSDmitry Baryshkov 	.pwrdn_delay_min	= 995,		/* us */
175994a407ccSDmitry Baryshkov 	.pwrdn_delay_max	= 1005,		/* us */
176094a407ccSDmitry Baryshkov };
176194a407ccSDmitry Baryshkov 
176294a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sm8450_qmp_gen3x1_pciephy_cfg = {
1763f02543faSJohan Hovold 	.lanes			= 1,
176494a407ccSDmitry Baryshkov 
176594a407ccSDmitry Baryshkov 	.serdes_tbl		= sm8450_qmp_gen3x1_pcie_serdes_tbl,
176694a407ccSDmitry Baryshkov 	.serdes_tbl_num		= ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_serdes_tbl),
176794a407ccSDmitry Baryshkov 	.tx_tbl			= sm8450_qmp_gen3x1_pcie_tx_tbl,
176894a407ccSDmitry Baryshkov 	.tx_tbl_num		= ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_tx_tbl),
176994a407ccSDmitry Baryshkov 	.rx_tbl			= sm8450_qmp_gen3x1_pcie_rx_tbl,
177094a407ccSDmitry Baryshkov 	.rx_tbl_num		= ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_rx_tbl),
177194a407ccSDmitry Baryshkov 	.pcs_tbl		= sm8450_qmp_gen3x1_pcie_pcs_tbl,
177294a407ccSDmitry Baryshkov 	.pcs_tbl_num		= ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_pcs_tbl),
177394a407ccSDmitry Baryshkov 	.pcs_misc_tbl		= sm8450_qmp_gen3x1_pcie_pcs_misc_tbl,
177494a407ccSDmitry Baryshkov 	.pcs_misc_tbl_num	= ARRAY_SIZE(sm8450_qmp_gen3x1_pcie_pcs_misc_tbl),
177594a407ccSDmitry Baryshkov 	.clk_list		= sdm845_pciephy_clk_l,
177694a407ccSDmitry Baryshkov 	.num_clks		= ARRAY_SIZE(sdm845_pciephy_clk_l),
177794a407ccSDmitry Baryshkov 	.reset_list		= sdm845_pciephy_reset_l,
177894a407ccSDmitry Baryshkov 	.num_resets		= ARRAY_SIZE(sdm845_pciephy_reset_l),
177994a407ccSDmitry Baryshkov 	.vreg_list		= qmp_phy_vreg_l,
178094a407ccSDmitry Baryshkov 	.num_vregs		= ARRAY_SIZE(qmp_phy_vreg_l),
178194a407ccSDmitry Baryshkov 	.regs			= sm8250_pcie_regs_layout,
178294a407ccSDmitry Baryshkov 
178394a407ccSDmitry Baryshkov 	.start_ctrl             = SERDES_START | PCS_START,
178494a407ccSDmitry Baryshkov 	.pwrdn_ctrl		= SW_PWRDN | REFCLK_DRV_DSBL,
178594a407ccSDmitry Baryshkov 	.phy_status		= PHYSTATUS,
178694a407ccSDmitry Baryshkov 
178794a407ccSDmitry Baryshkov 	.has_pwrdn_delay	= true,
178894a407ccSDmitry Baryshkov 	.pwrdn_delay_min	= 995,		/* us */
178994a407ccSDmitry Baryshkov 	.pwrdn_delay_max	= 1005,		/* us */
179094a407ccSDmitry Baryshkov };
179194a407ccSDmitry Baryshkov 
179294a407ccSDmitry Baryshkov static const struct qmp_phy_cfg sm8450_qmp_gen4x2_pciephy_cfg = {
1793f02543faSJohan Hovold 	.lanes			= 2,
179494a407ccSDmitry Baryshkov 
179594a407ccSDmitry Baryshkov 	.serdes_tbl		= sm8450_qmp_gen4x2_pcie_serdes_tbl,
179694a407ccSDmitry Baryshkov 	.serdes_tbl_num		= ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_serdes_tbl),
179794a407ccSDmitry Baryshkov 	.tx_tbl			= sm8450_qmp_gen4x2_pcie_tx_tbl,
179894a407ccSDmitry Baryshkov 	.tx_tbl_num		= ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_tx_tbl),
179994a407ccSDmitry Baryshkov 	.rx_tbl			= sm8450_qmp_gen4x2_pcie_rx_tbl,
180094a407ccSDmitry Baryshkov 	.rx_tbl_num		= ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_rx_tbl),
180194a407ccSDmitry Baryshkov 	.pcs_tbl		= sm8450_qmp_gen4x2_pcie_pcs_tbl,
180294a407ccSDmitry Baryshkov 	.pcs_tbl_num		= ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_pcs_tbl),
180394a407ccSDmitry Baryshkov 	.pcs_misc_tbl		= sm8450_qmp_gen4x2_pcie_pcs_misc_tbl,
180494a407ccSDmitry Baryshkov 	.pcs_misc_tbl_num	= ARRAY_SIZE(sm8450_qmp_gen4x2_pcie_pcs_misc_tbl),
180594a407ccSDmitry Baryshkov 	.clk_list		= sdm845_pciephy_clk_l,
180694a407ccSDmitry Baryshkov 	.num_clks		= ARRAY_SIZE(sdm845_pciephy_clk_l),
180794a407ccSDmitry Baryshkov 	.reset_list		= sdm845_pciephy_reset_l,
180894a407ccSDmitry Baryshkov 	.num_resets		= ARRAY_SIZE(sdm845_pciephy_reset_l),
180994a407ccSDmitry Baryshkov 	.vreg_list		= qmp_phy_vreg_l,
181094a407ccSDmitry Baryshkov 	.num_vregs		= ARRAY_SIZE(qmp_phy_vreg_l),
181194a407ccSDmitry Baryshkov 	.regs			= sm8250_pcie_regs_layout,
181294a407ccSDmitry Baryshkov 
181394a407ccSDmitry Baryshkov 	.start_ctrl             = SERDES_START | PCS_START,
181494a407ccSDmitry Baryshkov 	.pwrdn_ctrl		= SW_PWRDN | REFCLK_DRV_DSBL,
181594a407ccSDmitry Baryshkov 	.phy_status		= PHYSTATUS_4_20,
181694a407ccSDmitry Baryshkov 
181794a407ccSDmitry Baryshkov 	.has_pwrdn_delay	= true,
181894a407ccSDmitry Baryshkov 	.pwrdn_delay_min	= 995,		/* us */
181994a407ccSDmitry Baryshkov 	.pwrdn_delay_max	= 1005,		/* us */
182094a407ccSDmitry Baryshkov };
182194a407ccSDmitry Baryshkov 
182227878615SJohan Hovold static void qmp_pcie_configure_lane(void __iomem *base,
182394a407ccSDmitry Baryshkov 					const unsigned int *regs,
182494a407ccSDmitry Baryshkov 					const struct qmp_phy_init_tbl tbl[],
182594a407ccSDmitry Baryshkov 					int num,
182694a407ccSDmitry Baryshkov 					u8 lane_mask)
182794a407ccSDmitry Baryshkov {
182894a407ccSDmitry Baryshkov 	int i;
182994a407ccSDmitry Baryshkov 	const struct qmp_phy_init_tbl *t = tbl;
183094a407ccSDmitry Baryshkov 
183194a407ccSDmitry Baryshkov 	if (!t)
183294a407ccSDmitry Baryshkov 		return;
183394a407ccSDmitry Baryshkov 
183494a407ccSDmitry Baryshkov 	for (i = 0; i < num; i++, t++) {
183594a407ccSDmitry Baryshkov 		if (!(t->lane_mask & lane_mask))
183694a407ccSDmitry Baryshkov 			continue;
183794a407ccSDmitry Baryshkov 
183894a407ccSDmitry Baryshkov 		if (t->in_layout)
183994a407ccSDmitry Baryshkov 			writel(t->val, base + regs[t->offset]);
184094a407ccSDmitry Baryshkov 		else
184194a407ccSDmitry Baryshkov 			writel(t->val, base + t->offset);
184294a407ccSDmitry Baryshkov 	}
184394a407ccSDmitry Baryshkov }
184494a407ccSDmitry Baryshkov 
184527878615SJohan Hovold static void qmp_pcie_configure(void __iomem *base,
184694a407ccSDmitry Baryshkov 					const unsigned int *regs,
184794a407ccSDmitry Baryshkov 					const struct qmp_phy_init_tbl tbl[],
184894a407ccSDmitry Baryshkov 					int num)
184994a407ccSDmitry Baryshkov {
185027878615SJohan Hovold 	qmp_pcie_configure_lane(base, regs, tbl, num, 0xff);
185194a407ccSDmitry Baryshkov }
185294a407ccSDmitry Baryshkov 
185327878615SJohan Hovold static int qmp_pcie_serdes_init(struct qmp_phy *qphy)
185494a407ccSDmitry Baryshkov {
185594a407ccSDmitry Baryshkov 	const struct qmp_phy_cfg *cfg = qphy->cfg;
185694a407ccSDmitry Baryshkov 	void __iomem *serdes = qphy->serdes;
185794a407ccSDmitry Baryshkov 	const struct qmp_phy_init_tbl *serdes_tbl = cfg->serdes_tbl;
185894a407ccSDmitry Baryshkov 	int serdes_tbl_num = cfg->serdes_tbl_num;
185994a407ccSDmitry Baryshkov 
186027878615SJohan Hovold 	qmp_pcie_configure(serdes, cfg->regs, serdes_tbl, serdes_tbl_num);
186127878615SJohan Hovold 	qmp_pcie_configure(serdes, cfg->regs, cfg->serdes_tbl_sec, cfg->serdes_tbl_num_sec);
186294a407ccSDmitry Baryshkov 
186394a407ccSDmitry Baryshkov 	return 0;
186494a407ccSDmitry Baryshkov }
186594a407ccSDmitry Baryshkov 
186691174e2cSJohan Hovold static int qmp_pcie_init(struct phy *phy)
186794a407ccSDmitry Baryshkov {
186891174e2cSJohan Hovold 	struct qmp_phy *qphy = phy_get_drvdata(phy);
186994a407ccSDmitry Baryshkov 	struct qcom_qmp *qmp = qphy->qmp;
187094a407ccSDmitry Baryshkov 	const struct qmp_phy_cfg *cfg = qphy->cfg;
187194a407ccSDmitry Baryshkov 	void __iomem *pcs = qphy->pcs;
1872189ac6b8SDmitry Baryshkov 	int ret;
187394a407ccSDmitry Baryshkov 
187494a407ccSDmitry Baryshkov 	/* turn on regulator supplies */
187594a407ccSDmitry Baryshkov 	ret = regulator_bulk_enable(cfg->num_vregs, qmp->vregs);
187694a407ccSDmitry Baryshkov 	if (ret) {
187794a407ccSDmitry Baryshkov 		dev_err(qmp->dev, "failed to enable regulators, err=%d\n", ret);
18781239fd71SDmitry Baryshkov 		return ret;
187994a407ccSDmitry Baryshkov 	}
188094a407ccSDmitry Baryshkov 
1881189ac6b8SDmitry Baryshkov 	ret = reset_control_bulk_assert(cfg->num_resets, qmp->resets);
188294a407ccSDmitry Baryshkov 	if (ret) {
1883189ac6b8SDmitry Baryshkov 		dev_err(qmp->dev, "reset assert failed\n");
188494a407ccSDmitry Baryshkov 		goto err_disable_regulators;
188594a407ccSDmitry Baryshkov 	}
188694a407ccSDmitry Baryshkov 
1887189ac6b8SDmitry Baryshkov 	ret = reset_control_bulk_deassert(cfg->num_resets, qmp->resets);
188894a407ccSDmitry Baryshkov 	if (ret) {
1889189ac6b8SDmitry Baryshkov 		dev_err(qmp->dev, "reset deassert failed\n");
1890189ac6b8SDmitry Baryshkov 		goto err_disable_regulators;
189194a407ccSDmitry Baryshkov 	}
189294a407ccSDmitry Baryshkov 
189394a407ccSDmitry Baryshkov 	ret = clk_bulk_prepare_enable(cfg->num_clks, qmp->clks);
189494a407ccSDmitry Baryshkov 	if (ret)
189594a407ccSDmitry Baryshkov 		goto err_assert_reset;
189694a407ccSDmitry Baryshkov 
189794a407ccSDmitry Baryshkov 	if (cfg->regs[QPHY_PCS_POWER_DOWN_CONTROL])
189894a407ccSDmitry Baryshkov 		qphy_setbits(pcs,
189994a407ccSDmitry Baryshkov 				cfg->regs[QPHY_PCS_POWER_DOWN_CONTROL],
190094a407ccSDmitry Baryshkov 				cfg->pwrdn_ctrl);
190194a407ccSDmitry Baryshkov 	else
19026cad2983SDmitry Baryshkov 		qphy_setbits(pcs, QPHY_V2_PCS_POWER_DOWN_CONTROL,
190394a407ccSDmitry Baryshkov 				cfg->pwrdn_ctrl);
190494a407ccSDmitry Baryshkov 
190594a407ccSDmitry Baryshkov 	return 0;
190694a407ccSDmitry Baryshkov 
190794a407ccSDmitry Baryshkov err_assert_reset:
1908189ac6b8SDmitry Baryshkov 	reset_control_bulk_assert(cfg->num_resets, qmp->resets);
190994a407ccSDmitry Baryshkov err_disable_regulators:
191094a407ccSDmitry Baryshkov 	regulator_bulk_disable(cfg->num_vregs, qmp->vregs);
191194a407ccSDmitry Baryshkov 
191294a407ccSDmitry Baryshkov 	return ret;
191394a407ccSDmitry Baryshkov }
191494a407ccSDmitry Baryshkov 
191591174e2cSJohan Hovold static int qmp_pcie_exit(struct phy *phy)
191694a407ccSDmitry Baryshkov {
191791174e2cSJohan Hovold 	struct qmp_phy *qphy = phy_get_drvdata(phy);
191894a407ccSDmitry Baryshkov 	struct qcom_qmp *qmp = qphy->qmp;
191994a407ccSDmitry Baryshkov 	const struct qmp_phy_cfg *cfg = qphy->cfg;
192094a407ccSDmitry Baryshkov 
1921189ac6b8SDmitry Baryshkov 	reset_control_bulk_assert(cfg->num_resets, qmp->resets);
192294a407ccSDmitry Baryshkov 
192394a407ccSDmitry Baryshkov 	clk_bulk_disable_unprepare(cfg->num_clks, qmp->clks);
192494a407ccSDmitry Baryshkov 
192594a407ccSDmitry Baryshkov 	regulator_bulk_disable(cfg->num_vregs, qmp->vregs);
192694a407ccSDmitry Baryshkov 
192794a407ccSDmitry Baryshkov 	return 0;
192894a407ccSDmitry Baryshkov }
192994a407ccSDmitry Baryshkov 
193027878615SJohan Hovold static int qmp_pcie_power_on(struct phy *phy)
193194a407ccSDmitry Baryshkov {
193294a407ccSDmitry Baryshkov 	struct qmp_phy *qphy = phy_get_drvdata(phy);
193394a407ccSDmitry Baryshkov 	struct qcom_qmp *qmp = qphy->qmp;
193494a407ccSDmitry Baryshkov 	const struct qmp_phy_cfg *cfg = qphy->cfg;
193594a407ccSDmitry Baryshkov 	void __iomem *tx = qphy->tx;
193694a407ccSDmitry Baryshkov 	void __iomem *rx = qphy->rx;
193794a407ccSDmitry Baryshkov 	void __iomem *pcs = qphy->pcs;
193894a407ccSDmitry Baryshkov 	void __iomem *pcs_misc = qphy->pcs_misc;
193994a407ccSDmitry Baryshkov 	void __iomem *status;
194094a407ccSDmitry Baryshkov 	unsigned int mask, val, ready;
194194a407ccSDmitry Baryshkov 	int ret;
194294a407ccSDmitry Baryshkov 
194327878615SJohan Hovold 	qmp_pcie_serdes_init(qphy);
194494a407ccSDmitry Baryshkov 
194594a407ccSDmitry Baryshkov 	ret = clk_prepare_enable(qphy->pipe_clk);
194694a407ccSDmitry Baryshkov 	if (ret) {
194794a407ccSDmitry Baryshkov 		dev_err(qmp->dev, "pipe_clk enable failed err=%d\n", ret);
1948fd926994SDmitry Baryshkov 		return ret;
194994a407ccSDmitry Baryshkov 	}
195094a407ccSDmitry Baryshkov 
195194a407ccSDmitry Baryshkov 	/* Tx, Rx, and PCS configurations */
195227878615SJohan Hovold 	qmp_pcie_configure_lane(tx, cfg->regs, cfg->tx_tbl, cfg->tx_tbl_num, 1);
195327878615SJohan Hovold 	qmp_pcie_configure_lane(tx, cfg->regs, cfg->tx_tbl_sec, cfg->tx_tbl_num_sec, 1);
195494a407ccSDmitry Baryshkov 
1955f02543faSJohan Hovold 	if (cfg->lanes >= 2) {
195627878615SJohan Hovold 		qmp_pcie_configure_lane(qphy->tx2, cfg->regs, cfg->tx_tbl,
195727878615SJohan Hovold 					cfg->tx_tbl_num, 2);
195827878615SJohan Hovold 		qmp_pcie_configure_lane(qphy->tx2, cfg->regs, cfg->tx_tbl_sec,
195994a407ccSDmitry Baryshkov 					cfg->tx_tbl_num_sec, 2);
196094a407ccSDmitry Baryshkov 	}
196194a407ccSDmitry Baryshkov 
196227878615SJohan Hovold 	qmp_pcie_configure_lane(rx, cfg->regs, cfg->rx_tbl, cfg->rx_tbl_num, 1);
196327878615SJohan Hovold 	qmp_pcie_configure_lane(rx, cfg->regs, cfg->rx_tbl_sec, cfg->rx_tbl_num_sec, 1);
196494a407ccSDmitry Baryshkov 
1965f02543faSJohan Hovold 	if (cfg->lanes >= 2) {
196627878615SJohan Hovold 		qmp_pcie_configure_lane(qphy->rx2, cfg->regs, cfg->rx_tbl,
196727878615SJohan Hovold 					cfg->rx_tbl_num, 2);
196827878615SJohan Hovold 		qmp_pcie_configure_lane(qphy->rx2, cfg->regs, cfg->rx_tbl_sec,
196994a407ccSDmitry Baryshkov 					cfg->rx_tbl_num_sec, 2);
197094a407ccSDmitry Baryshkov 	}
197194a407ccSDmitry Baryshkov 
197227878615SJohan Hovold 	qmp_pcie_configure(pcs, cfg->regs, cfg->pcs_tbl, cfg->pcs_tbl_num);
197327878615SJohan Hovold 	qmp_pcie_configure(pcs, cfg->regs, cfg->pcs_tbl_sec, cfg->pcs_tbl_num_sec);
197494a407ccSDmitry Baryshkov 
197527878615SJohan Hovold 	qmp_pcie_configure(pcs_misc, cfg->regs, cfg->pcs_misc_tbl, cfg->pcs_misc_tbl_num);
197627878615SJohan Hovold 	qmp_pcie_configure(pcs_misc, cfg->regs, cfg->pcs_misc_tbl_sec, cfg->pcs_misc_tbl_num_sec);
197794a407ccSDmitry Baryshkov 
197894a407ccSDmitry Baryshkov 	/*
197994a407ccSDmitry Baryshkov 	 * Pull out PHY from POWER DOWN state.
198094a407ccSDmitry Baryshkov 	 * This is active low enable signal to power-down PHY.
198194a407ccSDmitry Baryshkov 	 */
19826cad2983SDmitry Baryshkov 	qphy_setbits(pcs, QPHY_V2_PCS_POWER_DOWN_CONTROL, cfg->pwrdn_ctrl);
198394a407ccSDmitry Baryshkov 
198494a407ccSDmitry Baryshkov 	if (cfg->has_pwrdn_delay)
198594a407ccSDmitry Baryshkov 		usleep_range(cfg->pwrdn_delay_min, cfg->pwrdn_delay_max);
198694a407ccSDmitry Baryshkov 
198794a407ccSDmitry Baryshkov 	/* Pull PHY out of reset state */
198894a407ccSDmitry Baryshkov 	qphy_clrbits(pcs, cfg->regs[QPHY_SW_RESET], SW_RESET);
1989fd926994SDmitry Baryshkov 
199094a407ccSDmitry Baryshkov 	/* start SerDes and Phy-Coding-Sublayer */
199194a407ccSDmitry Baryshkov 	qphy_setbits(pcs, cfg->regs[QPHY_START_CTRL], cfg->start_ctrl);
199294a407ccSDmitry Baryshkov 
199394a407ccSDmitry Baryshkov 	status = pcs + cfg->regs[QPHY_PCS_STATUS];
199494a407ccSDmitry Baryshkov 	mask = cfg->phy_status;
199594a407ccSDmitry Baryshkov 	ready = 0;
199694a407ccSDmitry Baryshkov 
199794a407ccSDmitry Baryshkov 	ret = readl_poll_timeout(status, val, (val & mask) == ready, 10,
199894a407ccSDmitry Baryshkov 				 PHY_INIT_COMPLETE_TIMEOUT);
199994a407ccSDmitry Baryshkov 	if (ret) {
200094a407ccSDmitry Baryshkov 		dev_err(qmp->dev, "phy initialization timed-out\n");
200194a407ccSDmitry Baryshkov 		goto err_disable_pipe_clk;
200294a407ccSDmitry Baryshkov 	}
2003da07a06bSDmitry Baryshkov 
200494a407ccSDmitry Baryshkov 	return 0;
200594a407ccSDmitry Baryshkov 
200694a407ccSDmitry Baryshkov err_disable_pipe_clk:
200794a407ccSDmitry Baryshkov 	clk_disable_unprepare(qphy->pipe_clk);
200894a407ccSDmitry Baryshkov 
200994a407ccSDmitry Baryshkov 	return ret;
201094a407ccSDmitry Baryshkov }
201194a407ccSDmitry Baryshkov 
201227878615SJohan Hovold static int qmp_pcie_power_off(struct phy *phy)
201394a407ccSDmitry Baryshkov {
201494a407ccSDmitry Baryshkov 	struct qmp_phy *qphy = phy_get_drvdata(phy);
201594a407ccSDmitry Baryshkov 	const struct qmp_phy_cfg *cfg = qphy->cfg;
201694a407ccSDmitry Baryshkov 
201794a407ccSDmitry Baryshkov 	clk_disable_unprepare(qphy->pipe_clk);
201894a407ccSDmitry Baryshkov 
201994a407ccSDmitry Baryshkov 	/* PHY reset */
202094a407ccSDmitry Baryshkov 	qphy_setbits(qphy->pcs, cfg->regs[QPHY_SW_RESET], SW_RESET);
202194a407ccSDmitry Baryshkov 
202294a407ccSDmitry Baryshkov 	/* stop SerDes and Phy-Coding-Sublayer */
202394a407ccSDmitry Baryshkov 	qphy_clrbits(qphy->pcs, cfg->regs[QPHY_START_CTRL], cfg->start_ctrl);
202494a407ccSDmitry Baryshkov 
202594a407ccSDmitry Baryshkov 	/* Put PHY into POWER DOWN state: active low */
202694a407ccSDmitry Baryshkov 	if (cfg->regs[QPHY_PCS_POWER_DOWN_CONTROL]) {
202794a407ccSDmitry Baryshkov 		qphy_clrbits(qphy->pcs, cfg->regs[QPHY_PCS_POWER_DOWN_CONTROL],
202894a407ccSDmitry Baryshkov 			     cfg->pwrdn_ctrl);
202994a407ccSDmitry Baryshkov 	} else {
20306cad2983SDmitry Baryshkov 		qphy_clrbits(qphy->pcs, QPHY_V2_PCS_POWER_DOWN_CONTROL,
203194a407ccSDmitry Baryshkov 				cfg->pwrdn_ctrl);
203294a407ccSDmitry Baryshkov 	}
203394a407ccSDmitry Baryshkov 
203494a407ccSDmitry Baryshkov 	return 0;
203594a407ccSDmitry Baryshkov }
203694a407ccSDmitry Baryshkov 
203727878615SJohan Hovold static int qmp_pcie_enable(struct phy *phy)
203894a407ccSDmitry Baryshkov {
203994a407ccSDmitry Baryshkov 	int ret;
204094a407ccSDmitry Baryshkov 
204127878615SJohan Hovold 	ret = qmp_pcie_init(phy);
204294a407ccSDmitry Baryshkov 	if (ret)
204394a407ccSDmitry Baryshkov 		return ret;
204494a407ccSDmitry Baryshkov 
204527878615SJohan Hovold 	ret = qmp_pcie_power_on(phy);
204694a407ccSDmitry Baryshkov 	if (ret)
204727878615SJohan Hovold 		qmp_pcie_exit(phy);
204894a407ccSDmitry Baryshkov 
204994a407ccSDmitry Baryshkov 	return ret;
205094a407ccSDmitry Baryshkov }
205194a407ccSDmitry Baryshkov 
205227878615SJohan Hovold static int qmp_pcie_disable(struct phy *phy)
205394a407ccSDmitry Baryshkov {
205494a407ccSDmitry Baryshkov 	int ret;
205594a407ccSDmitry Baryshkov 
205627878615SJohan Hovold 	ret = qmp_pcie_power_off(phy);
205794a407ccSDmitry Baryshkov 	if (ret)
205894a407ccSDmitry Baryshkov 		return ret;
205927878615SJohan Hovold 
206027878615SJohan Hovold 	return qmp_pcie_exit(phy);
206194a407ccSDmitry Baryshkov }
206294a407ccSDmitry Baryshkov 
206327878615SJohan Hovold static int qmp_pcie_vreg_init(struct device *dev, const struct qmp_phy_cfg *cfg)
206494a407ccSDmitry Baryshkov {
206594a407ccSDmitry Baryshkov 	struct qcom_qmp *qmp = dev_get_drvdata(dev);
206694a407ccSDmitry Baryshkov 	int num = cfg->num_vregs;
206794a407ccSDmitry Baryshkov 	int i;
206894a407ccSDmitry Baryshkov 
206994a407ccSDmitry Baryshkov 	qmp->vregs = devm_kcalloc(dev, num, sizeof(*qmp->vregs), GFP_KERNEL);
207094a407ccSDmitry Baryshkov 	if (!qmp->vregs)
207194a407ccSDmitry Baryshkov 		return -ENOMEM;
207294a407ccSDmitry Baryshkov 
207394a407ccSDmitry Baryshkov 	for (i = 0; i < num; i++)
207494a407ccSDmitry Baryshkov 		qmp->vregs[i].supply = cfg->vreg_list[i];
207594a407ccSDmitry Baryshkov 
207694a407ccSDmitry Baryshkov 	return devm_regulator_bulk_get(dev, num, qmp->vregs);
207794a407ccSDmitry Baryshkov }
207894a407ccSDmitry Baryshkov 
207927878615SJohan Hovold static int qmp_pcie_reset_init(struct device *dev, const struct qmp_phy_cfg *cfg)
208094a407ccSDmitry Baryshkov {
208194a407ccSDmitry Baryshkov 	struct qcom_qmp *qmp = dev_get_drvdata(dev);
208294a407ccSDmitry Baryshkov 	int i;
2083189ac6b8SDmitry Baryshkov 	int ret;
208494a407ccSDmitry Baryshkov 
208594a407ccSDmitry Baryshkov 	qmp->resets = devm_kcalloc(dev, cfg->num_resets,
208694a407ccSDmitry Baryshkov 				   sizeof(*qmp->resets), GFP_KERNEL);
208794a407ccSDmitry Baryshkov 	if (!qmp->resets)
208894a407ccSDmitry Baryshkov 		return -ENOMEM;
208994a407ccSDmitry Baryshkov 
2090189ac6b8SDmitry Baryshkov 	for (i = 0; i < cfg->num_resets; i++)
2091189ac6b8SDmitry Baryshkov 		qmp->resets[i].id = cfg->reset_list[i];
209294a407ccSDmitry Baryshkov 
2093189ac6b8SDmitry Baryshkov 	ret = devm_reset_control_bulk_get_exclusive(dev, cfg->num_resets, qmp->resets);
2094189ac6b8SDmitry Baryshkov 	if (ret)
2095189ac6b8SDmitry Baryshkov 		return dev_err_probe(dev, ret, "failed to get resets\n");
209694a407ccSDmitry Baryshkov 
209794a407ccSDmitry Baryshkov 	return 0;
209894a407ccSDmitry Baryshkov }
209994a407ccSDmitry Baryshkov 
210027878615SJohan Hovold static int qmp_pcie_clk_init(struct device *dev, const struct qmp_phy_cfg *cfg)
210194a407ccSDmitry Baryshkov {
210294a407ccSDmitry Baryshkov 	struct qcom_qmp *qmp = dev_get_drvdata(dev);
210394a407ccSDmitry Baryshkov 	int num = cfg->num_clks;
210494a407ccSDmitry Baryshkov 	int i;
210594a407ccSDmitry Baryshkov 
210694a407ccSDmitry Baryshkov 	qmp->clks = devm_kcalloc(dev, num, sizeof(*qmp->clks), GFP_KERNEL);
210794a407ccSDmitry Baryshkov 	if (!qmp->clks)
210894a407ccSDmitry Baryshkov 		return -ENOMEM;
210994a407ccSDmitry Baryshkov 
211094a407ccSDmitry Baryshkov 	for (i = 0; i < num; i++)
211194a407ccSDmitry Baryshkov 		qmp->clks[i].id = cfg->clk_list[i];
211294a407ccSDmitry Baryshkov 
211394a407ccSDmitry Baryshkov 	return devm_clk_bulk_get(dev, num, qmp->clks);
211494a407ccSDmitry Baryshkov }
211594a407ccSDmitry Baryshkov 
211694a407ccSDmitry Baryshkov static void phy_clk_release_provider(void *res)
211794a407ccSDmitry Baryshkov {
211894a407ccSDmitry Baryshkov 	of_clk_del_provider(res);
211994a407ccSDmitry Baryshkov }
212094a407ccSDmitry Baryshkov 
212194a407ccSDmitry Baryshkov /*
212294a407ccSDmitry Baryshkov  * Register a fixed rate pipe clock.
212394a407ccSDmitry Baryshkov  *
212494a407ccSDmitry Baryshkov  * The <s>_pipe_clksrc generated by PHY goes to the GCC that gate
212594a407ccSDmitry Baryshkov  * controls it. The <s>_pipe_clk coming out of the GCC is requested
212694a407ccSDmitry Baryshkov  * by the PHY driver for its operations.
212794a407ccSDmitry Baryshkov  * We register the <s>_pipe_clksrc here. The gcc driver takes care
212894a407ccSDmitry Baryshkov  * of assigning this <s>_pipe_clksrc as parent to <s>_pipe_clk.
212994a407ccSDmitry Baryshkov  * Below picture shows this relationship.
213094a407ccSDmitry Baryshkov  *
213194a407ccSDmitry Baryshkov  *         +---------------+
213294a407ccSDmitry Baryshkov  *         |   PHY block   |<<---------------------------------------+
213394a407ccSDmitry Baryshkov  *         |               |                                         |
213494a407ccSDmitry Baryshkov  *         |   +-------+   |                   +-----+               |
213594a407ccSDmitry Baryshkov  *   I/P---^-->|  PLL  |---^--->pipe_clksrc--->| GCC |--->pipe_clk---+
213694a407ccSDmitry Baryshkov  *    clk  |   +-------+   |                   +-----+
213794a407ccSDmitry Baryshkov  *         +---------------+
213894a407ccSDmitry Baryshkov  */
213994a407ccSDmitry Baryshkov static int phy_pipe_clk_register(struct qcom_qmp *qmp, struct device_node *np)
214094a407ccSDmitry Baryshkov {
214194a407ccSDmitry Baryshkov 	struct clk_fixed_rate *fixed;
214294a407ccSDmitry Baryshkov 	struct clk_init_data init = { };
214394a407ccSDmitry Baryshkov 	int ret;
214494a407ccSDmitry Baryshkov 
214594a407ccSDmitry Baryshkov 	ret = of_property_read_string(np, "clock-output-names", &init.name);
214694a407ccSDmitry Baryshkov 	if (ret) {
214794a407ccSDmitry Baryshkov 		dev_err(qmp->dev, "%pOFn: No clock-output-names\n", np);
214894a407ccSDmitry Baryshkov 		return ret;
214994a407ccSDmitry Baryshkov 	}
215094a407ccSDmitry Baryshkov 
215194a407ccSDmitry Baryshkov 	fixed = devm_kzalloc(qmp->dev, sizeof(*fixed), GFP_KERNEL);
215294a407ccSDmitry Baryshkov 	if (!fixed)
215394a407ccSDmitry Baryshkov 		return -ENOMEM;
215494a407ccSDmitry Baryshkov 
215594a407ccSDmitry Baryshkov 	init.ops = &clk_fixed_rate_ops;
215694a407ccSDmitry Baryshkov 
21572ec9bc8dSRobert Marko 	/*
21582ec9bc8dSRobert Marko 	 * Controllers using QMP PHY-s use 125MHz pipe clock interface
21592ec9bc8dSRobert Marko 	 * unless other frequency is specified in the PHY config.
21602ec9bc8dSRobert Marko 	 */
21612ec9bc8dSRobert Marko 	if (qmp->phys[0]->cfg->pipe_clock_rate)
21622ec9bc8dSRobert Marko 		fixed->fixed_rate = qmp->phys[0]->cfg->pipe_clock_rate;
21632ec9bc8dSRobert Marko 	else
216494a407ccSDmitry Baryshkov 		fixed->fixed_rate = 125000000;
21652ec9bc8dSRobert Marko 
216694a407ccSDmitry Baryshkov 	fixed->hw.init = &init;
216794a407ccSDmitry Baryshkov 
216894a407ccSDmitry Baryshkov 	ret = devm_clk_hw_register(qmp->dev, &fixed->hw);
216994a407ccSDmitry Baryshkov 	if (ret)
217094a407ccSDmitry Baryshkov 		return ret;
217194a407ccSDmitry Baryshkov 
217294a407ccSDmitry Baryshkov 	ret = of_clk_add_hw_provider(np, of_clk_hw_simple_get, &fixed->hw);
217394a407ccSDmitry Baryshkov 	if (ret)
217494a407ccSDmitry Baryshkov 		return ret;
217594a407ccSDmitry Baryshkov 
217694a407ccSDmitry Baryshkov 	/*
217794a407ccSDmitry Baryshkov 	 * Roll a devm action because the clock provider is the child node, but
217894a407ccSDmitry Baryshkov 	 * the child node is not actually a device.
217994a407ccSDmitry Baryshkov 	 */
218094a407ccSDmitry Baryshkov 	return devm_add_action_or_reset(qmp->dev, phy_clk_release_provider, np);
218194a407ccSDmitry Baryshkov }
218294a407ccSDmitry Baryshkov 
218327878615SJohan Hovold static const struct phy_ops qmp_pcie_ops = {
218427878615SJohan Hovold 	.power_on	= qmp_pcie_enable,
218527878615SJohan Hovold 	.power_off	= qmp_pcie_disable,
218694a407ccSDmitry Baryshkov 	.owner		= THIS_MODULE,
218794a407ccSDmitry Baryshkov };
218894a407ccSDmitry Baryshkov 
218927878615SJohan Hovold static int qmp_pcie_create(struct device *dev, struct device_node *np, int id,
219094a407ccSDmitry Baryshkov 			void __iomem *serdes, const struct qmp_phy_cfg *cfg)
219194a407ccSDmitry Baryshkov {
219294a407ccSDmitry Baryshkov 	struct qcom_qmp *qmp = dev_get_drvdata(dev);
219394a407ccSDmitry Baryshkov 	struct phy *generic_phy;
219494a407ccSDmitry Baryshkov 	struct qmp_phy *qphy;
219594a407ccSDmitry Baryshkov 	int ret;
219694a407ccSDmitry Baryshkov 
219794a407ccSDmitry Baryshkov 	qphy = devm_kzalloc(dev, sizeof(*qphy), GFP_KERNEL);
219894a407ccSDmitry Baryshkov 	if (!qphy)
219994a407ccSDmitry Baryshkov 		return -ENOMEM;
220094a407ccSDmitry Baryshkov 
220194a407ccSDmitry Baryshkov 	qphy->cfg = cfg;
220294a407ccSDmitry Baryshkov 	qphy->serdes = serdes;
220394a407ccSDmitry Baryshkov 	/*
220494a407ccSDmitry Baryshkov 	 * Get memory resources for each phy lane:
220594a407ccSDmitry Baryshkov 	 * Resources are indexed as: tx -> 0; rx -> 1; pcs -> 2.
220694a407ccSDmitry Baryshkov 	 * For dual lane PHYs: tx2 -> 3, rx2 -> 4, pcs_misc (optional) -> 5
220794a407ccSDmitry Baryshkov 	 * For single lane PHYs: pcs_misc (optional) -> 3.
220894a407ccSDmitry Baryshkov 	 */
22094be26f69SJohan Hovold 	qphy->tx = devm_of_iomap(dev, np, 0, NULL);
22104be26f69SJohan Hovold 	if (IS_ERR(qphy->tx))
22114be26f69SJohan Hovold 		return PTR_ERR(qphy->tx);
221294a407ccSDmitry Baryshkov 
22134be26f69SJohan Hovold 	qphy->rx = devm_of_iomap(dev, np, 1, NULL);
22144be26f69SJohan Hovold 	if (IS_ERR(qphy->rx))
22154be26f69SJohan Hovold 		return PTR_ERR(qphy->rx);
221694a407ccSDmitry Baryshkov 
22174be26f69SJohan Hovold 	qphy->pcs = devm_of_iomap(dev, np, 2, NULL);
22184be26f69SJohan Hovold 	if (IS_ERR(qphy->pcs))
22194be26f69SJohan Hovold 		return PTR_ERR(qphy->pcs);
222094a407ccSDmitry Baryshkov 
2221f02543faSJohan Hovold 	if (cfg->lanes >= 2) {
22224be26f69SJohan Hovold 		qphy->tx2 = devm_of_iomap(dev, np, 3, NULL);
222369c90cb5SJohan Hovold 		if (IS_ERR(qphy->tx2))
222469c90cb5SJohan Hovold 			return PTR_ERR(qphy->tx2);
222569c90cb5SJohan Hovold 
22264be26f69SJohan Hovold 		qphy->rx2 = devm_of_iomap(dev, np, 4, NULL);
222769c90cb5SJohan Hovold 		if (IS_ERR(qphy->rx2))
222869c90cb5SJohan Hovold 			return PTR_ERR(qphy->rx2);
222994a407ccSDmitry Baryshkov 
22304be26f69SJohan Hovold 		qphy->pcs_misc = devm_of_iomap(dev, np, 5, NULL);
223194a407ccSDmitry Baryshkov 	} else {
22324be26f69SJohan Hovold 		qphy->pcs_misc = devm_of_iomap(dev, np, 3, NULL);
223394a407ccSDmitry Baryshkov 	}
223494a407ccSDmitry Baryshkov 
22354be26f69SJohan Hovold 	if (IS_ERR(qphy->pcs_misc) &&
2236af664324SDmitry Baryshkov 	    of_device_is_compatible(dev->of_node, "qcom,ipq6018-qmp-pcie-phy"))
2237af664324SDmitry Baryshkov 		qphy->pcs_misc = qphy->pcs + 0x400;
2238af664324SDmitry Baryshkov 
22394be26f69SJohan Hovold 	if (IS_ERR(qphy->pcs_misc)) {
2240ecd5507eSJohan Hovold 		if (cfg->pcs_misc_tbl || cfg->pcs_misc_tbl_sec)
22414be26f69SJohan Hovold 			return PTR_ERR(qphy->pcs_misc);
2242ecd5507eSJohan Hovold 	}
224394a407ccSDmitry Baryshkov 
2244f8432544SJohan Hovold 	qphy->pipe_clk = devm_get_clk_from_child(dev, np, NULL);
224594a407ccSDmitry Baryshkov 	if (IS_ERR(qphy->pipe_clk)) {
22468f662cd9SJohan Hovold 		return dev_err_probe(dev, PTR_ERR(qphy->pipe_clk),
22478f662cd9SJohan Hovold 				     "failed to get lane%d pipe clock\n", id);
224894a407ccSDmitry Baryshkov 	}
224994a407ccSDmitry Baryshkov 
225027878615SJohan Hovold 	generic_phy = devm_phy_create(dev, np, &qmp_pcie_ops);
225194a407ccSDmitry Baryshkov 	if (IS_ERR(generic_phy)) {
225294a407ccSDmitry Baryshkov 		ret = PTR_ERR(generic_phy);
225394a407ccSDmitry Baryshkov 		dev_err(dev, "failed to create qphy %d\n", ret);
225494a407ccSDmitry Baryshkov 		return ret;
225594a407ccSDmitry Baryshkov 	}
225694a407ccSDmitry Baryshkov 
225794a407ccSDmitry Baryshkov 	qphy->phy = generic_phy;
225894a407ccSDmitry Baryshkov 	qphy->qmp = qmp;
225994a407ccSDmitry Baryshkov 	qmp->phys[id] = qphy;
226094a407ccSDmitry Baryshkov 	phy_set_drvdata(generic_phy, qphy);
226194a407ccSDmitry Baryshkov 
226294a407ccSDmitry Baryshkov 	return 0;
226394a407ccSDmitry Baryshkov }
226494a407ccSDmitry Baryshkov 
226527878615SJohan Hovold static const struct of_device_id qmp_pcie_of_match_table[] = {
226694a407ccSDmitry Baryshkov 	{
226794a407ccSDmitry Baryshkov 		.compatible = "qcom,msm8998-qmp-pcie-phy",
226894a407ccSDmitry Baryshkov 		.data = &msm8998_pciephy_cfg,
226994a407ccSDmitry Baryshkov 	}, {
227094a407ccSDmitry Baryshkov 		.compatible = "qcom,ipq8074-qmp-pcie-phy",
227194a407ccSDmitry Baryshkov 		.data = &ipq8074_pciephy_cfg,
227294a407ccSDmitry Baryshkov 	}, {
2273334fad18SRobert Marko 		.compatible = "qcom,ipq8074-qmp-gen3-pcie-phy",
2274334fad18SRobert Marko 		.data = &ipq8074_pciephy_gen3_cfg,
2275334fad18SRobert Marko 	}, {
227694a407ccSDmitry Baryshkov 		.compatible = "qcom,ipq6018-qmp-pcie-phy",
227794a407ccSDmitry Baryshkov 		.data = &ipq6018_pciephy_cfg,
227894a407ccSDmitry Baryshkov 	}, {
227994a407ccSDmitry Baryshkov 		.compatible = "qcom,sc8180x-qmp-pcie-phy",
228094a407ccSDmitry Baryshkov 		.data = &sc8180x_pciephy_cfg,
228194a407ccSDmitry Baryshkov 	}, {
228294a407ccSDmitry Baryshkov 		.compatible = "qcom,sdm845-qhp-pcie-phy",
228394a407ccSDmitry Baryshkov 		.data = &sdm845_qhp_pciephy_cfg,
228494a407ccSDmitry Baryshkov 	}, {
228594a407ccSDmitry Baryshkov 		.compatible = "qcom,sdm845-qmp-pcie-phy",
228694a407ccSDmitry Baryshkov 		.data = &sdm845_qmp_pciephy_cfg,
228794a407ccSDmitry Baryshkov 	}, {
228894a407ccSDmitry Baryshkov 		.compatible = "qcom,sm8250-qmp-gen3x1-pcie-phy",
228994a407ccSDmitry Baryshkov 		.data = &sm8250_qmp_gen3x1_pciephy_cfg,
229094a407ccSDmitry Baryshkov 	}, {
229194a407ccSDmitry Baryshkov 		.compatible = "qcom,sm8250-qmp-gen3x2-pcie-phy",
229294a407ccSDmitry Baryshkov 		.data = &sm8250_qmp_gen3x2_pciephy_cfg,
229394a407ccSDmitry Baryshkov 	}, {
229494a407ccSDmitry Baryshkov 		.compatible = "qcom,sm8250-qmp-modem-pcie-phy",
229594a407ccSDmitry Baryshkov 		.data = &sm8250_qmp_gen3x2_pciephy_cfg,
229694a407ccSDmitry Baryshkov 	}, {
229794a407ccSDmitry Baryshkov 		.compatible = "qcom,sdx55-qmp-pcie-phy",
229894a407ccSDmitry Baryshkov 		.data = &sdx55_qmp_pciephy_cfg,
229994a407ccSDmitry Baryshkov 	}, {
230094a407ccSDmitry Baryshkov 		.compatible = "qcom,sm8450-qmp-gen3x1-pcie-phy",
230194a407ccSDmitry Baryshkov 		.data = &sm8450_qmp_gen3x1_pciephy_cfg,
230294a407ccSDmitry Baryshkov 	}, {
230394a407ccSDmitry Baryshkov 		.compatible = "qcom,sm8450-qmp-gen4x2-pcie-phy",
230494a407ccSDmitry Baryshkov 		.data = &sm8450_qmp_gen4x2_pciephy_cfg,
230594a407ccSDmitry Baryshkov 	},
230694a407ccSDmitry Baryshkov 	{ },
230794a407ccSDmitry Baryshkov };
230827878615SJohan Hovold MODULE_DEVICE_TABLE(of, qmp_pcie_of_match_table);
230994a407ccSDmitry Baryshkov 
231027878615SJohan Hovold static int qmp_pcie_probe(struct platform_device *pdev)
231194a407ccSDmitry Baryshkov {
231294a407ccSDmitry Baryshkov 	struct qcom_qmp *qmp;
231394a407ccSDmitry Baryshkov 	struct device *dev = &pdev->dev;
231494a407ccSDmitry Baryshkov 	struct device_node *child;
231594a407ccSDmitry Baryshkov 	struct phy_provider *phy_provider;
231694a407ccSDmitry Baryshkov 	void __iomem *serdes;
231794a407ccSDmitry Baryshkov 	const struct qmp_phy_cfg *cfg = NULL;
23181239fd71SDmitry Baryshkov 	int num, id;
231994a407ccSDmitry Baryshkov 	int ret;
232094a407ccSDmitry Baryshkov 
232194a407ccSDmitry Baryshkov 	qmp = devm_kzalloc(dev, sizeof(*qmp), GFP_KERNEL);
232294a407ccSDmitry Baryshkov 	if (!qmp)
232394a407ccSDmitry Baryshkov 		return -ENOMEM;
232494a407ccSDmitry Baryshkov 
232594a407ccSDmitry Baryshkov 	qmp->dev = dev;
232694a407ccSDmitry Baryshkov 	dev_set_drvdata(dev, qmp);
232794a407ccSDmitry Baryshkov 
232894a407ccSDmitry Baryshkov 	/* Get the specific init parameters of QMP phy */
232994a407ccSDmitry Baryshkov 	cfg = of_device_get_match_data(dev);
2330b35a5311SDmitry Baryshkov 	if (!cfg)
233194a407ccSDmitry Baryshkov 		return -EINVAL;
233294a407ccSDmitry Baryshkov 
233394a407ccSDmitry Baryshkov 	/* per PHY serdes; usually located at base address */
2334da07a06bSDmitry Baryshkov 	serdes = devm_platform_ioremap_resource(pdev, 0);
233594a407ccSDmitry Baryshkov 	if (IS_ERR(serdes))
233694a407ccSDmitry Baryshkov 		return PTR_ERR(serdes);
233794a407ccSDmitry Baryshkov 
233827878615SJohan Hovold 	ret = qmp_pcie_clk_init(dev, cfg);
233994a407ccSDmitry Baryshkov 	if (ret)
234094a407ccSDmitry Baryshkov 		return ret;
234194a407ccSDmitry Baryshkov 
234227878615SJohan Hovold 	ret = qmp_pcie_reset_init(dev, cfg);
234394a407ccSDmitry Baryshkov 	if (ret)
234494a407ccSDmitry Baryshkov 		return ret;
234594a407ccSDmitry Baryshkov 
234627878615SJohan Hovold 	ret = qmp_pcie_vreg_init(dev, cfg);
2347*a548b6b4SYuan Can 	if (ret)
2348*a548b6b4SYuan Can 		return dev_err_probe(dev, ret,
2349*a548b6b4SYuan Can 				     "failed to get regulator supplies\n");
235094a407ccSDmitry Baryshkov 
235194a407ccSDmitry Baryshkov 	num = of_get_available_child_count(dev->of_node);
235294a407ccSDmitry Baryshkov 	/* do we have a rogue child node ? */
23531239fd71SDmitry Baryshkov 	if (num > 1)
235494a407ccSDmitry Baryshkov 		return -EINVAL;
235594a407ccSDmitry Baryshkov 
235694a407ccSDmitry Baryshkov 	qmp->phys = devm_kcalloc(dev, num, sizeof(*qmp->phys), GFP_KERNEL);
235794a407ccSDmitry Baryshkov 	if (!qmp->phys)
235894a407ccSDmitry Baryshkov 		return -ENOMEM;
235994a407ccSDmitry Baryshkov 
236094a407ccSDmitry Baryshkov 	id = 0;
236194a407ccSDmitry Baryshkov 	for_each_available_child_of_node(dev->of_node, child) {
236294a407ccSDmitry Baryshkov 		/* Create per-lane phy */
236327878615SJohan Hovold 		ret = qmp_pcie_create(dev, child, id, serdes, cfg);
236494a407ccSDmitry Baryshkov 		if (ret) {
236594a407ccSDmitry Baryshkov 			dev_err(dev, "failed to create lane%d phy, %d\n",
236694a407ccSDmitry Baryshkov 				id, ret);
236794a407ccSDmitry Baryshkov 			goto err_node_put;
236894a407ccSDmitry Baryshkov 		}
236994a407ccSDmitry Baryshkov 
237094a407ccSDmitry Baryshkov 		/*
237194a407ccSDmitry Baryshkov 		 * Register the pipe clock provided by phy.
237294a407ccSDmitry Baryshkov 		 * See function description to see details of this pipe clock.
237394a407ccSDmitry Baryshkov 		 */
237494a407ccSDmitry Baryshkov 		ret = phy_pipe_clk_register(qmp, child);
237594a407ccSDmitry Baryshkov 		if (ret) {
237694a407ccSDmitry Baryshkov 			dev_err(qmp->dev,
237794a407ccSDmitry Baryshkov 				"failed to register pipe clock source\n");
237894a407ccSDmitry Baryshkov 			goto err_node_put;
237994a407ccSDmitry Baryshkov 		}
2380da07a06bSDmitry Baryshkov 
238194a407ccSDmitry Baryshkov 		id++;
238294a407ccSDmitry Baryshkov 	}
238394a407ccSDmitry Baryshkov 
238494a407ccSDmitry Baryshkov 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
238594a407ccSDmitry Baryshkov 
238694a407ccSDmitry Baryshkov 	return PTR_ERR_OR_ZERO(phy_provider);
238794a407ccSDmitry Baryshkov 
238894a407ccSDmitry Baryshkov err_node_put:
238994a407ccSDmitry Baryshkov 	of_node_put(child);
239094a407ccSDmitry Baryshkov 	return ret;
239194a407ccSDmitry Baryshkov }
239294a407ccSDmitry Baryshkov 
239327878615SJohan Hovold static struct platform_driver qmp_pcie_driver = {
239427878615SJohan Hovold 	.probe		= qmp_pcie_probe,
239594a407ccSDmitry Baryshkov 	.driver = {
2396b35a5311SDmitry Baryshkov 		.name	= "qcom-qmp-pcie-phy",
239727878615SJohan Hovold 		.of_match_table = qmp_pcie_of_match_table,
239894a407ccSDmitry Baryshkov 	},
239994a407ccSDmitry Baryshkov };
240094a407ccSDmitry Baryshkov 
240127878615SJohan Hovold module_platform_driver(qmp_pcie_driver);
240294a407ccSDmitry Baryshkov 
240394a407ccSDmitry Baryshkov MODULE_AUTHOR("Vivek Gautam <vivek.gautam@codeaurora.org>");
2404b35a5311SDmitry Baryshkov MODULE_DESCRIPTION("Qualcomm QMP PCIe PHY driver");
240594a407ccSDmitry Baryshkov MODULE_LICENSE("GPL v2");
2406