xref: /openbmc/linux/drivers/perf/qcom_l2_pmu.c (revision 2612e3bbc0386368a850140a6c9b990cd496a5ec)
197fb5e8dSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
221bdbb71SNeil Leeder /* Copyright (c) 2015-2017 The Linux Foundation. All rights reserved.
321bdbb71SNeil Leeder  */
421bdbb71SNeil Leeder #include <linux/acpi.h>
521bdbb71SNeil Leeder #include <linux/bitops.h>
621bdbb71SNeil Leeder #include <linux/bug.h>
721bdbb71SNeil Leeder #include <linux/cpuhotplug.h>
821bdbb71SNeil Leeder #include <linux/cpumask.h>
921bdbb71SNeil Leeder #include <linux/device.h>
1021bdbb71SNeil Leeder #include <linux/errno.h>
1121bdbb71SNeil Leeder #include <linux/interrupt.h>
1221bdbb71SNeil Leeder #include <linux/irq.h>
1321bdbb71SNeil Leeder #include <linux/kernel.h>
1421bdbb71SNeil Leeder #include <linux/list.h>
1521bdbb71SNeil Leeder #include <linux/percpu.h>
1621bdbb71SNeil Leeder #include <linux/perf_event.h>
1721bdbb71SNeil Leeder #include <linux/platform_device.h>
1821bdbb71SNeil Leeder #include <linux/smp.h>
1921bdbb71SNeil Leeder #include <linux/spinlock.h>
2021bdbb71SNeil Leeder #include <linux/sysfs.h>
2121bdbb71SNeil Leeder #include <linux/types.h>
2221bdbb71SNeil Leeder 
2321bdbb71SNeil Leeder #include <asm/barrier.h>
2421bdbb71SNeil Leeder #include <asm/local64.h>
2521bdbb71SNeil Leeder #include <asm/sysreg.h>
266d0efeb1SIlia Lin #include <soc/qcom/kryo-l2-accessors.h>
2721bdbb71SNeil Leeder 
2821bdbb71SNeil Leeder #define MAX_L2_CTRS             9
2921bdbb71SNeil Leeder 
3021bdbb71SNeil Leeder #define L2PMCR_NUM_EV_SHIFT     11
3121bdbb71SNeil Leeder #define L2PMCR_NUM_EV_MASK      0x1F
3221bdbb71SNeil Leeder 
3321bdbb71SNeil Leeder #define L2PMCR                  0x400
3421bdbb71SNeil Leeder #define L2PMCNTENCLR            0x403
3521bdbb71SNeil Leeder #define L2PMCNTENSET            0x404
3621bdbb71SNeil Leeder #define L2PMINTENCLR            0x405
3721bdbb71SNeil Leeder #define L2PMINTENSET            0x406
3821bdbb71SNeil Leeder #define L2PMOVSCLR              0x407
3921bdbb71SNeil Leeder #define L2PMOVSSET              0x408
4021bdbb71SNeil Leeder #define L2PMCCNTCR              0x409
4121bdbb71SNeil Leeder #define L2PMCCNTR               0x40A
4221bdbb71SNeil Leeder #define L2PMCCNTSR              0x40C
4321bdbb71SNeil Leeder #define L2PMRESR                0x410
4421bdbb71SNeil Leeder #define IA_L2PMXEVCNTCR_BASE    0x420
4521bdbb71SNeil Leeder #define IA_L2PMXEVCNTR_BASE     0x421
4621bdbb71SNeil Leeder #define IA_L2PMXEVFILTER_BASE   0x423
4721bdbb71SNeil Leeder #define IA_L2PMXEVTYPER_BASE    0x424
4821bdbb71SNeil Leeder 
4921bdbb71SNeil Leeder #define IA_L2_REG_OFFSET        0x10
5021bdbb71SNeil Leeder 
5121bdbb71SNeil Leeder #define L2PMXEVFILTER_SUFILTER_ALL      0x000E0000
5221bdbb71SNeil Leeder #define L2PMXEVFILTER_ORGFILTER_IDINDEP 0x00000004
5321bdbb71SNeil Leeder #define L2PMXEVFILTER_ORGFILTER_ALL     0x00000003
5421bdbb71SNeil Leeder 
5521bdbb71SNeil Leeder #define L2EVTYPER_REG_SHIFT     3
5621bdbb71SNeil Leeder 
5721bdbb71SNeil Leeder #define L2PMRESR_GROUP_BITS     8
5821bdbb71SNeil Leeder #define L2PMRESR_GROUP_MASK     GENMASK(7, 0)
5921bdbb71SNeil Leeder 
6021bdbb71SNeil Leeder #define L2CYCLE_CTR_BIT         31
6121bdbb71SNeil Leeder #define L2CYCLE_CTR_RAW_CODE    0xFE
6221bdbb71SNeil Leeder 
6321bdbb71SNeil Leeder #define L2PMCR_RESET_ALL        0x6
6421bdbb71SNeil Leeder #define L2PMCR_COUNTERS_ENABLE  0x1
6521bdbb71SNeil Leeder #define L2PMCR_COUNTERS_DISABLE 0x0
6621bdbb71SNeil Leeder 
6721bdbb71SNeil Leeder #define L2PMRESR_EN             BIT_ULL(63)
6821bdbb71SNeil Leeder 
6921bdbb71SNeil Leeder #define L2_EVT_MASK             0x00000FFF
7021bdbb71SNeil Leeder #define L2_EVT_CODE_MASK        0x00000FF0
7121bdbb71SNeil Leeder #define L2_EVT_GRP_MASK         0x0000000F
7221bdbb71SNeil Leeder #define L2_EVT_CODE_SHIFT       4
7321bdbb71SNeil Leeder #define L2_EVT_GRP_SHIFT        0
7421bdbb71SNeil Leeder 
7521bdbb71SNeil Leeder #define L2_EVT_CODE(event)   (((event) & L2_EVT_CODE_MASK) >> L2_EVT_CODE_SHIFT)
7621bdbb71SNeil Leeder #define L2_EVT_GROUP(event)  (((event) & L2_EVT_GRP_MASK) >> L2_EVT_GRP_SHIFT)
7721bdbb71SNeil Leeder 
7821bdbb71SNeil Leeder #define L2_EVT_GROUP_MAX        7
7921bdbb71SNeil Leeder 
8021bdbb71SNeil Leeder #define L2_COUNTER_RELOAD       BIT_ULL(31)
8121bdbb71SNeil Leeder #define L2_CYCLE_COUNTER_RELOAD BIT_ULL(63)
8221bdbb71SNeil Leeder 
8321bdbb71SNeil Leeder 
8421bdbb71SNeil Leeder #define reg_idx(reg, i)         (((i) * IA_L2_REG_OFFSET) + reg##_BASE)
8521bdbb71SNeil Leeder 
86b65423edSNeil Leeder /*
87b65423edSNeil Leeder  * Events
88b65423edSNeil Leeder  */
89b65423edSNeil Leeder #define L2_EVENT_CYCLES                    0xfe
90b65423edSNeil Leeder #define L2_EVENT_DCACHE_OPS                0x400
91b65423edSNeil Leeder #define L2_EVENT_ICACHE_OPS                0x401
92b65423edSNeil Leeder #define L2_EVENT_TLBI                      0x402
93b65423edSNeil Leeder #define L2_EVENT_BARRIERS                  0x403
94b65423edSNeil Leeder #define L2_EVENT_TOTAL_READS               0x405
95b65423edSNeil Leeder #define L2_EVENT_TOTAL_WRITES              0x406
96b65423edSNeil Leeder #define L2_EVENT_TOTAL_REQUESTS            0x407
97b65423edSNeil Leeder #define L2_EVENT_LDREX                     0x420
98b65423edSNeil Leeder #define L2_EVENT_STREX                     0x421
99b65423edSNeil Leeder #define L2_EVENT_CLREX                     0x422
100b65423edSNeil Leeder 
10121bdbb71SNeil Leeder 
10221bdbb71SNeil Leeder 
10321bdbb71SNeil Leeder struct cluster_pmu;
10421bdbb71SNeil Leeder 
10521bdbb71SNeil Leeder /*
10621bdbb71SNeil Leeder  * Aggregate PMU. Implements the core pmu functions and manages
10721bdbb71SNeil Leeder  * the hardware PMUs.
10821bdbb71SNeil Leeder  */
10921bdbb71SNeil Leeder struct l2cache_pmu {
11021bdbb71SNeil Leeder 	struct hlist_node node;
11121bdbb71SNeil Leeder 	u32 num_pmus;
11221bdbb71SNeil Leeder 	struct pmu pmu;
11321bdbb71SNeil Leeder 	int num_counters;
11421bdbb71SNeil Leeder 	cpumask_t cpumask;
11521bdbb71SNeil Leeder 	struct platform_device *pdev;
11621bdbb71SNeil Leeder 	struct cluster_pmu * __percpu *pmu_cluster;
11721bdbb71SNeil Leeder 	struct list_head clusters;
11821bdbb71SNeil Leeder };
11921bdbb71SNeil Leeder 
12021bdbb71SNeil Leeder /*
12121bdbb71SNeil Leeder  * The cache is made up of one or more clusters, each cluster has its own PMU.
12221bdbb71SNeil Leeder  * Each cluster is associated with one or more CPUs.
12321bdbb71SNeil Leeder  * This structure represents one of the hardware PMUs.
12421bdbb71SNeil Leeder  *
12521bdbb71SNeil Leeder  * Events can be envisioned as a 2-dimensional array. Each column represents
12621bdbb71SNeil Leeder  * a group of events. There are 8 groups. Only one entry from each
12721bdbb71SNeil Leeder  * group can be in use at a time.
12821bdbb71SNeil Leeder  *
12921bdbb71SNeil Leeder  * Events are specified as 0xCCG, where CC is 2 hex digits specifying
13021bdbb71SNeil Leeder  * the code (array row) and G specifies the group (column).
13121bdbb71SNeil Leeder  *
13221bdbb71SNeil Leeder  * In addition there is a cycle counter event specified by L2CYCLE_CTR_RAW_CODE
13321bdbb71SNeil Leeder  * which is outside the above scheme.
13421bdbb71SNeil Leeder  */
13521bdbb71SNeil Leeder struct cluster_pmu {
13621bdbb71SNeil Leeder 	struct list_head next;
13721bdbb71SNeil Leeder 	struct perf_event *events[MAX_L2_CTRS];
13821bdbb71SNeil Leeder 	struct l2cache_pmu *l2cache_pmu;
13921bdbb71SNeil Leeder 	DECLARE_BITMAP(used_counters, MAX_L2_CTRS);
14021bdbb71SNeil Leeder 	DECLARE_BITMAP(used_groups, L2_EVT_GROUP_MAX + 1);
14121bdbb71SNeil Leeder 	int irq;
14221bdbb71SNeil Leeder 	int cluster_id;
14321bdbb71SNeil Leeder 	/* The CPU that is used for collecting events on this cluster */
14421bdbb71SNeil Leeder 	int on_cpu;
14521bdbb71SNeil Leeder 	/* All the CPUs associated with this cluster */
14621bdbb71SNeil Leeder 	cpumask_t cluster_cpus;
14721bdbb71SNeil Leeder 	spinlock_t pmu_lock;
14821bdbb71SNeil Leeder };
14921bdbb71SNeil Leeder 
15021bdbb71SNeil Leeder #define to_l2cache_pmu(p) (container_of(p, struct l2cache_pmu, pmu))
15121bdbb71SNeil Leeder 
15221bdbb71SNeil Leeder static u32 l2_cycle_ctr_idx;
15321bdbb71SNeil Leeder static u32 l2_counter_present_mask;
15421bdbb71SNeil Leeder 
idx_to_reg_bit(u32 idx)15521bdbb71SNeil Leeder static inline u32 idx_to_reg_bit(u32 idx)
15621bdbb71SNeil Leeder {
15721bdbb71SNeil Leeder 	if (idx == l2_cycle_ctr_idx)
15821bdbb71SNeil Leeder 		return BIT(L2CYCLE_CTR_BIT);
15921bdbb71SNeil Leeder 
16021bdbb71SNeil Leeder 	return BIT(idx);
16121bdbb71SNeil Leeder }
16221bdbb71SNeil Leeder 
get_cluster_pmu(struct l2cache_pmu * l2cache_pmu,int cpu)16321bdbb71SNeil Leeder static inline struct cluster_pmu *get_cluster_pmu(
16421bdbb71SNeil Leeder 	struct l2cache_pmu *l2cache_pmu, int cpu)
16521bdbb71SNeil Leeder {
16621bdbb71SNeil Leeder 	return *per_cpu_ptr(l2cache_pmu->pmu_cluster, cpu);
16721bdbb71SNeil Leeder }
16821bdbb71SNeil Leeder 
cluster_pmu_reset(void)16921bdbb71SNeil Leeder static void cluster_pmu_reset(void)
17021bdbb71SNeil Leeder {
17121bdbb71SNeil Leeder 	/* Reset all counters */
1726d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(L2PMCR, L2PMCR_RESET_ALL);
1736d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(L2PMCNTENCLR, l2_counter_present_mask);
1746d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(L2PMINTENCLR, l2_counter_present_mask);
1756d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(L2PMOVSCLR, l2_counter_present_mask);
17621bdbb71SNeil Leeder }
17721bdbb71SNeil Leeder 
cluster_pmu_enable(void)17821bdbb71SNeil Leeder static inline void cluster_pmu_enable(void)
17921bdbb71SNeil Leeder {
1806d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(L2PMCR, L2PMCR_COUNTERS_ENABLE);
18121bdbb71SNeil Leeder }
18221bdbb71SNeil Leeder 
cluster_pmu_disable(void)18321bdbb71SNeil Leeder static inline void cluster_pmu_disable(void)
18421bdbb71SNeil Leeder {
1856d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(L2PMCR, L2PMCR_COUNTERS_DISABLE);
18621bdbb71SNeil Leeder }
18721bdbb71SNeil Leeder 
cluster_pmu_counter_set_value(u32 idx,u64 value)18821bdbb71SNeil Leeder static inline void cluster_pmu_counter_set_value(u32 idx, u64 value)
18921bdbb71SNeil Leeder {
19021bdbb71SNeil Leeder 	if (idx == l2_cycle_ctr_idx)
1916d0efeb1SIlia Lin 		kryo_l2_set_indirect_reg(L2PMCCNTR, value);
19221bdbb71SNeil Leeder 	else
1936d0efeb1SIlia Lin 		kryo_l2_set_indirect_reg(reg_idx(IA_L2PMXEVCNTR, idx), value);
19421bdbb71SNeil Leeder }
19521bdbb71SNeil Leeder 
cluster_pmu_counter_get_value(u32 idx)19621bdbb71SNeil Leeder static inline u64 cluster_pmu_counter_get_value(u32 idx)
19721bdbb71SNeil Leeder {
19821bdbb71SNeil Leeder 	u64 value;
19921bdbb71SNeil Leeder 
20021bdbb71SNeil Leeder 	if (idx == l2_cycle_ctr_idx)
2016d0efeb1SIlia Lin 		value = kryo_l2_get_indirect_reg(L2PMCCNTR);
20221bdbb71SNeil Leeder 	else
2036d0efeb1SIlia Lin 		value = kryo_l2_get_indirect_reg(reg_idx(IA_L2PMXEVCNTR, idx));
20421bdbb71SNeil Leeder 
20521bdbb71SNeil Leeder 	return value;
20621bdbb71SNeil Leeder }
20721bdbb71SNeil Leeder 
cluster_pmu_counter_enable(u32 idx)20821bdbb71SNeil Leeder static inline void cluster_pmu_counter_enable(u32 idx)
20921bdbb71SNeil Leeder {
2106d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(L2PMCNTENSET, idx_to_reg_bit(idx));
21121bdbb71SNeil Leeder }
21221bdbb71SNeil Leeder 
cluster_pmu_counter_disable(u32 idx)21321bdbb71SNeil Leeder static inline void cluster_pmu_counter_disable(u32 idx)
21421bdbb71SNeil Leeder {
2156d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(L2PMCNTENCLR, idx_to_reg_bit(idx));
21621bdbb71SNeil Leeder }
21721bdbb71SNeil Leeder 
cluster_pmu_counter_enable_interrupt(u32 idx)21821bdbb71SNeil Leeder static inline void cluster_pmu_counter_enable_interrupt(u32 idx)
21921bdbb71SNeil Leeder {
2206d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(L2PMINTENSET, idx_to_reg_bit(idx));
22121bdbb71SNeil Leeder }
22221bdbb71SNeil Leeder 
cluster_pmu_counter_disable_interrupt(u32 idx)22321bdbb71SNeil Leeder static inline void cluster_pmu_counter_disable_interrupt(u32 idx)
22421bdbb71SNeil Leeder {
2256d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(L2PMINTENCLR, idx_to_reg_bit(idx));
22621bdbb71SNeil Leeder }
22721bdbb71SNeil Leeder 
cluster_pmu_set_evccntcr(u32 val)22821bdbb71SNeil Leeder static inline void cluster_pmu_set_evccntcr(u32 val)
22921bdbb71SNeil Leeder {
2306d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(L2PMCCNTCR, val);
23121bdbb71SNeil Leeder }
23221bdbb71SNeil Leeder 
cluster_pmu_set_evcntcr(u32 ctr,u32 val)23321bdbb71SNeil Leeder static inline void cluster_pmu_set_evcntcr(u32 ctr, u32 val)
23421bdbb71SNeil Leeder {
2356d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(reg_idx(IA_L2PMXEVCNTCR, ctr), val);
23621bdbb71SNeil Leeder }
23721bdbb71SNeil Leeder 
cluster_pmu_set_evtyper(u32 ctr,u32 val)23821bdbb71SNeil Leeder static inline void cluster_pmu_set_evtyper(u32 ctr, u32 val)
23921bdbb71SNeil Leeder {
2406d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(reg_idx(IA_L2PMXEVTYPER, ctr), val);
24121bdbb71SNeil Leeder }
24221bdbb71SNeil Leeder 
cluster_pmu_set_resr(struct cluster_pmu * cluster,u32 event_group,u32 event_cc)24321bdbb71SNeil Leeder static void cluster_pmu_set_resr(struct cluster_pmu *cluster,
24421bdbb71SNeil Leeder 			       u32 event_group, u32 event_cc)
24521bdbb71SNeil Leeder {
24621bdbb71SNeil Leeder 	u64 field;
24721bdbb71SNeil Leeder 	u64 resr_val;
24821bdbb71SNeil Leeder 	u32 shift;
24921bdbb71SNeil Leeder 	unsigned long flags;
25021bdbb71SNeil Leeder 
25121bdbb71SNeil Leeder 	shift = L2PMRESR_GROUP_BITS * event_group;
25221bdbb71SNeil Leeder 	field = ((u64)(event_cc & L2PMRESR_GROUP_MASK) << shift);
25321bdbb71SNeil Leeder 
25421bdbb71SNeil Leeder 	spin_lock_irqsave(&cluster->pmu_lock, flags);
25521bdbb71SNeil Leeder 
2566d0efeb1SIlia Lin 	resr_val = kryo_l2_get_indirect_reg(L2PMRESR);
25721bdbb71SNeil Leeder 	resr_val &= ~(L2PMRESR_GROUP_MASK << shift);
25821bdbb71SNeil Leeder 	resr_val |= field;
25921bdbb71SNeil Leeder 	resr_val |= L2PMRESR_EN;
2606d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(L2PMRESR, resr_val);
26121bdbb71SNeil Leeder 
26221bdbb71SNeil Leeder 	spin_unlock_irqrestore(&cluster->pmu_lock, flags);
26321bdbb71SNeil Leeder }
26421bdbb71SNeil Leeder 
26521bdbb71SNeil Leeder /*
26621bdbb71SNeil Leeder  * Hardware allows filtering of events based on the originating
26721bdbb71SNeil Leeder  * CPU. Turn this off by setting filter bits to allow events from
26821bdbb71SNeil Leeder  * all CPUS, subunits and ID independent events in this cluster.
26921bdbb71SNeil Leeder  */
cluster_pmu_set_evfilter_sys_mode(u32 ctr)27021bdbb71SNeil Leeder static inline void cluster_pmu_set_evfilter_sys_mode(u32 ctr)
27121bdbb71SNeil Leeder {
27221bdbb71SNeil Leeder 	u32 val =  L2PMXEVFILTER_SUFILTER_ALL |
27321bdbb71SNeil Leeder 		   L2PMXEVFILTER_ORGFILTER_IDINDEP |
27421bdbb71SNeil Leeder 		   L2PMXEVFILTER_ORGFILTER_ALL;
27521bdbb71SNeil Leeder 
2766d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(reg_idx(IA_L2PMXEVFILTER, ctr), val);
27721bdbb71SNeil Leeder }
27821bdbb71SNeil Leeder 
cluster_pmu_getreset_ovsr(void)27921bdbb71SNeil Leeder static inline u32 cluster_pmu_getreset_ovsr(void)
28021bdbb71SNeil Leeder {
2816d0efeb1SIlia Lin 	u32 result = kryo_l2_get_indirect_reg(L2PMOVSSET);
28221bdbb71SNeil Leeder 
2836d0efeb1SIlia Lin 	kryo_l2_set_indirect_reg(L2PMOVSCLR, result);
28421bdbb71SNeil Leeder 	return result;
28521bdbb71SNeil Leeder }
28621bdbb71SNeil Leeder 
cluster_pmu_has_overflowed(u32 ovsr)28721bdbb71SNeil Leeder static inline bool cluster_pmu_has_overflowed(u32 ovsr)
28821bdbb71SNeil Leeder {
28921bdbb71SNeil Leeder 	return !!(ovsr & l2_counter_present_mask);
29021bdbb71SNeil Leeder }
29121bdbb71SNeil Leeder 
cluster_pmu_counter_has_overflowed(u32 ovsr,u32 idx)29221bdbb71SNeil Leeder static inline bool cluster_pmu_counter_has_overflowed(u32 ovsr, u32 idx)
29321bdbb71SNeil Leeder {
29421bdbb71SNeil Leeder 	return !!(ovsr & idx_to_reg_bit(idx));
29521bdbb71SNeil Leeder }
29621bdbb71SNeil Leeder 
l2_cache_event_update(struct perf_event * event)29721bdbb71SNeil Leeder static void l2_cache_event_update(struct perf_event *event)
29821bdbb71SNeil Leeder {
29921bdbb71SNeil Leeder 	struct hw_perf_event *hwc = &event->hw;
30021bdbb71SNeil Leeder 	u64 delta, prev, now;
30121bdbb71SNeil Leeder 	u32 idx = hwc->idx;
30221bdbb71SNeil Leeder 
30321bdbb71SNeil Leeder 	do {
30421bdbb71SNeil Leeder 		prev = local64_read(&hwc->prev_count);
30521bdbb71SNeil Leeder 		now = cluster_pmu_counter_get_value(idx);
30621bdbb71SNeil Leeder 	} while (local64_cmpxchg(&hwc->prev_count, prev, now) != prev);
30721bdbb71SNeil Leeder 
30821bdbb71SNeil Leeder 	/*
30921bdbb71SNeil Leeder 	 * The cycle counter is 64-bit, but all other counters are
31021bdbb71SNeil Leeder 	 * 32-bit, and we must handle 32-bit overflow explicitly.
31121bdbb71SNeil Leeder 	 */
31221bdbb71SNeil Leeder 	delta = now - prev;
31321bdbb71SNeil Leeder 	if (idx != l2_cycle_ctr_idx)
31421bdbb71SNeil Leeder 		delta &= 0xffffffff;
31521bdbb71SNeil Leeder 
31621bdbb71SNeil Leeder 	local64_add(delta, &event->count);
31721bdbb71SNeil Leeder }
31821bdbb71SNeil Leeder 
l2_cache_cluster_set_period(struct cluster_pmu * cluster,struct hw_perf_event * hwc)31921bdbb71SNeil Leeder static void l2_cache_cluster_set_period(struct cluster_pmu *cluster,
32021bdbb71SNeil Leeder 				       struct hw_perf_event *hwc)
32121bdbb71SNeil Leeder {
32221bdbb71SNeil Leeder 	u32 idx = hwc->idx;
32321bdbb71SNeil Leeder 	u64 new;
32421bdbb71SNeil Leeder 
32521bdbb71SNeil Leeder 	/*
32621bdbb71SNeil Leeder 	 * We limit the max period to half the max counter value so
32721bdbb71SNeil Leeder 	 * that even in the case of extreme interrupt latency the
32821bdbb71SNeil Leeder 	 * counter will (hopefully) not wrap past its initial value.
32921bdbb71SNeil Leeder 	 */
33021bdbb71SNeil Leeder 	if (idx == l2_cycle_ctr_idx)
33121bdbb71SNeil Leeder 		new = L2_CYCLE_COUNTER_RELOAD;
33221bdbb71SNeil Leeder 	else
33321bdbb71SNeil Leeder 		new = L2_COUNTER_RELOAD;
33421bdbb71SNeil Leeder 
33521bdbb71SNeil Leeder 	local64_set(&hwc->prev_count, new);
33621bdbb71SNeil Leeder 	cluster_pmu_counter_set_value(idx, new);
33721bdbb71SNeil Leeder }
33821bdbb71SNeil Leeder 
l2_cache_get_event_idx(struct cluster_pmu * cluster,struct perf_event * event)33921bdbb71SNeil Leeder static int l2_cache_get_event_idx(struct cluster_pmu *cluster,
34021bdbb71SNeil Leeder 				   struct perf_event *event)
34121bdbb71SNeil Leeder {
34221bdbb71SNeil Leeder 	struct hw_perf_event *hwc = &event->hw;
34321bdbb71SNeil Leeder 	int idx;
34421bdbb71SNeil Leeder 	int num_ctrs = cluster->l2cache_pmu->num_counters - 1;
34521bdbb71SNeil Leeder 	unsigned int group;
34621bdbb71SNeil Leeder 
34721bdbb71SNeil Leeder 	if (hwc->config_base == L2CYCLE_CTR_RAW_CODE) {
34821bdbb71SNeil Leeder 		if (test_and_set_bit(l2_cycle_ctr_idx, cluster->used_counters))
34921bdbb71SNeil Leeder 			return -EAGAIN;
35021bdbb71SNeil Leeder 
35121bdbb71SNeil Leeder 		return l2_cycle_ctr_idx;
35221bdbb71SNeil Leeder 	}
35321bdbb71SNeil Leeder 
35421bdbb71SNeil Leeder 	idx = find_first_zero_bit(cluster->used_counters, num_ctrs);
35521bdbb71SNeil Leeder 	if (idx == num_ctrs)
35621bdbb71SNeil Leeder 		/* The counters are all in use. */
35721bdbb71SNeil Leeder 		return -EAGAIN;
35821bdbb71SNeil Leeder 
35921bdbb71SNeil Leeder 	/*
36021bdbb71SNeil Leeder 	 * Check for column exclusion: event column already in use by another
36121bdbb71SNeil Leeder 	 * event. This is for events which are not in the same group.
36221bdbb71SNeil Leeder 	 * Conflicting events in the same group are detected in event_init.
36321bdbb71SNeil Leeder 	 */
36421bdbb71SNeil Leeder 	group = L2_EVT_GROUP(hwc->config_base);
36521bdbb71SNeil Leeder 	if (test_bit(group, cluster->used_groups))
36621bdbb71SNeil Leeder 		return -EAGAIN;
36721bdbb71SNeil Leeder 
36821bdbb71SNeil Leeder 	set_bit(idx, cluster->used_counters);
36921bdbb71SNeil Leeder 	set_bit(group, cluster->used_groups);
37021bdbb71SNeil Leeder 
37121bdbb71SNeil Leeder 	return idx;
37221bdbb71SNeil Leeder }
37321bdbb71SNeil Leeder 
l2_cache_clear_event_idx(struct cluster_pmu * cluster,struct perf_event * event)37421bdbb71SNeil Leeder static void l2_cache_clear_event_idx(struct cluster_pmu *cluster,
37521bdbb71SNeil Leeder 				      struct perf_event *event)
37621bdbb71SNeil Leeder {
37721bdbb71SNeil Leeder 	struct hw_perf_event *hwc = &event->hw;
37821bdbb71SNeil Leeder 	int idx = hwc->idx;
37921bdbb71SNeil Leeder 
38021bdbb71SNeil Leeder 	clear_bit(idx, cluster->used_counters);
38121bdbb71SNeil Leeder 	if (hwc->config_base != L2CYCLE_CTR_RAW_CODE)
38221bdbb71SNeil Leeder 		clear_bit(L2_EVT_GROUP(hwc->config_base), cluster->used_groups);
38321bdbb71SNeil Leeder }
38421bdbb71SNeil Leeder 
l2_cache_handle_irq(int irq_num,void * data)38521bdbb71SNeil Leeder static irqreturn_t l2_cache_handle_irq(int irq_num, void *data)
38621bdbb71SNeil Leeder {
38721bdbb71SNeil Leeder 	struct cluster_pmu *cluster = data;
38821bdbb71SNeil Leeder 	int num_counters = cluster->l2cache_pmu->num_counters;
38921bdbb71SNeil Leeder 	u32 ovsr;
39021bdbb71SNeil Leeder 	int idx;
39121bdbb71SNeil Leeder 
39221bdbb71SNeil Leeder 	ovsr = cluster_pmu_getreset_ovsr();
39321bdbb71SNeil Leeder 	if (!cluster_pmu_has_overflowed(ovsr))
39421bdbb71SNeil Leeder 		return IRQ_NONE;
39521bdbb71SNeil Leeder 
39621bdbb71SNeil Leeder 	for_each_set_bit(idx, cluster->used_counters, num_counters) {
39721bdbb71SNeil Leeder 		struct perf_event *event = cluster->events[idx];
39821bdbb71SNeil Leeder 		struct hw_perf_event *hwc;
39921bdbb71SNeil Leeder 
40021bdbb71SNeil Leeder 		if (WARN_ON_ONCE(!event))
40121bdbb71SNeil Leeder 			continue;
40221bdbb71SNeil Leeder 
40321bdbb71SNeil Leeder 		if (!cluster_pmu_counter_has_overflowed(ovsr, idx))
40421bdbb71SNeil Leeder 			continue;
40521bdbb71SNeil Leeder 
40621bdbb71SNeil Leeder 		l2_cache_event_update(event);
40721bdbb71SNeil Leeder 		hwc = &event->hw;
40821bdbb71SNeil Leeder 
40921bdbb71SNeil Leeder 		l2_cache_cluster_set_period(cluster, hwc);
41021bdbb71SNeil Leeder 	}
41121bdbb71SNeil Leeder 
41221bdbb71SNeil Leeder 	return IRQ_HANDLED;
41321bdbb71SNeil Leeder }
41421bdbb71SNeil Leeder 
41521bdbb71SNeil Leeder /*
41621bdbb71SNeil Leeder  * Implementation of abstract pmu functionality required by
41721bdbb71SNeil Leeder  * the core perf events code.
41821bdbb71SNeil Leeder  */
41921bdbb71SNeil Leeder 
l2_cache_pmu_enable(struct pmu * pmu)42021bdbb71SNeil Leeder static void l2_cache_pmu_enable(struct pmu *pmu)
42121bdbb71SNeil Leeder {
42221bdbb71SNeil Leeder 	/*
42321bdbb71SNeil Leeder 	 * Although there is only one PMU (per socket) controlling multiple
42421bdbb71SNeil Leeder 	 * physical PMUs (per cluster), because we do not support per-task mode
42521bdbb71SNeil Leeder 	 * each event is associated with a CPU. Each event has pmu_enable
42621bdbb71SNeil Leeder 	 * called on its CPU, so here it is only necessary to enable the
42721bdbb71SNeil Leeder 	 * counters for the current CPU.
42821bdbb71SNeil Leeder 	 */
42921bdbb71SNeil Leeder 
43021bdbb71SNeil Leeder 	cluster_pmu_enable();
43121bdbb71SNeil Leeder }
43221bdbb71SNeil Leeder 
l2_cache_pmu_disable(struct pmu * pmu)43321bdbb71SNeil Leeder static void l2_cache_pmu_disable(struct pmu *pmu)
43421bdbb71SNeil Leeder {
43521bdbb71SNeil Leeder 	cluster_pmu_disable();
43621bdbb71SNeil Leeder }
43721bdbb71SNeil Leeder 
l2_cache_event_init(struct perf_event * event)43821bdbb71SNeil Leeder static int l2_cache_event_init(struct perf_event *event)
43921bdbb71SNeil Leeder {
44021bdbb71SNeil Leeder 	struct hw_perf_event *hwc = &event->hw;
44121bdbb71SNeil Leeder 	struct cluster_pmu *cluster;
44221bdbb71SNeil Leeder 	struct perf_event *sibling;
44321bdbb71SNeil Leeder 	struct l2cache_pmu *l2cache_pmu;
44421bdbb71SNeil Leeder 
44521bdbb71SNeil Leeder 	if (event->attr.type != event->pmu->type)
44621bdbb71SNeil Leeder 		return -ENOENT;
44721bdbb71SNeil Leeder 
44821bdbb71SNeil Leeder 	l2cache_pmu = to_l2cache_pmu(event->pmu);
44921bdbb71SNeil Leeder 
45021bdbb71SNeil Leeder 	if (hwc->sample_period) {
45121bdbb71SNeil Leeder 		dev_dbg_ratelimited(&l2cache_pmu->pdev->dev,
45221bdbb71SNeil Leeder 				    "Sampling not supported\n");
45321bdbb71SNeil Leeder 		return -EOPNOTSUPP;
45421bdbb71SNeil Leeder 	}
45521bdbb71SNeil Leeder 
45621bdbb71SNeil Leeder 	if (event->cpu < 0) {
45721bdbb71SNeil Leeder 		dev_dbg_ratelimited(&l2cache_pmu->pdev->dev,
45821bdbb71SNeil Leeder 				    "Per-task mode not supported\n");
45921bdbb71SNeil Leeder 		return -EOPNOTSUPP;
46021bdbb71SNeil Leeder 	}
46121bdbb71SNeil Leeder 
46221bdbb71SNeil Leeder 	if (((L2_EVT_GROUP(event->attr.config) > L2_EVT_GROUP_MAX) ||
46321bdbb71SNeil Leeder 	     ((event->attr.config & ~L2_EVT_MASK) != 0)) &&
46421bdbb71SNeil Leeder 	    (event->attr.config != L2CYCLE_CTR_RAW_CODE)) {
46521bdbb71SNeil Leeder 		dev_dbg_ratelimited(&l2cache_pmu->pdev->dev,
46621bdbb71SNeil Leeder 				    "Invalid config %llx\n",
46721bdbb71SNeil Leeder 				    event->attr.config);
46821bdbb71SNeil Leeder 		return -EINVAL;
46921bdbb71SNeil Leeder 	}
47021bdbb71SNeil Leeder 
47121bdbb71SNeil Leeder 	/* Don't allow groups with mixed PMUs, except for s/w events */
47221bdbb71SNeil Leeder 	if (event->group_leader->pmu != event->pmu &&
47321bdbb71SNeil Leeder 	    !is_software_event(event->group_leader)) {
47421bdbb71SNeil Leeder 		dev_dbg_ratelimited(&l2cache_pmu->pdev->dev,
47521bdbb71SNeil Leeder 			 "Can't create mixed PMU group\n");
47621bdbb71SNeil Leeder 		return -EINVAL;
47721bdbb71SNeil Leeder 	}
47821bdbb71SNeil Leeder 
479edb39592SPeter Zijlstra 	for_each_sibling_event(sibling, event->group_leader) {
48021bdbb71SNeil Leeder 		if (sibling->pmu != event->pmu &&
48121bdbb71SNeil Leeder 		    !is_software_event(sibling)) {
48221bdbb71SNeil Leeder 			dev_dbg_ratelimited(&l2cache_pmu->pdev->dev,
48321bdbb71SNeil Leeder 				 "Can't create mixed PMU group\n");
48421bdbb71SNeil Leeder 			return -EINVAL;
48521bdbb71SNeil Leeder 		}
486edb39592SPeter Zijlstra 	}
48721bdbb71SNeil Leeder 
48821bdbb71SNeil Leeder 	cluster = get_cluster_pmu(l2cache_pmu, event->cpu);
48921bdbb71SNeil Leeder 	if (!cluster) {
49021bdbb71SNeil Leeder 		/* CPU has not been initialised */
49121bdbb71SNeil Leeder 		dev_dbg_ratelimited(&l2cache_pmu->pdev->dev,
49221bdbb71SNeil Leeder 			"CPU%d not associated with L2 cluster\n", event->cpu);
49321bdbb71SNeil Leeder 		return -EINVAL;
49421bdbb71SNeil Leeder 	}
49521bdbb71SNeil Leeder 
49621bdbb71SNeil Leeder 	/* Ensure all events in a group are on the same cpu */
49721bdbb71SNeil Leeder 	if ((event->group_leader != event) &&
49821bdbb71SNeil Leeder 	    (cluster->on_cpu != event->group_leader->cpu)) {
49921bdbb71SNeil Leeder 		dev_dbg_ratelimited(&l2cache_pmu->pdev->dev,
50021bdbb71SNeil Leeder 			 "Can't create group on CPUs %d and %d",
50121bdbb71SNeil Leeder 			 event->cpu, event->group_leader->cpu);
50221bdbb71SNeil Leeder 		return -EINVAL;
50321bdbb71SNeil Leeder 	}
50421bdbb71SNeil Leeder 
50521bdbb71SNeil Leeder 	if ((event != event->group_leader) &&
5066c17c1c3SNeil Leeder 	    !is_software_event(event->group_leader) &&
50721bdbb71SNeil Leeder 	    (L2_EVT_GROUP(event->group_leader->attr.config) ==
50821bdbb71SNeil Leeder 	     L2_EVT_GROUP(event->attr.config))) {
50921bdbb71SNeil Leeder 		dev_dbg_ratelimited(&l2cache_pmu->pdev->dev,
51021bdbb71SNeil Leeder 			 "Column exclusion: conflicting events %llx %llx\n",
51121bdbb71SNeil Leeder 		       event->group_leader->attr.config,
51221bdbb71SNeil Leeder 		       event->attr.config);
51321bdbb71SNeil Leeder 		return -EINVAL;
51421bdbb71SNeil Leeder 	}
51521bdbb71SNeil Leeder 
516edb39592SPeter Zijlstra 	for_each_sibling_event(sibling, event->group_leader) {
51721bdbb71SNeil Leeder 		if ((sibling != event) &&
5186c17c1c3SNeil Leeder 		    !is_software_event(sibling) &&
51921bdbb71SNeil Leeder 		    (L2_EVT_GROUP(sibling->attr.config) ==
52021bdbb71SNeil Leeder 		     L2_EVT_GROUP(event->attr.config))) {
52121bdbb71SNeil Leeder 			dev_dbg_ratelimited(&l2cache_pmu->pdev->dev,
52221bdbb71SNeil Leeder 			     "Column exclusion: conflicting events %llx %llx\n",
52321bdbb71SNeil Leeder 					    sibling->attr.config,
52421bdbb71SNeil Leeder 					    event->attr.config);
52521bdbb71SNeil Leeder 			return -EINVAL;
52621bdbb71SNeil Leeder 		}
52721bdbb71SNeil Leeder 	}
52821bdbb71SNeil Leeder 
52921bdbb71SNeil Leeder 	hwc->idx = -1;
53021bdbb71SNeil Leeder 	hwc->config_base = event->attr.config;
53121bdbb71SNeil Leeder 
53221bdbb71SNeil Leeder 	/*
53321bdbb71SNeil Leeder 	 * Ensure all events are on the same cpu so all events are in the
53421bdbb71SNeil Leeder 	 * same cpu context, to avoid races on pmu_enable etc.
53521bdbb71SNeil Leeder 	 */
53621bdbb71SNeil Leeder 	event->cpu = cluster->on_cpu;
53721bdbb71SNeil Leeder 
53821bdbb71SNeil Leeder 	return 0;
53921bdbb71SNeil Leeder }
54021bdbb71SNeil Leeder 
l2_cache_event_start(struct perf_event * event,int flags)54121bdbb71SNeil Leeder static void l2_cache_event_start(struct perf_event *event, int flags)
54221bdbb71SNeil Leeder {
54321bdbb71SNeil Leeder 	struct cluster_pmu *cluster;
54421bdbb71SNeil Leeder 	struct hw_perf_event *hwc = &event->hw;
54521bdbb71SNeil Leeder 	int idx = hwc->idx;
54621bdbb71SNeil Leeder 	u32 config;
54721bdbb71SNeil Leeder 	u32 event_cc, event_group;
54821bdbb71SNeil Leeder 
54921bdbb71SNeil Leeder 	hwc->state = 0;
55021bdbb71SNeil Leeder 
55121bdbb71SNeil Leeder 	cluster = get_cluster_pmu(to_l2cache_pmu(event->pmu), event->cpu);
55221bdbb71SNeil Leeder 
55321bdbb71SNeil Leeder 	l2_cache_cluster_set_period(cluster, hwc);
55421bdbb71SNeil Leeder 
55521bdbb71SNeil Leeder 	if (hwc->config_base == L2CYCLE_CTR_RAW_CODE) {
55621bdbb71SNeil Leeder 		cluster_pmu_set_evccntcr(0);
55721bdbb71SNeil Leeder 	} else {
55821bdbb71SNeil Leeder 		config = hwc->config_base;
55921bdbb71SNeil Leeder 		event_cc    = L2_EVT_CODE(config);
56021bdbb71SNeil Leeder 		event_group = L2_EVT_GROUP(config);
56121bdbb71SNeil Leeder 
56221bdbb71SNeil Leeder 		cluster_pmu_set_evcntcr(idx, 0);
56321bdbb71SNeil Leeder 		cluster_pmu_set_evtyper(idx, event_group);
56421bdbb71SNeil Leeder 		cluster_pmu_set_resr(cluster, event_group, event_cc);
56521bdbb71SNeil Leeder 		cluster_pmu_set_evfilter_sys_mode(idx);
56621bdbb71SNeil Leeder 	}
56721bdbb71SNeil Leeder 
56821bdbb71SNeil Leeder 	cluster_pmu_counter_enable_interrupt(idx);
56921bdbb71SNeil Leeder 	cluster_pmu_counter_enable(idx);
57021bdbb71SNeil Leeder }
57121bdbb71SNeil Leeder 
l2_cache_event_stop(struct perf_event * event,int flags)57221bdbb71SNeil Leeder static void l2_cache_event_stop(struct perf_event *event, int flags)
57321bdbb71SNeil Leeder {
57421bdbb71SNeil Leeder 	struct hw_perf_event *hwc = &event->hw;
57521bdbb71SNeil Leeder 	int idx = hwc->idx;
57621bdbb71SNeil Leeder 
57721bdbb71SNeil Leeder 	if (hwc->state & PERF_HES_STOPPED)
57821bdbb71SNeil Leeder 		return;
57921bdbb71SNeil Leeder 
58021bdbb71SNeil Leeder 	cluster_pmu_counter_disable_interrupt(idx);
58121bdbb71SNeil Leeder 	cluster_pmu_counter_disable(idx);
58221bdbb71SNeil Leeder 
58321bdbb71SNeil Leeder 	if (flags & PERF_EF_UPDATE)
58421bdbb71SNeil Leeder 		l2_cache_event_update(event);
58521bdbb71SNeil Leeder 	hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
58621bdbb71SNeil Leeder }
58721bdbb71SNeil Leeder 
l2_cache_event_add(struct perf_event * event,int flags)58821bdbb71SNeil Leeder static int l2_cache_event_add(struct perf_event *event, int flags)
58921bdbb71SNeil Leeder {
59021bdbb71SNeil Leeder 	struct hw_perf_event *hwc = &event->hw;
59121bdbb71SNeil Leeder 	int idx;
59221bdbb71SNeil Leeder 	int err = 0;
59321bdbb71SNeil Leeder 	struct cluster_pmu *cluster;
59421bdbb71SNeil Leeder 
59521bdbb71SNeil Leeder 	cluster = get_cluster_pmu(to_l2cache_pmu(event->pmu), event->cpu);
59621bdbb71SNeil Leeder 
59721bdbb71SNeil Leeder 	idx = l2_cache_get_event_idx(cluster, event);
59821bdbb71SNeil Leeder 	if (idx < 0)
59921bdbb71SNeil Leeder 		return idx;
60021bdbb71SNeil Leeder 
60121bdbb71SNeil Leeder 	hwc->idx = idx;
60221bdbb71SNeil Leeder 	hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
60321bdbb71SNeil Leeder 	cluster->events[idx] = event;
60421bdbb71SNeil Leeder 	local64_set(&hwc->prev_count, 0);
60521bdbb71SNeil Leeder 
60621bdbb71SNeil Leeder 	if (flags & PERF_EF_START)
60721bdbb71SNeil Leeder 		l2_cache_event_start(event, flags);
60821bdbb71SNeil Leeder 
60921bdbb71SNeil Leeder 	/* Propagate changes to the userspace mapping. */
61021bdbb71SNeil Leeder 	perf_event_update_userpage(event);
61121bdbb71SNeil Leeder 
61221bdbb71SNeil Leeder 	return err;
61321bdbb71SNeil Leeder }
61421bdbb71SNeil Leeder 
l2_cache_event_del(struct perf_event * event,int flags)61521bdbb71SNeil Leeder static void l2_cache_event_del(struct perf_event *event, int flags)
61621bdbb71SNeil Leeder {
61721bdbb71SNeil Leeder 	struct hw_perf_event *hwc = &event->hw;
61821bdbb71SNeil Leeder 	struct cluster_pmu *cluster;
61921bdbb71SNeil Leeder 	int idx = hwc->idx;
62021bdbb71SNeil Leeder 
62121bdbb71SNeil Leeder 	cluster = get_cluster_pmu(to_l2cache_pmu(event->pmu), event->cpu);
62221bdbb71SNeil Leeder 
62321bdbb71SNeil Leeder 	l2_cache_event_stop(event, flags | PERF_EF_UPDATE);
62421bdbb71SNeil Leeder 	cluster->events[idx] = NULL;
62521bdbb71SNeil Leeder 	l2_cache_clear_event_idx(cluster, event);
62621bdbb71SNeil Leeder 
62721bdbb71SNeil Leeder 	perf_event_update_userpage(event);
62821bdbb71SNeil Leeder }
62921bdbb71SNeil Leeder 
l2_cache_event_read(struct perf_event * event)63021bdbb71SNeil Leeder static void l2_cache_event_read(struct perf_event *event)
63121bdbb71SNeil Leeder {
63221bdbb71SNeil Leeder 	l2_cache_event_update(event);
63321bdbb71SNeil Leeder }
63421bdbb71SNeil Leeder 
l2_cache_pmu_cpumask_show(struct device * dev,struct device_attribute * attr,char * buf)63521bdbb71SNeil Leeder static ssize_t l2_cache_pmu_cpumask_show(struct device *dev,
63621bdbb71SNeil Leeder 					 struct device_attribute *attr,
63721bdbb71SNeil Leeder 					 char *buf)
63821bdbb71SNeil Leeder {
63921bdbb71SNeil Leeder 	struct l2cache_pmu *l2cache_pmu = to_l2cache_pmu(dev_get_drvdata(dev));
64021bdbb71SNeil Leeder 
64121bdbb71SNeil Leeder 	return cpumap_print_to_pagebuf(true, buf, &l2cache_pmu->cpumask);
64221bdbb71SNeil Leeder }
64321bdbb71SNeil Leeder 
64421bdbb71SNeil Leeder static struct device_attribute l2_cache_pmu_cpumask_attr =
64521bdbb71SNeil Leeder 		__ATTR(cpumask, S_IRUGO, l2_cache_pmu_cpumask_show, NULL);
64621bdbb71SNeil Leeder 
64721bdbb71SNeil Leeder static struct attribute *l2_cache_pmu_cpumask_attrs[] = {
64821bdbb71SNeil Leeder 	&l2_cache_pmu_cpumask_attr.attr,
64921bdbb71SNeil Leeder 	NULL,
65021bdbb71SNeil Leeder };
65121bdbb71SNeil Leeder 
65230b34c48SRikard Falkeborn static const struct attribute_group l2_cache_pmu_cpumask_group = {
65321bdbb71SNeil Leeder 	.attrs = l2_cache_pmu_cpumask_attrs,
65421bdbb71SNeil Leeder };
65521bdbb71SNeil Leeder 
65621bdbb71SNeil Leeder /* CCG format for perf RAW codes. */
65721bdbb71SNeil Leeder PMU_FORMAT_ATTR(l2_code,   "config:4-11");
65821bdbb71SNeil Leeder PMU_FORMAT_ATTR(l2_group,  "config:0-3");
659b65423edSNeil Leeder PMU_FORMAT_ATTR(event,     "config:0-11");
660b65423edSNeil Leeder 
66121bdbb71SNeil Leeder static struct attribute *l2_cache_pmu_formats[] = {
66221bdbb71SNeil Leeder 	&format_attr_l2_code.attr,
66321bdbb71SNeil Leeder 	&format_attr_l2_group.attr,
664b65423edSNeil Leeder 	&format_attr_event.attr,
66521bdbb71SNeil Leeder 	NULL,
66621bdbb71SNeil Leeder };
66721bdbb71SNeil Leeder 
66830b34c48SRikard Falkeborn static const struct attribute_group l2_cache_pmu_format_group = {
66921bdbb71SNeil Leeder 	.name = "format",
67021bdbb71SNeil Leeder 	.attrs = l2_cache_pmu_formats,
67121bdbb71SNeil Leeder };
67221bdbb71SNeil Leeder 
l2cache_pmu_event_show(struct device * dev,struct device_attribute * attr,char * page)673b65423edSNeil Leeder static ssize_t l2cache_pmu_event_show(struct device *dev,
674b65423edSNeil Leeder 				      struct device_attribute *attr, char *page)
675b65423edSNeil Leeder {
676b65423edSNeil Leeder 	struct perf_pmu_events_attr *pmu_attr;
677b65423edSNeil Leeder 
678b65423edSNeil Leeder 	pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr);
679fb62d675SQi Liu 	return sysfs_emit(page, "event=0x%02llx\n", pmu_attr->id);
680b65423edSNeil Leeder }
681b65423edSNeil Leeder 
682b65423edSNeil Leeder #define L2CACHE_EVENT_ATTR(_name, _id)			    \
6830bf2d729SQi Liu 	PMU_EVENT_ATTR_ID(_name, l2cache_pmu_event_show, _id)
684b65423edSNeil Leeder 
685b65423edSNeil Leeder static struct attribute *l2_cache_pmu_events[] = {
686b65423edSNeil Leeder 	L2CACHE_EVENT_ATTR(cycles, L2_EVENT_CYCLES),
687b65423edSNeil Leeder 	L2CACHE_EVENT_ATTR(dcache-ops, L2_EVENT_DCACHE_OPS),
688b65423edSNeil Leeder 	L2CACHE_EVENT_ATTR(icache-ops, L2_EVENT_ICACHE_OPS),
689b65423edSNeil Leeder 	L2CACHE_EVENT_ATTR(tlbi, L2_EVENT_TLBI),
690b65423edSNeil Leeder 	L2CACHE_EVENT_ATTR(barriers, L2_EVENT_BARRIERS),
691b65423edSNeil Leeder 	L2CACHE_EVENT_ATTR(total-reads, L2_EVENT_TOTAL_READS),
692b65423edSNeil Leeder 	L2CACHE_EVENT_ATTR(total-writes, L2_EVENT_TOTAL_WRITES),
693b65423edSNeil Leeder 	L2CACHE_EVENT_ATTR(total-requests, L2_EVENT_TOTAL_REQUESTS),
694b65423edSNeil Leeder 	L2CACHE_EVENT_ATTR(ldrex, L2_EVENT_LDREX),
695b65423edSNeil Leeder 	L2CACHE_EVENT_ATTR(strex, L2_EVENT_STREX),
696b65423edSNeil Leeder 	L2CACHE_EVENT_ATTR(clrex, L2_EVENT_CLREX),
697b65423edSNeil Leeder 	NULL
698b65423edSNeil Leeder };
699b65423edSNeil Leeder 
70030b34c48SRikard Falkeborn static const struct attribute_group l2_cache_pmu_events_group = {
701b65423edSNeil Leeder 	.name = "events",
702b65423edSNeil Leeder 	.attrs = l2_cache_pmu_events,
703b65423edSNeil Leeder };
704b65423edSNeil Leeder 
70521bdbb71SNeil Leeder static const struct attribute_group *l2_cache_pmu_attr_grps[] = {
70621bdbb71SNeil Leeder 	&l2_cache_pmu_format_group,
70721bdbb71SNeil Leeder 	&l2_cache_pmu_cpumask_group,
708b65423edSNeil Leeder 	&l2_cache_pmu_events_group,
70921bdbb71SNeil Leeder 	NULL,
71021bdbb71SNeil Leeder };
71121bdbb71SNeil Leeder 
71221bdbb71SNeil Leeder /*
71321bdbb71SNeil Leeder  * Generic device handlers
71421bdbb71SNeil Leeder  */
71521bdbb71SNeil Leeder 
71621bdbb71SNeil Leeder static const struct acpi_device_id l2_cache_pmu_acpi_match[] = {
71721bdbb71SNeil Leeder 	{ "QCOM8130", },
71821bdbb71SNeil Leeder 	{ }
71921bdbb71SNeil Leeder };
72021bdbb71SNeil Leeder 
get_num_counters(void)72121bdbb71SNeil Leeder static int get_num_counters(void)
72221bdbb71SNeil Leeder {
72321bdbb71SNeil Leeder 	int val;
72421bdbb71SNeil Leeder 
7256d0efeb1SIlia Lin 	val = kryo_l2_get_indirect_reg(L2PMCR);
72621bdbb71SNeil Leeder 
72721bdbb71SNeil Leeder 	/*
72821bdbb71SNeil Leeder 	 * Read number of counters from L2PMCR and add 1
72921bdbb71SNeil Leeder 	 * for the cycle counter.
73021bdbb71SNeil Leeder 	 */
73121bdbb71SNeil Leeder 	return ((val >> L2PMCR_NUM_EV_SHIFT) & L2PMCR_NUM_EV_MASK) + 1;
73221bdbb71SNeil Leeder }
73321bdbb71SNeil Leeder 
l2_cache_associate_cpu_with_cluster(struct l2cache_pmu * l2cache_pmu,int cpu)73421bdbb71SNeil Leeder static struct cluster_pmu *l2_cache_associate_cpu_with_cluster(
73521bdbb71SNeil Leeder 	struct l2cache_pmu *l2cache_pmu, int cpu)
73621bdbb71SNeil Leeder {
73721bdbb71SNeil Leeder 	u64 mpidr;
73821bdbb71SNeil Leeder 	int cpu_cluster_id;
7392012a9e2SXiaomeng Tong 	struct cluster_pmu *cluster;
74021bdbb71SNeil Leeder 
74121bdbb71SNeil Leeder 	/*
74221bdbb71SNeil Leeder 	 * This assumes that the cluster_id is in MPIDR[aff1] for
74321bdbb71SNeil Leeder 	 * single-threaded cores, and MPIDR[aff2] for multi-threaded
74421bdbb71SNeil Leeder 	 * cores. This logic will have to be updated if this changes.
74521bdbb71SNeil Leeder 	 */
74621bdbb71SNeil Leeder 	mpidr = read_cpuid_mpidr();
74721bdbb71SNeil Leeder 	if (mpidr & MPIDR_MT_BITMASK)
74821bdbb71SNeil Leeder 		cpu_cluster_id = MPIDR_AFFINITY_LEVEL(mpidr, 2);
74921bdbb71SNeil Leeder 	else
75021bdbb71SNeil Leeder 		cpu_cluster_id = MPIDR_AFFINITY_LEVEL(mpidr, 1);
75121bdbb71SNeil Leeder 
75221bdbb71SNeil Leeder 	list_for_each_entry(cluster, &l2cache_pmu->clusters, next) {
75321bdbb71SNeil Leeder 		if (cluster->cluster_id != cpu_cluster_id)
75421bdbb71SNeil Leeder 			continue;
75521bdbb71SNeil Leeder 
75621bdbb71SNeil Leeder 		dev_info(&l2cache_pmu->pdev->dev,
75721bdbb71SNeil Leeder 			 "CPU%d associated with cluster %d\n", cpu,
75821bdbb71SNeil Leeder 			 cluster->cluster_id);
75921bdbb71SNeil Leeder 		cpumask_set_cpu(cpu, &cluster->cluster_cpus);
76021bdbb71SNeil Leeder 		*per_cpu_ptr(l2cache_pmu->pmu_cluster, cpu) = cluster;
7612012a9e2SXiaomeng Tong 		return cluster;
76221bdbb71SNeil Leeder 	}
76321bdbb71SNeil Leeder 
7642012a9e2SXiaomeng Tong 	return NULL;
76521bdbb71SNeil Leeder }
76621bdbb71SNeil Leeder 
l2cache_pmu_online_cpu(unsigned int cpu,struct hlist_node * node)76721bdbb71SNeil Leeder static int l2cache_pmu_online_cpu(unsigned int cpu, struct hlist_node *node)
76821bdbb71SNeil Leeder {
76921bdbb71SNeil Leeder 	struct cluster_pmu *cluster;
77021bdbb71SNeil Leeder 	struct l2cache_pmu *l2cache_pmu;
77121bdbb71SNeil Leeder 
77221bdbb71SNeil Leeder 	l2cache_pmu = hlist_entry_safe(node, struct l2cache_pmu, node);
77321bdbb71SNeil Leeder 	cluster = get_cluster_pmu(l2cache_pmu, cpu);
77421bdbb71SNeil Leeder 	if (!cluster) {
77521bdbb71SNeil Leeder 		/* First time this CPU has come online */
77621bdbb71SNeil Leeder 		cluster = l2_cache_associate_cpu_with_cluster(l2cache_pmu, cpu);
77721bdbb71SNeil Leeder 		if (!cluster) {
77821bdbb71SNeil Leeder 			/* Only if broken firmware doesn't list every cluster */
77921bdbb71SNeil Leeder 			WARN_ONCE(1, "No L2 cache cluster for CPU%d\n", cpu);
78021bdbb71SNeil Leeder 			return 0;
78121bdbb71SNeil Leeder 		}
78221bdbb71SNeil Leeder 	}
78321bdbb71SNeil Leeder 
78421bdbb71SNeil Leeder 	/* If another CPU is managing this cluster, we're done */
78521bdbb71SNeil Leeder 	if (cluster->on_cpu != -1)
78621bdbb71SNeil Leeder 		return 0;
78721bdbb71SNeil Leeder 
78821bdbb71SNeil Leeder 	/*
78921bdbb71SNeil Leeder 	 * All CPUs on this cluster were down, use this one.
79021bdbb71SNeil Leeder 	 * Reset to put it into sane state.
79121bdbb71SNeil Leeder 	 */
79221bdbb71SNeil Leeder 	cluster->on_cpu = cpu;
79321bdbb71SNeil Leeder 	cpumask_set_cpu(cpu, &l2cache_pmu->cpumask);
79421bdbb71SNeil Leeder 	cluster_pmu_reset();
79521bdbb71SNeil Leeder 
79621bdbb71SNeil Leeder 	WARN_ON(irq_set_affinity(cluster->irq, cpumask_of(cpu)));
79721bdbb71SNeil Leeder 	enable_irq(cluster->irq);
79821bdbb71SNeil Leeder 
79921bdbb71SNeil Leeder 	return 0;
80021bdbb71SNeil Leeder }
80121bdbb71SNeil Leeder 
l2cache_pmu_offline_cpu(unsigned int cpu,struct hlist_node * node)80221bdbb71SNeil Leeder static int l2cache_pmu_offline_cpu(unsigned int cpu, struct hlist_node *node)
80321bdbb71SNeil Leeder {
80421bdbb71SNeil Leeder 	struct cluster_pmu *cluster;
80521bdbb71SNeil Leeder 	struct l2cache_pmu *l2cache_pmu;
80621bdbb71SNeil Leeder 	cpumask_t cluster_online_cpus;
80721bdbb71SNeil Leeder 	unsigned int target;
80821bdbb71SNeil Leeder 
80921bdbb71SNeil Leeder 	l2cache_pmu = hlist_entry_safe(node, struct l2cache_pmu, node);
81021bdbb71SNeil Leeder 	cluster = get_cluster_pmu(l2cache_pmu, cpu);
81121bdbb71SNeil Leeder 	if (!cluster)
81221bdbb71SNeil Leeder 		return 0;
81321bdbb71SNeil Leeder 
81421bdbb71SNeil Leeder 	/* If this CPU is not managing the cluster, we're done */
81521bdbb71SNeil Leeder 	if (cluster->on_cpu != cpu)
81621bdbb71SNeil Leeder 		return 0;
81721bdbb71SNeil Leeder 
81821bdbb71SNeil Leeder 	/* Give up ownership of cluster */
81921bdbb71SNeil Leeder 	cpumask_clear_cpu(cpu, &l2cache_pmu->cpumask);
82021bdbb71SNeil Leeder 	cluster->on_cpu = -1;
82121bdbb71SNeil Leeder 
82221bdbb71SNeil Leeder 	/* Any other CPU for this cluster which is still online */
82321bdbb71SNeil Leeder 	cpumask_and(&cluster_online_cpus, &cluster->cluster_cpus,
82421bdbb71SNeil Leeder 		    cpu_online_mask);
82521bdbb71SNeil Leeder 	target = cpumask_any_but(&cluster_online_cpus, cpu);
82621bdbb71SNeil Leeder 	if (target >= nr_cpu_ids) {
82721bdbb71SNeil Leeder 		disable_irq(cluster->irq);
82821bdbb71SNeil Leeder 		return 0;
82921bdbb71SNeil Leeder 	}
83021bdbb71SNeil Leeder 
83121bdbb71SNeil Leeder 	perf_pmu_migrate_context(&l2cache_pmu->pmu, cpu, target);
83221bdbb71SNeil Leeder 	cluster->on_cpu = target;
83321bdbb71SNeil Leeder 	cpumask_set_cpu(target, &l2cache_pmu->cpumask);
83421bdbb71SNeil Leeder 	WARN_ON(irq_set_affinity(cluster->irq, cpumask_of(target)));
83521bdbb71SNeil Leeder 
83621bdbb71SNeil Leeder 	return 0;
83721bdbb71SNeil Leeder }
83821bdbb71SNeil Leeder 
l2_cache_pmu_probe_cluster(struct device * dev,void * data)83921bdbb71SNeil Leeder static int l2_cache_pmu_probe_cluster(struct device *dev, void *data)
84021bdbb71SNeil Leeder {
84121bdbb71SNeil Leeder 	struct platform_device *pdev = to_platform_device(dev->parent);
84221bdbb71SNeil Leeder 	struct platform_device *sdev = to_platform_device(dev);
84321bdbb71SNeil Leeder 	struct l2cache_pmu *l2cache_pmu = data;
84421bdbb71SNeil Leeder 	struct cluster_pmu *cluster;
8459cde6251SAndy Shevchenko 	u64 fw_cluster_id;
84621bdbb71SNeil Leeder 	int err;
84721bdbb71SNeil Leeder 	int irq;
84821bdbb71SNeil Leeder 
8499cde6251SAndy Shevchenko 	err = acpi_dev_uid_to_integer(ACPI_COMPANION(dev), &fw_cluster_id);
8509cde6251SAndy Shevchenko 	if (err) {
85121bdbb71SNeil Leeder 		dev_err(&pdev->dev, "unable to read ACPI uid\n");
8529cde6251SAndy Shevchenko 		return err;
85321bdbb71SNeil Leeder 	}
85421bdbb71SNeil Leeder 
85521bdbb71SNeil Leeder 	cluster = devm_kzalloc(&pdev->dev, sizeof(*cluster), GFP_KERNEL);
85621bdbb71SNeil Leeder 	if (!cluster)
85721bdbb71SNeil Leeder 		return -ENOMEM;
85821bdbb71SNeil Leeder 
85921bdbb71SNeil Leeder 	INIT_LIST_HEAD(&cluster->next);
86021bdbb71SNeil Leeder 	cluster->cluster_id = fw_cluster_id;
86121bdbb71SNeil Leeder 
86221bdbb71SNeil Leeder 	irq = platform_get_irq(sdev, 0);
863228f855fSStephen Boyd 	if (irq < 0)
86421bdbb71SNeil Leeder 		return irq;
86521bdbb71SNeil Leeder 	cluster->irq = irq;
86621bdbb71SNeil Leeder 
86721bdbb71SNeil Leeder 	cluster->l2cache_pmu = l2cache_pmu;
86821bdbb71SNeil Leeder 	cluster->on_cpu = -1;
86921bdbb71SNeil Leeder 
87021bdbb71SNeil Leeder 	err = devm_request_irq(&pdev->dev, irq, l2_cache_handle_irq,
8710d0f144aSTian Tao 			       IRQF_NOBALANCING | IRQF_NO_THREAD |
8720d0f144aSTian Tao 			       IRQF_NO_AUTOEN,
87321bdbb71SNeil Leeder 			       "l2-cache-pmu", cluster);
87421bdbb71SNeil Leeder 	if (err) {
87521bdbb71SNeil Leeder 		dev_err(&pdev->dev,
87621bdbb71SNeil Leeder 			"Unable to request IRQ%d for L2 PMU counters\n", irq);
87721bdbb71SNeil Leeder 		return err;
87821bdbb71SNeil Leeder 	}
87921bdbb71SNeil Leeder 
88021bdbb71SNeil Leeder 	dev_info(&pdev->dev,
8819cde6251SAndy Shevchenko 		 "Registered L2 cache PMU cluster %lld\n", fw_cluster_id);
88221bdbb71SNeil Leeder 
88321bdbb71SNeil Leeder 	spin_lock_init(&cluster->pmu_lock);
88421bdbb71SNeil Leeder 
885*7bd42f12SChristophe JAILLET 	list_add(&cluster->next, &l2cache_pmu->clusters);
88621bdbb71SNeil Leeder 	l2cache_pmu->num_pmus++;
88721bdbb71SNeil Leeder 
88821bdbb71SNeil Leeder 	return 0;
88921bdbb71SNeil Leeder }
89021bdbb71SNeil Leeder 
l2_cache_pmu_probe(struct platform_device * pdev)89121bdbb71SNeil Leeder static int l2_cache_pmu_probe(struct platform_device *pdev)
89221bdbb71SNeil Leeder {
89321bdbb71SNeil Leeder 	int err;
89421bdbb71SNeil Leeder 	struct l2cache_pmu *l2cache_pmu;
89521bdbb71SNeil Leeder 
89621bdbb71SNeil Leeder 	l2cache_pmu =
89721bdbb71SNeil Leeder 		devm_kzalloc(&pdev->dev, sizeof(*l2cache_pmu), GFP_KERNEL);
89821bdbb71SNeil Leeder 	if (!l2cache_pmu)
89921bdbb71SNeil Leeder 		return -ENOMEM;
90021bdbb71SNeil Leeder 
90121bdbb71SNeil Leeder 	INIT_LIST_HEAD(&l2cache_pmu->clusters);
90221bdbb71SNeil Leeder 
90321bdbb71SNeil Leeder 	platform_set_drvdata(pdev, l2cache_pmu);
90421bdbb71SNeil Leeder 	l2cache_pmu->pmu = (struct pmu) {
90521bdbb71SNeil Leeder 		/* suffix is instance id for future use with multiple sockets */
90621bdbb71SNeil Leeder 		.name		= "l2cache_0",
90721bdbb71SNeil Leeder 		.task_ctx_nr    = perf_invalid_context,
90821bdbb71SNeil Leeder 		.pmu_enable	= l2_cache_pmu_enable,
90921bdbb71SNeil Leeder 		.pmu_disable	= l2_cache_pmu_disable,
91021bdbb71SNeil Leeder 		.event_init	= l2_cache_event_init,
91121bdbb71SNeil Leeder 		.add		= l2_cache_event_add,
91221bdbb71SNeil Leeder 		.del		= l2_cache_event_del,
91321bdbb71SNeil Leeder 		.start		= l2_cache_event_start,
91421bdbb71SNeil Leeder 		.stop		= l2_cache_event_stop,
91521bdbb71SNeil Leeder 		.read		= l2_cache_event_read,
91621bdbb71SNeil Leeder 		.attr_groups	= l2_cache_pmu_attr_grps,
917a66b0010SAndrew Murray 		.capabilities	= PERF_PMU_CAP_NO_EXCLUDE,
91821bdbb71SNeil Leeder 	};
91921bdbb71SNeil Leeder 
92021bdbb71SNeil Leeder 	l2cache_pmu->num_counters = get_num_counters();
92121bdbb71SNeil Leeder 	l2cache_pmu->pdev = pdev;
92221bdbb71SNeil Leeder 	l2cache_pmu->pmu_cluster = devm_alloc_percpu(&pdev->dev,
92321bdbb71SNeil Leeder 						     struct cluster_pmu *);
92421bdbb71SNeil Leeder 	if (!l2cache_pmu->pmu_cluster)
92521bdbb71SNeil Leeder 		return -ENOMEM;
92621bdbb71SNeil Leeder 
92721bdbb71SNeil Leeder 	l2_cycle_ctr_idx = l2cache_pmu->num_counters - 1;
92821bdbb71SNeil Leeder 	l2_counter_present_mask = GENMASK(l2cache_pmu->num_counters - 2, 0) |
92921bdbb71SNeil Leeder 		BIT(L2CYCLE_CTR_BIT);
93021bdbb71SNeil Leeder 
93121bdbb71SNeil Leeder 	cpumask_clear(&l2cache_pmu->cpumask);
93221bdbb71SNeil Leeder 
93321bdbb71SNeil Leeder 	/* Read cluster info and initialize each cluster */
93421bdbb71SNeil Leeder 	err = device_for_each_child(&pdev->dev, l2cache_pmu,
93521bdbb71SNeil Leeder 				    l2_cache_pmu_probe_cluster);
93621bdbb71SNeil Leeder 	if (err)
93721bdbb71SNeil Leeder 		return err;
93821bdbb71SNeil Leeder 
93921bdbb71SNeil Leeder 	if (l2cache_pmu->num_pmus == 0) {
94021bdbb71SNeil Leeder 		dev_err(&pdev->dev, "No hardware L2 cache PMUs found\n");
94121bdbb71SNeil Leeder 		return -ENODEV;
94221bdbb71SNeil Leeder 	}
94321bdbb71SNeil Leeder 
94421bdbb71SNeil Leeder 	err = cpuhp_state_add_instance(CPUHP_AP_PERF_ARM_QCOM_L2_ONLINE,
94521bdbb71SNeil Leeder 				       &l2cache_pmu->node);
94621bdbb71SNeil Leeder 	if (err) {
94721bdbb71SNeil Leeder 		dev_err(&pdev->dev, "Error %d registering hotplug", err);
94821bdbb71SNeil Leeder 		return err;
94921bdbb71SNeil Leeder 	}
95021bdbb71SNeil Leeder 
95121bdbb71SNeil Leeder 	err = perf_pmu_register(&l2cache_pmu->pmu, l2cache_pmu->pmu.name, -1);
95221bdbb71SNeil Leeder 	if (err) {
95321bdbb71SNeil Leeder 		dev_err(&pdev->dev, "Error %d registering L2 cache PMU\n", err);
95421bdbb71SNeil Leeder 		goto out_unregister;
95521bdbb71SNeil Leeder 	}
95621bdbb71SNeil Leeder 
95721bdbb71SNeil Leeder 	dev_info(&pdev->dev, "Registered L2 cache PMU using %d HW PMUs\n",
95821bdbb71SNeil Leeder 		 l2cache_pmu->num_pmus);
95921bdbb71SNeil Leeder 
96021bdbb71SNeil Leeder 	return err;
96121bdbb71SNeil Leeder 
96221bdbb71SNeil Leeder out_unregister:
96321bdbb71SNeil Leeder 	cpuhp_state_remove_instance(CPUHP_AP_PERF_ARM_QCOM_L2_ONLINE,
96421bdbb71SNeil Leeder 				    &l2cache_pmu->node);
96521bdbb71SNeil Leeder 	return err;
96621bdbb71SNeil Leeder }
96721bdbb71SNeil Leeder 
l2_cache_pmu_remove(struct platform_device * pdev)96821bdbb71SNeil Leeder static int l2_cache_pmu_remove(struct platform_device *pdev)
96921bdbb71SNeil Leeder {
97021bdbb71SNeil Leeder 	struct l2cache_pmu *l2cache_pmu =
97121bdbb71SNeil Leeder 		to_l2cache_pmu(platform_get_drvdata(pdev));
97221bdbb71SNeil Leeder 
97321bdbb71SNeil Leeder 	perf_pmu_unregister(&l2cache_pmu->pmu);
97421bdbb71SNeil Leeder 	cpuhp_state_remove_instance(CPUHP_AP_PERF_ARM_QCOM_L2_ONLINE,
97521bdbb71SNeil Leeder 				    &l2cache_pmu->node);
97621bdbb71SNeil Leeder 	return 0;
97721bdbb71SNeil Leeder }
97821bdbb71SNeil Leeder 
97921bdbb71SNeil Leeder static struct platform_driver l2_cache_pmu_driver = {
98021bdbb71SNeil Leeder 	.driver = {
98121bdbb71SNeil Leeder 		.name = "qcom-l2cache-pmu",
98221bdbb71SNeil Leeder 		.acpi_match_table = ACPI_PTR(l2_cache_pmu_acpi_match),
983f32ed8ebSQi Liu 		.suppress_bind_attrs = true,
98421bdbb71SNeil Leeder 	},
98521bdbb71SNeil Leeder 	.probe = l2_cache_pmu_probe,
98621bdbb71SNeil Leeder 	.remove = l2_cache_pmu_remove,
98721bdbb71SNeil Leeder };
98821bdbb71SNeil Leeder 
register_l2_cache_pmu_driver(void)98921bdbb71SNeil Leeder static int __init register_l2_cache_pmu_driver(void)
99021bdbb71SNeil Leeder {
99121bdbb71SNeil Leeder 	int err;
99221bdbb71SNeil Leeder 
99321bdbb71SNeil Leeder 	err = cpuhp_setup_state_multi(CPUHP_AP_PERF_ARM_QCOM_L2_ONLINE,
99421bdbb71SNeil Leeder 				      "AP_PERF_ARM_QCOM_L2_ONLINE",
99521bdbb71SNeil Leeder 				      l2cache_pmu_online_cpu,
99621bdbb71SNeil Leeder 				      l2cache_pmu_offline_cpu);
99721bdbb71SNeil Leeder 	if (err)
99821bdbb71SNeil Leeder 		return err;
99921bdbb71SNeil Leeder 
100021bdbb71SNeil Leeder 	return platform_driver_register(&l2_cache_pmu_driver);
100121bdbb71SNeil Leeder }
100221bdbb71SNeil Leeder device_initcall(register_l2_cache_pmu_driver);
1003