19a66d36cSFrank Li // SPDX-License-Identifier: GPL-2.0
29a66d36cSFrank Li /*
39a66d36cSFrank Li * Copyright 2017 NXP
49a66d36cSFrank Li * Copyright 2016 Freescale Semiconductor, Inc.
59a66d36cSFrank Li */
69a66d36cSFrank Li
79a66d36cSFrank Li #include <linux/bitfield.h>
89a66d36cSFrank Li #include <linux/init.h>
99a66d36cSFrank Li #include <linux/interrupt.h>
109a66d36cSFrank Li #include <linux/io.h>
119a66d36cSFrank Li #include <linux/module.h>
129a66d36cSFrank Li #include <linux/of.h>
139a66d36cSFrank Li #include <linux/of_irq.h>
149a66d36cSFrank Li #include <linux/perf_event.h>
15918dc87bSRob Herring #include <linux/platform_device.h>
169a66d36cSFrank Li #include <linux/slab.h>
179a66d36cSFrank Li
189a66d36cSFrank Li #define COUNTER_CNTL 0x0
199a66d36cSFrank Li #define COUNTER_READ 0x20
209a66d36cSFrank Li
219a66d36cSFrank Li #define COUNTER_DPCR1 0x30
229a66d36cSFrank Li
239a66d36cSFrank Li #define CNTL_OVER 0x1
249a66d36cSFrank Li #define CNTL_CLEAR 0x2
259a66d36cSFrank Li #define CNTL_EN 0x4
269a66d36cSFrank Li #define CNTL_EN_MASK 0xFFFFFFFB
279a66d36cSFrank Li #define CNTL_CLEAR_MASK 0xFFFFFFFD
289a66d36cSFrank Li #define CNTL_OVER_MASK 0xFFFFFFFE
299a66d36cSFrank Li
30e89ecd83SXu Yang #define CNTL_CP_SHIFT 16
31e89ecd83SXu Yang #define CNTL_CP_MASK (0xFF << CNTL_CP_SHIFT)
329a66d36cSFrank Li #define CNTL_CSV_SHIFT 24
33d02b4dd8SBorislav Petkov #define CNTL_CSV_MASK (0xFFU << CNTL_CSV_SHIFT)
349a66d36cSFrank Li
359a66d36cSFrank Li #define EVENT_CYCLES_ID 0
369a66d36cSFrank Li #define EVENT_CYCLES_COUNTER 0
379a66d36cSFrank Li #define NUM_COUNTERS 4
389a66d36cSFrank Li
39e89ecd83SXu Yang /* For removing bias if cycle counter CNTL.CP is set to 0xf0 */
40e89ecd83SXu Yang #define CYCLES_COUNTER_MASK 0x0FFFFFFF
41c12c0288SJoakim Zhang #define AXI_MASKING_REVERT 0xffff0000 /* AXI_MASKING(MSB 16bits) + AXI_ID(LSB 16bits) */
42c12c0288SJoakim Zhang
439a66d36cSFrank Li #define to_ddr_pmu(p) container_of(p, struct ddr_pmu, pmu)
449a66d36cSFrank Li
459a66d36cSFrank Li #define DDR_PERF_DEV_NAME "imx8_ddr"
469a66d36cSFrank Li #define DDR_CPUHP_CB_NAME DDR_PERF_DEV_NAME "_perf_pmu"
479a66d36cSFrank Li
489a66d36cSFrank Li static DEFINE_IDA(ddr_ida);
499a66d36cSFrank Li
50c12c0288SJoakim Zhang /* DDR Perf hardware feature */
51c12c0288SJoakim Zhang #define DDR_CAP_AXI_ID_FILTER 0x1 /* support AXI ID filter */
5244f8bd01SJoakim Zhang #define DDR_CAP_AXI_ID_FILTER_ENHANCED 0x3 /* support enhanced AXI ID filter */
53c12c0288SJoakim Zhang
54c12c0288SJoakim Zhang struct fsl_ddr_devtype_data {
55c12c0288SJoakim Zhang unsigned int quirks; /* quirks needed for different DDR Perf core */
56881b0520SJoakim Zhang const char *identifier; /* system PMU identifier for userspace */
57c12c0288SJoakim Zhang };
58c12c0288SJoakim Zhang
59c12c0288SJoakim Zhang static const struct fsl_ddr_devtype_data imx8_devtype_data;
60c12c0288SJoakim Zhang
61c12c0288SJoakim Zhang static const struct fsl_ddr_devtype_data imx8m_devtype_data = {
62c12c0288SJoakim Zhang .quirks = DDR_CAP_AXI_ID_FILTER,
63c12c0288SJoakim Zhang };
64c12c0288SJoakim Zhang
65881b0520SJoakim Zhang static const struct fsl_ddr_devtype_data imx8mq_devtype_data = {
66881b0520SJoakim Zhang .quirks = DDR_CAP_AXI_ID_FILTER,
67881b0520SJoakim Zhang .identifier = "i.MX8MQ",
68881b0520SJoakim Zhang };
69881b0520SJoakim Zhang
70881b0520SJoakim Zhang static const struct fsl_ddr_devtype_data imx8mm_devtype_data = {
71881b0520SJoakim Zhang .quirks = DDR_CAP_AXI_ID_FILTER,
72881b0520SJoakim Zhang .identifier = "i.MX8MM",
73881b0520SJoakim Zhang };
74881b0520SJoakim Zhang
75881b0520SJoakim Zhang static const struct fsl_ddr_devtype_data imx8mn_devtype_data = {
76881b0520SJoakim Zhang .quirks = DDR_CAP_AXI_ID_FILTER,
77881b0520SJoakim Zhang .identifier = "i.MX8MN",
78881b0520SJoakim Zhang };
79881b0520SJoakim Zhang
80d3eeece9SJoakim Zhang static const struct fsl_ddr_devtype_data imx8mp_devtype_data = {
81d3eeece9SJoakim Zhang .quirks = DDR_CAP_AXI_ID_FILTER_ENHANCED,
82881b0520SJoakim Zhang .identifier = "i.MX8MP",
83d3eeece9SJoakim Zhang };
84d3eeece9SJoakim Zhang
859a66d36cSFrank Li static const struct of_device_id imx_ddr_pmu_dt_ids[] = {
86c12c0288SJoakim Zhang { .compatible = "fsl,imx8-ddr-pmu", .data = &imx8_devtype_data},
87c12c0288SJoakim Zhang { .compatible = "fsl,imx8m-ddr-pmu", .data = &imx8m_devtype_data},
88881b0520SJoakim Zhang { .compatible = "fsl,imx8mq-ddr-pmu", .data = &imx8mq_devtype_data},
89881b0520SJoakim Zhang { .compatible = "fsl,imx8mm-ddr-pmu", .data = &imx8mm_devtype_data},
90881b0520SJoakim Zhang { .compatible = "fsl,imx8mn-ddr-pmu", .data = &imx8mn_devtype_data},
91d3eeece9SJoakim Zhang { .compatible = "fsl,imx8mp-ddr-pmu", .data = &imx8mp_devtype_data},
929a66d36cSFrank Li { /* sentinel */ }
939a66d36cSFrank Li };
944b9ace9cSLeonard Crestez MODULE_DEVICE_TABLE(of, imx_ddr_pmu_dt_ids);
959a66d36cSFrank Li
969a66d36cSFrank Li struct ddr_pmu {
979a66d36cSFrank Li struct pmu pmu;
989a66d36cSFrank Li void __iomem *base;
999a66d36cSFrank Li unsigned int cpu;
1009a66d36cSFrank Li struct hlist_node node;
1019a66d36cSFrank Li struct device *dev;
1029a66d36cSFrank Li struct perf_event *events[NUM_COUNTERS];
1039a66d36cSFrank Li enum cpuhp_state cpuhp_state;
104c12c0288SJoakim Zhang const struct fsl_ddr_devtype_data *devtype_data;
1059a66d36cSFrank Li int irq;
1069a66d36cSFrank Li int id;
107*f4e2bd91SXu Yang int active_counter;
1089a66d36cSFrank Li };
1099a66d36cSFrank Li
ddr_perf_identifier_show(struct device * dev,struct device_attribute * attr,char * page)110881b0520SJoakim Zhang static ssize_t ddr_perf_identifier_show(struct device *dev,
111881b0520SJoakim Zhang struct device_attribute *attr,
112881b0520SJoakim Zhang char *page)
113881b0520SJoakim Zhang {
114881b0520SJoakim Zhang struct ddr_pmu *pmu = dev_get_drvdata(dev);
115881b0520SJoakim Zhang
116fb62d675SQi Liu return sysfs_emit(page, "%s\n", pmu->devtype_data->identifier);
117881b0520SJoakim Zhang }
118881b0520SJoakim Zhang
ddr_perf_identifier_attr_visible(struct kobject * kobj,struct attribute * attr,int n)119881b0520SJoakim Zhang static umode_t ddr_perf_identifier_attr_visible(struct kobject *kobj,
120881b0520SJoakim Zhang struct attribute *attr,
121881b0520SJoakim Zhang int n)
122881b0520SJoakim Zhang {
123881b0520SJoakim Zhang struct device *dev = kobj_to_dev(kobj);
124881b0520SJoakim Zhang struct ddr_pmu *pmu = dev_get_drvdata(dev);
125881b0520SJoakim Zhang
126881b0520SJoakim Zhang if (!pmu->devtype_data->identifier)
127881b0520SJoakim Zhang return 0;
128881b0520SJoakim Zhang return attr->mode;
129881b0520SJoakim Zhang };
130881b0520SJoakim Zhang
131881b0520SJoakim Zhang static struct device_attribute ddr_perf_identifier_attr =
132881b0520SJoakim Zhang __ATTR(identifier, 0444, ddr_perf_identifier_show, NULL);
133881b0520SJoakim Zhang
134881b0520SJoakim Zhang static struct attribute *ddr_perf_identifier_attrs[] = {
135881b0520SJoakim Zhang &ddr_perf_identifier_attr.attr,
136881b0520SJoakim Zhang NULL,
137881b0520SJoakim Zhang };
138881b0520SJoakim Zhang
1393cb7d2daSRikard Falkeborn static const struct attribute_group ddr_perf_identifier_attr_group = {
140881b0520SJoakim Zhang .attrs = ddr_perf_identifier_attrs,
141881b0520SJoakim Zhang .is_visible = ddr_perf_identifier_attr_visible,
142881b0520SJoakim Zhang };
143881b0520SJoakim Zhang
144f1d303a1SJoakim Zhang enum ddr_perf_filter_capabilities {
145f1d303a1SJoakim Zhang PERF_CAP_AXI_ID_FILTER = 0,
146f1d303a1SJoakim Zhang PERF_CAP_AXI_ID_FILTER_ENHANCED,
147f1d303a1SJoakim Zhang PERF_CAP_AXI_ID_FEAT_MAX,
148f1d303a1SJoakim Zhang };
149f1d303a1SJoakim Zhang
ddr_perf_filter_cap_get(struct ddr_pmu * pmu,int cap)150f1d303a1SJoakim Zhang static u32 ddr_perf_filter_cap_get(struct ddr_pmu *pmu, int cap)
151f1d303a1SJoakim Zhang {
152f1d303a1SJoakim Zhang u32 quirks = pmu->devtype_data->quirks;
153f1d303a1SJoakim Zhang
154f1d303a1SJoakim Zhang switch (cap) {
155f1d303a1SJoakim Zhang case PERF_CAP_AXI_ID_FILTER:
156f1d303a1SJoakim Zhang return !!(quirks & DDR_CAP_AXI_ID_FILTER);
157f1d303a1SJoakim Zhang case PERF_CAP_AXI_ID_FILTER_ENHANCED:
158f1d303a1SJoakim Zhang quirks &= DDR_CAP_AXI_ID_FILTER_ENHANCED;
159f1d303a1SJoakim Zhang return quirks == DDR_CAP_AXI_ID_FILTER_ENHANCED;
160f1d303a1SJoakim Zhang default:
161f1d303a1SJoakim Zhang WARN(1, "unknown filter cap %d\n", cap);
162f1d303a1SJoakim Zhang }
163f1d303a1SJoakim Zhang
164f1d303a1SJoakim Zhang return 0;
165f1d303a1SJoakim Zhang }
166f1d303a1SJoakim Zhang
ddr_perf_filter_cap_show(struct device * dev,struct device_attribute * attr,char * buf)167f1d303a1SJoakim Zhang static ssize_t ddr_perf_filter_cap_show(struct device *dev,
168f1d303a1SJoakim Zhang struct device_attribute *attr,
169f1d303a1SJoakim Zhang char *buf)
170f1d303a1SJoakim Zhang {
171f1d303a1SJoakim Zhang struct ddr_pmu *pmu = dev_get_drvdata(dev);
172f1d303a1SJoakim Zhang struct dev_ext_attribute *ea =
173f1d303a1SJoakim Zhang container_of(attr, struct dev_ext_attribute, attr);
174f1d303a1SJoakim Zhang int cap = (long)ea->var;
175f1d303a1SJoakim Zhang
176700a9cf0SZihao Tang return sysfs_emit(buf, "%u\n", ddr_perf_filter_cap_get(pmu, cap));
177f1d303a1SJoakim Zhang }
178f1d303a1SJoakim Zhang
179f1d303a1SJoakim Zhang #define PERF_EXT_ATTR_ENTRY(_name, _func, _var) \
180f1d303a1SJoakim Zhang (&((struct dev_ext_attribute) { \
181f1d303a1SJoakim Zhang __ATTR(_name, 0444, _func, NULL), (void *)_var \
182f1d303a1SJoakim Zhang }).attr.attr)
183f1d303a1SJoakim Zhang
184f1d303a1SJoakim Zhang #define PERF_FILTER_EXT_ATTR_ENTRY(_name, _var) \
185f1d303a1SJoakim Zhang PERF_EXT_ATTR_ENTRY(_name, ddr_perf_filter_cap_show, _var)
186f1d303a1SJoakim Zhang
187f1d303a1SJoakim Zhang static struct attribute *ddr_perf_filter_cap_attr[] = {
188f1d303a1SJoakim Zhang PERF_FILTER_EXT_ATTR_ENTRY(filter, PERF_CAP_AXI_ID_FILTER),
189f1d303a1SJoakim Zhang PERF_FILTER_EXT_ATTR_ENTRY(enhanced_filter, PERF_CAP_AXI_ID_FILTER_ENHANCED),
190f1d303a1SJoakim Zhang NULL,
191f1d303a1SJoakim Zhang };
192f1d303a1SJoakim Zhang
1933cb7d2daSRikard Falkeborn static const struct attribute_group ddr_perf_filter_cap_attr_group = {
194f1d303a1SJoakim Zhang .name = "caps",
195f1d303a1SJoakim Zhang .attrs = ddr_perf_filter_cap_attr,
196f1d303a1SJoakim Zhang };
197f1d303a1SJoakim Zhang
ddr_perf_cpumask_show(struct device * dev,struct device_attribute * attr,char * buf)1989a66d36cSFrank Li static ssize_t ddr_perf_cpumask_show(struct device *dev,
1999a66d36cSFrank Li struct device_attribute *attr, char *buf)
2009a66d36cSFrank Li {
2019a66d36cSFrank Li struct ddr_pmu *pmu = dev_get_drvdata(dev);
2029a66d36cSFrank Li
2039a66d36cSFrank Li return cpumap_print_to_pagebuf(true, buf, cpumask_of(pmu->cpu));
2049a66d36cSFrank Li }
2059a66d36cSFrank Li
2069a66d36cSFrank Li static struct device_attribute ddr_perf_cpumask_attr =
2079a66d36cSFrank Li __ATTR(cpumask, 0444, ddr_perf_cpumask_show, NULL);
2089a66d36cSFrank Li
2099a66d36cSFrank Li static struct attribute *ddr_perf_cpumask_attrs[] = {
2109a66d36cSFrank Li &ddr_perf_cpumask_attr.attr,
2119a66d36cSFrank Li NULL,
2129a66d36cSFrank Li };
2139a66d36cSFrank Li
2143cb7d2daSRikard Falkeborn static const struct attribute_group ddr_perf_cpumask_attr_group = {
2159a66d36cSFrank Li .attrs = ddr_perf_cpumask_attrs,
2169a66d36cSFrank Li };
2179a66d36cSFrank Li
2189a66d36cSFrank Li static ssize_t
ddr_pmu_event_show(struct device * dev,struct device_attribute * attr,char * page)2199a66d36cSFrank Li ddr_pmu_event_show(struct device *dev, struct device_attribute *attr,
2209a66d36cSFrank Li char *page)
2219a66d36cSFrank Li {
2229a66d36cSFrank Li struct perf_pmu_events_attr *pmu_attr;
2239a66d36cSFrank Li
2249a66d36cSFrank Li pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr);
225fb62d675SQi Liu return sysfs_emit(page, "event=0x%02llx\n", pmu_attr->id);
2269a66d36cSFrank Li }
2279a66d36cSFrank Li
2289a66d36cSFrank Li #define IMX8_DDR_PMU_EVENT_ATTR(_name, _id) \
229773510f4SQi Liu PMU_EVENT_ATTR_ID(_name, ddr_pmu_event_show, _id)
2309a66d36cSFrank Li
2319a66d36cSFrank Li static struct attribute *ddr_perf_events_attrs[] = {
2329a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(cycles, EVENT_CYCLES_ID),
2339a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(selfresh, 0x01),
2349a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(read-accesses, 0x04),
2359a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(write-accesses, 0x05),
2369a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(read-queue-depth, 0x08),
2379a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(write-queue-depth, 0x09),
2389a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(lp-read-credit-cnt, 0x10),
2399a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(hp-read-credit-cnt, 0x11),
2409a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(write-credit-cnt, 0x12),
2419a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(read-command, 0x20),
2429a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(write-command, 0x21),
2439a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(read-modify-write-command, 0x22),
2449a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(hp-read, 0x23),
2459a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(hp-req-nocredit, 0x24),
2469a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(hp-xact-credit, 0x25),
2479a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(lp-req-nocredit, 0x26),
2489a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(lp-xact-credit, 0x27),
2499a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(wr-xact-credit, 0x29),
2509a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(read-cycles, 0x2a),
2519a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(write-cycles, 0x2b),
2529a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(read-write-transition, 0x30),
2539a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(precharge, 0x31),
2549a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(activate, 0x32),
2559a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(load-mode, 0x33),
2569a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(perf-mwr, 0x34),
2579a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(read, 0x35),
2589a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(read-activate, 0x36),
2599a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(refresh, 0x37),
2609a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(write, 0x38),
2619a66d36cSFrank Li IMX8_DDR_PMU_EVENT_ATTR(raw-hazard, 0x39),
262c12c0288SJoakim Zhang IMX8_DDR_PMU_EVENT_ATTR(axid-read, 0x41),
263c12c0288SJoakim Zhang IMX8_DDR_PMU_EVENT_ATTR(axid-write, 0x42),
2649a66d36cSFrank Li NULL,
2659a66d36cSFrank Li };
2669a66d36cSFrank Li
2673cb7d2daSRikard Falkeborn static const struct attribute_group ddr_perf_events_attr_group = {
2689a66d36cSFrank Li .name = "events",
2699a66d36cSFrank Li .attrs = ddr_perf_events_attrs,
2709a66d36cSFrank Li };
2719a66d36cSFrank Li
2729a66d36cSFrank Li PMU_FORMAT_ATTR(event, "config:0-7");
273c12c0288SJoakim Zhang PMU_FORMAT_ATTR(axi_id, "config1:0-15");
274c12c0288SJoakim Zhang PMU_FORMAT_ATTR(axi_mask, "config1:16-31");
2759a66d36cSFrank Li
2769a66d36cSFrank Li static struct attribute *ddr_perf_format_attrs[] = {
2779a66d36cSFrank Li &format_attr_event.attr,
278c12c0288SJoakim Zhang &format_attr_axi_id.attr,
279c12c0288SJoakim Zhang &format_attr_axi_mask.attr,
2809a66d36cSFrank Li NULL,
2819a66d36cSFrank Li };
2829a66d36cSFrank Li
2833cb7d2daSRikard Falkeborn static const struct attribute_group ddr_perf_format_attr_group = {
2849a66d36cSFrank Li .name = "format",
2859a66d36cSFrank Li .attrs = ddr_perf_format_attrs,
2869a66d36cSFrank Li };
2879a66d36cSFrank Li
2889a66d36cSFrank Li static const struct attribute_group *attr_groups[] = {
2899a66d36cSFrank Li &ddr_perf_events_attr_group,
2909a66d36cSFrank Li &ddr_perf_format_attr_group,
2919a66d36cSFrank Li &ddr_perf_cpumask_attr_group,
292f1d303a1SJoakim Zhang &ddr_perf_filter_cap_attr_group,
293881b0520SJoakim Zhang &ddr_perf_identifier_attr_group,
2949a66d36cSFrank Li NULL,
2959a66d36cSFrank Li };
2969a66d36cSFrank Li
ddr_perf_is_filtered(struct perf_event * event)29744f8bd01SJoakim Zhang static bool ddr_perf_is_filtered(struct perf_event *event)
29844f8bd01SJoakim Zhang {
29944f8bd01SJoakim Zhang return event->attr.config == 0x41 || event->attr.config == 0x42;
30044f8bd01SJoakim Zhang }
30144f8bd01SJoakim Zhang
ddr_perf_filter_val(struct perf_event * event)30244f8bd01SJoakim Zhang static u32 ddr_perf_filter_val(struct perf_event *event)
30344f8bd01SJoakim Zhang {
30444f8bd01SJoakim Zhang return event->attr.config1;
30544f8bd01SJoakim Zhang }
30644f8bd01SJoakim Zhang
ddr_perf_filters_compatible(struct perf_event * a,struct perf_event * b)30744f8bd01SJoakim Zhang static bool ddr_perf_filters_compatible(struct perf_event *a,
30844f8bd01SJoakim Zhang struct perf_event *b)
30944f8bd01SJoakim Zhang {
31044f8bd01SJoakim Zhang if (!ddr_perf_is_filtered(a))
31144f8bd01SJoakim Zhang return true;
31244f8bd01SJoakim Zhang if (!ddr_perf_is_filtered(b))
31344f8bd01SJoakim Zhang return true;
31444f8bd01SJoakim Zhang return ddr_perf_filter_val(a) == ddr_perf_filter_val(b);
31544f8bd01SJoakim Zhang }
31644f8bd01SJoakim Zhang
ddr_perf_is_enhanced_filtered(struct perf_event * event)31744f8bd01SJoakim Zhang static bool ddr_perf_is_enhanced_filtered(struct perf_event *event)
31844f8bd01SJoakim Zhang {
31944f8bd01SJoakim Zhang unsigned int filt;
32044f8bd01SJoakim Zhang struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
32144f8bd01SJoakim Zhang
32244f8bd01SJoakim Zhang filt = pmu->devtype_data->quirks & DDR_CAP_AXI_ID_FILTER_ENHANCED;
32344f8bd01SJoakim Zhang return (filt == DDR_CAP_AXI_ID_FILTER_ENHANCED) &&
32444f8bd01SJoakim Zhang ddr_perf_is_filtered(event);
32544f8bd01SJoakim Zhang }
32644f8bd01SJoakim Zhang
ddr_perf_alloc_counter(struct ddr_pmu * pmu,int event)3279a66d36cSFrank Li static u32 ddr_perf_alloc_counter(struct ddr_pmu *pmu, int event)
3289a66d36cSFrank Li {
3299a66d36cSFrank Li int i;
3309a66d36cSFrank Li
3319a66d36cSFrank Li /*
3329a66d36cSFrank Li * Always map cycle event to counter 0
3339a66d36cSFrank Li * Cycles counter is dedicated for cycle event
3349a66d36cSFrank Li * can't used for the other events
3359a66d36cSFrank Li */
3369a66d36cSFrank Li if (event == EVENT_CYCLES_ID) {
3379a66d36cSFrank Li if (pmu->events[EVENT_CYCLES_COUNTER] == NULL)
3389a66d36cSFrank Li return EVENT_CYCLES_COUNTER;
3399a66d36cSFrank Li else
3409a66d36cSFrank Li return -ENOENT;
3419a66d36cSFrank Li }
3429a66d36cSFrank Li
3439a66d36cSFrank Li for (i = 1; i < NUM_COUNTERS; i++) {
3449a66d36cSFrank Li if (pmu->events[i] == NULL)
3459a66d36cSFrank Li return i;
3469a66d36cSFrank Li }
3479a66d36cSFrank Li
3489a66d36cSFrank Li return -ENOENT;
3499a66d36cSFrank Li }
3509a66d36cSFrank Li
ddr_perf_free_counter(struct ddr_pmu * pmu,int counter)3519a66d36cSFrank Li static void ddr_perf_free_counter(struct ddr_pmu *pmu, int counter)
3529a66d36cSFrank Li {
3539a66d36cSFrank Li pmu->events[counter] = NULL;
3549a66d36cSFrank Li }
3559a66d36cSFrank Li
ddr_perf_read_counter(struct ddr_pmu * pmu,int counter)3569a66d36cSFrank Li static u32 ddr_perf_read_counter(struct ddr_pmu *pmu, int counter)
3579a66d36cSFrank Li {
35844f8bd01SJoakim Zhang struct perf_event *event = pmu->events[counter];
35944f8bd01SJoakim Zhang void __iomem *base = pmu->base;
3609a66d36cSFrank Li
36144f8bd01SJoakim Zhang /*
36244f8bd01SJoakim Zhang * return bytes instead of bursts from ddr transaction for
36344f8bd01SJoakim Zhang * axid-read and axid-write event if PMU core supports enhanced
36444f8bd01SJoakim Zhang * filter.
36544f8bd01SJoakim Zhang */
36644f8bd01SJoakim Zhang base += ddr_perf_is_enhanced_filtered(event) ? COUNTER_DPCR1 :
36744f8bd01SJoakim Zhang COUNTER_READ;
36844f8bd01SJoakim Zhang return readl_relaxed(base + counter * 4);
369c12c0288SJoakim Zhang }
370c12c0288SJoakim Zhang
ddr_perf_event_init(struct perf_event * event)3719a66d36cSFrank Li static int ddr_perf_event_init(struct perf_event *event)
3729a66d36cSFrank Li {
3739a66d36cSFrank Li struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
3749a66d36cSFrank Li struct hw_perf_event *hwc = &event->hw;
3759a66d36cSFrank Li struct perf_event *sibling;
3769a66d36cSFrank Li
3779a66d36cSFrank Li if (event->attr.type != event->pmu->type)
3789a66d36cSFrank Li return -ENOENT;
3799a66d36cSFrank Li
3809a66d36cSFrank Li if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
3819a66d36cSFrank Li return -EOPNOTSUPP;
3829a66d36cSFrank Li
3839a66d36cSFrank Li if (event->cpu < 0) {
3849a66d36cSFrank Li dev_warn(pmu->dev, "Can't provide per-task data!\n");
3859a66d36cSFrank Li return -EOPNOTSUPP;
3869a66d36cSFrank Li }
3879a66d36cSFrank Li
3889a66d36cSFrank Li /*
3899a66d36cSFrank Li * We must NOT create groups containing mixed PMUs, although software
3909a66d36cSFrank Li * events are acceptable (for example to create a CCN group
3919a66d36cSFrank Li * periodically read when a hrtimer aka cpu-clock leader triggers).
3929a66d36cSFrank Li */
3939a66d36cSFrank Li if (event->group_leader->pmu != event->pmu &&
3949a66d36cSFrank Li !is_software_event(event->group_leader))
3959a66d36cSFrank Li return -EINVAL;
3969a66d36cSFrank Li
397c12c0288SJoakim Zhang if (pmu->devtype_data->quirks & DDR_CAP_AXI_ID_FILTER) {
398c12c0288SJoakim Zhang if (!ddr_perf_filters_compatible(event, event->group_leader))
399c12c0288SJoakim Zhang return -EINVAL;
400c12c0288SJoakim Zhang for_each_sibling_event(sibling, event->group_leader) {
401c12c0288SJoakim Zhang if (!ddr_perf_filters_compatible(event, sibling))
402c12c0288SJoakim Zhang return -EINVAL;
403c12c0288SJoakim Zhang }
404c12c0288SJoakim Zhang }
405c12c0288SJoakim Zhang
4069a66d36cSFrank Li for_each_sibling_event(sibling, event->group_leader) {
4079a66d36cSFrank Li if (sibling->pmu != event->pmu &&
4089a66d36cSFrank Li !is_software_event(sibling))
4099a66d36cSFrank Li return -EINVAL;
4109a66d36cSFrank Li }
4119a66d36cSFrank Li
4129a66d36cSFrank Li event->cpu = pmu->cpu;
4139a66d36cSFrank Li hwc->idx = -1;
4149a66d36cSFrank Li
4159a66d36cSFrank Li return 0;
4169a66d36cSFrank Li }
4179a66d36cSFrank Li
ddr_perf_counter_enable(struct ddr_pmu * pmu,int config,int counter,bool enable)4189a66d36cSFrank Li static void ddr_perf_counter_enable(struct ddr_pmu *pmu, int config,
4199a66d36cSFrank Li int counter, bool enable)
4209a66d36cSFrank Li {
4219a66d36cSFrank Li u8 reg = counter * 4 + COUNTER_CNTL;
4229a66d36cSFrank Li int val;
4239a66d36cSFrank Li
4249a66d36cSFrank Li if (enable) {
4259a66d36cSFrank Li /*
426049d9191SJoakim Zhang * cycle counter is special which should firstly write 0 then
427049d9191SJoakim Zhang * write 1 into CLEAR bit to clear it. Other counters only
428049d9191SJoakim Zhang * need write 0 into CLEAR bit and it turns out to be 1 by
429049d9191SJoakim Zhang * hardware. Below enable flow is harmless for all counters.
4309a66d36cSFrank Li */
4319a66d36cSFrank Li writel(0, pmu->base + reg);
4329a66d36cSFrank Li val = CNTL_EN | CNTL_CLEAR;
4339a66d36cSFrank Li val |= FIELD_PREP(CNTL_CSV_MASK, config);
434e89ecd83SXu Yang
435e89ecd83SXu Yang /*
436e89ecd83SXu Yang * On i.MX8MP we need to bias the cycle counter to overflow more often.
437e89ecd83SXu Yang * We do this by initializing bits [23:16] of the counter value via the
438e89ecd83SXu Yang * COUNTER_CTRL Counter Parameter (CP) field.
439e89ecd83SXu Yang */
440e89ecd83SXu Yang if (pmu->devtype_data->quirks & DDR_CAP_AXI_ID_FILTER_ENHANCED) {
441e89ecd83SXu Yang if (counter == EVENT_CYCLES_COUNTER)
442e89ecd83SXu Yang val |= FIELD_PREP(CNTL_CP_MASK, 0xf0);
443e89ecd83SXu Yang }
444e89ecd83SXu Yang
4459a66d36cSFrank Li writel(val, pmu->base + reg);
4469a66d36cSFrank Li } else {
4479a66d36cSFrank Li /* Disable counter */
448049d9191SJoakim Zhang val = readl_relaxed(pmu->base + reg) & CNTL_EN_MASK;
449049d9191SJoakim Zhang writel(val, pmu->base + reg);
4509a66d36cSFrank Li }
4519a66d36cSFrank Li }
4529a66d36cSFrank Li
ddr_perf_counter_overflow(struct ddr_pmu * pmu,int counter)4536b46338fSJoakim Zhang static bool ddr_perf_counter_overflow(struct ddr_pmu *pmu, int counter)
4546b46338fSJoakim Zhang {
4556b46338fSJoakim Zhang int val;
4566b46338fSJoakim Zhang
4576b46338fSJoakim Zhang val = readl_relaxed(pmu->base + counter * 4 + COUNTER_CNTL);
4586b46338fSJoakim Zhang
4596b46338fSJoakim Zhang return val & CNTL_OVER;
4606b46338fSJoakim Zhang }
4616b46338fSJoakim Zhang
ddr_perf_counter_clear(struct ddr_pmu * pmu,int counter)4626b46338fSJoakim Zhang static void ddr_perf_counter_clear(struct ddr_pmu *pmu, int counter)
4636b46338fSJoakim Zhang {
4646b46338fSJoakim Zhang u8 reg = counter * 4 + COUNTER_CNTL;
4656b46338fSJoakim Zhang int val;
4666b46338fSJoakim Zhang
4676b46338fSJoakim Zhang val = readl_relaxed(pmu->base + reg);
4686b46338fSJoakim Zhang val &= ~CNTL_CLEAR;
4696b46338fSJoakim Zhang writel(val, pmu->base + reg);
4706b46338fSJoakim Zhang
4716b46338fSJoakim Zhang val |= CNTL_CLEAR;
4726b46338fSJoakim Zhang writel(val, pmu->base + reg);
4736b46338fSJoakim Zhang }
4746b46338fSJoakim Zhang
ddr_perf_event_update(struct perf_event * event)4756b46338fSJoakim Zhang static void ddr_perf_event_update(struct perf_event *event)
4766b46338fSJoakim Zhang {
4776b46338fSJoakim Zhang struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
4786b46338fSJoakim Zhang struct hw_perf_event *hwc = &event->hw;
4796b46338fSJoakim Zhang u64 new_raw_count;
4806b46338fSJoakim Zhang int counter = hwc->idx;
4816b46338fSJoakim Zhang int ret;
4826b46338fSJoakim Zhang
4836b46338fSJoakim Zhang new_raw_count = ddr_perf_read_counter(pmu, counter);
484e89ecd83SXu Yang /* Remove the bias applied in ddr_perf_counter_enable(). */
485e89ecd83SXu Yang if (pmu->devtype_data->quirks & DDR_CAP_AXI_ID_FILTER_ENHANCED) {
486e89ecd83SXu Yang if (counter == EVENT_CYCLES_COUNTER)
487e89ecd83SXu Yang new_raw_count &= CYCLES_COUNTER_MASK;
488e89ecd83SXu Yang }
489e89ecd83SXu Yang
4906b46338fSJoakim Zhang local64_add(new_raw_count, &event->count);
4916b46338fSJoakim Zhang
4926b46338fSJoakim Zhang /*
4936b46338fSJoakim Zhang * For legacy SoCs: event counter continue counting when overflow,
4946b46338fSJoakim Zhang * no need to clear the counter.
4956b46338fSJoakim Zhang * For new SoCs: event counter stop counting when overflow, need
4966b46338fSJoakim Zhang * clear counter to let it count again.
4976b46338fSJoakim Zhang */
4986b46338fSJoakim Zhang if (counter != EVENT_CYCLES_COUNTER) {
4996b46338fSJoakim Zhang ret = ddr_perf_counter_overflow(pmu, counter);
5006b46338fSJoakim Zhang if (ret)
5016b46338fSJoakim Zhang dev_warn_ratelimited(pmu->dev, "events lost due to counter overflow (config 0x%llx)\n",
5026b46338fSJoakim Zhang event->attr.config);
5036b46338fSJoakim Zhang }
5046b46338fSJoakim Zhang
5056b46338fSJoakim Zhang /* clear counter every time for both cycle counter and event counter */
5066b46338fSJoakim Zhang ddr_perf_counter_clear(pmu, counter);
5076b46338fSJoakim Zhang }
5086b46338fSJoakim Zhang
ddr_perf_event_start(struct perf_event * event,int flags)5099a66d36cSFrank Li static void ddr_perf_event_start(struct perf_event *event, int flags)
5109a66d36cSFrank Li {
5119a66d36cSFrank Li struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
5129a66d36cSFrank Li struct hw_perf_event *hwc = &event->hw;
5139a66d36cSFrank Li int counter = hwc->idx;
5149a66d36cSFrank Li
5159a66d36cSFrank Li local64_set(&hwc->prev_count, 0);
5169a66d36cSFrank Li
5179a66d36cSFrank Li ddr_perf_counter_enable(pmu, event->attr.config, counter, true);
5189a66d36cSFrank Li
519*f4e2bd91SXu Yang if (!pmu->active_counter++)
520*f4e2bd91SXu Yang ddr_perf_counter_enable(pmu, EVENT_CYCLES_ID,
521*f4e2bd91SXu Yang EVENT_CYCLES_COUNTER, true);
522*f4e2bd91SXu Yang
5239a66d36cSFrank Li hwc->state = 0;
5249a66d36cSFrank Li }
5259a66d36cSFrank Li
ddr_perf_event_add(struct perf_event * event,int flags)5269a66d36cSFrank Li static int ddr_perf_event_add(struct perf_event *event, int flags)
5279a66d36cSFrank Li {
5289a66d36cSFrank Li struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
5299a66d36cSFrank Li struct hw_perf_event *hwc = &event->hw;
5309a66d36cSFrank Li int counter;
5319a66d36cSFrank Li int cfg = event->attr.config;
532c12c0288SJoakim Zhang int cfg1 = event->attr.config1;
533c12c0288SJoakim Zhang
534c12c0288SJoakim Zhang if (pmu->devtype_data->quirks & DDR_CAP_AXI_ID_FILTER) {
535c12c0288SJoakim Zhang int i;
536c12c0288SJoakim Zhang
537c12c0288SJoakim Zhang for (i = 1; i < NUM_COUNTERS; i++) {
538c12c0288SJoakim Zhang if (pmu->events[i] &&
539c12c0288SJoakim Zhang !ddr_perf_filters_compatible(event, pmu->events[i]))
540c12c0288SJoakim Zhang return -EINVAL;
541c12c0288SJoakim Zhang }
542c12c0288SJoakim Zhang
543c12c0288SJoakim Zhang if (ddr_perf_is_filtered(event)) {
544c12c0288SJoakim Zhang /* revert axi id masking(axi_mask) value */
545c12c0288SJoakim Zhang cfg1 ^= AXI_MASKING_REVERT;
546c12c0288SJoakim Zhang writel(cfg1, pmu->base + COUNTER_DPCR1);
547c12c0288SJoakim Zhang }
548c12c0288SJoakim Zhang }
5499a66d36cSFrank Li
5509a66d36cSFrank Li counter = ddr_perf_alloc_counter(pmu, cfg);
5519a66d36cSFrank Li if (counter < 0) {
5529a66d36cSFrank Li dev_dbg(pmu->dev, "There are not enough counters\n");
5539a66d36cSFrank Li return -EOPNOTSUPP;
5549a66d36cSFrank Li }
5559a66d36cSFrank Li
5569a66d36cSFrank Li pmu->events[counter] = event;
5579a66d36cSFrank Li hwc->idx = counter;
5589a66d36cSFrank Li
5599a66d36cSFrank Li hwc->state |= PERF_HES_STOPPED;
5609a66d36cSFrank Li
5619a66d36cSFrank Li if (flags & PERF_EF_START)
5629a66d36cSFrank Li ddr_perf_event_start(event, flags);
5639a66d36cSFrank Li
5649a66d36cSFrank Li return 0;
5659a66d36cSFrank Li }
5669a66d36cSFrank Li
ddr_perf_event_stop(struct perf_event * event,int flags)5679a66d36cSFrank Li static void ddr_perf_event_stop(struct perf_event *event, int flags)
5689a66d36cSFrank Li {
5699a66d36cSFrank Li struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
5709a66d36cSFrank Li struct hw_perf_event *hwc = &event->hw;
5719a66d36cSFrank Li int counter = hwc->idx;
5729a66d36cSFrank Li
5739a66d36cSFrank Li ddr_perf_counter_enable(pmu, event->attr.config, counter, false);
5749a66d36cSFrank Li ddr_perf_event_update(event);
5759a66d36cSFrank Li
576*f4e2bd91SXu Yang if (!--pmu->active_counter)
577*f4e2bd91SXu Yang ddr_perf_counter_enable(pmu, EVENT_CYCLES_ID,
578*f4e2bd91SXu Yang EVENT_CYCLES_COUNTER, false);
579*f4e2bd91SXu Yang
5809a66d36cSFrank Li hwc->state |= PERF_HES_STOPPED;
5819a66d36cSFrank Li }
5829a66d36cSFrank Li
ddr_perf_event_del(struct perf_event * event,int flags)5839a66d36cSFrank Li static void ddr_perf_event_del(struct perf_event *event, int flags)
5849a66d36cSFrank Li {
5859a66d36cSFrank Li struct ddr_pmu *pmu = to_ddr_pmu(event->pmu);
5869a66d36cSFrank Li struct hw_perf_event *hwc = &event->hw;
5879a66d36cSFrank Li int counter = hwc->idx;
5889a66d36cSFrank Li
5899a66d36cSFrank Li ddr_perf_event_stop(event, PERF_EF_UPDATE);
5909a66d36cSFrank Li
5919a66d36cSFrank Li ddr_perf_free_counter(pmu, counter);
5929a66d36cSFrank Li hwc->idx = -1;
5939a66d36cSFrank Li }
5949a66d36cSFrank Li
ddr_perf_pmu_enable(struct pmu * pmu)5959a66d36cSFrank Li static void ddr_perf_pmu_enable(struct pmu *pmu)
5969a66d36cSFrank Li {
5979a66d36cSFrank Li }
5989a66d36cSFrank Li
ddr_perf_pmu_disable(struct pmu * pmu)5999a66d36cSFrank Li static void ddr_perf_pmu_disable(struct pmu *pmu)
6009a66d36cSFrank Li {
6019a66d36cSFrank Li }
6029a66d36cSFrank Li
ddr_perf_init(struct ddr_pmu * pmu,void __iomem * base,struct device * dev)6039a66d36cSFrank Li static int ddr_perf_init(struct ddr_pmu *pmu, void __iomem *base,
6049a66d36cSFrank Li struct device *dev)
6059a66d36cSFrank Li {
6069a66d36cSFrank Li *pmu = (struct ddr_pmu) {
6079a66d36cSFrank Li .pmu = (struct pmu) {
608bdc5c744SQi Liu .module = THIS_MODULE,
6099a66d36cSFrank Li .capabilities = PERF_PMU_CAP_NO_EXCLUDE,
6109a66d36cSFrank Li .task_ctx_nr = perf_invalid_context,
6119a66d36cSFrank Li .attr_groups = attr_groups,
6129a66d36cSFrank Li .event_init = ddr_perf_event_init,
6139a66d36cSFrank Li .add = ddr_perf_event_add,
6149a66d36cSFrank Li .del = ddr_perf_event_del,
6159a66d36cSFrank Li .start = ddr_perf_event_start,
6169a66d36cSFrank Li .stop = ddr_perf_event_stop,
6179a66d36cSFrank Li .read = ddr_perf_event_update,
6189a66d36cSFrank Li .pmu_enable = ddr_perf_pmu_enable,
6199a66d36cSFrank Li .pmu_disable = ddr_perf_pmu_disable,
6209a66d36cSFrank Li },
6219a66d36cSFrank Li .base = base,
6229a66d36cSFrank Li .dev = dev,
6239a66d36cSFrank Li };
6249a66d36cSFrank Li
62549785a77Skeliu pmu->id = ida_alloc(&ddr_ida, GFP_KERNEL);
6269a66d36cSFrank Li return pmu->id;
6279a66d36cSFrank Li }
6289a66d36cSFrank Li
ddr_perf_irq_handler(int irq,void * p)6299a66d36cSFrank Li static irqreturn_t ddr_perf_irq_handler(int irq, void *p)
6309a66d36cSFrank Li {
6319a66d36cSFrank Li int i;
6329a66d36cSFrank Li struct ddr_pmu *pmu = (struct ddr_pmu *) p;
6336b46338fSJoakim Zhang struct perf_event *event;
6349a66d36cSFrank Li
6359a66d36cSFrank Li /* all counter will stop if cycle counter disabled */
6369a66d36cSFrank Li ddr_perf_counter_enable(pmu,
6379a66d36cSFrank Li EVENT_CYCLES_ID,
6389a66d36cSFrank Li EVENT_CYCLES_COUNTER,
6399a66d36cSFrank Li false);
6409a66d36cSFrank Li /*
6419a66d36cSFrank Li * When the cycle counter overflows, all counters are stopped,
6429a66d36cSFrank Li * and an IRQ is raised. If any other counter overflows, it
6436b46338fSJoakim Zhang * continues counting, and no IRQ is raised. But for new SoCs,
6446b46338fSJoakim Zhang * such as i.MX8MP, event counter would stop when overflow, so
6456b46338fSJoakim Zhang * we need use cycle counter to stop overflow of event counter.
6469a66d36cSFrank Li *
6479a66d36cSFrank Li * Cycles occur at least 4 times as often as other events, so we
6489a66d36cSFrank Li * can update all events on a cycle counter overflow and not
6499a66d36cSFrank Li * lose events.
6509a66d36cSFrank Li *
6519a66d36cSFrank Li */
6529a66d36cSFrank Li for (i = 0; i < NUM_COUNTERS; i++) {
6539a66d36cSFrank Li
6549a66d36cSFrank Li if (!pmu->events[i])
6559a66d36cSFrank Li continue;
6569a66d36cSFrank Li
6579a66d36cSFrank Li event = pmu->events[i];
6589a66d36cSFrank Li
6599a66d36cSFrank Li ddr_perf_event_update(event);
6609a66d36cSFrank Li }
6619a66d36cSFrank Li
6629a66d36cSFrank Li ddr_perf_counter_enable(pmu,
6639a66d36cSFrank Li EVENT_CYCLES_ID,
6649a66d36cSFrank Li EVENT_CYCLES_COUNTER,
6659a66d36cSFrank Li true);
6669a66d36cSFrank Li
6679a66d36cSFrank Li return IRQ_HANDLED;
6689a66d36cSFrank Li }
6699a66d36cSFrank Li
ddr_perf_offline_cpu(unsigned int cpu,struct hlist_node * node)6709a66d36cSFrank Li static int ddr_perf_offline_cpu(unsigned int cpu, struct hlist_node *node)
6719a66d36cSFrank Li {
6729a66d36cSFrank Li struct ddr_pmu *pmu = hlist_entry_safe(node, struct ddr_pmu, node);
6739a66d36cSFrank Li int target;
6749a66d36cSFrank Li
6759a66d36cSFrank Li if (cpu != pmu->cpu)
6769a66d36cSFrank Li return 0;
6779a66d36cSFrank Li
6789a66d36cSFrank Li target = cpumask_any_but(cpu_online_mask, cpu);
6799a66d36cSFrank Li if (target >= nr_cpu_ids)
6809a66d36cSFrank Li return 0;
6819a66d36cSFrank Li
6829a66d36cSFrank Li perf_pmu_migrate_context(&pmu->pmu, cpu, target);
6839a66d36cSFrank Li pmu->cpu = target;
6849a66d36cSFrank Li
685ba4489fbSThomas Gleixner WARN_ON(irq_set_affinity(pmu->irq, cpumask_of(pmu->cpu)));
6869a66d36cSFrank Li
6879a66d36cSFrank Li return 0;
6889a66d36cSFrank Li }
6899a66d36cSFrank Li
ddr_perf_probe(struct platform_device * pdev)6909a66d36cSFrank Li static int ddr_perf_probe(struct platform_device *pdev)
6919a66d36cSFrank Li {
6929a66d36cSFrank Li struct ddr_pmu *pmu;
6939a66d36cSFrank Li struct device_node *np;
6949a66d36cSFrank Li void __iomem *base;
6959a66d36cSFrank Li char *name;
6969a66d36cSFrank Li int num;
6979a66d36cSFrank Li int ret;
6989a66d36cSFrank Li int irq;
6999a66d36cSFrank Li
7009a66d36cSFrank Li base = devm_platform_ioremap_resource(pdev, 0);
7019a66d36cSFrank Li if (IS_ERR(base))
7029a66d36cSFrank Li return PTR_ERR(base);
7039a66d36cSFrank Li
7049a66d36cSFrank Li np = pdev->dev.of_node;
7059a66d36cSFrank Li
7069a66d36cSFrank Li pmu = devm_kzalloc(&pdev->dev, sizeof(*pmu), GFP_KERNEL);
7079a66d36cSFrank Li if (!pmu)
7089a66d36cSFrank Li return -ENOMEM;
7099a66d36cSFrank Li
7109a66d36cSFrank Li num = ddr_perf_init(pmu, base, &pdev->dev);
7119a66d36cSFrank Li
7129a66d36cSFrank Li platform_set_drvdata(pdev, pmu);
7139a66d36cSFrank Li
7149a66d36cSFrank Li name = devm_kasprintf(&pdev->dev, GFP_KERNEL, DDR_PERF_DEV_NAME "%d",
7159a66d36cSFrank Li num);
716d96b1b8cSJing Xiangfeng if (!name) {
717d96b1b8cSJing Xiangfeng ret = -ENOMEM;
718d96b1b8cSJing Xiangfeng goto cpuhp_state_err;
719d96b1b8cSJing Xiangfeng }
7209a66d36cSFrank Li
721c12c0288SJoakim Zhang pmu->devtype_data = of_device_get_match_data(&pdev->dev);
722c12c0288SJoakim Zhang
7239a66d36cSFrank Li pmu->cpu = raw_smp_processor_id();
7249a66d36cSFrank Li ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
7259a66d36cSFrank Li DDR_CPUHP_CB_NAME,
7269a66d36cSFrank Li NULL,
7279a66d36cSFrank Li ddr_perf_offline_cpu);
7289a66d36cSFrank Li
7299a66d36cSFrank Li if (ret < 0) {
7309a66d36cSFrank Li dev_err(&pdev->dev, "cpuhp_setup_state_multi failed\n");
7319ee68b31SLeonard Crestez goto cpuhp_state_err;
7329a66d36cSFrank Li }
7339a66d36cSFrank Li
7349a66d36cSFrank Li pmu->cpuhp_state = ret;
7359a66d36cSFrank Li
7369a66d36cSFrank Li /* Register the pmu instance for cpu hotplug */
7379ee68b31SLeonard Crestez ret = cpuhp_state_add_instance_nocalls(pmu->cpuhp_state, &pmu->node);
7389ee68b31SLeonard Crestez if (ret) {
7399ee68b31SLeonard Crestez dev_err(&pdev->dev, "Error %d registering hotplug\n", ret);
7409ee68b31SLeonard Crestez goto cpuhp_instance_err;
7419ee68b31SLeonard Crestez }
7429a66d36cSFrank Li
7439a66d36cSFrank Li /* Request irq */
7449a66d36cSFrank Li irq = of_irq_get(np, 0);
7459a66d36cSFrank Li if (irq < 0) {
7469a66d36cSFrank Li dev_err(&pdev->dev, "Failed to get irq: %d", irq);
7479a66d36cSFrank Li ret = irq;
7489a66d36cSFrank Li goto ddr_perf_err;
7499a66d36cSFrank Li }
7509a66d36cSFrank Li
7519a66d36cSFrank Li ret = devm_request_irq(&pdev->dev, irq,
7529a66d36cSFrank Li ddr_perf_irq_handler,
7539a66d36cSFrank Li IRQF_NOBALANCING | IRQF_NO_THREAD,
7549a66d36cSFrank Li DDR_CPUHP_CB_NAME,
7559a66d36cSFrank Li pmu);
7569a66d36cSFrank Li if (ret < 0) {
7579a66d36cSFrank Li dev_err(&pdev->dev, "Request irq failed: %d", ret);
7589a66d36cSFrank Li goto ddr_perf_err;
7599a66d36cSFrank Li }
7609a66d36cSFrank Li
7619a66d36cSFrank Li pmu->irq = irq;
762ba4489fbSThomas Gleixner ret = irq_set_affinity(pmu->irq, cpumask_of(pmu->cpu));
7639a66d36cSFrank Li if (ret) {
7649a66d36cSFrank Li dev_err(pmu->dev, "Failed to set interrupt affinity!\n");
7659a66d36cSFrank Li goto ddr_perf_err;
7669a66d36cSFrank Li }
7679a66d36cSFrank Li
7689a66d36cSFrank Li ret = perf_pmu_register(&pmu->pmu, name, -1);
7699a66d36cSFrank Li if (ret)
7709a66d36cSFrank Li goto ddr_perf_err;
7719a66d36cSFrank Li
7729a66d36cSFrank Li return 0;
7739a66d36cSFrank Li
7749a66d36cSFrank Li ddr_perf_err:
7759a66d36cSFrank Li cpuhp_state_remove_instance_nocalls(pmu->cpuhp_state, &pmu->node);
7769ee68b31SLeonard Crestez cpuhp_instance_err:
7779ee68b31SLeonard Crestez cpuhp_remove_multi_state(pmu->cpuhp_state);
7789ee68b31SLeonard Crestez cpuhp_state_err:
77949785a77Skeliu ida_free(&ddr_ida, pmu->id);
7809a66d36cSFrank Li dev_warn(&pdev->dev, "i.MX8 DDR Perf PMU failed (%d), disabled\n", ret);
7819a66d36cSFrank Li return ret;
7829a66d36cSFrank Li }
7839a66d36cSFrank Li
ddr_perf_remove(struct platform_device * pdev)7849a66d36cSFrank Li static int ddr_perf_remove(struct platform_device *pdev)
7859a66d36cSFrank Li {
7869a66d36cSFrank Li struct ddr_pmu *pmu = platform_get_drvdata(pdev);
7879a66d36cSFrank Li
7889a66d36cSFrank Li cpuhp_state_remove_instance_nocalls(pmu->cpuhp_state, &pmu->node);
7899ee68b31SLeonard Crestez cpuhp_remove_multi_state(pmu->cpuhp_state);
7909a66d36cSFrank Li
7919a66d36cSFrank Li perf_pmu_unregister(&pmu->pmu);
7929a66d36cSFrank Li
79349785a77Skeliu ida_free(&ddr_ida, pmu->id);
7949a66d36cSFrank Li return 0;
7959a66d36cSFrank Li }
7969a66d36cSFrank Li
7979a66d36cSFrank Li static struct platform_driver imx_ddr_pmu_driver = {
7989a66d36cSFrank Li .driver = {
7999a66d36cSFrank Li .name = "imx-ddr-pmu",
8009a66d36cSFrank Li .of_match_table = imx_ddr_pmu_dt_ids,
801f32ed8ebSQi Liu .suppress_bind_attrs = true,
8029a66d36cSFrank Li },
8039a66d36cSFrank Li .probe = ddr_perf_probe,
8049a66d36cSFrank Li .remove = ddr_perf_remove,
8059a66d36cSFrank Li };
8069a66d36cSFrank Li
8079a66d36cSFrank Li module_platform_driver(imx_ddr_pmu_driver);
8089a66d36cSFrank Li MODULE_LICENSE("GPL v2");
809