11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * drivers/pci/setup-bus.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Extruded from code written by 51da177e4SLinus Torvalds * Dave Rusling (david.rusling@reo.mts.dec.com) 61da177e4SLinus Torvalds * David Mosberger (davidm@cs.arizona.edu) 71da177e4SLinus Torvalds * David Miller (davem@redhat.com) 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * Support routines for initializing a PCI subsystem. 101da177e4SLinus Torvalds */ 111da177e4SLinus Torvalds 121da177e4SLinus Torvalds /* 131da177e4SLinus Torvalds * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 141da177e4SLinus Torvalds * PCI-PCI bridges cleanup, sorted resource allocation. 151da177e4SLinus Torvalds * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 161da177e4SLinus Torvalds * Converted to allocation in 3 passes, which gives 171da177e4SLinus Torvalds * tighter packing. Prefetchable range support. 181da177e4SLinus Torvalds */ 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds #include <linux/init.h> 211da177e4SLinus Torvalds #include <linux/kernel.h> 221da177e4SLinus Torvalds #include <linux/module.h> 231da177e4SLinus Torvalds #include <linux/pci.h> 241da177e4SLinus Torvalds #include <linux/errno.h> 251da177e4SLinus Torvalds #include <linux/ioport.h> 261da177e4SLinus Torvalds #include <linux/cache.h> 271da177e4SLinus Torvalds #include <linux/slab.h> 28584c5c42SRui Wang #include <linux/acpi.h> 296faf17f6SChris Wright #include "pci.h" 301da177e4SLinus Torvalds 31844393f4SBjorn Helgaas unsigned int pci_flags; 3247087700SBjorn Helgaas 33bdc4abecSYinghai Lu struct pci_dev_resource { 34bdc4abecSYinghai Lu struct list_head list; 352934a0deSYinghai Lu struct resource *res; 362934a0deSYinghai Lu struct pci_dev *dev; 37568ddef8SYinghai Lu resource_size_t start; 38568ddef8SYinghai Lu resource_size_t end; 39c8adf9a3SRam Pai resource_size_t add_size; 402bbc6942SRam Pai resource_size_t min_align; 41568ddef8SYinghai Lu unsigned long flags; 42568ddef8SYinghai Lu }; 43568ddef8SYinghai Lu 44bffc56d4SYinghai Lu static void free_list(struct list_head *head) 45bffc56d4SYinghai Lu { 46bffc56d4SYinghai Lu struct pci_dev_resource *dev_res, *tmp; 47bffc56d4SYinghai Lu 48bffc56d4SYinghai Lu list_for_each_entry_safe(dev_res, tmp, head, list) { 49bffc56d4SYinghai Lu list_del(&dev_res->list); 50bffc56d4SYinghai Lu kfree(dev_res); 51bffc56d4SYinghai Lu } 52bffc56d4SYinghai Lu } 53094732a5SRam Pai 54c8adf9a3SRam Pai /** 55c8adf9a3SRam Pai * add_to_list() - add a new resource tracker to the list 56c8adf9a3SRam Pai * @head: Head of the list 57c8adf9a3SRam Pai * @dev: device corresponding to which the resource 58c8adf9a3SRam Pai * belongs 59c8adf9a3SRam Pai * @res: The resource to be tracked 60c8adf9a3SRam Pai * @add_size: additional size to be optionally added 61c8adf9a3SRam Pai * to the resource 62c8adf9a3SRam Pai */ 63bdc4abecSYinghai Lu static int add_to_list(struct list_head *head, 64c8adf9a3SRam Pai struct pci_dev *dev, struct resource *res, 652bbc6942SRam Pai resource_size_t add_size, resource_size_t min_align) 66568ddef8SYinghai Lu { 67764242a0SYinghai Lu struct pci_dev_resource *tmp; 68568ddef8SYinghai Lu 69bdc4abecSYinghai Lu tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); 70568ddef8SYinghai Lu if (!tmp) { 713c78bc61SRyan Desfosses pr_warn("add_to_list: kmalloc() failed!\n"); 72ef62dfefSYinghai Lu return -ENOMEM; 73568ddef8SYinghai Lu } 74568ddef8SYinghai Lu 75568ddef8SYinghai Lu tmp->res = res; 76568ddef8SYinghai Lu tmp->dev = dev; 77568ddef8SYinghai Lu tmp->start = res->start; 78568ddef8SYinghai Lu tmp->end = res->end; 79568ddef8SYinghai Lu tmp->flags = res->flags; 80c8adf9a3SRam Pai tmp->add_size = add_size; 812bbc6942SRam Pai tmp->min_align = min_align; 82bdc4abecSYinghai Lu 83bdc4abecSYinghai Lu list_add(&tmp->list, head); 84ef62dfefSYinghai Lu 85ef62dfefSYinghai Lu return 0; 86568ddef8SYinghai Lu } 87568ddef8SYinghai Lu 88b9b0bba9SYinghai Lu static void remove_from_list(struct list_head *head, 893e6e0d80SYinghai Lu struct resource *res) 903e6e0d80SYinghai Lu { 91b9b0bba9SYinghai Lu struct pci_dev_resource *dev_res, *tmp; 923e6e0d80SYinghai Lu 93b9b0bba9SYinghai Lu list_for_each_entry_safe(dev_res, tmp, head, list) { 94b9b0bba9SYinghai Lu if (dev_res->res == res) { 95b9b0bba9SYinghai Lu list_del(&dev_res->list); 96b9b0bba9SYinghai Lu kfree(dev_res); 97bdc4abecSYinghai Lu break; 983e6e0d80SYinghai Lu } 993e6e0d80SYinghai Lu } 1003e6e0d80SYinghai Lu } 1013e6e0d80SYinghai Lu 102d74b9027SWei Yang static struct pci_dev_resource *res_to_dev_res(struct list_head *head, 1031c372353SYinghai Lu struct resource *res) 1041c372353SYinghai Lu { 105b9b0bba9SYinghai Lu struct pci_dev_resource *dev_res; 1061c372353SYinghai Lu 107b9b0bba9SYinghai Lu list_for_each_entry(dev_res, head, list) { 108b9b0bba9SYinghai Lu if (dev_res->res == res) { 109b592443dSYinghai Lu int idx = res - &dev_res->dev->resource[0]; 110b592443dSYinghai Lu 111b9b0bba9SYinghai Lu dev_printk(KERN_DEBUG, &dev_res->dev->dev, 112d74b9027SWei Yang "res[%d]=%pR res_to_dev_res add_size %llx min_align %llx\n", 113b592443dSYinghai Lu idx, dev_res->res, 114d74b9027SWei Yang (unsigned long long)dev_res->add_size, 115d74b9027SWei Yang (unsigned long long)dev_res->min_align); 116b592443dSYinghai Lu 117d74b9027SWei Yang return dev_res; 118bdc4abecSYinghai Lu } 1193e6e0d80SYinghai Lu } 1201c372353SYinghai Lu 121d74b9027SWei Yang return NULL; 1221c372353SYinghai Lu } 1231c372353SYinghai Lu 124d74b9027SWei Yang static resource_size_t get_res_add_size(struct list_head *head, 125d74b9027SWei Yang struct resource *res) 126d74b9027SWei Yang { 127d74b9027SWei Yang struct pci_dev_resource *dev_res; 128d74b9027SWei Yang 129d74b9027SWei Yang dev_res = res_to_dev_res(head, res); 130d74b9027SWei Yang return dev_res ? dev_res->add_size : 0; 131d74b9027SWei Yang } 132d74b9027SWei Yang 133d74b9027SWei Yang static resource_size_t get_res_add_align(struct list_head *head, 134d74b9027SWei Yang struct resource *res) 135d74b9027SWei Yang { 136d74b9027SWei Yang struct pci_dev_resource *dev_res; 137d74b9027SWei Yang 138d74b9027SWei Yang dev_res = res_to_dev_res(head, res); 139d74b9027SWei Yang return dev_res ? dev_res->min_align : 0; 140d74b9027SWei Yang } 141d74b9027SWei Yang 142d74b9027SWei Yang 14378c3b329SYinghai Lu /* Sort resources by alignment */ 144bdc4abecSYinghai Lu static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head) 14578c3b329SYinghai Lu { 14678c3b329SYinghai Lu int i; 14778c3b329SYinghai Lu 14878c3b329SYinghai Lu for (i = 0; i < PCI_NUM_RESOURCES; i++) { 14978c3b329SYinghai Lu struct resource *r; 150bdc4abecSYinghai Lu struct pci_dev_resource *dev_res, *tmp; 15178c3b329SYinghai Lu resource_size_t r_align; 152bdc4abecSYinghai Lu struct list_head *n; 15378c3b329SYinghai Lu 15478c3b329SYinghai Lu r = &dev->resource[i]; 15578c3b329SYinghai Lu 15678c3b329SYinghai Lu if (r->flags & IORESOURCE_PCI_FIXED) 15778c3b329SYinghai Lu continue; 15878c3b329SYinghai Lu 15978c3b329SYinghai Lu if (!(r->flags) || r->parent) 16078c3b329SYinghai Lu continue; 16178c3b329SYinghai Lu 16278c3b329SYinghai Lu r_align = pci_resource_alignment(dev, r); 16378c3b329SYinghai Lu if (!r_align) { 16478c3b329SYinghai Lu dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n", 16578c3b329SYinghai Lu i, r); 16678c3b329SYinghai Lu continue; 16778c3b329SYinghai Lu } 16878c3b329SYinghai Lu 169bdc4abecSYinghai Lu tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); 17078c3b329SYinghai Lu if (!tmp) 171227f0647SRyan Desfosses panic("pdev_sort_resources(): kmalloc() failed!\n"); 17278c3b329SYinghai Lu tmp->res = r; 17378c3b329SYinghai Lu tmp->dev = dev; 174bdc4abecSYinghai Lu 175bdc4abecSYinghai Lu /* fallback is smallest one or list is empty*/ 176bdc4abecSYinghai Lu n = head; 177bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 178bdc4abecSYinghai Lu resource_size_t align; 179bdc4abecSYinghai Lu 180bdc4abecSYinghai Lu align = pci_resource_alignment(dev_res->dev, 181bdc4abecSYinghai Lu dev_res->res); 182bdc4abecSYinghai Lu 183bdc4abecSYinghai Lu if (r_align > align) { 184bdc4abecSYinghai Lu n = &dev_res->list; 18578c3b329SYinghai Lu break; 18678c3b329SYinghai Lu } 18778c3b329SYinghai Lu } 188bdc4abecSYinghai Lu /* Insert it just before n*/ 189bdc4abecSYinghai Lu list_add_tail(&tmp->list, n); 19078c3b329SYinghai Lu } 19178c3b329SYinghai Lu } 19278c3b329SYinghai Lu 1936841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev, 194bdc4abecSYinghai Lu struct list_head *head) 1951da177e4SLinus Torvalds { 1961da177e4SLinus Torvalds u16 class = dev->class >> 8; 1971da177e4SLinus Torvalds 1989bded00bSKenji Kaneshige /* Don't touch classless devices or host bridges or ioapics. */ 1996841ec68SYinghai Lu if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) 2006841ec68SYinghai Lu return; 2011da177e4SLinus Torvalds 2029bded00bSKenji Kaneshige /* Don't touch ioapic devices already enabled by firmware */ 20323186279SSatoru Takeuchi if (class == PCI_CLASS_SYSTEM_PIC) { 2049bded00bSKenji Kaneshige u16 command; 2059bded00bSKenji Kaneshige pci_read_config_word(dev, PCI_COMMAND, &command); 2069bded00bSKenji Kaneshige if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) 2076841ec68SYinghai Lu return; 20823186279SSatoru Takeuchi } 20923186279SSatoru Takeuchi 2106841ec68SYinghai Lu pdev_sort_resources(dev, head); 2111da177e4SLinus Torvalds } 2121da177e4SLinus Torvalds 213fc075e1dSRam Pai static inline void reset_resource(struct resource *res) 214fc075e1dSRam Pai { 215fc075e1dSRam Pai res->start = 0; 216fc075e1dSRam Pai res->end = 0; 217fc075e1dSRam Pai res->flags = 0; 218fc075e1dSRam Pai } 219fc075e1dSRam Pai 220c8adf9a3SRam Pai /** 2219e8bf93aSRam Pai * reassign_resources_sorted() - satisfy any additional resource requests 222c8adf9a3SRam Pai * 2239e8bf93aSRam Pai * @realloc_head : head of the list tracking requests requiring additional 224c8adf9a3SRam Pai * resources 225c8adf9a3SRam Pai * @head : head of the list tracking requests with allocated 226c8adf9a3SRam Pai * resources 227c8adf9a3SRam Pai * 2289e8bf93aSRam Pai * Walk through each element of the realloc_head and try to procure 229c8adf9a3SRam Pai * additional resources for the element, provided the element 230c8adf9a3SRam Pai * is in the head list. 231c8adf9a3SRam Pai */ 232bdc4abecSYinghai Lu static void reassign_resources_sorted(struct list_head *realloc_head, 233bdc4abecSYinghai Lu struct list_head *head) 234c8adf9a3SRam Pai { 235c8adf9a3SRam Pai struct resource *res; 236b9b0bba9SYinghai Lu struct pci_dev_resource *add_res, *tmp; 237bdc4abecSYinghai Lu struct pci_dev_resource *dev_res; 238d74b9027SWei Yang resource_size_t add_size, align; 239c8adf9a3SRam Pai int idx; 240c8adf9a3SRam Pai 241b9b0bba9SYinghai Lu list_for_each_entry_safe(add_res, tmp, realloc_head, list) { 242bdc4abecSYinghai Lu bool found_match = false; 243bdc4abecSYinghai Lu 244b9b0bba9SYinghai Lu res = add_res->res; 245c8adf9a3SRam Pai /* skip resource that has been reset */ 246c8adf9a3SRam Pai if (!res->flags) 247c8adf9a3SRam Pai goto out; 248c8adf9a3SRam Pai 249c8adf9a3SRam Pai /* skip this resource if not found in head list */ 250bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 251bdc4abecSYinghai Lu if (dev_res->res == res) { 252bdc4abecSYinghai Lu found_match = true; 253bdc4abecSYinghai Lu break; 254c8adf9a3SRam Pai } 255bdc4abecSYinghai Lu } 256bdc4abecSYinghai Lu if (!found_match)/* just skip */ 257bdc4abecSYinghai Lu continue; 258c8adf9a3SRam Pai 259b9b0bba9SYinghai Lu idx = res - &add_res->dev->resource[0]; 260b9b0bba9SYinghai Lu add_size = add_res->add_size; 261d74b9027SWei Yang align = add_res->min_align; 2622bbc6942SRam Pai if (!resource_size(res)) { 263d74b9027SWei Yang res->start = align; 264c8adf9a3SRam Pai res->end = res->start + add_size - 1; 265b9b0bba9SYinghai Lu if (pci_assign_resource(add_res->dev, idx)) 266c8adf9a3SRam Pai reset_resource(res); 2672bbc6942SRam Pai } else { 268b9b0bba9SYinghai Lu res->flags |= add_res->flags & 269bdc4abecSYinghai Lu (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN); 270b9b0bba9SYinghai Lu if (pci_reassign_resource(add_res->dev, idx, 271bdc4abecSYinghai Lu add_size, align)) 272b9b0bba9SYinghai Lu dev_printk(KERN_DEBUG, &add_res->dev->dev, 273b592443dSYinghai Lu "failed to add %llx res[%d]=%pR\n", 274b592443dSYinghai Lu (unsigned long long)add_size, 275b592443dSYinghai Lu idx, res); 276c8adf9a3SRam Pai } 277c8adf9a3SRam Pai out: 278b9b0bba9SYinghai Lu list_del(&add_res->list); 279b9b0bba9SYinghai Lu kfree(add_res); 280c8adf9a3SRam Pai } 281c8adf9a3SRam Pai } 282c8adf9a3SRam Pai 283c8adf9a3SRam Pai /** 284c8adf9a3SRam Pai * assign_requested_resources_sorted() - satisfy resource requests 285c8adf9a3SRam Pai * 286c8adf9a3SRam Pai * @head : head of the list tracking requests for resources 2878356aad4SWanpeng Li * @fail_head : head of the list tracking requests that could 288c8adf9a3SRam Pai * not be allocated 289c8adf9a3SRam Pai * 290c8adf9a3SRam Pai * Satisfy resource requests of each element in the list. Add 291c8adf9a3SRam Pai * requests that could not satisfied to the failed_list. 292c8adf9a3SRam Pai */ 293bdc4abecSYinghai Lu static void assign_requested_resources_sorted(struct list_head *head, 294bdc4abecSYinghai Lu struct list_head *fail_head) 2956841ec68SYinghai Lu { 2966841ec68SYinghai Lu struct resource *res; 297bdc4abecSYinghai Lu struct pci_dev_resource *dev_res; 2986841ec68SYinghai Lu int idx; 2996841ec68SYinghai Lu 300bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 301bdc4abecSYinghai Lu res = dev_res->res; 302bdc4abecSYinghai Lu idx = res - &dev_res->dev->resource[0]; 303bdc4abecSYinghai Lu if (resource_size(res) && 304bdc4abecSYinghai Lu pci_assign_resource(dev_res->dev, idx)) { 305a3cb999dSYinghai Lu if (fail_head) { 3069a928660SYinghai Lu /* 3079a928660SYinghai Lu * if the failed res is for ROM BAR, and it will 3089a928660SYinghai Lu * be enabled later, don't add it to the list 3099a928660SYinghai Lu */ 3109a928660SYinghai Lu if (!((idx == PCI_ROM_RESOURCE) && 3119a928660SYinghai Lu (!(res->flags & IORESOURCE_ROM_ENABLE)))) 31267cc7e26SYinghai Lu add_to_list(fail_head, 31367cc7e26SYinghai Lu dev_res->dev, res, 314f7625980SBjorn Helgaas 0 /* don't care */, 315f7625980SBjorn Helgaas 0 /* don't care */); 3169a928660SYinghai Lu } 317fc075e1dSRam Pai reset_resource(res); 318542df5deSRajesh Shah } 3191da177e4SLinus Torvalds } 3201da177e4SLinus Torvalds } 3211da177e4SLinus Torvalds 322aa914f5eSYinghai Lu static unsigned long pci_fail_res_type_mask(struct list_head *fail_head) 323aa914f5eSYinghai Lu { 324aa914f5eSYinghai Lu struct pci_dev_resource *fail_res; 325aa914f5eSYinghai Lu unsigned long mask = 0; 326aa914f5eSYinghai Lu 327aa914f5eSYinghai Lu /* check failed type */ 328aa914f5eSYinghai Lu list_for_each_entry(fail_res, fail_head, list) 329aa914f5eSYinghai Lu mask |= fail_res->flags; 330aa914f5eSYinghai Lu 331aa914f5eSYinghai Lu /* 332aa914f5eSYinghai Lu * one pref failed resource will set IORESOURCE_MEM, 333aa914f5eSYinghai Lu * as we can allocate pref in non-pref range. 334aa914f5eSYinghai Lu * Will release all assigned non-pref sibling resources 335aa914f5eSYinghai Lu * according to that bit. 336aa914f5eSYinghai Lu */ 337aa914f5eSYinghai Lu return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH); 338aa914f5eSYinghai Lu } 339aa914f5eSYinghai Lu 340aa914f5eSYinghai Lu static bool pci_need_to_release(unsigned long mask, struct resource *res) 341aa914f5eSYinghai Lu { 342aa914f5eSYinghai Lu if (res->flags & IORESOURCE_IO) 343aa914f5eSYinghai Lu return !!(mask & IORESOURCE_IO); 344aa914f5eSYinghai Lu 345aa914f5eSYinghai Lu /* check pref at first */ 346aa914f5eSYinghai Lu if (res->flags & IORESOURCE_PREFETCH) { 347aa914f5eSYinghai Lu if (mask & IORESOURCE_PREFETCH) 348aa914f5eSYinghai Lu return true; 349aa914f5eSYinghai Lu /* count pref if its parent is non-pref */ 350aa914f5eSYinghai Lu else if ((mask & IORESOURCE_MEM) && 351aa914f5eSYinghai Lu !(res->parent->flags & IORESOURCE_PREFETCH)) 352aa914f5eSYinghai Lu return true; 353aa914f5eSYinghai Lu else 354aa914f5eSYinghai Lu return false; 355aa914f5eSYinghai Lu } 356aa914f5eSYinghai Lu 357aa914f5eSYinghai Lu if (res->flags & IORESOURCE_MEM) 358aa914f5eSYinghai Lu return !!(mask & IORESOURCE_MEM); 359aa914f5eSYinghai Lu 360aa914f5eSYinghai Lu return false; /* should not get here */ 361aa914f5eSYinghai Lu } 362aa914f5eSYinghai Lu 363bdc4abecSYinghai Lu static void __assign_resources_sorted(struct list_head *head, 364bdc4abecSYinghai Lu struct list_head *realloc_head, 365bdc4abecSYinghai Lu struct list_head *fail_head) 366c8adf9a3SRam Pai { 3673e6e0d80SYinghai Lu /* 3683e6e0d80SYinghai Lu * Should not assign requested resources at first. 3693e6e0d80SYinghai Lu * they could be adjacent, so later reassign can not reallocate 3703e6e0d80SYinghai Lu * them one by one in parent resource window. 371367fa982SMasanari Iida * Try to assign requested + add_size at beginning 3723e6e0d80SYinghai Lu * if could do that, could get out early. 3733e6e0d80SYinghai Lu * if could not do that, we still try to assign requested at first, 3743e6e0d80SYinghai Lu * then try to reassign add_size for some resources. 375aa914f5eSYinghai Lu * 376aa914f5eSYinghai Lu * Separate three resource type checking if we need to release 377aa914f5eSYinghai Lu * assigned resource after requested + add_size try. 378aa914f5eSYinghai Lu * 1. if there is io port assign fail, will release assigned 379aa914f5eSYinghai Lu * io port. 380aa914f5eSYinghai Lu * 2. if there is pref mmio assign fail, release assigned 381aa914f5eSYinghai Lu * pref mmio. 382aa914f5eSYinghai Lu * if assigned pref mmio's parent is non-pref mmio and there 383aa914f5eSYinghai Lu * is non-pref mmio assign fail, will release that assigned 384aa914f5eSYinghai Lu * pref mmio. 385aa914f5eSYinghai Lu * 3. if there is non-pref mmio assign fail or pref mmio 386aa914f5eSYinghai Lu * assigned fail, will release assigned non-pref mmio. 3873e6e0d80SYinghai Lu */ 388bdc4abecSYinghai Lu LIST_HEAD(save_head); 389bdc4abecSYinghai Lu LIST_HEAD(local_fail_head); 390b9b0bba9SYinghai Lu struct pci_dev_resource *save_res; 391d74b9027SWei Yang struct pci_dev_resource *dev_res, *tmp_res, *dev_res2; 392aa914f5eSYinghai Lu unsigned long fail_type; 393d74b9027SWei Yang resource_size_t add_align, align; 3943e6e0d80SYinghai Lu 3953e6e0d80SYinghai Lu /* Check if optional add_size is there */ 396bdc4abecSYinghai Lu if (!realloc_head || list_empty(realloc_head)) 3973e6e0d80SYinghai Lu goto requested_and_reassign; 3983e6e0d80SYinghai Lu 3993e6e0d80SYinghai Lu /* Save original start, end, flags etc at first */ 400bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 401bdc4abecSYinghai Lu if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) { 402bffc56d4SYinghai Lu free_list(&save_head); 4033e6e0d80SYinghai Lu goto requested_and_reassign; 4043e6e0d80SYinghai Lu } 405bdc4abecSYinghai Lu } 4063e6e0d80SYinghai Lu 4073e6e0d80SYinghai Lu /* Update res in head list with add_size in realloc_head list */ 408d74b9027SWei Yang list_for_each_entry_safe(dev_res, tmp_res, head, list) { 409bdc4abecSYinghai Lu dev_res->res->end += get_res_add_size(realloc_head, 410bdc4abecSYinghai Lu dev_res->res); 4113e6e0d80SYinghai Lu 412d74b9027SWei Yang /* 413d74b9027SWei Yang * There are two kinds of additional resources in the list: 414d74b9027SWei Yang * 1. bridge resource -- IORESOURCE_STARTALIGN 415d74b9027SWei Yang * 2. SR-IOV resource -- IORESOURCE_SIZEALIGN 416d74b9027SWei Yang * Here just fix the additional alignment for bridge 417d74b9027SWei Yang */ 418d74b9027SWei Yang if (!(dev_res->res->flags & IORESOURCE_STARTALIGN)) 419d74b9027SWei Yang continue; 420d74b9027SWei Yang 421d74b9027SWei Yang add_align = get_res_add_align(realloc_head, dev_res->res); 422d74b9027SWei Yang 423d74b9027SWei Yang /* 424d74b9027SWei Yang * The "head" list is sorted by the alignment to make sure 425d74b9027SWei Yang * resources with bigger alignment will be assigned first. 426d74b9027SWei Yang * After we change the alignment of a dev_res in "head" list, 427d74b9027SWei Yang * we need to reorder the list by alignment to make it 428d74b9027SWei Yang * consistent. 429d74b9027SWei Yang */ 430d74b9027SWei Yang if (add_align > dev_res->res->start) { 431552bc94eSYinghai Lu resource_size_t r_size = resource_size(dev_res->res); 432552bc94eSYinghai Lu 433d74b9027SWei Yang dev_res->res->start = add_align; 434552bc94eSYinghai Lu dev_res->res->end = add_align + r_size - 1; 435d74b9027SWei Yang 436d74b9027SWei Yang list_for_each_entry(dev_res2, head, list) { 437d74b9027SWei Yang align = pci_resource_alignment(dev_res2->dev, 438d74b9027SWei Yang dev_res2->res); 439a6b65983SWei Yang if (add_align > align) { 440d74b9027SWei Yang list_move_tail(&dev_res->list, 441d74b9027SWei Yang &dev_res2->list); 442a6b65983SWei Yang break; 443a6b65983SWei Yang } 444d74b9027SWei Yang } 445d74b9027SWei Yang } 446d74b9027SWei Yang 447d74b9027SWei Yang } 448d74b9027SWei Yang 4493e6e0d80SYinghai Lu /* Try updated head list with add_size added */ 4503e6e0d80SYinghai Lu assign_requested_resources_sorted(head, &local_fail_head); 4513e6e0d80SYinghai Lu 4523e6e0d80SYinghai Lu /* all assigned with add_size ? */ 453bdc4abecSYinghai Lu if (list_empty(&local_fail_head)) { 4543e6e0d80SYinghai Lu /* Remove head list from realloc_head list */ 455bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) 456bdc4abecSYinghai Lu remove_from_list(realloc_head, dev_res->res); 457bffc56d4SYinghai Lu free_list(&save_head); 458bffc56d4SYinghai Lu free_list(head); 4593e6e0d80SYinghai Lu return; 4603e6e0d80SYinghai Lu } 4613e6e0d80SYinghai Lu 462aa914f5eSYinghai Lu /* check failed type */ 463aa914f5eSYinghai Lu fail_type = pci_fail_res_type_mask(&local_fail_head); 464aa914f5eSYinghai Lu /* remove not need to be released assigned res from head list etc */ 465aa914f5eSYinghai Lu list_for_each_entry_safe(dev_res, tmp_res, head, list) 466aa914f5eSYinghai Lu if (dev_res->res->parent && 467aa914f5eSYinghai Lu !pci_need_to_release(fail_type, dev_res->res)) { 468aa914f5eSYinghai Lu /* remove it from realloc_head list */ 469aa914f5eSYinghai Lu remove_from_list(realloc_head, dev_res->res); 470aa914f5eSYinghai Lu remove_from_list(&save_head, dev_res->res); 471aa914f5eSYinghai Lu list_del(&dev_res->list); 472aa914f5eSYinghai Lu kfree(dev_res); 473aa914f5eSYinghai Lu } 474aa914f5eSYinghai Lu 475bffc56d4SYinghai Lu free_list(&local_fail_head); 4763e6e0d80SYinghai Lu /* Release assigned resource */ 477bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) 478bdc4abecSYinghai Lu if (dev_res->res->parent) 479bdc4abecSYinghai Lu release_resource(dev_res->res); 4803e6e0d80SYinghai Lu /* Restore start/end/flags from saved list */ 481b9b0bba9SYinghai Lu list_for_each_entry(save_res, &save_head, list) { 482b9b0bba9SYinghai Lu struct resource *res = save_res->res; 4833e6e0d80SYinghai Lu 484b9b0bba9SYinghai Lu res->start = save_res->start; 485b9b0bba9SYinghai Lu res->end = save_res->end; 486b9b0bba9SYinghai Lu res->flags = save_res->flags; 4873e6e0d80SYinghai Lu } 488bffc56d4SYinghai Lu free_list(&save_head); 4893e6e0d80SYinghai Lu 4903e6e0d80SYinghai Lu requested_and_reassign: 491c8adf9a3SRam Pai /* Satisfy the must-have resource requests */ 492c8adf9a3SRam Pai assign_requested_resources_sorted(head, fail_head); 493c8adf9a3SRam Pai 4940a2daa1cSRam Pai /* Try to satisfy any additional optional resource 495c8adf9a3SRam Pai requests */ 4969e8bf93aSRam Pai if (realloc_head) 4979e8bf93aSRam Pai reassign_resources_sorted(realloc_head, head); 498bffc56d4SYinghai Lu free_list(head); 499c8adf9a3SRam Pai } 500c8adf9a3SRam Pai 5016841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev, 502bdc4abecSYinghai Lu struct list_head *add_head, 503bdc4abecSYinghai Lu struct list_head *fail_head) 5046841ec68SYinghai Lu { 505bdc4abecSYinghai Lu LIST_HEAD(head); 5066841ec68SYinghai Lu 5076841ec68SYinghai Lu __dev_sort_resources(dev, &head); 5088424d759SYinghai Lu __assign_resources_sorted(&head, add_head, fail_head); 5096841ec68SYinghai Lu 5106841ec68SYinghai Lu } 5116841ec68SYinghai Lu 5126841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus, 513bdc4abecSYinghai Lu struct list_head *realloc_head, 514bdc4abecSYinghai Lu struct list_head *fail_head) 5156841ec68SYinghai Lu { 5166841ec68SYinghai Lu struct pci_dev *dev; 517bdc4abecSYinghai Lu LIST_HEAD(head); 5186841ec68SYinghai Lu 5196841ec68SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) 5206841ec68SYinghai Lu __dev_sort_resources(dev, &head); 5216841ec68SYinghai Lu 5229e8bf93aSRam Pai __assign_resources_sorted(&head, realloc_head, fail_head); 5236841ec68SYinghai Lu } 5246841ec68SYinghai Lu 525b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus) 5261da177e4SLinus Torvalds { 5271da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 528c7dabef8SBjorn Helgaas struct resource *res; 5291da177e4SLinus Torvalds struct pci_bus_region region; 5301da177e4SLinus Torvalds 531b918c62eSYinghai Lu dev_info(&bridge->dev, "CardBus bridge to %pR\n", 532b918c62eSYinghai Lu &bus->busn_res); 5331da177e4SLinus Torvalds 534c7dabef8SBjorn Helgaas res = bus->resource[0]; 535fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 536c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 5371da177e4SLinus Torvalds /* 5381da177e4SLinus Torvalds * The IO resource is allocated a range twice as large as it 5391da177e4SLinus Torvalds * would normally need. This allows us to set both IO regs. 5401da177e4SLinus Torvalds */ 541c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 5421da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, 5431da177e4SLinus Torvalds region.start); 5441da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, 5451da177e4SLinus Torvalds region.end); 5461da177e4SLinus Torvalds } 5471da177e4SLinus Torvalds 548c7dabef8SBjorn Helgaas res = bus->resource[1]; 549fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 550c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 551c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 5521da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, 5531da177e4SLinus Torvalds region.start); 5541da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, 5551da177e4SLinus Torvalds region.end); 5561da177e4SLinus Torvalds } 5571da177e4SLinus Torvalds 558c7dabef8SBjorn Helgaas res = bus->resource[2]; 559fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 560c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 561c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 5621da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, 5631da177e4SLinus Torvalds region.start); 5641da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, 5651da177e4SLinus Torvalds region.end); 5661da177e4SLinus Torvalds } 5671da177e4SLinus Torvalds 568c7dabef8SBjorn Helgaas res = bus->resource[3]; 569fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 570c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 571c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 5721da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, 5731da177e4SLinus Torvalds region.start); 5741da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, 5751da177e4SLinus Torvalds region.end); 5761da177e4SLinus Torvalds } 5771da177e4SLinus Torvalds } 578b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus); 5791da177e4SLinus Torvalds 5801da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected. 5811da177e4SLinus Torvalds PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998) 5821da177e4SLinus Torvalds requires that if there is no I/O ports or memory behind the 5831da177e4SLinus Torvalds bridge, corresponding range must be turned off by writing base 5841da177e4SLinus Torvalds value greater than limit to the bridge's base/limit registers. 5851da177e4SLinus Torvalds 5861da177e4SLinus Torvalds Note: care must be taken when updating I/O base/limit registers 5871da177e4SLinus Torvalds of bridges which support 32-bit I/O. This update requires two 5881da177e4SLinus Torvalds config space writes, so it's quite possible that an I/O window of 5891da177e4SLinus Torvalds the bridge will have some undesirable address (e.g. 0) after the 5901da177e4SLinus Torvalds first write. Ditto 64-bit prefetchable MMIO. */ 5913f2f4dc4SYinghai Lu static void pci_setup_bridge_io(struct pci_dev *bridge) 5921da177e4SLinus Torvalds { 593c7dabef8SBjorn Helgaas struct resource *res; 5941da177e4SLinus Torvalds struct pci_bus_region region; 5952b28ae19SBjorn Helgaas unsigned long io_mask; 5962b28ae19SBjorn Helgaas u8 io_base_lo, io_limit_lo; 5975b764b83SBjorn Helgaas u16 l; 5985b764b83SBjorn Helgaas u32 io_upper16; 5991da177e4SLinus Torvalds 6002b28ae19SBjorn Helgaas io_mask = PCI_IO_RANGE_MASK; 6012b28ae19SBjorn Helgaas if (bridge->io_window_1k) 6022b28ae19SBjorn Helgaas io_mask = PCI_IO_1K_RANGE_MASK; 6032b28ae19SBjorn Helgaas 6041da177e4SLinus Torvalds /* Set up the top and bottom of the PCI I/O segment for this bus. */ 6053f2f4dc4SYinghai Lu res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0]; 606fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 607c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 6085b764b83SBjorn Helgaas pci_read_config_word(bridge, PCI_IO_BASE, &l); 6092b28ae19SBjorn Helgaas io_base_lo = (region.start >> 8) & io_mask; 6102b28ae19SBjorn Helgaas io_limit_lo = (region.end >> 8) & io_mask; 6115b764b83SBjorn Helgaas l = ((u16) io_limit_lo << 8) | io_base_lo; 6121da177e4SLinus Torvalds /* Set up upper 16 bits of I/O base/limit. */ 6131da177e4SLinus Torvalds io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); 614c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 6157cc5997dSYinghai Lu } else { 6161da177e4SLinus Torvalds /* Clear upper 16 bits of I/O base/limit. */ 6171da177e4SLinus Torvalds io_upper16 = 0; 6181da177e4SLinus Torvalds l = 0x00f0; 6191da177e4SLinus Torvalds } 6201da177e4SLinus Torvalds /* Temporarily disable the I/O range before updating PCI_IO_BASE. */ 6211da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); 6221da177e4SLinus Torvalds /* Update lower 16 bits of I/O base/limit. */ 6235b764b83SBjorn Helgaas pci_write_config_word(bridge, PCI_IO_BASE, l); 6241da177e4SLinus Torvalds /* Update upper 16 bits of I/O base/limit. */ 6251da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); 6267cc5997dSYinghai Lu } 6271da177e4SLinus Torvalds 6283f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio(struct pci_dev *bridge) 6297cc5997dSYinghai Lu { 6307cc5997dSYinghai Lu struct resource *res; 6317cc5997dSYinghai Lu struct pci_bus_region region; 6327cc5997dSYinghai Lu u32 l; 6337cc5997dSYinghai Lu 6347cc5997dSYinghai Lu /* Set up the top and bottom of the PCI Memory segment for this bus. */ 6353f2f4dc4SYinghai Lu res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1]; 636fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 637c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 6381da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 6391da177e4SLinus Torvalds l |= region.end & 0xfff00000; 640c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 6417cc5997dSYinghai Lu } else { 6421da177e4SLinus Torvalds l = 0x0000fff0; 6431da177e4SLinus Torvalds } 6441da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); 6457cc5997dSYinghai Lu } 6467cc5997dSYinghai Lu 6473f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge) 6487cc5997dSYinghai Lu { 6497cc5997dSYinghai Lu struct resource *res; 6507cc5997dSYinghai Lu struct pci_bus_region region; 6517cc5997dSYinghai Lu u32 l, bu, lu; 6521da177e4SLinus Torvalds 6531da177e4SLinus Torvalds /* Clear out the upper 32 bits of PREF limit. 6541da177e4SLinus Torvalds If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily 6551da177e4SLinus Torvalds disables PREF range, which is ok. */ 6561da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); 6571da177e4SLinus Torvalds 6581da177e4SLinus Torvalds /* Set up PREF base/limit. */ 659c40a22e0SBenjamin Herrenschmidt bu = lu = 0; 6603f2f4dc4SYinghai Lu res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2]; 661fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 662c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_PREFETCH) { 6631da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 6641da177e4SLinus Torvalds l |= region.end & 0xfff00000; 665c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM_64) { 66613d36c24SAndrew Morton bu = upper_32_bits(region.start); 66713d36c24SAndrew Morton lu = upper_32_bits(region.end); 6681f82de10SYinghai Lu } 669c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 6707cc5997dSYinghai Lu } else { 6711da177e4SLinus Torvalds l = 0x0000fff0; 6721da177e4SLinus Torvalds } 6731da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); 6741da177e4SLinus Torvalds 675c40a22e0SBenjamin Herrenschmidt /* Set the upper 32 bits of PREF base & limit. */ 676c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); 677c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); 6787cc5997dSYinghai Lu } 6797cc5997dSYinghai Lu 6807cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) 6817cc5997dSYinghai Lu { 6827cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 6837cc5997dSYinghai Lu 684b918c62eSYinghai Lu dev_info(&bridge->dev, "PCI bridge to %pR\n", 685b918c62eSYinghai Lu &bus->busn_res); 6867cc5997dSYinghai Lu 6877cc5997dSYinghai Lu if (type & IORESOURCE_IO) 6883f2f4dc4SYinghai Lu pci_setup_bridge_io(bridge); 6897cc5997dSYinghai Lu 6907cc5997dSYinghai Lu if (type & IORESOURCE_MEM) 6913f2f4dc4SYinghai Lu pci_setup_bridge_mmio(bridge); 6927cc5997dSYinghai Lu 6937cc5997dSYinghai Lu if (type & IORESOURCE_PREFETCH) 6943f2f4dc4SYinghai Lu pci_setup_bridge_mmio_pref(bridge); 6951da177e4SLinus Torvalds 6961da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); 6971da177e4SLinus Torvalds } 6981da177e4SLinus Torvalds 699d366d28cSGavin Shan void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type) 700d366d28cSGavin Shan { 701d366d28cSGavin Shan } 702d366d28cSGavin Shan 703e2444273SBenjamin Herrenschmidt void pci_setup_bridge(struct pci_bus *bus) 7047cc5997dSYinghai Lu { 7057cc5997dSYinghai Lu unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | 7067cc5997dSYinghai Lu IORESOURCE_PREFETCH; 7077cc5997dSYinghai Lu 708d366d28cSGavin Shan pcibios_setup_bridge(bus, type); 7097cc5997dSYinghai Lu __pci_setup_bridge(bus, type); 7107cc5997dSYinghai Lu } 7117cc5997dSYinghai Lu 7128505e729SYinghai Lu 7138505e729SYinghai Lu int pci_claim_bridge_resource(struct pci_dev *bridge, int i) 7148505e729SYinghai Lu { 7158505e729SYinghai Lu if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END) 7168505e729SYinghai Lu return 0; 7178505e729SYinghai Lu 7188505e729SYinghai Lu if (pci_claim_resource(bridge, i) == 0) 7198505e729SYinghai Lu return 0; /* claimed the window */ 7208505e729SYinghai Lu 7218505e729SYinghai Lu if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI) 7228505e729SYinghai Lu return 0; 7238505e729SYinghai Lu 7248505e729SYinghai Lu if (!pci_bus_clip_resource(bridge, i)) 7258505e729SYinghai Lu return -EINVAL; /* clipping didn't change anything */ 7268505e729SYinghai Lu 7278505e729SYinghai Lu switch (i - PCI_BRIDGE_RESOURCES) { 7288505e729SYinghai Lu case 0: 7298505e729SYinghai Lu pci_setup_bridge_io(bridge); 7308505e729SYinghai Lu break; 7318505e729SYinghai Lu case 1: 7328505e729SYinghai Lu pci_setup_bridge_mmio(bridge); 7338505e729SYinghai Lu break; 7348505e729SYinghai Lu case 2: 7358505e729SYinghai Lu pci_setup_bridge_mmio_pref(bridge); 7368505e729SYinghai Lu break; 7378505e729SYinghai Lu default: 7388505e729SYinghai Lu return -EINVAL; 7398505e729SYinghai Lu } 7408505e729SYinghai Lu 7418505e729SYinghai Lu if (pci_claim_resource(bridge, i) == 0) 7428505e729SYinghai Lu return 0; /* claimed a smaller window */ 7438505e729SYinghai Lu 7448505e729SYinghai Lu return -EINVAL; 7458505e729SYinghai Lu } 7468505e729SYinghai Lu 7471da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and 7481da177e4SLinus Torvalds prefetchable memory ranges. If not, the respective 7491da177e4SLinus Torvalds base/limit registers must be read-only and read as 0. */ 75096bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus) 7511da177e4SLinus Torvalds { 7521da177e4SLinus Torvalds u16 io; 7531da177e4SLinus Torvalds u32 pmem; 7541da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 7551da177e4SLinus Torvalds struct resource *b_res; 7561da177e4SLinus Torvalds 7571da177e4SLinus Torvalds b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 7581da177e4SLinus Torvalds b_res[1].flags |= IORESOURCE_MEM; 7591da177e4SLinus Torvalds 7601da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 7611da177e4SLinus Torvalds if (!io) { 762d2f54d9bSBjorn Helgaas pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0); 7631da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 7641da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0x0); 7651da177e4SLinus Torvalds } 7661da177e4SLinus Torvalds if (io) 7671da177e4SLinus Torvalds b_res[0].flags |= IORESOURCE_IO; 768d2f54d9bSBjorn Helgaas 7691da177e4SLinus Torvalds /* DECchip 21050 pass 2 errata: the bridge may miss an address 7701da177e4SLinus Torvalds disconnect boundary by one PCI data phase. 7711da177e4SLinus Torvalds Workaround: do not use prefetching on this device. */ 7721da177e4SLinus Torvalds if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) 7731da177e4SLinus Torvalds return; 774d2f54d9bSBjorn Helgaas 7751da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 7761da177e4SLinus Torvalds if (!pmem) { 7771da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 778d2f54d9bSBjorn Helgaas 0xffe0fff0); 7791da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 7801da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); 7811da177e4SLinus Torvalds } 7821f82de10SYinghai Lu if (pmem) { 7831da177e4SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; 78499586105SYinghai Lu if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == 78599586105SYinghai Lu PCI_PREF_RANGE_TYPE_64) { 7861f82de10SYinghai Lu b_res[2].flags |= IORESOURCE_MEM_64; 78799586105SYinghai Lu b_res[2].flags |= PCI_PREF_RANGE_TYPE_64; 78899586105SYinghai Lu } 7891f82de10SYinghai Lu } 7901f82de10SYinghai Lu 7911f82de10SYinghai Lu /* double check if bridge does support 64 bit pref */ 7921f82de10SYinghai Lu if (b_res[2].flags & IORESOURCE_MEM_64) { 7931f82de10SYinghai Lu u32 mem_base_hi, tmp; 7941f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, 7951f82de10SYinghai Lu &mem_base_hi); 7961f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 7971f82de10SYinghai Lu 0xffffffff); 7981f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); 7991f82de10SYinghai Lu if (!tmp) 8001f82de10SYinghai Lu b_res[2].flags &= ~IORESOURCE_MEM_64; 8011f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 8021f82de10SYinghai Lu mem_base_hi); 8031f82de10SYinghai Lu } 8041da177e4SLinus Torvalds } 8051da177e4SLinus Torvalds 8061da177e4SLinus Torvalds /* Helper function for sizing routines: find first available 8071da177e4SLinus Torvalds bus resource of a given type. Note: we intentionally skip 8081da177e4SLinus Torvalds the bus resources which have already been assigned (that is, 8091da177e4SLinus Torvalds have non-NULL parent resource). */ 8105b285415SYinghai Lu static struct resource *find_free_bus_resource(struct pci_bus *bus, 8115b285415SYinghai Lu unsigned long type_mask, unsigned long type) 8121da177e4SLinus Torvalds { 8131da177e4SLinus Torvalds int i; 8141da177e4SLinus Torvalds struct resource *r; 8151da177e4SLinus Torvalds 81689a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, r, i) { 817299de034SIvan Kokshaysky if (r == &ioport_resource || r == &iomem_resource) 818299de034SIvan Kokshaysky continue; 81955a10984SJesse Barnes if (r && (r->flags & type_mask) == type && !r->parent) 8201da177e4SLinus Torvalds return r; 8211da177e4SLinus Torvalds } 8221da177e4SLinus Torvalds return NULL; 8231da177e4SLinus Torvalds } 8241da177e4SLinus Torvalds 82513583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size, 82613583b16SRam Pai resource_size_t min_size, 82713583b16SRam Pai resource_size_t size1, 82813583b16SRam Pai resource_size_t old_size, 82913583b16SRam Pai resource_size_t align) 83013583b16SRam Pai { 83113583b16SRam Pai if (size < min_size) 83213583b16SRam Pai size = min_size; 83313583b16SRam Pai if (old_size == 1) 83413583b16SRam Pai old_size = 0; 83513583b16SRam Pai /* To be fixed in 2.5: we should have sort of HAVE_ISA 83613583b16SRam Pai flag in the struct pci_bus. */ 83713583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA) 83813583b16SRam Pai size = (size & 0xff) + ((size & ~0xffUL) << 2); 83913583b16SRam Pai #endif 84013583b16SRam Pai size = ALIGN(size + size1, align); 84113583b16SRam Pai if (size < old_size) 84213583b16SRam Pai size = old_size; 84313583b16SRam Pai return size; 84413583b16SRam Pai } 84513583b16SRam Pai 84613583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size, 84713583b16SRam Pai resource_size_t min_size, 84813583b16SRam Pai resource_size_t size1, 84913583b16SRam Pai resource_size_t old_size, 85013583b16SRam Pai resource_size_t align) 85113583b16SRam Pai { 85213583b16SRam Pai if (size < min_size) 85313583b16SRam Pai size = min_size; 85413583b16SRam Pai if (old_size == 1) 85513583b16SRam Pai old_size = 0; 85613583b16SRam Pai if (size < old_size) 85713583b16SRam Pai size = old_size; 85813583b16SRam Pai size = ALIGN(size + size1, align); 85913583b16SRam Pai return size; 86013583b16SRam Pai } 86113583b16SRam Pai 862ac5ad93eSGavin Shan resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus, 863ac5ad93eSGavin Shan unsigned long type) 864ac5ad93eSGavin Shan { 865ac5ad93eSGavin Shan return 1; 866ac5ad93eSGavin Shan } 867ac5ad93eSGavin Shan 868ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */ 869ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */ 870ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */ 871ac5ad93eSGavin Shan 872ac5ad93eSGavin Shan static resource_size_t window_alignment(struct pci_bus *bus, 873ac5ad93eSGavin Shan unsigned long type) 874ac5ad93eSGavin Shan { 875ac5ad93eSGavin Shan resource_size_t align = 1, arch_align; 876ac5ad93eSGavin Shan 877ac5ad93eSGavin Shan if (type & IORESOURCE_MEM) 878ac5ad93eSGavin Shan align = PCI_P2P_DEFAULT_MEM_ALIGN; 879ac5ad93eSGavin Shan else if (type & IORESOURCE_IO) { 880ac5ad93eSGavin Shan /* 881ac5ad93eSGavin Shan * Per spec, I/O windows are 4K-aligned, but some 882ac5ad93eSGavin Shan * bridges have an extension to support 1K alignment. 883ac5ad93eSGavin Shan */ 884ac5ad93eSGavin Shan if (bus->self->io_window_1k) 885ac5ad93eSGavin Shan align = PCI_P2P_DEFAULT_IO_ALIGN_1K; 886ac5ad93eSGavin Shan else 887ac5ad93eSGavin Shan align = PCI_P2P_DEFAULT_IO_ALIGN; 888ac5ad93eSGavin Shan } 889ac5ad93eSGavin Shan 890ac5ad93eSGavin Shan arch_align = pcibios_window_alignment(bus, type); 891ac5ad93eSGavin Shan return max(align, arch_align); 892ac5ad93eSGavin Shan } 893ac5ad93eSGavin Shan 894c8adf9a3SRam Pai /** 895c8adf9a3SRam Pai * pbus_size_io() - size the io window of a given bus 896c8adf9a3SRam Pai * 897c8adf9a3SRam Pai * @bus : the bus 898c8adf9a3SRam Pai * @min_size : the minimum io window that must to be allocated 899c8adf9a3SRam Pai * @add_size : additional optional io window 9009e8bf93aSRam Pai * @realloc_head : track the additional io window on this list 901c8adf9a3SRam Pai * 902c8adf9a3SRam Pai * Sizing the IO windows of the PCI-PCI bridge is trivial, 903fd591341SYinghai Lu * since these windows have 1K or 4K granularity and the IO ranges 904c8adf9a3SRam Pai * of non-bridge PCI devices are limited to 256 bytes. 905c8adf9a3SRam Pai * We must be careful with the ISA aliasing though. 906c8adf9a3SRam Pai */ 907c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size, 908bdc4abecSYinghai Lu resource_size_t add_size, struct list_head *realloc_head) 9091da177e4SLinus Torvalds { 9101da177e4SLinus Torvalds struct pci_dev *dev; 9115b285415SYinghai Lu struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO, 9125b285415SYinghai Lu IORESOURCE_IO); 91311251a86SWei Yang resource_size_t size = 0, size0 = 0, size1 = 0; 914be768912SYinghai Lu resource_size_t children_add_size = 0; 9152d1d6678SBjorn Helgaas resource_size_t min_align, align; 9161da177e4SLinus Torvalds 9171da177e4SLinus Torvalds if (!b_res) 9181da177e4SLinus Torvalds return; 9191da177e4SLinus Torvalds 9202d1d6678SBjorn Helgaas min_align = window_alignment(bus, IORESOURCE_IO); 9211da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 9221da177e4SLinus Torvalds int i; 9231da177e4SLinus Torvalds 9241da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 9251da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 9261da177e4SLinus Torvalds unsigned long r_size; 9271da177e4SLinus Torvalds 9281da177e4SLinus Torvalds if (r->parent || !(r->flags & IORESOURCE_IO)) 9291da177e4SLinus Torvalds continue; 930022edd86SZhao, Yu r_size = resource_size(r); 9311da177e4SLinus Torvalds 9321da177e4SLinus Torvalds if (r_size < 0x400) 9331da177e4SLinus Torvalds /* Might be re-aligned for ISA */ 9341da177e4SLinus Torvalds size += r_size; 9351da177e4SLinus Torvalds else 9361da177e4SLinus Torvalds size1 += r_size; 937be768912SYinghai Lu 938fd591341SYinghai Lu align = pci_resource_alignment(dev, r); 939fd591341SYinghai Lu if (align > min_align) 940fd591341SYinghai Lu min_align = align; 941fd591341SYinghai Lu 9429e8bf93aSRam Pai if (realloc_head) 9439e8bf93aSRam Pai children_add_size += get_res_add_size(realloc_head, r); 9441da177e4SLinus Torvalds } 9451da177e4SLinus Torvalds } 946fd591341SYinghai Lu 947c8adf9a3SRam Pai size0 = calculate_iosize(size, min_size, size1, 948fd591341SYinghai Lu resource_size(b_res), min_align); 949be768912SYinghai Lu if (children_add_size > add_size) 950be768912SYinghai Lu add_size = children_add_size; 9519e8bf93aSRam Pai size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : 952a4ac9feaSYinghai Lu calculate_iosize(size, min_size, add_size + size1, 953fd591341SYinghai Lu resource_size(b_res), min_align); 954c8adf9a3SRam Pai if (!size0 && !size1) { 955865df576SBjorn Helgaas if (b_res->start || b_res->end) 956227f0647SRyan Desfosses dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n", 957227f0647SRyan Desfosses b_res, &bus->busn_res); 9581da177e4SLinus Torvalds b_res->flags = 0; 9591da177e4SLinus Torvalds return; 9601da177e4SLinus Torvalds } 961fd591341SYinghai Lu 962fd591341SYinghai Lu b_res->start = min_align; 963c8adf9a3SRam Pai b_res->end = b_res->start + size0 - 1; 96488452565SIvan Kokshaysky b_res->flags |= IORESOURCE_STARTALIGN; 965b592443dSYinghai Lu if (size1 > size0 && realloc_head) { 966fd591341SYinghai Lu add_to_list(realloc_head, bus->self, b_res, size1-size0, 967fd591341SYinghai Lu min_align); 968227f0647SRyan Desfosses dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx\n", 969227f0647SRyan Desfosses b_res, &bus->busn_res, 97011251a86SWei Yang (unsigned long long)size1-size0); 971b592443dSYinghai Lu } 9721da177e4SLinus Torvalds } 9731da177e4SLinus Torvalds 974c121504eSGavin Shan static inline resource_size_t calculate_mem_align(resource_size_t *aligns, 975c121504eSGavin Shan int max_order) 976c121504eSGavin Shan { 977c121504eSGavin Shan resource_size_t align = 0; 978c121504eSGavin Shan resource_size_t min_align = 0; 979c121504eSGavin Shan int order; 980c121504eSGavin Shan 981c121504eSGavin Shan for (order = 0; order <= max_order; order++) { 982c121504eSGavin Shan resource_size_t align1 = 1; 983c121504eSGavin Shan 984c121504eSGavin Shan align1 <<= (order + 20); 985c121504eSGavin Shan 986c121504eSGavin Shan if (!align) 987c121504eSGavin Shan min_align = align1; 988c121504eSGavin Shan else if (ALIGN(align + min_align, min_align) < align1) 989c121504eSGavin Shan min_align = align1 >> 1; 990c121504eSGavin Shan align += aligns[order]; 991c121504eSGavin Shan } 992c121504eSGavin Shan 993c121504eSGavin Shan return min_align; 994c121504eSGavin Shan } 995c121504eSGavin Shan 996c8adf9a3SRam Pai /** 997c8adf9a3SRam Pai * pbus_size_mem() - size the memory window of a given bus 998c8adf9a3SRam Pai * 999c8adf9a3SRam Pai * @bus : the bus 1000496f70cfSWei Yang * @mask: mask the resource flag, then compare it with type 1001496f70cfSWei Yang * @type: the type of free resource from bridge 10025b285415SYinghai Lu * @type2: second match type 10035b285415SYinghai Lu * @type3: third match type 1004c8adf9a3SRam Pai * @min_size : the minimum memory window that must to be allocated 1005c8adf9a3SRam Pai * @add_size : additional optional memory window 10069e8bf93aSRam Pai * @realloc_head : track the additional memory window on this list 1007c8adf9a3SRam Pai * 1008c8adf9a3SRam Pai * Calculate the size of the bus and minimal alignment which 1009c8adf9a3SRam Pai * guarantees that all child resources fit in this size. 101030afe8d0SBjorn Helgaas * 101130afe8d0SBjorn Helgaas * Returns -ENOSPC if there's no available bus resource of the desired type. 101230afe8d0SBjorn Helgaas * Otherwise, sets the bus resource start/end to indicate the required 101330afe8d0SBjorn Helgaas * size, adds things to realloc_head (if supplied), and returns 0. 1014c8adf9a3SRam Pai */ 101528760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, 10165b285415SYinghai Lu unsigned long type, unsigned long type2, 10175b285415SYinghai Lu unsigned long type3, 10185b285415SYinghai Lu resource_size_t min_size, resource_size_t add_size, 1019bdc4abecSYinghai Lu struct list_head *realloc_head) 10201da177e4SLinus Torvalds { 10211da177e4SLinus Torvalds struct pci_dev *dev; 1022c8adf9a3SRam Pai resource_size_t min_align, align, size, size0, size1; 1023096d4221SYinghai Lu resource_size_t aligns[18]; /* Alignments from 1Mb to 128Gb */ 10241da177e4SLinus Torvalds int order, max_order; 10255b285415SYinghai Lu struct resource *b_res = find_free_bus_resource(bus, 10265b285415SYinghai Lu mask | IORESOURCE_PREFETCH, type); 1027be768912SYinghai Lu resource_size_t children_add_size = 0; 1028d74b9027SWei Yang resource_size_t children_add_align = 0; 1029d74b9027SWei Yang resource_size_t add_align = 0; 10301da177e4SLinus Torvalds 10311da177e4SLinus Torvalds if (!b_res) 103230afe8d0SBjorn Helgaas return -ENOSPC; 10331da177e4SLinus Torvalds 10341da177e4SLinus Torvalds memset(aligns, 0, sizeof(aligns)); 10351da177e4SLinus Torvalds max_order = 0; 10361da177e4SLinus Torvalds size = 0; 10371da177e4SLinus Torvalds 10381da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 10391da177e4SLinus Torvalds int i; 10401da177e4SLinus Torvalds 10411da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 10421da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 1043c40a22e0SBenjamin Herrenschmidt resource_size_t r_size; 10441da177e4SLinus Torvalds 1045a2220d80SDavid Daney if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) || 1046a2220d80SDavid Daney ((r->flags & mask) != type && 10475b285415SYinghai Lu (r->flags & mask) != type2 && 10485b285415SYinghai Lu (r->flags & mask) != type3)) 10491da177e4SLinus Torvalds continue; 1050022edd86SZhao, Yu r_size = resource_size(r); 10512aceefcbSYinghai Lu #ifdef CONFIG_PCI_IOV 10522aceefcbSYinghai Lu /* put SRIOV requested res to the optional list */ 10539e8bf93aSRam Pai if (realloc_head && i >= PCI_IOV_RESOURCES && 10542aceefcbSYinghai Lu i <= PCI_IOV_RESOURCE_END) { 1055d74b9027SWei Yang add_align = max(pci_resource_alignment(dev, r), add_align); 10562aceefcbSYinghai Lu r->end = r->start - 1; 1057f7625980SBjorn Helgaas add_to_list(realloc_head, dev, r, r_size, 0/* don't care */); 10582aceefcbSYinghai Lu children_add_size += r_size; 10592aceefcbSYinghai Lu continue; 10602aceefcbSYinghai Lu } 10612aceefcbSYinghai Lu #endif 106214c8530dSAlan /* 106314c8530dSAlan * aligns[0] is for 1MB (since bridge memory 106414c8530dSAlan * windows are always at least 1MB aligned), so 106514c8530dSAlan * keep "order" from being negative for smaller 106614c8530dSAlan * resources. 106714c8530dSAlan */ 10686faf17f6SChris Wright align = pci_resource_alignment(dev, r); 10691da177e4SLinus Torvalds order = __ffs(align) - 20; 107014c8530dSAlan if (order < 0) 107114c8530dSAlan order = 0; 107214c8530dSAlan if (order >= ARRAY_SIZE(aligns)) { 1073227f0647SRyan Desfosses dev_warn(&dev->dev, "disabling BAR %d: %pR (bad alignment %#llx)\n", 1074227f0647SRyan Desfosses i, r, (unsigned long long) align); 10751da177e4SLinus Torvalds r->flags = 0; 10761da177e4SLinus Torvalds continue; 10771da177e4SLinus Torvalds } 10781da177e4SLinus Torvalds size += r_size; 10791da177e4SLinus Torvalds /* Exclude ranges with size > align from 10801da177e4SLinus Torvalds calculation of the alignment. */ 10811da177e4SLinus Torvalds if (r_size == align) 10821da177e4SLinus Torvalds aligns[order] += align; 10831da177e4SLinus Torvalds if (order > max_order) 10841da177e4SLinus Torvalds max_order = order; 1085be768912SYinghai Lu 1086d74b9027SWei Yang if (realloc_head) { 10879e8bf93aSRam Pai children_add_size += get_res_add_size(realloc_head, r); 1088d74b9027SWei Yang children_add_align = get_res_add_align(realloc_head, r); 1089d74b9027SWei Yang add_align = max(add_align, children_add_align); 1090d74b9027SWei Yang } 10911da177e4SLinus Torvalds } 10921da177e4SLinus Torvalds } 10938308c54dSJeremy Fitzhardinge 1094c121504eSGavin Shan min_align = calculate_mem_align(aligns, max_order); 10953ad94b0dSWei Yang min_align = max(min_align, window_alignment(bus, b_res->flags)); 1096b42282e5SLinus Torvalds size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align); 1097d74b9027SWei Yang add_align = max(min_align, add_align); 1098be768912SYinghai Lu if (children_add_size > add_size) 1099be768912SYinghai Lu add_size = children_add_size; 11009e8bf93aSRam Pai size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : 1101a4ac9feaSYinghai Lu calculate_memsize(size, min_size, add_size, 1102d74b9027SWei Yang resource_size(b_res), add_align); 1103c8adf9a3SRam Pai if (!size0 && !size1) { 1104865df576SBjorn Helgaas if (b_res->start || b_res->end) 1105227f0647SRyan Desfosses dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n", 1106227f0647SRyan Desfosses b_res, &bus->busn_res); 11071da177e4SLinus Torvalds b_res->flags = 0; 110830afe8d0SBjorn Helgaas return 0; 11091da177e4SLinus Torvalds } 11101da177e4SLinus Torvalds b_res->start = min_align; 1111c8adf9a3SRam Pai b_res->end = size0 + min_align - 1; 11125b285415SYinghai Lu b_res->flags |= IORESOURCE_STARTALIGN; 1113b592443dSYinghai Lu if (size1 > size0 && realloc_head) { 1114d74b9027SWei Yang add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align); 1115d74b9027SWei Yang dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx add_align %llx\n", 1116227f0647SRyan Desfosses b_res, &bus->busn_res, 1117d74b9027SWei Yang (unsigned long long) (size1 - size0), 1118d74b9027SWei Yang (unsigned long long) add_align); 1119b592443dSYinghai Lu } 112030afe8d0SBjorn Helgaas return 0; 11211da177e4SLinus Torvalds } 11221da177e4SLinus Torvalds 11230a2daa1cSRam Pai unsigned long pci_cardbus_resource_alignment(struct resource *res) 11240a2daa1cSRam Pai { 11250a2daa1cSRam Pai if (res->flags & IORESOURCE_IO) 11260a2daa1cSRam Pai return pci_cardbus_io_size; 11270a2daa1cSRam Pai if (res->flags & IORESOURCE_MEM) 11280a2daa1cSRam Pai return pci_cardbus_mem_size; 11290a2daa1cSRam Pai return 0; 11300a2daa1cSRam Pai } 11310a2daa1cSRam Pai 11320a2daa1cSRam Pai static void pci_bus_size_cardbus(struct pci_bus *bus, 1133bdc4abecSYinghai Lu struct list_head *realloc_head) 11341da177e4SLinus Torvalds { 11351da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 11361da177e4SLinus Torvalds struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 113711848934SYinghai Lu resource_size_t b_res_3_size = pci_cardbus_mem_size * 2; 11381da177e4SLinus Torvalds u16 ctrl; 11391da177e4SLinus Torvalds 11403796f1e2SYinghai Lu if (b_res[0].parent) 11413796f1e2SYinghai Lu goto handle_b_res_1; 11421da177e4SLinus Torvalds /* 11431da177e4SLinus Torvalds * Reserve some resources for CardBus. We reserve 11441da177e4SLinus Torvalds * a fixed amount of bus space for CardBus bridges. 11451da177e4SLinus Torvalds */ 114611848934SYinghai Lu b_res[0].start = pci_cardbus_io_size; 114711848934SYinghai Lu b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1; 114811848934SYinghai Lu b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; 114911848934SYinghai Lu if (realloc_head) { 115011848934SYinghai Lu b_res[0].end -= pci_cardbus_io_size; 115111848934SYinghai Lu add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size, 115211848934SYinghai Lu pci_cardbus_io_size); 115311848934SYinghai Lu } 11541da177e4SLinus Torvalds 11553796f1e2SYinghai Lu handle_b_res_1: 11563796f1e2SYinghai Lu if (b_res[1].parent) 11573796f1e2SYinghai Lu goto handle_b_res_2; 115811848934SYinghai Lu b_res[1].start = pci_cardbus_io_size; 115911848934SYinghai Lu b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1; 116011848934SYinghai Lu b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; 116111848934SYinghai Lu if (realloc_head) { 116211848934SYinghai Lu b_res[1].end -= pci_cardbus_io_size; 116311848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size, 116411848934SYinghai Lu pci_cardbus_io_size); 116511848934SYinghai Lu } 11661da177e4SLinus Torvalds 11673796f1e2SYinghai Lu handle_b_res_2: 1168dcef0d06SYinghai Lu /* MEM1 must not be pref mmio */ 1169dcef0d06SYinghai Lu pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 1170dcef0d06SYinghai Lu if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) { 1171dcef0d06SYinghai Lu ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1; 1172dcef0d06SYinghai Lu pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 1173dcef0d06SYinghai Lu pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 1174dcef0d06SYinghai Lu } 1175dcef0d06SYinghai Lu 11761da177e4SLinus Torvalds /* 11771da177e4SLinus Torvalds * Check whether prefetchable memory is supported 11781da177e4SLinus Torvalds * by this bridge. 11791da177e4SLinus Torvalds */ 11801da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 11811da177e4SLinus Torvalds if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { 11821da177e4SLinus Torvalds ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; 11831da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 11841da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 11851da177e4SLinus Torvalds } 11861da177e4SLinus Torvalds 11873796f1e2SYinghai Lu if (b_res[2].parent) 11883796f1e2SYinghai Lu goto handle_b_res_3; 11891da177e4SLinus Torvalds /* 11901da177e4SLinus Torvalds * If we have prefetchable memory support, allocate 11911da177e4SLinus Torvalds * two regions. Otherwise, allocate one region of 11921da177e4SLinus Torvalds * twice the size. 11931da177e4SLinus Torvalds */ 11941da177e4SLinus Torvalds if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { 119511848934SYinghai Lu b_res[2].start = pci_cardbus_mem_size; 119611848934SYinghai Lu b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1; 119711848934SYinghai Lu b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | 119811848934SYinghai Lu IORESOURCE_STARTALIGN; 119911848934SYinghai Lu if (realloc_head) { 120011848934SYinghai Lu b_res[2].end -= pci_cardbus_mem_size; 120111848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+2, 120211848934SYinghai Lu pci_cardbus_mem_size, pci_cardbus_mem_size); 12031da177e4SLinus Torvalds } 12040a2daa1cSRam Pai 120511848934SYinghai Lu /* reduce that to half */ 120611848934SYinghai Lu b_res_3_size = pci_cardbus_mem_size; 120711848934SYinghai Lu } 120811848934SYinghai Lu 12093796f1e2SYinghai Lu handle_b_res_3: 12103796f1e2SYinghai Lu if (b_res[3].parent) 12113796f1e2SYinghai Lu goto handle_done; 121211848934SYinghai Lu b_res[3].start = pci_cardbus_mem_size; 121311848934SYinghai Lu b_res[3].end = b_res[3].start + b_res_3_size - 1; 121411848934SYinghai Lu b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN; 121511848934SYinghai Lu if (realloc_head) { 121611848934SYinghai Lu b_res[3].end -= b_res_3_size; 121711848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+3, b_res_3_size, 121811848934SYinghai Lu pci_cardbus_mem_size); 121911848934SYinghai Lu } 12203796f1e2SYinghai Lu 12213796f1e2SYinghai Lu handle_done: 12223796f1e2SYinghai Lu ; 12231da177e4SLinus Torvalds } 12241da177e4SLinus Torvalds 122510874f5aSBjorn Helgaas void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head) 12261da177e4SLinus Torvalds { 12271da177e4SLinus Torvalds struct pci_dev *dev; 12285b285415SYinghai Lu unsigned long mask, prefmask, type2 = 0, type3 = 0; 1229c8adf9a3SRam Pai resource_size_t additional_mem_size = 0, additional_io_size = 0; 12305b285415SYinghai Lu struct resource *b_res; 123130afe8d0SBjorn Helgaas int ret; 12321da177e4SLinus Torvalds 12331da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 12341da177e4SLinus Torvalds struct pci_bus *b = dev->subordinate; 12351da177e4SLinus Torvalds if (!b) 12361da177e4SLinus Torvalds continue; 12371da177e4SLinus Torvalds 12381da177e4SLinus Torvalds switch (dev->class >> 8) { 12391da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 12409e8bf93aSRam Pai pci_bus_size_cardbus(b, realloc_head); 12411da177e4SLinus Torvalds break; 12421da177e4SLinus Torvalds 12431da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 12441da177e4SLinus Torvalds default: 12459e8bf93aSRam Pai __pci_bus_size_bridges(b, realloc_head); 12461da177e4SLinus Torvalds break; 12471da177e4SLinus Torvalds } 12481da177e4SLinus Torvalds } 12491da177e4SLinus Torvalds 12501da177e4SLinus Torvalds /* The root bus? */ 12512ba29e27SWei Yang if (pci_is_root_bus(bus)) 12521da177e4SLinus Torvalds return; 12531da177e4SLinus Torvalds 12541da177e4SLinus Torvalds switch (bus->self->class >> 8) { 12551da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 12561da177e4SLinus Torvalds /* don't size cardbuses yet. */ 12571da177e4SLinus Torvalds break; 12581da177e4SLinus Torvalds 12591da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 12601da177e4SLinus Torvalds pci_bridge_check_ranges(bus); 126128760489SEric W. Biederman if (bus->self->is_hotplug_bridge) { 1262c8adf9a3SRam Pai additional_io_size = pci_hotplug_io_size; 1263c8adf9a3SRam Pai additional_mem_size = pci_hotplug_mem_size; 126428760489SEric W. Biederman } 126567d29b5cSBjorn Helgaas /* Fall through */ 12661da177e4SLinus Torvalds default: 126719aa7ee4SYinghai Lu pbus_size_io(bus, realloc_head ? 0 : additional_io_size, 126819aa7ee4SYinghai Lu additional_io_size, realloc_head); 126967d29b5cSBjorn Helgaas 127067d29b5cSBjorn Helgaas /* 127167d29b5cSBjorn Helgaas * If there's a 64-bit prefetchable MMIO window, compute 127267d29b5cSBjorn Helgaas * the size required to put all 64-bit prefetchable 127367d29b5cSBjorn Helgaas * resources in it. 127467d29b5cSBjorn Helgaas */ 12755b285415SYinghai Lu b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES]; 12761da177e4SLinus Torvalds mask = IORESOURCE_MEM; 12771da177e4SLinus Torvalds prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; 12785b285415SYinghai Lu if (b_res[2].flags & IORESOURCE_MEM_64) { 12795b285415SYinghai Lu prefmask |= IORESOURCE_MEM_64; 128030afe8d0SBjorn Helgaas ret = pbus_size_mem(bus, prefmask, prefmask, 12815b285415SYinghai Lu prefmask, prefmask, 128219aa7ee4SYinghai Lu realloc_head ? 0 : additional_mem_size, 128330afe8d0SBjorn Helgaas additional_mem_size, realloc_head); 128467d29b5cSBjorn Helgaas 12855b285415SYinghai Lu /* 128667d29b5cSBjorn Helgaas * If successful, all non-prefetchable resources 128767d29b5cSBjorn Helgaas * and any 32-bit prefetchable resources will go in 128867d29b5cSBjorn Helgaas * the non-prefetchable window. 128967d29b5cSBjorn Helgaas */ 129067d29b5cSBjorn Helgaas if (ret == 0) { 12915b285415SYinghai Lu mask = prefmask; 12925b285415SYinghai Lu type2 = prefmask & ~IORESOURCE_MEM_64; 12935b285415SYinghai Lu type3 = prefmask & ~IORESOURCE_PREFETCH; 12945b285415SYinghai Lu } 12955b285415SYinghai Lu } 129667d29b5cSBjorn Helgaas 129767d29b5cSBjorn Helgaas /* 129867d29b5cSBjorn Helgaas * If there is no 64-bit prefetchable window, compute the 129967d29b5cSBjorn Helgaas * size required to put all prefetchable resources in the 130067d29b5cSBjorn Helgaas * 32-bit prefetchable window (if there is one). 130167d29b5cSBjorn Helgaas */ 13025b285415SYinghai Lu if (!type2) { 13035b285415SYinghai Lu prefmask &= ~IORESOURCE_MEM_64; 130430afe8d0SBjorn Helgaas ret = pbus_size_mem(bus, prefmask, prefmask, 13055b285415SYinghai Lu prefmask, prefmask, 13065b285415SYinghai Lu realloc_head ? 0 : additional_mem_size, 130730afe8d0SBjorn Helgaas additional_mem_size, realloc_head); 130867d29b5cSBjorn Helgaas 130967d29b5cSBjorn Helgaas /* 131067d29b5cSBjorn Helgaas * If successful, only non-prefetchable resources 131167d29b5cSBjorn Helgaas * will go in the non-prefetchable window. 131267d29b5cSBjorn Helgaas */ 131367d29b5cSBjorn Helgaas if (ret == 0) 13145b285415SYinghai Lu mask = prefmask; 131528760489SEric W. Biederman else 1316c8adf9a3SRam Pai additional_mem_size += additional_mem_size; 131767d29b5cSBjorn Helgaas 13185b285415SYinghai Lu type2 = type3 = IORESOURCE_MEM; 13195b285415SYinghai Lu } 132067d29b5cSBjorn Helgaas 132167d29b5cSBjorn Helgaas /* 132267d29b5cSBjorn Helgaas * Compute the size required to put everything else in the 132367d29b5cSBjorn Helgaas * non-prefetchable window. This includes: 132467d29b5cSBjorn Helgaas * 132567d29b5cSBjorn Helgaas * - all non-prefetchable resources 132667d29b5cSBjorn Helgaas * - 32-bit prefetchable resources if there's a 64-bit 132767d29b5cSBjorn Helgaas * prefetchable window or no prefetchable window at all 132867d29b5cSBjorn Helgaas * - 64-bit prefetchable resources if there's no 132967d29b5cSBjorn Helgaas * prefetchable window at all 133067d29b5cSBjorn Helgaas * 133167d29b5cSBjorn Helgaas * Note that the strategy in __pci_assign_resource() must 133267d29b5cSBjorn Helgaas * match that used here. Specifically, we cannot put a 133367d29b5cSBjorn Helgaas * 32-bit prefetchable resource in a 64-bit prefetchable 133467d29b5cSBjorn Helgaas * window. 133567d29b5cSBjorn Helgaas */ 13365b285415SYinghai Lu pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3, 133719aa7ee4SYinghai Lu realloc_head ? 0 : additional_mem_size, 133819aa7ee4SYinghai Lu additional_mem_size, realloc_head); 13391da177e4SLinus Torvalds break; 13401da177e4SLinus Torvalds } 13411da177e4SLinus Torvalds } 1342c8adf9a3SRam Pai 134310874f5aSBjorn Helgaas void pci_bus_size_bridges(struct pci_bus *bus) 1344c8adf9a3SRam Pai { 1345c8adf9a3SRam Pai __pci_bus_size_bridges(bus, NULL); 1346c8adf9a3SRam Pai } 13471da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges); 13481da177e4SLinus Torvalds 1349d04d0111SDavid Daney static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r) 1350d04d0111SDavid Daney { 1351d04d0111SDavid Daney int i; 1352d04d0111SDavid Daney struct resource *parent_r; 1353d04d0111SDavid Daney unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM | 1354d04d0111SDavid Daney IORESOURCE_PREFETCH; 1355d04d0111SDavid Daney 1356d04d0111SDavid Daney pci_bus_for_each_resource(b, parent_r, i) { 1357d04d0111SDavid Daney if (!parent_r) 1358d04d0111SDavid Daney continue; 1359d04d0111SDavid Daney 1360d04d0111SDavid Daney if ((r->flags & mask) == (parent_r->flags & mask) && 1361d04d0111SDavid Daney resource_contains(parent_r, r)) 1362d04d0111SDavid Daney request_resource(parent_r, r); 1363d04d0111SDavid Daney } 1364d04d0111SDavid Daney } 1365d04d0111SDavid Daney 1366d04d0111SDavid Daney /* 1367d04d0111SDavid Daney * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they 1368d04d0111SDavid Daney * are skipped by pbus_assign_resources_sorted(). 1369d04d0111SDavid Daney */ 1370d04d0111SDavid Daney static void pdev_assign_fixed_resources(struct pci_dev *dev) 1371d04d0111SDavid Daney { 1372d04d0111SDavid Daney int i; 1373d04d0111SDavid Daney 1374d04d0111SDavid Daney for (i = 0; i < PCI_NUM_RESOURCES; i++) { 1375d04d0111SDavid Daney struct pci_bus *b; 1376d04d0111SDavid Daney struct resource *r = &dev->resource[i]; 1377d04d0111SDavid Daney 1378d04d0111SDavid Daney if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) || 1379d04d0111SDavid Daney !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM))) 1380d04d0111SDavid Daney continue; 1381d04d0111SDavid Daney 1382d04d0111SDavid Daney b = dev->bus; 1383d04d0111SDavid Daney while (b && !r->parent) { 1384d04d0111SDavid Daney assign_fixed_resource_on_bus(b, r); 1385d04d0111SDavid Daney b = b->parent; 1386d04d0111SDavid Daney } 1387d04d0111SDavid Daney } 1388d04d0111SDavid Daney } 1389d04d0111SDavid Daney 139010874f5aSBjorn Helgaas void __pci_bus_assign_resources(const struct pci_bus *bus, 1391bdc4abecSYinghai Lu struct list_head *realloc_head, 1392bdc4abecSYinghai Lu struct list_head *fail_head) 13931da177e4SLinus Torvalds { 13941da177e4SLinus Torvalds struct pci_bus *b; 13951da177e4SLinus Torvalds struct pci_dev *dev; 13961da177e4SLinus Torvalds 13979e8bf93aSRam Pai pbus_assign_resources_sorted(bus, realloc_head, fail_head); 13981da177e4SLinus Torvalds 13991da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 1400d04d0111SDavid Daney pdev_assign_fixed_resources(dev); 1401d04d0111SDavid Daney 14021da177e4SLinus Torvalds b = dev->subordinate; 14031da177e4SLinus Torvalds if (!b) 14041da177e4SLinus Torvalds continue; 14051da177e4SLinus Torvalds 14069e8bf93aSRam Pai __pci_bus_assign_resources(b, realloc_head, fail_head); 14071da177e4SLinus Torvalds 14081da177e4SLinus Torvalds switch (dev->class >> 8) { 14091da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 14106841ec68SYinghai Lu if (!pci_is_enabled(dev)) 14111da177e4SLinus Torvalds pci_setup_bridge(b); 14121da177e4SLinus Torvalds break; 14131da177e4SLinus Torvalds 14141da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 14151da177e4SLinus Torvalds pci_setup_cardbus(b); 14161da177e4SLinus Torvalds break; 14171da177e4SLinus Torvalds 14181da177e4SLinus Torvalds default: 1419227f0647SRyan Desfosses dev_info(&dev->dev, "not setting up bridge for bus %04x:%02x\n", 1420227f0647SRyan Desfosses pci_domain_nr(b), b->number); 14211da177e4SLinus Torvalds break; 14221da177e4SLinus Torvalds } 14231da177e4SLinus Torvalds } 14241da177e4SLinus Torvalds } 1425568ddef8SYinghai Lu 142610874f5aSBjorn Helgaas void pci_bus_assign_resources(const struct pci_bus *bus) 1427568ddef8SYinghai Lu { 1428c8adf9a3SRam Pai __pci_bus_assign_resources(bus, NULL, NULL); 1429568ddef8SYinghai Lu } 14301da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources); 14311da177e4SLinus Torvalds 1432765bf9b7SLorenzo Pieralisi static void pci_claim_device_resources(struct pci_dev *dev) 1433765bf9b7SLorenzo Pieralisi { 1434765bf9b7SLorenzo Pieralisi int i; 1435765bf9b7SLorenzo Pieralisi 1436765bf9b7SLorenzo Pieralisi for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) { 1437765bf9b7SLorenzo Pieralisi struct resource *r = &dev->resource[i]; 1438765bf9b7SLorenzo Pieralisi 1439765bf9b7SLorenzo Pieralisi if (!r->flags || r->parent) 1440765bf9b7SLorenzo Pieralisi continue; 1441765bf9b7SLorenzo Pieralisi 1442765bf9b7SLorenzo Pieralisi pci_claim_resource(dev, i); 1443765bf9b7SLorenzo Pieralisi } 1444765bf9b7SLorenzo Pieralisi } 1445765bf9b7SLorenzo Pieralisi 1446765bf9b7SLorenzo Pieralisi static void pci_claim_bridge_resources(struct pci_dev *dev) 1447765bf9b7SLorenzo Pieralisi { 1448765bf9b7SLorenzo Pieralisi int i; 1449765bf9b7SLorenzo Pieralisi 1450765bf9b7SLorenzo Pieralisi for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) { 1451765bf9b7SLorenzo Pieralisi struct resource *r = &dev->resource[i]; 1452765bf9b7SLorenzo Pieralisi 1453765bf9b7SLorenzo Pieralisi if (!r->flags || r->parent) 1454765bf9b7SLorenzo Pieralisi continue; 1455765bf9b7SLorenzo Pieralisi 1456765bf9b7SLorenzo Pieralisi pci_claim_bridge_resource(dev, i); 1457765bf9b7SLorenzo Pieralisi } 1458765bf9b7SLorenzo Pieralisi } 1459765bf9b7SLorenzo Pieralisi 1460765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_dev_resources(struct pci_bus *b) 1461765bf9b7SLorenzo Pieralisi { 1462765bf9b7SLorenzo Pieralisi struct pci_dev *dev; 1463765bf9b7SLorenzo Pieralisi struct pci_bus *child; 1464765bf9b7SLorenzo Pieralisi 1465765bf9b7SLorenzo Pieralisi list_for_each_entry(dev, &b->devices, bus_list) { 1466765bf9b7SLorenzo Pieralisi pci_claim_device_resources(dev); 1467765bf9b7SLorenzo Pieralisi 1468765bf9b7SLorenzo Pieralisi child = dev->subordinate; 1469765bf9b7SLorenzo Pieralisi if (child) 1470765bf9b7SLorenzo Pieralisi pci_bus_allocate_dev_resources(child); 1471765bf9b7SLorenzo Pieralisi } 1472765bf9b7SLorenzo Pieralisi } 1473765bf9b7SLorenzo Pieralisi 1474765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_resources(struct pci_bus *b) 1475765bf9b7SLorenzo Pieralisi { 1476765bf9b7SLorenzo Pieralisi struct pci_bus *child; 1477765bf9b7SLorenzo Pieralisi 1478765bf9b7SLorenzo Pieralisi /* 1479765bf9b7SLorenzo Pieralisi * Carry out a depth-first search on the PCI bus 1480765bf9b7SLorenzo Pieralisi * tree to allocate bridge apertures. Read the 1481765bf9b7SLorenzo Pieralisi * programmed bridge bases and recursively claim 1482765bf9b7SLorenzo Pieralisi * the respective bridge resources. 1483765bf9b7SLorenzo Pieralisi */ 1484765bf9b7SLorenzo Pieralisi if (b->self) { 1485765bf9b7SLorenzo Pieralisi pci_read_bridge_bases(b); 1486765bf9b7SLorenzo Pieralisi pci_claim_bridge_resources(b->self); 1487765bf9b7SLorenzo Pieralisi } 1488765bf9b7SLorenzo Pieralisi 1489765bf9b7SLorenzo Pieralisi list_for_each_entry(child, &b->children, node) 1490765bf9b7SLorenzo Pieralisi pci_bus_allocate_resources(child); 1491765bf9b7SLorenzo Pieralisi } 1492765bf9b7SLorenzo Pieralisi 1493765bf9b7SLorenzo Pieralisi void pci_bus_claim_resources(struct pci_bus *b) 1494765bf9b7SLorenzo Pieralisi { 1495765bf9b7SLorenzo Pieralisi pci_bus_allocate_resources(b); 1496765bf9b7SLorenzo Pieralisi pci_bus_allocate_dev_resources(b); 1497765bf9b7SLorenzo Pieralisi } 1498765bf9b7SLorenzo Pieralisi EXPORT_SYMBOL(pci_bus_claim_resources); 1499765bf9b7SLorenzo Pieralisi 150010874f5aSBjorn Helgaas static void __pci_bridge_assign_resources(const struct pci_dev *bridge, 1501bdc4abecSYinghai Lu struct list_head *add_head, 1502bdc4abecSYinghai Lu struct list_head *fail_head) 15036841ec68SYinghai Lu { 15046841ec68SYinghai Lu struct pci_bus *b; 15056841ec68SYinghai Lu 15068424d759SYinghai Lu pdev_assign_resources_sorted((struct pci_dev *)bridge, 15078424d759SYinghai Lu add_head, fail_head); 15086841ec68SYinghai Lu 15096841ec68SYinghai Lu b = bridge->subordinate; 15106841ec68SYinghai Lu if (!b) 15116841ec68SYinghai Lu return; 15126841ec68SYinghai Lu 15138424d759SYinghai Lu __pci_bus_assign_resources(b, add_head, fail_head); 15146841ec68SYinghai Lu 15156841ec68SYinghai Lu switch (bridge->class >> 8) { 15166841ec68SYinghai Lu case PCI_CLASS_BRIDGE_PCI: 15176841ec68SYinghai Lu pci_setup_bridge(b); 15186841ec68SYinghai Lu break; 15196841ec68SYinghai Lu 15206841ec68SYinghai Lu case PCI_CLASS_BRIDGE_CARDBUS: 15216841ec68SYinghai Lu pci_setup_cardbus(b); 15226841ec68SYinghai Lu break; 15236841ec68SYinghai Lu 15246841ec68SYinghai Lu default: 1525227f0647SRyan Desfosses dev_info(&bridge->dev, "not setting up bridge for bus %04x:%02x\n", 1526227f0647SRyan Desfosses pci_domain_nr(b), b->number); 15276841ec68SYinghai Lu break; 15286841ec68SYinghai Lu } 15296841ec68SYinghai Lu } 15305009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus, 15315009b460SYinghai Lu unsigned long type) 15325009b460SYinghai Lu { 15335b285415SYinghai Lu struct pci_dev *dev = bus->self; 15345009b460SYinghai Lu struct resource *r; 15355009b460SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 15365b285415SYinghai Lu IORESOURCE_PREFETCH | IORESOURCE_MEM_64; 15375b285415SYinghai Lu unsigned old_flags = 0; 15385b285415SYinghai Lu struct resource *b_res; 15395b285415SYinghai Lu int idx = 1; 15405009b460SYinghai Lu 15415b285415SYinghai Lu b_res = &dev->resource[PCI_BRIDGE_RESOURCES]; 15425b285415SYinghai Lu 15435b285415SYinghai Lu /* 15445b285415SYinghai Lu * 1. if there is io port assign fail, will release bridge 15455b285415SYinghai Lu * io port. 15465b285415SYinghai Lu * 2. if there is non pref mmio assign fail, release bridge 15475b285415SYinghai Lu * nonpref mmio. 15485b285415SYinghai Lu * 3. if there is 64bit pref mmio assign fail, and bridge pref 15495b285415SYinghai Lu * is 64bit, release bridge pref mmio. 15505b285415SYinghai Lu * 4. if there is pref mmio assign fail, and bridge pref is 15515b285415SYinghai Lu * 32bit mmio, release bridge pref mmio 15525b285415SYinghai Lu * 5. if there is pref mmio assign fail, and bridge pref is not 15535b285415SYinghai Lu * assigned, release bridge nonpref mmio. 15545b285415SYinghai Lu */ 15555b285415SYinghai Lu if (type & IORESOURCE_IO) 15565b285415SYinghai Lu idx = 0; 15575b285415SYinghai Lu else if (!(type & IORESOURCE_PREFETCH)) 15585b285415SYinghai Lu idx = 1; 15595b285415SYinghai Lu else if ((type & IORESOURCE_MEM_64) && 15605b285415SYinghai Lu (b_res[2].flags & IORESOURCE_MEM_64)) 15615b285415SYinghai Lu idx = 2; 15625b285415SYinghai Lu else if (!(b_res[2].flags & IORESOURCE_MEM_64) && 15635b285415SYinghai Lu (b_res[2].flags & IORESOURCE_PREFETCH)) 15645b285415SYinghai Lu idx = 2; 15655b285415SYinghai Lu else 15665b285415SYinghai Lu idx = 1; 15675b285415SYinghai Lu 15685b285415SYinghai Lu r = &b_res[idx]; 15695b285415SYinghai Lu 15705009b460SYinghai Lu if (!r->parent) 15715b285415SYinghai Lu return; 15725b285415SYinghai Lu 15735009b460SYinghai Lu /* 15745009b460SYinghai Lu * if there are children under that, we should release them 15755009b460SYinghai Lu * all 15765009b460SYinghai Lu */ 15775009b460SYinghai Lu release_child_resources(r); 15785009b460SYinghai Lu if (!release_resource(r)) { 15795b285415SYinghai Lu type = old_flags = r->flags & type_mask; 15805b285415SYinghai Lu dev_printk(KERN_DEBUG, &dev->dev, "resource %d %pR released\n", 15815b285415SYinghai Lu PCI_BRIDGE_RESOURCES + idx, r); 15825009b460SYinghai Lu /* keep the old size */ 15835009b460SYinghai Lu r->end = resource_size(r) - 1; 15845009b460SYinghai Lu r->start = 0; 15855009b460SYinghai Lu r->flags = 0; 15865009b460SYinghai Lu 15875009b460SYinghai Lu /* avoiding touch the one without PREF */ 15885009b460SYinghai Lu if (type & IORESOURCE_PREFETCH) 15895009b460SYinghai Lu type = IORESOURCE_PREFETCH; 15905009b460SYinghai Lu __pci_setup_bridge(bus, type); 15915b285415SYinghai Lu /* for next child res under same bridge */ 15925b285415SYinghai Lu r->flags = old_flags; 15935009b460SYinghai Lu } 15945009b460SYinghai Lu } 15955009b460SYinghai Lu 15965009b460SYinghai Lu enum release_type { 15975009b460SYinghai Lu leaf_only, 15985009b460SYinghai Lu whole_subtree, 15995009b460SYinghai Lu }; 16005009b460SYinghai Lu /* 16015009b460SYinghai Lu * try to release pci bridge resources that is from leaf bridge, 16025009b460SYinghai Lu * so we can allocate big new one later 16035009b460SYinghai Lu */ 160410874f5aSBjorn Helgaas static void pci_bus_release_bridge_resources(struct pci_bus *bus, 16055009b460SYinghai Lu unsigned long type, 16065009b460SYinghai Lu enum release_type rel_type) 16075009b460SYinghai Lu { 16085009b460SYinghai Lu struct pci_dev *dev; 16095009b460SYinghai Lu bool is_leaf_bridge = true; 16105009b460SYinghai Lu 16115009b460SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 16125009b460SYinghai Lu struct pci_bus *b = dev->subordinate; 16135009b460SYinghai Lu if (!b) 16145009b460SYinghai Lu continue; 16155009b460SYinghai Lu 16165009b460SYinghai Lu is_leaf_bridge = false; 16175009b460SYinghai Lu 16185009b460SYinghai Lu if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) 16195009b460SYinghai Lu continue; 16205009b460SYinghai Lu 16215009b460SYinghai Lu if (rel_type == whole_subtree) 16225009b460SYinghai Lu pci_bus_release_bridge_resources(b, type, 16235009b460SYinghai Lu whole_subtree); 16245009b460SYinghai Lu } 16255009b460SYinghai Lu 16265009b460SYinghai Lu if (pci_is_root_bus(bus)) 16275009b460SYinghai Lu return; 16285009b460SYinghai Lu 16295009b460SYinghai Lu if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) 16305009b460SYinghai Lu return; 16315009b460SYinghai Lu 16325009b460SYinghai Lu if ((rel_type == whole_subtree) || is_leaf_bridge) 16335009b460SYinghai Lu pci_bridge_release_resources(bus, type); 16345009b460SYinghai Lu } 16355009b460SYinghai Lu 163676fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus) 163776fbc263SYinghai Lu { 163889a74eccSBjorn Helgaas struct resource *res; 163976fbc263SYinghai Lu int i; 164076fbc263SYinghai Lu 164189a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 16427c9342b8SYinghai Lu if (!res || !res->end || !res->flags) 164376fbc263SYinghai Lu continue; 164476fbc263SYinghai Lu 1645c7dabef8SBjorn Helgaas dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); 164676fbc263SYinghai Lu } 164776fbc263SYinghai Lu } 164876fbc263SYinghai Lu 164976fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus) 165076fbc263SYinghai Lu { 165176fbc263SYinghai Lu struct pci_bus *b; 165276fbc263SYinghai Lu struct pci_dev *dev; 165376fbc263SYinghai Lu 165476fbc263SYinghai Lu 165576fbc263SYinghai Lu pci_bus_dump_res(bus); 165676fbc263SYinghai Lu 165776fbc263SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 165876fbc263SYinghai Lu b = dev->subordinate; 165976fbc263SYinghai Lu if (!b) 166076fbc263SYinghai Lu continue; 166176fbc263SYinghai Lu 166276fbc263SYinghai Lu pci_bus_dump_resources(b); 166376fbc263SYinghai Lu } 166476fbc263SYinghai Lu } 166576fbc263SYinghai Lu 1666ff35147cSYinghai Lu static int pci_bus_get_depth(struct pci_bus *bus) 1667da7822e5SYinghai Lu { 1668da7822e5SYinghai Lu int depth = 0; 1669f2a230bdSWei Yang struct pci_bus *child_bus; 1670da7822e5SYinghai Lu 1671f2a230bdSWei Yang list_for_each_entry(child_bus, &bus->children, node) { 1672da7822e5SYinghai Lu int ret; 1673da7822e5SYinghai Lu 1674f2a230bdSWei Yang ret = pci_bus_get_depth(child_bus); 1675da7822e5SYinghai Lu if (ret + 1 > depth) 1676da7822e5SYinghai Lu depth = ret + 1; 1677da7822e5SYinghai Lu } 1678da7822e5SYinghai Lu 1679da7822e5SYinghai Lu return depth; 1680da7822e5SYinghai Lu } 1681da7822e5SYinghai Lu 1682b55438fdSYinghai Lu /* 1683b55438fdSYinghai Lu * -1: undefined, will auto detect later 1684b55438fdSYinghai Lu * 0: disabled by user 1685b55438fdSYinghai Lu * 1: disabled by auto detect 1686b55438fdSYinghai Lu * 2: enabled by user 1687b55438fdSYinghai Lu * 3: enabled by auto detect 1688b55438fdSYinghai Lu */ 1689b55438fdSYinghai Lu enum enable_type { 1690b55438fdSYinghai Lu undefined = -1, 1691b55438fdSYinghai Lu user_disabled, 1692b55438fdSYinghai Lu auto_disabled, 1693b55438fdSYinghai Lu user_enabled, 1694b55438fdSYinghai Lu auto_enabled, 1695b55438fdSYinghai Lu }; 1696b55438fdSYinghai Lu 1697ff35147cSYinghai Lu static enum enable_type pci_realloc_enable = undefined; 1698b55438fdSYinghai Lu void __init pci_realloc_get_opt(char *str) 1699b55438fdSYinghai Lu { 1700b55438fdSYinghai Lu if (!strncmp(str, "off", 3)) 1701b55438fdSYinghai Lu pci_realloc_enable = user_disabled; 1702b55438fdSYinghai Lu else if (!strncmp(str, "on", 2)) 1703b55438fdSYinghai Lu pci_realloc_enable = user_enabled; 1704b55438fdSYinghai Lu } 1705ff35147cSYinghai Lu static bool pci_realloc_enabled(enum enable_type enable) 1706b55438fdSYinghai Lu { 1707967260cdSYinghai Lu return enable >= user_enabled; 1708b55438fdSYinghai Lu } 1709f483d392SRam Pai 1710b07f2ebcSYinghai Lu #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO) 1711ff35147cSYinghai Lu static int iov_resources_unassigned(struct pci_dev *dev, void *data) 1712223d96fcSYinghai Lu { 1713b07f2ebcSYinghai Lu int i; 1714223d96fcSYinghai Lu bool *unassigned = data; 1715b07f2ebcSYinghai Lu 1716b07f2ebcSYinghai Lu for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) { 1717b07f2ebcSYinghai Lu struct resource *r = &dev->resource[i]; 1718fa216bf4SYinghai Lu struct pci_bus_region region; 1719b07f2ebcSYinghai Lu 1720223d96fcSYinghai Lu /* Not assigned or rejected by kernel? */ 1721fa216bf4SYinghai Lu if (!r->flags) 1722fa216bf4SYinghai Lu continue; 1723b07f2ebcSYinghai Lu 1724fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®ion, r); 1725fa216bf4SYinghai Lu if (!region.start) { 1726223d96fcSYinghai Lu *unassigned = true; 1727223d96fcSYinghai Lu return 1; /* return early from pci_walk_bus() */ 1728b07f2ebcSYinghai Lu } 1729b07f2ebcSYinghai Lu } 1730b07f2ebcSYinghai Lu 1731223d96fcSYinghai Lu return 0; 1732223d96fcSYinghai Lu } 1733223d96fcSYinghai Lu 1734ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus, 1735967260cdSYinghai Lu enum enable_type enable_local) 1736223d96fcSYinghai Lu { 1737223d96fcSYinghai Lu bool unassigned = false; 1738223d96fcSYinghai Lu 1739967260cdSYinghai Lu if (enable_local != undefined) 1740967260cdSYinghai Lu return enable_local; 1741223d96fcSYinghai Lu 1742223d96fcSYinghai Lu pci_walk_bus(bus, iov_resources_unassigned, &unassigned); 1743967260cdSYinghai Lu if (unassigned) 1744967260cdSYinghai Lu return auto_enabled; 1745967260cdSYinghai Lu 1746967260cdSYinghai Lu return enable_local; 1747b07f2ebcSYinghai Lu } 1748223d96fcSYinghai Lu #else 1749ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus, 1750967260cdSYinghai Lu enum enable_type enable_local) 1751967260cdSYinghai Lu { 1752967260cdSYinghai Lu return enable_local; 1753b07f2ebcSYinghai Lu } 1754b07f2ebcSYinghai Lu #endif 1755b07f2ebcSYinghai Lu 1756da7822e5SYinghai Lu /* 1757da7822e5SYinghai Lu * first try will not touch pci bridge res 1758da7822e5SYinghai Lu * second and later try will clear small leaf bridge res 1759f7625980SBjorn Helgaas * will stop till to the max depth if can not find good one 1760da7822e5SYinghai Lu */ 176139772038SYinghai Lu void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus) 17621da177e4SLinus Torvalds { 1763bdc4abecSYinghai Lu LIST_HEAD(realloc_head); /* list of resources that 1764c8adf9a3SRam Pai want additional resources */ 1765bdc4abecSYinghai Lu struct list_head *add_list = NULL; 1766da7822e5SYinghai Lu int tried_times = 0; 1767da7822e5SYinghai Lu enum release_type rel_type = leaf_only; 1768bdc4abecSYinghai Lu LIST_HEAD(fail_head); 1769b9b0bba9SYinghai Lu struct pci_dev_resource *fail_res; 1770da7822e5SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 17715b285415SYinghai Lu IORESOURCE_PREFETCH | IORESOURCE_MEM_64; 177219aa7ee4SYinghai Lu int pci_try_num = 1; 177355ed83a6SYinghai Lu enum enable_type enable_local; 1774da7822e5SYinghai Lu 177519aa7ee4SYinghai Lu /* don't realloc if asked to do so */ 177655ed83a6SYinghai Lu enable_local = pci_realloc_detect(bus, pci_realloc_enable); 1777967260cdSYinghai Lu if (pci_realloc_enabled(enable_local)) { 177855ed83a6SYinghai Lu int max_depth = pci_bus_get_depth(bus); 177919aa7ee4SYinghai Lu 1780da7822e5SYinghai Lu pci_try_num = max_depth + 1; 178155ed83a6SYinghai Lu dev_printk(KERN_DEBUG, &bus->dev, 178255ed83a6SYinghai Lu "max bus depth: %d pci_try_num: %d\n", 1783da7822e5SYinghai Lu max_depth, pci_try_num); 178419aa7ee4SYinghai Lu } 1785da7822e5SYinghai Lu 1786da7822e5SYinghai Lu again: 178719aa7ee4SYinghai Lu /* 178819aa7ee4SYinghai Lu * last try will use add_list, otherwise will try good to have as 178919aa7ee4SYinghai Lu * must have, so can realloc parent bridge resource 179019aa7ee4SYinghai Lu */ 179119aa7ee4SYinghai Lu if (tried_times + 1 == pci_try_num) 1792bdc4abecSYinghai Lu add_list = &realloc_head; 17931da177e4SLinus Torvalds /* Depth first, calculate sizes and alignments of all 17941da177e4SLinus Torvalds subordinate buses. */ 179519aa7ee4SYinghai Lu __pci_bus_size_bridges(bus, add_list); 1796c8adf9a3SRam Pai 17971da177e4SLinus Torvalds /* Depth last, allocate resources and update the hardware. */ 1798bdc4abecSYinghai Lu __pci_bus_assign_resources(bus, add_list, &fail_head); 179919aa7ee4SYinghai Lu if (add_list) 1800bdc4abecSYinghai Lu BUG_ON(!list_empty(add_list)); 1801da7822e5SYinghai Lu tried_times++; 1802da7822e5SYinghai Lu 1803da7822e5SYinghai Lu /* any device complain? */ 1804bdc4abecSYinghai Lu if (list_empty(&fail_head)) 1805928bea96SYinghai Lu goto dump; 1806f483d392SRam Pai 18070c5be0cbSYinghai Lu if (tried_times >= pci_try_num) { 1808967260cdSYinghai Lu if (enable_local == undefined) 180955ed83a6SYinghai Lu dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n"); 1810967260cdSYinghai Lu else if (enable_local == auto_enabled) 181155ed83a6SYinghai Lu dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n"); 1812eb572e7cSYinghai Lu 1813bffc56d4SYinghai Lu free_list(&fail_head); 1814928bea96SYinghai Lu goto dump; 1815da7822e5SYinghai Lu } 1816da7822e5SYinghai Lu 181755ed83a6SYinghai Lu dev_printk(KERN_DEBUG, &bus->dev, 181855ed83a6SYinghai Lu "No. %d try to assign unassigned res\n", tried_times + 1); 1819da7822e5SYinghai Lu 1820da7822e5SYinghai Lu /* third times and later will not check if it is leaf */ 1821da7822e5SYinghai Lu if ((tried_times + 1) > 2) 1822da7822e5SYinghai Lu rel_type = whole_subtree; 1823da7822e5SYinghai Lu 1824da7822e5SYinghai Lu /* 1825da7822e5SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 1826da7822e5SYinghai Lu * child device under that bridge 1827da7822e5SYinghai Lu */ 182861e83cddSYinghai Lu list_for_each_entry(fail_res, &fail_head, list) 182961e83cddSYinghai Lu pci_bus_release_bridge_resources(fail_res->dev->bus, 1830b9b0bba9SYinghai Lu fail_res->flags & type_mask, 1831da7822e5SYinghai Lu rel_type); 183261e83cddSYinghai Lu 1833da7822e5SYinghai Lu /* restore size and flags */ 1834b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 1835b9b0bba9SYinghai Lu struct resource *res = fail_res->res; 1836da7822e5SYinghai Lu 1837b9b0bba9SYinghai Lu res->start = fail_res->start; 1838b9b0bba9SYinghai Lu res->end = fail_res->end; 1839b9b0bba9SYinghai Lu res->flags = fail_res->flags; 1840b9b0bba9SYinghai Lu if (fail_res->dev->subordinate) 1841da7822e5SYinghai Lu res->flags = 0; 1842da7822e5SYinghai Lu } 1843bffc56d4SYinghai Lu free_list(&fail_head); 1844da7822e5SYinghai Lu 1845da7822e5SYinghai Lu goto again; 1846da7822e5SYinghai Lu 1847928bea96SYinghai Lu dump: 184876fbc263SYinghai Lu /* dump the resource on buses */ 184976fbc263SYinghai Lu pci_bus_dump_resources(bus); 185076fbc263SYinghai Lu } 18516841ec68SYinghai Lu 185255ed83a6SYinghai Lu void __init pci_assign_unassigned_resources(void) 185355ed83a6SYinghai Lu { 185455ed83a6SYinghai Lu struct pci_bus *root_bus; 185555ed83a6SYinghai Lu 1856584c5c42SRui Wang list_for_each_entry(root_bus, &pci_root_buses, node) { 185755ed83a6SYinghai Lu pci_assign_unassigned_root_bus_resources(root_bus); 1858*d9c149d6SRui Wang 1859*d9c149d6SRui Wang /* Make sure the root bridge has a companion ACPI device: */ 1860*d9c149d6SRui Wang if (ACPI_HANDLE(root_bus->bridge)) 1861584c5c42SRui Wang acpi_ioapic_add(ACPI_HANDLE(root_bus->bridge)); 1862584c5c42SRui Wang } 186355ed83a6SYinghai Lu } 186455ed83a6SYinghai Lu 18656841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) 18666841ec68SYinghai Lu { 18676841ec68SYinghai Lu struct pci_bus *parent = bridge->subordinate; 1868bdc4abecSYinghai Lu LIST_HEAD(add_list); /* list of resources that 18698424d759SYinghai Lu want additional resources */ 187032180e40SYinghai Lu int tried_times = 0; 1871bdc4abecSYinghai Lu LIST_HEAD(fail_head); 1872b9b0bba9SYinghai Lu struct pci_dev_resource *fail_res; 18736841ec68SYinghai Lu int retval; 187432180e40SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 1875d61b0e87SYinghai Lu IORESOURCE_PREFETCH | IORESOURCE_MEM_64; 18766841ec68SYinghai Lu 187732180e40SYinghai Lu again: 18788424d759SYinghai Lu __pci_bus_size_bridges(parent, &add_list); 1879bdc4abecSYinghai Lu __pci_bridge_assign_resources(bridge, &add_list, &fail_head); 1880bdc4abecSYinghai Lu BUG_ON(!list_empty(&add_list)); 188132180e40SYinghai Lu tried_times++; 188232180e40SYinghai Lu 1883bdc4abecSYinghai Lu if (list_empty(&fail_head)) 18843f579c34SYinghai Lu goto enable_all; 188532180e40SYinghai Lu 188632180e40SYinghai Lu if (tried_times >= 2) { 188732180e40SYinghai Lu /* still fail, don't need to try more */ 1888bffc56d4SYinghai Lu free_list(&fail_head); 18893f579c34SYinghai Lu goto enable_all; 189032180e40SYinghai Lu } 189132180e40SYinghai Lu 189232180e40SYinghai Lu printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", 189332180e40SYinghai Lu tried_times + 1); 189432180e40SYinghai Lu 189532180e40SYinghai Lu /* 189632180e40SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 189732180e40SYinghai Lu * child device under that bridge 189832180e40SYinghai Lu */ 189961e83cddSYinghai Lu list_for_each_entry(fail_res, &fail_head, list) 190061e83cddSYinghai Lu pci_bus_release_bridge_resources(fail_res->dev->bus, 190161e83cddSYinghai Lu fail_res->flags & type_mask, 190232180e40SYinghai Lu whole_subtree); 190361e83cddSYinghai Lu 190432180e40SYinghai Lu /* restore size and flags */ 1905b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 1906b9b0bba9SYinghai Lu struct resource *res = fail_res->res; 190732180e40SYinghai Lu 1908b9b0bba9SYinghai Lu res->start = fail_res->start; 1909b9b0bba9SYinghai Lu res->end = fail_res->end; 1910b9b0bba9SYinghai Lu res->flags = fail_res->flags; 1911b9b0bba9SYinghai Lu if (fail_res->dev->subordinate) 191232180e40SYinghai Lu res->flags = 0; 191332180e40SYinghai Lu } 1914bffc56d4SYinghai Lu free_list(&fail_head); 191532180e40SYinghai Lu 191632180e40SYinghai Lu goto again; 19173f579c34SYinghai Lu 19183f579c34SYinghai Lu enable_all: 19193f579c34SYinghai Lu retval = pci_reenable_device(bridge); 19209fc9eea0SBjorn Helgaas if (retval) 19219fc9eea0SBjorn Helgaas dev_err(&bridge->dev, "Error reenabling bridge (%d)\n", retval); 19223f579c34SYinghai Lu pci_set_master(bridge); 19236841ec68SYinghai Lu } 19246841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); 19259b03088fSYinghai Lu 192617787940SYinghai Lu void pci_assign_unassigned_bus_resources(struct pci_bus *bus) 19279b03088fSYinghai Lu { 19289b03088fSYinghai Lu struct pci_dev *dev; 1929bdc4abecSYinghai Lu LIST_HEAD(add_list); /* list of resources that 19309b03088fSYinghai Lu want additional resources */ 19319b03088fSYinghai Lu 19329b03088fSYinghai Lu down_read(&pci_bus_sem); 19339b03088fSYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) 19346788a51fSYijing Wang if (pci_is_bridge(dev) && pci_has_subordinate(dev)) 19359b03088fSYinghai Lu __pci_bus_size_bridges(dev->subordinate, 19369b03088fSYinghai Lu &add_list); 19379b03088fSYinghai Lu up_read(&pci_bus_sem); 19389b03088fSYinghai Lu __pci_bus_assign_resources(bus, &add_list, NULL); 1939bdc4abecSYinghai Lu BUG_ON(!list_empty(&add_list)); 194017787940SYinghai Lu } 1941e6b29deaSRay Jui EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources); 1942