xref: /openbmc/linux/drivers/pci/setup-bus.c (revision d74b9027a4dafa44d3a3c2a44ce135e50a13ec10)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  *	drivers/pci/setup-bus.c
31da177e4SLinus Torvalds  *
41da177e4SLinus Torvalds  * Extruded from code written by
51da177e4SLinus Torvalds  *      Dave Rusling (david.rusling@reo.mts.dec.com)
61da177e4SLinus Torvalds  *      David Mosberger (davidm@cs.arizona.edu)
71da177e4SLinus Torvalds  *	David Miller (davem@redhat.com)
81da177e4SLinus Torvalds  *
91da177e4SLinus Torvalds  * Support routines for initializing a PCI subsystem.
101da177e4SLinus Torvalds  */
111da177e4SLinus Torvalds 
121da177e4SLinus Torvalds /*
131da177e4SLinus Torvalds  * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
141da177e4SLinus Torvalds  *	     PCI-PCI bridges cleanup, sorted resource allocation.
151da177e4SLinus Torvalds  * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
161da177e4SLinus Torvalds  *	     Converted to allocation in 3 passes, which gives
171da177e4SLinus Torvalds  *	     tighter packing. Prefetchable range support.
181da177e4SLinus Torvalds  */
191da177e4SLinus Torvalds 
201da177e4SLinus Torvalds #include <linux/init.h>
211da177e4SLinus Torvalds #include <linux/kernel.h>
221da177e4SLinus Torvalds #include <linux/module.h>
231da177e4SLinus Torvalds #include <linux/pci.h>
241da177e4SLinus Torvalds #include <linux/errno.h>
251da177e4SLinus Torvalds #include <linux/ioport.h>
261da177e4SLinus Torvalds #include <linux/cache.h>
271da177e4SLinus Torvalds #include <linux/slab.h>
2847087700SBjorn Helgaas #include <asm-generic/pci-bridge.h>
296faf17f6SChris Wright #include "pci.h"
301da177e4SLinus Torvalds 
31844393f4SBjorn Helgaas unsigned int pci_flags;
3247087700SBjorn Helgaas 
33bdc4abecSYinghai Lu struct pci_dev_resource {
34bdc4abecSYinghai Lu 	struct list_head list;
352934a0deSYinghai Lu 	struct resource *res;
362934a0deSYinghai Lu 	struct pci_dev *dev;
37568ddef8SYinghai Lu 	resource_size_t start;
38568ddef8SYinghai Lu 	resource_size_t end;
39c8adf9a3SRam Pai 	resource_size_t add_size;
402bbc6942SRam Pai 	resource_size_t min_align;
41568ddef8SYinghai Lu 	unsigned long flags;
42568ddef8SYinghai Lu };
43568ddef8SYinghai Lu 
44bffc56d4SYinghai Lu static void free_list(struct list_head *head)
45bffc56d4SYinghai Lu {
46bffc56d4SYinghai Lu 	struct pci_dev_resource *dev_res, *tmp;
47bffc56d4SYinghai Lu 
48bffc56d4SYinghai Lu 	list_for_each_entry_safe(dev_res, tmp, head, list) {
49bffc56d4SYinghai Lu 		list_del(&dev_res->list);
50bffc56d4SYinghai Lu 		kfree(dev_res);
51bffc56d4SYinghai Lu 	}
52bffc56d4SYinghai Lu }
53094732a5SRam Pai 
54c8adf9a3SRam Pai /**
55c8adf9a3SRam Pai  * add_to_list() - add a new resource tracker to the list
56c8adf9a3SRam Pai  * @head:	Head of the list
57c8adf9a3SRam Pai  * @dev:	device corresponding to which the resource
58c8adf9a3SRam Pai  *		belongs
59c8adf9a3SRam Pai  * @res:	The resource to be tracked
60c8adf9a3SRam Pai  * @add_size:	additional size to be optionally added
61c8adf9a3SRam Pai  *              to the resource
62c8adf9a3SRam Pai  */
63bdc4abecSYinghai Lu static int add_to_list(struct list_head *head,
64c8adf9a3SRam Pai 		 struct pci_dev *dev, struct resource *res,
652bbc6942SRam Pai 		 resource_size_t add_size, resource_size_t min_align)
66568ddef8SYinghai Lu {
67764242a0SYinghai Lu 	struct pci_dev_resource *tmp;
68568ddef8SYinghai Lu 
69bdc4abecSYinghai Lu 	tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
70568ddef8SYinghai Lu 	if (!tmp) {
713c78bc61SRyan Desfosses 		pr_warn("add_to_list: kmalloc() failed!\n");
72ef62dfefSYinghai Lu 		return -ENOMEM;
73568ddef8SYinghai Lu 	}
74568ddef8SYinghai Lu 
75568ddef8SYinghai Lu 	tmp->res = res;
76568ddef8SYinghai Lu 	tmp->dev = dev;
77568ddef8SYinghai Lu 	tmp->start = res->start;
78568ddef8SYinghai Lu 	tmp->end = res->end;
79568ddef8SYinghai Lu 	tmp->flags = res->flags;
80c8adf9a3SRam Pai 	tmp->add_size = add_size;
812bbc6942SRam Pai 	tmp->min_align = min_align;
82bdc4abecSYinghai Lu 
83bdc4abecSYinghai Lu 	list_add(&tmp->list, head);
84ef62dfefSYinghai Lu 
85ef62dfefSYinghai Lu 	return 0;
86568ddef8SYinghai Lu }
87568ddef8SYinghai Lu 
88b9b0bba9SYinghai Lu static void remove_from_list(struct list_head *head,
893e6e0d80SYinghai Lu 				 struct resource *res)
903e6e0d80SYinghai Lu {
91b9b0bba9SYinghai Lu 	struct pci_dev_resource *dev_res, *tmp;
923e6e0d80SYinghai Lu 
93b9b0bba9SYinghai Lu 	list_for_each_entry_safe(dev_res, tmp, head, list) {
94b9b0bba9SYinghai Lu 		if (dev_res->res == res) {
95b9b0bba9SYinghai Lu 			list_del(&dev_res->list);
96b9b0bba9SYinghai Lu 			kfree(dev_res);
97bdc4abecSYinghai Lu 			break;
983e6e0d80SYinghai Lu 		}
993e6e0d80SYinghai Lu 	}
1003e6e0d80SYinghai Lu }
1013e6e0d80SYinghai Lu 
102*d74b9027SWei Yang static struct pci_dev_resource *res_to_dev_res(struct list_head *head,
1031c372353SYinghai Lu 					       struct resource *res)
1041c372353SYinghai Lu {
105b9b0bba9SYinghai Lu 	struct pci_dev_resource *dev_res;
1061c372353SYinghai Lu 
107b9b0bba9SYinghai Lu 	list_for_each_entry(dev_res, head, list) {
108b9b0bba9SYinghai Lu 		if (dev_res->res == res) {
109b592443dSYinghai Lu 			int idx = res - &dev_res->dev->resource[0];
110b592443dSYinghai Lu 
111b9b0bba9SYinghai Lu 			dev_printk(KERN_DEBUG, &dev_res->dev->dev,
112*d74b9027SWei Yang 				 "res[%d]=%pR res_to_dev_res add_size %llx min_align %llx\n",
113b592443dSYinghai Lu 				 idx, dev_res->res,
114*d74b9027SWei Yang 				 (unsigned long long)dev_res->add_size,
115*d74b9027SWei Yang 				 (unsigned long long)dev_res->min_align);
116b592443dSYinghai Lu 
117*d74b9027SWei Yang 			return dev_res;
118bdc4abecSYinghai Lu 		}
1193e6e0d80SYinghai Lu 	}
1201c372353SYinghai Lu 
121*d74b9027SWei Yang 	return NULL;
1221c372353SYinghai Lu }
1231c372353SYinghai Lu 
124*d74b9027SWei Yang static resource_size_t get_res_add_size(struct list_head *head,
125*d74b9027SWei Yang 					struct resource *res)
126*d74b9027SWei Yang {
127*d74b9027SWei Yang 	struct pci_dev_resource *dev_res;
128*d74b9027SWei Yang 
129*d74b9027SWei Yang 	dev_res = res_to_dev_res(head, res);
130*d74b9027SWei Yang 	return dev_res ? dev_res->add_size : 0;
131*d74b9027SWei Yang }
132*d74b9027SWei Yang 
133*d74b9027SWei Yang static resource_size_t get_res_add_align(struct list_head *head,
134*d74b9027SWei Yang 					 struct resource *res)
135*d74b9027SWei Yang {
136*d74b9027SWei Yang 	struct pci_dev_resource *dev_res;
137*d74b9027SWei Yang 
138*d74b9027SWei Yang 	dev_res = res_to_dev_res(head, res);
139*d74b9027SWei Yang 	return dev_res ? dev_res->min_align : 0;
140*d74b9027SWei Yang }
141*d74b9027SWei Yang 
142*d74b9027SWei Yang 
14378c3b329SYinghai Lu /* Sort resources by alignment */
144bdc4abecSYinghai Lu static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
14578c3b329SYinghai Lu {
14678c3b329SYinghai Lu 	int i;
14778c3b329SYinghai Lu 
14878c3b329SYinghai Lu 	for (i = 0; i < PCI_NUM_RESOURCES; i++) {
14978c3b329SYinghai Lu 		struct resource *r;
150bdc4abecSYinghai Lu 		struct pci_dev_resource *dev_res, *tmp;
15178c3b329SYinghai Lu 		resource_size_t r_align;
152bdc4abecSYinghai Lu 		struct list_head *n;
15378c3b329SYinghai Lu 
15478c3b329SYinghai Lu 		r = &dev->resource[i];
15578c3b329SYinghai Lu 
15678c3b329SYinghai Lu 		if (r->flags & IORESOURCE_PCI_FIXED)
15778c3b329SYinghai Lu 			continue;
15878c3b329SYinghai Lu 
15978c3b329SYinghai Lu 		if (!(r->flags) || r->parent)
16078c3b329SYinghai Lu 			continue;
16178c3b329SYinghai Lu 
16278c3b329SYinghai Lu 		r_align = pci_resource_alignment(dev, r);
16378c3b329SYinghai Lu 		if (!r_align) {
16478c3b329SYinghai Lu 			dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n",
16578c3b329SYinghai Lu 				 i, r);
16678c3b329SYinghai Lu 			continue;
16778c3b329SYinghai Lu 		}
16878c3b329SYinghai Lu 
169bdc4abecSYinghai Lu 		tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
17078c3b329SYinghai Lu 		if (!tmp)
171227f0647SRyan Desfosses 			panic("pdev_sort_resources(): kmalloc() failed!\n");
17278c3b329SYinghai Lu 		tmp->res = r;
17378c3b329SYinghai Lu 		tmp->dev = dev;
174bdc4abecSYinghai Lu 
175bdc4abecSYinghai Lu 		/* fallback is smallest one or list is empty*/
176bdc4abecSYinghai Lu 		n = head;
177bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list) {
178bdc4abecSYinghai Lu 			resource_size_t align;
179bdc4abecSYinghai Lu 
180bdc4abecSYinghai Lu 			align = pci_resource_alignment(dev_res->dev,
181bdc4abecSYinghai Lu 							 dev_res->res);
182bdc4abecSYinghai Lu 
183bdc4abecSYinghai Lu 			if (r_align > align) {
184bdc4abecSYinghai Lu 				n = &dev_res->list;
18578c3b329SYinghai Lu 				break;
18678c3b329SYinghai Lu 			}
18778c3b329SYinghai Lu 		}
188bdc4abecSYinghai Lu 		/* Insert it just before n*/
189bdc4abecSYinghai Lu 		list_add_tail(&tmp->list, n);
19078c3b329SYinghai Lu 	}
19178c3b329SYinghai Lu }
19278c3b329SYinghai Lu 
1936841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev,
194bdc4abecSYinghai Lu 				 struct list_head *head)
1951da177e4SLinus Torvalds {
1961da177e4SLinus Torvalds 	u16 class = dev->class >> 8;
1971da177e4SLinus Torvalds 
1989bded00bSKenji Kaneshige 	/* Don't touch classless devices or host bridges or ioapics.  */
1996841ec68SYinghai Lu 	if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
2006841ec68SYinghai Lu 		return;
2011da177e4SLinus Torvalds 
2029bded00bSKenji Kaneshige 	/* Don't touch ioapic devices already enabled by firmware */
20323186279SSatoru Takeuchi 	if (class == PCI_CLASS_SYSTEM_PIC) {
2049bded00bSKenji Kaneshige 		u16 command;
2059bded00bSKenji Kaneshige 		pci_read_config_word(dev, PCI_COMMAND, &command);
2069bded00bSKenji Kaneshige 		if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
2076841ec68SYinghai Lu 			return;
20823186279SSatoru Takeuchi 	}
20923186279SSatoru Takeuchi 
2106841ec68SYinghai Lu 	pdev_sort_resources(dev, head);
2111da177e4SLinus Torvalds }
2121da177e4SLinus Torvalds 
213fc075e1dSRam Pai static inline void reset_resource(struct resource *res)
214fc075e1dSRam Pai {
215fc075e1dSRam Pai 	res->start = 0;
216fc075e1dSRam Pai 	res->end = 0;
217fc075e1dSRam Pai 	res->flags = 0;
218fc075e1dSRam Pai }
219fc075e1dSRam Pai 
220c8adf9a3SRam Pai /**
2219e8bf93aSRam Pai  * reassign_resources_sorted() - satisfy any additional resource requests
222c8adf9a3SRam Pai  *
2239e8bf93aSRam Pai  * @realloc_head : head of the list tracking requests requiring additional
224c8adf9a3SRam Pai  *             resources
225c8adf9a3SRam Pai  * @head     : head of the list tracking requests with allocated
226c8adf9a3SRam Pai  *             resources
227c8adf9a3SRam Pai  *
2289e8bf93aSRam Pai  * Walk through each element of the realloc_head and try to procure
229c8adf9a3SRam Pai  * additional resources for the element, provided the element
230c8adf9a3SRam Pai  * is in the head list.
231c8adf9a3SRam Pai  */
232bdc4abecSYinghai Lu static void reassign_resources_sorted(struct list_head *realloc_head,
233bdc4abecSYinghai Lu 		struct list_head *head)
234c8adf9a3SRam Pai {
235c8adf9a3SRam Pai 	struct resource *res;
236b9b0bba9SYinghai Lu 	struct pci_dev_resource *add_res, *tmp;
237bdc4abecSYinghai Lu 	struct pci_dev_resource *dev_res;
238*d74b9027SWei Yang 	resource_size_t add_size, align;
239c8adf9a3SRam Pai 	int idx;
240c8adf9a3SRam Pai 
241b9b0bba9SYinghai Lu 	list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
242bdc4abecSYinghai Lu 		bool found_match = false;
243bdc4abecSYinghai Lu 
244b9b0bba9SYinghai Lu 		res = add_res->res;
245c8adf9a3SRam Pai 		/* skip resource that has been reset */
246c8adf9a3SRam Pai 		if (!res->flags)
247c8adf9a3SRam Pai 			goto out;
248c8adf9a3SRam Pai 
249c8adf9a3SRam Pai 		/* skip this resource if not found in head list */
250bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list) {
251bdc4abecSYinghai Lu 			if (dev_res->res == res) {
252bdc4abecSYinghai Lu 				found_match = true;
253bdc4abecSYinghai Lu 				break;
254c8adf9a3SRam Pai 			}
255bdc4abecSYinghai Lu 		}
256bdc4abecSYinghai Lu 		if (!found_match)/* just skip */
257bdc4abecSYinghai Lu 			continue;
258c8adf9a3SRam Pai 
259b9b0bba9SYinghai Lu 		idx = res - &add_res->dev->resource[0];
260b9b0bba9SYinghai Lu 		add_size = add_res->add_size;
261*d74b9027SWei Yang 		align = add_res->min_align;
2622bbc6942SRam Pai 		if (!resource_size(res)) {
263*d74b9027SWei Yang 			res->start = align;
264c8adf9a3SRam Pai 			res->end = res->start + add_size - 1;
265b9b0bba9SYinghai Lu 			if (pci_assign_resource(add_res->dev, idx))
266c8adf9a3SRam Pai 				reset_resource(res);
2672bbc6942SRam Pai 		} else {
268b9b0bba9SYinghai Lu 			res->flags |= add_res->flags &
269bdc4abecSYinghai Lu 				 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
270b9b0bba9SYinghai Lu 			if (pci_reassign_resource(add_res->dev, idx,
271bdc4abecSYinghai Lu 						  add_size, align))
272b9b0bba9SYinghai Lu 				dev_printk(KERN_DEBUG, &add_res->dev->dev,
273b592443dSYinghai Lu 					   "failed to add %llx res[%d]=%pR\n",
274b592443dSYinghai Lu 					   (unsigned long long)add_size,
275b592443dSYinghai Lu 					   idx, res);
276c8adf9a3SRam Pai 		}
277c8adf9a3SRam Pai out:
278b9b0bba9SYinghai Lu 		list_del(&add_res->list);
279b9b0bba9SYinghai Lu 		kfree(add_res);
280c8adf9a3SRam Pai 	}
281c8adf9a3SRam Pai }
282c8adf9a3SRam Pai 
283c8adf9a3SRam Pai /**
284c8adf9a3SRam Pai  * assign_requested_resources_sorted() - satisfy resource requests
285c8adf9a3SRam Pai  *
286c8adf9a3SRam Pai  * @head : head of the list tracking requests for resources
2878356aad4SWanpeng Li  * @fail_head : head of the list tracking requests that could
288c8adf9a3SRam Pai  *		not be allocated
289c8adf9a3SRam Pai  *
290c8adf9a3SRam Pai  * Satisfy resource requests of each element in the list. Add
291c8adf9a3SRam Pai  * requests that could not satisfied to the failed_list.
292c8adf9a3SRam Pai  */
293bdc4abecSYinghai Lu static void assign_requested_resources_sorted(struct list_head *head,
294bdc4abecSYinghai Lu 				 struct list_head *fail_head)
2956841ec68SYinghai Lu {
2966841ec68SYinghai Lu 	struct resource *res;
297bdc4abecSYinghai Lu 	struct pci_dev_resource *dev_res;
2986841ec68SYinghai Lu 	int idx;
2996841ec68SYinghai Lu 
300bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list) {
301bdc4abecSYinghai Lu 		res = dev_res->res;
302bdc4abecSYinghai Lu 		idx = res - &dev_res->dev->resource[0];
303bdc4abecSYinghai Lu 		if (resource_size(res) &&
304bdc4abecSYinghai Lu 		    pci_assign_resource(dev_res->dev, idx)) {
305a3cb999dSYinghai Lu 			if (fail_head) {
3069a928660SYinghai Lu 				/*
3079a928660SYinghai Lu 				 * if the failed res is for ROM BAR, and it will
3089a928660SYinghai Lu 				 * be enabled later, don't add it to the list
3099a928660SYinghai Lu 				 */
3109a928660SYinghai Lu 				if (!((idx == PCI_ROM_RESOURCE) &&
3119a928660SYinghai Lu 				      (!(res->flags & IORESOURCE_ROM_ENABLE))))
31267cc7e26SYinghai Lu 					add_to_list(fail_head,
31367cc7e26SYinghai Lu 						    dev_res->dev, res,
314f7625980SBjorn Helgaas 						    0 /* don't care */,
315f7625980SBjorn Helgaas 						    0 /* don't care */);
3169a928660SYinghai Lu 			}
317fc075e1dSRam Pai 			reset_resource(res);
318542df5deSRajesh Shah 		}
3191da177e4SLinus Torvalds 	}
3201da177e4SLinus Torvalds }
3211da177e4SLinus Torvalds 
322aa914f5eSYinghai Lu static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
323aa914f5eSYinghai Lu {
324aa914f5eSYinghai Lu 	struct pci_dev_resource *fail_res;
325aa914f5eSYinghai Lu 	unsigned long mask = 0;
326aa914f5eSYinghai Lu 
327aa914f5eSYinghai Lu 	/* check failed type */
328aa914f5eSYinghai Lu 	list_for_each_entry(fail_res, fail_head, list)
329aa914f5eSYinghai Lu 		mask |= fail_res->flags;
330aa914f5eSYinghai Lu 
331aa914f5eSYinghai Lu 	/*
332aa914f5eSYinghai Lu 	 * one pref failed resource will set IORESOURCE_MEM,
333aa914f5eSYinghai Lu 	 * as we can allocate pref in non-pref range.
334aa914f5eSYinghai Lu 	 * Will release all assigned non-pref sibling resources
335aa914f5eSYinghai Lu 	 * according to that bit.
336aa914f5eSYinghai Lu 	 */
337aa914f5eSYinghai Lu 	return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
338aa914f5eSYinghai Lu }
339aa914f5eSYinghai Lu 
340aa914f5eSYinghai Lu static bool pci_need_to_release(unsigned long mask, struct resource *res)
341aa914f5eSYinghai Lu {
342aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_IO)
343aa914f5eSYinghai Lu 		return !!(mask & IORESOURCE_IO);
344aa914f5eSYinghai Lu 
345aa914f5eSYinghai Lu 	/* check pref at first */
346aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_PREFETCH) {
347aa914f5eSYinghai Lu 		if (mask & IORESOURCE_PREFETCH)
348aa914f5eSYinghai Lu 			return true;
349aa914f5eSYinghai Lu 		/* count pref if its parent is non-pref */
350aa914f5eSYinghai Lu 		else if ((mask & IORESOURCE_MEM) &&
351aa914f5eSYinghai Lu 			 !(res->parent->flags & IORESOURCE_PREFETCH))
352aa914f5eSYinghai Lu 			return true;
353aa914f5eSYinghai Lu 		else
354aa914f5eSYinghai Lu 			return false;
355aa914f5eSYinghai Lu 	}
356aa914f5eSYinghai Lu 
357aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_MEM)
358aa914f5eSYinghai Lu 		return !!(mask & IORESOURCE_MEM);
359aa914f5eSYinghai Lu 
360aa914f5eSYinghai Lu 	return false;	/* should not get here */
361aa914f5eSYinghai Lu }
362aa914f5eSYinghai Lu 
363bdc4abecSYinghai Lu static void __assign_resources_sorted(struct list_head *head,
364bdc4abecSYinghai Lu 				 struct list_head *realloc_head,
365bdc4abecSYinghai Lu 				 struct list_head *fail_head)
366c8adf9a3SRam Pai {
3673e6e0d80SYinghai Lu 	/*
3683e6e0d80SYinghai Lu 	 * Should not assign requested resources at first.
3693e6e0d80SYinghai Lu 	 *   they could be adjacent, so later reassign can not reallocate
3703e6e0d80SYinghai Lu 	 *   them one by one in parent resource window.
371367fa982SMasanari Iida 	 * Try to assign requested + add_size at beginning
3723e6e0d80SYinghai Lu 	 *  if could do that, could get out early.
3733e6e0d80SYinghai Lu 	 *  if could not do that, we still try to assign requested at first,
3743e6e0d80SYinghai Lu 	 *    then try to reassign add_size for some resources.
375aa914f5eSYinghai Lu 	 *
376aa914f5eSYinghai Lu 	 * Separate three resource type checking if we need to release
377aa914f5eSYinghai Lu 	 * assigned resource after requested + add_size try.
378aa914f5eSYinghai Lu 	 *	1. if there is io port assign fail, will release assigned
379aa914f5eSYinghai Lu 	 *	   io port.
380aa914f5eSYinghai Lu 	 *	2. if there is pref mmio assign fail, release assigned
381aa914f5eSYinghai Lu 	 *	   pref mmio.
382aa914f5eSYinghai Lu 	 *	   if assigned pref mmio's parent is non-pref mmio and there
383aa914f5eSYinghai Lu 	 *	   is non-pref mmio assign fail, will release that assigned
384aa914f5eSYinghai Lu 	 *	   pref mmio.
385aa914f5eSYinghai Lu 	 *	3. if there is non-pref mmio assign fail or pref mmio
386aa914f5eSYinghai Lu 	 *	   assigned fail, will release assigned non-pref mmio.
3873e6e0d80SYinghai Lu 	 */
388bdc4abecSYinghai Lu 	LIST_HEAD(save_head);
389bdc4abecSYinghai Lu 	LIST_HEAD(local_fail_head);
390b9b0bba9SYinghai Lu 	struct pci_dev_resource *save_res;
391*d74b9027SWei Yang 	struct pci_dev_resource *dev_res, *tmp_res, *dev_res2;
392aa914f5eSYinghai Lu 	unsigned long fail_type;
393*d74b9027SWei Yang 	resource_size_t add_align, align;
3943e6e0d80SYinghai Lu 
3953e6e0d80SYinghai Lu 	/* Check if optional add_size is there */
396bdc4abecSYinghai Lu 	if (!realloc_head || list_empty(realloc_head))
3973e6e0d80SYinghai Lu 		goto requested_and_reassign;
3983e6e0d80SYinghai Lu 
3993e6e0d80SYinghai Lu 	/* Save original start, end, flags etc at first */
400bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list) {
401bdc4abecSYinghai Lu 		if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
402bffc56d4SYinghai Lu 			free_list(&save_head);
4033e6e0d80SYinghai Lu 			goto requested_and_reassign;
4043e6e0d80SYinghai Lu 		}
405bdc4abecSYinghai Lu 	}
4063e6e0d80SYinghai Lu 
4073e6e0d80SYinghai Lu 	/* Update res in head list with add_size in realloc_head list */
408*d74b9027SWei Yang 	list_for_each_entry_safe(dev_res, tmp_res, head, list) {
409bdc4abecSYinghai Lu 		dev_res->res->end += get_res_add_size(realloc_head,
410bdc4abecSYinghai Lu 							dev_res->res);
4113e6e0d80SYinghai Lu 
412*d74b9027SWei Yang 		/*
413*d74b9027SWei Yang 		 * There are two kinds of additional resources in the list:
414*d74b9027SWei Yang 		 * 1. bridge resource  -- IORESOURCE_STARTALIGN
415*d74b9027SWei Yang 		 * 2. SR-IOV resource   -- IORESOURCE_SIZEALIGN
416*d74b9027SWei Yang 		 * Here just fix the additional alignment for bridge
417*d74b9027SWei Yang 		 */
418*d74b9027SWei Yang 		if (!(dev_res->res->flags & IORESOURCE_STARTALIGN))
419*d74b9027SWei Yang 			continue;
420*d74b9027SWei Yang 
421*d74b9027SWei Yang 		add_align = get_res_add_align(realloc_head, dev_res->res);
422*d74b9027SWei Yang 
423*d74b9027SWei Yang 		/*
424*d74b9027SWei Yang 		 * The "head" list is sorted by the alignment to make sure
425*d74b9027SWei Yang 		 * resources with bigger alignment will be assigned first.
426*d74b9027SWei Yang 		 * After we change the alignment of a dev_res in "head" list,
427*d74b9027SWei Yang 		 * we need to reorder the list by alignment to make it
428*d74b9027SWei Yang 		 * consistent.
429*d74b9027SWei Yang 		 */
430*d74b9027SWei Yang 		if (add_align > dev_res->res->start) {
431*d74b9027SWei Yang 			dev_res->res->start = add_align;
432*d74b9027SWei Yang 			dev_res->res->end = add_align +
433*d74b9027SWei Yang 				            resource_size(dev_res->res);
434*d74b9027SWei Yang 
435*d74b9027SWei Yang 			list_for_each_entry(dev_res2, head, list) {
436*d74b9027SWei Yang 				align = pci_resource_alignment(dev_res2->dev,
437*d74b9027SWei Yang 							       dev_res2->res);
438*d74b9027SWei Yang 				if (add_align > align)
439*d74b9027SWei Yang 					list_move_tail(&dev_res->list,
440*d74b9027SWei Yang 						       &dev_res2->list);
441*d74b9027SWei Yang 			}
442*d74b9027SWei Yang                }
443*d74b9027SWei Yang 
444*d74b9027SWei Yang 	}
445*d74b9027SWei Yang 
4463e6e0d80SYinghai Lu 	/* Try updated head list with add_size added */
4473e6e0d80SYinghai Lu 	assign_requested_resources_sorted(head, &local_fail_head);
4483e6e0d80SYinghai Lu 
4493e6e0d80SYinghai Lu 	/* all assigned with add_size ? */
450bdc4abecSYinghai Lu 	if (list_empty(&local_fail_head)) {
4513e6e0d80SYinghai Lu 		/* Remove head list from realloc_head list */
452bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list)
453bdc4abecSYinghai Lu 			remove_from_list(realloc_head, dev_res->res);
454bffc56d4SYinghai Lu 		free_list(&save_head);
455bffc56d4SYinghai Lu 		free_list(head);
4563e6e0d80SYinghai Lu 		return;
4573e6e0d80SYinghai Lu 	}
4583e6e0d80SYinghai Lu 
459aa914f5eSYinghai Lu 	/* check failed type */
460aa914f5eSYinghai Lu 	fail_type = pci_fail_res_type_mask(&local_fail_head);
461aa914f5eSYinghai Lu 	/* remove not need to be released assigned res from head list etc */
462aa914f5eSYinghai Lu 	list_for_each_entry_safe(dev_res, tmp_res, head, list)
463aa914f5eSYinghai Lu 		if (dev_res->res->parent &&
464aa914f5eSYinghai Lu 		    !pci_need_to_release(fail_type, dev_res->res)) {
465aa914f5eSYinghai Lu 			/* remove it from realloc_head list */
466aa914f5eSYinghai Lu 			remove_from_list(realloc_head, dev_res->res);
467aa914f5eSYinghai Lu 			remove_from_list(&save_head, dev_res->res);
468aa914f5eSYinghai Lu 			list_del(&dev_res->list);
469aa914f5eSYinghai Lu 			kfree(dev_res);
470aa914f5eSYinghai Lu 		}
471aa914f5eSYinghai Lu 
472bffc56d4SYinghai Lu 	free_list(&local_fail_head);
4733e6e0d80SYinghai Lu 	/* Release assigned resource */
474bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list)
475bdc4abecSYinghai Lu 		if (dev_res->res->parent)
476bdc4abecSYinghai Lu 			release_resource(dev_res->res);
4773e6e0d80SYinghai Lu 	/* Restore start/end/flags from saved list */
478b9b0bba9SYinghai Lu 	list_for_each_entry(save_res, &save_head, list) {
479b9b0bba9SYinghai Lu 		struct resource *res = save_res->res;
4803e6e0d80SYinghai Lu 
481b9b0bba9SYinghai Lu 		res->start = save_res->start;
482b9b0bba9SYinghai Lu 		res->end = save_res->end;
483b9b0bba9SYinghai Lu 		res->flags = save_res->flags;
4843e6e0d80SYinghai Lu 	}
485bffc56d4SYinghai Lu 	free_list(&save_head);
4863e6e0d80SYinghai Lu 
4873e6e0d80SYinghai Lu requested_and_reassign:
488c8adf9a3SRam Pai 	/* Satisfy the must-have resource requests */
489c8adf9a3SRam Pai 	assign_requested_resources_sorted(head, fail_head);
490c8adf9a3SRam Pai 
4910a2daa1cSRam Pai 	/* Try to satisfy any additional optional resource
492c8adf9a3SRam Pai 		requests */
4939e8bf93aSRam Pai 	if (realloc_head)
4949e8bf93aSRam Pai 		reassign_resources_sorted(realloc_head, head);
495bffc56d4SYinghai Lu 	free_list(head);
496c8adf9a3SRam Pai }
497c8adf9a3SRam Pai 
4986841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev,
499bdc4abecSYinghai Lu 				 struct list_head *add_head,
500bdc4abecSYinghai Lu 				 struct list_head *fail_head)
5016841ec68SYinghai Lu {
502bdc4abecSYinghai Lu 	LIST_HEAD(head);
5036841ec68SYinghai Lu 
5046841ec68SYinghai Lu 	__dev_sort_resources(dev, &head);
5058424d759SYinghai Lu 	__assign_resources_sorted(&head, add_head, fail_head);
5066841ec68SYinghai Lu 
5076841ec68SYinghai Lu }
5086841ec68SYinghai Lu 
5096841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus,
510bdc4abecSYinghai Lu 					 struct list_head *realloc_head,
511bdc4abecSYinghai Lu 					 struct list_head *fail_head)
5126841ec68SYinghai Lu {
5136841ec68SYinghai Lu 	struct pci_dev *dev;
514bdc4abecSYinghai Lu 	LIST_HEAD(head);
5156841ec68SYinghai Lu 
5166841ec68SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list)
5176841ec68SYinghai Lu 		__dev_sort_resources(dev, &head);
5186841ec68SYinghai Lu 
5199e8bf93aSRam Pai 	__assign_resources_sorted(&head, realloc_head, fail_head);
5206841ec68SYinghai Lu }
5216841ec68SYinghai Lu 
522b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus)
5231da177e4SLinus Torvalds {
5241da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
525c7dabef8SBjorn Helgaas 	struct resource *res;
5261da177e4SLinus Torvalds 	struct pci_bus_region region;
5271da177e4SLinus Torvalds 
528b918c62eSYinghai Lu 	dev_info(&bridge->dev, "CardBus bridge to %pR\n",
529b918c62eSYinghai Lu 		 &bus->busn_res);
5301da177e4SLinus Torvalds 
531c7dabef8SBjorn Helgaas 	res = bus->resource[0];
532fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
533c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
5341da177e4SLinus Torvalds 		/*
5351da177e4SLinus Torvalds 		 * The IO resource is allocated a range twice as large as it
5361da177e4SLinus Torvalds 		 * would normally need.  This allows us to set both IO regs.
5371da177e4SLinus Torvalds 		 */
538c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
5391da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
5401da177e4SLinus Torvalds 					region.start);
5411da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
5421da177e4SLinus Torvalds 					region.end);
5431da177e4SLinus Torvalds 	}
5441da177e4SLinus Torvalds 
545c7dabef8SBjorn Helgaas 	res = bus->resource[1];
546fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
547c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
548c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
5491da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
5501da177e4SLinus Torvalds 					region.start);
5511da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
5521da177e4SLinus Torvalds 					region.end);
5531da177e4SLinus Torvalds 	}
5541da177e4SLinus Torvalds 
555c7dabef8SBjorn Helgaas 	res = bus->resource[2];
556fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
557c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
558c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
5591da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
5601da177e4SLinus Torvalds 					region.start);
5611da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
5621da177e4SLinus Torvalds 					region.end);
5631da177e4SLinus Torvalds 	}
5641da177e4SLinus Torvalds 
565c7dabef8SBjorn Helgaas 	res = bus->resource[3];
566fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
567c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
568c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
5691da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
5701da177e4SLinus Torvalds 					region.start);
5711da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
5721da177e4SLinus Torvalds 					region.end);
5731da177e4SLinus Torvalds 	}
5741da177e4SLinus Torvalds }
575b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus);
5761da177e4SLinus Torvalds 
5771da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected.
5781da177e4SLinus Torvalds    PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
5791da177e4SLinus Torvalds    requires that if there is no I/O ports or memory behind the
5801da177e4SLinus Torvalds    bridge, corresponding range must be turned off by writing base
5811da177e4SLinus Torvalds    value greater than limit to the bridge's base/limit registers.
5821da177e4SLinus Torvalds 
5831da177e4SLinus Torvalds    Note: care must be taken when updating I/O base/limit registers
5841da177e4SLinus Torvalds    of bridges which support 32-bit I/O. This update requires two
5851da177e4SLinus Torvalds    config space writes, so it's quite possible that an I/O window of
5861da177e4SLinus Torvalds    the bridge will have some undesirable address (e.g. 0) after the
5871da177e4SLinus Torvalds    first write. Ditto 64-bit prefetchable MMIO.  */
5883f2f4dc4SYinghai Lu static void pci_setup_bridge_io(struct pci_dev *bridge)
5891da177e4SLinus Torvalds {
590c7dabef8SBjorn Helgaas 	struct resource *res;
5911da177e4SLinus Torvalds 	struct pci_bus_region region;
5922b28ae19SBjorn Helgaas 	unsigned long io_mask;
5932b28ae19SBjorn Helgaas 	u8 io_base_lo, io_limit_lo;
5945b764b83SBjorn Helgaas 	u16 l;
5955b764b83SBjorn Helgaas 	u32 io_upper16;
5961da177e4SLinus Torvalds 
5972b28ae19SBjorn Helgaas 	io_mask = PCI_IO_RANGE_MASK;
5982b28ae19SBjorn Helgaas 	if (bridge->io_window_1k)
5992b28ae19SBjorn Helgaas 		io_mask = PCI_IO_1K_RANGE_MASK;
6002b28ae19SBjorn Helgaas 
6011da177e4SLinus Torvalds 	/* Set up the top and bottom of the PCI I/O segment for this bus. */
6023f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
603fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
604c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
6055b764b83SBjorn Helgaas 		pci_read_config_word(bridge, PCI_IO_BASE, &l);
6062b28ae19SBjorn Helgaas 		io_base_lo = (region.start >> 8) & io_mask;
6072b28ae19SBjorn Helgaas 		io_limit_lo = (region.end >> 8) & io_mask;
6085b764b83SBjorn Helgaas 		l = ((u16) io_limit_lo << 8) | io_base_lo;
6091da177e4SLinus Torvalds 		/* Set up upper 16 bits of I/O base/limit. */
6101da177e4SLinus Torvalds 		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
611c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
6127cc5997dSYinghai Lu 	} else {
6131da177e4SLinus Torvalds 		/* Clear upper 16 bits of I/O base/limit. */
6141da177e4SLinus Torvalds 		io_upper16 = 0;
6151da177e4SLinus Torvalds 		l = 0x00f0;
6161da177e4SLinus Torvalds 	}
6171da177e4SLinus Torvalds 	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */
6181da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
6191da177e4SLinus Torvalds 	/* Update lower 16 bits of I/O base/limit. */
6205b764b83SBjorn Helgaas 	pci_write_config_word(bridge, PCI_IO_BASE, l);
6211da177e4SLinus Torvalds 	/* Update upper 16 bits of I/O base/limit. */
6221da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
6237cc5997dSYinghai Lu }
6241da177e4SLinus Torvalds 
6253f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio(struct pci_dev *bridge)
6267cc5997dSYinghai Lu {
6277cc5997dSYinghai Lu 	struct resource *res;
6287cc5997dSYinghai Lu 	struct pci_bus_region region;
6297cc5997dSYinghai Lu 	u32 l;
6307cc5997dSYinghai Lu 
6317cc5997dSYinghai Lu 	/* Set up the top and bottom of the PCI Memory segment for this bus. */
6323f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
633fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
634c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
6351da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
6361da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
637c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
6387cc5997dSYinghai Lu 	} else {
6391da177e4SLinus Torvalds 		l = 0x0000fff0;
6401da177e4SLinus Torvalds 	}
6411da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
6427cc5997dSYinghai Lu }
6437cc5997dSYinghai Lu 
6443f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge)
6457cc5997dSYinghai Lu {
6467cc5997dSYinghai Lu 	struct resource *res;
6477cc5997dSYinghai Lu 	struct pci_bus_region region;
6487cc5997dSYinghai Lu 	u32 l, bu, lu;
6491da177e4SLinus Torvalds 
6501da177e4SLinus Torvalds 	/* Clear out the upper 32 bits of PREF limit.
6511da177e4SLinus Torvalds 	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
6521da177e4SLinus Torvalds 	   disables PREF range, which is ok. */
6531da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
6541da177e4SLinus Torvalds 
6551da177e4SLinus Torvalds 	/* Set up PREF base/limit. */
656c40a22e0SBenjamin Herrenschmidt 	bu = lu = 0;
6573f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
658fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
659c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_PREFETCH) {
6601da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
6611da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
662c7dabef8SBjorn Helgaas 		if (res->flags & IORESOURCE_MEM_64) {
66313d36c24SAndrew Morton 			bu = upper_32_bits(region.start);
66413d36c24SAndrew Morton 			lu = upper_32_bits(region.end);
6651f82de10SYinghai Lu 		}
666c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
6677cc5997dSYinghai Lu 	} else {
6681da177e4SLinus Torvalds 		l = 0x0000fff0;
6691da177e4SLinus Torvalds 	}
6701da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
6711da177e4SLinus Torvalds 
672c40a22e0SBenjamin Herrenschmidt 	/* Set the upper 32 bits of PREF base & limit. */
673c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
674c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
6757cc5997dSYinghai Lu }
6767cc5997dSYinghai Lu 
6777cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
6787cc5997dSYinghai Lu {
6797cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
6807cc5997dSYinghai Lu 
681b918c62eSYinghai Lu 	dev_info(&bridge->dev, "PCI bridge to %pR\n",
682b918c62eSYinghai Lu 		 &bus->busn_res);
6837cc5997dSYinghai Lu 
6847cc5997dSYinghai Lu 	if (type & IORESOURCE_IO)
6853f2f4dc4SYinghai Lu 		pci_setup_bridge_io(bridge);
6867cc5997dSYinghai Lu 
6877cc5997dSYinghai Lu 	if (type & IORESOURCE_MEM)
6883f2f4dc4SYinghai Lu 		pci_setup_bridge_mmio(bridge);
6897cc5997dSYinghai Lu 
6907cc5997dSYinghai Lu 	if (type & IORESOURCE_PREFETCH)
6913f2f4dc4SYinghai Lu 		pci_setup_bridge_mmio_pref(bridge);
6921da177e4SLinus Torvalds 
6931da177e4SLinus Torvalds 	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
6941da177e4SLinus Torvalds }
6951da177e4SLinus Torvalds 
696e2444273SBenjamin Herrenschmidt void pci_setup_bridge(struct pci_bus *bus)
6977cc5997dSYinghai Lu {
6987cc5997dSYinghai Lu 	unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
6997cc5997dSYinghai Lu 				  IORESOURCE_PREFETCH;
7007cc5997dSYinghai Lu 
7017cc5997dSYinghai Lu 	__pci_setup_bridge(bus, type);
7027cc5997dSYinghai Lu }
7037cc5997dSYinghai Lu 
7048505e729SYinghai Lu 
7058505e729SYinghai Lu int pci_claim_bridge_resource(struct pci_dev *bridge, int i)
7068505e729SYinghai Lu {
7078505e729SYinghai Lu 	if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END)
7088505e729SYinghai Lu 		return 0;
7098505e729SYinghai Lu 
7108505e729SYinghai Lu 	if (pci_claim_resource(bridge, i) == 0)
7118505e729SYinghai Lu 		return 0;	/* claimed the window */
7128505e729SYinghai Lu 
7138505e729SYinghai Lu 	if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI)
7148505e729SYinghai Lu 		return 0;
7158505e729SYinghai Lu 
7168505e729SYinghai Lu 	if (!pci_bus_clip_resource(bridge, i))
7178505e729SYinghai Lu 		return -EINVAL;	/* clipping didn't change anything */
7188505e729SYinghai Lu 
7198505e729SYinghai Lu 	switch (i - PCI_BRIDGE_RESOURCES) {
7208505e729SYinghai Lu 	case 0:
7218505e729SYinghai Lu 		pci_setup_bridge_io(bridge);
7228505e729SYinghai Lu 		break;
7238505e729SYinghai Lu 	case 1:
7248505e729SYinghai Lu 		pci_setup_bridge_mmio(bridge);
7258505e729SYinghai Lu 		break;
7268505e729SYinghai Lu 	case 2:
7278505e729SYinghai Lu 		pci_setup_bridge_mmio_pref(bridge);
7288505e729SYinghai Lu 		break;
7298505e729SYinghai Lu 	default:
7308505e729SYinghai Lu 		return -EINVAL;
7318505e729SYinghai Lu 	}
7328505e729SYinghai Lu 
7338505e729SYinghai Lu 	if (pci_claim_resource(bridge, i) == 0)
7348505e729SYinghai Lu 		return 0;	/* claimed a smaller window */
7358505e729SYinghai Lu 
7368505e729SYinghai Lu 	return -EINVAL;
7378505e729SYinghai Lu }
7388505e729SYinghai Lu 
7391da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and
7401da177e4SLinus Torvalds    prefetchable memory ranges. If not, the respective
7411da177e4SLinus Torvalds    base/limit registers must be read-only and read as 0. */
74296bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus)
7431da177e4SLinus Torvalds {
7441da177e4SLinus Torvalds 	u16 io;
7451da177e4SLinus Torvalds 	u32 pmem;
7461da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
7471da177e4SLinus Torvalds 	struct resource *b_res;
7481da177e4SLinus Torvalds 
7491da177e4SLinus Torvalds 	b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
7501da177e4SLinus Torvalds 	b_res[1].flags |= IORESOURCE_MEM;
7511da177e4SLinus Torvalds 
7521da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_IO_BASE, &io);
7531da177e4SLinus Torvalds 	if (!io) {
754d2f54d9bSBjorn Helgaas 		pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
7551da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_IO_BASE, &io);
7561da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
7571da177e4SLinus Torvalds 	}
7581da177e4SLinus Torvalds 	if (io)
7591da177e4SLinus Torvalds 		b_res[0].flags |= IORESOURCE_IO;
760d2f54d9bSBjorn Helgaas 
7611da177e4SLinus Torvalds 	/*  DECchip 21050 pass 2 errata: the bridge may miss an address
7621da177e4SLinus Torvalds 	    disconnect boundary by one PCI data phase.
7631da177e4SLinus Torvalds 	    Workaround: do not use prefetching on this device. */
7641da177e4SLinus Torvalds 	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
7651da177e4SLinus Torvalds 		return;
766d2f54d9bSBjorn Helgaas 
7671da177e4SLinus Torvalds 	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
7681da177e4SLinus Torvalds 	if (!pmem) {
7691da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
770d2f54d9bSBjorn Helgaas 					       0xffe0fff0);
7711da177e4SLinus Torvalds 		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
7721da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
7731da177e4SLinus Torvalds 	}
7741f82de10SYinghai Lu 	if (pmem) {
7751da177e4SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
77699586105SYinghai Lu 		if ((pmem & PCI_PREF_RANGE_TYPE_MASK) ==
77799586105SYinghai Lu 		    PCI_PREF_RANGE_TYPE_64) {
7781f82de10SYinghai Lu 			b_res[2].flags |= IORESOURCE_MEM_64;
77999586105SYinghai Lu 			b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
78099586105SYinghai Lu 		}
7811f82de10SYinghai Lu 	}
7821f82de10SYinghai Lu 
7831f82de10SYinghai Lu 	/* double check if bridge does support 64 bit pref */
7841f82de10SYinghai Lu 	if (b_res[2].flags & IORESOURCE_MEM_64) {
7851f82de10SYinghai Lu 		u32 mem_base_hi, tmp;
7861f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
7871f82de10SYinghai Lu 					 &mem_base_hi);
7881f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
7891f82de10SYinghai Lu 					       0xffffffff);
7901f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
7911f82de10SYinghai Lu 		if (!tmp)
7921f82de10SYinghai Lu 			b_res[2].flags &= ~IORESOURCE_MEM_64;
7931f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
7941f82de10SYinghai Lu 				       mem_base_hi);
7951f82de10SYinghai Lu 	}
7961da177e4SLinus Torvalds }
7971da177e4SLinus Torvalds 
7981da177e4SLinus Torvalds /* Helper function for sizing routines: find first available
7991da177e4SLinus Torvalds    bus resource of a given type. Note: we intentionally skip
8001da177e4SLinus Torvalds    the bus resources which have already been assigned (that is,
8011da177e4SLinus Torvalds    have non-NULL parent resource). */
8025b285415SYinghai Lu static struct resource *find_free_bus_resource(struct pci_bus *bus,
8035b285415SYinghai Lu 			 unsigned long type_mask, unsigned long type)
8041da177e4SLinus Torvalds {
8051da177e4SLinus Torvalds 	int i;
8061da177e4SLinus Torvalds 	struct resource *r;
8071da177e4SLinus Torvalds 
80889a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, r, i) {
809299de034SIvan Kokshaysky 		if (r == &ioport_resource || r == &iomem_resource)
810299de034SIvan Kokshaysky 			continue;
81155a10984SJesse Barnes 		if (r && (r->flags & type_mask) == type && !r->parent)
8121da177e4SLinus Torvalds 			return r;
8131da177e4SLinus Torvalds 	}
8141da177e4SLinus Torvalds 	return NULL;
8151da177e4SLinus Torvalds }
8161da177e4SLinus Torvalds 
81713583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size,
81813583b16SRam Pai 		resource_size_t min_size,
81913583b16SRam Pai 		resource_size_t size1,
82013583b16SRam Pai 		resource_size_t old_size,
82113583b16SRam Pai 		resource_size_t align)
82213583b16SRam Pai {
82313583b16SRam Pai 	if (size < min_size)
82413583b16SRam Pai 		size = min_size;
82513583b16SRam Pai 	if (old_size == 1)
82613583b16SRam Pai 		old_size = 0;
82713583b16SRam Pai 	/* To be fixed in 2.5: we should have sort of HAVE_ISA
82813583b16SRam Pai 	   flag in the struct pci_bus. */
82913583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
83013583b16SRam Pai 	size = (size & 0xff) + ((size & ~0xffUL) << 2);
83113583b16SRam Pai #endif
83213583b16SRam Pai 	size = ALIGN(size + size1, align);
83313583b16SRam Pai 	if (size < old_size)
83413583b16SRam Pai 		size = old_size;
83513583b16SRam Pai 	return size;
83613583b16SRam Pai }
83713583b16SRam Pai 
83813583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size,
83913583b16SRam Pai 		resource_size_t min_size,
84013583b16SRam Pai 		resource_size_t size1,
84113583b16SRam Pai 		resource_size_t old_size,
84213583b16SRam Pai 		resource_size_t align)
84313583b16SRam Pai {
84413583b16SRam Pai 	if (size < min_size)
84513583b16SRam Pai 		size = min_size;
84613583b16SRam Pai 	if (old_size == 1)
84713583b16SRam Pai 		old_size = 0;
84813583b16SRam Pai 	if (size < old_size)
84913583b16SRam Pai 		size = old_size;
85013583b16SRam Pai 	size = ALIGN(size + size1, align);
85113583b16SRam Pai 	return size;
85213583b16SRam Pai }
85313583b16SRam Pai 
854ac5ad93eSGavin Shan resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
855ac5ad93eSGavin Shan 						unsigned long type)
856ac5ad93eSGavin Shan {
857ac5ad93eSGavin Shan 	return 1;
858ac5ad93eSGavin Shan }
859ac5ad93eSGavin Shan 
860ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_MEM_ALIGN	0x100000	/* 1MiB */
861ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN	0x1000		/* 4KiB */
862ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN_1K	0x400		/* 1KiB */
863ac5ad93eSGavin Shan 
864ac5ad93eSGavin Shan static resource_size_t window_alignment(struct pci_bus *bus,
865ac5ad93eSGavin Shan 					unsigned long type)
866ac5ad93eSGavin Shan {
867ac5ad93eSGavin Shan 	resource_size_t align = 1, arch_align;
868ac5ad93eSGavin Shan 
869ac5ad93eSGavin Shan 	if (type & IORESOURCE_MEM)
870ac5ad93eSGavin Shan 		align = PCI_P2P_DEFAULT_MEM_ALIGN;
871ac5ad93eSGavin Shan 	else if (type & IORESOURCE_IO) {
872ac5ad93eSGavin Shan 		/*
873ac5ad93eSGavin Shan 		 * Per spec, I/O windows are 4K-aligned, but some
874ac5ad93eSGavin Shan 		 * bridges have an extension to support 1K alignment.
875ac5ad93eSGavin Shan 		 */
876ac5ad93eSGavin Shan 		if (bus->self->io_window_1k)
877ac5ad93eSGavin Shan 			align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
878ac5ad93eSGavin Shan 		else
879ac5ad93eSGavin Shan 			align = PCI_P2P_DEFAULT_IO_ALIGN;
880ac5ad93eSGavin Shan 	}
881ac5ad93eSGavin Shan 
882ac5ad93eSGavin Shan 	arch_align = pcibios_window_alignment(bus, type);
883ac5ad93eSGavin Shan 	return max(align, arch_align);
884ac5ad93eSGavin Shan }
885ac5ad93eSGavin Shan 
886c8adf9a3SRam Pai /**
887c8adf9a3SRam Pai  * pbus_size_io() - size the io window of a given bus
888c8adf9a3SRam Pai  *
889c8adf9a3SRam Pai  * @bus : the bus
890c8adf9a3SRam Pai  * @min_size : the minimum io window that must to be allocated
891c8adf9a3SRam Pai  * @add_size : additional optional io window
8929e8bf93aSRam Pai  * @realloc_head : track the additional io window on this list
893c8adf9a3SRam Pai  *
894c8adf9a3SRam Pai  * Sizing the IO windows of the PCI-PCI bridge is trivial,
895fd591341SYinghai Lu  * since these windows have 1K or 4K granularity and the IO ranges
896c8adf9a3SRam Pai  * of non-bridge PCI devices are limited to 256 bytes.
897c8adf9a3SRam Pai  * We must be careful with the ISA aliasing though.
898c8adf9a3SRam Pai  */
899c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
900bdc4abecSYinghai Lu 		resource_size_t add_size, struct list_head *realloc_head)
9011da177e4SLinus Torvalds {
9021da177e4SLinus Torvalds 	struct pci_dev *dev;
9035b285415SYinghai Lu 	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO,
9045b285415SYinghai Lu 							IORESOURCE_IO);
90511251a86SWei Yang 	resource_size_t size = 0, size0 = 0, size1 = 0;
906be768912SYinghai Lu 	resource_size_t children_add_size = 0;
9072d1d6678SBjorn Helgaas 	resource_size_t min_align, align;
9081da177e4SLinus Torvalds 
9091da177e4SLinus Torvalds 	if (!b_res)
9101da177e4SLinus Torvalds 		return;
9111da177e4SLinus Torvalds 
9122d1d6678SBjorn Helgaas 	min_align = window_alignment(bus, IORESOURCE_IO);
9131da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
9141da177e4SLinus Torvalds 		int i;
9151da177e4SLinus Torvalds 
9161da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
9171da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
9181da177e4SLinus Torvalds 			unsigned long r_size;
9191da177e4SLinus Torvalds 
9201da177e4SLinus Torvalds 			if (r->parent || !(r->flags & IORESOURCE_IO))
9211da177e4SLinus Torvalds 				continue;
922022edd86SZhao, Yu 			r_size = resource_size(r);
9231da177e4SLinus Torvalds 
9241da177e4SLinus Torvalds 			if (r_size < 0x400)
9251da177e4SLinus Torvalds 				/* Might be re-aligned for ISA */
9261da177e4SLinus Torvalds 				size += r_size;
9271da177e4SLinus Torvalds 			else
9281da177e4SLinus Torvalds 				size1 += r_size;
929be768912SYinghai Lu 
930fd591341SYinghai Lu 			align = pci_resource_alignment(dev, r);
931fd591341SYinghai Lu 			if (align > min_align)
932fd591341SYinghai Lu 				min_align = align;
933fd591341SYinghai Lu 
9349e8bf93aSRam Pai 			if (realloc_head)
9359e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
9361da177e4SLinus Torvalds 		}
9371da177e4SLinus Torvalds 	}
938fd591341SYinghai Lu 
939c8adf9a3SRam Pai 	size0 = calculate_iosize(size, min_size, size1,
940fd591341SYinghai Lu 			resource_size(b_res), min_align);
941be768912SYinghai Lu 	if (children_add_size > add_size)
942be768912SYinghai Lu 		add_size = children_add_size;
9439e8bf93aSRam Pai 	size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
944a4ac9feaSYinghai Lu 		calculate_iosize(size, min_size, add_size + size1,
945fd591341SYinghai Lu 			resource_size(b_res), min_align);
946c8adf9a3SRam Pai 	if (!size0 && !size1) {
947865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
948227f0647SRyan Desfosses 			dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n",
949227f0647SRyan Desfosses 				 b_res, &bus->busn_res);
9501da177e4SLinus Torvalds 		b_res->flags = 0;
9511da177e4SLinus Torvalds 		return;
9521da177e4SLinus Torvalds 	}
953fd591341SYinghai Lu 
954fd591341SYinghai Lu 	b_res->start = min_align;
955c8adf9a3SRam Pai 	b_res->end = b_res->start + size0 - 1;
95688452565SIvan Kokshaysky 	b_res->flags |= IORESOURCE_STARTALIGN;
957b592443dSYinghai Lu 	if (size1 > size0 && realloc_head) {
958fd591341SYinghai Lu 		add_to_list(realloc_head, bus->self, b_res, size1-size0,
959fd591341SYinghai Lu 			    min_align);
960227f0647SRyan Desfosses 		dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx\n",
961227f0647SRyan Desfosses 			   b_res, &bus->busn_res,
96211251a86SWei Yang 			   (unsigned long long)size1-size0);
963b592443dSYinghai Lu 	}
9641da177e4SLinus Torvalds }
9651da177e4SLinus Torvalds 
966c121504eSGavin Shan static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
967c121504eSGavin Shan 						  int max_order)
968c121504eSGavin Shan {
969c121504eSGavin Shan 	resource_size_t align = 0;
970c121504eSGavin Shan 	resource_size_t min_align = 0;
971c121504eSGavin Shan 	int order;
972c121504eSGavin Shan 
973c121504eSGavin Shan 	for (order = 0; order <= max_order; order++) {
974c121504eSGavin Shan 		resource_size_t align1 = 1;
975c121504eSGavin Shan 
976c121504eSGavin Shan 		align1 <<= (order + 20);
977c121504eSGavin Shan 
978c121504eSGavin Shan 		if (!align)
979c121504eSGavin Shan 			min_align = align1;
980c121504eSGavin Shan 		else if (ALIGN(align + min_align, min_align) < align1)
981c121504eSGavin Shan 			min_align = align1 >> 1;
982c121504eSGavin Shan 		align += aligns[order];
983c121504eSGavin Shan 	}
984c121504eSGavin Shan 
985c121504eSGavin Shan 	return min_align;
986c121504eSGavin Shan }
987c121504eSGavin Shan 
988c8adf9a3SRam Pai /**
989c8adf9a3SRam Pai  * pbus_size_mem() - size the memory window of a given bus
990c8adf9a3SRam Pai  *
991c8adf9a3SRam Pai  * @bus : the bus
992496f70cfSWei Yang  * @mask: mask the resource flag, then compare it with type
993496f70cfSWei Yang  * @type: the type of free resource from bridge
9945b285415SYinghai Lu  * @type2: second match type
9955b285415SYinghai Lu  * @type3: third match type
996c8adf9a3SRam Pai  * @min_size : the minimum memory window that must to be allocated
997c8adf9a3SRam Pai  * @add_size : additional optional memory window
9989e8bf93aSRam Pai  * @realloc_head : track the additional memory window on this list
999c8adf9a3SRam Pai  *
1000c8adf9a3SRam Pai  * Calculate the size of the bus and minimal alignment which
1001c8adf9a3SRam Pai  * guarantees that all child resources fit in this size.
100230afe8d0SBjorn Helgaas  *
100330afe8d0SBjorn Helgaas  * Returns -ENOSPC if there's no available bus resource of the desired type.
100430afe8d0SBjorn Helgaas  * Otherwise, sets the bus resource start/end to indicate the required
100530afe8d0SBjorn Helgaas  * size, adds things to realloc_head (if supplied), and returns 0.
1006c8adf9a3SRam Pai  */
100728760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
10085b285415SYinghai Lu 			 unsigned long type, unsigned long type2,
10095b285415SYinghai Lu 			 unsigned long type3,
10105b285415SYinghai Lu 			 resource_size_t min_size, resource_size_t add_size,
1011bdc4abecSYinghai Lu 			 struct list_head *realloc_head)
10121da177e4SLinus Torvalds {
10131da177e4SLinus Torvalds 	struct pci_dev *dev;
1014c8adf9a3SRam Pai 	resource_size_t min_align, align, size, size0, size1;
1015096d4221SYinghai Lu 	resource_size_t aligns[18];	/* Alignments from 1Mb to 128Gb */
10161da177e4SLinus Torvalds 	int order, max_order;
10175b285415SYinghai Lu 	struct resource *b_res = find_free_bus_resource(bus,
10185b285415SYinghai Lu 					mask | IORESOURCE_PREFETCH, type);
1019be768912SYinghai Lu 	resource_size_t children_add_size = 0;
1020*d74b9027SWei Yang 	resource_size_t children_add_align = 0;
1021*d74b9027SWei Yang 	resource_size_t add_align = 0;
10221da177e4SLinus Torvalds 
10231da177e4SLinus Torvalds 	if (!b_res)
102430afe8d0SBjorn Helgaas 		return -ENOSPC;
10251da177e4SLinus Torvalds 
10261da177e4SLinus Torvalds 	memset(aligns, 0, sizeof(aligns));
10271da177e4SLinus Torvalds 	max_order = 0;
10281da177e4SLinus Torvalds 	size = 0;
10291da177e4SLinus Torvalds 
10301da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
10311da177e4SLinus Torvalds 		int i;
10321da177e4SLinus Torvalds 
10331da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
10341da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
1035c40a22e0SBenjamin Herrenschmidt 			resource_size_t r_size;
10361da177e4SLinus Torvalds 
10375b285415SYinghai Lu 			if (r->parent || ((r->flags & mask) != type &&
10385b285415SYinghai Lu 					  (r->flags & mask) != type2 &&
10395b285415SYinghai Lu 					  (r->flags & mask) != type3))
10401da177e4SLinus Torvalds 				continue;
1041022edd86SZhao, Yu 			r_size = resource_size(r);
10422aceefcbSYinghai Lu #ifdef CONFIG_PCI_IOV
10432aceefcbSYinghai Lu 			/* put SRIOV requested res to the optional list */
10449e8bf93aSRam Pai 			if (realloc_head && i >= PCI_IOV_RESOURCES &&
10452aceefcbSYinghai Lu 					i <= PCI_IOV_RESOURCE_END) {
1046*d74b9027SWei Yang 				add_align = max(pci_resource_alignment(dev, r), add_align);
10472aceefcbSYinghai Lu 				r->end = r->start - 1;
1048f7625980SBjorn Helgaas 				add_to_list(realloc_head, dev, r, r_size, 0/* don't care */);
10492aceefcbSYinghai Lu 				children_add_size += r_size;
10502aceefcbSYinghai Lu 				continue;
10512aceefcbSYinghai Lu 			}
10522aceefcbSYinghai Lu #endif
105314c8530dSAlan 			/*
105414c8530dSAlan 			 * aligns[0] is for 1MB (since bridge memory
105514c8530dSAlan 			 * windows are always at least 1MB aligned), so
105614c8530dSAlan 			 * keep "order" from being negative for smaller
105714c8530dSAlan 			 * resources.
105814c8530dSAlan 			 */
10596faf17f6SChris Wright 			align = pci_resource_alignment(dev, r);
10601da177e4SLinus Torvalds 			order = __ffs(align) - 20;
106114c8530dSAlan 			if (order < 0)
106214c8530dSAlan 				order = 0;
106314c8530dSAlan 			if (order >= ARRAY_SIZE(aligns)) {
1064227f0647SRyan Desfosses 				dev_warn(&dev->dev, "disabling BAR %d: %pR (bad alignment %#llx)\n",
1065227f0647SRyan Desfosses 					 i, r, (unsigned long long) align);
10661da177e4SLinus Torvalds 				r->flags = 0;
10671da177e4SLinus Torvalds 				continue;
10681da177e4SLinus Torvalds 			}
10691da177e4SLinus Torvalds 			size += r_size;
10701da177e4SLinus Torvalds 			/* Exclude ranges with size > align from
10711da177e4SLinus Torvalds 			   calculation of the alignment. */
10721da177e4SLinus Torvalds 			if (r_size == align)
10731da177e4SLinus Torvalds 				aligns[order] += align;
10741da177e4SLinus Torvalds 			if (order > max_order)
10751da177e4SLinus Torvalds 				max_order = order;
1076be768912SYinghai Lu 
1077*d74b9027SWei Yang 			if (realloc_head) {
10789e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
1079*d74b9027SWei Yang 				children_add_align = get_res_add_align(realloc_head, r);
1080*d74b9027SWei Yang 				add_align = max(add_align, children_add_align);
1081*d74b9027SWei Yang 			}
10821da177e4SLinus Torvalds 		}
10831da177e4SLinus Torvalds 	}
10848308c54dSJeremy Fitzhardinge 
1085c121504eSGavin Shan 	min_align = calculate_mem_align(aligns, max_order);
10863ad94b0dSWei Yang 	min_align = max(min_align, window_alignment(bus, b_res->flags));
1087b42282e5SLinus Torvalds 	size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align);
1088*d74b9027SWei Yang 	add_align = max(min_align, add_align);
1089be768912SYinghai Lu 	if (children_add_size > add_size)
1090be768912SYinghai Lu 		add_size = children_add_size;
10919e8bf93aSRam Pai 	size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
1092a4ac9feaSYinghai Lu 		calculate_memsize(size, min_size, add_size,
1093*d74b9027SWei Yang 				resource_size(b_res), add_align);
1094c8adf9a3SRam Pai 	if (!size0 && !size1) {
1095865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
1096227f0647SRyan Desfosses 			dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n",
1097227f0647SRyan Desfosses 				 b_res, &bus->busn_res);
10981da177e4SLinus Torvalds 		b_res->flags = 0;
109930afe8d0SBjorn Helgaas 		return 0;
11001da177e4SLinus Torvalds 	}
11011da177e4SLinus Torvalds 	b_res->start = min_align;
1102c8adf9a3SRam Pai 	b_res->end = size0 + min_align - 1;
11035b285415SYinghai Lu 	b_res->flags |= IORESOURCE_STARTALIGN;
1104b592443dSYinghai Lu 	if (size1 > size0 && realloc_head) {
1105*d74b9027SWei Yang 		add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align);
1106*d74b9027SWei Yang 		dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx add_align %llx\n",
1107227f0647SRyan Desfosses 			   b_res, &bus->busn_res,
1108*d74b9027SWei Yang 			   (unsigned long long) (size1 - size0),
1109*d74b9027SWei Yang 			   (unsigned long long) add_align);
1110b592443dSYinghai Lu 	}
111130afe8d0SBjorn Helgaas 	return 0;
11121da177e4SLinus Torvalds }
11131da177e4SLinus Torvalds 
11140a2daa1cSRam Pai unsigned long pci_cardbus_resource_alignment(struct resource *res)
11150a2daa1cSRam Pai {
11160a2daa1cSRam Pai 	if (res->flags & IORESOURCE_IO)
11170a2daa1cSRam Pai 		return pci_cardbus_io_size;
11180a2daa1cSRam Pai 	if (res->flags & IORESOURCE_MEM)
11190a2daa1cSRam Pai 		return pci_cardbus_mem_size;
11200a2daa1cSRam Pai 	return 0;
11210a2daa1cSRam Pai }
11220a2daa1cSRam Pai 
11230a2daa1cSRam Pai static void pci_bus_size_cardbus(struct pci_bus *bus,
1124bdc4abecSYinghai Lu 			struct list_head *realloc_head)
11251da177e4SLinus Torvalds {
11261da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
11271da177e4SLinus Torvalds 	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
112811848934SYinghai Lu 	resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
11291da177e4SLinus Torvalds 	u16 ctrl;
11301da177e4SLinus Torvalds 
11313796f1e2SYinghai Lu 	if (b_res[0].parent)
11323796f1e2SYinghai Lu 		goto handle_b_res_1;
11331da177e4SLinus Torvalds 	/*
11341da177e4SLinus Torvalds 	 * Reserve some resources for CardBus.  We reserve
11351da177e4SLinus Torvalds 	 * a fixed amount of bus space for CardBus bridges.
11361da177e4SLinus Torvalds 	 */
113711848934SYinghai Lu 	b_res[0].start = pci_cardbus_io_size;
113811848934SYinghai Lu 	b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
113911848934SYinghai Lu 	b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
114011848934SYinghai Lu 	if (realloc_head) {
114111848934SYinghai Lu 		b_res[0].end -= pci_cardbus_io_size;
114211848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
114311848934SYinghai Lu 				pci_cardbus_io_size);
114411848934SYinghai Lu 	}
11451da177e4SLinus Torvalds 
11463796f1e2SYinghai Lu handle_b_res_1:
11473796f1e2SYinghai Lu 	if (b_res[1].parent)
11483796f1e2SYinghai Lu 		goto handle_b_res_2;
114911848934SYinghai Lu 	b_res[1].start = pci_cardbus_io_size;
115011848934SYinghai Lu 	b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
115111848934SYinghai Lu 	b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
115211848934SYinghai Lu 	if (realloc_head) {
115311848934SYinghai Lu 		b_res[1].end -= pci_cardbus_io_size;
115411848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size,
115511848934SYinghai Lu 				 pci_cardbus_io_size);
115611848934SYinghai Lu 	}
11571da177e4SLinus Torvalds 
11583796f1e2SYinghai Lu handle_b_res_2:
1159dcef0d06SYinghai Lu 	/* MEM1 must not be pref mmio */
1160dcef0d06SYinghai Lu 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1161dcef0d06SYinghai Lu 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1162dcef0d06SYinghai Lu 		ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1163dcef0d06SYinghai Lu 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1164dcef0d06SYinghai Lu 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1165dcef0d06SYinghai Lu 	}
1166dcef0d06SYinghai Lu 
11671da177e4SLinus Torvalds 	/*
11681da177e4SLinus Torvalds 	 * Check whether prefetchable memory is supported
11691da177e4SLinus Torvalds 	 * by this bridge.
11701da177e4SLinus Torvalds 	 */
11711da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
11721da177e4SLinus Torvalds 	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
11731da177e4SLinus Torvalds 		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
11741da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
11751da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
11761da177e4SLinus Torvalds 	}
11771da177e4SLinus Torvalds 
11783796f1e2SYinghai Lu 	if (b_res[2].parent)
11793796f1e2SYinghai Lu 		goto handle_b_res_3;
11801da177e4SLinus Torvalds 	/*
11811da177e4SLinus Torvalds 	 * If we have prefetchable memory support, allocate
11821da177e4SLinus Torvalds 	 * two regions.  Otherwise, allocate one region of
11831da177e4SLinus Torvalds 	 * twice the size.
11841da177e4SLinus Torvalds 	 */
11851da177e4SLinus Torvalds 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
118611848934SYinghai Lu 		b_res[2].start = pci_cardbus_mem_size;
118711848934SYinghai Lu 		b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
118811848934SYinghai Lu 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
118911848934SYinghai Lu 				  IORESOURCE_STARTALIGN;
119011848934SYinghai Lu 		if (realloc_head) {
119111848934SYinghai Lu 			b_res[2].end -= pci_cardbus_mem_size;
119211848934SYinghai Lu 			add_to_list(realloc_head, bridge, b_res+2,
119311848934SYinghai Lu 				 pci_cardbus_mem_size, pci_cardbus_mem_size);
11941da177e4SLinus Torvalds 		}
11950a2daa1cSRam Pai 
119611848934SYinghai Lu 		/* reduce that to half */
119711848934SYinghai Lu 		b_res_3_size = pci_cardbus_mem_size;
119811848934SYinghai Lu 	}
119911848934SYinghai Lu 
12003796f1e2SYinghai Lu handle_b_res_3:
12013796f1e2SYinghai Lu 	if (b_res[3].parent)
12023796f1e2SYinghai Lu 		goto handle_done;
120311848934SYinghai Lu 	b_res[3].start = pci_cardbus_mem_size;
120411848934SYinghai Lu 	b_res[3].end = b_res[3].start + b_res_3_size - 1;
120511848934SYinghai Lu 	b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
120611848934SYinghai Lu 	if (realloc_head) {
120711848934SYinghai Lu 		b_res[3].end -= b_res_3_size;
120811848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res+3, b_res_3_size,
120911848934SYinghai Lu 				 pci_cardbus_mem_size);
121011848934SYinghai Lu 	}
12113796f1e2SYinghai Lu 
12123796f1e2SYinghai Lu handle_done:
12133796f1e2SYinghai Lu 	;
12141da177e4SLinus Torvalds }
12151da177e4SLinus Torvalds 
121610874f5aSBjorn Helgaas void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head)
12171da177e4SLinus Torvalds {
12181da177e4SLinus Torvalds 	struct pci_dev *dev;
12195b285415SYinghai Lu 	unsigned long mask, prefmask, type2 = 0, type3 = 0;
1220c8adf9a3SRam Pai 	resource_size_t additional_mem_size = 0, additional_io_size = 0;
12215b285415SYinghai Lu 	struct resource *b_res;
122230afe8d0SBjorn Helgaas 	int ret;
12231da177e4SLinus Torvalds 
12241da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
12251da177e4SLinus Torvalds 		struct pci_bus *b = dev->subordinate;
12261da177e4SLinus Torvalds 		if (!b)
12271da177e4SLinus Torvalds 			continue;
12281da177e4SLinus Torvalds 
12291da177e4SLinus Torvalds 		switch (dev->class >> 8) {
12301da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
12319e8bf93aSRam Pai 			pci_bus_size_cardbus(b, realloc_head);
12321da177e4SLinus Torvalds 			break;
12331da177e4SLinus Torvalds 
12341da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
12351da177e4SLinus Torvalds 		default:
12369e8bf93aSRam Pai 			__pci_bus_size_bridges(b, realloc_head);
12371da177e4SLinus Torvalds 			break;
12381da177e4SLinus Torvalds 		}
12391da177e4SLinus Torvalds 	}
12401da177e4SLinus Torvalds 
12411da177e4SLinus Torvalds 	/* The root bus? */
12422ba29e27SWei Yang 	if (pci_is_root_bus(bus))
12431da177e4SLinus Torvalds 		return;
12441da177e4SLinus Torvalds 
12451da177e4SLinus Torvalds 	switch (bus->self->class >> 8) {
12461da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_CARDBUS:
12471da177e4SLinus Torvalds 		/* don't size cardbuses yet. */
12481da177e4SLinus Torvalds 		break;
12491da177e4SLinus Torvalds 
12501da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_PCI:
12511da177e4SLinus Torvalds 		pci_bridge_check_ranges(bus);
125228760489SEric W. Biederman 		if (bus->self->is_hotplug_bridge) {
1253c8adf9a3SRam Pai 			additional_io_size  = pci_hotplug_io_size;
1254c8adf9a3SRam Pai 			additional_mem_size = pci_hotplug_mem_size;
125528760489SEric W. Biederman 		}
125667d29b5cSBjorn Helgaas 		/* Fall through */
12571da177e4SLinus Torvalds 	default:
125819aa7ee4SYinghai Lu 		pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
125919aa7ee4SYinghai Lu 			     additional_io_size, realloc_head);
126067d29b5cSBjorn Helgaas 
126167d29b5cSBjorn Helgaas 		/*
126267d29b5cSBjorn Helgaas 		 * If there's a 64-bit prefetchable MMIO window, compute
126367d29b5cSBjorn Helgaas 		 * the size required to put all 64-bit prefetchable
126467d29b5cSBjorn Helgaas 		 * resources in it.
126567d29b5cSBjorn Helgaas 		 */
12665b285415SYinghai Lu 		b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES];
12671da177e4SLinus Torvalds 		mask = IORESOURCE_MEM;
12681da177e4SLinus Torvalds 		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
12695b285415SYinghai Lu 		if (b_res[2].flags & IORESOURCE_MEM_64) {
12705b285415SYinghai Lu 			prefmask |= IORESOURCE_MEM_64;
127130afe8d0SBjorn Helgaas 			ret = pbus_size_mem(bus, prefmask, prefmask,
12725b285415SYinghai Lu 				  prefmask, prefmask,
127319aa7ee4SYinghai Lu 				  realloc_head ? 0 : additional_mem_size,
127430afe8d0SBjorn Helgaas 				  additional_mem_size, realloc_head);
127567d29b5cSBjorn Helgaas 
12765b285415SYinghai Lu 			/*
127767d29b5cSBjorn Helgaas 			 * If successful, all non-prefetchable resources
127867d29b5cSBjorn Helgaas 			 * and any 32-bit prefetchable resources will go in
127967d29b5cSBjorn Helgaas 			 * the non-prefetchable window.
128067d29b5cSBjorn Helgaas 			 */
128167d29b5cSBjorn Helgaas 			if (ret == 0) {
12825b285415SYinghai Lu 				mask = prefmask;
12835b285415SYinghai Lu 				type2 = prefmask & ~IORESOURCE_MEM_64;
12845b285415SYinghai Lu 				type3 = prefmask & ~IORESOURCE_PREFETCH;
12855b285415SYinghai Lu 			}
12865b285415SYinghai Lu 		}
128767d29b5cSBjorn Helgaas 
128867d29b5cSBjorn Helgaas 		/*
128967d29b5cSBjorn Helgaas 		 * If there is no 64-bit prefetchable window, compute the
129067d29b5cSBjorn Helgaas 		 * size required to put all prefetchable resources in the
129167d29b5cSBjorn Helgaas 		 * 32-bit prefetchable window (if there is one).
129267d29b5cSBjorn Helgaas 		 */
12935b285415SYinghai Lu 		if (!type2) {
12945b285415SYinghai Lu 			prefmask &= ~IORESOURCE_MEM_64;
129530afe8d0SBjorn Helgaas 			ret = pbus_size_mem(bus, prefmask, prefmask,
12965b285415SYinghai Lu 					 prefmask, prefmask,
12975b285415SYinghai Lu 					 realloc_head ? 0 : additional_mem_size,
129830afe8d0SBjorn Helgaas 					 additional_mem_size, realloc_head);
129967d29b5cSBjorn Helgaas 
130067d29b5cSBjorn Helgaas 			/*
130167d29b5cSBjorn Helgaas 			 * If successful, only non-prefetchable resources
130267d29b5cSBjorn Helgaas 			 * will go in the non-prefetchable window.
130367d29b5cSBjorn Helgaas 			 */
130467d29b5cSBjorn Helgaas 			if (ret == 0)
13055b285415SYinghai Lu 				mask = prefmask;
130628760489SEric W. Biederman 			else
1307c8adf9a3SRam Pai 				additional_mem_size += additional_mem_size;
130867d29b5cSBjorn Helgaas 
13095b285415SYinghai Lu 			type2 = type3 = IORESOURCE_MEM;
13105b285415SYinghai Lu 		}
131167d29b5cSBjorn Helgaas 
131267d29b5cSBjorn Helgaas 		/*
131367d29b5cSBjorn Helgaas 		 * Compute the size required to put everything else in the
131467d29b5cSBjorn Helgaas 		 * non-prefetchable window.  This includes:
131567d29b5cSBjorn Helgaas 		 *
131667d29b5cSBjorn Helgaas 		 *   - all non-prefetchable resources
131767d29b5cSBjorn Helgaas 		 *   - 32-bit prefetchable resources if there's a 64-bit
131867d29b5cSBjorn Helgaas 		 *     prefetchable window or no prefetchable window at all
131967d29b5cSBjorn Helgaas 		 *   - 64-bit prefetchable resources if there's no
132067d29b5cSBjorn Helgaas 		 *     prefetchable window at all
132167d29b5cSBjorn Helgaas 		 *
132267d29b5cSBjorn Helgaas 		 * Note that the strategy in __pci_assign_resource() must
132367d29b5cSBjorn Helgaas 		 * match that used here.  Specifically, we cannot put a
132467d29b5cSBjorn Helgaas 		 * 32-bit prefetchable resource in a 64-bit prefetchable
132567d29b5cSBjorn Helgaas 		 * window.
132667d29b5cSBjorn Helgaas 		 */
13275b285415SYinghai Lu 		pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3,
132819aa7ee4SYinghai Lu 				realloc_head ? 0 : additional_mem_size,
132919aa7ee4SYinghai Lu 				additional_mem_size, realloc_head);
13301da177e4SLinus Torvalds 		break;
13311da177e4SLinus Torvalds 	}
13321da177e4SLinus Torvalds }
1333c8adf9a3SRam Pai 
133410874f5aSBjorn Helgaas void pci_bus_size_bridges(struct pci_bus *bus)
1335c8adf9a3SRam Pai {
1336c8adf9a3SRam Pai 	__pci_bus_size_bridges(bus, NULL);
1337c8adf9a3SRam Pai }
13381da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges);
13391da177e4SLinus Torvalds 
134010874f5aSBjorn Helgaas void __pci_bus_assign_resources(const struct pci_bus *bus,
1341bdc4abecSYinghai Lu 				struct list_head *realloc_head,
1342bdc4abecSYinghai Lu 				struct list_head *fail_head)
13431da177e4SLinus Torvalds {
13441da177e4SLinus Torvalds 	struct pci_bus *b;
13451da177e4SLinus Torvalds 	struct pci_dev *dev;
13461da177e4SLinus Torvalds 
13479e8bf93aSRam Pai 	pbus_assign_resources_sorted(bus, realloc_head, fail_head);
13481da177e4SLinus Torvalds 
13491da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
13501da177e4SLinus Torvalds 		b = dev->subordinate;
13511da177e4SLinus Torvalds 		if (!b)
13521da177e4SLinus Torvalds 			continue;
13531da177e4SLinus Torvalds 
13549e8bf93aSRam Pai 		__pci_bus_assign_resources(b, realloc_head, fail_head);
13551da177e4SLinus Torvalds 
13561da177e4SLinus Torvalds 		switch (dev->class >> 8) {
13571da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
13586841ec68SYinghai Lu 			if (!pci_is_enabled(dev))
13591da177e4SLinus Torvalds 				pci_setup_bridge(b);
13601da177e4SLinus Torvalds 			break;
13611da177e4SLinus Torvalds 
13621da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
13631da177e4SLinus Torvalds 			pci_setup_cardbus(b);
13641da177e4SLinus Torvalds 			break;
13651da177e4SLinus Torvalds 
13661da177e4SLinus Torvalds 		default:
1367227f0647SRyan Desfosses 			dev_info(&dev->dev, "not setting up bridge for bus %04x:%02x\n",
1368227f0647SRyan Desfosses 				 pci_domain_nr(b), b->number);
13691da177e4SLinus Torvalds 			break;
13701da177e4SLinus Torvalds 		}
13711da177e4SLinus Torvalds 	}
13721da177e4SLinus Torvalds }
1373568ddef8SYinghai Lu 
137410874f5aSBjorn Helgaas void pci_bus_assign_resources(const struct pci_bus *bus)
1375568ddef8SYinghai Lu {
1376c8adf9a3SRam Pai 	__pci_bus_assign_resources(bus, NULL, NULL);
1377568ddef8SYinghai Lu }
13781da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources);
13791da177e4SLinus Torvalds 
138010874f5aSBjorn Helgaas static void __pci_bridge_assign_resources(const struct pci_dev *bridge,
1381bdc4abecSYinghai Lu 					  struct list_head *add_head,
1382bdc4abecSYinghai Lu 					  struct list_head *fail_head)
13836841ec68SYinghai Lu {
13846841ec68SYinghai Lu 	struct pci_bus *b;
13856841ec68SYinghai Lu 
13868424d759SYinghai Lu 	pdev_assign_resources_sorted((struct pci_dev *)bridge,
13878424d759SYinghai Lu 					 add_head, fail_head);
13886841ec68SYinghai Lu 
13896841ec68SYinghai Lu 	b = bridge->subordinate;
13906841ec68SYinghai Lu 	if (!b)
13916841ec68SYinghai Lu 		return;
13926841ec68SYinghai Lu 
13938424d759SYinghai Lu 	__pci_bus_assign_resources(b, add_head, fail_head);
13946841ec68SYinghai Lu 
13956841ec68SYinghai Lu 	switch (bridge->class >> 8) {
13966841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_PCI:
13976841ec68SYinghai Lu 		pci_setup_bridge(b);
13986841ec68SYinghai Lu 		break;
13996841ec68SYinghai Lu 
14006841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_CARDBUS:
14016841ec68SYinghai Lu 		pci_setup_cardbus(b);
14026841ec68SYinghai Lu 		break;
14036841ec68SYinghai Lu 
14046841ec68SYinghai Lu 	default:
1405227f0647SRyan Desfosses 		dev_info(&bridge->dev, "not setting up bridge for bus %04x:%02x\n",
1406227f0647SRyan Desfosses 			 pci_domain_nr(b), b->number);
14076841ec68SYinghai Lu 		break;
14086841ec68SYinghai Lu 	}
14096841ec68SYinghai Lu }
14105009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus,
14115009b460SYinghai Lu 					  unsigned long type)
14125009b460SYinghai Lu {
14135b285415SYinghai Lu 	struct pci_dev *dev = bus->self;
14145009b460SYinghai Lu 	struct resource *r;
14155009b460SYinghai Lu 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
14165b285415SYinghai Lu 				  IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
14175b285415SYinghai Lu 	unsigned old_flags = 0;
14185b285415SYinghai Lu 	struct resource *b_res;
14195b285415SYinghai Lu 	int idx = 1;
14205009b460SYinghai Lu 
14215b285415SYinghai Lu 	b_res = &dev->resource[PCI_BRIDGE_RESOURCES];
14225b285415SYinghai Lu 
14235b285415SYinghai Lu 	/*
14245b285415SYinghai Lu 	 *     1. if there is io port assign fail, will release bridge
14255b285415SYinghai Lu 	 *	  io port.
14265b285415SYinghai Lu 	 *     2. if there is non pref mmio assign fail, release bridge
14275b285415SYinghai Lu 	 *	  nonpref mmio.
14285b285415SYinghai Lu 	 *     3. if there is 64bit pref mmio assign fail, and bridge pref
14295b285415SYinghai Lu 	 *	  is 64bit, release bridge pref mmio.
14305b285415SYinghai Lu 	 *     4. if there is pref mmio assign fail, and bridge pref is
14315b285415SYinghai Lu 	 *	  32bit mmio, release bridge pref mmio
14325b285415SYinghai Lu 	 *     5. if there is pref mmio assign fail, and bridge pref is not
14335b285415SYinghai Lu 	 *	  assigned, release bridge nonpref mmio.
14345b285415SYinghai Lu 	 */
14355b285415SYinghai Lu 	if (type & IORESOURCE_IO)
14365b285415SYinghai Lu 		idx = 0;
14375b285415SYinghai Lu 	else if (!(type & IORESOURCE_PREFETCH))
14385b285415SYinghai Lu 		idx = 1;
14395b285415SYinghai Lu 	else if ((type & IORESOURCE_MEM_64) &&
14405b285415SYinghai Lu 		 (b_res[2].flags & IORESOURCE_MEM_64))
14415b285415SYinghai Lu 		idx = 2;
14425b285415SYinghai Lu 	else if (!(b_res[2].flags & IORESOURCE_MEM_64) &&
14435b285415SYinghai Lu 		 (b_res[2].flags & IORESOURCE_PREFETCH))
14445b285415SYinghai Lu 		idx = 2;
14455b285415SYinghai Lu 	else
14465b285415SYinghai Lu 		idx = 1;
14475b285415SYinghai Lu 
14485b285415SYinghai Lu 	r = &b_res[idx];
14495b285415SYinghai Lu 
14505009b460SYinghai Lu 	if (!r->parent)
14515b285415SYinghai Lu 		return;
14525b285415SYinghai Lu 
14535009b460SYinghai Lu 	/*
14545009b460SYinghai Lu 	 * if there are children under that, we should release them
14555009b460SYinghai Lu 	 *  all
14565009b460SYinghai Lu 	 */
14575009b460SYinghai Lu 	release_child_resources(r);
14585009b460SYinghai Lu 	if (!release_resource(r)) {
14595b285415SYinghai Lu 		type = old_flags = r->flags & type_mask;
14605b285415SYinghai Lu 		dev_printk(KERN_DEBUG, &dev->dev, "resource %d %pR released\n",
14615b285415SYinghai Lu 					PCI_BRIDGE_RESOURCES + idx, r);
14625009b460SYinghai Lu 		/* keep the old size */
14635009b460SYinghai Lu 		r->end = resource_size(r) - 1;
14645009b460SYinghai Lu 		r->start = 0;
14655009b460SYinghai Lu 		r->flags = 0;
14665009b460SYinghai Lu 
14675009b460SYinghai Lu 		/* avoiding touch the one without PREF */
14685009b460SYinghai Lu 		if (type & IORESOURCE_PREFETCH)
14695009b460SYinghai Lu 			type = IORESOURCE_PREFETCH;
14705009b460SYinghai Lu 		__pci_setup_bridge(bus, type);
14715b285415SYinghai Lu 		/* for next child res under same bridge */
14725b285415SYinghai Lu 		r->flags = old_flags;
14735009b460SYinghai Lu 	}
14745009b460SYinghai Lu }
14755009b460SYinghai Lu 
14765009b460SYinghai Lu enum release_type {
14775009b460SYinghai Lu 	leaf_only,
14785009b460SYinghai Lu 	whole_subtree,
14795009b460SYinghai Lu };
14805009b460SYinghai Lu /*
14815009b460SYinghai Lu  * try to release pci bridge resources that is from leaf bridge,
14825009b460SYinghai Lu  * so we can allocate big new one later
14835009b460SYinghai Lu  */
148410874f5aSBjorn Helgaas static void pci_bus_release_bridge_resources(struct pci_bus *bus,
14855009b460SYinghai Lu 					     unsigned long type,
14865009b460SYinghai Lu 					     enum release_type rel_type)
14875009b460SYinghai Lu {
14885009b460SYinghai Lu 	struct pci_dev *dev;
14895009b460SYinghai Lu 	bool is_leaf_bridge = true;
14905009b460SYinghai Lu 
14915009b460SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
14925009b460SYinghai Lu 		struct pci_bus *b = dev->subordinate;
14935009b460SYinghai Lu 		if (!b)
14945009b460SYinghai Lu 			continue;
14955009b460SYinghai Lu 
14965009b460SYinghai Lu 		is_leaf_bridge = false;
14975009b460SYinghai Lu 
14985009b460SYinghai Lu 		if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
14995009b460SYinghai Lu 			continue;
15005009b460SYinghai Lu 
15015009b460SYinghai Lu 		if (rel_type == whole_subtree)
15025009b460SYinghai Lu 			pci_bus_release_bridge_resources(b, type,
15035009b460SYinghai Lu 						 whole_subtree);
15045009b460SYinghai Lu 	}
15055009b460SYinghai Lu 
15065009b460SYinghai Lu 	if (pci_is_root_bus(bus))
15075009b460SYinghai Lu 		return;
15085009b460SYinghai Lu 
15095009b460SYinghai Lu 	if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
15105009b460SYinghai Lu 		return;
15115009b460SYinghai Lu 
15125009b460SYinghai Lu 	if ((rel_type == whole_subtree) || is_leaf_bridge)
15135009b460SYinghai Lu 		pci_bridge_release_resources(bus, type);
15145009b460SYinghai Lu }
15155009b460SYinghai Lu 
151676fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus)
151776fbc263SYinghai Lu {
151889a74eccSBjorn Helgaas 	struct resource *res;
151976fbc263SYinghai Lu 	int i;
152076fbc263SYinghai Lu 
152189a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
15227c9342b8SYinghai Lu 		if (!res || !res->end || !res->flags)
152376fbc263SYinghai Lu 			continue;
152476fbc263SYinghai Lu 
1525c7dabef8SBjorn Helgaas 		dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
152676fbc263SYinghai Lu 	}
152776fbc263SYinghai Lu }
152876fbc263SYinghai Lu 
152976fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus)
153076fbc263SYinghai Lu {
153176fbc263SYinghai Lu 	struct pci_bus *b;
153276fbc263SYinghai Lu 	struct pci_dev *dev;
153376fbc263SYinghai Lu 
153476fbc263SYinghai Lu 
153576fbc263SYinghai Lu 	pci_bus_dump_res(bus);
153676fbc263SYinghai Lu 
153776fbc263SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
153876fbc263SYinghai Lu 		b = dev->subordinate;
153976fbc263SYinghai Lu 		if (!b)
154076fbc263SYinghai Lu 			continue;
154176fbc263SYinghai Lu 
154276fbc263SYinghai Lu 		pci_bus_dump_resources(b);
154376fbc263SYinghai Lu 	}
154476fbc263SYinghai Lu }
154576fbc263SYinghai Lu 
1546ff35147cSYinghai Lu static int pci_bus_get_depth(struct pci_bus *bus)
1547da7822e5SYinghai Lu {
1548da7822e5SYinghai Lu 	int depth = 0;
1549f2a230bdSWei Yang 	struct pci_bus *child_bus;
1550da7822e5SYinghai Lu 
1551f2a230bdSWei Yang 	list_for_each_entry(child_bus, &bus->children, node) {
1552da7822e5SYinghai Lu 		int ret;
1553da7822e5SYinghai Lu 
1554f2a230bdSWei Yang 		ret = pci_bus_get_depth(child_bus);
1555da7822e5SYinghai Lu 		if (ret + 1 > depth)
1556da7822e5SYinghai Lu 			depth = ret + 1;
1557da7822e5SYinghai Lu 	}
1558da7822e5SYinghai Lu 
1559da7822e5SYinghai Lu 	return depth;
1560da7822e5SYinghai Lu }
1561da7822e5SYinghai Lu 
1562b55438fdSYinghai Lu /*
1563b55438fdSYinghai Lu  * -1: undefined, will auto detect later
1564b55438fdSYinghai Lu  *  0: disabled by user
1565b55438fdSYinghai Lu  *  1: disabled by auto detect
1566b55438fdSYinghai Lu  *  2: enabled by user
1567b55438fdSYinghai Lu  *  3: enabled by auto detect
1568b55438fdSYinghai Lu  */
1569b55438fdSYinghai Lu enum enable_type {
1570b55438fdSYinghai Lu 	undefined = -1,
1571b55438fdSYinghai Lu 	user_disabled,
1572b55438fdSYinghai Lu 	auto_disabled,
1573b55438fdSYinghai Lu 	user_enabled,
1574b55438fdSYinghai Lu 	auto_enabled,
1575b55438fdSYinghai Lu };
1576b55438fdSYinghai Lu 
1577ff35147cSYinghai Lu static enum enable_type pci_realloc_enable = undefined;
1578b55438fdSYinghai Lu void __init pci_realloc_get_opt(char *str)
1579b55438fdSYinghai Lu {
1580b55438fdSYinghai Lu 	if (!strncmp(str, "off", 3))
1581b55438fdSYinghai Lu 		pci_realloc_enable = user_disabled;
1582b55438fdSYinghai Lu 	else if (!strncmp(str, "on", 2))
1583b55438fdSYinghai Lu 		pci_realloc_enable = user_enabled;
1584b55438fdSYinghai Lu }
1585ff35147cSYinghai Lu static bool pci_realloc_enabled(enum enable_type enable)
1586b55438fdSYinghai Lu {
1587967260cdSYinghai Lu 	return enable >= user_enabled;
1588b55438fdSYinghai Lu }
1589f483d392SRam Pai 
1590b07f2ebcSYinghai Lu #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
1591ff35147cSYinghai Lu static int iov_resources_unassigned(struct pci_dev *dev, void *data)
1592223d96fcSYinghai Lu {
1593b07f2ebcSYinghai Lu 	int i;
1594223d96fcSYinghai Lu 	bool *unassigned = data;
1595b07f2ebcSYinghai Lu 
1596b07f2ebcSYinghai Lu 	for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) {
1597b07f2ebcSYinghai Lu 		struct resource *r = &dev->resource[i];
1598fa216bf4SYinghai Lu 		struct pci_bus_region region;
1599b07f2ebcSYinghai Lu 
1600223d96fcSYinghai Lu 		/* Not assigned or rejected by kernel? */
1601fa216bf4SYinghai Lu 		if (!r->flags)
1602fa216bf4SYinghai Lu 			continue;
1603b07f2ebcSYinghai Lu 
1604fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &region, r);
1605fa216bf4SYinghai Lu 		if (!region.start) {
1606223d96fcSYinghai Lu 			*unassigned = true;
1607223d96fcSYinghai Lu 			return 1; /* return early from pci_walk_bus() */
1608b07f2ebcSYinghai Lu 		}
1609b07f2ebcSYinghai Lu 	}
1610b07f2ebcSYinghai Lu 
1611223d96fcSYinghai Lu 	return 0;
1612223d96fcSYinghai Lu }
1613223d96fcSYinghai Lu 
1614ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1615967260cdSYinghai Lu 			 enum enable_type enable_local)
1616223d96fcSYinghai Lu {
1617223d96fcSYinghai Lu 	bool unassigned = false;
1618223d96fcSYinghai Lu 
1619967260cdSYinghai Lu 	if (enable_local != undefined)
1620967260cdSYinghai Lu 		return enable_local;
1621223d96fcSYinghai Lu 
1622223d96fcSYinghai Lu 	pci_walk_bus(bus, iov_resources_unassigned, &unassigned);
1623967260cdSYinghai Lu 	if (unassigned)
1624967260cdSYinghai Lu 		return auto_enabled;
1625967260cdSYinghai Lu 
1626967260cdSYinghai Lu 	return enable_local;
1627b07f2ebcSYinghai Lu }
1628223d96fcSYinghai Lu #else
1629ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1630967260cdSYinghai Lu 			 enum enable_type enable_local)
1631967260cdSYinghai Lu {
1632967260cdSYinghai Lu 	return enable_local;
1633b07f2ebcSYinghai Lu }
1634b07f2ebcSYinghai Lu #endif
1635b07f2ebcSYinghai Lu 
1636da7822e5SYinghai Lu /*
1637da7822e5SYinghai Lu  * first try will not touch pci bridge res
1638da7822e5SYinghai Lu  * second and later try will clear small leaf bridge res
1639f7625980SBjorn Helgaas  * will stop till to the max depth if can not find good one
1640da7822e5SYinghai Lu  */
164139772038SYinghai Lu void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus)
16421da177e4SLinus Torvalds {
1643bdc4abecSYinghai Lu 	LIST_HEAD(realloc_head); /* list of resources that
1644c8adf9a3SRam Pai 					want additional resources */
1645bdc4abecSYinghai Lu 	struct list_head *add_list = NULL;
1646da7822e5SYinghai Lu 	int tried_times = 0;
1647da7822e5SYinghai Lu 	enum release_type rel_type = leaf_only;
1648bdc4abecSYinghai Lu 	LIST_HEAD(fail_head);
1649b9b0bba9SYinghai Lu 	struct pci_dev_resource *fail_res;
1650da7822e5SYinghai Lu 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
16515b285415SYinghai Lu 				  IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
165219aa7ee4SYinghai Lu 	int pci_try_num = 1;
165355ed83a6SYinghai Lu 	enum enable_type enable_local;
1654da7822e5SYinghai Lu 
165519aa7ee4SYinghai Lu 	/* don't realloc if asked to do so */
165655ed83a6SYinghai Lu 	enable_local = pci_realloc_detect(bus, pci_realloc_enable);
1657967260cdSYinghai Lu 	if (pci_realloc_enabled(enable_local)) {
165855ed83a6SYinghai Lu 		int max_depth = pci_bus_get_depth(bus);
165919aa7ee4SYinghai Lu 
1660da7822e5SYinghai Lu 		pci_try_num = max_depth + 1;
166155ed83a6SYinghai Lu 		dev_printk(KERN_DEBUG, &bus->dev,
166255ed83a6SYinghai Lu 			   "max bus depth: %d pci_try_num: %d\n",
1663da7822e5SYinghai Lu 			   max_depth, pci_try_num);
166419aa7ee4SYinghai Lu 	}
1665da7822e5SYinghai Lu 
1666da7822e5SYinghai Lu again:
166719aa7ee4SYinghai Lu 	/*
166819aa7ee4SYinghai Lu 	 * last try will use add_list, otherwise will try good to have as
166919aa7ee4SYinghai Lu 	 * must have, so can realloc parent bridge resource
167019aa7ee4SYinghai Lu 	 */
167119aa7ee4SYinghai Lu 	if (tried_times + 1 == pci_try_num)
1672bdc4abecSYinghai Lu 		add_list = &realloc_head;
16731da177e4SLinus Torvalds 	/* Depth first, calculate sizes and alignments of all
16741da177e4SLinus Torvalds 	   subordinate buses. */
167519aa7ee4SYinghai Lu 	__pci_bus_size_bridges(bus, add_list);
1676c8adf9a3SRam Pai 
16771da177e4SLinus Torvalds 	/* Depth last, allocate resources and update the hardware. */
1678bdc4abecSYinghai Lu 	__pci_bus_assign_resources(bus, add_list, &fail_head);
167919aa7ee4SYinghai Lu 	if (add_list)
1680bdc4abecSYinghai Lu 		BUG_ON(!list_empty(add_list));
1681da7822e5SYinghai Lu 	tried_times++;
1682da7822e5SYinghai Lu 
1683da7822e5SYinghai Lu 	/* any device complain? */
1684bdc4abecSYinghai Lu 	if (list_empty(&fail_head))
1685928bea96SYinghai Lu 		goto dump;
1686f483d392SRam Pai 
16870c5be0cbSYinghai Lu 	if (tried_times >= pci_try_num) {
1688967260cdSYinghai Lu 		if (enable_local == undefined)
168955ed83a6SYinghai Lu 			dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n");
1690967260cdSYinghai Lu 		else if (enable_local == auto_enabled)
169155ed83a6SYinghai Lu 			dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
1692eb572e7cSYinghai Lu 
1693bffc56d4SYinghai Lu 		free_list(&fail_head);
1694928bea96SYinghai Lu 		goto dump;
1695da7822e5SYinghai Lu 	}
1696da7822e5SYinghai Lu 
169755ed83a6SYinghai Lu 	dev_printk(KERN_DEBUG, &bus->dev,
169855ed83a6SYinghai Lu 		   "No. %d try to assign unassigned res\n", tried_times + 1);
1699da7822e5SYinghai Lu 
1700da7822e5SYinghai Lu 	/* third times and later will not check if it is leaf */
1701da7822e5SYinghai Lu 	if ((tried_times + 1) > 2)
1702da7822e5SYinghai Lu 		rel_type = whole_subtree;
1703da7822e5SYinghai Lu 
1704da7822e5SYinghai Lu 	/*
1705da7822e5SYinghai Lu 	 * Try to release leaf bridge's resources that doesn't fit resource of
1706da7822e5SYinghai Lu 	 * child device under that bridge
1707da7822e5SYinghai Lu 	 */
170861e83cddSYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list)
170961e83cddSYinghai Lu 		pci_bus_release_bridge_resources(fail_res->dev->bus,
1710b9b0bba9SYinghai Lu 						 fail_res->flags & type_mask,
1711da7822e5SYinghai Lu 						 rel_type);
171261e83cddSYinghai Lu 
1713da7822e5SYinghai Lu 	/* restore size and flags */
1714b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
1715b9b0bba9SYinghai Lu 		struct resource *res = fail_res->res;
1716da7822e5SYinghai Lu 
1717b9b0bba9SYinghai Lu 		res->start = fail_res->start;
1718b9b0bba9SYinghai Lu 		res->end = fail_res->end;
1719b9b0bba9SYinghai Lu 		res->flags = fail_res->flags;
1720b9b0bba9SYinghai Lu 		if (fail_res->dev->subordinate)
1721da7822e5SYinghai Lu 			res->flags = 0;
1722da7822e5SYinghai Lu 	}
1723bffc56d4SYinghai Lu 	free_list(&fail_head);
1724da7822e5SYinghai Lu 
1725da7822e5SYinghai Lu 	goto again;
1726da7822e5SYinghai Lu 
1727928bea96SYinghai Lu dump:
172876fbc263SYinghai Lu 	/* dump the resource on buses */
172976fbc263SYinghai Lu 	pci_bus_dump_resources(bus);
173076fbc263SYinghai Lu }
17316841ec68SYinghai Lu 
173255ed83a6SYinghai Lu void __init pci_assign_unassigned_resources(void)
173355ed83a6SYinghai Lu {
173455ed83a6SYinghai Lu 	struct pci_bus *root_bus;
173555ed83a6SYinghai Lu 
173655ed83a6SYinghai Lu 	list_for_each_entry(root_bus, &pci_root_buses, node)
173755ed83a6SYinghai Lu 		pci_assign_unassigned_root_bus_resources(root_bus);
173855ed83a6SYinghai Lu }
173955ed83a6SYinghai Lu 
17406841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
17416841ec68SYinghai Lu {
17426841ec68SYinghai Lu 	struct pci_bus *parent = bridge->subordinate;
1743bdc4abecSYinghai Lu 	LIST_HEAD(add_list); /* list of resources that
17448424d759SYinghai Lu 					want additional resources */
174532180e40SYinghai Lu 	int tried_times = 0;
1746bdc4abecSYinghai Lu 	LIST_HEAD(fail_head);
1747b9b0bba9SYinghai Lu 	struct pci_dev_resource *fail_res;
17486841ec68SYinghai Lu 	int retval;
174932180e40SYinghai Lu 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
1750d61b0e87SYinghai Lu 				  IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
17516841ec68SYinghai Lu 
175232180e40SYinghai Lu again:
17538424d759SYinghai Lu 	__pci_bus_size_bridges(parent, &add_list);
1754bdc4abecSYinghai Lu 	__pci_bridge_assign_resources(bridge, &add_list, &fail_head);
1755bdc4abecSYinghai Lu 	BUG_ON(!list_empty(&add_list));
175632180e40SYinghai Lu 	tried_times++;
175732180e40SYinghai Lu 
1758bdc4abecSYinghai Lu 	if (list_empty(&fail_head))
17593f579c34SYinghai Lu 		goto enable_all;
176032180e40SYinghai Lu 
176132180e40SYinghai Lu 	if (tried_times >= 2) {
176232180e40SYinghai Lu 		/* still fail, don't need to try more */
1763bffc56d4SYinghai Lu 		free_list(&fail_head);
17643f579c34SYinghai Lu 		goto enable_all;
176532180e40SYinghai Lu 	}
176632180e40SYinghai Lu 
176732180e40SYinghai Lu 	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
176832180e40SYinghai Lu 			 tried_times + 1);
176932180e40SYinghai Lu 
177032180e40SYinghai Lu 	/*
177132180e40SYinghai Lu 	 * Try to release leaf bridge's resources that doesn't fit resource of
177232180e40SYinghai Lu 	 * child device under that bridge
177332180e40SYinghai Lu 	 */
177461e83cddSYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list)
177561e83cddSYinghai Lu 		pci_bus_release_bridge_resources(fail_res->dev->bus,
177661e83cddSYinghai Lu 						 fail_res->flags & type_mask,
177732180e40SYinghai Lu 						 whole_subtree);
177861e83cddSYinghai Lu 
177932180e40SYinghai Lu 	/* restore size and flags */
1780b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
1781b9b0bba9SYinghai Lu 		struct resource *res = fail_res->res;
178232180e40SYinghai Lu 
1783b9b0bba9SYinghai Lu 		res->start = fail_res->start;
1784b9b0bba9SYinghai Lu 		res->end = fail_res->end;
1785b9b0bba9SYinghai Lu 		res->flags = fail_res->flags;
1786b9b0bba9SYinghai Lu 		if (fail_res->dev->subordinate)
178732180e40SYinghai Lu 			res->flags = 0;
178832180e40SYinghai Lu 	}
1789bffc56d4SYinghai Lu 	free_list(&fail_head);
179032180e40SYinghai Lu 
179132180e40SYinghai Lu 	goto again;
17923f579c34SYinghai Lu 
17933f579c34SYinghai Lu enable_all:
17943f579c34SYinghai Lu 	retval = pci_reenable_device(bridge);
17959fc9eea0SBjorn Helgaas 	if (retval)
17969fc9eea0SBjorn Helgaas 		dev_err(&bridge->dev, "Error reenabling bridge (%d)\n", retval);
17973f579c34SYinghai Lu 	pci_set_master(bridge);
17986841ec68SYinghai Lu }
17996841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
18009b03088fSYinghai Lu 
180117787940SYinghai Lu void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
18029b03088fSYinghai Lu {
18039b03088fSYinghai Lu 	struct pci_dev *dev;
1804bdc4abecSYinghai Lu 	LIST_HEAD(add_list); /* list of resources that
18059b03088fSYinghai Lu 					want additional resources */
18069b03088fSYinghai Lu 
18079b03088fSYinghai Lu 	down_read(&pci_bus_sem);
18089b03088fSYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list)
18096788a51fSYijing Wang 		if (pci_is_bridge(dev) && pci_has_subordinate(dev))
18109b03088fSYinghai Lu 				__pci_bus_size_bridges(dev->subordinate,
18119b03088fSYinghai Lu 							 &add_list);
18129b03088fSYinghai Lu 	up_read(&pci_bus_sem);
18139b03088fSYinghai Lu 	__pci_bus_assign_resources(bus, &add_list, NULL);
1814bdc4abecSYinghai Lu 	BUG_ON(!list_empty(&add_list));
181517787940SYinghai Lu }
1816