11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * drivers/pci/setup-bus.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Extruded from code written by 51da177e4SLinus Torvalds * Dave Rusling (david.rusling@reo.mts.dec.com) 61da177e4SLinus Torvalds * David Mosberger (davidm@cs.arizona.edu) 71da177e4SLinus Torvalds * David Miller (davem@redhat.com) 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * Support routines for initializing a PCI subsystem. 101da177e4SLinus Torvalds */ 111da177e4SLinus Torvalds 121da177e4SLinus Torvalds /* 131da177e4SLinus Torvalds * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 141da177e4SLinus Torvalds * PCI-PCI bridges cleanup, sorted resource allocation. 151da177e4SLinus Torvalds * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 161da177e4SLinus Torvalds * Converted to allocation in 3 passes, which gives 171da177e4SLinus Torvalds * tighter packing. Prefetchable range support. 181da177e4SLinus Torvalds */ 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds #include <linux/init.h> 211da177e4SLinus Torvalds #include <linux/kernel.h> 221da177e4SLinus Torvalds #include <linux/module.h> 231da177e4SLinus Torvalds #include <linux/pci.h> 241da177e4SLinus Torvalds #include <linux/errno.h> 251da177e4SLinus Torvalds #include <linux/ioport.h> 261da177e4SLinus Torvalds #include <linux/cache.h> 271da177e4SLinus Torvalds #include <linux/slab.h> 286faf17f6SChris Wright #include "pci.h" 291da177e4SLinus Torvalds 30568ddef8SYinghai Lu struct resource_list_x { 31568ddef8SYinghai Lu struct resource_list_x *next; 32568ddef8SYinghai Lu struct resource *res; 33568ddef8SYinghai Lu struct pci_dev *dev; 34568ddef8SYinghai Lu resource_size_t start; 35568ddef8SYinghai Lu resource_size_t end; 36568ddef8SYinghai Lu unsigned long flags; 37568ddef8SYinghai Lu }; 38568ddef8SYinghai Lu 39568ddef8SYinghai Lu static void add_to_failed_list(struct resource_list_x *head, 40568ddef8SYinghai Lu struct pci_dev *dev, struct resource *res) 41568ddef8SYinghai Lu { 42568ddef8SYinghai Lu struct resource_list_x *list = head; 43568ddef8SYinghai Lu struct resource_list_x *ln = list->next; 44568ddef8SYinghai Lu struct resource_list_x *tmp; 45568ddef8SYinghai Lu 46568ddef8SYinghai Lu tmp = kmalloc(sizeof(*tmp), GFP_KERNEL); 47568ddef8SYinghai Lu if (!tmp) { 48568ddef8SYinghai Lu pr_warning("add_to_failed_list: kmalloc() failed!\n"); 49568ddef8SYinghai Lu return; 50568ddef8SYinghai Lu } 51568ddef8SYinghai Lu 52568ddef8SYinghai Lu tmp->next = ln; 53568ddef8SYinghai Lu tmp->res = res; 54568ddef8SYinghai Lu tmp->dev = dev; 55568ddef8SYinghai Lu tmp->start = res->start; 56568ddef8SYinghai Lu tmp->end = res->end; 57568ddef8SYinghai Lu tmp->flags = res->flags; 58568ddef8SYinghai Lu list->next = tmp; 59568ddef8SYinghai Lu } 60568ddef8SYinghai Lu 61568ddef8SYinghai Lu static void free_failed_list(struct resource_list_x *head) 62568ddef8SYinghai Lu { 63568ddef8SYinghai Lu struct resource_list_x *list, *tmp; 64568ddef8SYinghai Lu 65568ddef8SYinghai Lu for (list = head->next; list;) { 66568ddef8SYinghai Lu tmp = list; 67568ddef8SYinghai Lu list = list->next; 68568ddef8SYinghai Lu kfree(tmp); 69568ddef8SYinghai Lu } 70568ddef8SYinghai Lu 71568ddef8SYinghai Lu head->next = NULL; 72568ddef8SYinghai Lu } 73568ddef8SYinghai Lu 74568ddef8SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus, 75568ddef8SYinghai Lu struct resource_list_x *fail_head) 761da177e4SLinus Torvalds { 771da177e4SLinus Torvalds struct pci_dev *dev; 781da177e4SLinus Torvalds struct resource *res; 791da177e4SLinus Torvalds struct resource_list head, *list, *tmp; 801da177e4SLinus Torvalds int idx; 811da177e4SLinus Torvalds 821da177e4SLinus Torvalds head.next = NULL; 831da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 841da177e4SLinus Torvalds u16 class = dev->class >> 8; 851da177e4SLinus Torvalds 869bded00bSKenji Kaneshige /* Don't touch classless devices or host bridges or ioapics. */ 871da177e4SLinus Torvalds if (class == PCI_CLASS_NOT_DEFINED || 8823186279SSatoru Takeuchi class == PCI_CLASS_BRIDGE_HOST) 891da177e4SLinus Torvalds continue; 901da177e4SLinus Torvalds 919bded00bSKenji Kaneshige /* Don't touch ioapic devices already enabled by firmware */ 9223186279SSatoru Takeuchi if (class == PCI_CLASS_SYSTEM_PIC) { 939bded00bSKenji Kaneshige u16 command; 949bded00bSKenji Kaneshige pci_read_config_word(dev, PCI_COMMAND, &command); 959bded00bSKenji Kaneshige if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) 9623186279SSatoru Takeuchi continue; 9723186279SSatoru Takeuchi } 9823186279SSatoru Takeuchi 991da177e4SLinus Torvalds pdev_sort_resources(dev, &head); 1001da177e4SLinus Torvalds } 1011da177e4SLinus Torvalds 1021da177e4SLinus Torvalds for (list = head.next; list;) { 1031da177e4SLinus Torvalds res = list->res; 1041da177e4SLinus Torvalds idx = res - &list->dev->resource[0]; 105542df5deSRajesh Shah if (pci_assign_resource(list->dev, idx)) { 106568ddef8SYinghai Lu if (fail_head && !pci_is_root_bus(list->dev->bus)) 107568ddef8SYinghai Lu add_to_failed_list(fail_head, list->dev, res); 108542df5deSRajesh Shah res->start = 0; 109960b8466SIvan Kokshaysky res->end = 0; 110542df5deSRajesh Shah res->flags = 0; 111542df5deSRajesh Shah } 1121da177e4SLinus Torvalds tmp = list; 1131da177e4SLinus Torvalds list = list->next; 1141da177e4SLinus Torvalds kfree(tmp); 1151da177e4SLinus Torvalds } 1161da177e4SLinus Torvalds } 1171da177e4SLinus Torvalds 118b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus) 1191da177e4SLinus Torvalds { 1201da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 121c7dabef8SBjorn Helgaas struct resource *res; 1221da177e4SLinus Torvalds struct pci_bus_region region; 1231da177e4SLinus Torvalds 124865df576SBjorn Helgaas dev_info(&bridge->dev, "CardBus bridge to [bus %02x-%02x]\n", 125865df576SBjorn Helgaas bus->secondary, bus->subordinate); 1261da177e4SLinus Torvalds 127c7dabef8SBjorn Helgaas res = bus->resource[0]; 128c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 129c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 1301da177e4SLinus Torvalds /* 1311da177e4SLinus Torvalds * The IO resource is allocated a range twice as large as it 1321da177e4SLinus Torvalds * would normally need. This allows us to set both IO regs. 1331da177e4SLinus Torvalds */ 134c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 1351da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, 1361da177e4SLinus Torvalds region.start); 1371da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, 1381da177e4SLinus Torvalds region.end); 1391da177e4SLinus Torvalds } 1401da177e4SLinus Torvalds 141c7dabef8SBjorn Helgaas res = bus->resource[1]; 142c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 143c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 144c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 1451da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, 1461da177e4SLinus Torvalds region.start); 1471da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, 1481da177e4SLinus Torvalds region.end); 1491da177e4SLinus Torvalds } 1501da177e4SLinus Torvalds 151c7dabef8SBjorn Helgaas res = bus->resource[2]; 152c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 153c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 154c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 1551da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, 1561da177e4SLinus Torvalds region.start); 1571da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, 1581da177e4SLinus Torvalds region.end); 1591da177e4SLinus Torvalds } 1601da177e4SLinus Torvalds 161c7dabef8SBjorn Helgaas res = bus->resource[3]; 162c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 163c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 164c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 1651da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, 1661da177e4SLinus Torvalds region.start); 1671da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, 1681da177e4SLinus Torvalds region.end); 1691da177e4SLinus Torvalds } 1701da177e4SLinus Torvalds } 171b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus); 1721da177e4SLinus Torvalds 1731da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected. 1741da177e4SLinus Torvalds PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998) 1751da177e4SLinus Torvalds requires that if there is no I/O ports or memory behind the 1761da177e4SLinus Torvalds bridge, corresponding range must be turned off by writing base 1771da177e4SLinus Torvalds value greater than limit to the bridge's base/limit registers. 1781da177e4SLinus Torvalds 1791da177e4SLinus Torvalds Note: care must be taken when updating I/O base/limit registers 1801da177e4SLinus Torvalds of bridges which support 32-bit I/O. This update requires two 1811da177e4SLinus Torvalds config space writes, so it's quite possible that an I/O window of 1821da177e4SLinus Torvalds the bridge will have some undesirable address (e.g. 0) after the 1831da177e4SLinus Torvalds first write. Ditto 64-bit prefetchable MMIO. */ 1847cc5997dSYinghai Lu static void pci_setup_bridge_io(struct pci_bus *bus) 1851da177e4SLinus Torvalds { 1861da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 187c7dabef8SBjorn Helgaas struct resource *res; 1881da177e4SLinus Torvalds struct pci_bus_region region; 1897cc5997dSYinghai Lu u32 l, io_upper16; 1901da177e4SLinus Torvalds 1911da177e4SLinus Torvalds /* Set up the top and bottom of the PCI I/O segment for this bus. */ 192c7dabef8SBjorn Helgaas res = bus->resource[0]; 193c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 194c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 1951da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_IO_BASE, &l); 1961da177e4SLinus Torvalds l &= 0xffff0000; 1971da177e4SLinus Torvalds l |= (region.start >> 8) & 0x00f0; 1981da177e4SLinus Torvalds l |= region.end & 0xf000; 1991da177e4SLinus Torvalds /* Set up upper 16 bits of I/O base/limit. */ 2001da177e4SLinus Torvalds io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); 201c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 2027cc5997dSYinghai Lu } else { 2031da177e4SLinus Torvalds /* Clear upper 16 bits of I/O base/limit. */ 2041da177e4SLinus Torvalds io_upper16 = 0; 2051da177e4SLinus Torvalds l = 0x00f0; 206c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window [io disabled]\n"); 2071da177e4SLinus Torvalds } 2081da177e4SLinus Torvalds /* Temporarily disable the I/O range before updating PCI_IO_BASE. */ 2091da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); 2101da177e4SLinus Torvalds /* Update lower 16 bits of I/O base/limit. */ 2111da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE, l); 2121da177e4SLinus Torvalds /* Update upper 16 bits of I/O base/limit. */ 2131da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); 2147cc5997dSYinghai Lu } 2151da177e4SLinus Torvalds 2167cc5997dSYinghai Lu static void pci_setup_bridge_mmio(struct pci_bus *bus) 2177cc5997dSYinghai Lu { 2187cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 2197cc5997dSYinghai Lu struct resource *res; 2207cc5997dSYinghai Lu struct pci_bus_region region; 2217cc5997dSYinghai Lu u32 l; 2227cc5997dSYinghai Lu 2237cc5997dSYinghai Lu /* Set up the top and bottom of the PCI Memory segment for this bus. */ 224c7dabef8SBjorn Helgaas res = bus->resource[1]; 225c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 226c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 2271da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 2281da177e4SLinus Torvalds l |= region.end & 0xfff00000; 229c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 2307cc5997dSYinghai Lu } else { 2311da177e4SLinus Torvalds l = 0x0000fff0; 232c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window [mem disabled]\n"); 2331da177e4SLinus Torvalds } 2341da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); 2357cc5997dSYinghai Lu } 2367cc5997dSYinghai Lu 2377cc5997dSYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_bus *bus) 2387cc5997dSYinghai Lu { 2397cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 2407cc5997dSYinghai Lu struct resource *res; 2417cc5997dSYinghai Lu struct pci_bus_region region; 2427cc5997dSYinghai Lu u32 l, bu, lu; 2431da177e4SLinus Torvalds 2441da177e4SLinus Torvalds /* Clear out the upper 32 bits of PREF limit. 2451da177e4SLinus Torvalds If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily 2461da177e4SLinus Torvalds disables PREF range, which is ok. */ 2471da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); 2481da177e4SLinus Torvalds 2491da177e4SLinus Torvalds /* Set up PREF base/limit. */ 250c40a22e0SBenjamin Herrenschmidt bu = lu = 0; 251c7dabef8SBjorn Helgaas res = bus->resource[2]; 252c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 253c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_PREFETCH) { 2541da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 2551da177e4SLinus Torvalds l |= region.end & 0xfff00000; 256c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM_64) { 25713d36c24SAndrew Morton bu = upper_32_bits(region.start); 25813d36c24SAndrew Morton lu = upper_32_bits(region.end); 2591f82de10SYinghai Lu } 260c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 2617cc5997dSYinghai Lu } else { 2621da177e4SLinus Torvalds l = 0x0000fff0; 263c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window [mem pref disabled]\n"); 2641da177e4SLinus Torvalds } 2651da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); 2661da177e4SLinus Torvalds 267c40a22e0SBenjamin Herrenschmidt /* Set the upper 32 bits of PREF base & limit. */ 268c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); 269c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); 2707cc5997dSYinghai Lu } 2717cc5997dSYinghai Lu 2727cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) 2737cc5997dSYinghai Lu { 2747cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 2757cc5997dSYinghai Lu 2767cc5997dSYinghai Lu if (pci_is_enabled(bridge)) 2777cc5997dSYinghai Lu return; 2787cc5997dSYinghai Lu 2797cc5997dSYinghai Lu dev_info(&bridge->dev, "PCI bridge to [bus %02x-%02x]\n", 2807cc5997dSYinghai Lu bus->secondary, bus->subordinate); 2817cc5997dSYinghai Lu 2827cc5997dSYinghai Lu if (type & IORESOURCE_IO) 2837cc5997dSYinghai Lu pci_setup_bridge_io(bus); 2847cc5997dSYinghai Lu 2857cc5997dSYinghai Lu if (type & IORESOURCE_MEM) 2867cc5997dSYinghai Lu pci_setup_bridge_mmio(bus); 2877cc5997dSYinghai Lu 2887cc5997dSYinghai Lu if (type & IORESOURCE_PREFETCH) 2897cc5997dSYinghai Lu pci_setup_bridge_mmio_pref(bus); 2901da177e4SLinus Torvalds 2911da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); 2921da177e4SLinus Torvalds } 2931da177e4SLinus Torvalds 2947cc5997dSYinghai Lu static void pci_setup_bridge(struct pci_bus *bus) 2957cc5997dSYinghai Lu { 2967cc5997dSYinghai Lu unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | 2977cc5997dSYinghai Lu IORESOURCE_PREFETCH; 2987cc5997dSYinghai Lu 2997cc5997dSYinghai Lu __pci_setup_bridge(bus, type); 3007cc5997dSYinghai Lu } 3017cc5997dSYinghai Lu 3021da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and 3031da177e4SLinus Torvalds prefetchable memory ranges. If not, the respective 3041da177e4SLinus Torvalds base/limit registers must be read-only and read as 0. */ 30596bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus) 3061da177e4SLinus Torvalds { 3071da177e4SLinus Torvalds u16 io; 3081da177e4SLinus Torvalds u32 pmem; 3091da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 3101da177e4SLinus Torvalds struct resource *b_res; 3111da177e4SLinus Torvalds 3121da177e4SLinus Torvalds b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 3131da177e4SLinus Torvalds b_res[1].flags |= IORESOURCE_MEM; 3141da177e4SLinus Torvalds 3151da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 3161da177e4SLinus Torvalds if (!io) { 3171da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0); 3181da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 3191da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0x0); 3201da177e4SLinus Torvalds } 3211da177e4SLinus Torvalds if (io) 3221da177e4SLinus Torvalds b_res[0].flags |= IORESOURCE_IO; 3231da177e4SLinus Torvalds /* DECchip 21050 pass 2 errata: the bridge may miss an address 3241da177e4SLinus Torvalds disconnect boundary by one PCI data phase. 3251da177e4SLinus Torvalds Workaround: do not use prefetching on this device. */ 3261da177e4SLinus Torvalds if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) 3271da177e4SLinus Torvalds return; 3281da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 3291da177e4SLinus Torvalds if (!pmem) { 3301da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 3311da177e4SLinus Torvalds 0xfff0fff0); 3321da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 3331da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); 3341da177e4SLinus Torvalds } 3351f82de10SYinghai Lu if (pmem) { 3361da177e4SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; 3371f82de10SYinghai Lu if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) 3381f82de10SYinghai Lu b_res[2].flags |= IORESOURCE_MEM_64; 3391f82de10SYinghai Lu } 3401f82de10SYinghai Lu 3411f82de10SYinghai Lu /* double check if bridge does support 64 bit pref */ 3421f82de10SYinghai Lu if (b_res[2].flags & IORESOURCE_MEM_64) { 3431f82de10SYinghai Lu u32 mem_base_hi, tmp; 3441f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, 3451f82de10SYinghai Lu &mem_base_hi); 3461f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 3471f82de10SYinghai Lu 0xffffffff); 3481f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); 3491f82de10SYinghai Lu if (!tmp) 3501f82de10SYinghai Lu b_res[2].flags &= ~IORESOURCE_MEM_64; 3511f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 3521f82de10SYinghai Lu mem_base_hi); 3531f82de10SYinghai Lu } 3541da177e4SLinus Torvalds } 3551da177e4SLinus Torvalds 3561da177e4SLinus Torvalds /* Helper function for sizing routines: find first available 3571da177e4SLinus Torvalds bus resource of a given type. Note: we intentionally skip 3581da177e4SLinus Torvalds the bus resources which have already been assigned (that is, 3591da177e4SLinus Torvalds have non-NULL parent resource). */ 36096bde06aSSam Ravnborg static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type) 3611da177e4SLinus Torvalds { 3621da177e4SLinus Torvalds int i; 3631da177e4SLinus Torvalds struct resource *r; 3641da177e4SLinus Torvalds unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 3651da177e4SLinus Torvalds IORESOURCE_PREFETCH; 3661da177e4SLinus Torvalds 3671da177e4SLinus Torvalds for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) { 3681da177e4SLinus Torvalds r = bus->resource[i]; 369299de034SIvan Kokshaysky if (r == &ioport_resource || r == &iomem_resource) 370299de034SIvan Kokshaysky continue; 37155a10984SJesse Barnes if (r && (r->flags & type_mask) == type && !r->parent) 3721da177e4SLinus Torvalds return r; 3731da177e4SLinus Torvalds } 3741da177e4SLinus Torvalds return NULL; 3751da177e4SLinus Torvalds } 3761da177e4SLinus Torvalds 3771da177e4SLinus Torvalds /* Sizing the IO windows of the PCI-PCI bridge is trivial, 3781da177e4SLinus Torvalds since these windows have 4K granularity and the IO ranges 3791da177e4SLinus Torvalds of non-bridge PCI devices are limited to 256 bytes. 3801da177e4SLinus Torvalds We must be careful with the ISA aliasing though. */ 38128760489SEric W. Biederman static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size) 3821da177e4SLinus Torvalds { 3831da177e4SLinus Torvalds struct pci_dev *dev; 3841da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO); 385*d65245c3SYinghai Lu unsigned long size = 0, size1 = 0, old_size; 3861da177e4SLinus Torvalds 3871da177e4SLinus Torvalds if (!b_res) 3881da177e4SLinus Torvalds return; 3891da177e4SLinus Torvalds 3901da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 3911da177e4SLinus Torvalds int i; 3921da177e4SLinus Torvalds 3931da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 3941da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 3951da177e4SLinus Torvalds unsigned long r_size; 3961da177e4SLinus Torvalds 3971da177e4SLinus Torvalds if (r->parent || !(r->flags & IORESOURCE_IO)) 3981da177e4SLinus Torvalds continue; 399022edd86SZhao, Yu r_size = resource_size(r); 4001da177e4SLinus Torvalds 4011da177e4SLinus Torvalds if (r_size < 0x400) 4021da177e4SLinus Torvalds /* Might be re-aligned for ISA */ 4031da177e4SLinus Torvalds size += r_size; 4041da177e4SLinus Torvalds else 4051da177e4SLinus Torvalds size1 += r_size; 4061da177e4SLinus Torvalds } 4071da177e4SLinus Torvalds } 40828760489SEric W. Biederman if (size < min_size) 40928760489SEric W. Biederman size = min_size; 410*d65245c3SYinghai Lu old_size = resource_size(b_res); 411*d65245c3SYinghai Lu if (old_size == 1) 412*d65245c3SYinghai Lu old_size = 0; 4131da177e4SLinus Torvalds /* To be fixed in 2.5: we should have sort of HAVE_ISA 4141da177e4SLinus Torvalds flag in the struct pci_bus. */ 4151da177e4SLinus Torvalds #if defined(CONFIG_ISA) || defined(CONFIG_EISA) 4161da177e4SLinus Torvalds size = (size & 0xff) + ((size & ~0xffUL) << 2); 4171da177e4SLinus Torvalds #endif 4186f6f8c2fSMilind Arun Choudhary size = ALIGN(size + size1, 4096); 419*d65245c3SYinghai Lu if (size < old_size) 420*d65245c3SYinghai Lu size = old_size; 4211da177e4SLinus Torvalds if (!size) { 422865df576SBjorn Helgaas if (b_res->start || b_res->end) 423865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 424865df576SBjorn Helgaas "%pR to [bus %02x-%02x] (unused)\n", b_res, 425865df576SBjorn Helgaas bus->secondary, bus->subordinate); 4261da177e4SLinus Torvalds b_res->flags = 0; 4271da177e4SLinus Torvalds return; 4281da177e4SLinus Torvalds } 4291da177e4SLinus Torvalds /* Alignment of the IO window is always 4K */ 4301da177e4SLinus Torvalds b_res->start = 4096; 4311da177e4SLinus Torvalds b_res->end = b_res->start + size - 1; 43288452565SIvan Kokshaysky b_res->flags |= IORESOURCE_STARTALIGN; 4331da177e4SLinus Torvalds } 4341da177e4SLinus Torvalds 4351da177e4SLinus Torvalds /* Calculate the size of the bus and minimal alignment which 4361da177e4SLinus Torvalds guarantees that all child resources fit in this size. */ 43728760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, 43828760489SEric W. Biederman unsigned long type, resource_size_t min_size) 4391da177e4SLinus Torvalds { 4401da177e4SLinus Torvalds struct pci_dev *dev; 441*d65245c3SYinghai Lu resource_size_t min_align, align, size, old_size; 442c40a22e0SBenjamin Herrenschmidt resource_size_t aligns[12]; /* Alignments from 1Mb to 2Gb */ 4431da177e4SLinus Torvalds int order, max_order; 4441da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, type); 4451f82de10SYinghai Lu unsigned int mem64_mask = 0; 4461da177e4SLinus Torvalds 4471da177e4SLinus Torvalds if (!b_res) 4481da177e4SLinus Torvalds return 0; 4491da177e4SLinus Torvalds 4501da177e4SLinus Torvalds memset(aligns, 0, sizeof(aligns)); 4511da177e4SLinus Torvalds max_order = 0; 4521da177e4SLinus Torvalds size = 0; 4531da177e4SLinus Torvalds 4541f82de10SYinghai Lu mem64_mask = b_res->flags & IORESOURCE_MEM_64; 4551f82de10SYinghai Lu b_res->flags &= ~IORESOURCE_MEM_64; 4561f82de10SYinghai Lu 4571da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 4581da177e4SLinus Torvalds int i; 4591da177e4SLinus Torvalds 4601da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 4611da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 462c40a22e0SBenjamin Herrenschmidt resource_size_t r_size; 4631da177e4SLinus Torvalds 4641da177e4SLinus Torvalds if (r->parent || (r->flags & mask) != type) 4651da177e4SLinus Torvalds continue; 466022edd86SZhao, Yu r_size = resource_size(r); 4671da177e4SLinus Torvalds /* For bridges size != alignment */ 4686faf17f6SChris Wright align = pci_resource_alignment(dev, r); 4691da177e4SLinus Torvalds order = __ffs(align) - 20; 4701da177e4SLinus Torvalds if (order > 11) { 471865df576SBjorn Helgaas dev_warn(&dev->dev, "disabling BAR %d: %pR " 472865df576SBjorn Helgaas "(bad alignment %#llx)\n", i, r, 473865df576SBjorn Helgaas (unsigned long long) align); 4741da177e4SLinus Torvalds r->flags = 0; 4751da177e4SLinus Torvalds continue; 4761da177e4SLinus Torvalds } 4771da177e4SLinus Torvalds size += r_size; 4781da177e4SLinus Torvalds if (order < 0) 4791da177e4SLinus Torvalds order = 0; 4801da177e4SLinus Torvalds /* Exclude ranges with size > align from 4811da177e4SLinus Torvalds calculation of the alignment. */ 4821da177e4SLinus Torvalds if (r_size == align) 4831da177e4SLinus Torvalds aligns[order] += align; 4841da177e4SLinus Torvalds if (order > max_order) 4851da177e4SLinus Torvalds max_order = order; 4861f82de10SYinghai Lu mem64_mask &= r->flags & IORESOURCE_MEM_64; 4871da177e4SLinus Torvalds } 4881da177e4SLinus Torvalds } 48928760489SEric W. Biederman if (size < min_size) 49028760489SEric W. Biederman size = min_size; 491*d65245c3SYinghai Lu old_size = resource_size(b_res); 492*d65245c3SYinghai Lu if (old_size == 1) 493*d65245c3SYinghai Lu old_size = 0; 494*d65245c3SYinghai Lu if (size < old_size) 495*d65245c3SYinghai Lu size = old_size; 4961da177e4SLinus Torvalds 4971da177e4SLinus Torvalds align = 0; 4981da177e4SLinus Torvalds min_align = 0; 4991da177e4SLinus Torvalds for (order = 0; order <= max_order; order++) { 5008308c54dSJeremy Fitzhardinge resource_size_t align1 = 1; 5018308c54dSJeremy Fitzhardinge 5028308c54dSJeremy Fitzhardinge align1 <<= (order + 20); 5038308c54dSJeremy Fitzhardinge 5041da177e4SLinus Torvalds if (!align) 5051da177e4SLinus Torvalds min_align = align1; 5066f6f8c2fSMilind Arun Choudhary else if (ALIGN(align + min_align, min_align) < align1) 5071da177e4SLinus Torvalds min_align = align1 >> 1; 5081da177e4SLinus Torvalds align += aligns[order]; 5091da177e4SLinus Torvalds } 5106f6f8c2fSMilind Arun Choudhary size = ALIGN(size, min_align); 5111da177e4SLinus Torvalds if (!size) { 512865df576SBjorn Helgaas if (b_res->start || b_res->end) 513865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 514865df576SBjorn Helgaas "%pR to [bus %02x-%02x] (unused)\n", b_res, 515865df576SBjorn Helgaas bus->secondary, bus->subordinate); 5161da177e4SLinus Torvalds b_res->flags = 0; 5171da177e4SLinus Torvalds return 1; 5181da177e4SLinus Torvalds } 5191da177e4SLinus Torvalds b_res->start = min_align; 5201da177e4SLinus Torvalds b_res->end = size + min_align - 1; 52188452565SIvan Kokshaysky b_res->flags |= IORESOURCE_STARTALIGN; 5221f82de10SYinghai Lu b_res->flags |= mem64_mask; 5231da177e4SLinus Torvalds return 1; 5241da177e4SLinus Torvalds } 5251da177e4SLinus Torvalds 5265468ae61SAdrian Bunk static void pci_bus_size_cardbus(struct pci_bus *bus) 5271da177e4SLinus Torvalds { 5281da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 5291da177e4SLinus Torvalds struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 5301da177e4SLinus Torvalds u16 ctrl; 5311da177e4SLinus Torvalds 5321da177e4SLinus Torvalds /* 5331da177e4SLinus Torvalds * Reserve some resources for CardBus. We reserve 5341da177e4SLinus Torvalds * a fixed amount of bus space for CardBus bridges. 5351da177e4SLinus Torvalds */ 536934b7024SLinus Torvalds b_res[0].start = 0; 537934b7024SLinus Torvalds b_res[0].end = pci_cardbus_io_size - 1; 538934b7024SLinus Torvalds b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; 5391da177e4SLinus Torvalds 540934b7024SLinus Torvalds b_res[1].start = 0; 541934b7024SLinus Torvalds b_res[1].end = pci_cardbus_io_size - 1; 542934b7024SLinus Torvalds b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; 5431da177e4SLinus Torvalds 5441da177e4SLinus Torvalds /* 5451da177e4SLinus Torvalds * Check whether prefetchable memory is supported 5461da177e4SLinus Torvalds * by this bridge. 5471da177e4SLinus Torvalds */ 5481da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 5491da177e4SLinus Torvalds if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { 5501da177e4SLinus Torvalds ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; 5511da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 5521da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 5531da177e4SLinus Torvalds } 5541da177e4SLinus Torvalds 5551da177e4SLinus Torvalds /* 5561da177e4SLinus Torvalds * If we have prefetchable memory support, allocate 5571da177e4SLinus Torvalds * two regions. Otherwise, allocate one region of 5581da177e4SLinus Torvalds * twice the size. 5591da177e4SLinus Torvalds */ 5601da177e4SLinus Torvalds if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { 561934b7024SLinus Torvalds b_res[2].start = 0; 562934b7024SLinus Torvalds b_res[2].end = pci_cardbus_mem_size - 1; 563934b7024SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN; 5641da177e4SLinus Torvalds 565934b7024SLinus Torvalds b_res[3].start = 0; 566934b7024SLinus Torvalds b_res[3].end = pci_cardbus_mem_size - 1; 567934b7024SLinus Torvalds b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; 5681da177e4SLinus Torvalds } else { 569934b7024SLinus Torvalds b_res[3].start = 0; 570934b7024SLinus Torvalds b_res[3].end = pci_cardbus_mem_size * 2 - 1; 571934b7024SLinus Torvalds b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; 5721da177e4SLinus Torvalds } 5731da177e4SLinus Torvalds } 5741da177e4SLinus Torvalds 575451124a7SSam Ravnborg void __ref pci_bus_size_bridges(struct pci_bus *bus) 5761da177e4SLinus Torvalds { 5771da177e4SLinus Torvalds struct pci_dev *dev; 5781da177e4SLinus Torvalds unsigned long mask, prefmask; 57928760489SEric W. Biederman resource_size_t min_mem_size = 0, min_io_size = 0; 5801da177e4SLinus Torvalds 5811da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 5821da177e4SLinus Torvalds struct pci_bus *b = dev->subordinate; 5831da177e4SLinus Torvalds if (!b) 5841da177e4SLinus Torvalds continue; 5851da177e4SLinus Torvalds 5861da177e4SLinus Torvalds switch (dev->class >> 8) { 5871da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 5881da177e4SLinus Torvalds pci_bus_size_cardbus(b); 5891da177e4SLinus Torvalds break; 5901da177e4SLinus Torvalds 5911da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 5921da177e4SLinus Torvalds default: 5931da177e4SLinus Torvalds pci_bus_size_bridges(b); 5941da177e4SLinus Torvalds break; 5951da177e4SLinus Torvalds } 5961da177e4SLinus Torvalds } 5971da177e4SLinus Torvalds 5981da177e4SLinus Torvalds /* The root bus? */ 5991da177e4SLinus Torvalds if (!bus->self) 6001da177e4SLinus Torvalds return; 6011da177e4SLinus Torvalds 6021da177e4SLinus Torvalds switch (bus->self->class >> 8) { 6031da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 6041da177e4SLinus Torvalds /* don't size cardbuses yet. */ 6051da177e4SLinus Torvalds break; 6061da177e4SLinus Torvalds 6071da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 6081da177e4SLinus Torvalds pci_bridge_check_ranges(bus); 60928760489SEric W. Biederman if (bus->self->is_hotplug_bridge) { 61028760489SEric W. Biederman min_io_size = pci_hotplug_io_size; 61128760489SEric W. Biederman min_mem_size = pci_hotplug_mem_size; 61228760489SEric W. Biederman } 6131da177e4SLinus Torvalds default: 61428760489SEric W. Biederman pbus_size_io(bus, min_io_size); 6151da177e4SLinus Torvalds /* If the bridge supports prefetchable range, size it 6161da177e4SLinus Torvalds separately. If it doesn't, or its prefetchable window 6171da177e4SLinus Torvalds has already been allocated by arch code, try 6181da177e4SLinus Torvalds non-prefetchable range for both types of PCI memory 6191da177e4SLinus Torvalds resources. */ 6201da177e4SLinus Torvalds mask = IORESOURCE_MEM; 6211da177e4SLinus Torvalds prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; 62228760489SEric W. Biederman if (pbus_size_mem(bus, prefmask, prefmask, min_mem_size)) 6231da177e4SLinus Torvalds mask = prefmask; /* Success, size non-prefetch only. */ 62428760489SEric W. Biederman else 62528760489SEric W. Biederman min_mem_size += min_mem_size; 62628760489SEric W. Biederman pbus_size_mem(bus, mask, IORESOURCE_MEM, min_mem_size); 6271da177e4SLinus Torvalds break; 6281da177e4SLinus Torvalds } 6291da177e4SLinus Torvalds } 6301da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges); 6311da177e4SLinus Torvalds 632568ddef8SYinghai Lu static void __ref __pci_bus_assign_resources(const struct pci_bus *bus, 633568ddef8SYinghai Lu struct resource_list_x *fail_head) 6341da177e4SLinus Torvalds { 6351da177e4SLinus Torvalds struct pci_bus *b; 6361da177e4SLinus Torvalds struct pci_dev *dev; 6371da177e4SLinus Torvalds 638568ddef8SYinghai Lu pbus_assign_resources_sorted(bus, fail_head); 6391da177e4SLinus Torvalds 6401da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 6411da177e4SLinus Torvalds b = dev->subordinate; 6421da177e4SLinus Torvalds if (!b) 6431da177e4SLinus Torvalds continue; 6441da177e4SLinus Torvalds 645568ddef8SYinghai Lu __pci_bus_assign_resources(b, fail_head); 6461da177e4SLinus Torvalds 6471da177e4SLinus Torvalds switch (dev->class >> 8) { 6481da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 6491da177e4SLinus Torvalds pci_setup_bridge(b); 6501da177e4SLinus Torvalds break; 6511da177e4SLinus Torvalds 6521da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 6531da177e4SLinus Torvalds pci_setup_cardbus(b); 6541da177e4SLinus Torvalds break; 6551da177e4SLinus Torvalds 6561da177e4SLinus Torvalds default: 65780ccba11SBjorn Helgaas dev_info(&dev->dev, "not setting up bridge for bus " 65880ccba11SBjorn Helgaas "%04x:%02x\n", pci_domain_nr(b), b->number); 6591da177e4SLinus Torvalds break; 6601da177e4SLinus Torvalds } 6611da177e4SLinus Torvalds } 6621da177e4SLinus Torvalds } 663568ddef8SYinghai Lu 664568ddef8SYinghai Lu void __ref pci_bus_assign_resources(const struct pci_bus *bus) 665568ddef8SYinghai Lu { 666568ddef8SYinghai Lu __pci_bus_assign_resources(bus, NULL); 667568ddef8SYinghai Lu } 6681da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources); 6691da177e4SLinus Torvalds 6705009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus, 6715009b460SYinghai Lu unsigned long type) 6725009b460SYinghai Lu { 6735009b460SYinghai Lu int idx; 6745009b460SYinghai Lu bool changed = false; 6755009b460SYinghai Lu struct pci_dev *dev; 6765009b460SYinghai Lu struct resource *r; 6775009b460SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 6785009b460SYinghai Lu IORESOURCE_PREFETCH; 6795009b460SYinghai Lu 6805009b460SYinghai Lu dev = bus->self; 6815009b460SYinghai Lu for (idx = PCI_BRIDGE_RESOURCES; idx <= PCI_BRIDGE_RESOURCE_END; 6825009b460SYinghai Lu idx++) { 6835009b460SYinghai Lu r = &dev->resource[idx]; 6845009b460SYinghai Lu if ((r->flags & type_mask) != type) 6855009b460SYinghai Lu continue; 6865009b460SYinghai Lu if (!r->parent) 6875009b460SYinghai Lu continue; 6885009b460SYinghai Lu /* 6895009b460SYinghai Lu * if there are children under that, we should release them 6905009b460SYinghai Lu * all 6915009b460SYinghai Lu */ 6925009b460SYinghai Lu release_child_resources(r); 6935009b460SYinghai Lu if (!release_resource(r)) { 6945009b460SYinghai Lu dev_printk(KERN_DEBUG, &dev->dev, 6955009b460SYinghai Lu "resource %d %pR released\n", idx, r); 6965009b460SYinghai Lu /* keep the old size */ 6975009b460SYinghai Lu r->end = resource_size(r) - 1; 6985009b460SYinghai Lu r->start = 0; 6995009b460SYinghai Lu r->flags = 0; 7005009b460SYinghai Lu changed = true; 7015009b460SYinghai Lu } 7025009b460SYinghai Lu } 7035009b460SYinghai Lu 7045009b460SYinghai Lu if (changed) { 7055009b460SYinghai Lu /* avoiding touch the one without PREF */ 7065009b460SYinghai Lu if (type & IORESOURCE_PREFETCH) 7075009b460SYinghai Lu type = IORESOURCE_PREFETCH; 7085009b460SYinghai Lu __pci_setup_bridge(bus, type); 7095009b460SYinghai Lu } 7105009b460SYinghai Lu } 7115009b460SYinghai Lu 7125009b460SYinghai Lu enum release_type { 7135009b460SYinghai Lu leaf_only, 7145009b460SYinghai Lu whole_subtree, 7155009b460SYinghai Lu }; 7165009b460SYinghai Lu /* 7175009b460SYinghai Lu * try to release pci bridge resources that is from leaf bridge, 7185009b460SYinghai Lu * so we can allocate big new one later 7195009b460SYinghai Lu */ 7205009b460SYinghai Lu static void __ref pci_bus_release_bridge_resources(struct pci_bus *bus, 7215009b460SYinghai Lu unsigned long type, 7225009b460SYinghai Lu enum release_type rel_type) 7235009b460SYinghai Lu { 7245009b460SYinghai Lu struct pci_dev *dev; 7255009b460SYinghai Lu bool is_leaf_bridge = true; 7265009b460SYinghai Lu 7275009b460SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 7285009b460SYinghai Lu struct pci_bus *b = dev->subordinate; 7295009b460SYinghai Lu if (!b) 7305009b460SYinghai Lu continue; 7315009b460SYinghai Lu 7325009b460SYinghai Lu is_leaf_bridge = false; 7335009b460SYinghai Lu 7345009b460SYinghai Lu if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) 7355009b460SYinghai Lu continue; 7365009b460SYinghai Lu 7375009b460SYinghai Lu if (rel_type == whole_subtree) 7385009b460SYinghai Lu pci_bus_release_bridge_resources(b, type, 7395009b460SYinghai Lu whole_subtree); 7405009b460SYinghai Lu } 7415009b460SYinghai Lu 7425009b460SYinghai Lu if (pci_is_root_bus(bus)) 7435009b460SYinghai Lu return; 7445009b460SYinghai Lu 7455009b460SYinghai Lu if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) 7465009b460SYinghai Lu return; 7475009b460SYinghai Lu 7485009b460SYinghai Lu if ((rel_type == whole_subtree) || is_leaf_bridge) 7495009b460SYinghai Lu pci_bridge_release_resources(bus, type); 7505009b460SYinghai Lu } 7515009b460SYinghai Lu 75276fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus) 75376fbc263SYinghai Lu { 75476fbc263SYinghai Lu int i; 75576fbc263SYinghai Lu 75676fbc263SYinghai Lu for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) { 75776fbc263SYinghai Lu struct resource *res = bus->resource[i]; 7587c9342b8SYinghai Lu 7597c9342b8SYinghai Lu if (!res || !res->end || !res->flags) 76076fbc263SYinghai Lu continue; 76176fbc263SYinghai Lu 762c7dabef8SBjorn Helgaas dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); 76376fbc263SYinghai Lu } 76476fbc263SYinghai Lu } 76576fbc263SYinghai Lu 76676fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus) 76776fbc263SYinghai Lu { 76876fbc263SYinghai Lu struct pci_bus *b; 76976fbc263SYinghai Lu struct pci_dev *dev; 77076fbc263SYinghai Lu 77176fbc263SYinghai Lu 77276fbc263SYinghai Lu pci_bus_dump_res(bus); 77376fbc263SYinghai Lu 77476fbc263SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 77576fbc263SYinghai Lu b = dev->subordinate; 77676fbc263SYinghai Lu if (!b) 77776fbc263SYinghai Lu continue; 77876fbc263SYinghai Lu 77976fbc263SYinghai Lu pci_bus_dump_resources(b); 78076fbc263SYinghai Lu } 78176fbc263SYinghai Lu } 78276fbc263SYinghai Lu 7831da177e4SLinus Torvalds void __init 7841da177e4SLinus Torvalds pci_assign_unassigned_resources(void) 7851da177e4SLinus Torvalds { 7861da177e4SLinus Torvalds struct pci_bus *bus; 7871da177e4SLinus Torvalds 7881da177e4SLinus Torvalds /* Depth first, calculate sizes and alignments of all 7891da177e4SLinus Torvalds subordinate buses. */ 7901da177e4SLinus Torvalds list_for_each_entry(bus, &pci_root_buses, node) { 7911da177e4SLinus Torvalds pci_bus_size_bridges(bus); 7921da177e4SLinus Torvalds } 7931da177e4SLinus Torvalds /* Depth last, allocate resources and update the hardware. */ 7941da177e4SLinus Torvalds list_for_each_entry(bus, &pci_root_buses, node) { 7951da177e4SLinus Torvalds pci_bus_assign_resources(bus); 7961da177e4SLinus Torvalds pci_enable_bridges(bus); 7971da177e4SLinus Torvalds } 79876fbc263SYinghai Lu 79976fbc263SYinghai Lu /* dump the resource on buses */ 80076fbc263SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) { 80176fbc263SYinghai Lu pci_bus_dump_resources(bus); 80276fbc263SYinghai Lu } 8031da177e4SLinus Torvalds } 804