xref: /openbmc/linux/drivers/pci/setup-bus.c (revision c7dabef8a2c59e6a3de9d66fc35fb6a43ef7172d)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  *	drivers/pci/setup-bus.c
31da177e4SLinus Torvalds  *
41da177e4SLinus Torvalds  * Extruded from code written by
51da177e4SLinus Torvalds  *      Dave Rusling (david.rusling@reo.mts.dec.com)
61da177e4SLinus Torvalds  *      David Mosberger (davidm@cs.arizona.edu)
71da177e4SLinus Torvalds  *	David Miller (davem@redhat.com)
81da177e4SLinus Torvalds  *
91da177e4SLinus Torvalds  * Support routines for initializing a PCI subsystem.
101da177e4SLinus Torvalds  */
111da177e4SLinus Torvalds 
121da177e4SLinus Torvalds /*
131da177e4SLinus Torvalds  * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
141da177e4SLinus Torvalds  *	     PCI-PCI bridges cleanup, sorted resource allocation.
151da177e4SLinus Torvalds  * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
161da177e4SLinus Torvalds  *	     Converted to allocation in 3 passes, which gives
171da177e4SLinus Torvalds  *	     tighter packing. Prefetchable range support.
181da177e4SLinus Torvalds  */
191da177e4SLinus Torvalds 
201da177e4SLinus Torvalds #include <linux/init.h>
211da177e4SLinus Torvalds #include <linux/kernel.h>
221da177e4SLinus Torvalds #include <linux/module.h>
231da177e4SLinus Torvalds #include <linux/pci.h>
241da177e4SLinus Torvalds #include <linux/errno.h>
251da177e4SLinus Torvalds #include <linux/ioport.h>
261da177e4SLinus Torvalds #include <linux/cache.h>
271da177e4SLinus Torvalds #include <linux/slab.h>
286faf17f6SChris Wright #include "pci.h"
291da177e4SLinus Torvalds 
30ea741551SAndrew Morton static void pbus_assign_resources_sorted(const struct pci_bus *bus)
311da177e4SLinus Torvalds {
321da177e4SLinus Torvalds 	struct pci_dev *dev;
331da177e4SLinus Torvalds 	struct resource *res;
341da177e4SLinus Torvalds 	struct resource_list head, *list, *tmp;
351da177e4SLinus Torvalds 	int idx;
361da177e4SLinus Torvalds 
371da177e4SLinus Torvalds 	head.next = NULL;
381da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
391da177e4SLinus Torvalds 		u16 class = dev->class >> 8;
401da177e4SLinus Torvalds 
419bded00bSKenji Kaneshige 		/* Don't touch classless devices or host bridges or ioapics.  */
421da177e4SLinus Torvalds 		if (class == PCI_CLASS_NOT_DEFINED ||
4323186279SSatoru Takeuchi 		    class == PCI_CLASS_BRIDGE_HOST)
441da177e4SLinus Torvalds 			continue;
451da177e4SLinus Torvalds 
469bded00bSKenji Kaneshige 		/* Don't touch ioapic devices already enabled by firmware */
4723186279SSatoru Takeuchi 		if (class == PCI_CLASS_SYSTEM_PIC) {
489bded00bSKenji Kaneshige 			u16 command;
499bded00bSKenji Kaneshige 			pci_read_config_word(dev, PCI_COMMAND, &command);
509bded00bSKenji Kaneshige 			if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
5123186279SSatoru Takeuchi 				continue;
5223186279SSatoru Takeuchi 		}
5323186279SSatoru Takeuchi 
541da177e4SLinus Torvalds 		pdev_sort_resources(dev, &head);
551da177e4SLinus Torvalds 	}
561da177e4SLinus Torvalds 
571da177e4SLinus Torvalds 	for (list = head.next; list;) {
581da177e4SLinus Torvalds 		res = list->res;
591da177e4SLinus Torvalds 		idx = res - &list->dev->resource[0];
60542df5deSRajesh Shah 		if (pci_assign_resource(list->dev, idx)) {
61542df5deSRajesh Shah 			res->start = 0;
62960b8466SIvan Kokshaysky 			res->end = 0;
63542df5deSRajesh Shah 			res->flags = 0;
64542df5deSRajesh Shah 		}
651da177e4SLinus Torvalds 		tmp = list;
661da177e4SLinus Torvalds 		list = list->next;
671da177e4SLinus Torvalds 		kfree(tmp);
681da177e4SLinus Torvalds 	}
691da177e4SLinus Torvalds }
701da177e4SLinus Torvalds 
71b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus)
721da177e4SLinus Torvalds {
731da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
74*c7dabef8SBjorn Helgaas 	struct resource *res;
751da177e4SLinus Torvalds 	struct pci_bus_region region;
761da177e4SLinus Torvalds 
7780ccba11SBjorn Helgaas 	dev_info(&bridge->dev, "CardBus bridge, secondary bus %04x:%02x\n",
7880ccba11SBjorn Helgaas 		 pci_domain_nr(bus), bus->number);
791da177e4SLinus Torvalds 
80*c7dabef8SBjorn Helgaas 	res = bus->resource[0];
81*c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
82*c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
831da177e4SLinus Torvalds 		/*
841da177e4SLinus Torvalds 		 * The IO resource is allocated a range twice as large as it
851da177e4SLinus Torvalds 		 * would normally need.  This allows us to set both IO regs.
861da177e4SLinus Torvalds 		 */
87*c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
881da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
891da177e4SLinus Torvalds 					region.start);
901da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
911da177e4SLinus Torvalds 					region.end);
921da177e4SLinus Torvalds 	}
931da177e4SLinus Torvalds 
94*c7dabef8SBjorn Helgaas 	res = bus->resource[1];
95*c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
96*c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
97*c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
981da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
991da177e4SLinus Torvalds 					region.start);
1001da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
1011da177e4SLinus Torvalds 					region.end);
1021da177e4SLinus Torvalds 	}
1031da177e4SLinus Torvalds 
104*c7dabef8SBjorn Helgaas 	res = bus->resource[2];
105*c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
106*c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
107*c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
1081da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
1091da177e4SLinus Torvalds 					region.start);
1101da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
1111da177e4SLinus Torvalds 					region.end);
1121da177e4SLinus Torvalds 	}
1131da177e4SLinus Torvalds 
114*c7dabef8SBjorn Helgaas 	res = bus->resource[3];
115*c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
116*c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
117*c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
1181da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
1191da177e4SLinus Torvalds 					region.start);
1201da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
1211da177e4SLinus Torvalds 					region.end);
1221da177e4SLinus Torvalds 	}
1231da177e4SLinus Torvalds }
124b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus);
1251da177e4SLinus Torvalds 
1261da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected.
1271da177e4SLinus Torvalds    PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
1281da177e4SLinus Torvalds    requires that if there is no I/O ports or memory behind the
1291da177e4SLinus Torvalds    bridge, corresponding range must be turned off by writing base
1301da177e4SLinus Torvalds    value greater than limit to the bridge's base/limit registers.
1311da177e4SLinus Torvalds 
1321da177e4SLinus Torvalds    Note: care must be taken when updating I/O base/limit registers
1331da177e4SLinus Torvalds    of bridges which support 32-bit I/O. This update requires two
1341da177e4SLinus Torvalds    config space writes, so it's quite possible that an I/O window of
1351da177e4SLinus Torvalds    the bridge will have some undesirable address (e.g. 0) after the
1361da177e4SLinus Torvalds    first write. Ditto 64-bit prefetchable MMIO.  */
137a391f197SAdrian Bunk static void pci_setup_bridge(struct pci_bus *bus)
1381da177e4SLinus Torvalds {
1391da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
140*c7dabef8SBjorn Helgaas 	struct resource *res;
1411da177e4SLinus Torvalds 	struct pci_bus_region region;
142c40a22e0SBenjamin Herrenschmidt 	u32 l, bu, lu, io_upper16;
1431f82de10SYinghai Lu 	int pref_mem64;
1441da177e4SLinus Torvalds 
145296ccb08SYuji Shimada 	if (pci_is_enabled(bridge))
146b73e97d9SAlex Chiang 		return;
147b73e97d9SAlex Chiang 
14880ccba11SBjorn Helgaas 	dev_info(&bridge->dev, "PCI bridge, secondary bus %04x:%02x\n",
14980ccba11SBjorn Helgaas 		 pci_domain_nr(bus), bus->number);
1501da177e4SLinus Torvalds 
1511da177e4SLinus Torvalds 	/* Set up the top and bottom of the PCI I/O segment for this bus. */
152*c7dabef8SBjorn Helgaas 	res = bus->resource[0];
153*c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
154*c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
1551da177e4SLinus Torvalds 		pci_read_config_dword(bridge, PCI_IO_BASE, &l);
1561da177e4SLinus Torvalds 		l &= 0xffff0000;
1571da177e4SLinus Torvalds 		l |= (region.start >> 8) & 0x00f0;
1581da177e4SLinus Torvalds 		l |= region.end & 0xf000;
1591da177e4SLinus Torvalds 		/* Set up upper 16 bits of I/O base/limit. */
1601da177e4SLinus Torvalds 		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
161*c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
1621da177e4SLinus Torvalds 	}
1631da177e4SLinus Torvalds 	else {
1641da177e4SLinus Torvalds 		/* Clear upper 16 bits of I/O base/limit. */
1651da177e4SLinus Torvalds 		io_upper16 = 0;
1661da177e4SLinus Torvalds 		l = 0x00f0;
167*c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window [io  disabled]\n");
1681da177e4SLinus Torvalds 	}
1691da177e4SLinus Torvalds 	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */
1701da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
1711da177e4SLinus Torvalds 	/* Update lower 16 bits of I/O base/limit. */
1721da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE, l);
1731da177e4SLinus Torvalds 	/* Update upper 16 bits of I/O base/limit. */
1741da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
1751da177e4SLinus Torvalds 
1761da177e4SLinus Torvalds 	/* Set up the top and bottom of the PCI Memory segment
1771da177e4SLinus Torvalds 	   for this bus. */
178*c7dabef8SBjorn Helgaas 	res = bus->resource[1];
179*c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
180*c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
1811da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
1821da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
183*c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
1841da177e4SLinus Torvalds 	}
1851da177e4SLinus Torvalds 	else {
1861da177e4SLinus Torvalds 		l = 0x0000fff0;
187*c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window [mem disabled]\n");
1881da177e4SLinus Torvalds 	}
1891da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
1901da177e4SLinus Torvalds 
1911da177e4SLinus Torvalds 	/* Clear out the upper 32 bits of PREF limit.
1921da177e4SLinus Torvalds 	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
1931da177e4SLinus Torvalds 	   disables PREF range, which is ok. */
1941da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
1951da177e4SLinus Torvalds 
1961da177e4SLinus Torvalds 	/* Set up PREF base/limit. */
1971f82de10SYinghai Lu 	pref_mem64 = 0;
198c40a22e0SBenjamin Herrenschmidt 	bu = lu = 0;
199*c7dabef8SBjorn Helgaas 	res = bus->resource[2];
200*c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
201*c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_PREFETCH) {
2021da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
2031da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
204*c7dabef8SBjorn Helgaas 		if (res->flags & IORESOURCE_MEM_64) {
2051f82de10SYinghai Lu 			pref_mem64 = 1;
20613d36c24SAndrew Morton 			bu = upper_32_bits(region.start);
20713d36c24SAndrew Morton 			lu = upper_32_bits(region.end);
2081f82de10SYinghai Lu 		}
209*c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
2101da177e4SLinus Torvalds 	}
2111da177e4SLinus Torvalds 	else {
2121da177e4SLinus Torvalds 		l = 0x0000fff0;
213*c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window [mem pref disabled]\n");
2141da177e4SLinus Torvalds 	}
2151da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
2161da177e4SLinus Torvalds 
2171f82de10SYinghai Lu 	if (pref_mem64) {
218c40a22e0SBenjamin Herrenschmidt 		/* Set the upper 32 bits of PREF base & limit. */
219c40a22e0SBenjamin Herrenschmidt 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
220c40a22e0SBenjamin Herrenschmidt 		pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
2211f82de10SYinghai Lu 	}
2221da177e4SLinus Torvalds 
2231da177e4SLinus Torvalds 	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
2241da177e4SLinus Torvalds }
2251da177e4SLinus Torvalds 
2261da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and
2271da177e4SLinus Torvalds    prefetchable memory ranges. If not, the respective
2281da177e4SLinus Torvalds    base/limit registers must be read-only and read as 0. */
22996bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus)
2301da177e4SLinus Torvalds {
2311da177e4SLinus Torvalds 	u16 io;
2321da177e4SLinus Torvalds 	u32 pmem;
2331da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
2341da177e4SLinus Torvalds 	struct resource *b_res;
2351da177e4SLinus Torvalds 
2361da177e4SLinus Torvalds 	b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
2371da177e4SLinus Torvalds 	b_res[1].flags |= IORESOURCE_MEM;
2381da177e4SLinus Torvalds 
2391da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_IO_BASE, &io);
2401da177e4SLinus Torvalds 	if (!io) {
2411da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
2421da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_IO_BASE, &io);
2431da177e4SLinus Torvalds  		pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
2441da177e4SLinus Torvalds  	}
2451da177e4SLinus Torvalds  	if (io)
2461da177e4SLinus Torvalds 		b_res[0].flags |= IORESOURCE_IO;
2471da177e4SLinus Torvalds 	/*  DECchip 21050 pass 2 errata: the bridge may miss an address
2481da177e4SLinus Torvalds 	    disconnect boundary by one PCI data phase.
2491da177e4SLinus Torvalds 	    Workaround: do not use prefetching on this device. */
2501da177e4SLinus Torvalds 	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
2511da177e4SLinus Torvalds 		return;
2521da177e4SLinus Torvalds 	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
2531da177e4SLinus Torvalds 	if (!pmem) {
2541da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
2551da177e4SLinus Torvalds 					       0xfff0fff0);
2561da177e4SLinus Torvalds 		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
2571da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
2581da177e4SLinus Torvalds 	}
2591f82de10SYinghai Lu 	if (pmem) {
2601da177e4SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2611f82de10SYinghai Lu 		if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64)
2621f82de10SYinghai Lu 			b_res[2].flags |= IORESOURCE_MEM_64;
2631f82de10SYinghai Lu 	}
2641f82de10SYinghai Lu 
2651f82de10SYinghai Lu 	/* double check if bridge does support 64 bit pref */
2661f82de10SYinghai Lu 	if (b_res[2].flags & IORESOURCE_MEM_64) {
2671f82de10SYinghai Lu 		u32 mem_base_hi, tmp;
2681f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
2691f82de10SYinghai Lu 					 &mem_base_hi);
2701f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
2711f82de10SYinghai Lu 					       0xffffffff);
2721f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
2731f82de10SYinghai Lu 		if (!tmp)
2741f82de10SYinghai Lu 			b_res[2].flags &= ~IORESOURCE_MEM_64;
2751f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
2761f82de10SYinghai Lu 				       mem_base_hi);
2771f82de10SYinghai Lu 	}
2781da177e4SLinus Torvalds }
2791da177e4SLinus Torvalds 
2801da177e4SLinus Torvalds /* Helper function for sizing routines: find first available
2811da177e4SLinus Torvalds    bus resource of a given type. Note: we intentionally skip
2821da177e4SLinus Torvalds    the bus resources which have already been assigned (that is,
2831da177e4SLinus Torvalds    have non-NULL parent resource). */
28496bde06aSSam Ravnborg static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type)
2851da177e4SLinus Torvalds {
2861da177e4SLinus Torvalds 	int i;
2871da177e4SLinus Torvalds 	struct resource *r;
2881da177e4SLinus Torvalds 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
2891da177e4SLinus Torvalds 				  IORESOURCE_PREFETCH;
2901da177e4SLinus Torvalds 
2911da177e4SLinus Torvalds 	for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
2921da177e4SLinus Torvalds 		r = bus->resource[i];
293299de034SIvan Kokshaysky 		if (r == &ioport_resource || r == &iomem_resource)
294299de034SIvan Kokshaysky 			continue;
29555a10984SJesse Barnes 		if (r && (r->flags & type_mask) == type && !r->parent)
2961da177e4SLinus Torvalds 			return r;
2971da177e4SLinus Torvalds 	}
2981da177e4SLinus Torvalds 	return NULL;
2991da177e4SLinus Torvalds }
3001da177e4SLinus Torvalds 
3011da177e4SLinus Torvalds /* Sizing the IO windows of the PCI-PCI bridge is trivial,
3021da177e4SLinus Torvalds    since these windows have 4K granularity and the IO ranges
3031da177e4SLinus Torvalds    of non-bridge PCI devices are limited to 256 bytes.
3041da177e4SLinus Torvalds    We must be careful with the ISA aliasing though. */
30528760489SEric W. Biederman static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size)
3061da177e4SLinus Torvalds {
3071da177e4SLinus Torvalds 	struct pci_dev *dev;
3081da177e4SLinus Torvalds 	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
3091da177e4SLinus Torvalds 	unsigned long size = 0, size1 = 0;
3101da177e4SLinus Torvalds 
3111da177e4SLinus Torvalds 	if (!b_res)
3121da177e4SLinus Torvalds  		return;
3131da177e4SLinus Torvalds 
3141da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
3151da177e4SLinus Torvalds 		int i;
3161da177e4SLinus Torvalds 
3171da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
3181da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
3191da177e4SLinus Torvalds 			unsigned long r_size;
3201da177e4SLinus Torvalds 
3211da177e4SLinus Torvalds 			if (r->parent || !(r->flags & IORESOURCE_IO))
3221da177e4SLinus Torvalds 				continue;
323022edd86SZhao, Yu 			r_size = resource_size(r);
3241da177e4SLinus Torvalds 
3251da177e4SLinus Torvalds 			if (r_size < 0x400)
3261da177e4SLinus Torvalds 				/* Might be re-aligned for ISA */
3271da177e4SLinus Torvalds 				size += r_size;
3281da177e4SLinus Torvalds 			else
3291da177e4SLinus Torvalds 				size1 += r_size;
3301da177e4SLinus Torvalds 		}
3311da177e4SLinus Torvalds 	}
33228760489SEric W. Biederman 	if (size < min_size)
33328760489SEric W. Biederman 		size = min_size;
3341da177e4SLinus Torvalds /* To be fixed in 2.5: we should have sort of HAVE_ISA
3351da177e4SLinus Torvalds    flag in the struct pci_bus. */
3361da177e4SLinus Torvalds #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
3371da177e4SLinus Torvalds 	size = (size & 0xff) + ((size & ~0xffUL) << 2);
3381da177e4SLinus Torvalds #endif
3396f6f8c2fSMilind Arun Choudhary 	size = ALIGN(size + size1, 4096);
3401da177e4SLinus Torvalds 	if (!size) {
3411da177e4SLinus Torvalds 		b_res->flags = 0;
3421da177e4SLinus Torvalds 		return;
3431da177e4SLinus Torvalds 	}
3441da177e4SLinus Torvalds 	/* Alignment of the IO window is always 4K */
3451da177e4SLinus Torvalds 	b_res->start = 4096;
3461da177e4SLinus Torvalds 	b_res->end = b_res->start + size - 1;
34788452565SIvan Kokshaysky 	b_res->flags |= IORESOURCE_STARTALIGN;
3481da177e4SLinus Torvalds }
3491da177e4SLinus Torvalds 
3501da177e4SLinus Torvalds /* Calculate the size of the bus and minimal alignment which
3511da177e4SLinus Torvalds    guarantees that all child resources fit in this size. */
35228760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
35328760489SEric W. Biederman 			 unsigned long type, resource_size_t min_size)
3541da177e4SLinus Torvalds {
3551da177e4SLinus Torvalds 	struct pci_dev *dev;
356c40a22e0SBenjamin Herrenschmidt 	resource_size_t min_align, align, size;
357c40a22e0SBenjamin Herrenschmidt 	resource_size_t aligns[12];	/* Alignments from 1Mb to 2Gb */
3581da177e4SLinus Torvalds 	int order, max_order;
3591da177e4SLinus Torvalds 	struct resource *b_res = find_free_bus_resource(bus, type);
3601f82de10SYinghai Lu 	unsigned int mem64_mask = 0;
3611da177e4SLinus Torvalds 
3621da177e4SLinus Torvalds 	if (!b_res)
3631da177e4SLinus Torvalds 		return 0;
3641da177e4SLinus Torvalds 
3651da177e4SLinus Torvalds 	memset(aligns, 0, sizeof(aligns));
3661da177e4SLinus Torvalds 	max_order = 0;
3671da177e4SLinus Torvalds 	size = 0;
3681da177e4SLinus Torvalds 
3691f82de10SYinghai Lu 	mem64_mask = b_res->flags & IORESOURCE_MEM_64;
3701f82de10SYinghai Lu 	b_res->flags &= ~IORESOURCE_MEM_64;
3711f82de10SYinghai Lu 
3721da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
3731da177e4SLinus Torvalds 		int i;
3741da177e4SLinus Torvalds 
3751da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
3761da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
377c40a22e0SBenjamin Herrenschmidt 			resource_size_t r_size;
3781da177e4SLinus Torvalds 
3791da177e4SLinus Torvalds 			if (r->parent || (r->flags & mask) != type)
3801da177e4SLinus Torvalds 				continue;
381022edd86SZhao, Yu 			r_size = resource_size(r);
3821da177e4SLinus Torvalds 			/* For bridges size != alignment */
3836faf17f6SChris Wright 			align = pci_resource_alignment(dev, r);
3841da177e4SLinus Torvalds 			order = __ffs(align) - 20;
3851da177e4SLinus Torvalds 			if (order > 11) {
386a369c791SBjorn Helgaas 				dev_warn(&dev->dev, "BAR %d: bad alignment %llx: "
387*c7dabef8SBjorn Helgaas 					 "%pR\n", i, (unsigned long long)align, r);
3881da177e4SLinus Torvalds 				r->flags = 0;
3891da177e4SLinus Torvalds 				continue;
3901da177e4SLinus Torvalds 			}
3911da177e4SLinus Torvalds 			size += r_size;
3921da177e4SLinus Torvalds 			if (order < 0)
3931da177e4SLinus Torvalds 				order = 0;
3941da177e4SLinus Torvalds 			/* Exclude ranges with size > align from
3951da177e4SLinus Torvalds 			   calculation of the alignment. */
3961da177e4SLinus Torvalds 			if (r_size == align)
3971da177e4SLinus Torvalds 				aligns[order] += align;
3981da177e4SLinus Torvalds 			if (order > max_order)
3991da177e4SLinus Torvalds 				max_order = order;
4001f82de10SYinghai Lu 			mem64_mask &= r->flags & IORESOURCE_MEM_64;
4011da177e4SLinus Torvalds 		}
4021da177e4SLinus Torvalds 	}
40328760489SEric W. Biederman 	if (size < min_size)
40428760489SEric W. Biederman 		size = min_size;
4051da177e4SLinus Torvalds 
4061da177e4SLinus Torvalds 	align = 0;
4071da177e4SLinus Torvalds 	min_align = 0;
4081da177e4SLinus Torvalds 	for (order = 0; order <= max_order; order++) {
4098308c54dSJeremy Fitzhardinge 		resource_size_t align1 = 1;
4108308c54dSJeremy Fitzhardinge 
4118308c54dSJeremy Fitzhardinge 		align1 <<= (order + 20);
4128308c54dSJeremy Fitzhardinge 
4131da177e4SLinus Torvalds 		if (!align)
4141da177e4SLinus Torvalds 			min_align = align1;
4156f6f8c2fSMilind Arun Choudhary 		else if (ALIGN(align + min_align, min_align) < align1)
4161da177e4SLinus Torvalds 			min_align = align1 >> 1;
4171da177e4SLinus Torvalds 		align += aligns[order];
4181da177e4SLinus Torvalds 	}
4196f6f8c2fSMilind Arun Choudhary 	size = ALIGN(size, min_align);
4201da177e4SLinus Torvalds 	if (!size) {
4211da177e4SLinus Torvalds 		b_res->flags = 0;
4221da177e4SLinus Torvalds 		return 1;
4231da177e4SLinus Torvalds 	}
4241da177e4SLinus Torvalds 	b_res->start = min_align;
4251da177e4SLinus Torvalds 	b_res->end = size + min_align - 1;
42688452565SIvan Kokshaysky 	b_res->flags |= IORESOURCE_STARTALIGN;
4271f82de10SYinghai Lu 	b_res->flags |= mem64_mask;
4281da177e4SLinus Torvalds 	return 1;
4291da177e4SLinus Torvalds }
4301da177e4SLinus Torvalds 
4315468ae61SAdrian Bunk static void pci_bus_size_cardbus(struct pci_bus *bus)
4321da177e4SLinus Torvalds {
4331da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
4341da177e4SLinus Torvalds 	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
4351da177e4SLinus Torvalds 	u16 ctrl;
4361da177e4SLinus Torvalds 
4371da177e4SLinus Torvalds 	/*
4381da177e4SLinus Torvalds 	 * Reserve some resources for CardBus.  We reserve
4391da177e4SLinus Torvalds 	 * a fixed amount of bus space for CardBus bridges.
4401da177e4SLinus Torvalds 	 */
441934b7024SLinus Torvalds 	b_res[0].start = 0;
442934b7024SLinus Torvalds 	b_res[0].end = pci_cardbus_io_size - 1;
443934b7024SLinus Torvalds 	b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
4441da177e4SLinus Torvalds 
445934b7024SLinus Torvalds 	b_res[1].start = 0;
446934b7024SLinus Torvalds 	b_res[1].end = pci_cardbus_io_size - 1;
447934b7024SLinus Torvalds 	b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
4481da177e4SLinus Torvalds 
4491da177e4SLinus Torvalds 	/*
4501da177e4SLinus Torvalds 	 * Check whether prefetchable memory is supported
4511da177e4SLinus Torvalds 	 * by this bridge.
4521da177e4SLinus Torvalds 	 */
4531da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
4541da177e4SLinus Torvalds 	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
4551da177e4SLinus Torvalds 		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
4561da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
4571da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
4581da177e4SLinus Torvalds 	}
4591da177e4SLinus Torvalds 
4601da177e4SLinus Torvalds 	/*
4611da177e4SLinus Torvalds 	 * If we have prefetchable memory support, allocate
4621da177e4SLinus Torvalds 	 * two regions.  Otherwise, allocate one region of
4631da177e4SLinus Torvalds 	 * twice the size.
4641da177e4SLinus Torvalds 	 */
4651da177e4SLinus Torvalds 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
466934b7024SLinus Torvalds 		b_res[2].start = 0;
467934b7024SLinus Torvalds 		b_res[2].end = pci_cardbus_mem_size - 1;
468934b7024SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN;
4691da177e4SLinus Torvalds 
470934b7024SLinus Torvalds 		b_res[3].start = 0;
471934b7024SLinus Torvalds 		b_res[3].end = pci_cardbus_mem_size - 1;
472934b7024SLinus Torvalds 		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
4731da177e4SLinus Torvalds 	} else {
474934b7024SLinus Torvalds 		b_res[3].start = 0;
475934b7024SLinus Torvalds 		b_res[3].end = pci_cardbus_mem_size * 2 - 1;
476934b7024SLinus Torvalds 		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
4771da177e4SLinus Torvalds 	}
4781da177e4SLinus Torvalds }
4791da177e4SLinus Torvalds 
480451124a7SSam Ravnborg void __ref pci_bus_size_bridges(struct pci_bus *bus)
4811da177e4SLinus Torvalds {
4821da177e4SLinus Torvalds 	struct pci_dev *dev;
4831da177e4SLinus Torvalds 	unsigned long mask, prefmask;
48428760489SEric W. Biederman 	resource_size_t min_mem_size = 0, min_io_size = 0;
4851da177e4SLinus Torvalds 
4861da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
4871da177e4SLinus Torvalds 		struct pci_bus *b = dev->subordinate;
4881da177e4SLinus Torvalds 		if (!b)
4891da177e4SLinus Torvalds 			continue;
4901da177e4SLinus Torvalds 
4911da177e4SLinus Torvalds 		switch (dev->class >> 8) {
4921da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
4931da177e4SLinus Torvalds 			pci_bus_size_cardbus(b);
4941da177e4SLinus Torvalds 			break;
4951da177e4SLinus Torvalds 
4961da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
4971da177e4SLinus Torvalds 		default:
4981da177e4SLinus Torvalds 			pci_bus_size_bridges(b);
4991da177e4SLinus Torvalds 			break;
5001da177e4SLinus Torvalds 		}
5011da177e4SLinus Torvalds 	}
5021da177e4SLinus Torvalds 
5031da177e4SLinus Torvalds 	/* The root bus? */
5041da177e4SLinus Torvalds 	if (!bus->self)
5051da177e4SLinus Torvalds 		return;
5061da177e4SLinus Torvalds 
5071da177e4SLinus Torvalds 	switch (bus->self->class >> 8) {
5081da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_CARDBUS:
5091da177e4SLinus Torvalds 		/* don't size cardbuses yet. */
5101da177e4SLinus Torvalds 		break;
5111da177e4SLinus Torvalds 
5121da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_PCI:
5131da177e4SLinus Torvalds 		pci_bridge_check_ranges(bus);
51428760489SEric W. Biederman 		if (bus->self->is_hotplug_bridge) {
51528760489SEric W. Biederman 			min_io_size  = pci_hotplug_io_size;
51628760489SEric W. Biederman 			min_mem_size = pci_hotplug_mem_size;
51728760489SEric W. Biederman 		}
5181da177e4SLinus Torvalds 	default:
51928760489SEric W. Biederman 		pbus_size_io(bus, min_io_size);
5201da177e4SLinus Torvalds 		/* If the bridge supports prefetchable range, size it
5211da177e4SLinus Torvalds 		   separately. If it doesn't, or its prefetchable window
5221da177e4SLinus Torvalds 		   has already been allocated by arch code, try
5231da177e4SLinus Torvalds 		   non-prefetchable range for both types of PCI memory
5241da177e4SLinus Torvalds 		   resources. */
5251da177e4SLinus Torvalds 		mask = IORESOURCE_MEM;
5261da177e4SLinus Torvalds 		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
52728760489SEric W. Biederman 		if (pbus_size_mem(bus, prefmask, prefmask, min_mem_size))
5281da177e4SLinus Torvalds 			mask = prefmask; /* Success, size non-prefetch only. */
52928760489SEric W. Biederman 		else
53028760489SEric W. Biederman 			min_mem_size += min_mem_size;
53128760489SEric W. Biederman 		pbus_size_mem(bus, mask, IORESOURCE_MEM, min_mem_size);
5321da177e4SLinus Torvalds 		break;
5331da177e4SLinus Torvalds 	}
5341da177e4SLinus Torvalds }
5351da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges);
5361da177e4SLinus Torvalds 
537ea741551SAndrew Morton void __ref pci_bus_assign_resources(const struct pci_bus *bus)
5381da177e4SLinus Torvalds {
5391da177e4SLinus Torvalds 	struct pci_bus *b;
5401da177e4SLinus Torvalds 	struct pci_dev *dev;
5411da177e4SLinus Torvalds 
5421da177e4SLinus Torvalds 	pbus_assign_resources_sorted(bus);
5431da177e4SLinus Torvalds 
5441da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
5451da177e4SLinus Torvalds 		b = dev->subordinate;
5461da177e4SLinus Torvalds 		if (!b)
5471da177e4SLinus Torvalds 			continue;
5481da177e4SLinus Torvalds 
5491da177e4SLinus Torvalds 		pci_bus_assign_resources(b);
5501da177e4SLinus Torvalds 
5511da177e4SLinus Torvalds 		switch (dev->class >> 8) {
5521da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
5531da177e4SLinus Torvalds 			pci_setup_bridge(b);
5541da177e4SLinus Torvalds 			break;
5551da177e4SLinus Torvalds 
5561da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
5571da177e4SLinus Torvalds 			pci_setup_cardbus(b);
5581da177e4SLinus Torvalds 			break;
5591da177e4SLinus Torvalds 
5601da177e4SLinus Torvalds 		default:
56180ccba11SBjorn Helgaas 			dev_info(&dev->dev, "not setting up bridge for bus "
56280ccba11SBjorn Helgaas 				 "%04x:%02x\n", pci_domain_nr(b), b->number);
5631da177e4SLinus Torvalds 			break;
5641da177e4SLinus Torvalds 		}
5651da177e4SLinus Torvalds 	}
5661da177e4SLinus Torvalds }
5671da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources);
5681da177e4SLinus Torvalds 
56976fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus)
57076fbc263SYinghai Lu {
57176fbc263SYinghai Lu         int i;
57276fbc263SYinghai Lu 
57376fbc263SYinghai Lu         for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
57476fbc263SYinghai Lu                 struct resource *res = bus->resource[i];
575681bf597SYinghai Lu                 if (!res || !res->end)
57676fbc263SYinghai Lu                         continue;
57776fbc263SYinghai Lu 
578*c7dabef8SBjorn Helgaas 		dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
57976fbc263SYinghai Lu         }
58076fbc263SYinghai Lu }
58176fbc263SYinghai Lu 
58276fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus)
58376fbc263SYinghai Lu {
58476fbc263SYinghai Lu 	struct pci_bus *b;
58576fbc263SYinghai Lu 	struct pci_dev *dev;
58676fbc263SYinghai Lu 
58776fbc263SYinghai Lu 
58876fbc263SYinghai Lu 	pci_bus_dump_res(bus);
58976fbc263SYinghai Lu 
59076fbc263SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
59176fbc263SYinghai Lu 		b = dev->subordinate;
59276fbc263SYinghai Lu 		if (!b)
59376fbc263SYinghai Lu 			continue;
59476fbc263SYinghai Lu 
59576fbc263SYinghai Lu 		pci_bus_dump_resources(b);
59676fbc263SYinghai Lu 	}
59776fbc263SYinghai Lu }
59876fbc263SYinghai Lu 
5991da177e4SLinus Torvalds void __init
6001da177e4SLinus Torvalds pci_assign_unassigned_resources(void)
6011da177e4SLinus Torvalds {
6021da177e4SLinus Torvalds 	struct pci_bus *bus;
6031da177e4SLinus Torvalds 
6041da177e4SLinus Torvalds 	/* Depth first, calculate sizes and alignments of all
6051da177e4SLinus Torvalds 	   subordinate buses. */
6061da177e4SLinus Torvalds 	list_for_each_entry(bus, &pci_root_buses, node) {
6071da177e4SLinus Torvalds 		pci_bus_size_bridges(bus);
6081da177e4SLinus Torvalds 	}
6091da177e4SLinus Torvalds 	/* Depth last, allocate resources and update the hardware. */
6101da177e4SLinus Torvalds 	list_for_each_entry(bus, &pci_root_buses, node) {
6111da177e4SLinus Torvalds 		pci_bus_assign_resources(bus);
6121da177e4SLinus Torvalds 		pci_enable_bridges(bus);
6131da177e4SLinus Torvalds 	}
61476fbc263SYinghai Lu 
61576fbc263SYinghai Lu 	/* dump the resource on buses */
61676fbc263SYinghai Lu 	list_for_each_entry(bus, &pci_root_buses, node) {
61776fbc263SYinghai Lu 		pci_bus_dump_resources(bus);
61876fbc263SYinghai Lu 	}
6191da177e4SLinus Torvalds }
620