11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * drivers/pci/setup-bus.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Extruded from code written by 51da177e4SLinus Torvalds * Dave Rusling (david.rusling@reo.mts.dec.com) 61da177e4SLinus Torvalds * David Mosberger (davidm@cs.arizona.edu) 71da177e4SLinus Torvalds * David Miller (davem@redhat.com) 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * Support routines for initializing a PCI subsystem. 101da177e4SLinus Torvalds */ 111da177e4SLinus Torvalds 121da177e4SLinus Torvalds /* 131da177e4SLinus Torvalds * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 141da177e4SLinus Torvalds * PCI-PCI bridges cleanup, sorted resource allocation. 151da177e4SLinus Torvalds * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 161da177e4SLinus Torvalds * Converted to allocation in 3 passes, which gives 171da177e4SLinus Torvalds * tighter packing. Prefetchable range support. 181da177e4SLinus Torvalds */ 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds #include <linux/init.h> 211da177e4SLinus Torvalds #include <linux/kernel.h> 221da177e4SLinus Torvalds #include <linux/module.h> 231da177e4SLinus Torvalds #include <linux/pci.h> 241da177e4SLinus Torvalds #include <linux/errno.h> 251da177e4SLinus Torvalds #include <linux/ioport.h> 261da177e4SLinus Torvalds #include <linux/cache.h> 271da177e4SLinus Torvalds #include <linux/slab.h> 28584c5c42SRui Wang #include <linux/acpi.h> 296faf17f6SChris Wright #include "pci.h" 301da177e4SLinus Torvalds 31844393f4SBjorn Helgaas unsigned int pci_flags; 3247087700SBjorn Helgaas 33bdc4abecSYinghai Lu struct pci_dev_resource { 34bdc4abecSYinghai Lu struct list_head list; 352934a0deSYinghai Lu struct resource *res; 362934a0deSYinghai Lu struct pci_dev *dev; 37568ddef8SYinghai Lu resource_size_t start; 38568ddef8SYinghai Lu resource_size_t end; 39c8adf9a3SRam Pai resource_size_t add_size; 402bbc6942SRam Pai resource_size_t min_align; 41568ddef8SYinghai Lu unsigned long flags; 42568ddef8SYinghai Lu }; 43568ddef8SYinghai Lu 44bffc56d4SYinghai Lu static void free_list(struct list_head *head) 45bffc56d4SYinghai Lu { 46bffc56d4SYinghai Lu struct pci_dev_resource *dev_res, *tmp; 47bffc56d4SYinghai Lu 48bffc56d4SYinghai Lu list_for_each_entry_safe(dev_res, tmp, head, list) { 49bffc56d4SYinghai Lu list_del(&dev_res->list); 50bffc56d4SYinghai Lu kfree(dev_res); 51bffc56d4SYinghai Lu } 52bffc56d4SYinghai Lu } 53094732a5SRam Pai 54c8adf9a3SRam Pai /** 55c8adf9a3SRam Pai * add_to_list() - add a new resource tracker to the list 56c8adf9a3SRam Pai * @head: Head of the list 57c8adf9a3SRam Pai * @dev: device corresponding to which the resource 58c8adf9a3SRam Pai * belongs 59c8adf9a3SRam Pai * @res: The resource to be tracked 60c8adf9a3SRam Pai * @add_size: additional size to be optionally added 61c8adf9a3SRam Pai * to the resource 62c8adf9a3SRam Pai */ 63bdc4abecSYinghai Lu static int add_to_list(struct list_head *head, 64c8adf9a3SRam Pai struct pci_dev *dev, struct resource *res, 652bbc6942SRam Pai resource_size_t add_size, resource_size_t min_align) 66568ddef8SYinghai Lu { 67764242a0SYinghai Lu struct pci_dev_resource *tmp; 68568ddef8SYinghai Lu 69bdc4abecSYinghai Lu tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); 70*c7abb235SMarkus Elfring if (!tmp) 71ef62dfefSYinghai Lu return -ENOMEM; 72568ddef8SYinghai Lu 73568ddef8SYinghai Lu tmp->res = res; 74568ddef8SYinghai Lu tmp->dev = dev; 75568ddef8SYinghai Lu tmp->start = res->start; 76568ddef8SYinghai Lu tmp->end = res->end; 77568ddef8SYinghai Lu tmp->flags = res->flags; 78c8adf9a3SRam Pai tmp->add_size = add_size; 792bbc6942SRam Pai tmp->min_align = min_align; 80bdc4abecSYinghai Lu 81bdc4abecSYinghai Lu list_add(&tmp->list, head); 82ef62dfefSYinghai Lu 83ef62dfefSYinghai Lu return 0; 84568ddef8SYinghai Lu } 85568ddef8SYinghai Lu 86b9b0bba9SYinghai Lu static void remove_from_list(struct list_head *head, 873e6e0d80SYinghai Lu struct resource *res) 883e6e0d80SYinghai Lu { 89b9b0bba9SYinghai Lu struct pci_dev_resource *dev_res, *tmp; 903e6e0d80SYinghai Lu 91b9b0bba9SYinghai Lu list_for_each_entry_safe(dev_res, tmp, head, list) { 92b9b0bba9SYinghai Lu if (dev_res->res == res) { 93b9b0bba9SYinghai Lu list_del(&dev_res->list); 94b9b0bba9SYinghai Lu kfree(dev_res); 95bdc4abecSYinghai Lu break; 963e6e0d80SYinghai Lu } 973e6e0d80SYinghai Lu } 983e6e0d80SYinghai Lu } 993e6e0d80SYinghai Lu 100d74b9027SWei Yang static struct pci_dev_resource *res_to_dev_res(struct list_head *head, 1011c372353SYinghai Lu struct resource *res) 1021c372353SYinghai Lu { 103b9b0bba9SYinghai Lu struct pci_dev_resource *dev_res; 1041c372353SYinghai Lu 105b9b0bba9SYinghai Lu list_for_each_entry(dev_res, head, list) { 10625e77388SBjorn Helgaas if (dev_res->res == res) 107d74b9027SWei Yang return dev_res; 108bdc4abecSYinghai Lu } 1091c372353SYinghai Lu 110d74b9027SWei Yang return NULL; 1111c372353SYinghai Lu } 1121c372353SYinghai Lu 113d74b9027SWei Yang static resource_size_t get_res_add_size(struct list_head *head, 114d74b9027SWei Yang struct resource *res) 115d74b9027SWei Yang { 116d74b9027SWei Yang struct pci_dev_resource *dev_res; 117d74b9027SWei Yang 118d74b9027SWei Yang dev_res = res_to_dev_res(head, res); 119d74b9027SWei Yang return dev_res ? dev_res->add_size : 0; 120d74b9027SWei Yang } 121d74b9027SWei Yang 122d74b9027SWei Yang static resource_size_t get_res_add_align(struct list_head *head, 123d74b9027SWei Yang struct resource *res) 124d74b9027SWei Yang { 125d74b9027SWei Yang struct pci_dev_resource *dev_res; 126d74b9027SWei Yang 127d74b9027SWei Yang dev_res = res_to_dev_res(head, res); 128d74b9027SWei Yang return dev_res ? dev_res->min_align : 0; 129d74b9027SWei Yang } 130d74b9027SWei Yang 131d74b9027SWei Yang 13278c3b329SYinghai Lu /* Sort resources by alignment */ 133bdc4abecSYinghai Lu static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head) 13478c3b329SYinghai Lu { 13578c3b329SYinghai Lu int i; 13678c3b329SYinghai Lu 13778c3b329SYinghai Lu for (i = 0; i < PCI_NUM_RESOURCES; i++) { 13878c3b329SYinghai Lu struct resource *r; 139bdc4abecSYinghai Lu struct pci_dev_resource *dev_res, *tmp; 14078c3b329SYinghai Lu resource_size_t r_align; 141bdc4abecSYinghai Lu struct list_head *n; 14278c3b329SYinghai Lu 14378c3b329SYinghai Lu r = &dev->resource[i]; 14478c3b329SYinghai Lu 14578c3b329SYinghai Lu if (r->flags & IORESOURCE_PCI_FIXED) 14678c3b329SYinghai Lu continue; 14778c3b329SYinghai Lu 14878c3b329SYinghai Lu if (!(r->flags) || r->parent) 14978c3b329SYinghai Lu continue; 15078c3b329SYinghai Lu 15178c3b329SYinghai Lu r_align = pci_resource_alignment(dev, r); 15278c3b329SYinghai Lu if (!r_align) { 15378c3b329SYinghai Lu dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n", 15478c3b329SYinghai Lu i, r); 15578c3b329SYinghai Lu continue; 15678c3b329SYinghai Lu } 15778c3b329SYinghai Lu 158bdc4abecSYinghai Lu tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); 15978c3b329SYinghai Lu if (!tmp) 160227f0647SRyan Desfosses panic("pdev_sort_resources(): kmalloc() failed!\n"); 16178c3b329SYinghai Lu tmp->res = r; 16278c3b329SYinghai Lu tmp->dev = dev; 163bdc4abecSYinghai Lu 164bdc4abecSYinghai Lu /* fallback is smallest one or list is empty*/ 165bdc4abecSYinghai Lu n = head; 166bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 167bdc4abecSYinghai Lu resource_size_t align; 168bdc4abecSYinghai Lu 169bdc4abecSYinghai Lu align = pci_resource_alignment(dev_res->dev, 170bdc4abecSYinghai Lu dev_res->res); 171bdc4abecSYinghai Lu 172bdc4abecSYinghai Lu if (r_align > align) { 173bdc4abecSYinghai Lu n = &dev_res->list; 17478c3b329SYinghai Lu break; 17578c3b329SYinghai Lu } 17678c3b329SYinghai Lu } 177bdc4abecSYinghai Lu /* Insert it just before n*/ 178bdc4abecSYinghai Lu list_add_tail(&tmp->list, n); 17978c3b329SYinghai Lu } 18078c3b329SYinghai Lu } 18178c3b329SYinghai Lu 1826841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev, 183bdc4abecSYinghai Lu struct list_head *head) 1841da177e4SLinus Torvalds { 1851da177e4SLinus Torvalds u16 class = dev->class >> 8; 1861da177e4SLinus Torvalds 1879bded00bSKenji Kaneshige /* Don't touch classless devices or host bridges or ioapics. */ 1886841ec68SYinghai Lu if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) 1896841ec68SYinghai Lu return; 1901da177e4SLinus Torvalds 1919bded00bSKenji Kaneshige /* Don't touch ioapic devices already enabled by firmware */ 19223186279SSatoru Takeuchi if (class == PCI_CLASS_SYSTEM_PIC) { 1939bded00bSKenji Kaneshige u16 command; 1949bded00bSKenji Kaneshige pci_read_config_word(dev, PCI_COMMAND, &command); 1959bded00bSKenji Kaneshige if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) 1966841ec68SYinghai Lu return; 19723186279SSatoru Takeuchi } 19823186279SSatoru Takeuchi 1996841ec68SYinghai Lu pdev_sort_resources(dev, head); 2001da177e4SLinus Torvalds } 2011da177e4SLinus Torvalds 202fc075e1dSRam Pai static inline void reset_resource(struct resource *res) 203fc075e1dSRam Pai { 204fc075e1dSRam Pai res->start = 0; 205fc075e1dSRam Pai res->end = 0; 206fc075e1dSRam Pai res->flags = 0; 207fc075e1dSRam Pai } 208fc075e1dSRam Pai 209c8adf9a3SRam Pai /** 2109e8bf93aSRam Pai * reassign_resources_sorted() - satisfy any additional resource requests 211c8adf9a3SRam Pai * 2129e8bf93aSRam Pai * @realloc_head : head of the list tracking requests requiring additional 213c8adf9a3SRam Pai * resources 214c8adf9a3SRam Pai * @head : head of the list tracking requests with allocated 215c8adf9a3SRam Pai * resources 216c8adf9a3SRam Pai * 2179e8bf93aSRam Pai * Walk through each element of the realloc_head and try to procure 218c8adf9a3SRam Pai * additional resources for the element, provided the element 219c8adf9a3SRam Pai * is in the head list. 220c8adf9a3SRam Pai */ 221bdc4abecSYinghai Lu static void reassign_resources_sorted(struct list_head *realloc_head, 222bdc4abecSYinghai Lu struct list_head *head) 223c8adf9a3SRam Pai { 224c8adf9a3SRam Pai struct resource *res; 225b9b0bba9SYinghai Lu struct pci_dev_resource *add_res, *tmp; 226bdc4abecSYinghai Lu struct pci_dev_resource *dev_res; 227d74b9027SWei Yang resource_size_t add_size, align; 228c8adf9a3SRam Pai int idx; 229c8adf9a3SRam Pai 230b9b0bba9SYinghai Lu list_for_each_entry_safe(add_res, tmp, realloc_head, list) { 231bdc4abecSYinghai Lu bool found_match = false; 232bdc4abecSYinghai Lu 233b9b0bba9SYinghai Lu res = add_res->res; 234c8adf9a3SRam Pai /* skip resource that has been reset */ 235c8adf9a3SRam Pai if (!res->flags) 236c8adf9a3SRam Pai goto out; 237c8adf9a3SRam Pai 238c8adf9a3SRam Pai /* skip this resource if not found in head list */ 239bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 240bdc4abecSYinghai Lu if (dev_res->res == res) { 241bdc4abecSYinghai Lu found_match = true; 242bdc4abecSYinghai Lu break; 243c8adf9a3SRam Pai } 244bdc4abecSYinghai Lu } 245bdc4abecSYinghai Lu if (!found_match)/* just skip */ 246bdc4abecSYinghai Lu continue; 247c8adf9a3SRam Pai 248b9b0bba9SYinghai Lu idx = res - &add_res->dev->resource[0]; 249b9b0bba9SYinghai Lu add_size = add_res->add_size; 250d74b9027SWei Yang align = add_res->min_align; 2512bbc6942SRam Pai if (!resource_size(res)) { 252d74b9027SWei Yang res->start = align; 253c8adf9a3SRam Pai res->end = res->start + add_size - 1; 254b9b0bba9SYinghai Lu if (pci_assign_resource(add_res->dev, idx)) 255c8adf9a3SRam Pai reset_resource(res); 2562bbc6942SRam Pai } else { 257b9b0bba9SYinghai Lu res->flags |= add_res->flags & 258bdc4abecSYinghai Lu (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN); 259b9b0bba9SYinghai Lu if (pci_reassign_resource(add_res->dev, idx, 260bdc4abecSYinghai Lu add_size, align)) 261b9b0bba9SYinghai Lu dev_printk(KERN_DEBUG, &add_res->dev->dev, 262b592443dSYinghai Lu "failed to add %llx res[%d]=%pR\n", 263b592443dSYinghai Lu (unsigned long long)add_size, 264b592443dSYinghai Lu idx, res); 265c8adf9a3SRam Pai } 266c8adf9a3SRam Pai out: 267b9b0bba9SYinghai Lu list_del(&add_res->list); 268b9b0bba9SYinghai Lu kfree(add_res); 269c8adf9a3SRam Pai } 270c8adf9a3SRam Pai } 271c8adf9a3SRam Pai 272c8adf9a3SRam Pai /** 273c8adf9a3SRam Pai * assign_requested_resources_sorted() - satisfy resource requests 274c8adf9a3SRam Pai * 275c8adf9a3SRam Pai * @head : head of the list tracking requests for resources 2768356aad4SWanpeng Li * @fail_head : head of the list tracking requests that could 277c8adf9a3SRam Pai * not be allocated 278c8adf9a3SRam Pai * 279c8adf9a3SRam Pai * Satisfy resource requests of each element in the list. Add 280c8adf9a3SRam Pai * requests that could not satisfied to the failed_list. 281c8adf9a3SRam Pai */ 282bdc4abecSYinghai Lu static void assign_requested_resources_sorted(struct list_head *head, 283bdc4abecSYinghai Lu struct list_head *fail_head) 2846841ec68SYinghai Lu { 2856841ec68SYinghai Lu struct resource *res; 286bdc4abecSYinghai Lu struct pci_dev_resource *dev_res; 2876841ec68SYinghai Lu int idx; 2886841ec68SYinghai Lu 289bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 290bdc4abecSYinghai Lu res = dev_res->res; 291bdc4abecSYinghai Lu idx = res - &dev_res->dev->resource[0]; 292bdc4abecSYinghai Lu if (resource_size(res) && 293bdc4abecSYinghai Lu pci_assign_resource(dev_res->dev, idx)) { 294a3cb999dSYinghai Lu if (fail_head) { 2959a928660SYinghai Lu /* 2969a928660SYinghai Lu * if the failed res is for ROM BAR, and it will 2979a928660SYinghai Lu * be enabled later, don't add it to the list 2989a928660SYinghai Lu */ 2999a928660SYinghai Lu if (!((idx == PCI_ROM_RESOURCE) && 3009a928660SYinghai Lu (!(res->flags & IORESOURCE_ROM_ENABLE)))) 30167cc7e26SYinghai Lu add_to_list(fail_head, 30267cc7e26SYinghai Lu dev_res->dev, res, 303f7625980SBjorn Helgaas 0 /* don't care */, 304f7625980SBjorn Helgaas 0 /* don't care */); 3059a928660SYinghai Lu } 306fc075e1dSRam Pai reset_resource(res); 307542df5deSRajesh Shah } 3081da177e4SLinus Torvalds } 3091da177e4SLinus Torvalds } 3101da177e4SLinus Torvalds 311aa914f5eSYinghai Lu static unsigned long pci_fail_res_type_mask(struct list_head *fail_head) 312aa914f5eSYinghai Lu { 313aa914f5eSYinghai Lu struct pci_dev_resource *fail_res; 314aa914f5eSYinghai Lu unsigned long mask = 0; 315aa914f5eSYinghai Lu 316aa914f5eSYinghai Lu /* check failed type */ 317aa914f5eSYinghai Lu list_for_each_entry(fail_res, fail_head, list) 318aa914f5eSYinghai Lu mask |= fail_res->flags; 319aa914f5eSYinghai Lu 320aa914f5eSYinghai Lu /* 321aa914f5eSYinghai Lu * one pref failed resource will set IORESOURCE_MEM, 322aa914f5eSYinghai Lu * as we can allocate pref in non-pref range. 323aa914f5eSYinghai Lu * Will release all assigned non-pref sibling resources 324aa914f5eSYinghai Lu * according to that bit. 325aa914f5eSYinghai Lu */ 326aa914f5eSYinghai Lu return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH); 327aa914f5eSYinghai Lu } 328aa914f5eSYinghai Lu 329aa914f5eSYinghai Lu static bool pci_need_to_release(unsigned long mask, struct resource *res) 330aa914f5eSYinghai Lu { 331aa914f5eSYinghai Lu if (res->flags & IORESOURCE_IO) 332aa914f5eSYinghai Lu return !!(mask & IORESOURCE_IO); 333aa914f5eSYinghai Lu 334aa914f5eSYinghai Lu /* check pref at first */ 335aa914f5eSYinghai Lu if (res->flags & IORESOURCE_PREFETCH) { 336aa914f5eSYinghai Lu if (mask & IORESOURCE_PREFETCH) 337aa914f5eSYinghai Lu return true; 338aa914f5eSYinghai Lu /* count pref if its parent is non-pref */ 339aa914f5eSYinghai Lu else if ((mask & IORESOURCE_MEM) && 340aa914f5eSYinghai Lu !(res->parent->flags & IORESOURCE_PREFETCH)) 341aa914f5eSYinghai Lu return true; 342aa914f5eSYinghai Lu else 343aa914f5eSYinghai Lu return false; 344aa914f5eSYinghai Lu } 345aa914f5eSYinghai Lu 346aa914f5eSYinghai Lu if (res->flags & IORESOURCE_MEM) 347aa914f5eSYinghai Lu return !!(mask & IORESOURCE_MEM); 348aa914f5eSYinghai Lu 349aa914f5eSYinghai Lu return false; /* should not get here */ 350aa914f5eSYinghai Lu } 351aa914f5eSYinghai Lu 352bdc4abecSYinghai Lu static void __assign_resources_sorted(struct list_head *head, 353bdc4abecSYinghai Lu struct list_head *realloc_head, 354bdc4abecSYinghai Lu struct list_head *fail_head) 355c8adf9a3SRam Pai { 3563e6e0d80SYinghai Lu /* 3573e6e0d80SYinghai Lu * Should not assign requested resources at first. 3583e6e0d80SYinghai Lu * they could be adjacent, so later reassign can not reallocate 3593e6e0d80SYinghai Lu * them one by one in parent resource window. 360367fa982SMasanari Iida * Try to assign requested + add_size at beginning 3613e6e0d80SYinghai Lu * if could do that, could get out early. 3623e6e0d80SYinghai Lu * if could not do that, we still try to assign requested at first, 3633e6e0d80SYinghai Lu * then try to reassign add_size for some resources. 364aa914f5eSYinghai Lu * 365aa914f5eSYinghai Lu * Separate three resource type checking if we need to release 366aa914f5eSYinghai Lu * assigned resource after requested + add_size try. 367aa914f5eSYinghai Lu * 1. if there is io port assign fail, will release assigned 368aa914f5eSYinghai Lu * io port. 369aa914f5eSYinghai Lu * 2. if there is pref mmio assign fail, release assigned 370aa914f5eSYinghai Lu * pref mmio. 371aa914f5eSYinghai Lu * if assigned pref mmio's parent is non-pref mmio and there 372aa914f5eSYinghai Lu * is non-pref mmio assign fail, will release that assigned 373aa914f5eSYinghai Lu * pref mmio. 374aa914f5eSYinghai Lu * 3. if there is non-pref mmio assign fail or pref mmio 375aa914f5eSYinghai Lu * assigned fail, will release assigned non-pref mmio. 3763e6e0d80SYinghai Lu */ 377bdc4abecSYinghai Lu LIST_HEAD(save_head); 378bdc4abecSYinghai Lu LIST_HEAD(local_fail_head); 379b9b0bba9SYinghai Lu struct pci_dev_resource *save_res; 380d74b9027SWei Yang struct pci_dev_resource *dev_res, *tmp_res, *dev_res2; 381aa914f5eSYinghai Lu unsigned long fail_type; 382d74b9027SWei Yang resource_size_t add_align, align; 3833e6e0d80SYinghai Lu 3843e6e0d80SYinghai Lu /* Check if optional add_size is there */ 385bdc4abecSYinghai Lu if (!realloc_head || list_empty(realloc_head)) 3863e6e0d80SYinghai Lu goto requested_and_reassign; 3873e6e0d80SYinghai Lu 3883e6e0d80SYinghai Lu /* Save original start, end, flags etc at first */ 389bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 390bdc4abecSYinghai Lu if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) { 391bffc56d4SYinghai Lu free_list(&save_head); 3923e6e0d80SYinghai Lu goto requested_and_reassign; 3933e6e0d80SYinghai Lu } 394bdc4abecSYinghai Lu } 3953e6e0d80SYinghai Lu 3963e6e0d80SYinghai Lu /* Update res in head list with add_size in realloc_head list */ 397d74b9027SWei Yang list_for_each_entry_safe(dev_res, tmp_res, head, list) { 398bdc4abecSYinghai Lu dev_res->res->end += get_res_add_size(realloc_head, 399bdc4abecSYinghai Lu dev_res->res); 4003e6e0d80SYinghai Lu 401d74b9027SWei Yang /* 402d74b9027SWei Yang * There are two kinds of additional resources in the list: 403d74b9027SWei Yang * 1. bridge resource -- IORESOURCE_STARTALIGN 404d74b9027SWei Yang * 2. SR-IOV resource -- IORESOURCE_SIZEALIGN 405d74b9027SWei Yang * Here just fix the additional alignment for bridge 406d74b9027SWei Yang */ 407d74b9027SWei Yang if (!(dev_res->res->flags & IORESOURCE_STARTALIGN)) 408d74b9027SWei Yang continue; 409d74b9027SWei Yang 410d74b9027SWei Yang add_align = get_res_add_align(realloc_head, dev_res->res); 411d74b9027SWei Yang 412d74b9027SWei Yang /* 413d74b9027SWei Yang * The "head" list is sorted by the alignment to make sure 414d74b9027SWei Yang * resources with bigger alignment will be assigned first. 415d74b9027SWei Yang * After we change the alignment of a dev_res in "head" list, 416d74b9027SWei Yang * we need to reorder the list by alignment to make it 417d74b9027SWei Yang * consistent. 418d74b9027SWei Yang */ 419d74b9027SWei Yang if (add_align > dev_res->res->start) { 420552bc94eSYinghai Lu resource_size_t r_size = resource_size(dev_res->res); 421552bc94eSYinghai Lu 422d74b9027SWei Yang dev_res->res->start = add_align; 423552bc94eSYinghai Lu dev_res->res->end = add_align + r_size - 1; 424d74b9027SWei Yang 425d74b9027SWei Yang list_for_each_entry(dev_res2, head, list) { 426d74b9027SWei Yang align = pci_resource_alignment(dev_res2->dev, 427d74b9027SWei Yang dev_res2->res); 428a6b65983SWei Yang if (add_align > align) { 429d74b9027SWei Yang list_move_tail(&dev_res->list, 430d74b9027SWei Yang &dev_res2->list); 431a6b65983SWei Yang break; 432a6b65983SWei Yang } 433d74b9027SWei Yang } 434d74b9027SWei Yang } 435d74b9027SWei Yang 436d74b9027SWei Yang } 437d74b9027SWei Yang 4383e6e0d80SYinghai Lu /* Try updated head list with add_size added */ 4393e6e0d80SYinghai Lu assign_requested_resources_sorted(head, &local_fail_head); 4403e6e0d80SYinghai Lu 4413e6e0d80SYinghai Lu /* all assigned with add_size ? */ 442bdc4abecSYinghai Lu if (list_empty(&local_fail_head)) { 4433e6e0d80SYinghai Lu /* Remove head list from realloc_head list */ 444bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) 445bdc4abecSYinghai Lu remove_from_list(realloc_head, dev_res->res); 446bffc56d4SYinghai Lu free_list(&save_head); 447bffc56d4SYinghai Lu free_list(head); 4483e6e0d80SYinghai Lu return; 4493e6e0d80SYinghai Lu } 4503e6e0d80SYinghai Lu 451aa914f5eSYinghai Lu /* check failed type */ 452aa914f5eSYinghai Lu fail_type = pci_fail_res_type_mask(&local_fail_head); 453aa914f5eSYinghai Lu /* remove not need to be released assigned res from head list etc */ 454aa914f5eSYinghai Lu list_for_each_entry_safe(dev_res, tmp_res, head, list) 455aa914f5eSYinghai Lu if (dev_res->res->parent && 456aa914f5eSYinghai Lu !pci_need_to_release(fail_type, dev_res->res)) { 457aa914f5eSYinghai Lu /* remove it from realloc_head list */ 458aa914f5eSYinghai Lu remove_from_list(realloc_head, dev_res->res); 459aa914f5eSYinghai Lu remove_from_list(&save_head, dev_res->res); 460aa914f5eSYinghai Lu list_del(&dev_res->list); 461aa914f5eSYinghai Lu kfree(dev_res); 462aa914f5eSYinghai Lu } 463aa914f5eSYinghai Lu 464bffc56d4SYinghai Lu free_list(&local_fail_head); 4653e6e0d80SYinghai Lu /* Release assigned resource */ 466bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) 467bdc4abecSYinghai Lu if (dev_res->res->parent) 468bdc4abecSYinghai Lu release_resource(dev_res->res); 4693e6e0d80SYinghai Lu /* Restore start/end/flags from saved list */ 470b9b0bba9SYinghai Lu list_for_each_entry(save_res, &save_head, list) { 471b9b0bba9SYinghai Lu struct resource *res = save_res->res; 4723e6e0d80SYinghai Lu 473b9b0bba9SYinghai Lu res->start = save_res->start; 474b9b0bba9SYinghai Lu res->end = save_res->end; 475b9b0bba9SYinghai Lu res->flags = save_res->flags; 4763e6e0d80SYinghai Lu } 477bffc56d4SYinghai Lu free_list(&save_head); 4783e6e0d80SYinghai Lu 4793e6e0d80SYinghai Lu requested_and_reassign: 480c8adf9a3SRam Pai /* Satisfy the must-have resource requests */ 481c8adf9a3SRam Pai assign_requested_resources_sorted(head, fail_head); 482c8adf9a3SRam Pai 4830a2daa1cSRam Pai /* Try to satisfy any additional optional resource 484c8adf9a3SRam Pai requests */ 4859e8bf93aSRam Pai if (realloc_head) 4869e8bf93aSRam Pai reassign_resources_sorted(realloc_head, head); 487bffc56d4SYinghai Lu free_list(head); 488c8adf9a3SRam Pai } 489c8adf9a3SRam Pai 4906841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev, 491bdc4abecSYinghai Lu struct list_head *add_head, 492bdc4abecSYinghai Lu struct list_head *fail_head) 4936841ec68SYinghai Lu { 494bdc4abecSYinghai Lu LIST_HEAD(head); 4956841ec68SYinghai Lu 4966841ec68SYinghai Lu __dev_sort_resources(dev, &head); 4978424d759SYinghai Lu __assign_resources_sorted(&head, add_head, fail_head); 4986841ec68SYinghai Lu 4996841ec68SYinghai Lu } 5006841ec68SYinghai Lu 5016841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus, 502bdc4abecSYinghai Lu struct list_head *realloc_head, 503bdc4abecSYinghai Lu struct list_head *fail_head) 5046841ec68SYinghai Lu { 5056841ec68SYinghai Lu struct pci_dev *dev; 506bdc4abecSYinghai Lu LIST_HEAD(head); 5076841ec68SYinghai Lu 5086841ec68SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) 5096841ec68SYinghai Lu __dev_sort_resources(dev, &head); 5106841ec68SYinghai Lu 5119e8bf93aSRam Pai __assign_resources_sorted(&head, realloc_head, fail_head); 5126841ec68SYinghai Lu } 5136841ec68SYinghai Lu 514b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus) 5151da177e4SLinus Torvalds { 5161da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 517c7dabef8SBjorn Helgaas struct resource *res; 5181da177e4SLinus Torvalds struct pci_bus_region region; 5191da177e4SLinus Torvalds 520b918c62eSYinghai Lu dev_info(&bridge->dev, "CardBus bridge to %pR\n", 521b918c62eSYinghai Lu &bus->busn_res); 5221da177e4SLinus Torvalds 523c7dabef8SBjorn Helgaas res = bus->resource[0]; 524fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 525c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 5261da177e4SLinus Torvalds /* 5271da177e4SLinus Torvalds * The IO resource is allocated a range twice as large as it 5281da177e4SLinus Torvalds * would normally need. This allows us to set both IO regs. 5291da177e4SLinus Torvalds */ 530c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 5311da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, 5321da177e4SLinus Torvalds region.start); 5331da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, 5341da177e4SLinus Torvalds region.end); 5351da177e4SLinus Torvalds } 5361da177e4SLinus Torvalds 537c7dabef8SBjorn Helgaas res = bus->resource[1]; 538fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 539c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 540c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 5411da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, 5421da177e4SLinus Torvalds region.start); 5431da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, 5441da177e4SLinus Torvalds region.end); 5451da177e4SLinus Torvalds } 5461da177e4SLinus Torvalds 547c7dabef8SBjorn Helgaas res = bus->resource[2]; 548fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 549c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 550c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 5511da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, 5521da177e4SLinus Torvalds region.start); 5531da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, 5541da177e4SLinus Torvalds region.end); 5551da177e4SLinus Torvalds } 5561da177e4SLinus Torvalds 557c7dabef8SBjorn Helgaas res = bus->resource[3]; 558fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 559c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 560c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 5611da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, 5621da177e4SLinus Torvalds region.start); 5631da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, 5641da177e4SLinus Torvalds region.end); 5651da177e4SLinus Torvalds } 5661da177e4SLinus Torvalds } 567b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus); 5681da177e4SLinus Torvalds 5691da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected. 5701da177e4SLinus Torvalds PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998) 5711da177e4SLinus Torvalds requires that if there is no I/O ports or memory behind the 5721da177e4SLinus Torvalds bridge, corresponding range must be turned off by writing base 5731da177e4SLinus Torvalds value greater than limit to the bridge's base/limit registers. 5741da177e4SLinus Torvalds 5751da177e4SLinus Torvalds Note: care must be taken when updating I/O base/limit registers 5761da177e4SLinus Torvalds of bridges which support 32-bit I/O. This update requires two 5771da177e4SLinus Torvalds config space writes, so it's quite possible that an I/O window of 5781da177e4SLinus Torvalds the bridge will have some undesirable address (e.g. 0) after the 5791da177e4SLinus Torvalds first write. Ditto 64-bit prefetchable MMIO. */ 5803f2f4dc4SYinghai Lu static void pci_setup_bridge_io(struct pci_dev *bridge) 5811da177e4SLinus Torvalds { 582c7dabef8SBjorn Helgaas struct resource *res; 5831da177e4SLinus Torvalds struct pci_bus_region region; 5842b28ae19SBjorn Helgaas unsigned long io_mask; 5852b28ae19SBjorn Helgaas u8 io_base_lo, io_limit_lo; 5865b764b83SBjorn Helgaas u16 l; 5875b764b83SBjorn Helgaas u32 io_upper16; 5881da177e4SLinus Torvalds 5892b28ae19SBjorn Helgaas io_mask = PCI_IO_RANGE_MASK; 5902b28ae19SBjorn Helgaas if (bridge->io_window_1k) 5912b28ae19SBjorn Helgaas io_mask = PCI_IO_1K_RANGE_MASK; 5922b28ae19SBjorn Helgaas 5931da177e4SLinus Torvalds /* Set up the top and bottom of the PCI I/O segment for this bus. */ 5943f2f4dc4SYinghai Lu res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0]; 595fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 596c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 5975b764b83SBjorn Helgaas pci_read_config_word(bridge, PCI_IO_BASE, &l); 5982b28ae19SBjorn Helgaas io_base_lo = (region.start >> 8) & io_mask; 5992b28ae19SBjorn Helgaas io_limit_lo = (region.end >> 8) & io_mask; 6005b764b83SBjorn Helgaas l = ((u16) io_limit_lo << 8) | io_base_lo; 6011da177e4SLinus Torvalds /* Set up upper 16 bits of I/O base/limit. */ 6021da177e4SLinus Torvalds io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); 603c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 6047cc5997dSYinghai Lu } else { 6051da177e4SLinus Torvalds /* Clear upper 16 bits of I/O base/limit. */ 6061da177e4SLinus Torvalds io_upper16 = 0; 6071da177e4SLinus Torvalds l = 0x00f0; 6081da177e4SLinus Torvalds } 6091da177e4SLinus Torvalds /* Temporarily disable the I/O range before updating PCI_IO_BASE. */ 6101da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); 6111da177e4SLinus Torvalds /* Update lower 16 bits of I/O base/limit. */ 6125b764b83SBjorn Helgaas pci_write_config_word(bridge, PCI_IO_BASE, l); 6131da177e4SLinus Torvalds /* Update upper 16 bits of I/O base/limit. */ 6141da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); 6157cc5997dSYinghai Lu } 6161da177e4SLinus Torvalds 6173f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio(struct pci_dev *bridge) 6187cc5997dSYinghai Lu { 6197cc5997dSYinghai Lu struct resource *res; 6207cc5997dSYinghai Lu struct pci_bus_region region; 6217cc5997dSYinghai Lu u32 l; 6227cc5997dSYinghai Lu 6237cc5997dSYinghai Lu /* Set up the top and bottom of the PCI Memory segment for this bus. */ 6243f2f4dc4SYinghai Lu res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1]; 625fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 626c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 6271da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 6281da177e4SLinus Torvalds l |= region.end & 0xfff00000; 629c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 6307cc5997dSYinghai Lu } else { 6311da177e4SLinus Torvalds l = 0x0000fff0; 6321da177e4SLinus Torvalds } 6331da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); 6347cc5997dSYinghai Lu } 6357cc5997dSYinghai Lu 6363f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge) 6377cc5997dSYinghai Lu { 6387cc5997dSYinghai Lu struct resource *res; 6397cc5997dSYinghai Lu struct pci_bus_region region; 6407cc5997dSYinghai Lu u32 l, bu, lu; 6411da177e4SLinus Torvalds 6421da177e4SLinus Torvalds /* Clear out the upper 32 bits of PREF limit. 6431da177e4SLinus Torvalds If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily 6441da177e4SLinus Torvalds disables PREF range, which is ok. */ 6451da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); 6461da177e4SLinus Torvalds 6471da177e4SLinus Torvalds /* Set up PREF base/limit. */ 648c40a22e0SBenjamin Herrenschmidt bu = lu = 0; 6493f2f4dc4SYinghai Lu res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2]; 650fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 651c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_PREFETCH) { 6521da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 6531da177e4SLinus Torvalds l |= region.end & 0xfff00000; 654c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM_64) { 65513d36c24SAndrew Morton bu = upper_32_bits(region.start); 65613d36c24SAndrew Morton lu = upper_32_bits(region.end); 6571f82de10SYinghai Lu } 658c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 6597cc5997dSYinghai Lu } else { 6601da177e4SLinus Torvalds l = 0x0000fff0; 6611da177e4SLinus Torvalds } 6621da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); 6631da177e4SLinus Torvalds 664c40a22e0SBenjamin Herrenschmidt /* Set the upper 32 bits of PREF base & limit. */ 665c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); 666c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); 6677cc5997dSYinghai Lu } 6687cc5997dSYinghai Lu 6697cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) 6707cc5997dSYinghai Lu { 6717cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 6727cc5997dSYinghai Lu 673b918c62eSYinghai Lu dev_info(&bridge->dev, "PCI bridge to %pR\n", 674b918c62eSYinghai Lu &bus->busn_res); 6757cc5997dSYinghai Lu 6767cc5997dSYinghai Lu if (type & IORESOURCE_IO) 6773f2f4dc4SYinghai Lu pci_setup_bridge_io(bridge); 6787cc5997dSYinghai Lu 6797cc5997dSYinghai Lu if (type & IORESOURCE_MEM) 6803f2f4dc4SYinghai Lu pci_setup_bridge_mmio(bridge); 6817cc5997dSYinghai Lu 6827cc5997dSYinghai Lu if (type & IORESOURCE_PREFETCH) 6833f2f4dc4SYinghai Lu pci_setup_bridge_mmio_pref(bridge); 6841da177e4SLinus Torvalds 6851da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); 6861da177e4SLinus Torvalds } 6871da177e4SLinus Torvalds 688d366d28cSGavin Shan void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type) 689d366d28cSGavin Shan { 690d366d28cSGavin Shan } 691d366d28cSGavin Shan 692e2444273SBenjamin Herrenschmidt void pci_setup_bridge(struct pci_bus *bus) 6937cc5997dSYinghai Lu { 6947cc5997dSYinghai Lu unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | 6957cc5997dSYinghai Lu IORESOURCE_PREFETCH; 6967cc5997dSYinghai Lu 697d366d28cSGavin Shan pcibios_setup_bridge(bus, type); 6987cc5997dSYinghai Lu __pci_setup_bridge(bus, type); 6997cc5997dSYinghai Lu } 7007cc5997dSYinghai Lu 7018505e729SYinghai Lu 7028505e729SYinghai Lu int pci_claim_bridge_resource(struct pci_dev *bridge, int i) 7038505e729SYinghai Lu { 7048505e729SYinghai Lu if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END) 7058505e729SYinghai Lu return 0; 7068505e729SYinghai Lu 7078505e729SYinghai Lu if (pci_claim_resource(bridge, i) == 0) 7088505e729SYinghai Lu return 0; /* claimed the window */ 7098505e729SYinghai Lu 7108505e729SYinghai Lu if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI) 7118505e729SYinghai Lu return 0; 7128505e729SYinghai Lu 7138505e729SYinghai Lu if (!pci_bus_clip_resource(bridge, i)) 7148505e729SYinghai Lu return -EINVAL; /* clipping didn't change anything */ 7158505e729SYinghai Lu 7168505e729SYinghai Lu switch (i - PCI_BRIDGE_RESOURCES) { 7178505e729SYinghai Lu case 0: 7188505e729SYinghai Lu pci_setup_bridge_io(bridge); 7198505e729SYinghai Lu break; 7208505e729SYinghai Lu case 1: 7218505e729SYinghai Lu pci_setup_bridge_mmio(bridge); 7228505e729SYinghai Lu break; 7238505e729SYinghai Lu case 2: 7248505e729SYinghai Lu pci_setup_bridge_mmio_pref(bridge); 7258505e729SYinghai Lu break; 7268505e729SYinghai Lu default: 7278505e729SYinghai Lu return -EINVAL; 7288505e729SYinghai Lu } 7298505e729SYinghai Lu 7308505e729SYinghai Lu if (pci_claim_resource(bridge, i) == 0) 7318505e729SYinghai Lu return 0; /* claimed a smaller window */ 7328505e729SYinghai Lu 7338505e729SYinghai Lu return -EINVAL; 7348505e729SYinghai Lu } 7358505e729SYinghai Lu 7361da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and 7371da177e4SLinus Torvalds prefetchable memory ranges. If not, the respective 7381da177e4SLinus Torvalds base/limit registers must be read-only and read as 0. */ 73996bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus) 7401da177e4SLinus Torvalds { 7411da177e4SLinus Torvalds u16 io; 7421da177e4SLinus Torvalds u32 pmem; 7431da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 7441da177e4SLinus Torvalds struct resource *b_res; 7451da177e4SLinus Torvalds 7461da177e4SLinus Torvalds b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 7471da177e4SLinus Torvalds b_res[1].flags |= IORESOURCE_MEM; 7481da177e4SLinus Torvalds 7491da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 7501da177e4SLinus Torvalds if (!io) { 751d2f54d9bSBjorn Helgaas pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0); 7521da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 7531da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0x0); 7541da177e4SLinus Torvalds } 7551da177e4SLinus Torvalds if (io) 7561da177e4SLinus Torvalds b_res[0].flags |= IORESOURCE_IO; 757d2f54d9bSBjorn Helgaas 7581da177e4SLinus Torvalds /* DECchip 21050 pass 2 errata: the bridge may miss an address 7591da177e4SLinus Torvalds disconnect boundary by one PCI data phase. 7601da177e4SLinus Torvalds Workaround: do not use prefetching on this device. */ 7611da177e4SLinus Torvalds if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) 7621da177e4SLinus Torvalds return; 763d2f54d9bSBjorn Helgaas 7641da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 7651da177e4SLinus Torvalds if (!pmem) { 7661da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 767d2f54d9bSBjorn Helgaas 0xffe0fff0); 7681da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 7691da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); 7701da177e4SLinus Torvalds } 7711f82de10SYinghai Lu if (pmem) { 7721da177e4SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; 77399586105SYinghai Lu if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == 77499586105SYinghai Lu PCI_PREF_RANGE_TYPE_64) { 7751f82de10SYinghai Lu b_res[2].flags |= IORESOURCE_MEM_64; 77699586105SYinghai Lu b_res[2].flags |= PCI_PREF_RANGE_TYPE_64; 77799586105SYinghai Lu } 7781f82de10SYinghai Lu } 7791f82de10SYinghai Lu 7801f82de10SYinghai Lu /* double check if bridge does support 64 bit pref */ 7811f82de10SYinghai Lu if (b_res[2].flags & IORESOURCE_MEM_64) { 7821f82de10SYinghai Lu u32 mem_base_hi, tmp; 7831f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, 7841f82de10SYinghai Lu &mem_base_hi); 7851f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 7861f82de10SYinghai Lu 0xffffffff); 7871f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); 7881f82de10SYinghai Lu if (!tmp) 7891f82de10SYinghai Lu b_res[2].flags &= ~IORESOURCE_MEM_64; 7901f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 7911f82de10SYinghai Lu mem_base_hi); 7921f82de10SYinghai Lu } 7931da177e4SLinus Torvalds } 7941da177e4SLinus Torvalds 7951da177e4SLinus Torvalds /* Helper function for sizing routines: find first available 7961da177e4SLinus Torvalds bus resource of a given type. Note: we intentionally skip 7971da177e4SLinus Torvalds the bus resources which have already been assigned (that is, 7981da177e4SLinus Torvalds have non-NULL parent resource). */ 7995b285415SYinghai Lu static struct resource *find_free_bus_resource(struct pci_bus *bus, 8005b285415SYinghai Lu unsigned long type_mask, unsigned long type) 8011da177e4SLinus Torvalds { 8021da177e4SLinus Torvalds int i; 8031da177e4SLinus Torvalds struct resource *r; 8041da177e4SLinus Torvalds 80589a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, r, i) { 806299de034SIvan Kokshaysky if (r == &ioport_resource || r == &iomem_resource) 807299de034SIvan Kokshaysky continue; 80855a10984SJesse Barnes if (r && (r->flags & type_mask) == type && !r->parent) 8091da177e4SLinus Torvalds return r; 8101da177e4SLinus Torvalds } 8111da177e4SLinus Torvalds return NULL; 8121da177e4SLinus Torvalds } 8131da177e4SLinus Torvalds 81413583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size, 81513583b16SRam Pai resource_size_t min_size, 81613583b16SRam Pai resource_size_t size1, 81713583b16SRam Pai resource_size_t old_size, 81813583b16SRam Pai resource_size_t align) 81913583b16SRam Pai { 82013583b16SRam Pai if (size < min_size) 82113583b16SRam Pai size = min_size; 82213583b16SRam Pai if (old_size == 1) 82313583b16SRam Pai old_size = 0; 82413583b16SRam Pai /* To be fixed in 2.5: we should have sort of HAVE_ISA 82513583b16SRam Pai flag in the struct pci_bus. */ 82613583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA) 82713583b16SRam Pai size = (size & 0xff) + ((size & ~0xffUL) << 2); 82813583b16SRam Pai #endif 82913583b16SRam Pai size = ALIGN(size + size1, align); 83013583b16SRam Pai if (size < old_size) 83113583b16SRam Pai size = old_size; 83213583b16SRam Pai return size; 83313583b16SRam Pai } 83413583b16SRam Pai 83513583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size, 83613583b16SRam Pai resource_size_t min_size, 83713583b16SRam Pai resource_size_t size1, 83813583b16SRam Pai resource_size_t old_size, 83913583b16SRam Pai resource_size_t align) 84013583b16SRam Pai { 84113583b16SRam Pai if (size < min_size) 84213583b16SRam Pai size = min_size; 84313583b16SRam Pai if (old_size == 1) 84413583b16SRam Pai old_size = 0; 84513583b16SRam Pai if (size < old_size) 84613583b16SRam Pai size = old_size; 84713583b16SRam Pai size = ALIGN(size + size1, align); 84813583b16SRam Pai return size; 84913583b16SRam Pai } 85013583b16SRam Pai 851ac5ad93eSGavin Shan resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus, 852ac5ad93eSGavin Shan unsigned long type) 853ac5ad93eSGavin Shan { 854ac5ad93eSGavin Shan return 1; 855ac5ad93eSGavin Shan } 856ac5ad93eSGavin Shan 857ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */ 858ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */ 859ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */ 860ac5ad93eSGavin Shan 861ac5ad93eSGavin Shan static resource_size_t window_alignment(struct pci_bus *bus, 862ac5ad93eSGavin Shan unsigned long type) 863ac5ad93eSGavin Shan { 864ac5ad93eSGavin Shan resource_size_t align = 1, arch_align; 865ac5ad93eSGavin Shan 866ac5ad93eSGavin Shan if (type & IORESOURCE_MEM) 867ac5ad93eSGavin Shan align = PCI_P2P_DEFAULT_MEM_ALIGN; 868ac5ad93eSGavin Shan else if (type & IORESOURCE_IO) { 869ac5ad93eSGavin Shan /* 870ac5ad93eSGavin Shan * Per spec, I/O windows are 4K-aligned, but some 871ac5ad93eSGavin Shan * bridges have an extension to support 1K alignment. 872ac5ad93eSGavin Shan */ 873ac5ad93eSGavin Shan if (bus->self->io_window_1k) 874ac5ad93eSGavin Shan align = PCI_P2P_DEFAULT_IO_ALIGN_1K; 875ac5ad93eSGavin Shan else 876ac5ad93eSGavin Shan align = PCI_P2P_DEFAULT_IO_ALIGN; 877ac5ad93eSGavin Shan } 878ac5ad93eSGavin Shan 879ac5ad93eSGavin Shan arch_align = pcibios_window_alignment(bus, type); 880ac5ad93eSGavin Shan return max(align, arch_align); 881ac5ad93eSGavin Shan } 882ac5ad93eSGavin Shan 883c8adf9a3SRam Pai /** 884c8adf9a3SRam Pai * pbus_size_io() - size the io window of a given bus 885c8adf9a3SRam Pai * 886c8adf9a3SRam Pai * @bus : the bus 887c8adf9a3SRam Pai * @min_size : the minimum io window that must to be allocated 888c8adf9a3SRam Pai * @add_size : additional optional io window 8899e8bf93aSRam Pai * @realloc_head : track the additional io window on this list 890c8adf9a3SRam Pai * 891c8adf9a3SRam Pai * Sizing the IO windows of the PCI-PCI bridge is trivial, 892fd591341SYinghai Lu * since these windows have 1K or 4K granularity and the IO ranges 893c8adf9a3SRam Pai * of non-bridge PCI devices are limited to 256 bytes. 894c8adf9a3SRam Pai * We must be careful with the ISA aliasing though. 895c8adf9a3SRam Pai */ 896c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size, 897bdc4abecSYinghai Lu resource_size_t add_size, struct list_head *realloc_head) 8981da177e4SLinus Torvalds { 8991da177e4SLinus Torvalds struct pci_dev *dev; 9005b285415SYinghai Lu struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO, 9015b285415SYinghai Lu IORESOURCE_IO); 90211251a86SWei Yang resource_size_t size = 0, size0 = 0, size1 = 0; 903be768912SYinghai Lu resource_size_t children_add_size = 0; 9042d1d6678SBjorn Helgaas resource_size_t min_align, align; 9051da177e4SLinus Torvalds 9061da177e4SLinus Torvalds if (!b_res) 9071da177e4SLinus Torvalds return; 9081da177e4SLinus Torvalds 9092d1d6678SBjorn Helgaas min_align = window_alignment(bus, IORESOURCE_IO); 9101da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 9111da177e4SLinus Torvalds int i; 9121da177e4SLinus Torvalds 9131da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 9141da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 9151da177e4SLinus Torvalds unsigned long r_size; 9161da177e4SLinus Torvalds 9171da177e4SLinus Torvalds if (r->parent || !(r->flags & IORESOURCE_IO)) 9181da177e4SLinus Torvalds continue; 919022edd86SZhao, Yu r_size = resource_size(r); 9201da177e4SLinus Torvalds 9211da177e4SLinus Torvalds if (r_size < 0x400) 9221da177e4SLinus Torvalds /* Might be re-aligned for ISA */ 9231da177e4SLinus Torvalds size += r_size; 9241da177e4SLinus Torvalds else 9251da177e4SLinus Torvalds size1 += r_size; 926be768912SYinghai Lu 927fd591341SYinghai Lu align = pci_resource_alignment(dev, r); 928fd591341SYinghai Lu if (align > min_align) 929fd591341SYinghai Lu min_align = align; 930fd591341SYinghai Lu 9319e8bf93aSRam Pai if (realloc_head) 9329e8bf93aSRam Pai children_add_size += get_res_add_size(realloc_head, r); 9331da177e4SLinus Torvalds } 9341da177e4SLinus Torvalds } 935fd591341SYinghai Lu 936c8adf9a3SRam Pai size0 = calculate_iosize(size, min_size, size1, 937fd591341SYinghai Lu resource_size(b_res), min_align); 938be768912SYinghai Lu if (children_add_size > add_size) 939be768912SYinghai Lu add_size = children_add_size; 9409e8bf93aSRam Pai size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : 941a4ac9feaSYinghai Lu calculate_iosize(size, min_size, add_size + size1, 942fd591341SYinghai Lu resource_size(b_res), min_align); 943c8adf9a3SRam Pai if (!size0 && !size1) { 944865df576SBjorn Helgaas if (b_res->start || b_res->end) 945227f0647SRyan Desfosses dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n", 946227f0647SRyan Desfosses b_res, &bus->busn_res); 9471da177e4SLinus Torvalds b_res->flags = 0; 9481da177e4SLinus Torvalds return; 9491da177e4SLinus Torvalds } 950fd591341SYinghai Lu 951fd591341SYinghai Lu b_res->start = min_align; 952c8adf9a3SRam Pai b_res->end = b_res->start + size0 - 1; 95388452565SIvan Kokshaysky b_res->flags |= IORESOURCE_STARTALIGN; 954b592443dSYinghai Lu if (size1 > size0 && realloc_head) { 955fd591341SYinghai Lu add_to_list(realloc_head, bus->self, b_res, size1-size0, 956fd591341SYinghai Lu min_align); 957227f0647SRyan Desfosses dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx\n", 958227f0647SRyan Desfosses b_res, &bus->busn_res, 95911251a86SWei Yang (unsigned long long)size1-size0); 960b592443dSYinghai Lu } 9611da177e4SLinus Torvalds } 9621da177e4SLinus Torvalds 963c121504eSGavin Shan static inline resource_size_t calculate_mem_align(resource_size_t *aligns, 964c121504eSGavin Shan int max_order) 965c121504eSGavin Shan { 966c121504eSGavin Shan resource_size_t align = 0; 967c121504eSGavin Shan resource_size_t min_align = 0; 968c121504eSGavin Shan int order; 969c121504eSGavin Shan 970c121504eSGavin Shan for (order = 0; order <= max_order; order++) { 971c121504eSGavin Shan resource_size_t align1 = 1; 972c121504eSGavin Shan 973c121504eSGavin Shan align1 <<= (order + 20); 974c121504eSGavin Shan 975c121504eSGavin Shan if (!align) 976c121504eSGavin Shan min_align = align1; 977c121504eSGavin Shan else if (ALIGN(align + min_align, min_align) < align1) 978c121504eSGavin Shan min_align = align1 >> 1; 979c121504eSGavin Shan align += aligns[order]; 980c121504eSGavin Shan } 981c121504eSGavin Shan 982c121504eSGavin Shan return min_align; 983c121504eSGavin Shan } 984c121504eSGavin Shan 985c8adf9a3SRam Pai /** 986c8adf9a3SRam Pai * pbus_size_mem() - size the memory window of a given bus 987c8adf9a3SRam Pai * 988c8adf9a3SRam Pai * @bus : the bus 989496f70cfSWei Yang * @mask: mask the resource flag, then compare it with type 990496f70cfSWei Yang * @type: the type of free resource from bridge 9915b285415SYinghai Lu * @type2: second match type 9925b285415SYinghai Lu * @type3: third match type 993c8adf9a3SRam Pai * @min_size : the minimum memory window that must to be allocated 994c8adf9a3SRam Pai * @add_size : additional optional memory window 9959e8bf93aSRam Pai * @realloc_head : track the additional memory window on this list 996c8adf9a3SRam Pai * 997c8adf9a3SRam Pai * Calculate the size of the bus and minimal alignment which 998c8adf9a3SRam Pai * guarantees that all child resources fit in this size. 99930afe8d0SBjorn Helgaas * 100030afe8d0SBjorn Helgaas * Returns -ENOSPC if there's no available bus resource of the desired type. 100130afe8d0SBjorn Helgaas * Otherwise, sets the bus resource start/end to indicate the required 100230afe8d0SBjorn Helgaas * size, adds things to realloc_head (if supplied), and returns 0. 1003c8adf9a3SRam Pai */ 100428760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, 10055b285415SYinghai Lu unsigned long type, unsigned long type2, 10065b285415SYinghai Lu unsigned long type3, 10075b285415SYinghai Lu resource_size_t min_size, resource_size_t add_size, 1008bdc4abecSYinghai Lu struct list_head *realloc_head) 10091da177e4SLinus Torvalds { 10101da177e4SLinus Torvalds struct pci_dev *dev; 1011c8adf9a3SRam Pai resource_size_t min_align, align, size, size0, size1; 1012096d4221SYinghai Lu resource_size_t aligns[18]; /* Alignments from 1Mb to 128Gb */ 10131da177e4SLinus Torvalds int order, max_order; 10145b285415SYinghai Lu struct resource *b_res = find_free_bus_resource(bus, 10155b285415SYinghai Lu mask | IORESOURCE_PREFETCH, type); 1016be768912SYinghai Lu resource_size_t children_add_size = 0; 1017d74b9027SWei Yang resource_size_t children_add_align = 0; 1018d74b9027SWei Yang resource_size_t add_align = 0; 10191da177e4SLinus Torvalds 10201da177e4SLinus Torvalds if (!b_res) 102130afe8d0SBjorn Helgaas return -ENOSPC; 10221da177e4SLinus Torvalds 10231da177e4SLinus Torvalds memset(aligns, 0, sizeof(aligns)); 10241da177e4SLinus Torvalds max_order = 0; 10251da177e4SLinus Torvalds size = 0; 10261da177e4SLinus Torvalds 10271da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 10281da177e4SLinus Torvalds int i; 10291da177e4SLinus Torvalds 10301da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 10311da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 1032c40a22e0SBenjamin Herrenschmidt resource_size_t r_size; 10331da177e4SLinus Torvalds 1034a2220d80SDavid Daney if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) || 1035a2220d80SDavid Daney ((r->flags & mask) != type && 10365b285415SYinghai Lu (r->flags & mask) != type2 && 10375b285415SYinghai Lu (r->flags & mask) != type3)) 10381da177e4SLinus Torvalds continue; 1039022edd86SZhao, Yu r_size = resource_size(r); 10402aceefcbSYinghai Lu #ifdef CONFIG_PCI_IOV 10412aceefcbSYinghai Lu /* put SRIOV requested res to the optional list */ 10429e8bf93aSRam Pai if (realloc_head && i >= PCI_IOV_RESOURCES && 10432aceefcbSYinghai Lu i <= PCI_IOV_RESOURCE_END) { 1044d74b9027SWei Yang add_align = max(pci_resource_alignment(dev, r), add_align); 10452aceefcbSYinghai Lu r->end = r->start - 1; 1046f7625980SBjorn Helgaas add_to_list(realloc_head, dev, r, r_size, 0/* don't care */); 10472aceefcbSYinghai Lu children_add_size += r_size; 10482aceefcbSYinghai Lu continue; 10492aceefcbSYinghai Lu } 10502aceefcbSYinghai Lu #endif 105114c8530dSAlan /* 105214c8530dSAlan * aligns[0] is for 1MB (since bridge memory 105314c8530dSAlan * windows are always at least 1MB aligned), so 105414c8530dSAlan * keep "order" from being negative for smaller 105514c8530dSAlan * resources. 105614c8530dSAlan */ 10576faf17f6SChris Wright align = pci_resource_alignment(dev, r); 10581da177e4SLinus Torvalds order = __ffs(align) - 20; 105914c8530dSAlan if (order < 0) 106014c8530dSAlan order = 0; 106114c8530dSAlan if (order >= ARRAY_SIZE(aligns)) { 1062227f0647SRyan Desfosses dev_warn(&dev->dev, "disabling BAR %d: %pR (bad alignment %#llx)\n", 1063227f0647SRyan Desfosses i, r, (unsigned long long) align); 10641da177e4SLinus Torvalds r->flags = 0; 10651da177e4SLinus Torvalds continue; 10661da177e4SLinus Torvalds } 1067c9c75143SYongji Xie size += max(r_size, align); 10681da177e4SLinus Torvalds /* Exclude ranges with size > align from 10691da177e4SLinus Torvalds calculation of the alignment. */ 1070c9c75143SYongji Xie if (r_size <= align) 10711da177e4SLinus Torvalds aligns[order] += align; 10721da177e4SLinus Torvalds if (order > max_order) 10731da177e4SLinus Torvalds max_order = order; 1074be768912SYinghai Lu 1075d74b9027SWei Yang if (realloc_head) { 10769e8bf93aSRam Pai children_add_size += get_res_add_size(realloc_head, r); 1077d74b9027SWei Yang children_add_align = get_res_add_align(realloc_head, r); 1078d74b9027SWei Yang add_align = max(add_align, children_add_align); 1079d74b9027SWei Yang } 10801da177e4SLinus Torvalds } 10811da177e4SLinus Torvalds } 10828308c54dSJeremy Fitzhardinge 1083c121504eSGavin Shan min_align = calculate_mem_align(aligns, max_order); 10843ad94b0dSWei Yang min_align = max(min_align, window_alignment(bus, b_res->flags)); 1085b42282e5SLinus Torvalds size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align); 1086d74b9027SWei Yang add_align = max(min_align, add_align); 1087be768912SYinghai Lu if (children_add_size > add_size) 1088be768912SYinghai Lu add_size = children_add_size; 10899e8bf93aSRam Pai size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : 1090a4ac9feaSYinghai Lu calculate_memsize(size, min_size, add_size, 1091d74b9027SWei Yang resource_size(b_res), add_align); 1092c8adf9a3SRam Pai if (!size0 && !size1) { 1093865df576SBjorn Helgaas if (b_res->start || b_res->end) 1094227f0647SRyan Desfosses dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n", 1095227f0647SRyan Desfosses b_res, &bus->busn_res); 10961da177e4SLinus Torvalds b_res->flags = 0; 109730afe8d0SBjorn Helgaas return 0; 10981da177e4SLinus Torvalds } 10991da177e4SLinus Torvalds b_res->start = min_align; 1100c8adf9a3SRam Pai b_res->end = size0 + min_align - 1; 11015b285415SYinghai Lu b_res->flags |= IORESOURCE_STARTALIGN; 1102b592443dSYinghai Lu if (size1 > size0 && realloc_head) { 1103d74b9027SWei Yang add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align); 1104d74b9027SWei Yang dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx add_align %llx\n", 1105227f0647SRyan Desfosses b_res, &bus->busn_res, 1106d74b9027SWei Yang (unsigned long long) (size1 - size0), 1107d74b9027SWei Yang (unsigned long long) add_align); 1108b592443dSYinghai Lu } 110930afe8d0SBjorn Helgaas return 0; 11101da177e4SLinus Torvalds } 11111da177e4SLinus Torvalds 11120a2daa1cSRam Pai unsigned long pci_cardbus_resource_alignment(struct resource *res) 11130a2daa1cSRam Pai { 11140a2daa1cSRam Pai if (res->flags & IORESOURCE_IO) 11150a2daa1cSRam Pai return pci_cardbus_io_size; 11160a2daa1cSRam Pai if (res->flags & IORESOURCE_MEM) 11170a2daa1cSRam Pai return pci_cardbus_mem_size; 11180a2daa1cSRam Pai return 0; 11190a2daa1cSRam Pai } 11200a2daa1cSRam Pai 11210a2daa1cSRam Pai static void pci_bus_size_cardbus(struct pci_bus *bus, 1122bdc4abecSYinghai Lu struct list_head *realloc_head) 11231da177e4SLinus Torvalds { 11241da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 11251da177e4SLinus Torvalds struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 112611848934SYinghai Lu resource_size_t b_res_3_size = pci_cardbus_mem_size * 2; 11271da177e4SLinus Torvalds u16 ctrl; 11281da177e4SLinus Torvalds 11293796f1e2SYinghai Lu if (b_res[0].parent) 11303796f1e2SYinghai Lu goto handle_b_res_1; 11311da177e4SLinus Torvalds /* 11321da177e4SLinus Torvalds * Reserve some resources for CardBus. We reserve 11331da177e4SLinus Torvalds * a fixed amount of bus space for CardBus bridges. 11341da177e4SLinus Torvalds */ 113511848934SYinghai Lu b_res[0].start = pci_cardbus_io_size; 113611848934SYinghai Lu b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1; 113711848934SYinghai Lu b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; 113811848934SYinghai Lu if (realloc_head) { 113911848934SYinghai Lu b_res[0].end -= pci_cardbus_io_size; 114011848934SYinghai Lu add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size, 114111848934SYinghai Lu pci_cardbus_io_size); 114211848934SYinghai Lu } 11431da177e4SLinus Torvalds 11443796f1e2SYinghai Lu handle_b_res_1: 11453796f1e2SYinghai Lu if (b_res[1].parent) 11463796f1e2SYinghai Lu goto handle_b_res_2; 114711848934SYinghai Lu b_res[1].start = pci_cardbus_io_size; 114811848934SYinghai Lu b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1; 114911848934SYinghai Lu b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; 115011848934SYinghai Lu if (realloc_head) { 115111848934SYinghai Lu b_res[1].end -= pci_cardbus_io_size; 115211848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size, 115311848934SYinghai Lu pci_cardbus_io_size); 115411848934SYinghai Lu } 11551da177e4SLinus Torvalds 11563796f1e2SYinghai Lu handle_b_res_2: 1157dcef0d06SYinghai Lu /* MEM1 must not be pref mmio */ 1158dcef0d06SYinghai Lu pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 1159dcef0d06SYinghai Lu if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) { 1160dcef0d06SYinghai Lu ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1; 1161dcef0d06SYinghai Lu pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 1162dcef0d06SYinghai Lu pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 1163dcef0d06SYinghai Lu } 1164dcef0d06SYinghai Lu 11651da177e4SLinus Torvalds /* 11661da177e4SLinus Torvalds * Check whether prefetchable memory is supported 11671da177e4SLinus Torvalds * by this bridge. 11681da177e4SLinus Torvalds */ 11691da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 11701da177e4SLinus Torvalds if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { 11711da177e4SLinus Torvalds ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; 11721da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 11731da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 11741da177e4SLinus Torvalds } 11751da177e4SLinus Torvalds 11763796f1e2SYinghai Lu if (b_res[2].parent) 11773796f1e2SYinghai Lu goto handle_b_res_3; 11781da177e4SLinus Torvalds /* 11791da177e4SLinus Torvalds * If we have prefetchable memory support, allocate 11801da177e4SLinus Torvalds * two regions. Otherwise, allocate one region of 11811da177e4SLinus Torvalds * twice the size. 11821da177e4SLinus Torvalds */ 11831da177e4SLinus Torvalds if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { 118411848934SYinghai Lu b_res[2].start = pci_cardbus_mem_size; 118511848934SYinghai Lu b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1; 118611848934SYinghai Lu b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | 118711848934SYinghai Lu IORESOURCE_STARTALIGN; 118811848934SYinghai Lu if (realloc_head) { 118911848934SYinghai Lu b_res[2].end -= pci_cardbus_mem_size; 119011848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+2, 119111848934SYinghai Lu pci_cardbus_mem_size, pci_cardbus_mem_size); 11921da177e4SLinus Torvalds } 11930a2daa1cSRam Pai 119411848934SYinghai Lu /* reduce that to half */ 119511848934SYinghai Lu b_res_3_size = pci_cardbus_mem_size; 119611848934SYinghai Lu } 119711848934SYinghai Lu 11983796f1e2SYinghai Lu handle_b_res_3: 11993796f1e2SYinghai Lu if (b_res[3].parent) 12003796f1e2SYinghai Lu goto handle_done; 120111848934SYinghai Lu b_res[3].start = pci_cardbus_mem_size; 120211848934SYinghai Lu b_res[3].end = b_res[3].start + b_res_3_size - 1; 120311848934SYinghai Lu b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN; 120411848934SYinghai Lu if (realloc_head) { 120511848934SYinghai Lu b_res[3].end -= b_res_3_size; 120611848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+3, b_res_3_size, 120711848934SYinghai Lu pci_cardbus_mem_size); 120811848934SYinghai Lu } 12093796f1e2SYinghai Lu 12103796f1e2SYinghai Lu handle_done: 12113796f1e2SYinghai Lu ; 12121da177e4SLinus Torvalds } 12131da177e4SLinus Torvalds 121410874f5aSBjorn Helgaas void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head) 12151da177e4SLinus Torvalds { 12161da177e4SLinus Torvalds struct pci_dev *dev; 12175b285415SYinghai Lu unsigned long mask, prefmask, type2 = 0, type3 = 0; 1218c8adf9a3SRam Pai resource_size_t additional_mem_size = 0, additional_io_size = 0; 12195b285415SYinghai Lu struct resource *b_res; 122030afe8d0SBjorn Helgaas int ret; 12211da177e4SLinus Torvalds 12221da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 12231da177e4SLinus Torvalds struct pci_bus *b = dev->subordinate; 12241da177e4SLinus Torvalds if (!b) 12251da177e4SLinus Torvalds continue; 12261da177e4SLinus Torvalds 12271da177e4SLinus Torvalds switch (dev->class >> 8) { 12281da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 12299e8bf93aSRam Pai pci_bus_size_cardbus(b, realloc_head); 12301da177e4SLinus Torvalds break; 12311da177e4SLinus Torvalds 12321da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 12331da177e4SLinus Torvalds default: 12349e8bf93aSRam Pai __pci_bus_size_bridges(b, realloc_head); 12351da177e4SLinus Torvalds break; 12361da177e4SLinus Torvalds } 12371da177e4SLinus Torvalds } 12381da177e4SLinus Torvalds 12391da177e4SLinus Torvalds /* The root bus? */ 12402ba29e27SWei Yang if (pci_is_root_bus(bus)) 12411da177e4SLinus Torvalds return; 12421da177e4SLinus Torvalds 12431da177e4SLinus Torvalds switch (bus->self->class >> 8) { 12441da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 12451da177e4SLinus Torvalds /* don't size cardbuses yet. */ 12461da177e4SLinus Torvalds break; 12471da177e4SLinus Torvalds 12481da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 12491da177e4SLinus Torvalds pci_bridge_check_ranges(bus); 125028760489SEric W. Biederman if (bus->self->is_hotplug_bridge) { 1251c8adf9a3SRam Pai additional_io_size = pci_hotplug_io_size; 1252c8adf9a3SRam Pai additional_mem_size = pci_hotplug_mem_size; 125328760489SEric W. Biederman } 125467d29b5cSBjorn Helgaas /* Fall through */ 12551da177e4SLinus Torvalds default: 125619aa7ee4SYinghai Lu pbus_size_io(bus, realloc_head ? 0 : additional_io_size, 125719aa7ee4SYinghai Lu additional_io_size, realloc_head); 125867d29b5cSBjorn Helgaas 125967d29b5cSBjorn Helgaas /* 126067d29b5cSBjorn Helgaas * If there's a 64-bit prefetchable MMIO window, compute 126167d29b5cSBjorn Helgaas * the size required to put all 64-bit prefetchable 126267d29b5cSBjorn Helgaas * resources in it. 126367d29b5cSBjorn Helgaas */ 12645b285415SYinghai Lu b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES]; 12651da177e4SLinus Torvalds mask = IORESOURCE_MEM; 12661da177e4SLinus Torvalds prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; 12675b285415SYinghai Lu if (b_res[2].flags & IORESOURCE_MEM_64) { 12685b285415SYinghai Lu prefmask |= IORESOURCE_MEM_64; 126930afe8d0SBjorn Helgaas ret = pbus_size_mem(bus, prefmask, prefmask, 12705b285415SYinghai Lu prefmask, prefmask, 127119aa7ee4SYinghai Lu realloc_head ? 0 : additional_mem_size, 127230afe8d0SBjorn Helgaas additional_mem_size, realloc_head); 127367d29b5cSBjorn Helgaas 12745b285415SYinghai Lu /* 127567d29b5cSBjorn Helgaas * If successful, all non-prefetchable resources 127667d29b5cSBjorn Helgaas * and any 32-bit prefetchable resources will go in 127767d29b5cSBjorn Helgaas * the non-prefetchable window. 127867d29b5cSBjorn Helgaas */ 127967d29b5cSBjorn Helgaas if (ret == 0) { 12805b285415SYinghai Lu mask = prefmask; 12815b285415SYinghai Lu type2 = prefmask & ~IORESOURCE_MEM_64; 12825b285415SYinghai Lu type3 = prefmask & ~IORESOURCE_PREFETCH; 12835b285415SYinghai Lu } 12845b285415SYinghai Lu } 128567d29b5cSBjorn Helgaas 128667d29b5cSBjorn Helgaas /* 128767d29b5cSBjorn Helgaas * If there is no 64-bit prefetchable window, compute the 128867d29b5cSBjorn Helgaas * size required to put all prefetchable resources in the 128967d29b5cSBjorn Helgaas * 32-bit prefetchable window (if there is one). 129067d29b5cSBjorn Helgaas */ 12915b285415SYinghai Lu if (!type2) { 12925b285415SYinghai Lu prefmask &= ~IORESOURCE_MEM_64; 129330afe8d0SBjorn Helgaas ret = pbus_size_mem(bus, prefmask, prefmask, 12945b285415SYinghai Lu prefmask, prefmask, 12955b285415SYinghai Lu realloc_head ? 0 : additional_mem_size, 129630afe8d0SBjorn Helgaas additional_mem_size, realloc_head); 129767d29b5cSBjorn Helgaas 129867d29b5cSBjorn Helgaas /* 129967d29b5cSBjorn Helgaas * If successful, only non-prefetchable resources 130067d29b5cSBjorn Helgaas * will go in the non-prefetchable window. 130167d29b5cSBjorn Helgaas */ 130267d29b5cSBjorn Helgaas if (ret == 0) 13035b285415SYinghai Lu mask = prefmask; 130428760489SEric W. Biederman else 1305c8adf9a3SRam Pai additional_mem_size += additional_mem_size; 130667d29b5cSBjorn Helgaas 13075b285415SYinghai Lu type2 = type3 = IORESOURCE_MEM; 13085b285415SYinghai Lu } 130967d29b5cSBjorn Helgaas 131067d29b5cSBjorn Helgaas /* 131167d29b5cSBjorn Helgaas * Compute the size required to put everything else in the 131267d29b5cSBjorn Helgaas * non-prefetchable window. This includes: 131367d29b5cSBjorn Helgaas * 131467d29b5cSBjorn Helgaas * - all non-prefetchable resources 131567d29b5cSBjorn Helgaas * - 32-bit prefetchable resources if there's a 64-bit 131667d29b5cSBjorn Helgaas * prefetchable window or no prefetchable window at all 131767d29b5cSBjorn Helgaas * - 64-bit prefetchable resources if there's no 131867d29b5cSBjorn Helgaas * prefetchable window at all 131967d29b5cSBjorn Helgaas * 132067d29b5cSBjorn Helgaas * Note that the strategy in __pci_assign_resource() must 132167d29b5cSBjorn Helgaas * match that used here. Specifically, we cannot put a 132267d29b5cSBjorn Helgaas * 32-bit prefetchable resource in a 64-bit prefetchable 132367d29b5cSBjorn Helgaas * window. 132467d29b5cSBjorn Helgaas */ 13255b285415SYinghai Lu pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3, 132619aa7ee4SYinghai Lu realloc_head ? 0 : additional_mem_size, 132719aa7ee4SYinghai Lu additional_mem_size, realloc_head); 13281da177e4SLinus Torvalds break; 13291da177e4SLinus Torvalds } 13301da177e4SLinus Torvalds } 1331c8adf9a3SRam Pai 133210874f5aSBjorn Helgaas void pci_bus_size_bridges(struct pci_bus *bus) 1333c8adf9a3SRam Pai { 1334c8adf9a3SRam Pai __pci_bus_size_bridges(bus, NULL); 1335c8adf9a3SRam Pai } 13361da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges); 13371da177e4SLinus Torvalds 1338d04d0111SDavid Daney static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r) 1339d04d0111SDavid Daney { 1340d04d0111SDavid Daney int i; 1341d04d0111SDavid Daney struct resource *parent_r; 1342d04d0111SDavid Daney unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM | 1343d04d0111SDavid Daney IORESOURCE_PREFETCH; 1344d04d0111SDavid Daney 1345d04d0111SDavid Daney pci_bus_for_each_resource(b, parent_r, i) { 1346d04d0111SDavid Daney if (!parent_r) 1347d04d0111SDavid Daney continue; 1348d04d0111SDavid Daney 1349d04d0111SDavid Daney if ((r->flags & mask) == (parent_r->flags & mask) && 1350d04d0111SDavid Daney resource_contains(parent_r, r)) 1351d04d0111SDavid Daney request_resource(parent_r, r); 1352d04d0111SDavid Daney } 1353d04d0111SDavid Daney } 1354d04d0111SDavid Daney 1355d04d0111SDavid Daney /* 1356d04d0111SDavid Daney * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they 1357d04d0111SDavid Daney * are skipped by pbus_assign_resources_sorted(). 1358d04d0111SDavid Daney */ 1359d04d0111SDavid Daney static void pdev_assign_fixed_resources(struct pci_dev *dev) 1360d04d0111SDavid Daney { 1361d04d0111SDavid Daney int i; 1362d04d0111SDavid Daney 1363d04d0111SDavid Daney for (i = 0; i < PCI_NUM_RESOURCES; i++) { 1364d04d0111SDavid Daney struct pci_bus *b; 1365d04d0111SDavid Daney struct resource *r = &dev->resource[i]; 1366d04d0111SDavid Daney 1367d04d0111SDavid Daney if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) || 1368d04d0111SDavid Daney !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM))) 1369d04d0111SDavid Daney continue; 1370d04d0111SDavid Daney 1371d04d0111SDavid Daney b = dev->bus; 1372d04d0111SDavid Daney while (b && !r->parent) { 1373d04d0111SDavid Daney assign_fixed_resource_on_bus(b, r); 1374d04d0111SDavid Daney b = b->parent; 1375d04d0111SDavid Daney } 1376d04d0111SDavid Daney } 1377d04d0111SDavid Daney } 1378d04d0111SDavid Daney 137910874f5aSBjorn Helgaas void __pci_bus_assign_resources(const struct pci_bus *bus, 1380bdc4abecSYinghai Lu struct list_head *realloc_head, 1381bdc4abecSYinghai Lu struct list_head *fail_head) 13821da177e4SLinus Torvalds { 13831da177e4SLinus Torvalds struct pci_bus *b; 13841da177e4SLinus Torvalds struct pci_dev *dev; 13851da177e4SLinus Torvalds 13869e8bf93aSRam Pai pbus_assign_resources_sorted(bus, realloc_head, fail_head); 13871da177e4SLinus Torvalds 13881da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 1389d04d0111SDavid Daney pdev_assign_fixed_resources(dev); 1390d04d0111SDavid Daney 13911da177e4SLinus Torvalds b = dev->subordinate; 13921da177e4SLinus Torvalds if (!b) 13931da177e4SLinus Torvalds continue; 13941da177e4SLinus Torvalds 13959e8bf93aSRam Pai __pci_bus_assign_resources(b, realloc_head, fail_head); 13961da177e4SLinus Torvalds 13971da177e4SLinus Torvalds switch (dev->class >> 8) { 13981da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 13996841ec68SYinghai Lu if (!pci_is_enabled(dev)) 14001da177e4SLinus Torvalds pci_setup_bridge(b); 14011da177e4SLinus Torvalds break; 14021da177e4SLinus Torvalds 14031da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 14041da177e4SLinus Torvalds pci_setup_cardbus(b); 14051da177e4SLinus Torvalds break; 14061da177e4SLinus Torvalds 14071da177e4SLinus Torvalds default: 1408227f0647SRyan Desfosses dev_info(&dev->dev, "not setting up bridge for bus %04x:%02x\n", 1409227f0647SRyan Desfosses pci_domain_nr(b), b->number); 14101da177e4SLinus Torvalds break; 14111da177e4SLinus Torvalds } 14121da177e4SLinus Torvalds } 14131da177e4SLinus Torvalds } 1414568ddef8SYinghai Lu 141510874f5aSBjorn Helgaas void pci_bus_assign_resources(const struct pci_bus *bus) 1416568ddef8SYinghai Lu { 1417c8adf9a3SRam Pai __pci_bus_assign_resources(bus, NULL, NULL); 1418568ddef8SYinghai Lu } 14191da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources); 14201da177e4SLinus Torvalds 1421765bf9b7SLorenzo Pieralisi static void pci_claim_device_resources(struct pci_dev *dev) 1422765bf9b7SLorenzo Pieralisi { 1423765bf9b7SLorenzo Pieralisi int i; 1424765bf9b7SLorenzo Pieralisi 1425765bf9b7SLorenzo Pieralisi for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) { 1426765bf9b7SLorenzo Pieralisi struct resource *r = &dev->resource[i]; 1427765bf9b7SLorenzo Pieralisi 1428765bf9b7SLorenzo Pieralisi if (!r->flags || r->parent) 1429765bf9b7SLorenzo Pieralisi continue; 1430765bf9b7SLorenzo Pieralisi 1431765bf9b7SLorenzo Pieralisi pci_claim_resource(dev, i); 1432765bf9b7SLorenzo Pieralisi } 1433765bf9b7SLorenzo Pieralisi } 1434765bf9b7SLorenzo Pieralisi 1435765bf9b7SLorenzo Pieralisi static void pci_claim_bridge_resources(struct pci_dev *dev) 1436765bf9b7SLorenzo Pieralisi { 1437765bf9b7SLorenzo Pieralisi int i; 1438765bf9b7SLorenzo Pieralisi 1439765bf9b7SLorenzo Pieralisi for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) { 1440765bf9b7SLorenzo Pieralisi struct resource *r = &dev->resource[i]; 1441765bf9b7SLorenzo Pieralisi 1442765bf9b7SLorenzo Pieralisi if (!r->flags || r->parent) 1443765bf9b7SLorenzo Pieralisi continue; 1444765bf9b7SLorenzo Pieralisi 1445765bf9b7SLorenzo Pieralisi pci_claim_bridge_resource(dev, i); 1446765bf9b7SLorenzo Pieralisi } 1447765bf9b7SLorenzo Pieralisi } 1448765bf9b7SLorenzo Pieralisi 1449765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_dev_resources(struct pci_bus *b) 1450765bf9b7SLorenzo Pieralisi { 1451765bf9b7SLorenzo Pieralisi struct pci_dev *dev; 1452765bf9b7SLorenzo Pieralisi struct pci_bus *child; 1453765bf9b7SLorenzo Pieralisi 1454765bf9b7SLorenzo Pieralisi list_for_each_entry(dev, &b->devices, bus_list) { 1455765bf9b7SLorenzo Pieralisi pci_claim_device_resources(dev); 1456765bf9b7SLorenzo Pieralisi 1457765bf9b7SLorenzo Pieralisi child = dev->subordinate; 1458765bf9b7SLorenzo Pieralisi if (child) 1459765bf9b7SLorenzo Pieralisi pci_bus_allocate_dev_resources(child); 1460765bf9b7SLorenzo Pieralisi } 1461765bf9b7SLorenzo Pieralisi } 1462765bf9b7SLorenzo Pieralisi 1463765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_resources(struct pci_bus *b) 1464765bf9b7SLorenzo Pieralisi { 1465765bf9b7SLorenzo Pieralisi struct pci_bus *child; 1466765bf9b7SLorenzo Pieralisi 1467765bf9b7SLorenzo Pieralisi /* 1468765bf9b7SLorenzo Pieralisi * Carry out a depth-first search on the PCI bus 1469765bf9b7SLorenzo Pieralisi * tree to allocate bridge apertures. Read the 1470765bf9b7SLorenzo Pieralisi * programmed bridge bases and recursively claim 1471765bf9b7SLorenzo Pieralisi * the respective bridge resources. 1472765bf9b7SLorenzo Pieralisi */ 1473765bf9b7SLorenzo Pieralisi if (b->self) { 1474765bf9b7SLorenzo Pieralisi pci_read_bridge_bases(b); 1475765bf9b7SLorenzo Pieralisi pci_claim_bridge_resources(b->self); 1476765bf9b7SLorenzo Pieralisi } 1477765bf9b7SLorenzo Pieralisi 1478765bf9b7SLorenzo Pieralisi list_for_each_entry(child, &b->children, node) 1479765bf9b7SLorenzo Pieralisi pci_bus_allocate_resources(child); 1480765bf9b7SLorenzo Pieralisi } 1481765bf9b7SLorenzo Pieralisi 1482765bf9b7SLorenzo Pieralisi void pci_bus_claim_resources(struct pci_bus *b) 1483765bf9b7SLorenzo Pieralisi { 1484765bf9b7SLorenzo Pieralisi pci_bus_allocate_resources(b); 1485765bf9b7SLorenzo Pieralisi pci_bus_allocate_dev_resources(b); 1486765bf9b7SLorenzo Pieralisi } 1487765bf9b7SLorenzo Pieralisi EXPORT_SYMBOL(pci_bus_claim_resources); 1488765bf9b7SLorenzo Pieralisi 148910874f5aSBjorn Helgaas static void __pci_bridge_assign_resources(const struct pci_dev *bridge, 1490bdc4abecSYinghai Lu struct list_head *add_head, 1491bdc4abecSYinghai Lu struct list_head *fail_head) 14926841ec68SYinghai Lu { 14936841ec68SYinghai Lu struct pci_bus *b; 14946841ec68SYinghai Lu 14958424d759SYinghai Lu pdev_assign_resources_sorted((struct pci_dev *)bridge, 14968424d759SYinghai Lu add_head, fail_head); 14976841ec68SYinghai Lu 14986841ec68SYinghai Lu b = bridge->subordinate; 14996841ec68SYinghai Lu if (!b) 15006841ec68SYinghai Lu return; 15016841ec68SYinghai Lu 15028424d759SYinghai Lu __pci_bus_assign_resources(b, add_head, fail_head); 15036841ec68SYinghai Lu 15046841ec68SYinghai Lu switch (bridge->class >> 8) { 15056841ec68SYinghai Lu case PCI_CLASS_BRIDGE_PCI: 15066841ec68SYinghai Lu pci_setup_bridge(b); 15076841ec68SYinghai Lu break; 15086841ec68SYinghai Lu 15096841ec68SYinghai Lu case PCI_CLASS_BRIDGE_CARDBUS: 15106841ec68SYinghai Lu pci_setup_cardbus(b); 15116841ec68SYinghai Lu break; 15126841ec68SYinghai Lu 15136841ec68SYinghai Lu default: 1514227f0647SRyan Desfosses dev_info(&bridge->dev, "not setting up bridge for bus %04x:%02x\n", 1515227f0647SRyan Desfosses pci_domain_nr(b), b->number); 15166841ec68SYinghai Lu break; 15176841ec68SYinghai Lu } 15186841ec68SYinghai Lu } 1519cb21bc94SChristian König 1520cb21bc94SChristian König #define PCI_RES_TYPE_MASK \ 1521cb21bc94SChristian König (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH |\ 1522cb21bc94SChristian König IORESOURCE_MEM_64) 1523cb21bc94SChristian König 15245009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus, 15255009b460SYinghai Lu unsigned long type) 15265009b460SYinghai Lu { 15275b285415SYinghai Lu struct pci_dev *dev = bus->self; 15285009b460SYinghai Lu struct resource *r; 15295b285415SYinghai Lu unsigned old_flags = 0; 15305b285415SYinghai Lu struct resource *b_res; 15315b285415SYinghai Lu int idx = 1; 15325009b460SYinghai Lu 15335b285415SYinghai Lu b_res = &dev->resource[PCI_BRIDGE_RESOURCES]; 15345b285415SYinghai Lu 15355b285415SYinghai Lu /* 15365b285415SYinghai Lu * 1. if there is io port assign fail, will release bridge 15375b285415SYinghai Lu * io port. 15385b285415SYinghai Lu * 2. if there is non pref mmio assign fail, release bridge 15395b285415SYinghai Lu * nonpref mmio. 15405b285415SYinghai Lu * 3. if there is 64bit pref mmio assign fail, and bridge pref 15415b285415SYinghai Lu * is 64bit, release bridge pref mmio. 15425b285415SYinghai Lu * 4. if there is pref mmio assign fail, and bridge pref is 15435b285415SYinghai Lu * 32bit mmio, release bridge pref mmio 15445b285415SYinghai Lu * 5. if there is pref mmio assign fail, and bridge pref is not 15455b285415SYinghai Lu * assigned, release bridge nonpref mmio. 15465b285415SYinghai Lu */ 15475b285415SYinghai Lu if (type & IORESOURCE_IO) 15485b285415SYinghai Lu idx = 0; 15495b285415SYinghai Lu else if (!(type & IORESOURCE_PREFETCH)) 15505b285415SYinghai Lu idx = 1; 15515b285415SYinghai Lu else if ((type & IORESOURCE_MEM_64) && 15525b285415SYinghai Lu (b_res[2].flags & IORESOURCE_MEM_64)) 15535b285415SYinghai Lu idx = 2; 15545b285415SYinghai Lu else if (!(b_res[2].flags & IORESOURCE_MEM_64) && 15555b285415SYinghai Lu (b_res[2].flags & IORESOURCE_PREFETCH)) 15565b285415SYinghai Lu idx = 2; 15575b285415SYinghai Lu else 15585b285415SYinghai Lu idx = 1; 15595b285415SYinghai Lu 15605b285415SYinghai Lu r = &b_res[idx]; 15615b285415SYinghai Lu 15625009b460SYinghai Lu if (!r->parent) 15635b285415SYinghai Lu return; 15645b285415SYinghai Lu 15655009b460SYinghai Lu /* 15665009b460SYinghai Lu * if there are children under that, we should release them 15675009b460SYinghai Lu * all 15685009b460SYinghai Lu */ 15695009b460SYinghai Lu release_child_resources(r); 15705009b460SYinghai Lu if (!release_resource(r)) { 1571cb21bc94SChristian König type = old_flags = r->flags & PCI_RES_TYPE_MASK; 15725b285415SYinghai Lu dev_printk(KERN_DEBUG, &dev->dev, "resource %d %pR released\n", 15735b285415SYinghai Lu PCI_BRIDGE_RESOURCES + idx, r); 15745009b460SYinghai Lu /* keep the old size */ 15755009b460SYinghai Lu r->end = resource_size(r) - 1; 15765009b460SYinghai Lu r->start = 0; 15775009b460SYinghai Lu r->flags = 0; 15785009b460SYinghai Lu 15795009b460SYinghai Lu /* avoiding touch the one without PREF */ 15805009b460SYinghai Lu if (type & IORESOURCE_PREFETCH) 15815009b460SYinghai Lu type = IORESOURCE_PREFETCH; 15825009b460SYinghai Lu __pci_setup_bridge(bus, type); 15835b285415SYinghai Lu /* for next child res under same bridge */ 15845b285415SYinghai Lu r->flags = old_flags; 15855009b460SYinghai Lu } 15865009b460SYinghai Lu } 15875009b460SYinghai Lu 15885009b460SYinghai Lu enum release_type { 15895009b460SYinghai Lu leaf_only, 15905009b460SYinghai Lu whole_subtree, 15915009b460SYinghai Lu }; 15925009b460SYinghai Lu /* 15935009b460SYinghai Lu * try to release pci bridge resources that is from leaf bridge, 15945009b460SYinghai Lu * so we can allocate big new one later 15955009b460SYinghai Lu */ 159610874f5aSBjorn Helgaas static void pci_bus_release_bridge_resources(struct pci_bus *bus, 15975009b460SYinghai Lu unsigned long type, 15985009b460SYinghai Lu enum release_type rel_type) 15995009b460SYinghai Lu { 16005009b460SYinghai Lu struct pci_dev *dev; 16015009b460SYinghai Lu bool is_leaf_bridge = true; 16025009b460SYinghai Lu 16035009b460SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 16045009b460SYinghai Lu struct pci_bus *b = dev->subordinate; 16055009b460SYinghai Lu if (!b) 16065009b460SYinghai Lu continue; 16075009b460SYinghai Lu 16085009b460SYinghai Lu is_leaf_bridge = false; 16095009b460SYinghai Lu 16105009b460SYinghai Lu if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) 16115009b460SYinghai Lu continue; 16125009b460SYinghai Lu 16135009b460SYinghai Lu if (rel_type == whole_subtree) 16145009b460SYinghai Lu pci_bus_release_bridge_resources(b, type, 16155009b460SYinghai Lu whole_subtree); 16165009b460SYinghai Lu } 16175009b460SYinghai Lu 16185009b460SYinghai Lu if (pci_is_root_bus(bus)) 16195009b460SYinghai Lu return; 16205009b460SYinghai Lu 16215009b460SYinghai Lu if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) 16225009b460SYinghai Lu return; 16235009b460SYinghai Lu 16245009b460SYinghai Lu if ((rel_type == whole_subtree) || is_leaf_bridge) 16255009b460SYinghai Lu pci_bridge_release_resources(bus, type); 16265009b460SYinghai Lu } 16275009b460SYinghai Lu 162876fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus) 162976fbc263SYinghai Lu { 163089a74eccSBjorn Helgaas struct resource *res; 163176fbc263SYinghai Lu int i; 163276fbc263SYinghai Lu 163389a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 16347c9342b8SYinghai Lu if (!res || !res->end || !res->flags) 163576fbc263SYinghai Lu continue; 163676fbc263SYinghai Lu 1637c7dabef8SBjorn Helgaas dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); 163876fbc263SYinghai Lu } 163976fbc263SYinghai Lu } 164076fbc263SYinghai Lu 164176fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus) 164276fbc263SYinghai Lu { 164376fbc263SYinghai Lu struct pci_bus *b; 164476fbc263SYinghai Lu struct pci_dev *dev; 164576fbc263SYinghai Lu 164676fbc263SYinghai Lu 164776fbc263SYinghai Lu pci_bus_dump_res(bus); 164876fbc263SYinghai Lu 164976fbc263SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 165076fbc263SYinghai Lu b = dev->subordinate; 165176fbc263SYinghai Lu if (!b) 165276fbc263SYinghai Lu continue; 165376fbc263SYinghai Lu 165476fbc263SYinghai Lu pci_bus_dump_resources(b); 165576fbc263SYinghai Lu } 165676fbc263SYinghai Lu } 165776fbc263SYinghai Lu 1658ff35147cSYinghai Lu static int pci_bus_get_depth(struct pci_bus *bus) 1659da7822e5SYinghai Lu { 1660da7822e5SYinghai Lu int depth = 0; 1661f2a230bdSWei Yang struct pci_bus *child_bus; 1662da7822e5SYinghai Lu 1663f2a230bdSWei Yang list_for_each_entry(child_bus, &bus->children, node) { 1664da7822e5SYinghai Lu int ret; 1665da7822e5SYinghai Lu 1666f2a230bdSWei Yang ret = pci_bus_get_depth(child_bus); 1667da7822e5SYinghai Lu if (ret + 1 > depth) 1668da7822e5SYinghai Lu depth = ret + 1; 1669da7822e5SYinghai Lu } 1670da7822e5SYinghai Lu 1671da7822e5SYinghai Lu return depth; 1672da7822e5SYinghai Lu } 1673da7822e5SYinghai Lu 1674b55438fdSYinghai Lu /* 1675b55438fdSYinghai Lu * -1: undefined, will auto detect later 1676b55438fdSYinghai Lu * 0: disabled by user 1677b55438fdSYinghai Lu * 1: disabled by auto detect 1678b55438fdSYinghai Lu * 2: enabled by user 1679b55438fdSYinghai Lu * 3: enabled by auto detect 1680b55438fdSYinghai Lu */ 1681b55438fdSYinghai Lu enum enable_type { 1682b55438fdSYinghai Lu undefined = -1, 1683b55438fdSYinghai Lu user_disabled, 1684b55438fdSYinghai Lu auto_disabled, 1685b55438fdSYinghai Lu user_enabled, 1686b55438fdSYinghai Lu auto_enabled, 1687b55438fdSYinghai Lu }; 1688b55438fdSYinghai Lu 1689ff35147cSYinghai Lu static enum enable_type pci_realloc_enable = undefined; 1690b55438fdSYinghai Lu void __init pci_realloc_get_opt(char *str) 1691b55438fdSYinghai Lu { 1692b55438fdSYinghai Lu if (!strncmp(str, "off", 3)) 1693b55438fdSYinghai Lu pci_realloc_enable = user_disabled; 1694b55438fdSYinghai Lu else if (!strncmp(str, "on", 2)) 1695b55438fdSYinghai Lu pci_realloc_enable = user_enabled; 1696b55438fdSYinghai Lu } 1697ff35147cSYinghai Lu static bool pci_realloc_enabled(enum enable_type enable) 1698b55438fdSYinghai Lu { 1699967260cdSYinghai Lu return enable >= user_enabled; 1700b55438fdSYinghai Lu } 1701f483d392SRam Pai 1702b07f2ebcSYinghai Lu #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO) 1703ff35147cSYinghai Lu static int iov_resources_unassigned(struct pci_dev *dev, void *data) 1704223d96fcSYinghai Lu { 1705b07f2ebcSYinghai Lu int i; 1706223d96fcSYinghai Lu bool *unassigned = data; 1707b07f2ebcSYinghai Lu 1708b07f2ebcSYinghai Lu for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) { 1709b07f2ebcSYinghai Lu struct resource *r = &dev->resource[i]; 1710fa216bf4SYinghai Lu struct pci_bus_region region; 1711b07f2ebcSYinghai Lu 1712223d96fcSYinghai Lu /* Not assigned or rejected by kernel? */ 1713fa216bf4SYinghai Lu if (!r->flags) 1714fa216bf4SYinghai Lu continue; 1715b07f2ebcSYinghai Lu 1716fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®ion, r); 1717fa216bf4SYinghai Lu if (!region.start) { 1718223d96fcSYinghai Lu *unassigned = true; 1719223d96fcSYinghai Lu return 1; /* return early from pci_walk_bus() */ 1720b07f2ebcSYinghai Lu } 1721b07f2ebcSYinghai Lu } 1722b07f2ebcSYinghai Lu 1723223d96fcSYinghai Lu return 0; 1724223d96fcSYinghai Lu } 1725223d96fcSYinghai Lu 1726ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus, 1727967260cdSYinghai Lu enum enable_type enable_local) 1728223d96fcSYinghai Lu { 1729223d96fcSYinghai Lu bool unassigned = false; 1730223d96fcSYinghai Lu 1731967260cdSYinghai Lu if (enable_local != undefined) 1732967260cdSYinghai Lu return enable_local; 1733223d96fcSYinghai Lu 1734223d96fcSYinghai Lu pci_walk_bus(bus, iov_resources_unassigned, &unassigned); 1735967260cdSYinghai Lu if (unassigned) 1736967260cdSYinghai Lu return auto_enabled; 1737967260cdSYinghai Lu 1738967260cdSYinghai Lu return enable_local; 1739b07f2ebcSYinghai Lu } 1740223d96fcSYinghai Lu #else 1741ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus, 1742967260cdSYinghai Lu enum enable_type enable_local) 1743967260cdSYinghai Lu { 1744967260cdSYinghai Lu return enable_local; 1745b07f2ebcSYinghai Lu } 1746b07f2ebcSYinghai Lu #endif 1747b07f2ebcSYinghai Lu 1748da7822e5SYinghai Lu /* 1749da7822e5SYinghai Lu * first try will not touch pci bridge res 1750da7822e5SYinghai Lu * second and later try will clear small leaf bridge res 1751f7625980SBjorn Helgaas * will stop till to the max depth if can not find good one 1752da7822e5SYinghai Lu */ 175339772038SYinghai Lu void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus) 17541da177e4SLinus Torvalds { 1755bdc4abecSYinghai Lu LIST_HEAD(realloc_head); /* list of resources that 1756c8adf9a3SRam Pai want additional resources */ 1757bdc4abecSYinghai Lu struct list_head *add_list = NULL; 1758da7822e5SYinghai Lu int tried_times = 0; 1759da7822e5SYinghai Lu enum release_type rel_type = leaf_only; 1760bdc4abecSYinghai Lu LIST_HEAD(fail_head); 1761b9b0bba9SYinghai Lu struct pci_dev_resource *fail_res; 176219aa7ee4SYinghai Lu int pci_try_num = 1; 176355ed83a6SYinghai Lu enum enable_type enable_local; 1764da7822e5SYinghai Lu 176519aa7ee4SYinghai Lu /* don't realloc if asked to do so */ 176655ed83a6SYinghai Lu enable_local = pci_realloc_detect(bus, pci_realloc_enable); 1767967260cdSYinghai Lu if (pci_realloc_enabled(enable_local)) { 176855ed83a6SYinghai Lu int max_depth = pci_bus_get_depth(bus); 176919aa7ee4SYinghai Lu 1770da7822e5SYinghai Lu pci_try_num = max_depth + 1; 177155ed83a6SYinghai Lu dev_printk(KERN_DEBUG, &bus->dev, 177255ed83a6SYinghai Lu "max bus depth: %d pci_try_num: %d\n", 1773da7822e5SYinghai Lu max_depth, pci_try_num); 177419aa7ee4SYinghai Lu } 1775da7822e5SYinghai Lu 1776da7822e5SYinghai Lu again: 177719aa7ee4SYinghai Lu /* 177819aa7ee4SYinghai Lu * last try will use add_list, otherwise will try good to have as 177919aa7ee4SYinghai Lu * must have, so can realloc parent bridge resource 178019aa7ee4SYinghai Lu */ 178119aa7ee4SYinghai Lu if (tried_times + 1 == pci_try_num) 1782bdc4abecSYinghai Lu add_list = &realloc_head; 17831da177e4SLinus Torvalds /* Depth first, calculate sizes and alignments of all 17841da177e4SLinus Torvalds subordinate buses. */ 178519aa7ee4SYinghai Lu __pci_bus_size_bridges(bus, add_list); 1786c8adf9a3SRam Pai 17871da177e4SLinus Torvalds /* Depth last, allocate resources and update the hardware. */ 1788bdc4abecSYinghai Lu __pci_bus_assign_resources(bus, add_list, &fail_head); 178919aa7ee4SYinghai Lu if (add_list) 1790bdc4abecSYinghai Lu BUG_ON(!list_empty(add_list)); 1791da7822e5SYinghai Lu tried_times++; 1792da7822e5SYinghai Lu 1793da7822e5SYinghai Lu /* any device complain? */ 1794bdc4abecSYinghai Lu if (list_empty(&fail_head)) 1795928bea96SYinghai Lu goto dump; 1796f483d392SRam Pai 17970c5be0cbSYinghai Lu if (tried_times >= pci_try_num) { 1798967260cdSYinghai Lu if (enable_local == undefined) 179955ed83a6SYinghai Lu dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n"); 1800967260cdSYinghai Lu else if (enable_local == auto_enabled) 180155ed83a6SYinghai Lu dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n"); 1802eb572e7cSYinghai Lu 1803bffc56d4SYinghai Lu free_list(&fail_head); 1804928bea96SYinghai Lu goto dump; 1805da7822e5SYinghai Lu } 1806da7822e5SYinghai Lu 180755ed83a6SYinghai Lu dev_printk(KERN_DEBUG, &bus->dev, 180855ed83a6SYinghai Lu "No. %d try to assign unassigned res\n", tried_times + 1); 1809da7822e5SYinghai Lu 1810da7822e5SYinghai Lu /* third times and later will not check if it is leaf */ 1811da7822e5SYinghai Lu if ((tried_times + 1) > 2) 1812da7822e5SYinghai Lu rel_type = whole_subtree; 1813da7822e5SYinghai Lu 1814da7822e5SYinghai Lu /* 1815da7822e5SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 1816da7822e5SYinghai Lu * child device under that bridge 1817da7822e5SYinghai Lu */ 181861e83cddSYinghai Lu list_for_each_entry(fail_res, &fail_head, list) 181961e83cddSYinghai Lu pci_bus_release_bridge_resources(fail_res->dev->bus, 1820cb21bc94SChristian König fail_res->flags & PCI_RES_TYPE_MASK, 1821da7822e5SYinghai Lu rel_type); 182261e83cddSYinghai Lu 1823da7822e5SYinghai Lu /* restore size and flags */ 1824b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 1825b9b0bba9SYinghai Lu struct resource *res = fail_res->res; 1826da7822e5SYinghai Lu 1827b9b0bba9SYinghai Lu res->start = fail_res->start; 1828b9b0bba9SYinghai Lu res->end = fail_res->end; 1829b9b0bba9SYinghai Lu res->flags = fail_res->flags; 1830b9b0bba9SYinghai Lu if (fail_res->dev->subordinate) 1831da7822e5SYinghai Lu res->flags = 0; 1832da7822e5SYinghai Lu } 1833bffc56d4SYinghai Lu free_list(&fail_head); 1834da7822e5SYinghai Lu 1835da7822e5SYinghai Lu goto again; 1836da7822e5SYinghai Lu 1837928bea96SYinghai Lu dump: 183876fbc263SYinghai Lu /* dump the resource on buses */ 183976fbc263SYinghai Lu pci_bus_dump_resources(bus); 184076fbc263SYinghai Lu } 18416841ec68SYinghai Lu 184255ed83a6SYinghai Lu void __init pci_assign_unassigned_resources(void) 184355ed83a6SYinghai Lu { 184455ed83a6SYinghai Lu struct pci_bus *root_bus; 184555ed83a6SYinghai Lu 1846584c5c42SRui Wang list_for_each_entry(root_bus, &pci_root_buses, node) { 184755ed83a6SYinghai Lu pci_assign_unassigned_root_bus_resources(root_bus); 1848d9c149d6SRui Wang 1849d9c149d6SRui Wang /* Make sure the root bridge has a companion ACPI device: */ 1850d9c149d6SRui Wang if (ACPI_HANDLE(root_bus->bridge)) 1851584c5c42SRui Wang acpi_ioapic_add(ACPI_HANDLE(root_bus->bridge)); 1852584c5c42SRui Wang } 185355ed83a6SYinghai Lu } 185455ed83a6SYinghai Lu 18551a576772SMika Westerberg static void extend_bridge_window(struct pci_dev *bridge, struct resource *res, 18561a576772SMika Westerberg struct list_head *add_list, resource_size_t available) 18571a576772SMika Westerberg { 18581a576772SMika Westerberg struct pci_dev_resource *dev_res; 18591a576772SMika Westerberg 18601a576772SMika Westerberg if (res->parent) 18611a576772SMika Westerberg return; 18621a576772SMika Westerberg 18631a576772SMika Westerberg if (resource_size(res) >= available) 18641a576772SMika Westerberg return; 18651a576772SMika Westerberg 18661a576772SMika Westerberg dev_res = res_to_dev_res(add_list, res); 18671a576772SMika Westerberg if (!dev_res) 18681a576772SMika Westerberg return; 18691a576772SMika Westerberg 18701a576772SMika Westerberg /* Is there room to extend the window? */ 18711a576772SMika Westerberg if (available - resource_size(res) <= dev_res->add_size) 18721a576772SMika Westerberg return; 18731a576772SMika Westerberg 18741a576772SMika Westerberg dev_res->add_size = available - resource_size(res); 18751a576772SMika Westerberg dev_dbg(&bridge->dev, "bridge window %pR extended by %pa\n", res, 18761a576772SMika Westerberg &dev_res->add_size); 18771a576772SMika Westerberg } 18781a576772SMika Westerberg 18791a576772SMika Westerberg static void pci_bus_distribute_available_resources(struct pci_bus *bus, 18801a576772SMika Westerberg struct list_head *add_list, resource_size_t available_io, 18811a576772SMika Westerberg resource_size_t available_mmio, resource_size_t available_mmio_pref) 18821a576772SMika Westerberg { 18831a576772SMika Westerberg resource_size_t remaining_io, remaining_mmio, remaining_mmio_pref; 18841a576772SMika Westerberg unsigned int normal_bridges = 0, hotplug_bridges = 0; 18851a576772SMika Westerberg struct resource *io_res, *mmio_res, *mmio_pref_res; 18861a576772SMika Westerberg struct pci_dev *dev, *bridge = bus->self; 18871a576772SMika Westerberg 18881a576772SMika Westerberg io_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0]; 18891a576772SMika Westerberg mmio_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1]; 18901a576772SMika Westerberg mmio_pref_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2]; 18911a576772SMika Westerberg 18921a576772SMika Westerberg /* 18931a576772SMika Westerberg * Update additional resource list (add_list) to fill all the 18941a576772SMika Westerberg * extra resource space available for this port except the space 18951a576772SMika Westerberg * calculated in __pci_bus_size_bridges() which covers all the 18961a576772SMika Westerberg * devices currently connected to the port and below. 18971a576772SMika Westerberg */ 18981a576772SMika Westerberg extend_bridge_window(bridge, io_res, add_list, available_io); 18991a576772SMika Westerberg extend_bridge_window(bridge, mmio_res, add_list, available_mmio); 19001a576772SMika Westerberg extend_bridge_window(bridge, mmio_pref_res, add_list, 19011a576772SMika Westerberg available_mmio_pref); 19021a576772SMika Westerberg 19031a576772SMika Westerberg /* 19041a576772SMika Westerberg * Calculate the total amount of extra resource space we can 19051a576772SMika Westerberg * pass to bridges below this one. This is basically the 19061a576772SMika Westerberg * extra space reduced by the minimal required space for the 19071a576772SMika Westerberg * non-hotplug bridges. 19081a576772SMika Westerberg */ 19091a576772SMika Westerberg remaining_io = available_io; 19101a576772SMika Westerberg remaining_mmio = available_mmio; 19111a576772SMika Westerberg remaining_mmio_pref = available_mmio_pref; 19121a576772SMika Westerberg 19131a576772SMika Westerberg /* 19141a576772SMika Westerberg * Calculate how many hotplug bridges and normal bridges there 19151a576772SMika Westerberg * are on this bus. We will distribute the additional available 19161a576772SMika Westerberg * resources between hotplug bridges. 19171a576772SMika Westerberg */ 19181a576772SMika Westerberg for_each_pci_bridge(dev, bus) { 19191a576772SMika Westerberg if (dev->is_hotplug_bridge) 19201a576772SMika Westerberg hotplug_bridges++; 19211a576772SMika Westerberg else 19221a576772SMika Westerberg normal_bridges++; 19231a576772SMika Westerberg } 19241a576772SMika Westerberg 19251a576772SMika Westerberg for_each_pci_bridge(dev, bus) { 19261a576772SMika Westerberg const struct resource *res; 19271a576772SMika Westerberg 19281a576772SMika Westerberg if (dev->is_hotplug_bridge) 19291a576772SMika Westerberg continue; 19301a576772SMika Westerberg 19311a576772SMika Westerberg /* 19321a576772SMika Westerberg * Reduce the available resource space by what the 19331a576772SMika Westerberg * bridge and devices below it occupy. 19341a576772SMika Westerberg */ 19351a576772SMika Westerberg res = &dev->resource[PCI_BRIDGE_RESOURCES + 0]; 19361a576772SMika Westerberg if (!res->parent && available_io > resource_size(res)) 19371a576772SMika Westerberg remaining_io -= resource_size(res); 19381a576772SMika Westerberg 19391a576772SMika Westerberg res = &dev->resource[PCI_BRIDGE_RESOURCES + 1]; 19401a576772SMika Westerberg if (!res->parent && available_mmio > resource_size(res)) 19411a576772SMika Westerberg remaining_mmio -= resource_size(res); 19421a576772SMika Westerberg 19431a576772SMika Westerberg res = &dev->resource[PCI_BRIDGE_RESOURCES + 2]; 19441a576772SMika Westerberg if (!res->parent && available_mmio_pref > resource_size(res)) 19451a576772SMika Westerberg remaining_mmio_pref -= resource_size(res); 19461a576772SMika Westerberg } 19471a576772SMika Westerberg 19481a576772SMika Westerberg /* 19491a576772SMika Westerberg * Go over devices on this bus and distribute the remaining 19501a576772SMika Westerberg * resource space between hotplug bridges. 19511a576772SMika Westerberg */ 19521a576772SMika Westerberg for_each_pci_bridge(dev, bus) { 19531a576772SMika Westerberg struct pci_bus *b; 19541a576772SMika Westerberg 19551a576772SMika Westerberg b = dev->subordinate; 19561a576772SMika Westerberg if (!b) 19571a576772SMika Westerberg continue; 19581a576772SMika Westerberg 19591a576772SMika Westerberg if (!hotplug_bridges && normal_bridges == 1) { 19601a576772SMika Westerberg /* 19611a576772SMika Westerberg * There is only one bridge on the bus (upstream 19621a576772SMika Westerberg * port) so it gets all available resources 19631a576772SMika Westerberg * which it can then distribute to the possible 19641a576772SMika Westerberg * hotplug bridges below. 19651a576772SMika Westerberg */ 19661a576772SMika Westerberg pci_bus_distribute_available_resources(b, add_list, 19671a576772SMika Westerberg available_io, available_mmio, 19681a576772SMika Westerberg available_mmio_pref); 19691a576772SMika Westerberg } else if (dev->is_hotplug_bridge) { 19701a576772SMika Westerberg resource_size_t align, io, mmio, mmio_pref; 19711a576772SMika Westerberg 19721a576772SMika Westerberg /* 19731a576772SMika Westerberg * Distribute available extra resources equally 19741a576772SMika Westerberg * between hotplug-capable downstream ports 19751a576772SMika Westerberg * taking alignment into account. 19761a576772SMika Westerberg * 19771a576772SMika Westerberg * Here hotplug_bridges is always != 0. 19781a576772SMika Westerberg */ 19791a576772SMika Westerberg align = pci_resource_alignment(bridge, io_res); 19801a576772SMika Westerberg io = div64_ul(available_io, hotplug_bridges); 19811a576772SMika Westerberg io = min(ALIGN(io, align), remaining_io); 19821a576772SMika Westerberg remaining_io -= io; 19831a576772SMika Westerberg 19841a576772SMika Westerberg align = pci_resource_alignment(bridge, mmio_res); 19851a576772SMika Westerberg mmio = div64_ul(available_mmio, hotplug_bridges); 19861a576772SMika Westerberg mmio = min(ALIGN(mmio, align), remaining_mmio); 19871a576772SMika Westerberg remaining_mmio -= mmio; 19881a576772SMika Westerberg 19891a576772SMika Westerberg align = pci_resource_alignment(bridge, mmio_pref_res); 19901a576772SMika Westerberg mmio_pref = div64_ul(available_mmio_pref, 19911a576772SMika Westerberg hotplug_bridges); 19921a576772SMika Westerberg mmio_pref = min(ALIGN(mmio_pref, align), 19931a576772SMika Westerberg remaining_mmio_pref); 19941a576772SMika Westerberg remaining_mmio_pref -= mmio_pref; 19951a576772SMika Westerberg 19961a576772SMika Westerberg pci_bus_distribute_available_resources(b, add_list, io, 19971a576772SMika Westerberg mmio, mmio_pref); 19981a576772SMika Westerberg } 19991a576772SMika Westerberg } 20001a576772SMika Westerberg } 20011a576772SMika Westerberg 20021a576772SMika Westerberg static void 20031a576772SMika Westerberg pci_bridge_distribute_available_resources(struct pci_dev *bridge, 20041a576772SMika Westerberg struct list_head *add_list) 20051a576772SMika Westerberg { 20061a576772SMika Westerberg resource_size_t available_io, available_mmio, available_mmio_pref; 20071a576772SMika Westerberg const struct resource *res; 20081a576772SMika Westerberg 20091a576772SMika Westerberg if (!bridge->is_hotplug_bridge) 20101a576772SMika Westerberg return; 20111a576772SMika Westerberg 20121a576772SMika Westerberg /* Take the initial extra resources from the hotplug port */ 20131a576772SMika Westerberg res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0]; 20141a576772SMika Westerberg available_io = resource_size(res); 20151a576772SMika Westerberg res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1]; 20161a576772SMika Westerberg available_mmio = resource_size(res); 20171a576772SMika Westerberg res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2]; 20181a576772SMika Westerberg available_mmio_pref = resource_size(res); 20191a576772SMika Westerberg 20201a576772SMika Westerberg pci_bus_distribute_available_resources(bridge->subordinate, 20211a576772SMika Westerberg add_list, available_io, available_mmio, available_mmio_pref); 20221a576772SMika Westerberg } 20231a576772SMika Westerberg 20246841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) 20256841ec68SYinghai Lu { 20266841ec68SYinghai Lu struct pci_bus *parent = bridge->subordinate; 2027bdc4abecSYinghai Lu LIST_HEAD(add_list); /* list of resources that 20288424d759SYinghai Lu want additional resources */ 202932180e40SYinghai Lu int tried_times = 0; 2030bdc4abecSYinghai Lu LIST_HEAD(fail_head); 2031b9b0bba9SYinghai Lu struct pci_dev_resource *fail_res; 20326841ec68SYinghai Lu int retval; 20336841ec68SYinghai Lu 203432180e40SYinghai Lu again: 20358424d759SYinghai Lu __pci_bus_size_bridges(parent, &add_list); 20361a576772SMika Westerberg 20371a576772SMika Westerberg /* 20381a576772SMika Westerberg * Distribute remaining resources (if any) equally between 20391a576772SMika Westerberg * hotplug bridges below. This makes it possible to extend the 20401a576772SMika Westerberg * hierarchy later without running out of resources. 20411a576772SMika Westerberg */ 20421a576772SMika Westerberg pci_bridge_distribute_available_resources(bridge, &add_list); 20431a576772SMika Westerberg 2044bdc4abecSYinghai Lu __pci_bridge_assign_resources(bridge, &add_list, &fail_head); 2045bdc4abecSYinghai Lu BUG_ON(!list_empty(&add_list)); 204632180e40SYinghai Lu tried_times++; 204732180e40SYinghai Lu 2048bdc4abecSYinghai Lu if (list_empty(&fail_head)) 20493f579c34SYinghai Lu goto enable_all; 205032180e40SYinghai Lu 205132180e40SYinghai Lu if (tried_times >= 2) { 205232180e40SYinghai Lu /* still fail, don't need to try more */ 2053bffc56d4SYinghai Lu free_list(&fail_head); 20543f579c34SYinghai Lu goto enable_all; 205532180e40SYinghai Lu } 205632180e40SYinghai Lu 205732180e40SYinghai Lu printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", 205832180e40SYinghai Lu tried_times + 1); 205932180e40SYinghai Lu 206032180e40SYinghai Lu /* 206132180e40SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 206232180e40SYinghai Lu * child device under that bridge 206332180e40SYinghai Lu */ 206461e83cddSYinghai Lu list_for_each_entry(fail_res, &fail_head, list) 206561e83cddSYinghai Lu pci_bus_release_bridge_resources(fail_res->dev->bus, 2066cb21bc94SChristian König fail_res->flags & PCI_RES_TYPE_MASK, 206732180e40SYinghai Lu whole_subtree); 206861e83cddSYinghai Lu 206932180e40SYinghai Lu /* restore size and flags */ 2070b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 2071b9b0bba9SYinghai Lu struct resource *res = fail_res->res; 207232180e40SYinghai Lu 2073b9b0bba9SYinghai Lu res->start = fail_res->start; 2074b9b0bba9SYinghai Lu res->end = fail_res->end; 2075b9b0bba9SYinghai Lu res->flags = fail_res->flags; 2076b9b0bba9SYinghai Lu if (fail_res->dev->subordinate) 207732180e40SYinghai Lu res->flags = 0; 207832180e40SYinghai Lu } 2079bffc56d4SYinghai Lu free_list(&fail_head); 208032180e40SYinghai Lu 208132180e40SYinghai Lu goto again; 20823f579c34SYinghai Lu 20833f579c34SYinghai Lu enable_all: 20843f579c34SYinghai Lu retval = pci_reenable_device(bridge); 20859fc9eea0SBjorn Helgaas if (retval) 20869fc9eea0SBjorn Helgaas dev_err(&bridge->dev, "Error reenabling bridge (%d)\n", retval); 20873f579c34SYinghai Lu pci_set_master(bridge); 20886841ec68SYinghai Lu } 20896841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); 20909b03088fSYinghai Lu 20918bb705e3SChristian König int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type) 20928bb705e3SChristian König { 20938bb705e3SChristian König struct pci_dev_resource *dev_res; 20948bb705e3SChristian König struct pci_dev *next; 20958bb705e3SChristian König LIST_HEAD(saved); 20968bb705e3SChristian König LIST_HEAD(added); 20978bb705e3SChristian König LIST_HEAD(failed); 20988bb705e3SChristian König unsigned int i; 20998bb705e3SChristian König int ret; 21008bb705e3SChristian König 21018bb705e3SChristian König /* Walk to the root hub, releasing bridge BARs when possible */ 21028bb705e3SChristian König next = bridge; 21038bb705e3SChristian König do { 21048bb705e3SChristian König bridge = next; 21058bb705e3SChristian König for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCE_END; 21068bb705e3SChristian König i++) { 21078bb705e3SChristian König struct resource *res = &bridge->resource[i]; 21088bb705e3SChristian König 21098bb705e3SChristian König if ((res->flags ^ type) & PCI_RES_TYPE_MASK) 21108bb705e3SChristian König continue; 21118bb705e3SChristian König 21128bb705e3SChristian König /* Ignore BARs which are still in use */ 21138bb705e3SChristian König if (res->child) 21148bb705e3SChristian König continue; 21158bb705e3SChristian König 21168bb705e3SChristian König ret = add_to_list(&saved, bridge, res, 0, 0); 21178bb705e3SChristian König if (ret) 21188bb705e3SChristian König goto cleanup; 21198bb705e3SChristian König 21208bb705e3SChristian König dev_info(&bridge->dev, "BAR %d: releasing %pR\n", 21218bb705e3SChristian König i, res); 21228bb705e3SChristian König 21238bb705e3SChristian König if (res->parent) 21248bb705e3SChristian König release_resource(res); 21258bb705e3SChristian König res->start = 0; 21268bb705e3SChristian König res->end = 0; 21278bb705e3SChristian König break; 21288bb705e3SChristian König } 21298bb705e3SChristian König if (i == PCI_BRIDGE_RESOURCE_END) 21308bb705e3SChristian König break; 21318bb705e3SChristian König 21328bb705e3SChristian König next = bridge->bus ? bridge->bus->self : NULL; 21338bb705e3SChristian König } while (next); 21348bb705e3SChristian König 21358bb705e3SChristian König if (list_empty(&saved)) 21368bb705e3SChristian König return -ENOENT; 21378bb705e3SChristian König 21388bb705e3SChristian König __pci_bus_size_bridges(bridge->subordinate, &added); 21398bb705e3SChristian König __pci_bridge_assign_resources(bridge, &added, &failed); 21408bb705e3SChristian König BUG_ON(!list_empty(&added)); 21418bb705e3SChristian König 21428bb705e3SChristian König if (!list_empty(&failed)) { 21438bb705e3SChristian König ret = -ENOSPC; 21448bb705e3SChristian König goto cleanup; 21458bb705e3SChristian König } 21468bb705e3SChristian König 21478bb705e3SChristian König list_for_each_entry(dev_res, &saved, list) { 21488bb705e3SChristian König /* Skip the bridge we just assigned resources for. */ 21498bb705e3SChristian König if (bridge == dev_res->dev) 21508bb705e3SChristian König continue; 21518bb705e3SChristian König 21528bb705e3SChristian König bridge = dev_res->dev; 21538bb705e3SChristian König pci_setup_bridge(bridge->subordinate); 21548bb705e3SChristian König } 21558bb705e3SChristian König 21568bb705e3SChristian König free_list(&saved); 21578bb705e3SChristian König return 0; 21588bb705e3SChristian König 21598bb705e3SChristian König cleanup: 21608bb705e3SChristian König /* restore size and flags */ 21618bb705e3SChristian König list_for_each_entry(dev_res, &failed, list) { 21628bb705e3SChristian König struct resource *res = dev_res->res; 21638bb705e3SChristian König 21648bb705e3SChristian König res->start = dev_res->start; 21658bb705e3SChristian König res->end = dev_res->end; 21668bb705e3SChristian König res->flags = dev_res->flags; 21678bb705e3SChristian König } 21688bb705e3SChristian König free_list(&failed); 21698bb705e3SChristian König 21708bb705e3SChristian König /* Revert to the old configuration */ 21718bb705e3SChristian König list_for_each_entry(dev_res, &saved, list) { 21728bb705e3SChristian König struct resource *res = dev_res->res; 21738bb705e3SChristian König 21748bb705e3SChristian König bridge = dev_res->dev; 21758bb705e3SChristian König i = res - bridge->resource; 21768bb705e3SChristian König 21778bb705e3SChristian König res->start = dev_res->start; 21788bb705e3SChristian König res->end = dev_res->end; 21798bb705e3SChristian König res->flags = dev_res->flags; 21808bb705e3SChristian König 21818bb705e3SChristian König pci_claim_resource(bridge, i); 21828bb705e3SChristian König pci_setup_bridge(bridge->subordinate); 21838bb705e3SChristian König } 21848bb705e3SChristian König free_list(&saved); 21858bb705e3SChristian König 21868bb705e3SChristian König return ret; 21878bb705e3SChristian König } 21888bb705e3SChristian König 218917787940SYinghai Lu void pci_assign_unassigned_bus_resources(struct pci_bus *bus) 21909b03088fSYinghai Lu { 21919b03088fSYinghai Lu struct pci_dev *dev; 2192bdc4abecSYinghai Lu LIST_HEAD(add_list); /* list of resources that 21939b03088fSYinghai Lu want additional resources */ 21949b03088fSYinghai Lu 21959b03088fSYinghai Lu down_read(&pci_bus_sem); 219624a0c654SAndy Shevchenko for_each_pci_bridge(dev, bus) 219724a0c654SAndy Shevchenko if (pci_has_subordinate(dev)) 219824a0c654SAndy Shevchenko __pci_bus_size_bridges(dev->subordinate, &add_list); 21999b03088fSYinghai Lu up_read(&pci_bus_sem); 22009b03088fSYinghai Lu __pci_bus_assign_resources(bus, &add_list, NULL); 2201bdc4abecSYinghai Lu BUG_ON(!list_empty(&add_list)); 220217787940SYinghai Lu } 2203e6b29deaSRay Jui EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources); 2204