11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * drivers/pci/setup-bus.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Extruded from code written by 51da177e4SLinus Torvalds * Dave Rusling (david.rusling@reo.mts.dec.com) 61da177e4SLinus Torvalds * David Mosberger (davidm@cs.arizona.edu) 71da177e4SLinus Torvalds * David Miller (davem@redhat.com) 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * Support routines for initializing a PCI subsystem. 101da177e4SLinus Torvalds */ 111da177e4SLinus Torvalds 121da177e4SLinus Torvalds /* 131da177e4SLinus Torvalds * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 141da177e4SLinus Torvalds * PCI-PCI bridges cleanup, sorted resource allocation. 151da177e4SLinus Torvalds * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 161da177e4SLinus Torvalds * Converted to allocation in 3 passes, which gives 171da177e4SLinus Torvalds * tighter packing. Prefetchable range support. 181da177e4SLinus Torvalds */ 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds #include <linux/init.h> 211da177e4SLinus Torvalds #include <linux/kernel.h> 221da177e4SLinus Torvalds #include <linux/module.h> 231da177e4SLinus Torvalds #include <linux/pci.h> 241da177e4SLinus Torvalds #include <linux/errno.h> 251da177e4SLinus Torvalds #include <linux/ioport.h> 261da177e4SLinus Torvalds #include <linux/cache.h> 271da177e4SLinus Torvalds #include <linux/slab.h> 286faf17f6SChris Wright #include "pci.h" 291da177e4SLinus Torvalds 30568ddef8SYinghai Lu struct resource_list_x { 31568ddef8SYinghai Lu struct resource_list_x *next; 32568ddef8SYinghai Lu struct resource *res; 33568ddef8SYinghai Lu struct pci_dev *dev; 34568ddef8SYinghai Lu resource_size_t start; 35568ddef8SYinghai Lu resource_size_t end; 36c8adf9a3SRam Pai resource_size_t add_size; 37568ddef8SYinghai Lu unsigned long flags; 38568ddef8SYinghai Lu }; 39568ddef8SYinghai Lu 40094732a5SRam Pai #define free_list(type, head) do { \ 41094732a5SRam Pai struct type *list, *tmp; \ 42094732a5SRam Pai for (list = (head)->next; list;) { \ 43094732a5SRam Pai tmp = list; \ 44094732a5SRam Pai list = list->next; \ 45094732a5SRam Pai kfree(tmp); \ 46094732a5SRam Pai } \ 47094732a5SRam Pai (head)->next = NULL; \ 48094732a5SRam Pai } while (0) 49094732a5SRam Pai 50f483d392SRam Pai int pci_realloc_enable = 0; 51f483d392SRam Pai #define pci_realloc_enabled() pci_realloc_enable 52f483d392SRam Pai void pci_realloc(void) 53f483d392SRam Pai { 54f483d392SRam Pai pci_realloc_enable = 1; 55f483d392SRam Pai } 56f483d392SRam Pai 57c8adf9a3SRam Pai /** 58c8adf9a3SRam Pai * add_to_list() - add a new resource tracker to the list 59c8adf9a3SRam Pai * @head: Head of the list 60c8adf9a3SRam Pai * @dev: device corresponding to which the resource 61c8adf9a3SRam Pai * belongs 62c8adf9a3SRam Pai * @res: The resource to be tracked 63c8adf9a3SRam Pai * @add_size: additional size to be optionally added 64c8adf9a3SRam Pai * to the resource 65c8adf9a3SRam Pai */ 66c8adf9a3SRam Pai static void add_to_list(struct resource_list_x *head, 67c8adf9a3SRam Pai struct pci_dev *dev, struct resource *res, 68c8adf9a3SRam Pai resource_size_t add_size) 69568ddef8SYinghai Lu { 70568ddef8SYinghai Lu struct resource_list_x *list = head; 71568ddef8SYinghai Lu struct resource_list_x *ln = list->next; 72568ddef8SYinghai Lu struct resource_list_x *tmp; 73568ddef8SYinghai Lu 74568ddef8SYinghai Lu tmp = kmalloc(sizeof(*tmp), GFP_KERNEL); 75568ddef8SYinghai Lu if (!tmp) { 76c8adf9a3SRam Pai pr_warning("add_to_list: kmalloc() failed!\n"); 77568ddef8SYinghai Lu return; 78568ddef8SYinghai Lu } 79568ddef8SYinghai Lu 80568ddef8SYinghai Lu tmp->next = ln; 81568ddef8SYinghai Lu tmp->res = res; 82568ddef8SYinghai Lu tmp->dev = dev; 83568ddef8SYinghai Lu tmp->start = res->start; 84568ddef8SYinghai Lu tmp->end = res->end; 85568ddef8SYinghai Lu tmp->flags = res->flags; 86c8adf9a3SRam Pai tmp->add_size = add_size; 87568ddef8SYinghai Lu list->next = tmp; 88568ddef8SYinghai Lu } 89568ddef8SYinghai Lu 90c8adf9a3SRam Pai static void add_to_failed_list(struct resource_list_x *head, 91c8adf9a3SRam Pai struct pci_dev *dev, struct resource *res) 92c8adf9a3SRam Pai { 93c8adf9a3SRam Pai add_to_list(head, dev, res, 0); 94c8adf9a3SRam Pai } 95c8adf9a3SRam Pai 966841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev, 976841ec68SYinghai Lu struct resource_list *head) 981da177e4SLinus Torvalds { 991da177e4SLinus Torvalds u16 class = dev->class >> 8; 1001da177e4SLinus Torvalds 1019bded00bSKenji Kaneshige /* Don't touch classless devices or host bridges or ioapics. */ 1026841ec68SYinghai Lu if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) 1036841ec68SYinghai Lu return; 1041da177e4SLinus Torvalds 1059bded00bSKenji Kaneshige /* Don't touch ioapic devices already enabled by firmware */ 10623186279SSatoru Takeuchi if (class == PCI_CLASS_SYSTEM_PIC) { 1079bded00bSKenji Kaneshige u16 command; 1089bded00bSKenji Kaneshige pci_read_config_word(dev, PCI_COMMAND, &command); 1099bded00bSKenji Kaneshige if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) 1106841ec68SYinghai Lu return; 11123186279SSatoru Takeuchi } 11223186279SSatoru Takeuchi 1136841ec68SYinghai Lu pdev_sort_resources(dev, head); 1141da177e4SLinus Torvalds } 1151da177e4SLinus Torvalds 116fc075e1dSRam Pai static inline void reset_resource(struct resource *res) 117fc075e1dSRam Pai { 118fc075e1dSRam Pai res->start = 0; 119fc075e1dSRam Pai res->end = 0; 120fc075e1dSRam Pai res->flags = 0; 121fc075e1dSRam Pai } 122fc075e1dSRam Pai 123c8adf9a3SRam Pai /** 124c8adf9a3SRam Pai * adjust_resources_sorted() - satisfy any additional resource requests 125c8adf9a3SRam Pai * 126c8adf9a3SRam Pai * @add_head : head of the list tracking requests requiring additional 127c8adf9a3SRam Pai * resources 128c8adf9a3SRam Pai * @head : head of the list tracking requests with allocated 129c8adf9a3SRam Pai * resources 130c8adf9a3SRam Pai * 131c8adf9a3SRam Pai * Walk through each element of the add_head and try to procure 132c8adf9a3SRam Pai * additional resources for the element, provided the element 133c8adf9a3SRam Pai * is in the head list. 134c8adf9a3SRam Pai */ 135c8adf9a3SRam Pai static void adjust_resources_sorted(struct resource_list_x *add_head, 136c8adf9a3SRam Pai struct resource_list *head) 137c8adf9a3SRam Pai { 138c8adf9a3SRam Pai struct resource *res; 139c8adf9a3SRam Pai struct resource_list_x *list, *tmp, *prev; 140c8adf9a3SRam Pai struct resource_list *hlist; 141c8adf9a3SRam Pai resource_size_t add_size; 142c8adf9a3SRam Pai int idx; 143c8adf9a3SRam Pai 144c8adf9a3SRam Pai prev = add_head; 145c8adf9a3SRam Pai for (list = add_head->next; list;) { 146c8adf9a3SRam Pai res = list->res; 147c8adf9a3SRam Pai /* skip resource that has been reset */ 148c8adf9a3SRam Pai if (!res->flags) 149c8adf9a3SRam Pai goto out; 150c8adf9a3SRam Pai 151c8adf9a3SRam Pai /* skip this resource if not found in head list */ 152c8adf9a3SRam Pai for (hlist = head->next; hlist && hlist->res != res; 153c8adf9a3SRam Pai hlist = hlist->next); 154c8adf9a3SRam Pai if (!hlist) { /* just skip */ 155c8adf9a3SRam Pai prev = list; 156c8adf9a3SRam Pai list = list->next; 157c8adf9a3SRam Pai continue; 158c8adf9a3SRam Pai } 159c8adf9a3SRam Pai 160c8adf9a3SRam Pai idx = res - &list->dev->resource[0]; 161c8adf9a3SRam Pai add_size=list->add_size; 162c8adf9a3SRam Pai if (!resource_size(res) && add_size) { 163c8adf9a3SRam Pai res->end = res->start + add_size - 1; 164c8adf9a3SRam Pai if(pci_assign_resource(list->dev, idx)) 165c8adf9a3SRam Pai reset_resource(res); 166c8adf9a3SRam Pai } else if (add_size) { 167c8adf9a3SRam Pai adjust_resource(res, res->start, 168c8adf9a3SRam Pai resource_size(res) + add_size); 169c8adf9a3SRam Pai } 170c8adf9a3SRam Pai out: 171c8adf9a3SRam Pai tmp = list; 172c8adf9a3SRam Pai prev->next = list = list->next; 173c8adf9a3SRam Pai kfree(tmp); 174c8adf9a3SRam Pai } 175c8adf9a3SRam Pai } 176c8adf9a3SRam Pai 177c8adf9a3SRam Pai /** 178c8adf9a3SRam Pai * assign_requested_resources_sorted() - satisfy resource requests 179c8adf9a3SRam Pai * 180c8adf9a3SRam Pai * @head : head of the list tracking requests for resources 181c8adf9a3SRam Pai * @failed_list : head of the list tracking requests that could 182c8adf9a3SRam Pai * not be allocated 183c8adf9a3SRam Pai * 184c8adf9a3SRam Pai * Satisfy resource requests of each element in the list. Add 185c8adf9a3SRam Pai * requests that could not satisfied to the failed_list. 186c8adf9a3SRam Pai */ 187c8adf9a3SRam Pai static void assign_requested_resources_sorted(struct resource_list *head, 1886841ec68SYinghai Lu struct resource_list_x *fail_head) 1896841ec68SYinghai Lu { 1906841ec68SYinghai Lu struct resource *res; 191c8adf9a3SRam Pai struct resource_list *list; 1926841ec68SYinghai Lu int idx; 1936841ec68SYinghai Lu 194c8adf9a3SRam Pai for (list = head->next; list; list = list->next) { 1951da177e4SLinus Torvalds res = list->res; 1961da177e4SLinus Torvalds idx = res - &list->dev->resource[0]; 197c8adf9a3SRam Pai if (resource_size(res) && pci_assign_resource(list->dev, idx)) { 1989a928660SYinghai Lu if (fail_head && !pci_is_root_bus(list->dev->bus)) { 1999a928660SYinghai Lu /* 2009a928660SYinghai Lu * if the failed res is for ROM BAR, and it will 2019a928660SYinghai Lu * be enabled later, don't add it to the list 2029a928660SYinghai Lu */ 2039a928660SYinghai Lu if (!((idx == PCI_ROM_RESOURCE) && 2049a928660SYinghai Lu (!(res->flags & IORESOURCE_ROM_ENABLE)))) 205568ddef8SYinghai Lu add_to_failed_list(fail_head, list->dev, res); 2069a928660SYinghai Lu } 207fc075e1dSRam Pai reset_resource(res); 208542df5deSRajesh Shah } 2091da177e4SLinus Torvalds } 2101da177e4SLinus Torvalds } 2111da177e4SLinus Torvalds 212c8adf9a3SRam Pai static void __assign_resources_sorted(struct resource_list *head, 213c8adf9a3SRam Pai struct resource_list_x *add_head, 214c8adf9a3SRam Pai struct resource_list_x *fail_head) 215c8adf9a3SRam Pai { 216c8adf9a3SRam Pai /* Satisfy the must-have resource requests */ 217c8adf9a3SRam Pai assign_requested_resources_sorted(head, fail_head); 218c8adf9a3SRam Pai 219c8adf9a3SRam Pai /* Try to satisfy any additional nice-to-have resource 220c8adf9a3SRam Pai requests */ 221c8adf9a3SRam Pai if (add_head) 222c8adf9a3SRam Pai adjust_resources_sorted(add_head, head); 223c8adf9a3SRam Pai free_list(resource_list, head); 224c8adf9a3SRam Pai } 225c8adf9a3SRam Pai 2266841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev, 2276841ec68SYinghai Lu struct resource_list_x *fail_head) 2286841ec68SYinghai Lu { 2296841ec68SYinghai Lu struct resource_list head; 2306841ec68SYinghai Lu 2316841ec68SYinghai Lu head.next = NULL; 2326841ec68SYinghai Lu __dev_sort_resources(dev, &head); 233c8adf9a3SRam Pai __assign_resources_sorted(&head, NULL, fail_head); 2346841ec68SYinghai Lu 2356841ec68SYinghai Lu } 2366841ec68SYinghai Lu 2376841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus, 238c8adf9a3SRam Pai struct resource_list_x *add_head, 2396841ec68SYinghai Lu struct resource_list_x *fail_head) 2406841ec68SYinghai Lu { 2416841ec68SYinghai Lu struct pci_dev *dev; 2426841ec68SYinghai Lu struct resource_list head; 2436841ec68SYinghai Lu 2446841ec68SYinghai Lu head.next = NULL; 2456841ec68SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) 2466841ec68SYinghai Lu __dev_sort_resources(dev, &head); 2476841ec68SYinghai Lu 248c8adf9a3SRam Pai __assign_resources_sorted(&head, add_head, fail_head); 2496841ec68SYinghai Lu } 2506841ec68SYinghai Lu 251b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus) 2521da177e4SLinus Torvalds { 2531da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 254c7dabef8SBjorn Helgaas struct resource *res; 2551da177e4SLinus Torvalds struct pci_bus_region region; 2561da177e4SLinus Torvalds 257865df576SBjorn Helgaas dev_info(&bridge->dev, "CardBus bridge to [bus %02x-%02x]\n", 258865df576SBjorn Helgaas bus->secondary, bus->subordinate); 2591da177e4SLinus Torvalds 260c7dabef8SBjorn Helgaas res = bus->resource[0]; 261c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 262c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 2631da177e4SLinus Torvalds /* 2641da177e4SLinus Torvalds * The IO resource is allocated a range twice as large as it 2651da177e4SLinus Torvalds * would normally need. This allows us to set both IO regs. 2661da177e4SLinus Torvalds */ 267c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 2681da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, 2691da177e4SLinus Torvalds region.start); 2701da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, 2711da177e4SLinus Torvalds region.end); 2721da177e4SLinus Torvalds } 2731da177e4SLinus Torvalds 274c7dabef8SBjorn Helgaas res = bus->resource[1]; 275c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 276c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 277c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 2781da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, 2791da177e4SLinus Torvalds region.start); 2801da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, 2811da177e4SLinus Torvalds region.end); 2821da177e4SLinus Torvalds } 2831da177e4SLinus Torvalds 284c7dabef8SBjorn Helgaas res = bus->resource[2]; 285c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 286c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 287c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 2881da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, 2891da177e4SLinus Torvalds region.start); 2901da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, 2911da177e4SLinus Torvalds region.end); 2921da177e4SLinus Torvalds } 2931da177e4SLinus Torvalds 294c7dabef8SBjorn Helgaas res = bus->resource[3]; 295c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 296c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 297c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 2981da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, 2991da177e4SLinus Torvalds region.start); 3001da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, 3011da177e4SLinus Torvalds region.end); 3021da177e4SLinus Torvalds } 3031da177e4SLinus Torvalds } 304b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus); 3051da177e4SLinus Torvalds 3061da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected. 3071da177e4SLinus Torvalds PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998) 3081da177e4SLinus Torvalds requires that if there is no I/O ports or memory behind the 3091da177e4SLinus Torvalds bridge, corresponding range must be turned off by writing base 3101da177e4SLinus Torvalds value greater than limit to the bridge's base/limit registers. 3111da177e4SLinus Torvalds 3121da177e4SLinus Torvalds Note: care must be taken when updating I/O base/limit registers 3131da177e4SLinus Torvalds of bridges which support 32-bit I/O. This update requires two 3141da177e4SLinus Torvalds config space writes, so it's quite possible that an I/O window of 3151da177e4SLinus Torvalds the bridge will have some undesirable address (e.g. 0) after the 3161da177e4SLinus Torvalds first write. Ditto 64-bit prefetchable MMIO. */ 3177cc5997dSYinghai Lu static void pci_setup_bridge_io(struct pci_bus *bus) 3181da177e4SLinus Torvalds { 3191da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 320c7dabef8SBjorn Helgaas struct resource *res; 3211da177e4SLinus Torvalds struct pci_bus_region region; 3227cc5997dSYinghai Lu u32 l, io_upper16; 3231da177e4SLinus Torvalds 3241da177e4SLinus Torvalds /* Set up the top and bottom of the PCI I/O segment for this bus. */ 325c7dabef8SBjorn Helgaas res = bus->resource[0]; 326c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 327c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 3281da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_IO_BASE, &l); 3291da177e4SLinus Torvalds l &= 0xffff0000; 3301da177e4SLinus Torvalds l |= (region.start >> 8) & 0x00f0; 3311da177e4SLinus Torvalds l |= region.end & 0xf000; 3321da177e4SLinus Torvalds /* Set up upper 16 bits of I/O base/limit. */ 3331da177e4SLinus Torvalds io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); 334c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 3357cc5997dSYinghai Lu } else { 3361da177e4SLinus Torvalds /* Clear upper 16 bits of I/O base/limit. */ 3371da177e4SLinus Torvalds io_upper16 = 0; 3381da177e4SLinus Torvalds l = 0x00f0; 3391da177e4SLinus Torvalds } 3401da177e4SLinus Torvalds /* Temporarily disable the I/O range before updating PCI_IO_BASE. */ 3411da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); 3421da177e4SLinus Torvalds /* Update lower 16 bits of I/O base/limit. */ 3431da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE, l); 3441da177e4SLinus Torvalds /* Update upper 16 bits of I/O base/limit. */ 3451da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); 3467cc5997dSYinghai Lu } 3471da177e4SLinus Torvalds 3487cc5997dSYinghai Lu static void pci_setup_bridge_mmio(struct pci_bus *bus) 3497cc5997dSYinghai Lu { 3507cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 3517cc5997dSYinghai Lu struct resource *res; 3527cc5997dSYinghai Lu struct pci_bus_region region; 3537cc5997dSYinghai Lu u32 l; 3547cc5997dSYinghai Lu 3557cc5997dSYinghai Lu /* Set up the top and bottom of the PCI Memory segment for this bus. */ 356c7dabef8SBjorn Helgaas res = bus->resource[1]; 357c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 358c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 3591da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 3601da177e4SLinus Torvalds l |= region.end & 0xfff00000; 361c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 3627cc5997dSYinghai Lu } else { 3631da177e4SLinus Torvalds l = 0x0000fff0; 3641da177e4SLinus Torvalds } 3651da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); 3667cc5997dSYinghai Lu } 3677cc5997dSYinghai Lu 3687cc5997dSYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_bus *bus) 3697cc5997dSYinghai Lu { 3707cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 3717cc5997dSYinghai Lu struct resource *res; 3727cc5997dSYinghai Lu struct pci_bus_region region; 3737cc5997dSYinghai Lu u32 l, bu, lu; 3741da177e4SLinus Torvalds 3751da177e4SLinus Torvalds /* Clear out the upper 32 bits of PREF limit. 3761da177e4SLinus Torvalds If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily 3771da177e4SLinus Torvalds disables PREF range, which is ok. */ 3781da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); 3791da177e4SLinus Torvalds 3801da177e4SLinus Torvalds /* Set up PREF base/limit. */ 381c40a22e0SBenjamin Herrenschmidt bu = lu = 0; 382c7dabef8SBjorn Helgaas res = bus->resource[2]; 383c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 384c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_PREFETCH) { 3851da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 3861da177e4SLinus Torvalds l |= region.end & 0xfff00000; 387c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM_64) { 38813d36c24SAndrew Morton bu = upper_32_bits(region.start); 38913d36c24SAndrew Morton lu = upper_32_bits(region.end); 3901f82de10SYinghai Lu } 391c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 3927cc5997dSYinghai Lu } else { 3931da177e4SLinus Torvalds l = 0x0000fff0; 3941da177e4SLinus Torvalds } 3951da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); 3961da177e4SLinus Torvalds 397c40a22e0SBenjamin Herrenschmidt /* Set the upper 32 bits of PREF base & limit. */ 398c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); 399c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); 4007cc5997dSYinghai Lu } 4017cc5997dSYinghai Lu 4027cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) 4037cc5997dSYinghai Lu { 4047cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 4057cc5997dSYinghai Lu 4067cc5997dSYinghai Lu dev_info(&bridge->dev, "PCI bridge to [bus %02x-%02x]\n", 4077cc5997dSYinghai Lu bus->secondary, bus->subordinate); 4087cc5997dSYinghai Lu 4097cc5997dSYinghai Lu if (type & IORESOURCE_IO) 4107cc5997dSYinghai Lu pci_setup_bridge_io(bus); 4117cc5997dSYinghai Lu 4127cc5997dSYinghai Lu if (type & IORESOURCE_MEM) 4137cc5997dSYinghai Lu pci_setup_bridge_mmio(bus); 4147cc5997dSYinghai Lu 4157cc5997dSYinghai Lu if (type & IORESOURCE_PREFETCH) 4167cc5997dSYinghai Lu pci_setup_bridge_mmio_pref(bus); 4171da177e4SLinus Torvalds 4181da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); 4191da177e4SLinus Torvalds } 4201da177e4SLinus Torvalds 4217cc5997dSYinghai Lu static void pci_setup_bridge(struct pci_bus *bus) 4227cc5997dSYinghai Lu { 4237cc5997dSYinghai Lu unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | 4247cc5997dSYinghai Lu IORESOURCE_PREFETCH; 4257cc5997dSYinghai Lu 4267cc5997dSYinghai Lu __pci_setup_bridge(bus, type); 4277cc5997dSYinghai Lu } 4287cc5997dSYinghai Lu 4291da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and 4301da177e4SLinus Torvalds prefetchable memory ranges. If not, the respective 4311da177e4SLinus Torvalds base/limit registers must be read-only and read as 0. */ 43296bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus) 4331da177e4SLinus Torvalds { 4341da177e4SLinus Torvalds u16 io; 4351da177e4SLinus Torvalds u32 pmem; 4361da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 4371da177e4SLinus Torvalds struct resource *b_res; 4381da177e4SLinus Torvalds 4391da177e4SLinus Torvalds b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 4401da177e4SLinus Torvalds b_res[1].flags |= IORESOURCE_MEM; 4411da177e4SLinus Torvalds 4421da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 4431da177e4SLinus Torvalds if (!io) { 4441da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0); 4451da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 4461da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0x0); 4471da177e4SLinus Torvalds } 4481da177e4SLinus Torvalds if (io) 4491da177e4SLinus Torvalds b_res[0].flags |= IORESOURCE_IO; 4501da177e4SLinus Torvalds /* DECchip 21050 pass 2 errata: the bridge may miss an address 4511da177e4SLinus Torvalds disconnect boundary by one PCI data phase. 4521da177e4SLinus Torvalds Workaround: do not use prefetching on this device. */ 4531da177e4SLinus Torvalds if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) 4541da177e4SLinus Torvalds return; 4551da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 4561da177e4SLinus Torvalds if (!pmem) { 4571da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 4581da177e4SLinus Torvalds 0xfff0fff0); 4591da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 4601da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); 4611da177e4SLinus Torvalds } 4621f82de10SYinghai Lu if (pmem) { 4631da177e4SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; 46499586105SYinghai Lu if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == 46599586105SYinghai Lu PCI_PREF_RANGE_TYPE_64) { 4661f82de10SYinghai Lu b_res[2].flags |= IORESOURCE_MEM_64; 46799586105SYinghai Lu b_res[2].flags |= PCI_PREF_RANGE_TYPE_64; 46899586105SYinghai Lu } 4691f82de10SYinghai Lu } 4701f82de10SYinghai Lu 4711f82de10SYinghai Lu /* double check if bridge does support 64 bit pref */ 4721f82de10SYinghai Lu if (b_res[2].flags & IORESOURCE_MEM_64) { 4731f82de10SYinghai Lu u32 mem_base_hi, tmp; 4741f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, 4751f82de10SYinghai Lu &mem_base_hi); 4761f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 4771f82de10SYinghai Lu 0xffffffff); 4781f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); 4791f82de10SYinghai Lu if (!tmp) 4801f82de10SYinghai Lu b_res[2].flags &= ~IORESOURCE_MEM_64; 4811f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 4821f82de10SYinghai Lu mem_base_hi); 4831f82de10SYinghai Lu } 4841da177e4SLinus Torvalds } 4851da177e4SLinus Torvalds 4861da177e4SLinus Torvalds /* Helper function for sizing routines: find first available 4871da177e4SLinus Torvalds bus resource of a given type. Note: we intentionally skip 4881da177e4SLinus Torvalds the bus resources which have already been assigned (that is, 4891da177e4SLinus Torvalds have non-NULL parent resource). */ 49096bde06aSSam Ravnborg static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type) 4911da177e4SLinus Torvalds { 4921da177e4SLinus Torvalds int i; 4931da177e4SLinus Torvalds struct resource *r; 4941da177e4SLinus Torvalds unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 4951da177e4SLinus Torvalds IORESOURCE_PREFETCH; 4961da177e4SLinus Torvalds 49789a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, r, i) { 498299de034SIvan Kokshaysky if (r == &ioport_resource || r == &iomem_resource) 499299de034SIvan Kokshaysky continue; 50055a10984SJesse Barnes if (r && (r->flags & type_mask) == type && !r->parent) 5011da177e4SLinus Torvalds return r; 5021da177e4SLinus Torvalds } 5031da177e4SLinus Torvalds return NULL; 5041da177e4SLinus Torvalds } 5051da177e4SLinus Torvalds 50613583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size, 50713583b16SRam Pai resource_size_t min_size, 50813583b16SRam Pai resource_size_t size1, 50913583b16SRam Pai resource_size_t old_size, 51013583b16SRam Pai resource_size_t align) 51113583b16SRam Pai { 51213583b16SRam Pai if (size < min_size) 51313583b16SRam Pai size = min_size; 51413583b16SRam Pai if (old_size == 1 ) 51513583b16SRam Pai old_size = 0; 51613583b16SRam Pai /* To be fixed in 2.5: we should have sort of HAVE_ISA 51713583b16SRam Pai flag in the struct pci_bus. */ 51813583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA) 51913583b16SRam Pai size = (size & 0xff) + ((size & ~0xffUL) << 2); 52013583b16SRam Pai #endif 52113583b16SRam Pai size = ALIGN(size + size1, align); 52213583b16SRam Pai if (size < old_size) 52313583b16SRam Pai size = old_size; 52413583b16SRam Pai return size; 52513583b16SRam Pai } 52613583b16SRam Pai 52713583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size, 52813583b16SRam Pai resource_size_t min_size, 52913583b16SRam Pai resource_size_t size1, 53013583b16SRam Pai resource_size_t old_size, 53113583b16SRam Pai resource_size_t align) 53213583b16SRam Pai { 53313583b16SRam Pai if (size < min_size) 53413583b16SRam Pai size = min_size; 53513583b16SRam Pai if (old_size == 1 ) 53613583b16SRam Pai old_size = 0; 53713583b16SRam Pai if (size < old_size) 53813583b16SRam Pai size = old_size; 53913583b16SRam Pai size = ALIGN(size + size1, align); 54013583b16SRam Pai return size; 54113583b16SRam Pai } 54213583b16SRam Pai 543*be768912SYinghai Lu static resource_size_t get_res_add_size(struct resource_list_x *add_head, 544*be768912SYinghai Lu struct resource *res) 545*be768912SYinghai Lu { 546*be768912SYinghai Lu struct resource_list_x *list; 547*be768912SYinghai Lu 548*be768912SYinghai Lu /* check if it is in add_head list */ 549*be768912SYinghai Lu for (list = add_head->next; list && list->res != res; 550*be768912SYinghai Lu list = list->next); 551*be768912SYinghai Lu if (list) 552*be768912SYinghai Lu return list->add_size; 553*be768912SYinghai Lu 554*be768912SYinghai Lu return 0; 555*be768912SYinghai Lu } 556*be768912SYinghai Lu 557c8adf9a3SRam Pai /** 558c8adf9a3SRam Pai * pbus_size_io() - size the io window of a given bus 559c8adf9a3SRam Pai * 560c8adf9a3SRam Pai * @bus : the bus 561c8adf9a3SRam Pai * @min_size : the minimum io window that must to be allocated 562c8adf9a3SRam Pai * @add_size : additional optional io window 563c8adf9a3SRam Pai * @add_head : track the additional io window on this list 564c8adf9a3SRam Pai * 565c8adf9a3SRam Pai * Sizing the IO windows of the PCI-PCI bridge is trivial, 566c8adf9a3SRam Pai * since these windows have 4K granularity and the IO ranges 567c8adf9a3SRam Pai * of non-bridge PCI devices are limited to 256 bytes. 568c8adf9a3SRam Pai * We must be careful with the ISA aliasing though. 569c8adf9a3SRam Pai */ 570c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size, 571c8adf9a3SRam Pai resource_size_t add_size, struct resource_list_x *add_head) 5721da177e4SLinus Torvalds { 5731da177e4SLinus Torvalds struct pci_dev *dev; 5741da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO); 575c8adf9a3SRam Pai unsigned long size = 0, size0 = 0, size1 = 0; 576*be768912SYinghai Lu resource_size_t children_add_size = 0; 5771da177e4SLinus Torvalds 5781da177e4SLinus Torvalds if (!b_res) 5791da177e4SLinus Torvalds return; 5801da177e4SLinus Torvalds 5811da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 5821da177e4SLinus Torvalds int i; 5831da177e4SLinus Torvalds 5841da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 5851da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 5861da177e4SLinus Torvalds unsigned long r_size; 5871da177e4SLinus Torvalds 5881da177e4SLinus Torvalds if (r->parent || !(r->flags & IORESOURCE_IO)) 5891da177e4SLinus Torvalds continue; 590022edd86SZhao, Yu r_size = resource_size(r); 5911da177e4SLinus Torvalds 5921da177e4SLinus Torvalds if (r_size < 0x400) 5931da177e4SLinus Torvalds /* Might be re-aligned for ISA */ 5941da177e4SLinus Torvalds size += r_size; 5951da177e4SLinus Torvalds else 5961da177e4SLinus Torvalds size1 += r_size; 597*be768912SYinghai Lu 598*be768912SYinghai Lu if (add_head) 599*be768912SYinghai Lu children_add_size += get_res_add_size(add_head, r); 6001da177e4SLinus Torvalds } 6011da177e4SLinus Torvalds } 602c8adf9a3SRam Pai size0 = calculate_iosize(size, min_size, size1, 60313583b16SRam Pai resource_size(b_res), 4096); 604*be768912SYinghai Lu if (children_add_size > add_size) 605*be768912SYinghai Lu add_size = children_add_size; 60693d2175dSYinghai Lu size1 = (!add_head || (add_head && !add_size)) ? size0 : 607c8adf9a3SRam Pai calculate_iosize(size, min_size+add_size, size1, 608c8adf9a3SRam Pai resource_size(b_res), 4096); 609c8adf9a3SRam Pai if (!size0 && !size1) { 610865df576SBjorn Helgaas if (b_res->start || b_res->end) 611865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 612865df576SBjorn Helgaas "%pR to [bus %02x-%02x] (unused)\n", b_res, 613865df576SBjorn Helgaas bus->secondary, bus->subordinate); 6141da177e4SLinus Torvalds b_res->flags = 0; 6151da177e4SLinus Torvalds return; 6161da177e4SLinus Torvalds } 6171da177e4SLinus Torvalds /* Alignment of the IO window is always 4K */ 6181da177e4SLinus Torvalds b_res->start = 4096; 619c8adf9a3SRam Pai b_res->end = b_res->start + size0 - 1; 62088452565SIvan Kokshaysky b_res->flags |= IORESOURCE_STARTALIGN; 621c8adf9a3SRam Pai if (size1 > size0 && add_head) 622c8adf9a3SRam Pai add_to_list(add_head, bus->self, b_res, size1-size0); 6231da177e4SLinus Torvalds } 6241da177e4SLinus Torvalds 625c8adf9a3SRam Pai /** 626c8adf9a3SRam Pai * pbus_size_mem() - size the memory window of a given bus 627c8adf9a3SRam Pai * 628c8adf9a3SRam Pai * @bus : the bus 629c8adf9a3SRam Pai * @min_size : the minimum memory window that must to be allocated 630c8adf9a3SRam Pai * @add_size : additional optional memory window 631c8adf9a3SRam Pai * @add_head : track the additional memory window on this list 632c8adf9a3SRam Pai * 633c8adf9a3SRam Pai * Calculate the size of the bus and minimal alignment which 634c8adf9a3SRam Pai * guarantees that all child resources fit in this size. 635c8adf9a3SRam Pai */ 63628760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, 637c8adf9a3SRam Pai unsigned long type, resource_size_t min_size, 638c8adf9a3SRam Pai resource_size_t add_size, 639c8adf9a3SRam Pai struct resource_list_x *add_head) 6401da177e4SLinus Torvalds { 6411da177e4SLinus Torvalds struct pci_dev *dev; 642c8adf9a3SRam Pai resource_size_t min_align, align, size, size0, size1; 643c40a22e0SBenjamin Herrenschmidt resource_size_t aligns[12]; /* Alignments from 1Mb to 2Gb */ 6441da177e4SLinus Torvalds int order, max_order; 6451da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, type); 6461f82de10SYinghai Lu unsigned int mem64_mask = 0; 647*be768912SYinghai Lu resource_size_t children_add_size = 0; 6481da177e4SLinus Torvalds 6491da177e4SLinus Torvalds if (!b_res) 6501da177e4SLinus Torvalds return 0; 6511da177e4SLinus Torvalds 6521da177e4SLinus Torvalds memset(aligns, 0, sizeof(aligns)); 6531da177e4SLinus Torvalds max_order = 0; 6541da177e4SLinus Torvalds size = 0; 6551da177e4SLinus Torvalds 6561f82de10SYinghai Lu mem64_mask = b_res->flags & IORESOURCE_MEM_64; 6571f82de10SYinghai Lu b_res->flags &= ~IORESOURCE_MEM_64; 6581f82de10SYinghai Lu 6591da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 6601da177e4SLinus Torvalds int i; 6611da177e4SLinus Torvalds 6621da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 6631da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 664c40a22e0SBenjamin Herrenschmidt resource_size_t r_size; 6651da177e4SLinus Torvalds 6661da177e4SLinus Torvalds if (r->parent || (r->flags & mask) != type) 6671da177e4SLinus Torvalds continue; 668022edd86SZhao, Yu r_size = resource_size(r); 6691da177e4SLinus Torvalds /* For bridges size != alignment */ 6706faf17f6SChris Wright align = pci_resource_alignment(dev, r); 6711da177e4SLinus Torvalds order = __ffs(align) - 20; 6721da177e4SLinus Torvalds if (order > 11) { 673865df576SBjorn Helgaas dev_warn(&dev->dev, "disabling BAR %d: %pR " 674865df576SBjorn Helgaas "(bad alignment %#llx)\n", i, r, 675865df576SBjorn Helgaas (unsigned long long) align); 6761da177e4SLinus Torvalds r->flags = 0; 6771da177e4SLinus Torvalds continue; 6781da177e4SLinus Torvalds } 6791da177e4SLinus Torvalds size += r_size; 6801da177e4SLinus Torvalds if (order < 0) 6811da177e4SLinus Torvalds order = 0; 6821da177e4SLinus Torvalds /* Exclude ranges with size > align from 6831da177e4SLinus Torvalds calculation of the alignment. */ 6841da177e4SLinus Torvalds if (r_size == align) 6851da177e4SLinus Torvalds aligns[order] += align; 6861da177e4SLinus Torvalds if (order > max_order) 6871da177e4SLinus Torvalds max_order = order; 6881f82de10SYinghai Lu mem64_mask &= r->flags & IORESOURCE_MEM_64; 689*be768912SYinghai Lu 690*be768912SYinghai Lu if (add_head) 691*be768912SYinghai Lu children_add_size += get_res_add_size(add_head, r); 6921da177e4SLinus Torvalds } 6931da177e4SLinus Torvalds } 6941da177e4SLinus Torvalds align = 0; 6951da177e4SLinus Torvalds min_align = 0; 6961da177e4SLinus Torvalds for (order = 0; order <= max_order; order++) { 6978308c54dSJeremy Fitzhardinge resource_size_t align1 = 1; 6988308c54dSJeremy Fitzhardinge 6998308c54dSJeremy Fitzhardinge align1 <<= (order + 20); 7008308c54dSJeremy Fitzhardinge 7011da177e4SLinus Torvalds if (!align) 7021da177e4SLinus Torvalds min_align = align1; 7036f6f8c2fSMilind Arun Choudhary else if (ALIGN(align + min_align, min_align) < align1) 7041da177e4SLinus Torvalds min_align = align1 >> 1; 7051da177e4SLinus Torvalds align += aligns[order]; 7061da177e4SLinus Torvalds } 707b42282e5SLinus Torvalds size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align); 708*be768912SYinghai Lu if (children_add_size > add_size) 709*be768912SYinghai Lu add_size = children_add_size; 71093d2175dSYinghai Lu size1 = (!add_head || (add_head && !add_size)) ? size0 : 711c8adf9a3SRam Pai calculate_memsize(size, min_size+add_size, 0, 712b42282e5SLinus Torvalds resource_size(b_res), min_align); 713c8adf9a3SRam Pai if (!size0 && !size1) { 714865df576SBjorn Helgaas if (b_res->start || b_res->end) 715865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 716865df576SBjorn Helgaas "%pR to [bus %02x-%02x] (unused)\n", b_res, 717865df576SBjorn Helgaas bus->secondary, bus->subordinate); 7181da177e4SLinus Torvalds b_res->flags = 0; 7191da177e4SLinus Torvalds return 1; 7201da177e4SLinus Torvalds } 7211da177e4SLinus Torvalds b_res->start = min_align; 722c8adf9a3SRam Pai b_res->end = size0 + min_align - 1; 723c8adf9a3SRam Pai b_res->flags |= IORESOURCE_STARTALIGN | mem64_mask; 724c8adf9a3SRam Pai if (size1 > size0 && add_head) 725c8adf9a3SRam Pai add_to_list(add_head, bus->self, b_res, size1-size0); 7261da177e4SLinus Torvalds return 1; 7271da177e4SLinus Torvalds } 7281da177e4SLinus Torvalds 7295468ae61SAdrian Bunk static void pci_bus_size_cardbus(struct pci_bus *bus) 7301da177e4SLinus Torvalds { 7311da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 7321da177e4SLinus Torvalds struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 7331da177e4SLinus Torvalds u16 ctrl; 7341da177e4SLinus Torvalds 7351da177e4SLinus Torvalds /* 7361da177e4SLinus Torvalds * Reserve some resources for CardBus. We reserve 7371da177e4SLinus Torvalds * a fixed amount of bus space for CardBus bridges. 7381da177e4SLinus Torvalds */ 739934b7024SLinus Torvalds b_res[0].start = 0; 740934b7024SLinus Torvalds b_res[0].end = pci_cardbus_io_size - 1; 741934b7024SLinus Torvalds b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; 7421da177e4SLinus Torvalds 743934b7024SLinus Torvalds b_res[1].start = 0; 744934b7024SLinus Torvalds b_res[1].end = pci_cardbus_io_size - 1; 745934b7024SLinus Torvalds b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; 7461da177e4SLinus Torvalds 7471da177e4SLinus Torvalds /* 7481da177e4SLinus Torvalds * Check whether prefetchable memory is supported 7491da177e4SLinus Torvalds * by this bridge. 7501da177e4SLinus Torvalds */ 7511da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 7521da177e4SLinus Torvalds if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { 7531da177e4SLinus Torvalds ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; 7541da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 7551da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 7561da177e4SLinus Torvalds } 7571da177e4SLinus Torvalds 7581da177e4SLinus Torvalds /* 7591da177e4SLinus Torvalds * If we have prefetchable memory support, allocate 7601da177e4SLinus Torvalds * two regions. Otherwise, allocate one region of 7611da177e4SLinus Torvalds * twice the size. 7621da177e4SLinus Torvalds */ 7631da177e4SLinus Torvalds if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { 764934b7024SLinus Torvalds b_res[2].start = 0; 765934b7024SLinus Torvalds b_res[2].end = pci_cardbus_mem_size - 1; 766934b7024SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN; 7671da177e4SLinus Torvalds 768934b7024SLinus Torvalds b_res[3].start = 0; 769934b7024SLinus Torvalds b_res[3].end = pci_cardbus_mem_size - 1; 770934b7024SLinus Torvalds b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; 7711da177e4SLinus Torvalds } else { 772934b7024SLinus Torvalds b_res[3].start = 0; 773934b7024SLinus Torvalds b_res[3].end = pci_cardbus_mem_size * 2 - 1; 774934b7024SLinus Torvalds b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; 7751da177e4SLinus Torvalds } 7761da177e4SLinus Torvalds } 7771da177e4SLinus Torvalds 778c8adf9a3SRam Pai void __ref __pci_bus_size_bridges(struct pci_bus *bus, 779c8adf9a3SRam Pai struct resource_list_x *add_head) 7801da177e4SLinus Torvalds { 7811da177e4SLinus Torvalds struct pci_dev *dev; 7821da177e4SLinus Torvalds unsigned long mask, prefmask; 783c8adf9a3SRam Pai resource_size_t additional_mem_size = 0, additional_io_size = 0; 7841da177e4SLinus Torvalds 7851da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 7861da177e4SLinus Torvalds struct pci_bus *b = dev->subordinate; 7871da177e4SLinus Torvalds if (!b) 7881da177e4SLinus Torvalds continue; 7891da177e4SLinus Torvalds 7901da177e4SLinus Torvalds switch (dev->class >> 8) { 7911da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 7921da177e4SLinus Torvalds pci_bus_size_cardbus(b); 7931da177e4SLinus Torvalds break; 7941da177e4SLinus Torvalds 7951da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 7961da177e4SLinus Torvalds default: 797c8adf9a3SRam Pai __pci_bus_size_bridges(b, add_head); 7981da177e4SLinus Torvalds break; 7991da177e4SLinus Torvalds } 8001da177e4SLinus Torvalds } 8011da177e4SLinus Torvalds 8021da177e4SLinus Torvalds /* The root bus? */ 8031da177e4SLinus Torvalds if (!bus->self) 8041da177e4SLinus Torvalds return; 8051da177e4SLinus Torvalds 8061da177e4SLinus Torvalds switch (bus->self->class >> 8) { 8071da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 8081da177e4SLinus Torvalds /* don't size cardbuses yet. */ 8091da177e4SLinus Torvalds break; 8101da177e4SLinus Torvalds 8111da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 8121da177e4SLinus Torvalds pci_bridge_check_ranges(bus); 81328760489SEric W. Biederman if (bus->self->is_hotplug_bridge) { 814c8adf9a3SRam Pai additional_io_size = pci_hotplug_io_size; 815c8adf9a3SRam Pai additional_mem_size = pci_hotplug_mem_size; 81628760489SEric W. Biederman } 817c8adf9a3SRam Pai /* 818c8adf9a3SRam Pai * Follow thru 819c8adf9a3SRam Pai */ 8201da177e4SLinus Torvalds default: 821c8adf9a3SRam Pai pbus_size_io(bus, 0, additional_io_size, add_head); 8221da177e4SLinus Torvalds /* If the bridge supports prefetchable range, size it 8231da177e4SLinus Torvalds separately. If it doesn't, or its prefetchable window 8241da177e4SLinus Torvalds has already been allocated by arch code, try 8251da177e4SLinus Torvalds non-prefetchable range for both types of PCI memory 8261da177e4SLinus Torvalds resources. */ 8271da177e4SLinus Torvalds mask = IORESOURCE_MEM; 8281da177e4SLinus Torvalds prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; 829c8adf9a3SRam Pai if (pbus_size_mem(bus, prefmask, prefmask, 0, additional_mem_size, add_head)) 8301da177e4SLinus Torvalds mask = prefmask; /* Success, size non-prefetch only. */ 83128760489SEric W. Biederman else 832c8adf9a3SRam Pai additional_mem_size += additional_mem_size; 833c8adf9a3SRam Pai pbus_size_mem(bus, mask, IORESOURCE_MEM, 0, additional_mem_size, add_head); 8341da177e4SLinus Torvalds break; 8351da177e4SLinus Torvalds } 8361da177e4SLinus Torvalds } 837c8adf9a3SRam Pai 838c8adf9a3SRam Pai void __ref pci_bus_size_bridges(struct pci_bus *bus) 839c8adf9a3SRam Pai { 840c8adf9a3SRam Pai __pci_bus_size_bridges(bus, NULL); 841c8adf9a3SRam Pai } 8421da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges); 8431da177e4SLinus Torvalds 844568ddef8SYinghai Lu static void __ref __pci_bus_assign_resources(const struct pci_bus *bus, 845c8adf9a3SRam Pai struct resource_list_x *add_head, 846568ddef8SYinghai Lu struct resource_list_x *fail_head) 8471da177e4SLinus Torvalds { 8481da177e4SLinus Torvalds struct pci_bus *b; 8491da177e4SLinus Torvalds struct pci_dev *dev; 8501da177e4SLinus Torvalds 851c8adf9a3SRam Pai pbus_assign_resources_sorted(bus, add_head, fail_head); 8521da177e4SLinus Torvalds 8531da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 8541da177e4SLinus Torvalds b = dev->subordinate; 8551da177e4SLinus Torvalds if (!b) 8561da177e4SLinus Torvalds continue; 8571da177e4SLinus Torvalds 858c8adf9a3SRam Pai __pci_bus_assign_resources(b, add_head, fail_head); 8591da177e4SLinus Torvalds 8601da177e4SLinus Torvalds switch (dev->class >> 8) { 8611da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 8626841ec68SYinghai Lu if (!pci_is_enabled(dev)) 8631da177e4SLinus Torvalds pci_setup_bridge(b); 8641da177e4SLinus Torvalds break; 8651da177e4SLinus Torvalds 8661da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 8671da177e4SLinus Torvalds pci_setup_cardbus(b); 8681da177e4SLinus Torvalds break; 8691da177e4SLinus Torvalds 8701da177e4SLinus Torvalds default: 87180ccba11SBjorn Helgaas dev_info(&dev->dev, "not setting up bridge for bus " 87280ccba11SBjorn Helgaas "%04x:%02x\n", pci_domain_nr(b), b->number); 8731da177e4SLinus Torvalds break; 8741da177e4SLinus Torvalds } 8751da177e4SLinus Torvalds } 8761da177e4SLinus Torvalds } 877568ddef8SYinghai Lu 878568ddef8SYinghai Lu void __ref pci_bus_assign_resources(const struct pci_bus *bus) 879568ddef8SYinghai Lu { 880c8adf9a3SRam Pai __pci_bus_assign_resources(bus, NULL, NULL); 881568ddef8SYinghai Lu } 8821da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources); 8831da177e4SLinus Torvalds 8846841ec68SYinghai Lu static void __ref __pci_bridge_assign_resources(const struct pci_dev *bridge, 8856841ec68SYinghai Lu struct resource_list_x *fail_head) 8866841ec68SYinghai Lu { 8876841ec68SYinghai Lu struct pci_bus *b; 8886841ec68SYinghai Lu 8896841ec68SYinghai Lu pdev_assign_resources_sorted((struct pci_dev *)bridge, fail_head); 8906841ec68SYinghai Lu 8916841ec68SYinghai Lu b = bridge->subordinate; 8926841ec68SYinghai Lu if (!b) 8936841ec68SYinghai Lu return; 8946841ec68SYinghai Lu 895c8adf9a3SRam Pai __pci_bus_assign_resources(b, NULL, fail_head); 8966841ec68SYinghai Lu 8976841ec68SYinghai Lu switch (bridge->class >> 8) { 8986841ec68SYinghai Lu case PCI_CLASS_BRIDGE_PCI: 8996841ec68SYinghai Lu pci_setup_bridge(b); 9006841ec68SYinghai Lu break; 9016841ec68SYinghai Lu 9026841ec68SYinghai Lu case PCI_CLASS_BRIDGE_CARDBUS: 9036841ec68SYinghai Lu pci_setup_cardbus(b); 9046841ec68SYinghai Lu break; 9056841ec68SYinghai Lu 9066841ec68SYinghai Lu default: 9076841ec68SYinghai Lu dev_info(&bridge->dev, "not setting up bridge for bus " 9086841ec68SYinghai Lu "%04x:%02x\n", pci_domain_nr(b), b->number); 9096841ec68SYinghai Lu break; 9106841ec68SYinghai Lu } 9116841ec68SYinghai Lu } 9125009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus, 9135009b460SYinghai Lu unsigned long type) 9145009b460SYinghai Lu { 9155009b460SYinghai Lu int idx; 9165009b460SYinghai Lu bool changed = false; 9175009b460SYinghai Lu struct pci_dev *dev; 9185009b460SYinghai Lu struct resource *r; 9195009b460SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 9205009b460SYinghai Lu IORESOURCE_PREFETCH; 9215009b460SYinghai Lu 9225009b460SYinghai Lu dev = bus->self; 9235009b460SYinghai Lu for (idx = PCI_BRIDGE_RESOURCES; idx <= PCI_BRIDGE_RESOURCE_END; 9245009b460SYinghai Lu idx++) { 9255009b460SYinghai Lu r = &dev->resource[idx]; 9265009b460SYinghai Lu if ((r->flags & type_mask) != type) 9275009b460SYinghai Lu continue; 9285009b460SYinghai Lu if (!r->parent) 9295009b460SYinghai Lu continue; 9305009b460SYinghai Lu /* 9315009b460SYinghai Lu * if there are children under that, we should release them 9325009b460SYinghai Lu * all 9335009b460SYinghai Lu */ 9345009b460SYinghai Lu release_child_resources(r); 9355009b460SYinghai Lu if (!release_resource(r)) { 9365009b460SYinghai Lu dev_printk(KERN_DEBUG, &dev->dev, 9375009b460SYinghai Lu "resource %d %pR released\n", idx, r); 9385009b460SYinghai Lu /* keep the old size */ 9395009b460SYinghai Lu r->end = resource_size(r) - 1; 9405009b460SYinghai Lu r->start = 0; 9415009b460SYinghai Lu r->flags = 0; 9425009b460SYinghai Lu changed = true; 9435009b460SYinghai Lu } 9445009b460SYinghai Lu } 9455009b460SYinghai Lu 9465009b460SYinghai Lu if (changed) { 9475009b460SYinghai Lu /* avoiding touch the one without PREF */ 9485009b460SYinghai Lu if (type & IORESOURCE_PREFETCH) 9495009b460SYinghai Lu type = IORESOURCE_PREFETCH; 9505009b460SYinghai Lu __pci_setup_bridge(bus, type); 9515009b460SYinghai Lu } 9525009b460SYinghai Lu } 9535009b460SYinghai Lu 9545009b460SYinghai Lu enum release_type { 9555009b460SYinghai Lu leaf_only, 9565009b460SYinghai Lu whole_subtree, 9575009b460SYinghai Lu }; 9585009b460SYinghai Lu /* 9595009b460SYinghai Lu * try to release pci bridge resources that is from leaf bridge, 9605009b460SYinghai Lu * so we can allocate big new one later 9615009b460SYinghai Lu */ 9625009b460SYinghai Lu static void __ref pci_bus_release_bridge_resources(struct pci_bus *bus, 9635009b460SYinghai Lu unsigned long type, 9645009b460SYinghai Lu enum release_type rel_type) 9655009b460SYinghai Lu { 9665009b460SYinghai Lu struct pci_dev *dev; 9675009b460SYinghai Lu bool is_leaf_bridge = true; 9685009b460SYinghai Lu 9695009b460SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 9705009b460SYinghai Lu struct pci_bus *b = dev->subordinate; 9715009b460SYinghai Lu if (!b) 9725009b460SYinghai Lu continue; 9735009b460SYinghai Lu 9745009b460SYinghai Lu is_leaf_bridge = false; 9755009b460SYinghai Lu 9765009b460SYinghai Lu if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) 9775009b460SYinghai Lu continue; 9785009b460SYinghai Lu 9795009b460SYinghai Lu if (rel_type == whole_subtree) 9805009b460SYinghai Lu pci_bus_release_bridge_resources(b, type, 9815009b460SYinghai Lu whole_subtree); 9825009b460SYinghai Lu } 9835009b460SYinghai Lu 9845009b460SYinghai Lu if (pci_is_root_bus(bus)) 9855009b460SYinghai Lu return; 9865009b460SYinghai Lu 9875009b460SYinghai Lu if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) 9885009b460SYinghai Lu return; 9895009b460SYinghai Lu 9905009b460SYinghai Lu if ((rel_type == whole_subtree) || is_leaf_bridge) 9915009b460SYinghai Lu pci_bridge_release_resources(bus, type); 9925009b460SYinghai Lu } 9935009b460SYinghai Lu 99476fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus) 99576fbc263SYinghai Lu { 99689a74eccSBjorn Helgaas struct resource *res; 99776fbc263SYinghai Lu int i; 99876fbc263SYinghai Lu 99989a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 10007c9342b8SYinghai Lu if (!res || !res->end || !res->flags) 100176fbc263SYinghai Lu continue; 100276fbc263SYinghai Lu 1003c7dabef8SBjorn Helgaas dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); 100476fbc263SYinghai Lu } 100576fbc263SYinghai Lu } 100676fbc263SYinghai Lu 100776fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus) 100876fbc263SYinghai Lu { 100976fbc263SYinghai Lu struct pci_bus *b; 101076fbc263SYinghai Lu struct pci_dev *dev; 101176fbc263SYinghai Lu 101276fbc263SYinghai Lu 101376fbc263SYinghai Lu pci_bus_dump_res(bus); 101476fbc263SYinghai Lu 101576fbc263SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 101676fbc263SYinghai Lu b = dev->subordinate; 101776fbc263SYinghai Lu if (!b) 101876fbc263SYinghai Lu continue; 101976fbc263SYinghai Lu 102076fbc263SYinghai Lu pci_bus_dump_resources(b); 102176fbc263SYinghai Lu } 102276fbc263SYinghai Lu } 102376fbc263SYinghai Lu 1024da7822e5SYinghai Lu static int __init pci_bus_get_depth(struct pci_bus *bus) 1025da7822e5SYinghai Lu { 1026da7822e5SYinghai Lu int depth = 0; 1027da7822e5SYinghai Lu struct pci_dev *dev; 1028da7822e5SYinghai Lu 1029da7822e5SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 1030da7822e5SYinghai Lu int ret; 1031da7822e5SYinghai Lu struct pci_bus *b = dev->subordinate; 1032da7822e5SYinghai Lu if (!b) 1033da7822e5SYinghai Lu continue; 1034da7822e5SYinghai Lu 1035da7822e5SYinghai Lu ret = pci_bus_get_depth(b); 1036da7822e5SYinghai Lu if (ret + 1 > depth) 1037da7822e5SYinghai Lu depth = ret + 1; 1038da7822e5SYinghai Lu } 1039da7822e5SYinghai Lu 1040da7822e5SYinghai Lu return depth; 1041da7822e5SYinghai Lu } 1042da7822e5SYinghai Lu static int __init pci_get_max_depth(void) 1043da7822e5SYinghai Lu { 1044da7822e5SYinghai Lu int depth = 0; 1045da7822e5SYinghai Lu struct pci_bus *bus; 1046da7822e5SYinghai Lu 1047da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) { 1048da7822e5SYinghai Lu int ret; 1049da7822e5SYinghai Lu 1050da7822e5SYinghai Lu ret = pci_bus_get_depth(bus); 1051da7822e5SYinghai Lu if (ret > depth) 1052da7822e5SYinghai Lu depth = ret; 1053da7822e5SYinghai Lu } 1054da7822e5SYinghai Lu 1055da7822e5SYinghai Lu return depth; 1056da7822e5SYinghai Lu } 1057da7822e5SYinghai Lu 1058f483d392SRam Pai 1059da7822e5SYinghai Lu /* 1060da7822e5SYinghai Lu * first try will not touch pci bridge res 1061da7822e5SYinghai Lu * second and later try will clear small leaf bridge res 1062da7822e5SYinghai Lu * will stop till to the max deepth if can not find good one 1063da7822e5SYinghai Lu */ 10641da177e4SLinus Torvalds void __init 10651da177e4SLinus Torvalds pci_assign_unassigned_resources(void) 10661da177e4SLinus Torvalds { 10671da177e4SLinus Torvalds struct pci_bus *bus; 1068c8adf9a3SRam Pai struct resource_list_x add_list; /* list of resources that 1069c8adf9a3SRam Pai want additional resources */ 1070da7822e5SYinghai Lu int tried_times = 0; 1071da7822e5SYinghai Lu enum release_type rel_type = leaf_only; 1072da7822e5SYinghai Lu struct resource_list_x head, *list; 1073da7822e5SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 1074da7822e5SYinghai Lu IORESOURCE_PREFETCH; 1075da7822e5SYinghai Lu unsigned long failed_type; 1076da7822e5SYinghai Lu int max_depth = pci_get_max_depth(); 1077da7822e5SYinghai Lu int pci_try_num; 1078da7822e5SYinghai Lu 1079da7822e5SYinghai Lu 1080da7822e5SYinghai Lu head.next = NULL; 1081c8adf9a3SRam Pai add_list.next = NULL; 1082da7822e5SYinghai Lu 1083da7822e5SYinghai Lu pci_try_num = max_depth + 1; 1084da7822e5SYinghai Lu printk(KERN_DEBUG "PCI: max bus depth: %d pci_try_num: %d\n", 1085da7822e5SYinghai Lu max_depth, pci_try_num); 1086da7822e5SYinghai Lu 1087da7822e5SYinghai Lu again: 10881da177e4SLinus Torvalds /* Depth first, calculate sizes and alignments of all 10891da177e4SLinus Torvalds subordinate buses. */ 1090da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 1091c8adf9a3SRam Pai __pci_bus_size_bridges(bus, &add_list); 1092c8adf9a3SRam Pai 10931da177e4SLinus Torvalds /* Depth last, allocate resources and update the hardware. */ 1094da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 1095da7822e5SYinghai Lu __pci_bus_assign_resources(bus, &add_list, &head); 1096c8adf9a3SRam Pai BUG_ON(add_list.next); 1097da7822e5SYinghai Lu tried_times++; 1098da7822e5SYinghai Lu 1099da7822e5SYinghai Lu /* any device complain? */ 1100da7822e5SYinghai Lu if (!head.next) 1101da7822e5SYinghai Lu goto enable_and_dump; 1102f483d392SRam Pai 1103f483d392SRam Pai /* don't realloc if asked to do so */ 1104f483d392SRam Pai if (!pci_realloc_enabled()) { 1105f483d392SRam Pai free_list(resource_list_x, &head); 1106f483d392SRam Pai goto enable_and_dump; 1107f483d392SRam Pai } 1108f483d392SRam Pai 1109da7822e5SYinghai Lu failed_type = 0; 1110da7822e5SYinghai Lu for (list = head.next; list;) { 1111da7822e5SYinghai Lu failed_type |= list->flags; 1112da7822e5SYinghai Lu list = list->next; 1113da7822e5SYinghai Lu } 1114da7822e5SYinghai Lu /* 1115da7822e5SYinghai Lu * io port are tight, don't try extra 1116da7822e5SYinghai Lu * or if reach the limit, don't want to try more 1117da7822e5SYinghai Lu */ 1118da7822e5SYinghai Lu failed_type &= type_mask; 1119da7822e5SYinghai Lu if ((failed_type == IORESOURCE_IO) || (tried_times >= pci_try_num)) { 1120da7822e5SYinghai Lu free_list(resource_list_x, &head); 1121da7822e5SYinghai Lu goto enable_and_dump; 1122da7822e5SYinghai Lu } 1123da7822e5SYinghai Lu 1124da7822e5SYinghai Lu printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", 1125da7822e5SYinghai Lu tried_times + 1); 1126da7822e5SYinghai Lu 1127da7822e5SYinghai Lu /* third times and later will not check if it is leaf */ 1128da7822e5SYinghai Lu if ((tried_times + 1) > 2) 1129da7822e5SYinghai Lu rel_type = whole_subtree; 1130da7822e5SYinghai Lu 1131da7822e5SYinghai Lu /* 1132da7822e5SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 1133da7822e5SYinghai Lu * child device under that bridge 1134da7822e5SYinghai Lu */ 1135da7822e5SYinghai Lu for (list = head.next; list;) { 1136da7822e5SYinghai Lu bus = list->dev->bus; 1137da7822e5SYinghai Lu pci_bus_release_bridge_resources(bus, list->flags & type_mask, 1138da7822e5SYinghai Lu rel_type); 1139da7822e5SYinghai Lu list = list->next; 1140da7822e5SYinghai Lu } 1141da7822e5SYinghai Lu /* restore size and flags */ 1142da7822e5SYinghai Lu for (list = head.next; list;) { 1143da7822e5SYinghai Lu struct resource *res = list->res; 1144da7822e5SYinghai Lu 1145da7822e5SYinghai Lu res->start = list->start; 1146da7822e5SYinghai Lu res->end = list->end; 1147da7822e5SYinghai Lu res->flags = list->flags; 1148da7822e5SYinghai Lu if (list->dev->subordinate) 1149da7822e5SYinghai Lu res->flags = 0; 1150da7822e5SYinghai Lu 1151da7822e5SYinghai Lu list = list->next; 1152da7822e5SYinghai Lu } 1153da7822e5SYinghai Lu free_list(resource_list_x, &head); 1154da7822e5SYinghai Lu 1155da7822e5SYinghai Lu goto again; 1156da7822e5SYinghai Lu 1157da7822e5SYinghai Lu enable_and_dump: 1158da7822e5SYinghai Lu /* Depth last, update the hardware. */ 1159da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 1160da7822e5SYinghai Lu pci_enable_bridges(bus); 116176fbc263SYinghai Lu 116276fbc263SYinghai Lu /* dump the resource on buses */ 1163da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 116476fbc263SYinghai Lu pci_bus_dump_resources(bus); 116576fbc263SYinghai Lu } 11666841ec68SYinghai Lu 11676841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) 11686841ec68SYinghai Lu { 11696841ec68SYinghai Lu struct pci_bus *parent = bridge->subordinate; 117032180e40SYinghai Lu int tried_times = 0; 117132180e40SYinghai Lu struct resource_list_x head, *list; 11726841ec68SYinghai Lu int retval; 117332180e40SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 117432180e40SYinghai Lu IORESOURCE_PREFETCH; 11756841ec68SYinghai Lu 117632180e40SYinghai Lu head.next = NULL; 117732180e40SYinghai Lu 117832180e40SYinghai Lu again: 11796841ec68SYinghai Lu pci_bus_size_bridges(parent); 118032180e40SYinghai Lu __pci_bridge_assign_resources(bridge, &head); 118132180e40SYinghai Lu 118232180e40SYinghai Lu tried_times++; 118332180e40SYinghai Lu 118432180e40SYinghai Lu if (!head.next) 11853f579c34SYinghai Lu goto enable_all; 118632180e40SYinghai Lu 118732180e40SYinghai Lu if (tried_times >= 2) { 118832180e40SYinghai Lu /* still fail, don't need to try more */ 1189094732a5SRam Pai free_list(resource_list_x, &head); 11903f579c34SYinghai Lu goto enable_all; 119132180e40SYinghai Lu } 119232180e40SYinghai Lu 119332180e40SYinghai Lu printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", 119432180e40SYinghai Lu tried_times + 1); 119532180e40SYinghai Lu 119632180e40SYinghai Lu /* 119732180e40SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 119832180e40SYinghai Lu * child device under that bridge 119932180e40SYinghai Lu */ 120032180e40SYinghai Lu for (list = head.next; list;) { 120132180e40SYinghai Lu struct pci_bus *bus = list->dev->bus; 120232180e40SYinghai Lu unsigned long flags = list->flags; 120332180e40SYinghai Lu 120432180e40SYinghai Lu pci_bus_release_bridge_resources(bus, flags & type_mask, 120532180e40SYinghai Lu whole_subtree); 120632180e40SYinghai Lu list = list->next; 120732180e40SYinghai Lu } 120832180e40SYinghai Lu /* restore size and flags */ 120932180e40SYinghai Lu for (list = head.next; list;) { 121032180e40SYinghai Lu struct resource *res = list->res; 121132180e40SYinghai Lu 121232180e40SYinghai Lu res->start = list->start; 121332180e40SYinghai Lu res->end = list->end; 121432180e40SYinghai Lu res->flags = list->flags; 121532180e40SYinghai Lu if (list->dev->subordinate) 121632180e40SYinghai Lu res->flags = 0; 121732180e40SYinghai Lu 121832180e40SYinghai Lu list = list->next; 121932180e40SYinghai Lu } 1220094732a5SRam Pai free_list(resource_list_x, &head); 122132180e40SYinghai Lu 122232180e40SYinghai Lu goto again; 12233f579c34SYinghai Lu 12243f579c34SYinghai Lu enable_all: 12253f579c34SYinghai Lu retval = pci_reenable_device(bridge); 12263f579c34SYinghai Lu pci_set_master(bridge); 12273f579c34SYinghai Lu pci_enable_bridges(parent); 12286841ec68SYinghai Lu } 12296841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); 1230