11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * drivers/pci/setup-bus.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Extruded from code written by 51da177e4SLinus Torvalds * Dave Rusling (david.rusling@reo.mts.dec.com) 61da177e4SLinus Torvalds * David Mosberger (davidm@cs.arizona.edu) 71da177e4SLinus Torvalds * David Miller (davem@redhat.com) 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * Support routines for initializing a PCI subsystem. 101da177e4SLinus Torvalds */ 111da177e4SLinus Torvalds 121da177e4SLinus Torvalds /* 131da177e4SLinus Torvalds * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 141da177e4SLinus Torvalds * PCI-PCI bridges cleanup, sorted resource allocation. 151da177e4SLinus Torvalds * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 161da177e4SLinus Torvalds * Converted to allocation in 3 passes, which gives 171da177e4SLinus Torvalds * tighter packing. Prefetchable range support. 181da177e4SLinus Torvalds */ 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds #include <linux/init.h> 211da177e4SLinus Torvalds #include <linux/kernel.h> 221da177e4SLinus Torvalds #include <linux/module.h> 231da177e4SLinus Torvalds #include <linux/pci.h> 241da177e4SLinus Torvalds #include <linux/errno.h> 251da177e4SLinus Torvalds #include <linux/ioport.h> 261da177e4SLinus Torvalds #include <linux/cache.h> 271da177e4SLinus Torvalds #include <linux/slab.h> 2847087700SBjorn Helgaas #include <asm-generic/pci-bridge.h> 296faf17f6SChris Wright #include "pci.h" 301da177e4SLinus Torvalds 31844393f4SBjorn Helgaas unsigned int pci_flags; 3247087700SBjorn Helgaas 33bdc4abecSYinghai Lu struct pci_dev_resource { 34bdc4abecSYinghai Lu struct list_head list; 352934a0deSYinghai Lu struct resource *res; 362934a0deSYinghai Lu struct pci_dev *dev; 37568ddef8SYinghai Lu resource_size_t start; 38568ddef8SYinghai Lu resource_size_t end; 39c8adf9a3SRam Pai resource_size_t add_size; 402bbc6942SRam Pai resource_size_t min_align; 41568ddef8SYinghai Lu unsigned long flags; 42568ddef8SYinghai Lu }; 43568ddef8SYinghai Lu 44bffc56d4SYinghai Lu static void free_list(struct list_head *head) 45bffc56d4SYinghai Lu { 46bffc56d4SYinghai Lu struct pci_dev_resource *dev_res, *tmp; 47bffc56d4SYinghai Lu 48bffc56d4SYinghai Lu list_for_each_entry_safe(dev_res, tmp, head, list) { 49bffc56d4SYinghai Lu list_del(&dev_res->list); 50bffc56d4SYinghai Lu kfree(dev_res); 51bffc56d4SYinghai Lu } 52bffc56d4SYinghai Lu } 53094732a5SRam Pai 54c8adf9a3SRam Pai /** 55c8adf9a3SRam Pai * add_to_list() - add a new resource tracker to the list 56c8adf9a3SRam Pai * @head: Head of the list 57c8adf9a3SRam Pai * @dev: device corresponding to which the resource 58c8adf9a3SRam Pai * belongs 59c8adf9a3SRam Pai * @res: The resource to be tracked 60c8adf9a3SRam Pai * @add_size: additional size to be optionally added 61c8adf9a3SRam Pai * to the resource 62c8adf9a3SRam Pai */ 63bdc4abecSYinghai Lu static int add_to_list(struct list_head *head, 64c8adf9a3SRam Pai struct pci_dev *dev, struct resource *res, 652bbc6942SRam Pai resource_size_t add_size, resource_size_t min_align) 66568ddef8SYinghai Lu { 67764242a0SYinghai Lu struct pci_dev_resource *tmp; 68568ddef8SYinghai Lu 69bdc4abecSYinghai Lu tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); 70568ddef8SYinghai Lu if (!tmp) { 71c8adf9a3SRam Pai pr_warning("add_to_list: kmalloc() failed!\n"); 72ef62dfefSYinghai Lu return -ENOMEM; 73568ddef8SYinghai Lu } 74568ddef8SYinghai Lu 75568ddef8SYinghai Lu tmp->res = res; 76568ddef8SYinghai Lu tmp->dev = dev; 77568ddef8SYinghai Lu tmp->start = res->start; 78568ddef8SYinghai Lu tmp->end = res->end; 79568ddef8SYinghai Lu tmp->flags = res->flags; 80c8adf9a3SRam Pai tmp->add_size = add_size; 812bbc6942SRam Pai tmp->min_align = min_align; 82bdc4abecSYinghai Lu 83bdc4abecSYinghai Lu list_add(&tmp->list, head); 84ef62dfefSYinghai Lu 85ef62dfefSYinghai Lu return 0; 86568ddef8SYinghai Lu } 87568ddef8SYinghai Lu 88b9b0bba9SYinghai Lu static void remove_from_list(struct list_head *head, 893e6e0d80SYinghai Lu struct resource *res) 903e6e0d80SYinghai Lu { 91b9b0bba9SYinghai Lu struct pci_dev_resource *dev_res, *tmp; 923e6e0d80SYinghai Lu 93b9b0bba9SYinghai Lu list_for_each_entry_safe(dev_res, tmp, head, list) { 94b9b0bba9SYinghai Lu if (dev_res->res == res) { 95b9b0bba9SYinghai Lu list_del(&dev_res->list); 96b9b0bba9SYinghai Lu kfree(dev_res); 97bdc4abecSYinghai Lu break; 983e6e0d80SYinghai Lu } 993e6e0d80SYinghai Lu } 1003e6e0d80SYinghai Lu } 1013e6e0d80SYinghai Lu 102b9b0bba9SYinghai Lu static resource_size_t get_res_add_size(struct list_head *head, 1031c372353SYinghai Lu struct resource *res) 1041c372353SYinghai Lu { 105b9b0bba9SYinghai Lu struct pci_dev_resource *dev_res; 1061c372353SYinghai Lu 107b9b0bba9SYinghai Lu list_for_each_entry(dev_res, head, list) { 108b9b0bba9SYinghai Lu if (dev_res->res == res) { 109b592443dSYinghai Lu int idx = res - &dev_res->dev->resource[0]; 110b592443dSYinghai Lu 111b9b0bba9SYinghai Lu dev_printk(KERN_DEBUG, &dev_res->dev->dev, 112b592443dSYinghai Lu "res[%d]=%pR get_res_add_size add_size %llx\n", 113b592443dSYinghai Lu idx, dev_res->res, 114b9b0bba9SYinghai Lu (unsigned long long)dev_res->add_size); 115b592443dSYinghai Lu 116b9b0bba9SYinghai Lu return dev_res->add_size; 117bdc4abecSYinghai Lu } 1183e6e0d80SYinghai Lu } 1191c372353SYinghai Lu 1201c372353SYinghai Lu return 0; 1211c372353SYinghai Lu } 1221c372353SYinghai Lu 12378c3b329SYinghai Lu /* Sort resources by alignment */ 124bdc4abecSYinghai Lu static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head) 12578c3b329SYinghai Lu { 12678c3b329SYinghai Lu int i; 12778c3b329SYinghai Lu 12878c3b329SYinghai Lu for (i = 0; i < PCI_NUM_RESOURCES; i++) { 12978c3b329SYinghai Lu struct resource *r; 130bdc4abecSYinghai Lu struct pci_dev_resource *dev_res, *tmp; 13178c3b329SYinghai Lu resource_size_t r_align; 132bdc4abecSYinghai Lu struct list_head *n; 13378c3b329SYinghai Lu 13478c3b329SYinghai Lu r = &dev->resource[i]; 13578c3b329SYinghai Lu 13678c3b329SYinghai Lu if (r->flags & IORESOURCE_PCI_FIXED) 13778c3b329SYinghai Lu continue; 13878c3b329SYinghai Lu 13978c3b329SYinghai Lu if (!(r->flags) || r->parent) 14078c3b329SYinghai Lu continue; 14178c3b329SYinghai Lu 14278c3b329SYinghai Lu r_align = pci_resource_alignment(dev, r); 14378c3b329SYinghai Lu if (!r_align) { 14478c3b329SYinghai Lu dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n", 14578c3b329SYinghai Lu i, r); 14678c3b329SYinghai Lu continue; 14778c3b329SYinghai Lu } 14878c3b329SYinghai Lu 149bdc4abecSYinghai Lu tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); 15078c3b329SYinghai Lu if (!tmp) 15178c3b329SYinghai Lu panic("pdev_sort_resources(): " 15278c3b329SYinghai Lu "kmalloc() failed!\n"); 15378c3b329SYinghai Lu tmp->res = r; 15478c3b329SYinghai Lu tmp->dev = dev; 155bdc4abecSYinghai Lu 156bdc4abecSYinghai Lu /* fallback is smallest one or list is empty*/ 157bdc4abecSYinghai Lu n = head; 158bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 159bdc4abecSYinghai Lu resource_size_t align; 160bdc4abecSYinghai Lu 161bdc4abecSYinghai Lu align = pci_resource_alignment(dev_res->dev, 162bdc4abecSYinghai Lu dev_res->res); 163bdc4abecSYinghai Lu 164bdc4abecSYinghai Lu if (r_align > align) { 165bdc4abecSYinghai Lu n = &dev_res->list; 16678c3b329SYinghai Lu break; 16778c3b329SYinghai Lu } 16878c3b329SYinghai Lu } 169bdc4abecSYinghai Lu /* Insert it just before n*/ 170bdc4abecSYinghai Lu list_add_tail(&tmp->list, n); 17178c3b329SYinghai Lu } 17278c3b329SYinghai Lu } 17378c3b329SYinghai Lu 1746841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev, 175bdc4abecSYinghai Lu struct list_head *head) 1761da177e4SLinus Torvalds { 1771da177e4SLinus Torvalds u16 class = dev->class >> 8; 1781da177e4SLinus Torvalds 1799bded00bSKenji Kaneshige /* Don't touch classless devices or host bridges or ioapics. */ 1806841ec68SYinghai Lu if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) 1816841ec68SYinghai Lu return; 1821da177e4SLinus Torvalds 1839bded00bSKenji Kaneshige /* Don't touch ioapic devices already enabled by firmware */ 18423186279SSatoru Takeuchi if (class == PCI_CLASS_SYSTEM_PIC) { 1859bded00bSKenji Kaneshige u16 command; 1869bded00bSKenji Kaneshige pci_read_config_word(dev, PCI_COMMAND, &command); 1879bded00bSKenji Kaneshige if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) 1886841ec68SYinghai Lu return; 18923186279SSatoru Takeuchi } 19023186279SSatoru Takeuchi 1916841ec68SYinghai Lu pdev_sort_resources(dev, head); 1921da177e4SLinus Torvalds } 1931da177e4SLinus Torvalds 194fc075e1dSRam Pai static inline void reset_resource(struct resource *res) 195fc075e1dSRam Pai { 196fc075e1dSRam Pai res->start = 0; 197fc075e1dSRam Pai res->end = 0; 198fc075e1dSRam Pai res->flags = 0; 199fc075e1dSRam Pai } 200fc075e1dSRam Pai 201c8adf9a3SRam Pai /** 2029e8bf93aSRam Pai * reassign_resources_sorted() - satisfy any additional resource requests 203c8adf9a3SRam Pai * 2049e8bf93aSRam Pai * @realloc_head : head of the list tracking requests requiring additional 205c8adf9a3SRam Pai * resources 206c8adf9a3SRam Pai * @head : head of the list tracking requests with allocated 207c8adf9a3SRam Pai * resources 208c8adf9a3SRam Pai * 2099e8bf93aSRam Pai * Walk through each element of the realloc_head and try to procure 210c8adf9a3SRam Pai * additional resources for the element, provided the element 211c8adf9a3SRam Pai * is in the head list. 212c8adf9a3SRam Pai */ 213bdc4abecSYinghai Lu static void reassign_resources_sorted(struct list_head *realloc_head, 214bdc4abecSYinghai Lu struct list_head *head) 215c8adf9a3SRam Pai { 216c8adf9a3SRam Pai struct resource *res; 217b9b0bba9SYinghai Lu struct pci_dev_resource *add_res, *tmp; 218bdc4abecSYinghai Lu struct pci_dev_resource *dev_res; 219c8adf9a3SRam Pai resource_size_t add_size; 220c8adf9a3SRam Pai int idx; 221c8adf9a3SRam Pai 222b9b0bba9SYinghai Lu list_for_each_entry_safe(add_res, tmp, realloc_head, list) { 223bdc4abecSYinghai Lu bool found_match = false; 224bdc4abecSYinghai Lu 225b9b0bba9SYinghai Lu res = add_res->res; 226c8adf9a3SRam Pai /* skip resource that has been reset */ 227c8adf9a3SRam Pai if (!res->flags) 228c8adf9a3SRam Pai goto out; 229c8adf9a3SRam Pai 230c8adf9a3SRam Pai /* skip this resource if not found in head list */ 231bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 232bdc4abecSYinghai Lu if (dev_res->res == res) { 233bdc4abecSYinghai Lu found_match = true; 234bdc4abecSYinghai Lu break; 235c8adf9a3SRam Pai } 236bdc4abecSYinghai Lu } 237bdc4abecSYinghai Lu if (!found_match)/* just skip */ 238bdc4abecSYinghai Lu continue; 239c8adf9a3SRam Pai 240b9b0bba9SYinghai Lu idx = res - &add_res->dev->resource[0]; 241b9b0bba9SYinghai Lu add_size = add_res->add_size; 2422bbc6942SRam Pai if (!resource_size(res)) { 243b9b0bba9SYinghai Lu res->start = add_res->start; 244c8adf9a3SRam Pai res->end = res->start + add_size - 1; 245b9b0bba9SYinghai Lu if (pci_assign_resource(add_res->dev, idx)) 246c8adf9a3SRam Pai reset_resource(res); 2472bbc6942SRam Pai } else { 248b9b0bba9SYinghai Lu resource_size_t align = add_res->min_align; 249b9b0bba9SYinghai Lu res->flags |= add_res->flags & 250bdc4abecSYinghai Lu (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN); 251b9b0bba9SYinghai Lu if (pci_reassign_resource(add_res->dev, idx, 252bdc4abecSYinghai Lu add_size, align)) 253b9b0bba9SYinghai Lu dev_printk(KERN_DEBUG, &add_res->dev->dev, 254b592443dSYinghai Lu "failed to add %llx res[%d]=%pR\n", 255b592443dSYinghai Lu (unsigned long long)add_size, 256b592443dSYinghai Lu idx, res); 257c8adf9a3SRam Pai } 258c8adf9a3SRam Pai out: 259b9b0bba9SYinghai Lu list_del(&add_res->list); 260b9b0bba9SYinghai Lu kfree(add_res); 261c8adf9a3SRam Pai } 262c8adf9a3SRam Pai } 263c8adf9a3SRam Pai 264c8adf9a3SRam Pai /** 265c8adf9a3SRam Pai * assign_requested_resources_sorted() - satisfy resource requests 266c8adf9a3SRam Pai * 267c8adf9a3SRam Pai * @head : head of the list tracking requests for resources 268c8adf9a3SRam Pai * @failed_list : head of the list tracking requests that could 269c8adf9a3SRam Pai * not be allocated 270c8adf9a3SRam Pai * 271c8adf9a3SRam Pai * Satisfy resource requests of each element in the list. Add 272c8adf9a3SRam Pai * requests that could not satisfied to the failed_list. 273c8adf9a3SRam Pai */ 274bdc4abecSYinghai Lu static void assign_requested_resources_sorted(struct list_head *head, 275bdc4abecSYinghai Lu struct list_head *fail_head) 2766841ec68SYinghai Lu { 2776841ec68SYinghai Lu struct resource *res; 278bdc4abecSYinghai Lu struct pci_dev_resource *dev_res; 2796841ec68SYinghai Lu int idx; 2806841ec68SYinghai Lu 281bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 282bdc4abecSYinghai Lu res = dev_res->res; 283bdc4abecSYinghai Lu idx = res - &dev_res->dev->resource[0]; 284bdc4abecSYinghai Lu if (resource_size(res) && 285bdc4abecSYinghai Lu pci_assign_resource(dev_res->dev, idx)) { 286bdc4abecSYinghai Lu if (fail_head && !pci_is_root_bus(dev_res->dev->bus)) { 2879a928660SYinghai Lu /* 2889a928660SYinghai Lu * if the failed res is for ROM BAR, and it will 2899a928660SYinghai Lu * be enabled later, don't add it to the list 2909a928660SYinghai Lu */ 2919a928660SYinghai Lu if (!((idx == PCI_ROM_RESOURCE) && 2929a928660SYinghai Lu (!(res->flags & IORESOURCE_ROM_ENABLE)))) 29367cc7e26SYinghai Lu add_to_list(fail_head, 29467cc7e26SYinghai Lu dev_res->dev, res, 29567cc7e26SYinghai Lu 0 /* dont care */, 29667cc7e26SYinghai Lu 0 /* dont care */); 2979a928660SYinghai Lu } 298fc075e1dSRam Pai reset_resource(res); 299542df5deSRajesh Shah } 3001da177e4SLinus Torvalds } 3011da177e4SLinus Torvalds } 3021da177e4SLinus Torvalds 303bdc4abecSYinghai Lu static void __assign_resources_sorted(struct list_head *head, 304bdc4abecSYinghai Lu struct list_head *realloc_head, 305bdc4abecSYinghai Lu struct list_head *fail_head) 306c8adf9a3SRam Pai { 3073e6e0d80SYinghai Lu /* 3083e6e0d80SYinghai Lu * Should not assign requested resources at first. 3093e6e0d80SYinghai Lu * they could be adjacent, so later reassign can not reallocate 3103e6e0d80SYinghai Lu * them one by one in parent resource window. 3113e6e0d80SYinghai Lu * Try to assign requested + add_size at begining 3123e6e0d80SYinghai Lu * if could do that, could get out early. 3133e6e0d80SYinghai Lu * if could not do that, we still try to assign requested at first, 3143e6e0d80SYinghai Lu * then try to reassign add_size for some resources. 3153e6e0d80SYinghai Lu */ 316bdc4abecSYinghai Lu LIST_HEAD(save_head); 317bdc4abecSYinghai Lu LIST_HEAD(local_fail_head); 318b9b0bba9SYinghai Lu struct pci_dev_resource *save_res; 319bdc4abecSYinghai Lu struct pci_dev_resource *dev_res; 3203e6e0d80SYinghai Lu 3213e6e0d80SYinghai Lu /* Check if optional add_size is there */ 322bdc4abecSYinghai Lu if (!realloc_head || list_empty(realloc_head)) 3233e6e0d80SYinghai Lu goto requested_and_reassign; 3243e6e0d80SYinghai Lu 3253e6e0d80SYinghai Lu /* Save original start, end, flags etc at first */ 326bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 327bdc4abecSYinghai Lu if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) { 328bffc56d4SYinghai Lu free_list(&save_head); 3293e6e0d80SYinghai Lu goto requested_and_reassign; 3303e6e0d80SYinghai Lu } 331bdc4abecSYinghai Lu } 3323e6e0d80SYinghai Lu 3333e6e0d80SYinghai Lu /* Update res in head list with add_size in realloc_head list */ 334bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) 335bdc4abecSYinghai Lu dev_res->res->end += get_res_add_size(realloc_head, 336bdc4abecSYinghai Lu dev_res->res); 3373e6e0d80SYinghai Lu 3383e6e0d80SYinghai Lu /* Try updated head list with add_size added */ 3393e6e0d80SYinghai Lu assign_requested_resources_sorted(head, &local_fail_head); 3403e6e0d80SYinghai Lu 3413e6e0d80SYinghai Lu /* all assigned with add_size ? */ 342bdc4abecSYinghai Lu if (list_empty(&local_fail_head)) { 3433e6e0d80SYinghai Lu /* Remove head list from realloc_head list */ 344bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) 345bdc4abecSYinghai Lu remove_from_list(realloc_head, dev_res->res); 346bffc56d4SYinghai Lu free_list(&save_head); 347bffc56d4SYinghai Lu free_list(head); 3483e6e0d80SYinghai Lu return; 3493e6e0d80SYinghai Lu } 3503e6e0d80SYinghai Lu 351bffc56d4SYinghai Lu free_list(&local_fail_head); 3523e6e0d80SYinghai Lu /* Release assigned resource */ 353bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) 354bdc4abecSYinghai Lu if (dev_res->res->parent) 355bdc4abecSYinghai Lu release_resource(dev_res->res); 3563e6e0d80SYinghai Lu /* Restore start/end/flags from saved list */ 357b9b0bba9SYinghai Lu list_for_each_entry(save_res, &save_head, list) { 358b9b0bba9SYinghai Lu struct resource *res = save_res->res; 3593e6e0d80SYinghai Lu 360b9b0bba9SYinghai Lu res->start = save_res->start; 361b9b0bba9SYinghai Lu res->end = save_res->end; 362b9b0bba9SYinghai Lu res->flags = save_res->flags; 3633e6e0d80SYinghai Lu } 364bffc56d4SYinghai Lu free_list(&save_head); 3653e6e0d80SYinghai Lu 3663e6e0d80SYinghai Lu requested_and_reassign: 367c8adf9a3SRam Pai /* Satisfy the must-have resource requests */ 368c8adf9a3SRam Pai assign_requested_resources_sorted(head, fail_head); 369c8adf9a3SRam Pai 3700a2daa1cSRam Pai /* Try to satisfy any additional optional resource 371c8adf9a3SRam Pai requests */ 3729e8bf93aSRam Pai if (realloc_head) 3739e8bf93aSRam Pai reassign_resources_sorted(realloc_head, head); 374bffc56d4SYinghai Lu free_list(head); 375c8adf9a3SRam Pai } 376c8adf9a3SRam Pai 3776841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev, 378bdc4abecSYinghai Lu struct list_head *add_head, 379bdc4abecSYinghai Lu struct list_head *fail_head) 3806841ec68SYinghai Lu { 381bdc4abecSYinghai Lu LIST_HEAD(head); 3826841ec68SYinghai Lu 3836841ec68SYinghai Lu __dev_sort_resources(dev, &head); 3848424d759SYinghai Lu __assign_resources_sorted(&head, add_head, fail_head); 3856841ec68SYinghai Lu 3866841ec68SYinghai Lu } 3876841ec68SYinghai Lu 3886841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus, 389bdc4abecSYinghai Lu struct list_head *realloc_head, 390bdc4abecSYinghai Lu struct list_head *fail_head) 3916841ec68SYinghai Lu { 3926841ec68SYinghai Lu struct pci_dev *dev; 393bdc4abecSYinghai Lu LIST_HEAD(head); 3946841ec68SYinghai Lu 3956841ec68SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) 3966841ec68SYinghai Lu __dev_sort_resources(dev, &head); 3976841ec68SYinghai Lu 3989e8bf93aSRam Pai __assign_resources_sorted(&head, realloc_head, fail_head); 3996841ec68SYinghai Lu } 4006841ec68SYinghai Lu 401b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus) 4021da177e4SLinus Torvalds { 4031da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 404c7dabef8SBjorn Helgaas struct resource *res; 4051da177e4SLinus Torvalds struct pci_bus_region region; 4061da177e4SLinus Torvalds 407*b918c62eSYinghai Lu dev_info(&bridge->dev, "CardBus bridge to %pR\n", 408*b918c62eSYinghai Lu &bus->busn_res); 4091da177e4SLinus Torvalds 410c7dabef8SBjorn Helgaas res = bus->resource[0]; 411c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 412c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 4131da177e4SLinus Torvalds /* 4141da177e4SLinus Torvalds * The IO resource is allocated a range twice as large as it 4151da177e4SLinus Torvalds * would normally need. This allows us to set both IO regs. 4161da177e4SLinus Torvalds */ 417c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4181da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, 4191da177e4SLinus Torvalds region.start); 4201da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, 4211da177e4SLinus Torvalds region.end); 4221da177e4SLinus Torvalds } 4231da177e4SLinus Torvalds 424c7dabef8SBjorn Helgaas res = bus->resource[1]; 425c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 426c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 427c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4281da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, 4291da177e4SLinus Torvalds region.start); 4301da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, 4311da177e4SLinus Torvalds region.end); 4321da177e4SLinus Torvalds } 4331da177e4SLinus Torvalds 434c7dabef8SBjorn Helgaas res = bus->resource[2]; 435c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 436c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 437c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4381da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, 4391da177e4SLinus Torvalds region.start); 4401da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, 4411da177e4SLinus Torvalds region.end); 4421da177e4SLinus Torvalds } 4431da177e4SLinus Torvalds 444c7dabef8SBjorn Helgaas res = bus->resource[3]; 445c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 446c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 447c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4481da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, 4491da177e4SLinus Torvalds region.start); 4501da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, 4511da177e4SLinus Torvalds region.end); 4521da177e4SLinus Torvalds } 4531da177e4SLinus Torvalds } 454b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus); 4551da177e4SLinus Torvalds 4561da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected. 4571da177e4SLinus Torvalds PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998) 4581da177e4SLinus Torvalds requires that if there is no I/O ports or memory behind the 4591da177e4SLinus Torvalds bridge, corresponding range must be turned off by writing base 4601da177e4SLinus Torvalds value greater than limit to the bridge's base/limit registers. 4611da177e4SLinus Torvalds 4621da177e4SLinus Torvalds Note: care must be taken when updating I/O base/limit registers 4631da177e4SLinus Torvalds of bridges which support 32-bit I/O. This update requires two 4641da177e4SLinus Torvalds config space writes, so it's quite possible that an I/O window of 4651da177e4SLinus Torvalds the bridge will have some undesirable address (e.g. 0) after the 4661da177e4SLinus Torvalds first write. Ditto 64-bit prefetchable MMIO. */ 4677cc5997dSYinghai Lu static void pci_setup_bridge_io(struct pci_bus *bus) 4681da177e4SLinus Torvalds { 4691da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 470c7dabef8SBjorn Helgaas struct resource *res; 4711da177e4SLinus Torvalds struct pci_bus_region region; 4727cc5997dSYinghai Lu u32 l, io_upper16; 4731da177e4SLinus Torvalds 4741da177e4SLinus Torvalds /* Set up the top and bottom of the PCI I/O segment for this bus. */ 475c7dabef8SBjorn Helgaas res = bus->resource[0]; 476c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 477c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 4781da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_IO_BASE, &l); 4791da177e4SLinus Torvalds l &= 0xffff0000; 4801da177e4SLinus Torvalds l |= (region.start >> 8) & 0x00f0; 4811da177e4SLinus Torvalds l |= region.end & 0xf000; 4821da177e4SLinus Torvalds /* Set up upper 16 bits of I/O base/limit. */ 4831da177e4SLinus Torvalds io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); 484c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4857cc5997dSYinghai Lu } else { 4861da177e4SLinus Torvalds /* Clear upper 16 bits of I/O base/limit. */ 4871da177e4SLinus Torvalds io_upper16 = 0; 4881da177e4SLinus Torvalds l = 0x00f0; 4891da177e4SLinus Torvalds } 4901da177e4SLinus Torvalds /* Temporarily disable the I/O range before updating PCI_IO_BASE. */ 4911da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); 4921da177e4SLinus Torvalds /* Update lower 16 bits of I/O base/limit. */ 4931da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE, l); 4941da177e4SLinus Torvalds /* Update upper 16 bits of I/O base/limit. */ 4951da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); 4967cc5997dSYinghai Lu } 4971da177e4SLinus Torvalds 4987cc5997dSYinghai Lu static void pci_setup_bridge_mmio(struct pci_bus *bus) 4997cc5997dSYinghai Lu { 5007cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 5017cc5997dSYinghai Lu struct resource *res; 5027cc5997dSYinghai Lu struct pci_bus_region region; 5037cc5997dSYinghai Lu u32 l; 5047cc5997dSYinghai Lu 5057cc5997dSYinghai Lu /* Set up the top and bottom of the PCI Memory segment for this bus. */ 506c7dabef8SBjorn Helgaas res = bus->resource[1]; 507c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 508c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 5091da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 5101da177e4SLinus Torvalds l |= region.end & 0xfff00000; 511c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 5127cc5997dSYinghai Lu } else { 5131da177e4SLinus Torvalds l = 0x0000fff0; 5141da177e4SLinus Torvalds } 5151da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); 5167cc5997dSYinghai Lu } 5177cc5997dSYinghai Lu 5187cc5997dSYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_bus *bus) 5197cc5997dSYinghai Lu { 5207cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 5217cc5997dSYinghai Lu struct resource *res; 5227cc5997dSYinghai Lu struct pci_bus_region region; 5237cc5997dSYinghai Lu u32 l, bu, lu; 5241da177e4SLinus Torvalds 5251da177e4SLinus Torvalds /* Clear out the upper 32 bits of PREF limit. 5261da177e4SLinus Torvalds If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily 5271da177e4SLinus Torvalds disables PREF range, which is ok. */ 5281da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); 5291da177e4SLinus Torvalds 5301da177e4SLinus Torvalds /* Set up PREF base/limit. */ 531c40a22e0SBenjamin Herrenschmidt bu = lu = 0; 532c7dabef8SBjorn Helgaas res = bus->resource[2]; 533c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 534c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_PREFETCH) { 5351da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 5361da177e4SLinus Torvalds l |= region.end & 0xfff00000; 537c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM_64) { 53813d36c24SAndrew Morton bu = upper_32_bits(region.start); 53913d36c24SAndrew Morton lu = upper_32_bits(region.end); 5401f82de10SYinghai Lu } 541c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 5427cc5997dSYinghai Lu } else { 5431da177e4SLinus Torvalds l = 0x0000fff0; 5441da177e4SLinus Torvalds } 5451da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); 5461da177e4SLinus Torvalds 547c40a22e0SBenjamin Herrenschmidt /* Set the upper 32 bits of PREF base & limit. */ 548c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); 549c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); 5507cc5997dSYinghai Lu } 5517cc5997dSYinghai Lu 5527cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) 5537cc5997dSYinghai Lu { 5547cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 5557cc5997dSYinghai Lu 556*b918c62eSYinghai Lu dev_info(&bridge->dev, "PCI bridge to %pR\n", 557*b918c62eSYinghai Lu &bus->busn_res); 5587cc5997dSYinghai Lu 5597cc5997dSYinghai Lu if (type & IORESOURCE_IO) 5607cc5997dSYinghai Lu pci_setup_bridge_io(bus); 5617cc5997dSYinghai Lu 5627cc5997dSYinghai Lu if (type & IORESOURCE_MEM) 5637cc5997dSYinghai Lu pci_setup_bridge_mmio(bus); 5647cc5997dSYinghai Lu 5657cc5997dSYinghai Lu if (type & IORESOURCE_PREFETCH) 5667cc5997dSYinghai Lu pci_setup_bridge_mmio_pref(bus); 5671da177e4SLinus Torvalds 5681da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); 5691da177e4SLinus Torvalds } 5701da177e4SLinus Torvalds 571e2444273SBenjamin Herrenschmidt void pci_setup_bridge(struct pci_bus *bus) 5727cc5997dSYinghai Lu { 5737cc5997dSYinghai Lu unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | 5747cc5997dSYinghai Lu IORESOURCE_PREFETCH; 5757cc5997dSYinghai Lu 5767cc5997dSYinghai Lu __pci_setup_bridge(bus, type); 5777cc5997dSYinghai Lu } 5787cc5997dSYinghai Lu 5791da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and 5801da177e4SLinus Torvalds prefetchable memory ranges. If not, the respective 5811da177e4SLinus Torvalds base/limit registers must be read-only and read as 0. */ 58296bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus) 5831da177e4SLinus Torvalds { 5841da177e4SLinus Torvalds u16 io; 5851da177e4SLinus Torvalds u32 pmem; 5861da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 5871da177e4SLinus Torvalds struct resource *b_res; 5881da177e4SLinus Torvalds 5891da177e4SLinus Torvalds b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 5901da177e4SLinus Torvalds b_res[1].flags |= IORESOURCE_MEM; 5911da177e4SLinus Torvalds 5921da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 5931da177e4SLinus Torvalds if (!io) { 5941da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0); 5951da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 5961da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0x0); 5971da177e4SLinus Torvalds } 5981da177e4SLinus Torvalds if (io) 5991da177e4SLinus Torvalds b_res[0].flags |= IORESOURCE_IO; 6001da177e4SLinus Torvalds /* DECchip 21050 pass 2 errata: the bridge may miss an address 6011da177e4SLinus Torvalds disconnect boundary by one PCI data phase. 6021da177e4SLinus Torvalds Workaround: do not use prefetching on this device. */ 6031da177e4SLinus Torvalds if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) 6041da177e4SLinus Torvalds return; 6051da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 6061da177e4SLinus Torvalds if (!pmem) { 6071da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 6081da177e4SLinus Torvalds 0xfff0fff0); 6091da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 6101da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); 6111da177e4SLinus Torvalds } 6121f82de10SYinghai Lu if (pmem) { 6131da177e4SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; 61499586105SYinghai Lu if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == 61599586105SYinghai Lu PCI_PREF_RANGE_TYPE_64) { 6161f82de10SYinghai Lu b_res[2].flags |= IORESOURCE_MEM_64; 61799586105SYinghai Lu b_res[2].flags |= PCI_PREF_RANGE_TYPE_64; 61899586105SYinghai Lu } 6191f82de10SYinghai Lu } 6201f82de10SYinghai Lu 6211f82de10SYinghai Lu /* double check if bridge does support 64 bit pref */ 6221f82de10SYinghai Lu if (b_res[2].flags & IORESOURCE_MEM_64) { 6231f82de10SYinghai Lu u32 mem_base_hi, tmp; 6241f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, 6251f82de10SYinghai Lu &mem_base_hi); 6261f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 6271f82de10SYinghai Lu 0xffffffff); 6281f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); 6291f82de10SYinghai Lu if (!tmp) 6301f82de10SYinghai Lu b_res[2].flags &= ~IORESOURCE_MEM_64; 6311f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 6321f82de10SYinghai Lu mem_base_hi); 6331f82de10SYinghai Lu } 6341da177e4SLinus Torvalds } 6351da177e4SLinus Torvalds 6361da177e4SLinus Torvalds /* Helper function for sizing routines: find first available 6371da177e4SLinus Torvalds bus resource of a given type. Note: we intentionally skip 6381da177e4SLinus Torvalds the bus resources which have already been assigned (that is, 6391da177e4SLinus Torvalds have non-NULL parent resource). */ 64096bde06aSSam Ravnborg static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type) 6411da177e4SLinus Torvalds { 6421da177e4SLinus Torvalds int i; 6431da177e4SLinus Torvalds struct resource *r; 6441da177e4SLinus Torvalds unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 6451da177e4SLinus Torvalds IORESOURCE_PREFETCH; 6461da177e4SLinus Torvalds 64789a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, r, i) { 648299de034SIvan Kokshaysky if (r == &ioport_resource || r == &iomem_resource) 649299de034SIvan Kokshaysky continue; 65055a10984SJesse Barnes if (r && (r->flags & type_mask) == type && !r->parent) 6511da177e4SLinus Torvalds return r; 6521da177e4SLinus Torvalds } 6531da177e4SLinus Torvalds return NULL; 6541da177e4SLinus Torvalds } 6551da177e4SLinus Torvalds 65613583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size, 65713583b16SRam Pai resource_size_t min_size, 65813583b16SRam Pai resource_size_t size1, 65913583b16SRam Pai resource_size_t old_size, 66013583b16SRam Pai resource_size_t align) 66113583b16SRam Pai { 66213583b16SRam Pai if (size < min_size) 66313583b16SRam Pai size = min_size; 66413583b16SRam Pai if (old_size == 1 ) 66513583b16SRam Pai old_size = 0; 66613583b16SRam Pai /* To be fixed in 2.5: we should have sort of HAVE_ISA 66713583b16SRam Pai flag in the struct pci_bus. */ 66813583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA) 66913583b16SRam Pai size = (size & 0xff) + ((size & ~0xffUL) << 2); 67013583b16SRam Pai #endif 67113583b16SRam Pai size = ALIGN(size + size1, align); 67213583b16SRam Pai if (size < old_size) 67313583b16SRam Pai size = old_size; 67413583b16SRam Pai return size; 67513583b16SRam Pai } 67613583b16SRam Pai 67713583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size, 67813583b16SRam Pai resource_size_t min_size, 67913583b16SRam Pai resource_size_t size1, 68013583b16SRam Pai resource_size_t old_size, 68113583b16SRam Pai resource_size_t align) 68213583b16SRam Pai { 68313583b16SRam Pai if (size < min_size) 68413583b16SRam Pai size = min_size; 68513583b16SRam Pai if (old_size == 1 ) 68613583b16SRam Pai old_size = 0; 68713583b16SRam Pai if (size < old_size) 68813583b16SRam Pai size = old_size; 68913583b16SRam Pai size = ALIGN(size + size1, align); 69013583b16SRam Pai return size; 69113583b16SRam Pai } 69213583b16SRam Pai 693c8adf9a3SRam Pai /** 694c8adf9a3SRam Pai * pbus_size_io() - size the io window of a given bus 695c8adf9a3SRam Pai * 696c8adf9a3SRam Pai * @bus : the bus 697c8adf9a3SRam Pai * @min_size : the minimum io window that must to be allocated 698c8adf9a3SRam Pai * @add_size : additional optional io window 6999e8bf93aSRam Pai * @realloc_head : track the additional io window on this list 700c8adf9a3SRam Pai * 701c8adf9a3SRam Pai * Sizing the IO windows of the PCI-PCI bridge is trivial, 702c8adf9a3SRam Pai * since these windows have 4K granularity and the IO ranges 703c8adf9a3SRam Pai * of non-bridge PCI devices are limited to 256 bytes. 704c8adf9a3SRam Pai * We must be careful with the ISA aliasing though. 705c8adf9a3SRam Pai */ 706c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size, 707bdc4abecSYinghai Lu resource_size_t add_size, struct list_head *realloc_head) 7081da177e4SLinus Torvalds { 7091da177e4SLinus Torvalds struct pci_dev *dev; 7101da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO); 711c8adf9a3SRam Pai unsigned long size = 0, size0 = 0, size1 = 0; 712be768912SYinghai Lu resource_size_t children_add_size = 0; 7131da177e4SLinus Torvalds 7141da177e4SLinus Torvalds if (!b_res) 7151da177e4SLinus Torvalds return; 7161da177e4SLinus Torvalds 7171da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 7181da177e4SLinus Torvalds int i; 7191da177e4SLinus Torvalds 7201da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 7211da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 7221da177e4SLinus Torvalds unsigned long r_size; 7231da177e4SLinus Torvalds 7241da177e4SLinus Torvalds if (r->parent || !(r->flags & IORESOURCE_IO)) 7251da177e4SLinus Torvalds continue; 726022edd86SZhao, Yu r_size = resource_size(r); 7271da177e4SLinus Torvalds 7281da177e4SLinus Torvalds if (r_size < 0x400) 7291da177e4SLinus Torvalds /* Might be re-aligned for ISA */ 7301da177e4SLinus Torvalds size += r_size; 7311da177e4SLinus Torvalds else 7321da177e4SLinus Torvalds size1 += r_size; 733be768912SYinghai Lu 7349e8bf93aSRam Pai if (realloc_head) 7359e8bf93aSRam Pai children_add_size += get_res_add_size(realloc_head, r); 7361da177e4SLinus Torvalds } 7371da177e4SLinus Torvalds } 738c8adf9a3SRam Pai size0 = calculate_iosize(size, min_size, size1, 73913583b16SRam Pai resource_size(b_res), 4096); 740be768912SYinghai Lu if (children_add_size > add_size) 741be768912SYinghai Lu add_size = children_add_size; 7429e8bf93aSRam Pai size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : 743a4ac9feaSYinghai Lu calculate_iosize(size, min_size, add_size + size1, 744c8adf9a3SRam Pai resource_size(b_res), 4096); 745c8adf9a3SRam Pai if (!size0 && !size1) { 746865df576SBjorn Helgaas if (b_res->start || b_res->end) 747865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 748*b918c62eSYinghai Lu "%pR to %pR (unused)\n", b_res, 749*b918c62eSYinghai Lu &bus->busn_res); 7501da177e4SLinus Torvalds b_res->flags = 0; 7511da177e4SLinus Torvalds return; 7521da177e4SLinus Torvalds } 7531da177e4SLinus Torvalds /* Alignment of the IO window is always 4K */ 7541da177e4SLinus Torvalds b_res->start = 4096; 755c8adf9a3SRam Pai b_res->end = b_res->start + size0 - 1; 75688452565SIvan Kokshaysky b_res->flags |= IORESOURCE_STARTALIGN; 757b592443dSYinghai Lu if (size1 > size0 && realloc_head) { 7589e8bf93aSRam Pai add_to_list(realloc_head, bus->self, b_res, size1-size0, 4096); 759b592443dSYinghai Lu dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window " 760*b918c62eSYinghai Lu "%pR to %pR add_size %lx\n", b_res, 761*b918c62eSYinghai Lu &bus->busn_res, size1-size0); 762b592443dSYinghai Lu } 7631da177e4SLinus Torvalds } 7641da177e4SLinus Torvalds 765c8adf9a3SRam Pai /** 766c8adf9a3SRam Pai * pbus_size_mem() - size the memory window of a given bus 767c8adf9a3SRam Pai * 768c8adf9a3SRam Pai * @bus : the bus 769c8adf9a3SRam Pai * @min_size : the minimum memory window that must to be allocated 770c8adf9a3SRam Pai * @add_size : additional optional memory window 7719e8bf93aSRam Pai * @realloc_head : track the additional memory window on this list 772c8adf9a3SRam Pai * 773c8adf9a3SRam Pai * Calculate the size of the bus and minimal alignment which 774c8adf9a3SRam Pai * guarantees that all child resources fit in this size. 775c8adf9a3SRam Pai */ 77628760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, 777c8adf9a3SRam Pai unsigned long type, resource_size_t min_size, 778c8adf9a3SRam Pai resource_size_t add_size, 779bdc4abecSYinghai Lu struct list_head *realloc_head) 7801da177e4SLinus Torvalds { 7811da177e4SLinus Torvalds struct pci_dev *dev; 782c8adf9a3SRam Pai resource_size_t min_align, align, size, size0, size1; 783c40a22e0SBenjamin Herrenschmidt resource_size_t aligns[12]; /* Alignments from 1Mb to 2Gb */ 7841da177e4SLinus Torvalds int order, max_order; 7851da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, type); 7861f82de10SYinghai Lu unsigned int mem64_mask = 0; 787be768912SYinghai Lu resource_size_t children_add_size = 0; 7881da177e4SLinus Torvalds 7891da177e4SLinus Torvalds if (!b_res) 7901da177e4SLinus Torvalds return 0; 7911da177e4SLinus Torvalds 7921da177e4SLinus Torvalds memset(aligns, 0, sizeof(aligns)); 7931da177e4SLinus Torvalds max_order = 0; 7941da177e4SLinus Torvalds size = 0; 7951da177e4SLinus Torvalds 7961f82de10SYinghai Lu mem64_mask = b_res->flags & IORESOURCE_MEM_64; 7971f82de10SYinghai Lu b_res->flags &= ~IORESOURCE_MEM_64; 7981f82de10SYinghai Lu 7991da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 8001da177e4SLinus Torvalds int i; 8011da177e4SLinus Torvalds 8021da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 8031da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 804c40a22e0SBenjamin Herrenschmidt resource_size_t r_size; 8051da177e4SLinus Torvalds 8061da177e4SLinus Torvalds if (r->parent || (r->flags & mask) != type) 8071da177e4SLinus Torvalds continue; 808022edd86SZhao, Yu r_size = resource_size(r); 8092aceefcbSYinghai Lu #ifdef CONFIG_PCI_IOV 8102aceefcbSYinghai Lu /* put SRIOV requested res to the optional list */ 8119e8bf93aSRam Pai if (realloc_head && i >= PCI_IOV_RESOURCES && 8122aceefcbSYinghai Lu i <= PCI_IOV_RESOURCE_END) { 8132aceefcbSYinghai Lu r->end = r->start - 1; 8149e8bf93aSRam Pai add_to_list(realloc_head, dev, r, r_size, 0/* dont' care */); 8152aceefcbSYinghai Lu children_add_size += r_size; 8162aceefcbSYinghai Lu continue; 8172aceefcbSYinghai Lu } 8182aceefcbSYinghai Lu #endif 8191da177e4SLinus Torvalds /* For bridges size != alignment */ 8206faf17f6SChris Wright align = pci_resource_alignment(dev, r); 8211da177e4SLinus Torvalds order = __ffs(align) - 20; 8221da177e4SLinus Torvalds if (order > 11) { 823865df576SBjorn Helgaas dev_warn(&dev->dev, "disabling BAR %d: %pR " 824865df576SBjorn Helgaas "(bad alignment %#llx)\n", i, r, 825865df576SBjorn Helgaas (unsigned long long) align); 8261da177e4SLinus Torvalds r->flags = 0; 8271da177e4SLinus Torvalds continue; 8281da177e4SLinus Torvalds } 8291da177e4SLinus Torvalds size += r_size; 8301da177e4SLinus Torvalds if (order < 0) 8311da177e4SLinus Torvalds order = 0; 8321da177e4SLinus Torvalds /* Exclude ranges with size > align from 8331da177e4SLinus Torvalds calculation of the alignment. */ 8341da177e4SLinus Torvalds if (r_size == align) 8351da177e4SLinus Torvalds aligns[order] += align; 8361da177e4SLinus Torvalds if (order > max_order) 8371da177e4SLinus Torvalds max_order = order; 8381f82de10SYinghai Lu mem64_mask &= r->flags & IORESOURCE_MEM_64; 839be768912SYinghai Lu 8409e8bf93aSRam Pai if (realloc_head) 8419e8bf93aSRam Pai children_add_size += get_res_add_size(realloc_head, r); 8421da177e4SLinus Torvalds } 8431da177e4SLinus Torvalds } 8441da177e4SLinus Torvalds align = 0; 8451da177e4SLinus Torvalds min_align = 0; 8461da177e4SLinus Torvalds for (order = 0; order <= max_order; order++) { 8478308c54dSJeremy Fitzhardinge resource_size_t align1 = 1; 8488308c54dSJeremy Fitzhardinge 8498308c54dSJeremy Fitzhardinge align1 <<= (order + 20); 8508308c54dSJeremy Fitzhardinge 8511da177e4SLinus Torvalds if (!align) 8521da177e4SLinus Torvalds min_align = align1; 8536f6f8c2fSMilind Arun Choudhary else if (ALIGN(align + min_align, min_align) < align1) 8541da177e4SLinus Torvalds min_align = align1 >> 1; 8551da177e4SLinus Torvalds align += aligns[order]; 8561da177e4SLinus Torvalds } 857b42282e5SLinus Torvalds size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align); 858be768912SYinghai Lu if (children_add_size > add_size) 859be768912SYinghai Lu add_size = children_add_size; 8609e8bf93aSRam Pai size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : 861a4ac9feaSYinghai Lu calculate_memsize(size, min_size, add_size, 862b42282e5SLinus Torvalds resource_size(b_res), min_align); 863c8adf9a3SRam Pai if (!size0 && !size1) { 864865df576SBjorn Helgaas if (b_res->start || b_res->end) 865865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 866*b918c62eSYinghai Lu "%pR to %pR (unused)\n", b_res, 867*b918c62eSYinghai Lu &bus->busn_res); 8681da177e4SLinus Torvalds b_res->flags = 0; 8691da177e4SLinus Torvalds return 1; 8701da177e4SLinus Torvalds } 8711da177e4SLinus Torvalds b_res->start = min_align; 872c8adf9a3SRam Pai b_res->end = size0 + min_align - 1; 873c8adf9a3SRam Pai b_res->flags |= IORESOURCE_STARTALIGN | mem64_mask; 874b592443dSYinghai Lu if (size1 > size0 && realloc_head) { 8759e8bf93aSRam Pai add_to_list(realloc_head, bus->self, b_res, size1-size0, min_align); 876b592443dSYinghai Lu dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window " 877*b918c62eSYinghai Lu "%pR to %pR add_size %llx\n", b_res, 878*b918c62eSYinghai Lu &bus->busn_res, (unsigned long long)size1-size0); 879b592443dSYinghai Lu } 8801da177e4SLinus Torvalds return 1; 8811da177e4SLinus Torvalds } 8821da177e4SLinus Torvalds 8830a2daa1cSRam Pai unsigned long pci_cardbus_resource_alignment(struct resource *res) 8840a2daa1cSRam Pai { 8850a2daa1cSRam Pai if (res->flags & IORESOURCE_IO) 8860a2daa1cSRam Pai return pci_cardbus_io_size; 8870a2daa1cSRam Pai if (res->flags & IORESOURCE_MEM) 8880a2daa1cSRam Pai return pci_cardbus_mem_size; 8890a2daa1cSRam Pai return 0; 8900a2daa1cSRam Pai } 8910a2daa1cSRam Pai 8920a2daa1cSRam Pai static void pci_bus_size_cardbus(struct pci_bus *bus, 893bdc4abecSYinghai Lu struct list_head *realloc_head) 8941da177e4SLinus Torvalds { 8951da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 8961da177e4SLinus Torvalds struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 89711848934SYinghai Lu resource_size_t b_res_3_size = pci_cardbus_mem_size * 2; 8981da177e4SLinus Torvalds u16 ctrl; 8991da177e4SLinus Torvalds 9003796f1e2SYinghai Lu if (b_res[0].parent) 9013796f1e2SYinghai Lu goto handle_b_res_1; 9021da177e4SLinus Torvalds /* 9031da177e4SLinus Torvalds * Reserve some resources for CardBus. We reserve 9041da177e4SLinus Torvalds * a fixed amount of bus space for CardBus bridges. 9051da177e4SLinus Torvalds */ 90611848934SYinghai Lu b_res[0].start = pci_cardbus_io_size; 90711848934SYinghai Lu b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1; 90811848934SYinghai Lu b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; 90911848934SYinghai Lu if (realloc_head) { 91011848934SYinghai Lu b_res[0].end -= pci_cardbus_io_size; 91111848934SYinghai Lu add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size, 91211848934SYinghai Lu pci_cardbus_io_size); 91311848934SYinghai Lu } 9141da177e4SLinus Torvalds 9153796f1e2SYinghai Lu handle_b_res_1: 9163796f1e2SYinghai Lu if (b_res[1].parent) 9173796f1e2SYinghai Lu goto handle_b_res_2; 91811848934SYinghai Lu b_res[1].start = pci_cardbus_io_size; 91911848934SYinghai Lu b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1; 92011848934SYinghai Lu b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; 92111848934SYinghai Lu if (realloc_head) { 92211848934SYinghai Lu b_res[1].end -= pci_cardbus_io_size; 92311848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size, 92411848934SYinghai Lu pci_cardbus_io_size); 92511848934SYinghai Lu } 9261da177e4SLinus Torvalds 9273796f1e2SYinghai Lu handle_b_res_2: 928dcef0d06SYinghai Lu /* MEM1 must not be pref mmio */ 929dcef0d06SYinghai Lu pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 930dcef0d06SYinghai Lu if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) { 931dcef0d06SYinghai Lu ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1; 932dcef0d06SYinghai Lu pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 933dcef0d06SYinghai Lu pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 934dcef0d06SYinghai Lu } 935dcef0d06SYinghai Lu 9361da177e4SLinus Torvalds /* 9371da177e4SLinus Torvalds * Check whether prefetchable memory is supported 9381da177e4SLinus Torvalds * by this bridge. 9391da177e4SLinus Torvalds */ 9401da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 9411da177e4SLinus Torvalds if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { 9421da177e4SLinus Torvalds ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; 9431da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 9441da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 9451da177e4SLinus Torvalds } 9461da177e4SLinus Torvalds 9473796f1e2SYinghai Lu if (b_res[2].parent) 9483796f1e2SYinghai Lu goto handle_b_res_3; 9491da177e4SLinus Torvalds /* 9501da177e4SLinus Torvalds * If we have prefetchable memory support, allocate 9511da177e4SLinus Torvalds * two regions. Otherwise, allocate one region of 9521da177e4SLinus Torvalds * twice the size. 9531da177e4SLinus Torvalds */ 9541da177e4SLinus Torvalds if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { 95511848934SYinghai Lu b_res[2].start = pci_cardbus_mem_size; 95611848934SYinghai Lu b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1; 95711848934SYinghai Lu b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | 95811848934SYinghai Lu IORESOURCE_STARTALIGN; 95911848934SYinghai Lu if (realloc_head) { 96011848934SYinghai Lu b_res[2].end -= pci_cardbus_mem_size; 96111848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+2, 96211848934SYinghai Lu pci_cardbus_mem_size, pci_cardbus_mem_size); 9631da177e4SLinus Torvalds } 9640a2daa1cSRam Pai 96511848934SYinghai Lu /* reduce that to half */ 96611848934SYinghai Lu b_res_3_size = pci_cardbus_mem_size; 96711848934SYinghai Lu } 96811848934SYinghai Lu 9693796f1e2SYinghai Lu handle_b_res_3: 9703796f1e2SYinghai Lu if (b_res[3].parent) 9713796f1e2SYinghai Lu goto handle_done; 97211848934SYinghai Lu b_res[3].start = pci_cardbus_mem_size; 97311848934SYinghai Lu b_res[3].end = b_res[3].start + b_res_3_size - 1; 97411848934SYinghai Lu b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN; 97511848934SYinghai Lu if (realloc_head) { 97611848934SYinghai Lu b_res[3].end -= b_res_3_size; 97711848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+3, b_res_3_size, 97811848934SYinghai Lu pci_cardbus_mem_size); 97911848934SYinghai Lu } 9803796f1e2SYinghai Lu 9813796f1e2SYinghai Lu handle_done: 9823796f1e2SYinghai Lu ; 9831da177e4SLinus Torvalds } 9841da177e4SLinus Torvalds 985c8adf9a3SRam Pai void __ref __pci_bus_size_bridges(struct pci_bus *bus, 986bdc4abecSYinghai Lu struct list_head *realloc_head) 9871da177e4SLinus Torvalds { 9881da177e4SLinus Torvalds struct pci_dev *dev; 9891da177e4SLinus Torvalds unsigned long mask, prefmask; 990c8adf9a3SRam Pai resource_size_t additional_mem_size = 0, additional_io_size = 0; 9911da177e4SLinus Torvalds 9921da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 9931da177e4SLinus Torvalds struct pci_bus *b = dev->subordinate; 9941da177e4SLinus Torvalds if (!b) 9951da177e4SLinus Torvalds continue; 9961da177e4SLinus Torvalds 9971da177e4SLinus Torvalds switch (dev->class >> 8) { 9981da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 9999e8bf93aSRam Pai pci_bus_size_cardbus(b, realloc_head); 10001da177e4SLinus Torvalds break; 10011da177e4SLinus Torvalds 10021da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 10031da177e4SLinus Torvalds default: 10049e8bf93aSRam Pai __pci_bus_size_bridges(b, realloc_head); 10051da177e4SLinus Torvalds break; 10061da177e4SLinus Torvalds } 10071da177e4SLinus Torvalds } 10081da177e4SLinus Torvalds 10091da177e4SLinus Torvalds /* The root bus? */ 10101da177e4SLinus Torvalds if (!bus->self) 10111da177e4SLinus Torvalds return; 10121da177e4SLinus Torvalds 10131da177e4SLinus Torvalds switch (bus->self->class >> 8) { 10141da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 10151da177e4SLinus Torvalds /* don't size cardbuses yet. */ 10161da177e4SLinus Torvalds break; 10171da177e4SLinus Torvalds 10181da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 10191da177e4SLinus Torvalds pci_bridge_check_ranges(bus); 102028760489SEric W. Biederman if (bus->self->is_hotplug_bridge) { 1021c8adf9a3SRam Pai additional_io_size = pci_hotplug_io_size; 1022c8adf9a3SRam Pai additional_mem_size = pci_hotplug_mem_size; 102328760489SEric W. Biederman } 1024c8adf9a3SRam Pai /* 1025c8adf9a3SRam Pai * Follow thru 1026c8adf9a3SRam Pai */ 10271da177e4SLinus Torvalds default: 102819aa7ee4SYinghai Lu pbus_size_io(bus, realloc_head ? 0 : additional_io_size, 102919aa7ee4SYinghai Lu additional_io_size, realloc_head); 10301da177e4SLinus Torvalds /* If the bridge supports prefetchable range, size it 10311da177e4SLinus Torvalds separately. If it doesn't, or its prefetchable window 10321da177e4SLinus Torvalds has already been allocated by arch code, try 10331da177e4SLinus Torvalds non-prefetchable range for both types of PCI memory 10341da177e4SLinus Torvalds resources. */ 10351da177e4SLinus Torvalds mask = IORESOURCE_MEM; 10361da177e4SLinus Torvalds prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; 103719aa7ee4SYinghai Lu if (pbus_size_mem(bus, prefmask, prefmask, 103819aa7ee4SYinghai Lu realloc_head ? 0 : additional_mem_size, 103919aa7ee4SYinghai Lu additional_mem_size, realloc_head)) 10401da177e4SLinus Torvalds mask = prefmask; /* Success, size non-prefetch only. */ 104128760489SEric W. Biederman else 1042c8adf9a3SRam Pai additional_mem_size += additional_mem_size; 104319aa7ee4SYinghai Lu pbus_size_mem(bus, mask, IORESOURCE_MEM, 104419aa7ee4SYinghai Lu realloc_head ? 0 : additional_mem_size, 104519aa7ee4SYinghai Lu additional_mem_size, realloc_head); 10461da177e4SLinus Torvalds break; 10471da177e4SLinus Torvalds } 10481da177e4SLinus Torvalds } 1049c8adf9a3SRam Pai 1050c8adf9a3SRam Pai void __ref pci_bus_size_bridges(struct pci_bus *bus) 1051c8adf9a3SRam Pai { 1052c8adf9a3SRam Pai __pci_bus_size_bridges(bus, NULL); 1053c8adf9a3SRam Pai } 10541da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges); 10551da177e4SLinus Torvalds 1056568ddef8SYinghai Lu static void __ref __pci_bus_assign_resources(const struct pci_bus *bus, 1057bdc4abecSYinghai Lu struct list_head *realloc_head, 1058bdc4abecSYinghai Lu struct list_head *fail_head) 10591da177e4SLinus Torvalds { 10601da177e4SLinus Torvalds struct pci_bus *b; 10611da177e4SLinus Torvalds struct pci_dev *dev; 10621da177e4SLinus Torvalds 10639e8bf93aSRam Pai pbus_assign_resources_sorted(bus, realloc_head, fail_head); 10641da177e4SLinus Torvalds 10651da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 10661da177e4SLinus Torvalds b = dev->subordinate; 10671da177e4SLinus Torvalds if (!b) 10681da177e4SLinus Torvalds continue; 10691da177e4SLinus Torvalds 10709e8bf93aSRam Pai __pci_bus_assign_resources(b, realloc_head, fail_head); 10711da177e4SLinus Torvalds 10721da177e4SLinus Torvalds switch (dev->class >> 8) { 10731da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 10746841ec68SYinghai Lu if (!pci_is_enabled(dev)) 10751da177e4SLinus Torvalds pci_setup_bridge(b); 10761da177e4SLinus Torvalds break; 10771da177e4SLinus Torvalds 10781da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 10791da177e4SLinus Torvalds pci_setup_cardbus(b); 10801da177e4SLinus Torvalds break; 10811da177e4SLinus Torvalds 10821da177e4SLinus Torvalds default: 108380ccba11SBjorn Helgaas dev_info(&dev->dev, "not setting up bridge for bus " 108480ccba11SBjorn Helgaas "%04x:%02x\n", pci_domain_nr(b), b->number); 10851da177e4SLinus Torvalds break; 10861da177e4SLinus Torvalds } 10871da177e4SLinus Torvalds } 10881da177e4SLinus Torvalds } 1089568ddef8SYinghai Lu 1090568ddef8SYinghai Lu void __ref pci_bus_assign_resources(const struct pci_bus *bus) 1091568ddef8SYinghai Lu { 1092c8adf9a3SRam Pai __pci_bus_assign_resources(bus, NULL, NULL); 1093568ddef8SYinghai Lu } 10941da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources); 10951da177e4SLinus Torvalds 10966841ec68SYinghai Lu static void __ref __pci_bridge_assign_resources(const struct pci_dev *bridge, 1097bdc4abecSYinghai Lu struct list_head *add_head, 1098bdc4abecSYinghai Lu struct list_head *fail_head) 10996841ec68SYinghai Lu { 11006841ec68SYinghai Lu struct pci_bus *b; 11016841ec68SYinghai Lu 11028424d759SYinghai Lu pdev_assign_resources_sorted((struct pci_dev *)bridge, 11038424d759SYinghai Lu add_head, fail_head); 11046841ec68SYinghai Lu 11056841ec68SYinghai Lu b = bridge->subordinate; 11066841ec68SYinghai Lu if (!b) 11076841ec68SYinghai Lu return; 11086841ec68SYinghai Lu 11098424d759SYinghai Lu __pci_bus_assign_resources(b, add_head, fail_head); 11106841ec68SYinghai Lu 11116841ec68SYinghai Lu switch (bridge->class >> 8) { 11126841ec68SYinghai Lu case PCI_CLASS_BRIDGE_PCI: 11136841ec68SYinghai Lu pci_setup_bridge(b); 11146841ec68SYinghai Lu break; 11156841ec68SYinghai Lu 11166841ec68SYinghai Lu case PCI_CLASS_BRIDGE_CARDBUS: 11176841ec68SYinghai Lu pci_setup_cardbus(b); 11186841ec68SYinghai Lu break; 11196841ec68SYinghai Lu 11206841ec68SYinghai Lu default: 11216841ec68SYinghai Lu dev_info(&bridge->dev, "not setting up bridge for bus " 11226841ec68SYinghai Lu "%04x:%02x\n", pci_domain_nr(b), b->number); 11236841ec68SYinghai Lu break; 11246841ec68SYinghai Lu } 11256841ec68SYinghai Lu } 11265009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus, 11275009b460SYinghai Lu unsigned long type) 11285009b460SYinghai Lu { 11295009b460SYinghai Lu int idx; 11305009b460SYinghai Lu bool changed = false; 11315009b460SYinghai Lu struct pci_dev *dev; 11325009b460SYinghai Lu struct resource *r; 11335009b460SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 11345009b460SYinghai Lu IORESOURCE_PREFETCH; 11355009b460SYinghai Lu 11365009b460SYinghai Lu dev = bus->self; 11375009b460SYinghai Lu for (idx = PCI_BRIDGE_RESOURCES; idx <= PCI_BRIDGE_RESOURCE_END; 11385009b460SYinghai Lu idx++) { 11395009b460SYinghai Lu r = &dev->resource[idx]; 11405009b460SYinghai Lu if ((r->flags & type_mask) != type) 11415009b460SYinghai Lu continue; 11425009b460SYinghai Lu if (!r->parent) 11435009b460SYinghai Lu continue; 11445009b460SYinghai Lu /* 11455009b460SYinghai Lu * if there are children under that, we should release them 11465009b460SYinghai Lu * all 11475009b460SYinghai Lu */ 11485009b460SYinghai Lu release_child_resources(r); 11495009b460SYinghai Lu if (!release_resource(r)) { 11505009b460SYinghai Lu dev_printk(KERN_DEBUG, &dev->dev, 11515009b460SYinghai Lu "resource %d %pR released\n", idx, r); 11525009b460SYinghai Lu /* keep the old size */ 11535009b460SYinghai Lu r->end = resource_size(r) - 1; 11545009b460SYinghai Lu r->start = 0; 11555009b460SYinghai Lu r->flags = 0; 11565009b460SYinghai Lu changed = true; 11575009b460SYinghai Lu } 11585009b460SYinghai Lu } 11595009b460SYinghai Lu 11605009b460SYinghai Lu if (changed) { 11615009b460SYinghai Lu /* avoiding touch the one without PREF */ 11625009b460SYinghai Lu if (type & IORESOURCE_PREFETCH) 11635009b460SYinghai Lu type = IORESOURCE_PREFETCH; 11645009b460SYinghai Lu __pci_setup_bridge(bus, type); 11655009b460SYinghai Lu } 11665009b460SYinghai Lu } 11675009b460SYinghai Lu 11685009b460SYinghai Lu enum release_type { 11695009b460SYinghai Lu leaf_only, 11705009b460SYinghai Lu whole_subtree, 11715009b460SYinghai Lu }; 11725009b460SYinghai Lu /* 11735009b460SYinghai Lu * try to release pci bridge resources that is from leaf bridge, 11745009b460SYinghai Lu * so we can allocate big new one later 11755009b460SYinghai Lu */ 11765009b460SYinghai Lu static void __ref pci_bus_release_bridge_resources(struct pci_bus *bus, 11775009b460SYinghai Lu unsigned long type, 11785009b460SYinghai Lu enum release_type rel_type) 11795009b460SYinghai Lu { 11805009b460SYinghai Lu struct pci_dev *dev; 11815009b460SYinghai Lu bool is_leaf_bridge = true; 11825009b460SYinghai Lu 11835009b460SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 11845009b460SYinghai Lu struct pci_bus *b = dev->subordinate; 11855009b460SYinghai Lu if (!b) 11865009b460SYinghai Lu continue; 11875009b460SYinghai Lu 11885009b460SYinghai Lu is_leaf_bridge = false; 11895009b460SYinghai Lu 11905009b460SYinghai Lu if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) 11915009b460SYinghai Lu continue; 11925009b460SYinghai Lu 11935009b460SYinghai Lu if (rel_type == whole_subtree) 11945009b460SYinghai Lu pci_bus_release_bridge_resources(b, type, 11955009b460SYinghai Lu whole_subtree); 11965009b460SYinghai Lu } 11975009b460SYinghai Lu 11985009b460SYinghai Lu if (pci_is_root_bus(bus)) 11995009b460SYinghai Lu return; 12005009b460SYinghai Lu 12015009b460SYinghai Lu if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) 12025009b460SYinghai Lu return; 12035009b460SYinghai Lu 12045009b460SYinghai Lu if ((rel_type == whole_subtree) || is_leaf_bridge) 12055009b460SYinghai Lu pci_bridge_release_resources(bus, type); 12065009b460SYinghai Lu } 12075009b460SYinghai Lu 120876fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus) 120976fbc263SYinghai Lu { 121089a74eccSBjorn Helgaas struct resource *res; 121176fbc263SYinghai Lu int i; 121276fbc263SYinghai Lu 121389a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 12147c9342b8SYinghai Lu if (!res || !res->end || !res->flags) 121576fbc263SYinghai Lu continue; 121676fbc263SYinghai Lu 1217c7dabef8SBjorn Helgaas dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); 121876fbc263SYinghai Lu } 121976fbc263SYinghai Lu } 122076fbc263SYinghai Lu 122176fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus) 122276fbc263SYinghai Lu { 122376fbc263SYinghai Lu struct pci_bus *b; 122476fbc263SYinghai Lu struct pci_dev *dev; 122576fbc263SYinghai Lu 122676fbc263SYinghai Lu 122776fbc263SYinghai Lu pci_bus_dump_res(bus); 122876fbc263SYinghai Lu 122976fbc263SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 123076fbc263SYinghai Lu b = dev->subordinate; 123176fbc263SYinghai Lu if (!b) 123276fbc263SYinghai Lu continue; 123376fbc263SYinghai Lu 123476fbc263SYinghai Lu pci_bus_dump_resources(b); 123576fbc263SYinghai Lu } 123676fbc263SYinghai Lu } 123776fbc263SYinghai Lu 1238da7822e5SYinghai Lu static int __init pci_bus_get_depth(struct pci_bus *bus) 1239da7822e5SYinghai Lu { 1240da7822e5SYinghai Lu int depth = 0; 1241da7822e5SYinghai Lu struct pci_dev *dev; 1242da7822e5SYinghai Lu 1243da7822e5SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 1244da7822e5SYinghai Lu int ret; 1245da7822e5SYinghai Lu struct pci_bus *b = dev->subordinate; 1246da7822e5SYinghai Lu if (!b) 1247da7822e5SYinghai Lu continue; 1248da7822e5SYinghai Lu 1249da7822e5SYinghai Lu ret = pci_bus_get_depth(b); 1250da7822e5SYinghai Lu if (ret + 1 > depth) 1251da7822e5SYinghai Lu depth = ret + 1; 1252da7822e5SYinghai Lu } 1253da7822e5SYinghai Lu 1254da7822e5SYinghai Lu return depth; 1255da7822e5SYinghai Lu } 1256da7822e5SYinghai Lu static int __init pci_get_max_depth(void) 1257da7822e5SYinghai Lu { 1258da7822e5SYinghai Lu int depth = 0; 1259da7822e5SYinghai Lu struct pci_bus *bus; 1260da7822e5SYinghai Lu 1261da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) { 1262da7822e5SYinghai Lu int ret; 1263da7822e5SYinghai Lu 1264da7822e5SYinghai Lu ret = pci_bus_get_depth(bus); 1265da7822e5SYinghai Lu if (ret > depth) 1266da7822e5SYinghai Lu depth = ret; 1267da7822e5SYinghai Lu } 1268da7822e5SYinghai Lu 1269da7822e5SYinghai Lu return depth; 1270da7822e5SYinghai Lu } 1271da7822e5SYinghai Lu 1272b55438fdSYinghai Lu /* 1273b55438fdSYinghai Lu * -1: undefined, will auto detect later 1274b55438fdSYinghai Lu * 0: disabled by user 1275b55438fdSYinghai Lu * 1: disabled by auto detect 1276b55438fdSYinghai Lu * 2: enabled by user 1277b55438fdSYinghai Lu * 3: enabled by auto detect 1278b55438fdSYinghai Lu */ 1279b55438fdSYinghai Lu enum enable_type { 1280b55438fdSYinghai Lu undefined = -1, 1281b55438fdSYinghai Lu user_disabled, 1282b55438fdSYinghai Lu auto_disabled, 1283b55438fdSYinghai Lu user_enabled, 1284b55438fdSYinghai Lu auto_enabled, 1285b55438fdSYinghai Lu }; 1286b55438fdSYinghai Lu 1287b55438fdSYinghai Lu static enum enable_type pci_realloc_enable __initdata = undefined; 1288b55438fdSYinghai Lu void __init pci_realloc_get_opt(char *str) 1289b55438fdSYinghai Lu { 1290b55438fdSYinghai Lu if (!strncmp(str, "off", 3)) 1291b55438fdSYinghai Lu pci_realloc_enable = user_disabled; 1292b55438fdSYinghai Lu else if (!strncmp(str, "on", 2)) 1293b55438fdSYinghai Lu pci_realloc_enable = user_enabled; 1294b55438fdSYinghai Lu } 1295b55438fdSYinghai Lu static bool __init pci_realloc_enabled(void) 1296b55438fdSYinghai Lu { 1297b55438fdSYinghai Lu return pci_realloc_enable >= user_enabled; 1298b55438fdSYinghai Lu } 1299f483d392SRam Pai 1300b07f2ebcSYinghai Lu static void __init pci_realloc_detect(void) 1301b07f2ebcSYinghai Lu { 1302b07f2ebcSYinghai Lu #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO) 1303b07f2ebcSYinghai Lu struct pci_dev *dev = NULL; 1304b07f2ebcSYinghai Lu 1305b07f2ebcSYinghai Lu if (pci_realloc_enable != undefined) 1306b07f2ebcSYinghai Lu return; 1307b07f2ebcSYinghai Lu 1308b07f2ebcSYinghai Lu for_each_pci_dev(dev) { 1309b07f2ebcSYinghai Lu int i; 1310b07f2ebcSYinghai Lu 1311b07f2ebcSYinghai Lu for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) { 1312b07f2ebcSYinghai Lu struct resource *r = &dev->resource[i]; 1313b07f2ebcSYinghai Lu 1314b07f2ebcSYinghai Lu /* Not assigned, or rejected by kernel ? */ 1315b07f2ebcSYinghai Lu if (r->flags && !r->start) { 1316b07f2ebcSYinghai Lu pci_realloc_enable = auto_enabled; 1317b07f2ebcSYinghai Lu 1318b07f2ebcSYinghai Lu return; 1319b07f2ebcSYinghai Lu } 1320b07f2ebcSYinghai Lu } 1321b07f2ebcSYinghai Lu } 1322b07f2ebcSYinghai Lu #endif 1323b07f2ebcSYinghai Lu } 1324b07f2ebcSYinghai Lu 1325da7822e5SYinghai Lu /* 1326da7822e5SYinghai Lu * first try will not touch pci bridge res 1327da7822e5SYinghai Lu * second and later try will clear small leaf bridge res 1328da7822e5SYinghai Lu * will stop till to the max deepth if can not find good one 1329da7822e5SYinghai Lu */ 13301da177e4SLinus Torvalds void __init 13311da177e4SLinus Torvalds pci_assign_unassigned_resources(void) 13321da177e4SLinus Torvalds { 13331da177e4SLinus Torvalds struct pci_bus *bus; 1334bdc4abecSYinghai Lu LIST_HEAD(realloc_head); /* list of resources that 1335c8adf9a3SRam Pai want additional resources */ 1336bdc4abecSYinghai Lu struct list_head *add_list = NULL; 1337da7822e5SYinghai Lu int tried_times = 0; 1338da7822e5SYinghai Lu enum release_type rel_type = leaf_only; 1339bdc4abecSYinghai Lu LIST_HEAD(fail_head); 1340b9b0bba9SYinghai Lu struct pci_dev_resource *fail_res; 1341da7822e5SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 1342da7822e5SYinghai Lu IORESOURCE_PREFETCH; 134319aa7ee4SYinghai Lu int pci_try_num = 1; 1344da7822e5SYinghai Lu 134519aa7ee4SYinghai Lu /* don't realloc if asked to do so */ 1346b07f2ebcSYinghai Lu pci_realloc_detect(); 134719aa7ee4SYinghai Lu if (pci_realloc_enabled()) { 134819aa7ee4SYinghai Lu int max_depth = pci_get_max_depth(); 134919aa7ee4SYinghai Lu 1350da7822e5SYinghai Lu pci_try_num = max_depth + 1; 1351da7822e5SYinghai Lu printk(KERN_DEBUG "PCI: max bus depth: %d pci_try_num: %d\n", 1352da7822e5SYinghai Lu max_depth, pci_try_num); 135319aa7ee4SYinghai Lu } 1354da7822e5SYinghai Lu 1355da7822e5SYinghai Lu again: 135619aa7ee4SYinghai Lu /* 135719aa7ee4SYinghai Lu * last try will use add_list, otherwise will try good to have as 135819aa7ee4SYinghai Lu * must have, so can realloc parent bridge resource 135919aa7ee4SYinghai Lu */ 136019aa7ee4SYinghai Lu if (tried_times + 1 == pci_try_num) 1361bdc4abecSYinghai Lu add_list = &realloc_head; 13621da177e4SLinus Torvalds /* Depth first, calculate sizes and alignments of all 13631da177e4SLinus Torvalds subordinate buses. */ 1364da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 136519aa7ee4SYinghai Lu __pci_bus_size_bridges(bus, add_list); 1366c8adf9a3SRam Pai 13671da177e4SLinus Torvalds /* Depth last, allocate resources and update the hardware. */ 1368da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 1369bdc4abecSYinghai Lu __pci_bus_assign_resources(bus, add_list, &fail_head); 137019aa7ee4SYinghai Lu if (add_list) 1371bdc4abecSYinghai Lu BUG_ON(!list_empty(add_list)); 1372da7822e5SYinghai Lu tried_times++; 1373da7822e5SYinghai Lu 1374da7822e5SYinghai Lu /* any device complain? */ 1375bdc4abecSYinghai Lu if (list_empty(&fail_head)) 1376da7822e5SYinghai Lu goto enable_and_dump; 1377f483d392SRam Pai 13780c5be0cbSYinghai Lu if (tried_times >= pci_try_num) { 1379eb572e7cSYinghai Lu if (pci_realloc_enable == undefined) 1380eb572e7cSYinghai Lu printk(KERN_INFO "Some PCI device resources are unassigned, try booting with pci=realloc\n"); 1381b07f2ebcSYinghai Lu else if (pci_realloc_enable == auto_enabled) 1382b07f2ebcSYinghai Lu printk(KERN_INFO "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n"); 1383eb572e7cSYinghai Lu 1384bffc56d4SYinghai Lu free_list(&fail_head); 1385da7822e5SYinghai Lu goto enable_and_dump; 1386da7822e5SYinghai Lu } 1387da7822e5SYinghai Lu 1388da7822e5SYinghai Lu printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", 1389da7822e5SYinghai Lu tried_times + 1); 1390da7822e5SYinghai Lu 1391da7822e5SYinghai Lu /* third times and later will not check if it is leaf */ 1392da7822e5SYinghai Lu if ((tried_times + 1) > 2) 1393da7822e5SYinghai Lu rel_type = whole_subtree; 1394da7822e5SYinghai Lu 1395da7822e5SYinghai Lu /* 1396da7822e5SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 1397da7822e5SYinghai Lu * child device under that bridge 1398da7822e5SYinghai Lu */ 1399b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 1400b9b0bba9SYinghai Lu bus = fail_res->dev->bus; 1401bdc4abecSYinghai Lu pci_bus_release_bridge_resources(bus, 1402b9b0bba9SYinghai Lu fail_res->flags & type_mask, 1403da7822e5SYinghai Lu rel_type); 1404da7822e5SYinghai Lu } 1405da7822e5SYinghai Lu /* restore size and flags */ 1406b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 1407b9b0bba9SYinghai Lu struct resource *res = fail_res->res; 1408da7822e5SYinghai Lu 1409b9b0bba9SYinghai Lu res->start = fail_res->start; 1410b9b0bba9SYinghai Lu res->end = fail_res->end; 1411b9b0bba9SYinghai Lu res->flags = fail_res->flags; 1412b9b0bba9SYinghai Lu if (fail_res->dev->subordinate) 1413da7822e5SYinghai Lu res->flags = 0; 1414da7822e5SYinghai Lu } 1415bffc56d4SYinghai Lu free_list(&fail_head); 1416da7822e5SYinghai Lu 1417da7822e5SYinghai Lu goto again; 1418da7822e5SYinghai Lu 1419da7822e5SYinghai Lu enable_and_dump: 1420da7822e5SYinghai Lu /* Depth last, update the hardware. */ 1421da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 1422da7822e5SYinghai Lu pci_enable_bridges(bus); 142376fbc263SYinghai Lu 142476fbc263SYinghai Lu /* dump the resource on buses */ 1425da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 142676fbc263SYinghai Lu pci_bus_dump_resources(bus); 142776fbc263SYinghai Lu } 14286841ec68SYinghai Lu 14296841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) 14306841ec68SYinghai Lu { 14316841ec68SYinghai Lu struct pci_bus *parent = bridge->subordinate; 1432bdc4abecSYinghai Lu LIST_HEAD(add_list); /* list of resources that 14338424d759SYinghai Lu want additional resources */ 143432180e40SYinghai Lu int tried_times = 0; 1435bdc4abecSYinghai Lu LIST_HEAD(fail_head); 1436b9b0bba9SYinghai Lu struct pci_dev_resource *fail_res; 14376841ec68SYinghai Lu int retval; 143832180e40SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 143932180e40SYinghai Lu IORESOURCE_PREFETCH; 14406841ec68SYinghai Lu 144132180e40SYinghai Lu again: 14428424d759SYinghai Lu __pci_bus_size_bridges(parent, &add_list); 1443bdc4abecSYinghai Lu __pci_bridge_assign_resources(bridge, &add_list, &fail_head); 1444bdc4abecSYinghai Lu BUG_ON(!list_empty(&add_list)); 144532180e40SYinghai Lu tried_times++; 144632180e40SYinghai Lu 1447bdc4abecSYinghai Lu if (list_empty(&fail_head)) 14483f579c34SYinghai Lu goto enable_all; 144932180e40SYinghai Lu 145032180e40SYinghai Lu if (tried_times >= 2) { 145132180e40SYinghai Lu /* still fail, don't need to try more */ 1452bffc56d4SYinghai Lu free_list(&fail_head); 14533f579c34SYinghai Lu goto enable_all; 145432180e40SYinghai Lu } 145532180e40SYinghai Lu 145632180e40SYinghai Lu printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", 145732180e40SYinghai Lu tried_times + 1); 145832180e40SYinghai Lu 145932180e40SYinghai Lu /* 146032180e40SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 146132180e40SYinghai Lu * child device under that bridge 146232180e40SYinghai Lu */ 1463b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 1464b9b0bba9SYinghai Lu struct pci_bus *bus = fail_res->dev->bus; 1465b9b0bba9SYinghai Lu unsigned long flags = fail_res->flags; 146632180e40SYinghai Lu 146732180e40SYinghai Lu pci_bus_release_bridge_resources(bus, flags & type_mask, 146832180e40SYinghai Lu whole_subtree); 146932180e40SYinghai Lu } 147032180e40SYinghai Lu /* restore size and flags */ 1471b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 1472b9b0bba9SYinghai Lu struct resource *res = fail_res->res; 147332180e40SYinghai Lu 1474b9b0bba9SYinghai Lu res->start = fail_res->start; 1475b9b0bba9SYinghai Lu res->end = fail_res->end; 1476b9b0bba9SYinghai Lu res->flags = fail_res->flags; 1477b9b0bba9SYinghai Lu if (fail_res->dev->subordinate) 147832180e40SYinghai Lu res->flags = 0; 147932180e40SYinghai Lu } 1480bffc56d4SYinghai Lu free_list(&fail_head); 148132180e40SYinghai Lu 148232180e40SYinghai Lu goto again; 14833f579c34SYinghai Lu 14843f579c34SYinghai Lu enable_all: 14853f579c34SYinghai Lu retval = pci_reenable_device(bridge); 14863f579c34SYinghai Lu pci_set_master(bridge); 14873f579c34SYinghai Lu pci_enable_bridges(parent); 14886841ec68SYinghai Lu } 14896841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); 14909b03088fSYinghai Lu 14919b03088fSYinghai Lu #ifdef CONFIG_HOTPLUG 14929b03088fSYinghai Lu /** 14939b03088fSYinghai Lu * pci_rescan_bus - scan a PCI bus for devices. 14949b03088fSYinghai Lu * @bus: PCI bus to scan 14959b03088fSYinghai Lu * 14969b03088fSYinghai Lu * Scan a PCI bus and child buses for new devices, adds them, 14979b03088fSYinghai Lu * and enables them. 14989b03088fSYinghai Lu * 14999b03088fSYinghai Lu * Returns the max number of subordinate bus discovered. 15009b03088fSYinghai Lu */ 15019b03088fSYinghai Lu unsigned int __ref pci_rescan_bus(struct pci_bus *bus) 15029b03088fSYinghai Lu { 15039b03088fSYinghai Lu unsigned int max; 15049b03088fSYinghai Lu struct pci_dev *dev; 1505bdc4abecSYinghai Lu LIST_HEAD(add_list); /* list of resources that 15069b03088fSYinghai Lu want additional resources */ 15079b03088fSYinghai Lu 15089b03088fSYinghai Lu max = pci_scan_child_bus(bus); 15099b03088fSYinghai Lu 15109b03088fSYinghai Lu down_read(&pci_bus_sem); 15119b03088fSYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) 15129b03088fSYinghai Lu if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE || 15139b03088fSYinghai Lu dev->hdr_type == PCI_HEADER_TYPE_CARDBUS) 15149b03088fSYinghai Lu if (dev->subordinate) 15159b03088fSYinghai Lu __pci_bus_size_bridges(dev->subordinate, 15169b03088fSYinghai Lu &add_list); 15179b03088fSYinghai Lu up_read(&pci_bus_sem); 15189b03088fSYinghai Lu __pci_bus_assign_resources(bus, &add_list, NULL); 1519bdc4abecSYinghai Lu BUG_ON(!list_empty(&add_list)); 15209b03088fSYinghai Lu 15219b03088fSYinghai Lu pci_enable_bridges(bus); 15229b03088fSYinghai Lu pci_bus_add_devices(bus); 15239b03088fSYinghai Lu 15249b03088fSYinghai Lu return max; 15259b03088fSYinghai Lu } 15269b03088fSYinghai Lu EXPORT_SYMBOL_GPL(pci_rescan_bus); 15279b03088fSYinghai Lu #endif 1528