xref: /openbmc/linux/drivers/pci/setup-bus.c (revision b55438fdd5173a367659a7e200acea6c9f77b8cb)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  *	drivers/pci/setup-bus.c
31da177e4SLinus Torvalds  *
41da177e4SLinus Torvalds  * Extruded from code written by
51da177e4SLinus Torvalds  *      Dave Rusling (david.rusling@reo.mts.dec.com)
61da177e4SLinus Torvalds  *      David Mosberger (davidm@cs.arizona.edu)
71da177e4SLinus Torvalds  *	David Miller (davem@redhat.com)
81da177e4SLinus Torvalds  *
91da177e4SLinus Torvalds  * Support routines for initializing a PCI subsystem.
101da177e4SLinus Torvalds  */
111da177e4SLinus Torvalds 
121da177e4SLinus Torvalds /*
131da177e4SLinus Torvalds  * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
141da177e4SLinus Torvalds  *	     PCI-PCI bridges cleanup, sorted resource allocation.
151da177e4SLinus Torvalds  * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
161da177e4SLinus Torvalds  *	     Converted to allocation in 3 passes, which gives
171da177e4SLinus Torvalds  *	     tighter packing. Prefetchable range support.
181da177e4SLinus Torvalds  */
191da177e4SLinus Torvalds 
201da177e4SLinus Torvalds #include <linux/init.h>
211da177e4SLinus Torvalds #include <linux/kernel.h>
221da177e4SLinus Torvalds #include <linux/module.h>
231da177e4SLinus Torvalds #include <linux/pci.h>
241da177e4SLinus Torvalds #include <linux/errno.h>
251da177e4SLinus Torvalds #include <linux/ioport.h>
261da177e4SLinus Torvalds #include <linux/cache.h>
271da177e4SLinus Torvalds #include <linux/slab.h>
286faf17f6SChris Wright #include "pci.h"
291da177e4SLinus Torvalds 
30bdc4abecSYinghai Lu struct pci_dev_resource {
31bdc4abecSYinghai Lu 	struct list_head list;
322934a0deSYinghai Lu 	struct resource *res;
332934a0deSYinghai Lu 	struct pci_dev *dev;
34568ddef8SYinghai Lu 	resource_size_t start;
35568ddef8SYinghai Lu 	resource_size_t end;
36c8adf9a3SRam Pai 	resource_size_t add_size;
372bbc6942SRam Pai 	resource_size_t min_align;
38568ddef8SYinghai Lu 	unsigned long flags;
39568ddef8SYinghai Lu };
40568ddef8SYinghai Lu 
41bffc56d4SYinghai Lu static void free_list(struct list_head *head)
42bffc56d4SYinghai Lu {
43bffc56d4SYinghai Lu 	struct pci_dev_resource *dev_res, *tmp;
44bffc56d4SYinghai Lu 
45bffc56d4SYinghai Lu 	list_for_each_entry_safe(dev_res, tmp, head, list) {
46bffc56d4SYinghai Lu 		list_del(&dev_res->list);
47bffc56d4SYinghai Lu 		kfree(dev_res);
48bffc56d4SYinghai Lu 	}
49bffc56d4SYinghai Lu }
50094732a5SRam Pai 
51c8adf9a3SRam Pai /**
52c8adf9a3SRam Pai  * add_to_list() - add a new resource tracker to the list
53c8adf9a3SRam Pai  * @head:	Head of the list
54c8adf9a3SRam Pai  * @dev:	device corresponding to which the resource
55c8adf9a3SRam Pai  *		belongs
56c8adf9a3SRam Pai  * @res:	The resource to be tracked
57c8adf9a3SRam Pai  * @add_size:	additional size to be optionally added
58c8adf9a3SRam Pai  *              to the resource
59c8adf9a3SRam Pai  */
60bdc4abecSYinghai Lu static int add_to_list(struct list_head *head,
61c8adf9a3SRam Pai 		 struct pci_dev *dev, struct resource *res,
622bbc6942SRam Pai 		 resource_size_t add_size, resource_size_t min_align)
63568ddef8SYinghai Lu {
64764242a0SYinghai Lu 	struct pci_dev_resource *tmp;
65568ddef8SYinghai Lu 
66bdc4abecSYinghai Lu 	tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
67568ddef8SYinghai Lu 	if (!tmp) {
68c8adf9a3SRam Pai 		pr_warning("add_to_list: kmalloc() failed!\n");
69ef62dfefSYinghai Lu 		return -ENOMEM;
70568ddef8SYinghai Lu 	}
71568ddef8SYinghai Lu 
72568ddef8SYinghai Lu 	tmp->res = res;
73568ddef8SYinghai Lu 	tmp->dev = dev;
74568ddef8SYinghai Lu 	tmp->start = res->start;
75568ddef8SYinghai Lu 	tmp->end = res->end;
76568ddef8SYinghai Lu 	tmp->flags = res->flags;
77c8adf9a3SRam Pai 	tmp->add_size = add_size;
782bbc6942SRam Pai 	tmp->min_align = min_align;
79bdc4abecSYinghai Lu 
80bdc4abecSYinghai Lu 	list_add(&tmp->list, head);
81ef62dfefSYinghai Lu 
82ef62dfefSYinghai Lu 	return 0;
83568ddef8SYinghai Lu }
84568ddef8SYinghai Lu 
85b9b0bba9SYinghai Lu static void remove_from_list(struct list_head *head,
863e6e0d80SYinghai Lu 				 struct resource *res)
873e6e0d80SYinghai Lu {
88b9b0bba9SYinghai Lu 	struct pci_dev_resource *dev_res, *tmp;
893e6e0d80SYinghai Lu 
90b9b0bba9SYinghai Lu 	list_for_each_entry_safe(dev_res, tmp, head, list) {
91b9b0bba9SYinghai Lu 		if (dev_res->res == res) {
92b9b0bba9SYinghai Lu 			list_del(&dev_res->list);
93b9b0bba9SYinghai Lu 			kfree(dev_res);
94bdc4abecSYinghai Lu 			break;
953e6e0d80SYinghai Lu 		}
963e6e0d80SYinghai Lu 	}
973e6e0d80SYinghai Lu }
983e6e0d80SYinghai Lu 
99b9b0bba9SYinghai Lu static resource_size_t get_res_add_size(struct list_head *head,
1001c372353SYinghai Lu 					struct resource *res)
1011c372353SYinghai Lu {
102b9b0bba9SYinghai Lu 	struct pci_dev_resource *dev_res;
1031c372353SYinghai Lu 
104b9b0bba9SYinghai Lu 	list_for_each_entry(dev_res, head, list) {
105b9b0bba9SYinghai Lu 		if (dev_res->res == res) {
106b592443dSYinghai Lu 			int idx = res - &dev_res->dev->resource[0];
107b592443dSYinghai Lu 
108b9b0bba9SYinghai Lu 			dev_printk(KERN_DEBUG, &dev_res->dev->dev,
109b592443dSYinghai Lu 				 "res[%d]=%pR get_res_add_size add_size %llx\n",
110b592443dSYinghai Lu 				 idx, dev_res->res,
111b9b0bba9SYinghai Lu 				 (unsigned long long)dev_res->add_size);
112b592443dSYinghai Lu 
113b9b0bba9SYinghai Lu 			return dev_res->add_size;
114bdc4abecSYinghai Lu 		}
1153e6e0d80SYinghai Lu 	}
1161c372353SYinghai Lu 
1171c372353SYinghai Lu 	return 0;
1181c372353SYinghai Lu }
1191c372353SYinghai Lu 
12078c3b329SYinghai Lu /* Sort resources by alignment */
121bdc4abecSYinghai Lu static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
12278c3b329SYinghai Lu {
12378c3b329SYinghai Lu 	int i;
12478c3b329SYinghai Lu 
12578c3b329SYinghai Lu 	for (i = 0; i < PCI_NUM_RESOURCES; i++) {
12678c3b329SYinghai Lu 		struct resource *r;
127bdc4abecSYinghai Lu 		struct pci_dev_resource *dev_res, *tmp;
12878c3b329SYinghai Lu 		resource_size_t r_align;
129bdc4abecSYinghai Lu 		struct list_head *n;
13078c3b329SYinghai Lu 
13178c3b329SYinghai Lu 		r = &dev->resource[i];
13278c3b329SYinghai Lu 
13378c3b329SYinghai Lu 		if (r->flags & IORESOURCE_PCI_FIXED)
13478c3b329SYinghai Lu 			continue;
13578c3b329SYinghai Lu 
13678c3b329SYinghai Lu 		if (!(r->flags) || r->parent)
13778c3b329SYinghai Lu 			continue;
13878c3b329SYinghai Lu 
13978c3b329SYinghai Lu 		r_align = pci_resource_alignment(dev, r);
14078c3b329SYinghai Lu 		if (!r_align) {
14178c3b329SYinghai Lu 			dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n",
14278c3b329SYinghai Lu 				 i, r);
14378c3b329SYinghai Lu 			continue;
14478c3b329SYinghai Lu 		}
14578c3b329SYinghai Lu 
146bdc4abecSYinghai Lu 		tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
14778c3b329SYinghai Lu 		if (!tmp)
14878c3b329SYinghai Lu 			panic("pdev_sort_resources(): "
14978c3b329SYinghai Lu 			      "kmalloc() failed!\n");
15078c3b329SYinghai Lu 		tmp->res = r;
15178c3b329SYinghai Lu 		tmp->dev = dev;
152bdc4abecSYinghai Lu 
153bdc4abecSYinghai Lu 		/* fallback is smallest one or list is empty*/
154bdc4abecSYinghai Lu 		n = head;
155bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list) {
156bdc4abecSYinghai Lu 			resource_size_t align;
157bdc4abecSYinghai Lu 
158bdc4abecSYinghai Lu 			align = pci_resource_alignment(dev_res->dev,
159bdc4abecSYinghai Lu 							 dev_res->res);
160bdc4abecSYinghai Lu 
161bdc4abecSYinghai Lu 			if (r_align > align) {
162bdc4abecSYinghai Lu 				n = &dev_res->list;
16378c3b329SYinghai Lu 				break;
16478c3b329SYinghai Lu 			}
16578c3b329SYinghai Lu 		}
166bdc4abecSYinghai Lu 		/* Insert it just before n*/
167bdc4abecSYinghai Lu 		list_add_tail(&tmp->list, n);
16878c3b329SYinghai Lu 	}
16978c3b329SYinghai Lu }
17078c3b329SYinghai Lu 
1716841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev,
172bdc4abecSYinghai Lu 				 struct list_head *head)
1731da177e4SLinus Torvalds {
1741da177e4SLinus Torvalds 	u16 class = dev->class >> 8;
1751da177e4SLinus Torvalds 
1769bded00bSKenji Kaneshige 	/* Don't touch classless devices or host bridges or ioapics.  */
1776841ec68SYinghai Lu 	if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
1786841ec68SYinghai Lu 		return;
1791da177e4SLinus Torvalds 
1809bded00bSKenji Kaneshige 	/* Don't touch ioapic devices already enabled by firmware */
18123186279SSatoru Takeuchi 	if (class == PCI_CLASS_SYSTEM_PIC) {
1829bded00bSKenji Kaneshige 		u16 command;
1839bded00bSKenji Kaneshige 		pci_read_config_word(dev, PCI_COMMAND, &command);
1849bded00bSKenji Kaneshige 		if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
1856841ec68SYinghai Lu 			return;
18623186279SSatoru Takeuchi 	}
18723186279SSatoru Takeuchi 
1886841ec68SYinghai Lu 	pdev_sort_resources(dev, head);
1891da177e4SLinus Torvalds }
1901da177e4SLinus Torvalds 
191fc075e1dSRam Pai static inline void reset_resource(struct resource *res)
192fc075e1dSRam Pai {
193fc075e1dSRam Pai 	res->start = 0;
194fc075e1dSRam Pai 	res->end = 0;
195fc075e1dSRam Pai 	res->flags = 0;
196fc075e1dSRam Pai }
197fc075e1dSRam Pai 
198c8adf9a3SRam Pai /**
1999e8bf93aSRam Pai  * reassign_resources_sorted() - satisfy any additional resource requests
200c8adf9a3SRam Pai  *
2019e8bf93aSRam Pai  * @realloc_head : head of the list tracking requests requiring additional
202c8adf9a3SRam Pai  *             resources
203c8adf9a3SRam Pai  * @head     : head of the list tracking requests with allocated
204c8adf9a3SRam Pai  *             resources
205c8adf9a3SRam Pai  *
2069e8bf93aSRam Pai  * Walk through each element of the realloc_head and try to procure
207c8adf9a3SRam Pai  * additional resources for the element, provided the element
208c8adf9a3SRam Pai  * is in the head list.
209c8adf9a3SRam Pai  */
210bdc4abecSYinghai Lu static void reassign_resources_sorted(struct list_head *realloc_head,
211bdc4abecSYinghai Lu 		struct list_head *head)
212c8adf9a3SRam Pai {
213c8adf9a3SRam Pai 	struct resource *res;
214b9b0bba9SYinghai Lu 	struct pci_dev_resource *add_res, *tmp;
215bdc4abecSYinghai Lu 	struct pci_dev_resource *dev_res;
216c8adf9a3SRam Pai 	resource_size_t add_size;
217c8adf9a3SRam Pai 	int idx;
218c8adf9a3SRam Pai 
219b9b0bba9SYinghai Lu 	list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
220bdc4abecSYinghai Lu 		bool found_match = false;
221bdc4abecSYinghai Lu 
222b9b0bba9SYinghai Lu 		res = add_res->res;
223c8adf9a3SRam Pai 		/* skip resource that has been reset */
224c8adf9a3SRam Pai 		if (!res->flags)
225c8adf9a3SRam Pai 			goto out;
226c8adf9a3SRam Pai 
227c8adf9a3SRam Pai 		/* skip this resource if not found in head list */
228bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list) {
229bdc4abecSYinghai Lu 			if (dev_res->res == res) {
230bdc4abecSYinghai Lu 				found_match = true;
231bdc4abecSYinghai Lu 				break;
232c8adf9a3SRam Pai 			}
233bdc4abecSYinghai Lu 		}
234bdc4abecSYinghai Lu 		if (!found_match)/* just skip */
235bdc4abecSYinghai Lu 			continue;
236c8adf9a3SRam Pai 
237b9b0bba9SYinghai Lu 		idx = res - &add_res->dev->resource[0];
238b9b0bba9SYinghai Lu 		add_size = add_res->add_size;
2392bbc6942SRam Pai 		if (!resource_size(res)) {
240b9b0bba9SYinghai Lu 			res->start = add_res->start;
241c8adf9a3SRam Pai 			res->end = res->start + add_size - 1;
242b9b0bba9SYinghai Lu 			if (pci_assign_resource(add_res->dev, idx))
243c8adf9a3SRam Pai 				reset_resource(res);
2442bbc6942SRam Pai 		} else {
245b9b0bba9SYinghai Lu 			resource_size_t align = add_res->min_align;
246b9b0bba9SYinghai Lu 			res->flags |= add_res->flags &
247bdc4abecSYinghai Lu 				 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
248b9b0bba9SYinghai Lu 			if (pci_reassign_resource(add_res->dev, idx,
249bdc4abecSYinghai Lu 						  add_size, align))
250b9b0bba9SYinghai Lu 				dev_printk(KERN_DEBUG, &add_res->dev->dev,
251b592443dSYinghai Lu 					   "failed to add %llx res[%d]=%pR\n",
252b592443dSYinghai Lu 					   (unsigned long long)add_size,
253b592443dSYinghai Lu 					   idx, res);
254c8adf9a3SRam Pai 		}
255c8adf9a3SRam Pai out:
256b9b0bba9SYinghai Lu 		list_del(&add_res->list);
257b9b0bba9SYinghai Lu 		kfree(add_res);
258c8adf9a3SRam Pai 	}
259c8adf9a3SRam Pai }
260c8adf9a3SRam Pai 
261c8adf9a3SRam Pai /**
262c8adf9a3SRam Pai  * assign_requested_resources_sorted() - satisfy resource requests
263c8adf9a3SRam Pai  *
264c8adf9a3SRam Pai  * @head : head of the list tracking requests for resources
265c8adf9a3SRam Pai  * @failed_list : head of the list tracking requests that could
266c8adf9a3SRam Pai  *		not be allocated
267c8adf9a3SRam Pai  *
268c8adf9a3SRam Pai  * Satisfy resource requests of each element in the list. Add
269c8adf9a3SRam Pai  * requests that could not satisfied to the failed_list.
270c8adf9a3SRam Pai  */
271bdc4abecSYinghai Lu static void assign_requested_resources_sorted(struct list_head *head,
272bdc4abecSYinghai Lu 				 struct list_head *fail_head)
2736841ec68SYinghai Lu {
2746841ec68SYinghai Lu 	struct resource *res;
275bdc4abecSYinghai Lu 	struct pci_dev_resource *dev_res;
2766841ec68SYinghai Lu 	int idx;
2776841ec68SYinghai Lu 
278bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list) {
279bdc4abecSYinghai Lu 		res = dev_res->res;
280bdc4abecSYinghai Lu 		idx = res - &dev_res->dev->resource[0];
281bdc4abecSYinghai Lu 		if (resource_size(res) &&
282bdc4abecSYinghai Lu 		    pci_assign_resource(dev_res->dev, idx)) {
283bdc4abecSYinghai Lu 			if (fail_head && !pci_is_root_bus(dev_res->dev->bus)) {
2849a928660SYinghai Lu 				/*
2859a928660SYinghai Lu 				 * if the failed res is for ROM BAR, and it will
2869a928660SYinghai Lu 				 * be enabled later, don't add it to the list
2879a928660SYinghai Lu 				 */
2889a928660SYinghai Lu 				if (!((idx == PCI_ROM_RESOURCE) &&
2899a928660SYinghai Lu 				      (!(res->flags & IORESOURCE_ROM_ENABLE))))
29067cc7e26SYinghai Lu 					add_to_list(fail_head,
29167cc7e26SYinghai Lu 						    dev_res->dev, res,
29267cc7e26SYinghai Lu 						    0 /* dont care */,
29367cc7e26SYinghai Lu 						    0 /* dont care */);
2949a928660SYinghai Lu 			}
295fc075e1dSRam Pai 			reset_resource(res);
296542df5deSRajesh Shah 		}
2971da177e4SLinus Torvalds 	}
2981da177e4SLinus Torvalds }
2991da177e4SLinus Torvalds 
300bdc4abecSYinghai Lu static void __assign_resources_sorted(struct list_head *head,
301bdc4abecSYinghai Lu 				 struct list_head *realloc_head,
302bdc4abecSYinghai Lu 				 struct list_head *fail_head)
303c8adf9a3SRam Pai {
3043e6e0d80SYinghai Lu 	/*
3053e6e0d80SYinghai Lu 	 * Should not assign requested resources at first.
3063e6e0d80SYinghai Lu 	 *   they could be adjacent, so later reassign can not reallocate
3073e6e0d80SYinghai Lu 	 *   them one by one in parent resource window.
3083e6e0d80SYinghai Lu 	 * Try to assign requested + add_size at begining
3093e6e0d80SYinghai Lu 	 *  if could do that, could get out early.
3103e6e0d80SYinghai Lu 	 *  if could not do that, we still try to assign requested at first,
3113e6e0d80SYinghai Lu 	 *    then try to reassign add_size for some resources.
3123e6e0d80SYinghai Lu 	 */
313bdc4abecSYinghai Lu 	LIST_HEAD(save_head);
314bdc4abecSYinghai Lu 	LIST_HEAD(local_fail_head);
315b9b0bba9SYinghai Lu 	struct pci_dev_resource *save_res;
316bdc4abecSYinghai Lu 	struct pci_dev_resource *dev_res;
3173e6e0d80SYinghai Lu 
3183e6e0d80SYinghai Lu 	/* Check if optional add_size is there */
319bdc4abecSYinghai Lu 	if (!realloc_head || list_empty(realloc_head))
3203e6e0d80SYinghai Lu 		goto requested_and_reassign;
3213e6e0d80SYinghai Lu 
3223e6e0d80SYinghai Lu 	/* Save original start, end, flags etc at first */
323bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list) {
324bdc4abecSYinghai Lu 		if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
325bffc56d4SYinghai Lu 			free_list(&save_head);
3263e6e0d80SYinghai Lu 			goto requested_and_reassign;
3273e6e0d80SYinghai Lu 		}
328bdc4abecSYinghai Lu 	}
3293e6e0d80SYinghai Lu 
3303e6e0d80SYinghai Lu 	/* Update res in head list with add_size in realloc_head list */
331bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list)
332bdc4abecSYinghai Lu 		dev_res->res->end += get_res_add_size(realloc_head,
333bdc4abecSYinghai Lu 							dev_res->res);
3343e6e0d80SYinghai Lu 
3353e6e0d80SYinghai Lu 	/* Try updated head list with add_size added */
3363e6e0d80SYinghai Lu 	assign_requested_resources_sorted(head, &local_fail_head);
3373e6e0d80SYinghai Lu 
3383e6e0d80SYinghai Lu 	/* all assigned with add_size ? */
339bdc4abecSYinghai Lu 	if (list_empty(&local_fail_head)) {
3403e6e0d80SYinghai Lu 		/* Remove head list from realloc_head list */
341bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list)
342bdc4abecSYinghai Lu 			remove_from_list(realloc_head, dev_res->res);
343bffc56d4SYinghai Lu 		free_list(&save_head);
344bffc56d4SYinghai Lu 		free_list(head);
3453e6e0d80SYinghai Lu 		return;
3463e6e0d80SYinghai Lu 	}
3473e6e0d80SYinghai Lu 
348bffc56d4SYinghai Lu 	free_list(&local_fail_head);
3493e6e0d80SYinghai Lu 	/* Release assigned resource */
350bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list)
351bdc4abecSYinghai Lu 		if (dev_res->res->parent)
352bdc4abecSYinghai Lu 			release_resource(dev_res->res);
3533e6e0d80SYinghai Lu 	/* Restore start/end/flags from saved list */
354b9b0bba9SYinghai Lu 	list_for_each_entry(save_res, &save_head, list) {
355b9b0bba9SYinghai Lu 		struct resource *res = save_res->res;
3563e6e0d80SYinghai Lu 
357b9b0bba9SYinghai Lu 		res->start = save_res->start;
358b9b0bba9SYinghai Lu 		res->end = save_res->end;
359b9b0bba9SYinghai Lu 		res->flags = save_res->flags;
3603e6e0d80SYinghai Lu 	}
361bffc56d4SYinghai Lu 	free_list(&save_head);
3623e6e0d80SYinghai Lu 
3633e6e0d80SYinghai Lu requested_and_reassign:
364c8adf9a3SRam Pai 	/* Satisfy the must-have resource requests */
365c8adf9a3SRam Pai 	assign_requested_resources_sorted(head, fail_head);
366c8adf9a3SRam Pai 
3670a2daa1cSRam Pai 	/* Try to satisfy any additional optional resource
368c8adf9a3SRam Pai 		requests */
3699e8bf93aSRam Pai 	if (realloc_head)
3709e8bf93aSRam Pai 		reassign_resources_sorted(realloc_head, head);
371bffc56d4SYinghai Lu 	free_list(head);
372c8adf9a3SRam Pai }
373c8adf9a3SRam Pai 
3746841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev,
375bdc4abecSYinghai Lu 				 struct list_head *add_head,
376bdc4abecSYinghai Lu 				 struct list_head *fail_head)
3776841ec68SYinghai Lu {
378bdc4abecSYinghai Lu 	LIST_HEAD(head);
3796841ec68SYinghai Lu 
3806841ec68SYinghai Lu 	__dev_sort_resources(dev, &head);
3818424d759SYinghai Lu 	__assign_resources_sorted(&head, add_head, fail_head);
3826841ec68SYinghai Lu 
3836841ec68SYinghai Lu }
3846841ec68SYinghai Lu 
3856841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus,
386bdc4abecSYinghai Lu 					 struct list_head *realloc_head,
387bdc4abecSYinghai Lu 					 struct list_head *fail_head)
3886841ec68SYinghai Lu {
3896841ec68SYinghai Lu 	struct pci_dev *dev;
390bdc4abecSYinghai Lu 	LIST_HEAD(head);
3916841ec68SYinghai Lu 
3926841ec68SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list)
3936841ec68SYinghai Lu 		__dev_sort_resources(dev, &head);
3946841ec68SYinghai Lu 
3959e8bf93aSRam Pai 	__assign_resources_sorted(&head, realloc_head, fail_head);
3966841ec68SYinghai Lu }
3976841ec68SYinghai Lu 
398b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus)
3991da177e4SLinus Torvalds {
4001da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
401c7dabef8SBjorn Helgaas 	struct resource *res;
4021da177e4SLinus Torvalds 	struct pci_bus_region region;
4031da177e4SLinus Torvalds 
404865df576SBjorn Helgaas 	dev_info(&bridge->dev, "CardBus bridge to [bus %02x-%02x]\n",
405865df576SBjorn Helgaas 		 bus->secondary, bus->subordinate);
4061da177e4SLinus Torvalds 
407c7dabef8SBjorn Helgaas 	res = bus->resource[0];
408c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
409c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
4101da177e4SLinus Torvalds 		/*
4111da177e4SLinus Torvalds 		 * The IO resource is allocated a range twice as large as it
4121da177e4SLinus Torvalds 		 * would normally need.  This allows us to set both IO regs.
4131da177e4SLinus Torvalds 		 */
414c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
4151da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
4161da177e4SLinus Torvalds 					region.start);
4171da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
4181da177e4SLinus Torvalds 					region.end);
4191da177e4SLinus Torvalds 	}
4201da177e4SLinus Torvalds 
421c7dabef8SBjorn Helgaas 	res = bus->resource[1];
422c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
423c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
424c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
4251da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
4261da177e4SLinus Torvalds 					region.start);
4271da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
4281da177e4SLinus Torvalds 					region.end);
4291da177e4SLinus Torvalds 	}
4301da177e4SLinus Torvalds 
431c7dabef8SBjorn Helgaas 	res = bus->resource[2];
432c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
433c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
434c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
4351da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
4361da177e4SLinus Torvalds 					region.start);
4371da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
4381da177e4SLinus Torvalds 					region.end);
4391da177e4SLinus Torvalds 	}
4401da177e4SLinus Torvalds 
441c7dabef8SBjorn Helgaas 	res = bus->resource[3];
442c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
443c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
444c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
4451da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
4461da177e4SLinus Torvalds 					region.start);
4471da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
4481da177e4SLinus Torvalds 					region.end);
4491da177e4SLinus Torvalds 	}
4501da177e4SLinus Torvalds }
451b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus);
4521da177e4SLinus Torvalds 
4531da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected.
4541da177e4SLinus Torvalds    PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
4551da177e4SLinus Torvalds    requires that if there is no I/O ports or memory behind the
4561da177e4SLinus Torvalds    bridge, corresponding range must be turned off by writing base
4571da177e4SLinus Torvalds    value greater than limit to the bridge's base/limit registers.
4581da177e4SLinus Torvalds 
4591da177e4SLinus Torvalds    Note: care must be taken when updating I/O base/limit registers
4601da177e4SLinus Torvalds    of bridges which support 32-bit I/O. This update requires two
4611da177e4SLinus Torvalds    config space writes, so it's quite possible that an I/O window of
4621da177e4SLinus Torvalds    the bridge will have some undesirable address (e.g. 0) after the
4631da177e4SLinus Torvalds    first write. Ditto 64-bit prefetchable MMIO.  */
4647cc5997dSYinghai Lu static void pci_setup_bridge_io(struct pci_bus *bus)
4651da177e4SLinus Torvalds {
4661da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
467c7dabef8SBjorn Helgaas 	struct resource *res;
4681da177e4SLinus Torvalds 	struct pci_bus_region region;
4697cc5997dSYinghai Lu 	u32 l, io_upper16;
4701da177e4SLinus Torvalds 
4711da177e4SLinus Torvalds 	/* Set up the top and bottom of the PCI I/O segment for this bus. */
472c7dabef8SBjorn Helgaas 	res = bus->resource[0];
473c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
474c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
4751da177e4SLinus Torvalds 		pci_read_config_dword(bridge, PCI_IO_BASE, &l);
4761da177e4SLinus Torvalds 		l &= 0xffff0000;
4771da177e4SLinus Torvalds 		l |= (region.start >> 8) & 0x00f0;
4781da177e4SLinus Torvalds 		l |= region.end & 0xf000;
4791da177e4SLinus Torvalds 		/* Set up upper 16 bits of I/O base/limit. */
4801da177e4SLinus Torvalds 		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
481c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
4827cc5997dSYinghai Lu 	} else {
4831da177e4SLinus Torvalds 		/* Clear upper 16 bits of I/O base/limit. */
4841da177e4SLinus Torvalds 		io_upper16 = 0;
4851da177e4SLinus Torvalds 		l = 0x00f0;
4861da177e4SLinus Torvalds 	}
4871da177e4SLinus Torvalds 	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */
4881da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
4891da177e4SLinus Torvalds 	/* Update lower 16 bits of I/O base/limit. */
4901da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE, l);
4911da177e4SLinus Torvalds 	/* Update upper 16 bits of I/O base/limit. */
4921da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
4937cc5997dSYinghai Lu }
4941da177e4SLinus Torvalds 
4957cc5997dSYinghai Lu static void pci_setup_bridge_mmio(struct pci_bus *bus)
4967cc5997dSYinghai Lu {
4977cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
4987cc5997dSYinghai Lu 	struct resource *res;
4997cc5997dSYinghai Lu 	struct pci_bus_region region;
5007cc5997dSYinghai Lu 	u32 l;
5017cc5997dSYinghai Lu 
5027cc5997dSYinghai Lu 	/* Set up the top and bottom of the PCI Memory segment for this bus. */
503c7dabef8SBjorn Helgaas 	res = bus->resource[1];
504c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
505c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
5061da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
5071da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
508c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
5097cc5997dSYinghai Lu 	} else {
5101da177e4SLinus Torvalds 		l = 0x0000fff0;
5111da177e4SLinus Torvalds 	}
5121da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
5137cc5997dSYinghai Lu }
5147cc5997dSYinghai Lu 
5157cc5997dSYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_bus *bus)
5167cc5997dSYinghai Lu {
5177cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
5187cc5997dSYinghai Lu 	struct resource *res;
5197cc5997dSYinghai Lu 	struct pci_bus_region region;
5207cc5997dSYinghai Lu 	u32 l, bu, lu;
5211da177e4SLinus Torvalds 
5221da177e4SLinus Torvalds 	/* Clear out the upper 32 bits of PREF limit.
5231da177e4SLinus Torvalds 	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
5241da177e4SLinus Torvalds 	   disables PREF range, which is ok. */
5251da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
5261da177e4SLinus Torvalds 
5271da177e4SLinus Torvalds 	/* Set up PREF base/limit. */
528c40a22e0SBenjamin Herrenschmidt 	bu = lu = 0;
529c7dabef8SBjorn Helgaas 	res = bus->resource[2];
530c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
531c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_PREFETCH) {
5321da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
5331da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
534c7dabef8SBjorn Helgaas 		if (res->flags & IORESOURCE_MEM_64) {
53513d36c24SAndrew Morton 			bu = upper_32_bits(region.start);
53613d36c24SAndrew Morton 			lu = upper_32_bits(region.end);
5371f82de10SYinghai Lu 		}
538c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
5397cc5997dSYinghai Lu 	} else {
5401da177e4SLinus Torvalds 		l = 0x0000fff0;
5411da177e4SLinus Torvalds 	}
5421da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
5431da177e4SLinus Torvalds 
544c40a22e0SBenjamin Herrenschmidt 	/* Set the upper 32 bits of PREF base & limit. */
545c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
546c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
5477cc5997dSYinghai Lu }
5487cc5997dSYinghai Lu 
5497cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
5507cc5997dSYinghai Lu {
5517cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
5527cc5997dSYinghai Lu 
5537cc5997dSYinghai Lu 	dev_info(&bridge->dev, "PCI bridge to [bus %02x-%02x]\n",
5547cc5997dSYinghai Lu 		 bus->secondary, bus->subordinate);
5557cc5997dSYinghai Lu 
5567cc5997dSYinghai Lu 	if (type & IORESOURCE_IO)
5577cc5997dSYinghai Lu 		pci_setup_bridge_io(bus);
5587cc5997dSYinghai Lu 
5597cc5997dSYinghai Lu 	if (type & IORESOURCE_MEM)
5607cc5997dSYinghai Lu 		pci_setup_bridge_mmio(bus);
5617cc5997dSYinghai Lu 
5627cc5997dSYinghai Lu 	if (type & IORESOURCE_PREFETCH)
5637cc5997dSYinghai Lu 		pci_setup_bridge_mmio_pref(bus);
5641da177e4SLinus Torvalds 
5651da177e4SLinus Torvalds 	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
5661da177e4SLinus Torvalds }
5671da177e4SLinus Torvalds 
568e2444273SBenjamin Herrenschmidt void pci_setup_bridge(struct pci_bus *bus)
5697cc5997dSYinghai Lu {
5707cc5997dSYinghai Lu 	unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
5717cc5997dSYinghai Lu 				  IORESOURCE_PREFETCH;
5727cc5997dSYinghai Lu 
5737cc5997dSYinghai Lu 	__pci_setup_bridge(bus, type);
5747cc5997dSYinghai Lu }
5757cc5997dSYinghai Lu 
5761da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and
5771da177e4SLinus Torvalds    prefetchable memory ranges. If not, the respective
5781da177e4SLinus Torvalds    base/limit registers must be read-only and read as 0. */
57996bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus)
5801da177e4SLinus Torvalds {
5811da177e4SLinus Torvalds 	u16 io;
5821da177e4SLinus Torvalds 	u32 pmem;
5831da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
5841da177e4SLinus Torvalds 	struct resource *b_res;
5851da177e4SLinus Torvalds 
5861da177e4SLinus Torvalds 	b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
5871da177e4SLinus Torvalds 	b_res[1].flags |= IORESOURCE_MEM;
5881da177e4SLinus Torvalds 
5891da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_IO_BASE, &io);
5901da177e4SLinus Torvalds 	if (!io) {
5911da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
5921da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_IO_BASE, &io);
5931da177e4SLinus Torvalds  		pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
5941da177e4SLinus Torvalds  	}
5951da177e4SLinus Torvalds  	if (io)
5961da177e4SLinus Torvalds 		b_res[0].flags |= IORESOURCE_IO;
5971da177e4SLinus Torvalds 	/*  DECchip 21050 pass 2 errata: the bridge may miss an address
5981da177e4SLinus Torvalds 	    disconnect boundary by one PCI data phase.
5991da177e4SLinus Torvalds 	    Workaround: do not use prefetching on this device. */
6001da177e4SLinus Torvalds 	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
6011da177e4SLinus Torvalds 		return;
6021da177e4SLinus Torvalds 	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
6031da177e4SLinus Torvalds 	if (!pmem) {
6041da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
6051da177e4SLinus Torvalds 					       0xfff0fff0);
6061da177e4SLinus Torvalds 		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
6071da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
6081da177e4SLinus Torvalds 	}
6091f82de10SYinghai Lu 	if (pmem) {
6101da177e4SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
61199586105SYinghai Lu 		if ((pmem & PCI_PREF_RANGE_TYPE_MASK) ==
61299586105SYinghai Lu 		    PCI_PREF_RANGE_TYPE_64) {
6131f82de10SYinghai Lu 			b_res[2].flags |= IORESOURCE_MEM_64;
61499586105SYinghai Lu 			b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
61599586105SYinghai Lu 		}
6161f82de10SYinghai Lu 	}
6171f82de10SYinghai Lu 
6181f82de10SYinghai Lu 	/* double check if bridge does support 64 bit pref */
6191f82de10SYinghai Lu 	if (b_res[2].flags & IORESOURCE_MEM_64) {
6201f82de10SYinghai Lu 		u32 mem_base_hi, tmp;
6211f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
6221f82de10SYinghai Lu 					 &mem_base_hi);
6231f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
6241f82de10SYinghai Lu 					       0xffffffff);
6251f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
6261f82de10SYinghai Lu 		if (!tmp)
6271f82de10SYinghai Lu 			b_res[2].flags &= ~IORESOURCE_MEM_64;
6281f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
6291f82de10SYinghai Lu 				       mem_base_hi);
6301f82de10SYinghai Lu 	}
6311da177e4SLinus Torvalds }
6321da177e4SLinus Torvalds 
6331da177e4SLinus Torvalds /* Helper function for sizing routines: find first available
6341da177e4SLinus Torvalds    bus resource of a given type. Note: we intentionally skip
6351da177e4SLinus Torvalds    the bus resources which have already been assigned (that is,
6361da177e4SLinus Torvalds    have non-NULL parent resource). */
63796bde06aSSam Ravnborg static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type)
6381da177e4SLinus Torvalds {
6391da177e4SLinus Torvalds 	int i;
6401da177e4SLinus Torvalds 	struct resource *r;
6411da177e4SLinus Torvalds 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
6421da177e4SLinus Torvalds 				  IORESOURCE_PREFETCH;
6431da177e4SLinus Torvalds 
64489a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, r, i) {
645299de034SIvan Kokshaysky 		if (r == &ioport_resource || r == &iomem_resource)
646299de034SIvan Kokshaysky 			continue;
64755a10984SJesse Barnes 		if (r && (r->flags & type_mask) == type && !r->parent)
6481da177e4SLinus Torvalds 			return r;
6491da177e4SLinus Torvalds 	}
6501da177e4SLinus Torvalds 	return NULL;
6511da177e4SLinus Torvalds }
6521da177e4SLinus Torvalds 
65313583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size,
65413583b16SRam Pai 		resource_size_t min_size,
65513583b16SRam Pai 		resource_size_t size1,
65613583b16SRam Pai 		resource_size_t old_size,
65713583b16SRam Pai 		resource_size_t align)
65813583b16SRam Pai {
65913583b16SRam Pai 	if (size < min_size)
66013583b16SRam Pai 		size = min_size;
66113583b16SRam Pai 	if (old_size == 1 )
66213583b16SRam Pai 		old_size = 0;
66313583b16SRam Pai 	/* To be fixed in 2.5: we should have sort of HAVE_ISA
66413583b16SRam Pai 	   flag in the struct pci_bus. */
66513583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
66613583b16SRam Pai 	size = (size & 0xff) + ((size & ~0xffUL) << 2);
66713583b16SRam Pai #endif
66813583b16SRam Pai 	size = ALIGN(size + size1, align);
66913583b16SRam Pai 	if (size < old_size)
67013583b16SRam Pai 		size = old_size;
67113583b16SRam Pai 	return size;
67213583b16SRam Pai }
67313583b16SRam Pai 
67413583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size,
67513583b16SRam Pai 		resource_size_t min_size,
67613583b16SRam Pai 		resource_size_t size1,
67713583b16SRam Pai 		resource_size_t old_size,
67813583b16SRam Pai 		resource_size_t align)
67913583b16SRam Pai {
68013583b16SRam Pai 	if (size < min_size)
68113583b16SRam Pai 		size = min_size;
68213583b16SRam Pai 	if (old_size == 1 )
68313583b16SRam Pai 		old_size = 0;
68413583b16SRam Pai 	if (size < old_size)
68513583b16SRam Pai 		size = old_size;
68613583b16SRam Pai 	size = ALIGN(size + size1, align);
68713583b16SRam Pai 	return size;
68813583b16SRam Pai }
68913583b16SRam Pai 
690c8adf9a3SRam Pai /**
691c8adf9a3SRam Pai  * pbus_size_io() - size the io window of a given bus
692c8adf9a3SRam Pai  *
693c8adf9a3SRam Pai  * @bus : the bus
694c8adf9a3SRam Pai  * @min_size : the minimum io window that must to be allocated
695c8adf9a3SRam Pai  * @add_size : additional optional io window
6969e8bf93aSRam Pai  * @realloc_head : track the additional io window on this list
697c8adf9a3SRam Pai  *
698c8adf9a3SRam Pai  * Sizing the IO windows of the PCI-PCI bridge is trivial,
699c8adf9a3SRam Pai  * since these windows have 4K granularity and the IO ranges
700c8adf9a3SRam Pai  * of non-bridge PCI devices are limited to 256 bytes.
701c8adf9a3SRam Pai  * We must be careful with the ISA aliasing though.
702c8adf9a3SRam Pai  */
703c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
704bdc4abecSYinghai Lu 		resource_size_t add_size, struct list_head *realloc_head)
7051da177e4SLinus Torvalds {
7061da177e4SLinus Torvalds 	struct pci_dev *dev;
7071da177e4SLinus Torvalds 	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
708c8adf9a3SRam Pai 	unsigned long size = 0, size0 = 0, size1 = 0;
709be768912SYinghai Lu 	resource_size_t children_add_size = 0;
7101da177e4SLinus Torvalds 
7111da177e4SLinus Torvalds 	if (!b_res)
7121da177e4SLinus Torvalds  		return;
7131da177e4SLinus Torvalds 
7141da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
7151da177e4SLinus Torvalds 		int i;
7161da177e4SLinus Torvalds 
7171da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
7181da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
7191da177e4SLinus Torvalds 			unsigned long r_size;
7201da177e4SLinus Torvalds 
7211da177e4SLinus Torvalds 			if (r->parent || !(r->flags & IORESOURCE_IO))
7221da177e4SLinus Torvalds 				continue;
723022edd86SZhao, Yu 			r_size = resource_size(r);
7241da177e4SLinus Torvalds 
7251da177e4SLinus Torvalds 			if (r_size < 0x400)
7261da177e4SLinus Torvalds 				/* Might be re-aligned for ISA */
7271da177e4SLinus Torvalds 				size += r_size;
7281da177e4SLinus Torvalds 			else
7291da177e4SLinus Torvalds 				size1 += r_size;
730be768912SYinghai Lu 
7319e8bf93aSRam Pai 			if (realloc_head)
7329e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
7331da177e4SLinus Torvalds 		}
7341da177e4SLinus Torvalds 	}
735c8adf9a3SRam Pai 	size0 = calculate_iosize(size, min_size, size1,
73613583b16SRam Pai 			resource_size(b_res), 4096);
737be768912SYinghai Lu 	if (children_add_size > add_size)
738be768912SYinghai Lu 		add_size = children_add_size;
7399e8bf93aSRam Pai 	size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
740a4ac9feaSYinghai Lu 		calculate_iosize(size, min_size, add_size + size1,
741c8adf9a3SRam Pai 			resource_size(b_res), 4096);
742c8adf9a3SRam Pai 	if (!size0 && !size1) {
743865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
744865df576SBjorn Helgaas 			dev_info(&bus->self->dev, "disabling bridge window "
745865df576SBjorn Helgaas 				 "%pR to [bus %02x-%02x] (unused)\n", b_res,
746865df576SBjorn Helgaas 				 bus->secondary, bus->subordinate);
7471da177e4SLinus Torvalds 		b_res->flags = 0;
7481da177e4SLinus Torvalds 		return;
7491da177e4SLinus Torvalds 	}
7501da177e4SLinus Torvalds 	/* Alignment of the IO window is always 4K */
7511da177e4SLinus Torvalds 	b_res->start = 4096;
752c8adf9a3SRam Pai 	b_res->end = b_res->start + size0 - 1;
75388452565SIvan Kokshaysky 	b_res->flags |= IORESOURCE_STARTALIGN;
754b592443dSYinghai Lu 	if (size1 > size0 && realloc_head) {
7559e8bf93aSRam Pai 		add_to_list(realloc_head, bus->self, b_res, size1-size0, 4096);
756b592443dSYinghai Lu 		dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window "
757b592443dSYinghai Lu 				 "%pR to [bus %02x-%02x] add_size %lx\n", b_res,
758b592443dSYinghai Lu 				 bus->secondary, bus->subordinate, size1-size0);
759b592443dSYinghai Lu 	}
7601da177e4SLinus Torvalds }
7611da177e4SLinus Torvalds 
762c8adf9a3SRam Pai /**
763c8adf9a3SRam Pai  * pbus_size_mem() - size the memory window of a given bus
764c8adf9a3SRam Pai  *
765c8adf9a3SRam Pai  * @bus : the bus
766c8adf9a3SRam Pai  * @min_size : the minimum memory window that must to be allocated
767c8adf9a3SRam Pai  * @add_size : additional optional memory window
7689e8bf93aSRam Pai  * @realloc_head : track the additional memory window on this list
769c8adf9a3SRam Pai  *
770c8adf9a3SRam Pai  * Calculate the size of the bus and minimal alignment which
771c8adf9a3SRam Pai  * guarantees that all child resources fit in this size.
772c8adf9a3SRam Pai  */
77328760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
774c8adf9a3SRam Pai 			 unsigned long type, resource_size_t min_size,
775c8adf9a3SRam Pai 			resource_size_t add_size,
776bdc4abecSYinghai Lu 			struct list_head *realloc_head)
7771da177e4SLinus Torvalds {
7781da177e4SLinus Torvalds 	struct pci_dev *dev;
779c8adf9a3SRam Pai 	resource_size_t min_align, align, size, size0, size1;
780c40a22e0SBenjamin Herrenschmidt 	resource_size_t aligns[12];	/* Alignments from 1Mb to 2Gb */
7811da177e4SLinus Torvalds 	int order, max_order;
7821da177e4SLinus Torvalds 	struct resource *b_res = find_free_bus_resource(bus, type);
7831f82de10SYinghai Lu 	unsigned int mem64_mask = 0;
784be768912SYinghai Lu 	resource_size_t children_add_size = 0;
7851da177e4SLinus Torvalds 
7861da177e4SLinus Torvalds 	if (!b_res)
7871da177e4SLinus Torvalds 		return 0;
7881da177e4SLinus Torvalds 
7891da177e4SLinus Torvalds 	memset(aligns, 0, sizeof(aligns));
7901da177e4SLinus Torvalds 	max_order = 0;
7911da177e4SLinus Torvalds 	size = 0;
7921da177e4SLinus Torvalds 
7931f82de10SYinghai Lu 	mem64_mask = b_res->flags & IORESOURCE_MEM_64;
7941f82de10SYinghai Lu 	b_res->flags &= ~IORESOURCE_MEM_64;
7951f82de10SYinghai Lu 
7961da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
7971da177e4SLinus Torvalds 		int i;
7981da177e4SLinus Torvalds 
7991da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
8001da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
801c40a22e0SBenjamin Herrenschmidt 			resource_size_t r_size;
8021da177e4SLinus Torvalds 
8031da177e4SLinus Torvalds 			if (r->parent || (r->flags & mask) != type)
8041da177e4SLinus Torvalds 				continue;
805022edd86SZhao, Yu 			r_size = resource_size(r);
8062aceefcbSYinghai Lu #ifdef CONFIG_PCI_IOV
8072aceefcbSYinghai Lu 			/* put SRIOV requested res to the optional list */
8089e8bf93aSRam Pai 			if (realloc_head && i >= PCI_IOV_RESOURCES &&
8092aceefcbSYinghai Lu 					i <= PCI_IOV_RESOURCE_END) {
8102aceefcbSYinghai Lu 				r->end = r->start - 1;
8119e8bf93aSRam Pai 				add_to_list(realloc_head, dev, r, r_size, 0/* dont' care */);
8122aceefcbSYinghai Lu 				children_add_size += r_size;
8132aceefcbSYinghai Lu 				continue;
8142aceefcbSYinghai Lu 			}
8152aceefcbSYinghai Lu #endif
8161da177e4SLinus Torvalds 			/* For bridges size != alignment */
8176faf17f6SChris Wright 			align = pci_resource_alignment(dev, r);
8181da177e4SLinus Torvalds 			order = __ffs(align) - 20;
8191da177e4SLinus Torvalds 			if (order > 11) {
820865df576SBjorn Helgaas 				dev_warn(&dev->dev, "disabling BAR %d: %pR "
821865df576SBjorn Helgaas 					 "(bad alignment %#llx)\n", i, r,
822865df576SBjorn Helgaas 					 (unsigned long long) align);
8231da177e4SLinus Torvalds 				r->flags = 0;
8241da177e4SLinus Torvalds 				continue;
8251da177e4SLinus Torvalds 			}
8261da177e4SLinus Torvalds 			size += r_size;
8271da177e4SLinus Torvalds 			if (order < 0)
8281da177e4SLinus Torvalds 				order = 0;
8291da177e4SLinus Torvalds 			/* Exclude ranges with size > align from
8301da177e4SLinus Torvalds 			   calculation of the alignment. */
8311da177e4SLinus Torvalds 			if (r_size == align)
8321da177e4SLinus Torvalds 				aligns[order] += align;
8331da177e4SLinus Torvalds 			if (order > max_order)
8341da177e4SLinus Torvalds 				max_order = order;
8351f82de10SYinghai Lu 			mem64_mask &= r->flags & IORESOURCE_MEM_64;
836be768912SYinghai Lu 
8379e8bf93aSRam Pai 			if (realloc_head)
8389e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
8391da177e4SLinus Torvalds 		}
8401da177e4SLinus Torvalds 	}
8411da177e4SLinus Torvalds 	align = 0;
8421da177e4SLinus Torvalds 	min_align = 0;
8431da177e4SLinus Torvalds 	for (order = 0; order <= max_order; order++) {
8448308c54dSJeremy Fitzhardinge 		resource_size_t align1 = 1;
8458308c54dSJeremy Fitzhardinge 
8468308c54dSJeremy Fitzhardinge 		align1 <<= (order + 20);
8478308c54dSJeremy Fitzhardinge 
8481da177e4SLinus Torvalds 		if (!align)
8491da177e4SLinus Torvalds 			min_align = align1;
8506f6f8c2fSMilind Arun Choudhary 		else if (ALIGN(align + min_align, min_align) < align1)
8511da177e4SLinus Torvalds 			min_align = align1 >> 1;
8521da177e4SLinus Torvalds 		align += aligns[order];
8531da177e4SLinus Torvalds 	}
854b42282e5SLinus Torvalds 	size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align);
855be768912SYinghai Lu 	if (children_add_size > add_size)
856be768912SYinghai Lu 		add_size = children_add_size;
8579e8bf93aSRam Pai 	size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
858a4ac9feaSYinghai Lu 		calculate_memsize(size, min_size, add_size,
859b42282e5SLinus Torvalds 				resource_size(b_res), min_align);
860c8adf9a3SRam Pai 	if (!size0 && !size1) {
861865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
862865df576SBjorn Helgaas 			dev_info(&bus->self->dev, "disabling bridge window "
863865df576SBjorn Helgaas 				 "%pR to [bus %02x-%02x] (unused)\n", b_res,
864865df576SBjorn Helgaas 				 bus->secondary, bus->subordinate);
8651da177e4SLinus Torvalds 		b_res->flags = 0;
8661da177e4SLinus Torvalds 		return 1;
8671da177e4SLinus Torvalds 	}
8681da177e4SLinus Torvalds 	b_res->start = min_align;
869c8adf9a3SRam Pai 	b_res->end = size0 + min_align - 1;
870c8adf9a3SRam Pai 	b_res->flags |= IORESOURCE_STARTALIGN | mem64_mask;
871b592443dSYinghai Lu 	if (size1 > size0 && realloc_head) {
8729e8bf93aSRam Pai 		add_to_list(realloc_head, bus->self, b_res, size1-size0, min_align);
873b592443dSYinghai Lu 		dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window "
874b592443dSYinghai Lu 				 "%pR to [bus %02x-%02x] add_size %llx\n", b_res,
875b592443dSYinghai Lu 				 bus->secondary, bus->subordinate, (unsigned long long)size1-size0);
876b592443dSYinghai Lu 	}
8771da177e4SLinus Torvalds 	return 1;
8781da177e4SLinus Torvalds }
8791da177e4SLinus Torvalds 
8800a2daa1cSRam Pai unsigned long pci_cardbus_resource_alignment(struct resource *res)
8810a2daa1cSRam Pai {
8820a2daa1cSRam Pai 	if (res->flags & IORESOURCE_IO)
8830a2daa1cSRam Pai 		return pci_cardbus_io_size;
8840a2daa1cSRam Pai 	if (res->flags & IORESOURCE_MEM)
8850a2daa1cSRam Pai 		return pci_cardbus_mem_size;
8860a2daa1cSRam Pai 	return 0;
8870a2daa1cSRam Pai }
8880a2daa1cSRam Pai 
8890a2daa1cSRam Pai static void pci_bus_size_cardbus(struct pci_bus *bus,
890bdc4abecSYinghai Lu 			struct list_head *realloc_head)
8911da177e4SLinus Torvalds {
8921da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
8931da177e4SLinus Torvalds 	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
89411848934SYinghai Lu 	resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
8951da177e4SLinus Torvalds 	u16 ctrl;
8961da177e4SLinus Torvalds 
8973796f1e2SYinghai Lu 	if (b_res[0].parent)
8983796f1e2SYinghai Lu 		goto handle_b_res_1;
8991da177e4SLinus Torvalds 	/*
9001da177e4SLinus Torvalds 	 * Reserve some resources for CardBus.  We reserve
9011da177e4SLinus Torvalds 	 * a fixed amount of bus space for CardBus bridges.
9021da177e4SLinus Torvalds 	 */
90311848934SYinghai Lu 	b_res[0].start = pci_cardbus_io_size;
90411848934SYinghai Lu 	b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
90511848934SYinghai Lu 	b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
90611848934SYinghai Lu 	if (realloc_head) {
90711848934SYinghai Lu 		b_res[0].end -= pci_cardbus_io_size;
90811848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
90911848934SYinghai Lu 				pci_cardbus_io_size);
91011848934SYinghai Lu 	}
9111da177e4SLinus Torvalds 
9123796f1e2SYinghai Lu handle_b_res_1:
9133796f1e2SYinghai Lu 	if (b_res[1].parent)
9143796f1e2SYinghai Lu 		goto handle_b_res_2;
91511848934SYinghai Lu 	b_res[1].start = pci_cardbus_io_size;
91611848934SYinghai Lu 	b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
91711848934SYinghai Lu 	b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
91811848934SYinghai Lu 	if (realloc_head) {
91911848934SYinghai Lu 		b_res[1].end -= pci_cardbus_io_size;
92011848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size,
92111848934SYinghai Lu 				 pci_cardbus_io_size);
92211848934SYinghai Lu 	}
9231da177e4SLinus Torvalds 
9243796f1e2SYinghai Lu handle_b_res_2:
925dcef0d06SYinghai Lu 	/* MEM1 must not be pref mmio */
926dcef0d06SYinghai Lu 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
927dcef0d06SYinghai Lu 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
928dcef0d06SYinghai Lu 		ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
929dcef0d06SYinghai Lu 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
930dcef0d06SYinghai Lu 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
931dcef0d06SYinghai Lu 	}
932dcef0d06SYinghai Lu 
9331da177e4SLinus Torvalds 	/*
9341da177e4SLinus Torvalds 	 * Check whether prefetchable memory is supported
9351da177e4SLinus Torvalds 	 * by this bridge.
9361da177e4SLinus Torvalds 	 */
9371da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
9381da177e4SLinus Torvalds 	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
9391da177e4SLinus Torvalds 		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
9401da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
9411da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
9421da177e4SLinus Torvalds 	}
9431da177e4SLinus Torvalds 
9443796f1e2SYinghai Lu 	if (b_res[2].parent)
9453796f1e2SYinghai Lu 		goto handle_b_res_3;
9461da177e4SLinus Torvalds 	/*
9471da177e4SLinus Torvalds 	 * If we have prefetchable memory support, allocate
9481da177e4SLinus Torvalds 	 * two regions.  Otherwise, allocate one region of
9491da177e4SLinus Torvalds 	 * twice the size.
9501da177e4SLinus Torvalds 	 */
9511da177e4SLinus Torvalds 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
95211848934SYinghai Lu 		b_res[2].start = pci_cardbus_mem_size;
95311848934SYinghai Lu 		b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
95411848934SYinghai Lu 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
95511848934SYinghai Lu 				  IORESOURCE_STARTALIGN;
95611848934SYinghai Lu 		if (realloc_head) {
95711848934SYinghai Lu 			b_res[2].end -= pci_cardbus_mem_size;
95811848934SYinghai Lu 			add_to_list(realloc_head, bridge, b_res+2,
95911848934SYinghai Lu 				 pci_cardbus_mem_size, pci_cardbus_mem_size);
9601da177e4SLinus Torvalds 		}
9610a2daa1cSRam Pai 
96211848934SYinghai Lu 		/* reduce that to half */
96311848934SYinghai Lu 		b_res_3_size = pci_cardbus_mem_size;
96411848934SYinghai Lu 	}
96511848934SYinghai Lu 
9663796f1e2SYinghai Lu handle_b_res_3:
9673796f1e2SYinghai Lu 	if (b_res[3].parent)
9683796f1e2SYinghai Lu 		goto handle_done;
96911848934SYinghai Lu 	b_res[3].start = pci_cardbus_mem_size;
97011848934SYinghai Lu 	b_res[3].end = b_res[3].start + b_res_3_size - 1;
97111848934SYinghai Lu 	b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
97211848934SYinghai Lu 	if (realloc_head) {
97311848934SYinghai Lu 		b_res[3].end -= b_res_3_size;
97411848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res+3, b_res_3_size,
97511848934SYinghai Lu 				 pci_cardbus_mem_size);
97611848934SYinghai Lu 	}
9773796f1e2SYinghai Lu 
9783796f1e2SYinghai Lu handle_done:
9793796f1e2SYinghai Lu 	;
9801da177e4SLinus Torvalds }
9811da177e4SLinus Torvalds 
982c8adf9a3SRam Pai void __ref __pci_bus_size_bridges(struct pci_bus *bus,
983bdc4abecSYinghai Lu 			struct list_head *realloc_head)
9841da177e4SLinus Torvalds {
9851da177e4SLinus Torvalds 	struct pci_dev *dev;
9861da177e4SLinus Torvalds 	unsigned long mask, prefmask;
987c8adf9a3SRam Pai 	resource_size_t additional_mem_size = 0, additional_io_size = 0;
9881da177e4SLinus Torvalds 
9891da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
9901da177e4SLinus Torvalds 		struct pci_bus *b = dev->subordinate;
9911da177e4SLinus Torvalds 		if (!b)
9921da177e4SLinus Torvalds 			continue;
9931da177e4SLinus Torvalds 
9941da177e4SLinus Torvalds 		switch (dev->class >> 8) {
9951da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
9969e8bf93aSRam Pai 			pci_bus_size_cardbus(b, realloc_head);
9971da177e4SLinus Torvalds 			break;
9981da177e4SLinus Torvalds 
9991da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
10001da177e4SLinus Torvalds 		default:
10019e8bf93aSRam Pai 			__pci_bus_size_bridges(b, realloc_head);
10021da177e4SLinus Torvalds 			break;
10031da177e4SLinus Torvalds 		}
10041da177e4SLinus Torvalds 	}
10051da177e4SLinus Torvalds 
10061da177e4SLinus Torvalds 	/* The root bus? */
10071da177e4SLinus Torvalds 	if (!bus->self)
10081da177e4SLinus Torvalds 		return;
10091da177e4SLinus Torvalds 
10101da177e4SLinus Torvalds 	switch (bus->self->class >> 8) {
10111da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_CARDBUS:
10121da177e4SLinus Torvalds 		/* don't size cardbuses yet. */
10131da177e4SLinus Torvalds 		break;
10141da177e4SLinus Torvalds 
10151da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_PCI:
10161da177e4SLinus Torvalds 		pci_bridge_check_ranges(bus);
101728760489SEric W. Biederman 		if (bus->self->is_hotplug_bridge) {
1018c8adf9a3SRam Pai 			additional_io_size  = pci_hotplug_io_size;
1019c8adf9a3SRam Pai 			additional_mem_size = pci_hotplug_mem_size;
102028760489SEric W. Biederman 		}
1021c8adf9a3SRam Pai 		/*
1022c8adf9a3SRam Pai 		 * Follow thru
1023c8adf9a3SRam Pai 		 */
10241da177e4SLinus Torvalds 	default:
102519aa7ee4SYinghai Lu 		pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
102619aa7ee4SYinghai Lu 			     additional_io_size, realloc_head);
10271da177e4SLinus Torvalds 		/* If the bridge supports prefetchable range, size it
10281da177e4SLinus Torvalds 		   separately. If it doesn't, or its prefetchable window
10291da177e4SLinus Torvalds 		   has already been allocated by arch code, try
10301da177e4SLinus Torvalds 		   non-prefetchable range for both types of PCI memory
10311da177e4SLinus Torvalds 		   resources. */
10321da177e4SLinus Torvalds 		mask = IORESOURCE_MEM;
10331da177e4SLinus Torvalds 		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
103419aa7ee4SYinghai Lu 		if (pbus_size_mem(bus, prefmask, prefmask,
103519aa7ee4SYinghai Lu 				  realloc_head ? 0 : additional_mem_size,
103619aa7ee4SYinghai Lu 				  additional_mem_size, realloc_head))
10371da177e4SLinus Torvalds 			mask = prefmask; /* Success, size non-prefetch only. */
103828760489SEric W. Biederman 		else
1039c8adf9a3SRam Pai 			additional_mem_size += additional_mem_size;
104019aa7ee4SYinghai Lu 		pbus_size_mem(bus, mask, IORESOURCE_MEM,
104119aa7ee4SYinghai Lu 				realloc_head ? 0 : additional_mem_size,
104219aa7ee4SYinghai Lu 				additional_mem_size, realloc_head);
10431da177e4SLinus Torvalds 		break;
10441da177e4SLinus Torvalds 	}
10451da177e4SLinus Torvalds }
1046c8adf9a3SRam Pai 
1047c8adf9a3SRam Pai void __ref pci_bus_size_bridges(struct pci_bus *bus)
1048c8adf9a3SRam Pai {
1049c8adf9a3SRam Pai 	__pci_bus_size_bridges(bus, NULL);
1050c8adf9a3SRam Pai }
10511da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges);
10521da177e4SLinus Torvalds 
1053568ddef8SYinghai Lu static void __ref __pci_bus_assign_resources(const struct pci_bus *bus,
1054bdc4abecSYinghai Lu 					 struct list_head *realloc_head,
1055bdc4abecSYinghai Lu 					 struct list_head *fail_head)
10561da177e4SLinus Torvalds {
10571da177e4SLinus Torvalds 	struct pci_bus *b;
10581da177e4SLinus Torvalds 	struct pci_dev *dev;
10591da177e4SLinus Torvalds 
10609e8bf93aSRam Pai 	pbus_assign_resources_sorted(bus, realloc_head, fail_head);
10611da177e4SLinus Torvalds 
10621da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
10631da177e4SLinus Torvalds 		b = dev->subordinate;
10641da177e4SLinus Torvalds 		if (!b)
10651da177e4SLinus Torvalds 			continue;
10661da177e4SLinus Torvalds 
10679e8bf93aSRam Pai 		__pci_bus_assign_resources(b, realloc_head, fail_head);
10681da177e4SLinus Torvalds 
10691da177e4SLinus Torvalds 		switch (dev->class >> 8) {
10701da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
10716841ec68SYinghai Lu 			if (!pci_is_enabled(dev))
10721da177e4SLinus Torvalds 				pci_setup_bridge(b);
10731da177e4SLinus Torvalds 			break;
10741da177e4SLinus Torvalds 
10751da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
10761da177e4SLinus Torvalds 			pci_setup_cardbus(b);
10771da177e4SLinus Torvalds 			break;
10781da177e4SLinus Torvalds 
10791da177e4SLinus Torvalds 		default:
108080ccba11SBjorn Helgaas 			dev_info(&dev->dev, "not setting up bridge for bus "
108180ccba11SBjorn Helgaas 				 "%04x:%02x\n", pci_domain_nr(b), b->number);
10821da177e4SLinus Torvalds 			break;
10831da177e4SLinus Torvalds 		}
10841da177e4SLinus Torvalds 	}
10851da177e4SLinus Torvalds }
1086568ddef8SYinghai Lu 
1087568ddef8SYinghai Lu void __ref pci_bus_assign_resources(const struct pci_bus *bus)
1088568ddef8SYinghai Lu {
1089c8adf9a3SRam Pai 	__pci_bus_assign_resources(bus, NULL, NULL);
1090568ddef8SYinghai Lu }
10911da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources);
10921da177e4SLinus Torvalds 
10936841ec68SYinghai Lu static void __ref __pci_bridge_assign_resources(const struct pci_dev *bridge,
1094bdc4abecSYinghai Lu 					 struct list_head *add_head,
1095bdc4abecSYinghai Lu 					 struct list_head *fail_head)
10966841ec68SYinghai Lu {
10976841ec68SYinghai Lu 	struct pci_bus *b;
10986841ec68SYinghai Lu 
10998424d759SYinghai Lu 	pdev_assign_resources_sorted((struct pci_dev *)bridge,
11008424d759SYinghai Lu 					 add_head, fail_head);
11016841ec68SYinghai Lu 
11026841ec68SYinghai Lu 	b = bridge->subordinate;
11036841ec68SYinghai Lu 	if (!b)
11046841ec68SYinghai Lu 		return;
11056841ec68SYinghai Lu 
11068424d759SYinghai Lu 	__pci_bus_assign_resources(b, add_head, fail_head);
11076841ec68SYinghai Lu 
11086841ec68SYinghai Lu 	switch (bridge->class >> 8) {
11096841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_PCI:
11106841ec68SYinghai Lu 		pci_setup_bridge(b);
11116841ec68SYinghai Lu 		break;
11126841ec68SYinghai Lu 
11136841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_CARDBUS:
11146841ec68SYinghai Lu 		pci_setup_cardbus(b);
11156841ec68SYinghai Lu 		break;
11166841ec68SYinghai Lu 
11176841ec68SYinghai Lu 	default:
11186841ec68SYinghai Lu 		dev_info(&bridge->dev, "not setting up bridge for bus "
11196841ec68SYinghai Lu 			 "%04x:%02x\n", pci_domain_nr(b), b->number);
11206841ec68SYinghai Lu 		break;
11216841ec68SYinghai Lu 	}
11226841ec68SYinghai Lu }
11235009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus,
11245009b460SYinghai Lu 					  unsigned long type)
11255009b460SYinghai Lu {
11265009b460SYinghai Lu 	int idx;
11275009b460SYinghai Lu 	bool changed = false;
11285009b460SYinghai Lu 	struct pci_dev *dev;
11295009b460SYinghai Lu 	struct resource *r;
11305009b460SYinghai Lu 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
11315009b460SYinghai Lu 				  IORESOURCE_PREFETCH;
11325009b460SYinghai Lu 
11335009b460SYinghai Lu 	dev = bus->self;
11345009b460SYinghai Lu 	for (idx = PCI_BRIDGE_RESOURCES; idx <= PCI_BRIDGE_RESOURCE_END;
11355009b460SYinghai Lu 	     idx++) {
11365009b460SYinghai Lu 		r = &dev->resource[idx];
11375009b460SYinghai Lu 		if ((r->flags & type_mask) != type)
11385009b460SYinghai Lu 			continue;
11395009b460SYinghai Lu 		if (!r->parent)
11405009b460SYinghai Lu 			continue;
11415009b460SYinghai Lu 		/*
11425009b460SYinghai Lu 		 * if there are children under that, we should release them
11435009b460SYinghai Lu 		 *  all
11445009b460SYinghai Lu 		 */
11455009b460SYinghai Lu 		release_child_resources(r);
11465009b460SYinghai Lu 		if (!release_resource(r)) {
11475009b460SYinghai Lu 			dev_printk(KERN_DEBUG, &dev->dev,
11485009b460SYinghai Lu 				 "resource %d %pR released\n", idx, r);
11495009b460SYinghai Lu 			/* keep the old size */
11505009b460SYinghai Lu 			r->end = resource_size(r) - 1;
11515009b460SYinghai Lu 			r->start = 0;
11525009b460SYinghai Lu 			r->flags = 0;
11535009b460SYinghai Lu 			changed = true;
11545009b460SYinghai Lu 		}
11555009b460SYinghai Lu 	}
11565009b460SYinghai Lu 
11575009b460SYinghai Lu 	if (changed) {
11585009b460SYinghai Lu 		/* avoiding touch the one without PREF */
11595009b460SYinghai Lu 		if (type & IORESOURCE_PREFETCH)
11605009b460SYinghai Lu 			type = IORESOURCE_PREFETCH;
11615009b460SYinghai Lu 		__pci_setup_bridge(bus, type);
11625009b460SYinghai Lu 	}
11635009b460SYinghai Lu }
11645009b460SYinghai Lu 
11655009b460SYinghai Lu enum release_type {
11665009b460SYinghai Lu 	leaf_only,
11675009b460SYinghai Lu 	whole_subtree,
11685009b460SYinghai Lu };
11695009b460SYinghai Lu /*
11705009b460SYinghai Lu  * try to release pci bridge resources that is from leaf bridge,
11715009b460SYinghai Lu  * so we can allocate big new one later
11725009b460SYinghai Lu  */
11735009b460SYinghai Lu static void __ref pci_bus_release_bridge_resources(struct pci_bus *bus,
11745009b460SYinghai Lu 						   unsigned long type,
11755009b460SYinghai Lu 						   enum release_type rel_type)
11765009b460SYinghai Lu {
11775009b460SYinghai Lu 	struct pci_dev *dev;
11785009b460SYinghai Lu 	bool is_leaf_bridge = true;
11795009b460SYinghai Lu 
11805009b460SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
11815009b460SYinghai Lu 		struct pci_bus *b = dev->subordinate;
11825009b460SYinghai Lu 		if (!b)
11835009b460SYinghai Lu 			continue;
11845009b460SYinghai Lu 
11855009b460SYinghai Lu 		is_leaf_bridge = false;
11865009b460SYinghai Lu 
11875009b460SYinghai Lu 		if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
11885009b460SYinghai Lu 			continue;
11895009b460SYinghai Lu 
11905009b460SYinghai Lu 		if (rel_type == whole_subtree)
11915009b460SYinghai Lu 			pci_bus_release_bridge_resources(b, type,
11925009b460SYinghai Lu 						 whole_subtree);
11935009b460SYinghai Lu 	}
11945009b460SYinghai Lu 
11955009b460SYinghai Lu 	if (pci_is_root_bus(bus))
11965009b460SYinghai Lu 		return;
11975009b460SYinghai Lu 
11985009b460SYinghai Lu 	if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
11995009b460SYinghai Lu 		return;
12005009b460SYinghai Lu 
12015009b460SYinghai Lu 	if ((rel_type == whole_subtree) || is_leaf_bridge)
12025009b460SYinghai Lu 		pci_bridge_release_resources(bus, type);
12035009b460SYinghai Lu }
12045009b460SYinghai Lu 
120576fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus)
120676fbc263SYinghai Lu {
120789a74eccSBjorn Helgaas 	struct resource *res;
120876fbc263SYinghai Lu 	int i;
120976fbc263SYinghai Lu 
121089a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
12117c9342b8SYinghai Lu 		if (!res || !res->end || !res->flags)
121276fbc263SYinghai Lu                         continue;
121376fbc263SYinghai Lu 
1214c7dabef8SBjorn Helgaas 		dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
121576fbc263SYinghai Lu         }
121676fbc263SYinghai Lu }
121776fbc263SYinghai Lu 
121876fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus)
121976fbc263SYinghai Lu {
122076fbc263SYinghai Lu 	struct pci_bus *b;
122176fbc263SYinghai Lu 	struct pci_dev *dev;
122276fbc263SYinghai Lu 
122376fbc263SYinghai Lu 
122476fbc263SYinghai Lu 	pci_bus_dump_res(bus);
122576fbc263SYinghai Lu 
122676fbc263SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
122776fbc263SYinghai Lu 		b = dev->subordinate;
122876fbc263SYinghai Lu 		if (!b)
122976fbc263SYinghai Lu 			continue;
123076fbc263SYinghai Lu 
123176fbc263SYinghai Lu 		pci_bus_dump_resources(b);
123276fbc263SYinghai Lu 	}
123376fbc263SYinghai Lu }
123476fbc263SYinghai Lu 
1235da7822e5SYinghai Lu static int __init pci_bus_get_depth(struct pci_bus *bus)
1236da7822e5SYinghai Lu {
1237da7822e5SYinghai Lu 	int depth = 0;
1238da7822e5SYinghai Lu 	struct pci_dev *dev;
1239da7822e5SYinghai Lu 
1240da7822e5SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
1241da7822e5SYinghai Lu 		int ret;
1242da7822e5SYinghai Lu 		struct pci_bus *b = dev->subordinate;
1243da7822e5SYinghai Lu 		if (!b)
1244da7822e5SYinghai Lu 			continue;
1245da7822e5SYinghai Lu 
1246da7822e5SYinghai Lu 		ret = pci_bus_get_depth(b);
1247da7822e5SYinghai Lu 		if (ret + 1 > depth)
1248da7822e5SYinghai Lu 			depth = ret + 1;
1249da7822e5SYinghai Lu 	}
1250da7822e5SYinghai Lu 
1251da7822e5SYinghai Lu 	return depth;
1252da7822e5SYinghai Lu }
1253da7822e5SYinghai Lu static int __init pci_get_max_depth(void)
1254da7822e5SYinghai Lu {
1255da7822e5SYinghai Lu 	int depth = 0;
1256da7822e5SYinghai Lu 	struct pci_bus *bus;
1257da7822e5SYinghai Lu 
1258da7822e5SYinghai Lu 	list_for_each_entry(bus, &pci_root_buses, node) {
1259da7822e5SYinghai Lu 		int ret;
1260da7822e5SYinghai Lu 
1261da7822e5SYinghai Lu 		ret = pci_bus_get_depth(bus);
1262da7822e5SYinghai Lu 		if (ret > depth)
1263da7822e5SYinghai Lu 			depth = ret;
1264da7822e5SYinghai Lu 	}
1265da7822e5SYinghai Lu 
1266da7822e5SYinghai Lu 	return depth;
1267da7822e5SYinghai Lu }
1268da7822e5SYinghai Lu 
1269*b55438fdSYinghai Lu /*
1270*b55438fdSYinghai Lu  * -1: undefined, will auto detect later
1271*b55438fdSYinghai Lu  *  0: disabled by user
1272*b55438fdSYinghai Lu  *  1: disabled by auto detect
1273*b55438fdSYinghai Lu  *  2: enabled by user
1274*b55438fdSYinghai Lu  *  3: enabled by auto detect
1275*b55438fdSYinghai Lu  */
1276*b55438fdSYinghai Lu enum enable_type {
1277*b55438fdSYinghai Lu 	undefined = -1,
1278*b55438fdSYinghai Lu 	user_disabled,
1279*b55438fdSYinghai Lu 	auto_disabled,
1280*b55438fdSYinghai Lu 	user_enabled,
1281*b55438fdSYinghai Lu 	auto_enabled,
1282*b55438fdSYinghai Lu };
1283*b55438fdSYinghai Lu 
1284*b55438fdSYinghai Lu static enum enable_type pci_realloc_enable __initdata = undefined;
1285*b55438fdSYinghai Lu void __init pci_realloc_get_opt(char *str)
1286*b55438fdSYinghai Lu {
1287*b55438fdSYinghai Lu 	if (!strncmp(str, "off", 3))
1288*b55438fdSYinghai Lu 		pci_realloc_enable = user_disabled;
1289*b55438fdSYinghai Lu 	else if (!strncmp(str, "on", 2))
1290*b55438fdSYinghai Lu 		pci_realloc_enable = user_enabled;
1291*b55438fdSYinghai Lu }
1292*b55438fdSYinghai Lu static bool __init pci_realloc_enabled(void)
1293*b55438fdSYinghai Lu {
1294*b55438fdSYinghai Lu 	return pci_realloc_enable >= user_enabled;
1295*b55438fdSYinghai Lu }
1296f483d392SRam Pai 
1297da7822e5SYinghai Lu /*
1298da7822e5SYinghai Lu  * first try will not touch pci bridge res
1299da7822e5SYinghai Lu  * second  and later try will clear small leaf bridge res
1300da7822e5SYinghai Lu  * will stop till to the max  deepth if can not find good one
1301da7822e5SYinghai Lu  */
13021da177e4SLinus Torvalds void __init
13031da177e4SLinus Torvalds pci_assign_unassigned_resources(void)
13041da177e4SLinus Torvalds {
13051da177e4SLinus Torvalds 	struct pci_bus *bus;
1306bdc4abecSYinghai Lu 	LIST_HEAD(realloc_head); /* list of resources that
1307c8adf9a3SRam Pai 					want additional resources */
1308bdc4abecSYinghai Lu 	struct list_head *add_list = NULL;
1309da7822e5SYinghai Lu 	int tried_times = 0;
1310da7822e5SYinghai Lu 	enum release_type rel_type = leaf_only;
1311bdc4abecSYinghai Lu 	LIST_HEAD(fail_head);
1312b9b0bba9SYinghai Lu 	struct pci_dev_resource *fail_res;
1313da7822e5SYinghai Lu 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
1314da7822e5SYinghai Lu 				  IORESOURCE_PREFETCH;
131519aa7ee4SYinghai Lu 	int pci_try_num = 1;
1316da7822e5SYinghai Lu 
131719aa7ee4SYinghai Lu 	/* don't realloc if asked to do so */
131819aa7ee4SYinghai Lu 	if (pci_realloc_enabled()) {
131919aa7ee4SYinghai Lu 		int max_depth = pci_get_max_depth();
132019aa7ee4SYinghai Lu 
1321da7822e5SYinghai Lu 		pci_try_num = max_depth + 1;
1322da7822e5SYinghai Lu 		printk(KERN_DEBUG "PCI: max bus depth: %d pci_try_num: %d\n",
1323da7822e5SYinghai Lu 			 max_depth, pci_try_num);
132419aa7ee4SYinghai Lu 	}
1325da7822e5SYinghai Lu 
1326da7822e5SYinghai Lu again:
132719aa7ee4SYinghai Lu 	/*
132819aa7ee4SYinghai Lu 	 * last try will use add_list, otherwise will try good to have as
132919aa7ee4SYinghai Lu 	 * must have, so can realloc parent bridge resource
133019aa7ee4SYinghai Lu 	 */
133119aa7ee4SYinghai Lu 	if (tried_times + 1 == pci_try_num)
1332bdc4abecSYinghai Lu 		add_list = &realloc_head;
13331da177e4SLinus Torvalds 	/* Depth first, calculate sizes and alignments of all
13341da177e4SLinus Torvalds 	   subordinate buses. */
1335da7822e5SYinghai Lu 	list_for_each_entry(bus, &pci_root_buses, node)
133619aa7ee4SYinghai Lu 		__pci_bus_size_bridges(bus, add_list);
1337c8adf9a3SRam Pai 
13381da177e4SLinus Torvalds 	/* Depth last, allocate resources and update the hardware. */
1339da7822e5SYinghai Lu 	list_for_each_entry(bus, &pci_root_buses, node)
1340bdc4abecSYinghai Lu 		__pci_bus_assign_resources(bus, add_list, &fail_head);
134119aa7ee4SYinghai Lu 	if (add_list)
1342bdc4abecSYinghai Lu 		BUG_ON(!list_empty(add_list));
1343da7822e5SYinghai Lu 	tried_times++;
1344da7822e5SYinghai Lu 
1345da7822e5SYinghai Lu 	/* any device complain? */
1346bdc4abecSYinghai Lu 	if (list_empty(&fail_head))
1347da7822e5SYinghai Lu 		goto enable_and_dump;
1348f483d392SRam Pai 
13490c5be0cbSYinghai Lu 	if (tried_times >= pci_try_num) {
1350bffc56d4SYinghai Lu 		free_list(&fail_head);
1351da7822e5SYinghai Lu 		goto enable_and_dump;
1352da7822e5SYinghai Lu 	}
1353da7822e5SYinghai Lu 
1354da7822e5SYinghai Lu 	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
1355da7822e5SYinghai Lu 			 tried_times + 1);
1356da7822e5SYinghai Lu 
1357da7822e5SYinghai Lu 	/* third times and later will not check if it is leaf */
1358da7822e5SYinghai Lu 	if ((tried_times + 1) > 2)
1359da7822e5SYinghai Lu 		rel_type = whole_subtree;
1360da7822e5SYinghai Lu 
1361da7822e5SYinghai Lu 	/*
1362da7822e5SYinghai Lu 	 * Try to release leaf bridge's resources that doesn't fit resource of
1363da7822e5SYinghai Lu 	 * child device under that bridge
1364da7822e5SYinghai Lu 	 */
1365b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
1366b9b0bba9SYinghai Lu 		bus = fail_res->dev->bus;
1367bdc4abecSYinghai Lu 		pci_bus_release_bridge_resources(bus,
1368b9b0bba9SYinghai Lu 						 fail_res->flags & type_mask,
1369da7822e5SYinghai Lu 						 rel_type);
1370da7822e5SYinghai Lu 	}
1371da7822e5SYinghai Lu 	/* restore size and flags */
1372b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
1373b9b0bba9SYinghai Lu 		struct resource *res = fail_res->res;
1374da7822e5SYinghai Lu 
1375b9b0bba9SYinghai Lu 		res->start = fail_res->start;
1376b9b0bba9SYinghai Lu 		res->end = fail_res->end;
1377b9b0bba9SYinghai Lu 		res->flags = fail_res->flags;
1378b9b0bba9SYinghai Lu 		if (fail_res->dev->subordinate)
1379da7822e5SYinghai Lu 			res->flags = 0;
1380da7822e5SYinghai Lu 	}
1381bffc56d4SYinghai Lu 	free_list(&fail_head);
1382da7822e5SYinghai Lu 
1383da7822e5SYinghai Lu 	goto again;
1384da7822e5SYinghai Lu 
1385da7822e5SYinghai Lu enable_and_dump:
1386da7822e5SYinghai Lu 	/* Depth last, update the hardware. */
1387da7822e5SYinghai Lu 	list_for_each_entry(bus, &pci_root_buses, node)
1388da7822e5SYinghai Lu 		pci_enable_bridges(bus);
138976fbc263SYinghai Lu 
139076fbc263SYinghai Lu 	/* dump the resource on buses */
1391da7822e5SYinghai Lu 	list_for_each_entry(bus, &pci_root_buses, node)
139276fbc263SYinghai Lu 		pci_bus_dump_resources(bus);
139376fbc263SYinghai Lu }
13946841ec68SYinghai Lu 
13956841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
13966841ec68SYinghai Lu {
13976841ec68SYinghai Lu 	struct pci_bus *parent = bridge->subordinate;
1398bdc4abecSYinghai Lu 	LIST_HEAD(add_list); /* list of resources that
13998424d759SYinghai Lu 					want additional resources */
140032180e40SYinghai Lu 	int tried_times = 0;
1401bdc4abecSYinghai Lu 	LIST_HEAD(fail_head);
1402b9b0bba9SYinghai Lu 	struct pci_dev_resource *fail_res;
14036841ec68SYinghai Lu 	int retval;
140432180e40SYinghai Lu 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
140532180e40SYinghai Lu 				  IORESOURCE_PREFETCH;
14066841ec68SYinghai Lu 
140732180e40SYinghai Lu again:
14088424d759SYinghai Lu 	__pci_bus_size_bridges(parent, &add_list);
1409bdc4abecSYinghai Lu 	__pci_bridge_assign_resources(bridge, &add_list, &fail_head);
1410bdc4abecSYinghai Lu 	BUG_ON(!list_empty(&add_list));
141132180e40SYinghai Lu 	tried_times++;
141232180e40SYinghai Lu 
1413bdc4abecSYinghai Lu 	if (list_empty(&fail_head))
14143f579c34SYinghai Lu 		goto enable_all;
141532180e40SYinghai Lu 
141632180e40SYinghai Lu 	if (tried_times >= 2) {
141732180e40SYinghai Lu 		/* still fail, don't need to try more */
1418bffc56d4SYinghai Lu 		free_list(&fail_head);
14193f579c34SYinghai Lu 		goto enable_all;
142032180e40SYinghai Lu 	}
142132180e40SYinghai Lu 
142232180e40SYinghai Lu 	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
142332180e40SYinghai Lu 			 tried_times + 1);
142432180e40SYinghai Lu 
142532180e40SYinghai Lu 	/*
142632180e40SYinghai Lu 	 * Try to release leaf bridge's resources that doesn't fit resource of
142732180e40SYinghai Lu 	 * child device under that bridge
142832180e40SYinghai Lu 	 */
1429b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
1430b9b0bba9SYinghai Lu 		struct pci_bus *bus = fail_res->dev->bus;
1431b9b0bba9SYinghai Lu 		unsigned long flags = fail_res->flags;
143232180e40SYinghai Lu 
143332180e40SYinghai Lu 		pci_bus_release_bridge_resources(bus, flags & type_mask,
143432180e40SYinghai Lu 						 whole_subtree);
143532180e40SYinghai Lu 	}
143632180e40SYinghai Lu 	/* restore size and flags */
1437b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
1438b9b0bba9SYinghai Lu 		struct resource *res = fail_res->res;
143932180e40SYinghai Lu 
1440b9b0bba9SYinghai Lu 		res->start = fail_res->start;
1441b9b0bba9SYinghai Lu 		res->end = fail_res->end;
1442b9b0bba9SYinghai Lu 		res->flags = fail_res->flags;
1443b9b0bba9SYinghai Lu 		if (fail_res->dev->subordinate)
144432180e40SYinghai Lu 			res->flags = 0;
144532180e40SYinghai Lu 	}
1446bffc56d4SYinghai Lu 	free_list(&fail_head);
144732180e40SYinghai Lu 
144832180e40SYinghai Lu 	goto again;
14493f579c34SYinghai Lu 
14503f579c34SYinghai Lu enable_all:
14513f579c34SYinghai Lu 	retval = pci_reenable_device(bridge);
14523f579c34SYinghai Lu 	pci_set_master(bridge);
14533f579c34SYinghai Lu 	pci_enable_bridges(parent);
14546841ec68SYinghai Lu }
14556841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
14569b03088fSYinghai Lu 
14579b03088fSYinghai Lu #ifdef CONFIG_HOTPLUG
14589b03088fSYinghai Lu /**
14599b03088fSYinghai Lu  * pci_rescan_bus - scan a PCI bus for devices.
14609b03088fSYinghai Lu  * @bus: PCI bus to scan
14619b03088fSYinghai Lu  *
14629b03088fSYinghai Lu  * Scan a PCI bus and child buses for new devices, adds them,
14639b03088fSYinghai Lu  * and enables them.
14649b03088fSYinghai Lu  *
14659b03088fSYinghai Lu  * Returns the max number of subordinate bus discovered.
14669b03088fSYinghai Lu  */
14679b03088fSYinghai Lu unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
14689b03088fSYinghai Lu {
14699b03088fSYinghai Lu 	unsigned int max;
14709b03088fSYinghai Lu 	struct pci_dev *dev;
1471bdc4abecSYinghai Lu 	LIST_HEAD(add_list); /* list of resources that
14729b03088fSYinghai Lu 					want additional resources */
14739b03088fSYinghai Lu 
14749b03088fSYinghai Lu 	max = pci_scan_child_bus(bus);
14759b03088fSYinghai Lu 
14769b03088fSYinghai Lu 	down_read(&pci_bus_sem);
14779b03088fSYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list)
14789b03088fSYinghai Lu 		if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
14799b03088fSYinghai Lu 		    dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
14809b03088fSYinghai Lu 			if (dev->subordinate)
14819b03088fSYinghai Lu 				__pci_bus_size_bridges(dev->subordinate,
14829b03088fSYinghai Lu 							 &add_list);
14839b03088fSYinghai Lu 	up_read(&pci_bus_sem);
14849b03088fSYinghai Lu 	__pci_bus_assign_resources(bus, &add_list, NULL);
1485bdc4abecSYinghai Lu 	BUG_ON(!list_empty(&add_list));
14869b03088fSYinghai Lu 
14879b03088fSYinghai Lu 	pci_enable_bridges(bus);
14889b03088fSYinghai Lu 	pci_bus_add_devices(bus);
14899b03088fSYinghai Lu 
14909b03088fSYinghai Lu 	return max;
14919b03088fSYinghai Lu }
14929b03088fSYinghai Lu EXPORT_SYMBOL_GPL(pci_rescan_bus);
14939b03088fSYinghai Lu #endif
1494