11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * drivers/pci/setup-bus.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Extruded from code written by 51da177e4SLinus Torvalds * Dave Rusling (david.rusling@reo.mts.dec.com) 61da177e4SLinus Torvalds * David Mosberger (davidm@cs.arizona.edu) 71da177e4SLinus Torvalds * David Miller (davem@redhat.com) 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * Support routines for initializing a PCI subsystem. 101da177e4SLinus Torvalds */ 111da177e4SLinus Torvalds 121da177e4SLinus Torvalds /* 131da177e4SLinus Torvalds * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 141da177e4SLinus Torvalds * PCI-PCI bridges cleanup, sorted resource allocation. 151da177e4SLinus Torvalds * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 161da177e4SLinus Torvalds * Converted to allocation in 3 passes, which gives 171da177e4SLinus Torvalds * tighter packing. Prefetchable range support. 181da177e4SLinus Torvalds */ 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds #include <linux/init.h> 211da177e4SLinus Torvalds #include <linux/kernel.h> 221da177e4SLinus Torvalds #include <linux/module.h> 231da177e4SLinus Torvalds #include <linux/pci.h> 241da177e4SLinus Torvalds #include <linux/errno.h> 251da177e4SLinus Torvalds #include <linux/ioport.h> 261da177e4SLinus Torvalds #include <linux/cache.h> 271da177e4SLinus Torvalds #include <linux/slab.h> 2847087700SBjorn Helgaas #include <asm-generic/pci-bridge.h> 296faf17f6SChris Wright #include "pci.h" 301da177e4SLinus Torvalds 31*844393f4SBjorn Helgaas unsigned int pci_flags; 3247087700SBjorn Helgaas 33bdc4abecSYinghai Lu struct pci_dev_resource { 34bdc4abecSYinghai Lu struct list_head list; 352934a0deSYinghai Lu struct resource *res; 362934a0deSYinghai Lu struct pci_dev *dev; 37568ddef8SYinghai Lu resource_size_t start; 38568ddef8SYinghai Lu resource_size_t end; 39c8adf9a3SRam Pai resource_size_t add_size; 402bbc6942SRam Pai resource_size_t min_align; 41568ddef8SYinghai Lu unsigned long flags; 42568ddef8SYinghai Lu }; 43568ddef8SYinghai Lu 44bffc56d4SYinghai Lu static void free_list(struct list_head *head) 45bffc56d4SYinghai Lu { 46bffc56d4SYinghai Lu struct pci_dev_resource *dev_res, *tmp; 47bffc56d4SYinghai Lu 48bffc56d4SYinghai Lu list_for_each_entry_safe(dev_res, tmp, head, list) { 49bffc56d4SYinghai Lu list_del(&dev_res->list); 50bffc56d4SYinghai Lu kfree(dev_res); 51bffc56d4SYinghai Lu } 52bffc56d4SYinghai Lu } 53094732a5SRam Pai 54f483d392SRam Pai int pci_realloc_enable = 0; 55f483d392SRam Pai #define pci_realloc_enabled() pci_realloc_enable 56f483d392SRam Pai void pci_realloc(void) 57f483d392SRam Pai { 58f483d392SRam Pai pci_realloc_enable = 1; 59f483d392SRam Pai } 60f483d392SRam Pai 61c8adf9a3SRam Pai /** 62c8adf9a3SRam Pai * add_to_list() - add a new resource tracker to the list 63c8adf9a3SRam Pai * @head: Head of the list 64c8adf9a3SRam Pai * @dev: device corresponding to which the resource 65c8adf9a3SRam Pai * belongs 66c8adf9a3SRam Pai * @res: The resource to be tracked 67c8adf9a3SRam Pai * @add_size: additional size to be optionally added 68c8adf9a3SRam Pai * to the resource 69c8adf9a3SRam Pai */ 70bdc4abecSYinghai Lu static int add_to_list(struct list_head *head, 71c8adf9a3SRam Pai struct pci_dev *dev, struct resource *res, 722bbc6942SRam Pai resource_size_t add_size, resource_size_t min_align) 73568ddef8SYinghai Lu { 74764242a0SYinghai Lu struct pci_dev_resource *tmp; 75568ddef8SYinghai Lu 76bdc4abecSYinghai Lu tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); 77568ddef8SYinghai Lu if (!tmp) { 78c8adf9a3SRam Pai pr_warning("add_to_list: kmalloc() failed!\n"); 79ef62dfefSYinghai Lu return -ENOMEM; 80568ddef8SYinghai Lu } 81568ddef8SYinghai Lu 82568ddef8SYinghai Lu tmp->res = res; 83568ddef8SYinghai Lu tmp->dev = dev; 84568ddef8SYinghai Lu tmp->start = res->start; 85568ddef8SYinghai Lu tmp->end = res->end; 86568ddef8SYinghai Lu tmp->flags = res->flags; 87c8adf9a3SRam Pai tmp->add_size = add_size; 882bbc6942SRam Pai tmp->min_align = min_align; 89bdc4abecSYinghai Lu 90bdc4abecSYinghai Lu list_add(&tmp->list, head); 91ef62dfefSYinghai Lu 92ef62dfefSYinghai Lu return 0; 93568ddef8SYinghai Lu } 94568ddef8SYinghai Lu 95b9b0bba9SYinghai Lu static void remove_from_list(struct list_head *head, 963e6e0d80SYinghai Lu struct resource *res) 973e6e0d80SYinghai Lu { 98b9b0bba9SYinghai Lu struct pci_dev_resource *dev_res, *tmp; 993e6e0d80SYinghai Lu 100b9b0bba9SYinghai Lu list_for_each_entry_safe(dev_res, tmp, head, list) { 101b9b0bba9SYinghai Lu if (dev_res->res == res) { 102b9b0bba9SYinghai Lu list_del(&dev_res->list); 103b9b0bba9SYinghai Lu kfree(dev_res); 104bdc4abecSYinghai Lu break; 1053e6e0d80SYinghai Lu } 1063e6e0d80SYinghai Lu } 1073e6e0d80SYinghai Lu } 1083e6e0d80SYinghai Lu 109b9b0bba9SYinghai Lu static resource_size_t get_res_add_size(struct list_head *head, 1101c372353SYinghai Lu struct resource *res) 1111c372353SYinghai Lu { 112b9b0bba9SYinghai Lu struct pci_dev_resource *dev_res; 1131c372353SYinghai Lu 114b9b0bba9SYinghai Lu list_for_each_entry(dev_res, head, list) { 115b9b0bba9SYinghai Lu if (dev_res->res == res) { 116b592443dSYinghai Lu int idx = res - &dev_res->dev->resource[0]; 117b592443dSYinghai Lu 118b9b0bba9SYinghai Lu dev_printk(KERN_DEBUG, &dev_res->dev->dev, 119b592443dSYinghai Lu "res[%d]=%pR get_res_add_size add_size %llx\n", 120b592443dSYinghai Lu idx, dev_res->res, 121b9b0bba9SYinghai Lu (unsigned long long)dev_res->add_size); 122b592443dSYinghai Lu 123b9b0bba9SYinghai Lu return dev_res->add_size; 124bdc4abecSYinghai Lu } 1253e6e0d80SYinghai Lu } 1261c372353SYinghai Lu 1271c372353SYinghai Lu return 0; 1281c372353SYinghai Lu } 1291c372353SYinghai Lu 13078c3b329SYinghai Lu /* Sort resources by alignment */ 131bdc4abecSYinghai Lu static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head) 13278c3b329SYinghai Lu { 13378c3b329SYinghai Lu int i; 13478c3b329SYinghai Lu 13578c3b329SYinghai Lu for (i = 0; i < PCI_NUM_RESOURCES; i++) { 13678c3b329SYinghai Lu struct resource *r; 137bdc4abecSYinghai Lu struct pci_dev_resource *dev_res, *tmp; 13878c3b329SYinghai Lu resource_size_t r_align; 139bdc4abecSYinghai Lu struct list_head *n; 14078c3b329SYinghai Lu 14178c3b329SYinghai Lu r = &dev->resource[i]; 14278c3b329SYinghai Lu 14378c3b329SYinghai Lu if (r->flags & IORESOURCE_PCI_FIXED) 14478c3b329SYinghai Lu continue; 14578c3b329SYinghai Lu 14678c3b329SYinghai Lu if (!(r->flags) || r->parent) 14778c3b329SYinghai Lu continue; 14878c3b329SYinghai Lu 14978c3b329SYinghai Lu r_align = pci_resource_alignment(dev, r); 15078c3b329SYinghai Lu if (!r_align) { 15178c3b329SYinghai Lu dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n", 15278c3b329SYinghai Lu i, r); 15378c3b329SYinghai Lu continue; 15478c3b329SYinghai Lu } 15578c3b329SYinghai Lu 156bdc4abecSYinghai Lu tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); 15778c3b329SYinghai Lu if (!tmp) 15878c3b329SYinghai Lu panic("pdev_sort_resources(): " 15978c3b329SYinghai Lu "kmalloc() failed!\n"); 16078c3b329SYinghai Lu tmp->res = r; 16178c3b329SYinghai Lu tmp->dev = dev; 162bdc4abecSYinghai Lu 163bdc4abecSYinghai Lu /* fallback is smallest one or list is empty*/ 164bdc4abecSYinghai Lu n = head; 165bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 166bdc4abecSYinghai Lu resource_size_t align; 167bdc4abecSYinghai Lu 168bdc4abecSYinghai Lu align = pci_resource_alignment(dev_res->dev, 169bdc4abecSYinghai Lu dev_res->res); 170bdc4abecSYinghai Lu 171bdc4abecSYinghai Lu if (r_align > align) { 172bdc4abecSYinghai Lu n = &dev_res->list; 17378c3b329SYinghai Lu break; 17478c3b329SYinghai Lu } 17578c3b329SYinghai Lu } 176bdc4abecSYinghai Lu /* Insert it just before n*/ 177bdc4abecSYinghai Lu list_add_tail(&tmp->list, n); 17878c3b329SYinghai Lu } 17978c3b329SYinghai Lu } 18078c3b329SYinghai Lu 1816841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev, 182bdc4abecSYinghai Lu struct list_head *head) 1831da177e4SLinus Torvalds { 1841da177e4SLinus Torvalds u16 class = dev->class >> 8; 1851da177e4SLinus Torvalds 1869bded00bSKenji Kaneshige /* Don't touch classless devices or host bridges or ioapics. */ 1876841ec68SYinghai Lu if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) 1886841ec68SYinghai Lu return; 1891da177e4SLinus Torvalds 1909bded00bSKenji Kaneshige /* Don't touch ioapic devices already enabled by firmware */ 19123186279SSatoru Takeuchi if (class == PCI_CLASS_SYSTEM_PIC) { 1929bded00bSKenji Kaneshige u16 command; 1939bded00bSKenji Kaneshige pci_read_config_word(dev, PCI_COMMAND, &command); 1949bded00bSKenji Kaneshige if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) 1956841ec68SYinghai Lu return; 19623186279SSatoru Takeuchi } 19723186279SSatoru Takeuchi 1986841ec68SYinghai Lu pdev_sort_resources(dev, head); 1991da177e4SLinus Torvalds } 2001da177e4SLinus Torvalds 201fc075e1dSRam Pai static inline void reset_resource(struct resource *res) 202fc075e1dSRam Pai { 203fc075e1dSRam Pai res->start = 0; 204fc075e1dSRam Pai res->end = 0; 205fc075e1dSRam Pai res->flags = 0; 206fc075e1dSRam Pai } 207fc075e1dSRam Pai 208c8adf9a3SRam Pai /** 2099e8bf93aSRam Pai * reassign_resources_sorted() - satisfy any additional resource requests 210c8adf9a3SRam Pai * 2119e8bf93aSRam Pai * @realloc_head : head of the list tracking requests requiring additional 212c8adf9a3SRam Pai * resources 213c8adf9a3SRam Pai * @head : head of the list tracking requests with allocated 214c8adf9a3SRam Pai * resources 215c8adf9a3SRam Pai * 2169e8bf93aSRam Pai * Walk through each element of the realloc_head and try to procure 217c8adf9a3SRam Pai * additional resources for the element, provided the element 218c8adf9a3SRam Pai * is in the head list. 219c8adf9a3SRam Pai */ 220bdc4abecSYinghai Lu static void reassign_resources_sorted(struct list_head *realloc_head, 221bdc4abecSYinghai Lu struct list_head *head) 222c8adf9a3SRam Pai { 223c8adf9a3SRam Pai struct resource *res; 224b9b0bba9SYinghai Lu struct pci_dev_resource *add_res, *tmp; 225bdc4abecSYinghai Lu struct pci_dev_resource *dev_res; 226c8adf9a3SRam Pai resource_size_t add_size; 227c8adf9a3SRam Pai int idx; 228c8adf9a3SRam Pai 229b9b0bba9SYinghai Lu list_for_each_entry_safe(add_res, tmp, realloc_head, list) { 230bdc4abecSYinghai Lu bool found_match = false; 231bdc4abecSYinghai Lu 232b9b0bba9SYinghai Lu res = add_res->res; 233c8adf9a3SRam Pai /* skip resource that has been reset */ 234c8adf9a3SRam Pai if (!res->flags) 235c8adf9a3SRam Pai goto out; 236c8adf9a3SRam Pai 237c8adf9a3SRam Pai /* skip this resource if not found in head list */ 238bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 239bdc4abecSYinghai Lu if (dev_res->res == res) { 240bdc4abecSYinghai Lu found_match = true; 241bdc4abecSYinghai Lu break; 242c8adf9a3SRam Pai } 243bdc4abecSYinghai Lu } 244bdc4abecSYinghai Lu if (!found_match)/* just skip */ 245bdc4abecSYinghai Lu continue; 246c8adf9a3SRam Pai 247b9b0bba9SYinghai Lu idx = res - &add_res->dev->resource[0]; 248b9b0bba9SYinghai Lu add_size = add_res->add_size; 2492bbc6942SRam Pai if (!resource_size(res)) { 250b9b0bba9SYinghai Lu res->start = add_res->start; 251c8adf9a3SRam Pai res->end = res->start + add_size - 1; 252b9b0bba9SYinghai Lu if (pci_assign_resource(add_res->dev, idx)) 253c8adf9a3SRam Pai reset_resource(res); 2542bbc6942SRam Pai } else { 255b9b0bba9SYinghai Lu resource_size_t align = add_res->min_align; 256b9b0bba9SYinghai Lu res->flags |= add_res->flags & 257bdc4abecSYinghai Lu (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN); 258b9b0bba9SYinghai Lu if (pci_reassign_resource(add_res->dev, idx, 259bdc4abecSYinghai Lu add_size, align)) 260b9b0bba9SYinghai Lu dev_printk(KERN_DEBUG, &add_res->dev->dev, 261b592443dSYinghai Lu "failed to add %llx res[%d]=%pR\n", 262b592443dSYinghai Lu (unsigned long long)add_size, 263b592443dSYinghai Lu idx, res); 264c8adf9a3SRam Pai } 265c8adf9a3SRam Pai out: 266b9b0bba9SYinghai Lu list_del(&add_res->list); 267b9b0bba9SYinghai Lu kfree(add_res); 268c8adf9a3SRam Pai } 269c8adf9a3SRam Pai } 270c8adf9a3SRam Pai 271c8adf9a3SRam Pai /** 272c8adf9a3SRam Pai * assign_requested_resources_sorted() - satisfy resource requests 273c8adf9a3SRam Pai * 274c8adf9a3SRam Pai * @head : head of the list tracking requests for resources 275c8adf9a3SRam Pai * @failed_list : head of the list tracking requests that could 276c8adf9a3SRam Pai * not be allocated 277c8adf9a3SRam Pai * 278c8adf9a3SRam Pai * Satisfy resource requests of each element in the list. Add 279c8adf9a3SRam Pai * requests that could not satisfied to the failed_list. 280c8adf9a3SRam Pai */ 281bdc4abecSYinghai Lu static void assign_requested_resources_sorted(struct list_head *head, 282bdc4abecSYinghai Lu struct list_head *fail_head) 2836841ec68SYinghai Lu { 2846841ec68SYinghai Lu struct resource *res; 285bdc4abecSYinghai Lu struct pci_dev_resource *dev_res; 2866841ec68SYinghai Lu int idx; 2876841ec68SYinghai Lu 288bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 289bdc4abecSYinghai Lu res = dev_res->res; 290bdc4abecSYinghai Lu idx = res - &dev_res->dev->resource[0]; 291bdc4abecSYinghai Lu if (resource_size(res) && 292bdc4abecSYinghai Lu pci_assign_resource(dev_res->dev, idx)) { 293bdc4abecSYinghai Lu if (fail_head && !pci_is_root_bus(dev_res->dev->bus)) { 2949a928660SYinghai Lu /* 2959a928660SYinghai Lu * if the failed res is for ROM BAR, and it will 2969a928660SYinghai Lu * be enabled later, don't add it to the list 2979a928660SYinghai Lu */ 2989a928660SYinghai Lu if (!((idx == PCI_ROM_RESOURCE) && 2999a928660SYinghai Lu (!(res->flags & IORESOURCE_ROM_ENABLE)))) 30067cc7e26SYinghai Lu add_to_list(fail_head, 30167cc7e26SYinghai Lu dev_res->dev, res, 30267cc7e26SYinghai Lu 0 /* dont care */, 30367cc7e26SYinghai Lu 0 /* dont care */); 3049a928660SYinghai Lu } 305fc075e1dSRam Pai reset_resource(res); 306542df5deSRajesh Shah } 3071da177e4SLinus Torvalds } 3081da177e4SLinus Torvalds } 3091da177e4SLinus Torvalds 310bdc4abecSYinghai Lu static void __assign_resources_sorted(struct list_head *head, 311bdc4abecSYinghai Lu struct list_head *realloc_head, 312bdc4abecSYinghai Lu struct list_head *fail_head) 313c8adf9a3SRam Pai { 3143e6e0d80SYinghai Lu /* 3153e6e0d80SYinghai Lu * Should not assign requested resources at first. 3163e6e0d80SYinghai Lu * they could be adjacent, so later reassign can not reallocate 3173e6e0d80SYinghai Lu * them one by one in parent resource window. 3183e6e0d80SYinghai Lu * Try to assign requested + add_size at begining 3193e6e0d80SYinghai Lu * if could do that, could get out early. 3203e6e0d80SYinghai Lu * if could not do that, we still try to assign requested at first, 3213e6e0d80SYinghai Lu * then try to reassign add_size for some resources. 3223e6e0d80SYinghai Lu */ 323bdc4abecSYinghai Lu LIST_HEAD(save_head); 324bdc4abecSYinghai Lu LIST_HEAD(local_fail_head); 325b9b0bba9SYinghai Lu struct pci_dev_resource *save_res; 326bdc4abecSYinghai Lu struct pci_dev_resource *dev_res; 3273e6e0d80SYinghai Lu 3283e6e0d80SYinghai Lu /* Check if optional add_size is there */ 329bdc4abecSYinghai Lu if (!realloc_head || list_empty(realloc_head)) 3303e6e0d80SYinghai Lu goto requested_and_reassign; 3313e6e0d80SYinghai Lu 3323e6e0d80SYinghai Lu /* Save original start, end, flags etc at first */ 333bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 334bdc4abecSYinghai Lu if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) { 335bffc56d4SYinghai Lu free_list(&save_head); 3363e6e0d80SYinghai Lu goto requested_and_reassign; 3373e6e0d80SYinghai Lu } 338bdc4abecSYinghai Lu } 3393e6e0d80SYinghai Lu 3403e6e0d80SYinghai Lu /* Update res in head list with add_size in realloc_head list */ 341bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) 342bdc4abecSYinghai Lu dev_res->res->end += get_res_add_size(realloc_head, 343bdc4abecSYinghai Lu dev_res->res); 3443e6e0d80SYinghai Lu 3453e6e0d80SYinghai Lu /* Try updated head list with add_size added */ 3463e6e0d80SYinghai Lu assign_requested_resources_sorted(head, &local_fail_head); 3473e6e0d80SYinghai Lu 3483e6e0d80SYinghai Lu /* all assigned with add_size ? */ 349bdc4abecSYinghai Lu if (list_empty(&local_fail_head)) { 3503e6e0d80SYinghai Lu /* Remove head list from realloc_head list */ 351bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) 352bdc4abecSYinghai Lu remove_from_list(realloc_head, dev_res->res); 353bffc56d4SYinghai Lu free_list(&save_head); 354bffc56d4SYinghai Lu free_list(head); 3553e6e0d80SYinghai Lu return; 3563e6e0d80SYinghai Lu } 3573e6e0d80SYinghai Lu 358bffc56d4SYinghai Lu free_list(&local_fail_head); 3593e6e0d80SYinghai Lu /* Release assigned resource */ 360bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) 361bdc4abecSYinghai Lu if (dev_res->res->parent) 362bdc4abecSYinghai Lu release_resource(dev_res->res); 3633e6e0d80SYinghai Lu /* Restore start/end/flags from saved list */ 364b9b0bba9SYinghai Lu list_for_each_entry(save_res, &save_head, list) { 365b9b0bba9SYinghai Lu struct resource *res = save_res->res; 3663e6e0d80SYinghai Lu 367b9b0bba9SYinghai Lu res->start = save_res->start; 368b9b0bba9SYinghai Lu res->end = save_res->end; 369b9b0bba9SYinghai Lu res->flags = save_res->flags; 3703e6e0d80SYinghai Lu } 371bffc56d4SYinghai Lu free_list(&save_head); 3723e6e0d80SYinghai Lu 3733e6e0d80SYinghai Lu requested_and_reassign: 374c8adf9a3SRam Pai /* Satisfy the must-have resource requests */ 375c8adf9a3SRam Pai assign_requested_resources_sorted(head, fail_head); 376c8adf9a3SRam Pai 3770a2daa1cSRam Pai /* Try to satisfy any additional optional resource 378c8adf9a3SRam Pai requests */ 3799e8bf93aSRam Pai if (realloc_head) 3809e8bf93aSRam Pai reassign_resources_sorted(realloc_head, head); 381bffc56d4SYinghai Lu free_list(head); 382c8adf9a3SRam Pai } 383c8adf9a3SRam Pai 3846841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev, 385bdc4abecSYinghai Lu struct list_head *add_head, 386bdc4abecSYinghai Lu struct list_head *fail_head) 3876841ec68SYinghai Lu { 388bdc4abecSYinghai Lu LIST_HEAD(head); 3896841ec68SYinghai Lu 3906841ec68SYinghai Lu __dev_sort_resources(dev, &head); 3918424d759SYinghai Lu __assign_resources_sorted(&head, add_head, fail_head); 3926841ec68SYinghai Lu 3936841ec68SYinghai Lu } 3946841ec68SYinghai Lu 3956841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus, 396bdc4abecSYinghai Lu struct list_head *realloc_head, 397bdc4abecSYinghai Lu struct list_head *fail_head) 3986841ec68SYinghai Lu { 3996841ec68SYinghai Lu struct pci_dev *dev; 400bdc4abecSYinghai Lu LIST_HEAD(head); 4016841ec68SYinghai Lu 4026841ec68SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) 4036841ec68SYinghai Lu __dev_sort_resources(dev, &head); 4046841ec68SYinghai Lu 4059e8bf93aSRam Pai __assign_resources_sorted(&head, realloc_head, fail_head); 4066841ec68SYinghai Lu } 4076841ec68SYinghai Lu 408b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus) 4091da177e4SLinus Torvalds { 4101da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 411c7dabef8SBjorn Helgaas struct resource *res; 4121da177e4SLinus Torvalds struct pci_bus_region region; 4131da177e4SLinus Torvalds 414865df576SBjorn Helgaas dev_info(&bridge->dev, "CardBus bridge to [bus %02x-%02x]\n", 415865df576SBjorn Helgaas bus->secondary, bus->subordinate); 4161da177e4SLinus Torvalds 417c7dabef8SBjorn Helgaas res = bus->resource[0]; 418c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 419c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 4201da177e4SLinus Torvalds /* 4211da177e4SLinus Torvalds * The IO resource is allocated a range twice as large as it 4221da177e4SLinus Torvalds * would normally need. This allows us to set both IO regs. 4231da177e4SLinus Torvalds */ 424c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4251da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, 4261da177e4SLinus Torvalds region.start); 4271da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, 4281da177e4SLinus Torvalds region.end); 4291da177e4SLinus Torvalds } 4301da177e4SLinus Torvalds 431c7dabef8SBjorn Helgaas res = bus->resource[1]; 432c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 433c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 434c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4351da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, 4361da177e4SLinus Torvalds region.start); 4371da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, 4381da177e4SLinus Torvalds region.end); 4391da177e4SLinus Torvalds } 4401da177e4SLinus Torvalds 441c7dabef8SBjorn Helgaas res = bus->resource[2]; 442c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 443c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 444c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4451da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, 4461da177e4SLinus Torvalds region.start); 4471da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, 4481da177e4SLinus Torvalds region.end); 4491da177e4SLinus Torvalds } 4501da177e4SLinus Torvalds 451c7dabef8SBjorn Helgaas res = bus->resource[3]; 452c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 453c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 454c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4551da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, 4561da177e4SLinus Torvalds region.start); 4571da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, 4581da177e4SLinus Torvalds region.end); 4591da177e4SLinus Torvalds } 4601da177e4SLinus Torvalds } 461b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus); 4621da177e4SLinus Torvalds 4631da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected. 4641da177e4SLinus Torvalds PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998) 4651da177e4SLinus Torvalds requires that if there is no I/O ports or memory behind the 4661da177e4SLinus Torvalds bridge, corresponding range must be turned off by writing base 4671da177e4SLinus Torvalds value greater than limit to the bridge's base/limit registers. 4681da177e4SLinus Torvalds 4691da177e4SLinus Torvalds Note: care must be taken when updating I/O base/limit registers 4701da177e4SLinus Torvalds of bridges which support 32-bit I/O. This update requires two 4711da177e4SLinus Torvalds config space writes, so it's quite possible that an I/O window of 4721da177e4SLinus Torvalds the bridge will have some undesirable address (e.g. 0) after the 4731da177e4SLinus Torvalds first write. Ditto 64-bit prefetchable MMIO. */ 4747cc5997dSYinghai Lu static void pci_setup_bridge_io(struct pci_bus *bus) 4751da177e4SLinus Torvalds { 4761da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 477c7dabef8SBjorn Helgaas struct resource *res; 4781da177e4SLinus Torvalds struct pci_bus_region region; 4797cc5997dSYinghai Lu u32 l, io_upper16; 4801da177e4SLinus Torvalds 4811da177e4SLinus Torvalds /* Set up the top and bottom of the PCI I/O segment for this bus. */ 482c7dabef8SBjorn Helgaas res = bus->resource[0]; 483c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 484c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 4851da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_IO_BASE, &l); 4861da177e4SLinus Torvalds l &= 0xffff0000; 4871da177e4SLinus Torvalds l |= (region.start >> 8) & 0x00f0; 4881da177e4SLinus Torvalds l |= region.end & 0xf000; 4891da177e4SLinus Torvalds /* Set up upper 16 bits of I/O base/limit. */ 4901da177e4SLinus Torvalds io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); 491c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4927cc5997dSYinghai Lu } else { 4931da177e4SLinus Torvalds /* Clear upper 16 bits of I/O base/limit. */ 4941da177e4SLinus Torvalds io_upper16 = 0; 4951da177e4SLinus Torvalds l = 0x00f0; 4961da177e4SLinus Torvalds } 4971da177e4SLinus Torvalds /* Temporarily disable the I/O range before updating PCI_IO_BASE. */ 4981da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); 4991da177e4SLinus Torvalds /* Update lower 16 bits of I/O base/limit. */ 5001da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE, l); 5011da177e4SLinus Torvalds /* Update upper 16 bits of I/O base/limit. */ 5021da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); 5037cc5997dSYinghai Lu } 5041da177e4SLinus Torvalds 5057cc5997dSYinghai Lu static void pci_setup_bridge_mmio(struct pci_bus *bus) 5067cc5997dSYinghai Lu { 5077cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 5087cc5997dSYinghai Lu struct resource *res; 5097cc5997dSYinghai Lu struct pci_bus_region region; 5107cc5997dSYinghai Lu u32 l; 5117cc5997dSYinghai Lu 5127cc5997dSYinghai Lu /* Set up the top and bottom of the PCI Memory segment for this bus. */ 513c7dabef8SBjorn Helgaas res = bus->resource[1]; 514c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 515c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 5161da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 5171da177e4SLinus Torvalds l |= region.end & 0xfff00000; 518c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 5197cc5997dSYinghai Lu } else { 5201da177e4SLinus Torvalds l = 0x0000fff0; 5211da177e4SLinus Torvalds } 5221da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); 5237cc5997dSYinghai Lu } 5247cc5997dSYinghai Lu 5257cc5997dSYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_bus *bus) 5267cc5997dSYinghai Lu { 5277cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 5287cc5997dSYinghai Lu struct resource *res; 5297cc5997dSYinghai Lu struct pci_bus_region region; 5307cc5997dSYinghai Lu u32 l, bu, lu; 5311da177e4SLinus Torvalds 5321da177e4SLinus Torvalds /* Clear out the upper 32 bits of PREF limit. 5331da177e4SLinus Torvalds If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily 5341da177e4SLinus Torvalds disables PREF range, which is ok. */ 5351da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); 5361da177e4SLinus Torvalds 5371da177e4SLinus Torvalds /* Set up PREF base/limit. */ 538c40a22e0SBenjamin Herrenschmidt bu = lu = 0; 539c7dabef8SBjorn Helgaas res = bus->resource[2]; 540c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 541c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_PREFETCH) { 5421da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 5431da177e4SLinus Torvalds l |= region.end & 0xfff00000; 544c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM_64) { 54513d36c24SAndrew Morton bu = upper_32_bits(region.start); 54613d36c24SAndrew Morton lu = upper_32_bits(region.end); 5471f82de10SYinghai Lu } 548c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 5497cc5997dSYinghai Lu } else { 5501da177e4SLinus Torvalds l = 0x0000fff0; 5511da177e4SLinus Torvalds } 5521da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); 5531da177e4SLinus Torvalds 554c40a22e0SBenjamin Herrenschmidt /* Set the upper 32 bits of PREF base & limit. */ 555c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); 556c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); 5577cc5997dSYinghai Lu } 5587cc5997dSYinghai Lu 5597cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) 5607cc5997dSYinghai Lu { 5617cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 5627cc5997dSYinghai Lu 5637cc5997dSYinghai Lu dev_info(&bridge->dev, "PCI bridge to [bus %02x-%02x]\n", 5647cc5997dSYinghai Lu bus->secondary, bus->subordinate); 5657cc5997dSYinghai Lu 5667cc5997dSYinghai Lu if (type & IORESOURCE_IO) 5677cc5997dSYinghai Lu pci_setup_bridge_io(bus); 5687cc5997dSYinghai Lu 5697cc5997dSYinghai Lu if (type & IORESOURCE_MEM) 5707cc5997dSYinghai Lu pci_setup_bridge_mmio(bus); 5717cc5997dSYinghai Lu 5727cc5997dSYinghai Lu if (type & IORESOURCE_PREFETCH) 5737cc5997dSYinghai Lu pci_setup_bridge_mmio_pref(bus); 5741da177e4SLinus Torvalds 5751da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); 5761da177e4SLinus Torvalds } 5771da177e4SLinus Torvalds 578e2444273SBenjamin Herrenschmidt void pci_setup_bridge(struct pci_bus *bus) 5797cc5997dSYinghai Lu { 5807cc5997dSYinghai Lu unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | 5817cc5997dSYinghai Lu IORESOURCE_PREFETCH; 5827cc5997dSYinghai Lu 5837cc5997dSYinghai Lu __pci_setup_bridge(bus, type); 5847cc5997dSYinghai Lu } 5857cc5997dSYinghai Lu 5861da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and 5871da177e4SLinus Torvalds prefetchable memory ranges. If not, the respective 5881da177e4SLinus Torvalds base/limit registers must be read-only and read as 0. */ 58996bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus) 5901da177e4SLinus Torvalds { 5911da177e4SLinus Torvalds u16 io; 5921da177e4SLinus Torvalds u32 pmem; 5931da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 5941da177e4SLinus Torvalds struct resource *b_res; 5951da177e4SLinus Torvalds 5961da177e4SLinus Torvalds b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 5971da177e4SLinus Torvalds b_res[1].flags |= IORESOURCE_MEM; 5981da177e4SLinus Torvalds 5991da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 6001da177e4SLinus Torvalds if (!io) { 6011da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0); 6021da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 6031da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0x0); 6041da177e4SLinus Torvalds } 6051da177e4SLinus Torvalds if (io) 6061da177e4SLinus Torvalds b_res[0].flags |= IORESOURCE_IO; 6071da177e4SLinus Torvalds /* DECchip 21050 pass 2 errata: the bridge may miss an address 6081da177e4SLinus Torvalds disconnect boundary by one PCI data phase. 6091da177e4SLinus Torvalds Workaround: do not use prefetching on this device. */ 6101da177e4SLinus Torvalds if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) 6111da177e4SLinus Torvalds return; 6121da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 6131da177e4SLinus Torvalds if (!pmem) { 6141da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 6151da177e4SLinus Torvalds 0xfff0fff0); 6161da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 6171da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); 6181da177e4SLinus Torvalds } 6191f82de10SYinghai Lu if (pmem) { 6201da177e4SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; 62199586105SYinghai Lu if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == 62299586105SYinghai Lu PCI_PREF_RANGE_TYPE_64) { 6231f82de10SYinghai Lu b_res[2].flags |= IORESOURCE_MEM_64; 62499586105SYinghai Lu b_res[2].flags |= PCI_PREF_RANGE_TYPE_64; 62599586105SYinghai Lu } 6261f82de10SYinghai Lu } 6271f82de10SYinghai Lu 6281f82de10SYinghai Lu /* double check if bridge does support 64 bit pref */ 6291f82de10SYinghai Lu if (b_res[2].flags & IORESOURCE_MEM_64) { 6301f82de10SYinghai Lu u32 mem_base_hi, tmp; 6311f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, 6321f82de10SYinghai Lu &mem_base_hi); 6331f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 6341f82de10SYinghai Lu 0xffffffff); 6351f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); 6361f82de10SYinghai Lu if (!tmp) 6371f82de10SYinghai Lu b_res[2].flags &= ~IORESOURCE_MEM_64; 6381f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 6391f82de10SYinghai Lu mem_base_hi); 6401f82de10SYinghai Lu } 6411da177e4SLinus Torvalds } 6421da177e4SLinus Torvalds 6431da177e4SLinus Torvalds /* Helper function for sizing routines: find first available 6441da177e4SLinus Torvalds bus resource of a given type. Note: we intentionally skip 6451da177e4SLinus Torvalds the bus resources which have already been assigned (that is, 6461da177e4SLinus Torvalds have non-NULL parent resource). */ 64796bde06aSSam Ravnborg static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type) 6481da177e4SLinus Torvalds { 6491da177e4SLinus Torvalds int i; 6501da177e4SLinus Torvalds struct resource *r; 6511da177e4SLinus Torvalds unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 6521da177e4SLinus Torvalds IORESOURCE_PREFETCH; 6531da177e4SLinus Torvalds 65489a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, r, i) { 655299de034SIvan Kokshaysky if (r == &ioport_resource || r == &iomem_resource) 656299de034SIvan Kokshaysky continue; 65755a10984SJesse Barnes if (r && (r->flags & type_mask) == type && !r->parent) 6581da177e4SLinus Torvalds return r; 6591da177e4SLinus Torvalds } 6601da177e4SLinus Torvalds return NULL; 6611da177e4SLinus Torvalds } 6621da177e4SLinus Torvalds 66313583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size, 66413583b16SRam Pai resource_size_t min_size, 66513583b16SRam Pai resource_size_t size1, 66613583b16SRam Pai resource_size_t old_size, 66713583b16SRam Pai resource_size_t align) 66813583b16SRam Pai { 66913583b16SRam Pai if (size < min_size) 67013583b16SRam Pai size = min_size; 67113583b16SRam Pai if (old_size == 1 ) 67213583b16SRam Pai old_size = 0; 67313583b16SRam Pai /* To be fixed in 2.5: we should have sort of HAVE_ISA 67413583b16SRam Pai flag in the struct pci_bus. */ 67513583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA) 67613583b16SRam Pai size = (size & 0xff) + ((size & ~0xffUL) << 2); 67713583b16SRam Pai #endif 67813583b16SRam Pai size = ALIGN(size + size1, align); 67913583b16SRam Pai if (size < old_size) 68013583b16SRam Pai size = old_size; 68113583b16SRam Pai return size; 68213583b16SRam Pai } 68313583b16SRam Pai 68413583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size, 68513583b16SRam Pai resource_size_t min_size, 68613583b16SRam Pai resource_size_t size1, 68713583b16SRam Pai resource_size_t old_size, 68813583b16SRam Pai resource_size_t align) 68913583b16SRam Pai { 69013583b16SRam Pai if (size < min_size) 69113583b16SRam Pai size = min_size; 69213583b16SRam Pai if (old_size == 1 ) 69313583b16SRam Pai old_size = 0; 69413583b16SRam Pai if (size < old_size) 69513583b16SRam Pai size = old_size; 69613583b16SRam Pai size = ALIGN(size + size1, align); 69713583b16SRam Pai return size; 69813583b16SRam Pai } 69913583b16SRam Pai 700c8adf9a3SRam Pai /** 701c8adf9a3SRam Pai * pbus_size_io() - size the io window of a given bus 702c8adf9a3SRam Pai * 703c8adf9a3SRam Pai * @bus : the bus 704c8adf9a3SRam Pai * @min_size : the minimum io window that must to be allocated 705c8adf9a3SRam Pai * @add_size : additional optional io window 7069e8bf93aSRam Pai * @realloc_head : track the additional io window on this list 707c8adf9a3SRam Pai * 708c8adf9a3SRam Pai * Sizing the IO windows of the PCI-PCI bridge is trivial, 709c8adf9a3SRam Pai * since these windows have 4K granularity and the IO ranges 710c8adf9a3SRam Pai * of non-bridge PCI devices are limited to 256 bytes. 711c8adf9a3SRam Pai * We must be careful with the ISA aliasing though. 712c8adf9a3SRam Pai */ 713c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size, 714bdc4abecSYinghai Lu resource_size_t add_size, struct list_head *realloc_head) 7151da177e4SLinus Torvalds { 7161da177e4SLinus Torvalds struct pci_dev *dev; 7171da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO); 718c8adf9a3SRam Pai unsigned long size = 0, size0 = 0, size1 = 0; 719be768912SYinghai Lu resource_size_t children_add_size = 0; 7201da177e4SLinus Torvalds 7211da177e4SLinus Torvalds if (!b_res) 7221da177e4SLinus Torvalds return; 7231da177e4SLinus Torvalds 7241da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 7251da177e4SLinus Torvalds int i; 7261da177e4SLinus Torvalds 7271da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 7281da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 7291da177e4SLinus Torvalds unsigned long r_size; 7301da177e4SLinus Torvalds 7311da177e4SLinus Torvalds if (r->parent || !(r->flags & IORESOURCE_IO)) 7321da177e4SLinus Torvalds continue; 733022edd86SZhao, Yu r_size = resource_size(r); 7341da177e4SLinus Torvalds 7351da177e4SLinus Torvalds if (r_size < 0x400) 7361da177e4SLinus Torvalds /* Might be re-aligned for ISA */ 7371da177e4SLinus Torvalds size += r_size; 7381da177e4SLinus Torvalds else 7391da177e4SLinus Torvalds size1 += r_size; 740be768912SYinghai Lu 7419e8bf93aSRam Pai if (realloc_head) 7429e8bf93aSRam Pai children_add_size += get_res_add_size(realloc_head, r); 7431da177e4SLinus Torvalds } 7441da177e4SLinus Torvalds } 745c8adf9a3SRam Pai size0 = calculate_iosize(size, min_size, size1, 74613583b16SRam Pai resource_size(b_res), 4096); 747be768912SYinghai Lu if (children_add_size > add_size) 748be768912SYinghai Lu add_size = children_add_size; 7499e8bf93aSRam Pai size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : 750a4ac9feaSYinghai Lu calculate_iosize(size, min_size, add_size + size1, 751c8adf9a3SRam Pai resource_size(b_res), 4096); 752c8adf9a3SRam Pai if (!size0 && !size1) { 753865df576SBjorn Helgaas if (b_res->start || b_res->end) 754865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 755865df576SBjorn Helgaas "%pR to [bus %02x-%02x] (unused)\n", b_res, 756865df576SBjorn Helgaas bus->secondary, bus->subordinate); 7571da177e4SLinus Torvalds b_res->flags = 0; 7581da177e4SLinus Torvalds return; 7591da177e4SLinus Torvalds } 7601da177e4SLinus Torvalds /* Alignment of the IO window is always 4K */ 7611da177e4SLinus Torvalds b_res->start = 4096; 762c8adf9a3SRam Pai b_res->end = b_res->start + size0 - 1; 76388452565SIvan Kokshaysky b_res->flags |= IORESOURCE_STARTALIGN; 764b592443dSYinghai Lu if (size1 > size0 && realloc_head) { 7659e8bf93aSRam Pai add_to_list(realloc_head, bus->self, b_res, size1-size0, 4096); 766b592443dSYinghai Lu dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window " 767b592443dSYinghai Lu "%pR to [bus %02x-%02x] add_size %lx\n", b_res, 768b592443dSYinghai Lu bus->secondary, bus->subordinate, size1-size0); 769b592443dSYinghai Lu } 7701da177e4SLinus Torvalds } 7711da177e4SLinus Torvalds 772c8adf9a3SRam Pai /** 773c8adf9a3SRam Pai * pbus_size_mem() - size the memory window of a given bus 774c8adf9a3SRam Pai * 775c8adf9a3SRam Pai * @bus : the bus 776c8adf9a3SRam Pai * @min_size : the minimum memory window that must to be allocated 777c8adf9a3SRam Pai * @add_size : additional optional memory window 7789e8bf93aSRam Pai * @realloc_head : track the additional memory window on this list 779c8adf9a3SRam Pai * 780c8adf9a3SRam Pai * Calculate the size of the bus and minimal alignment which 781c8adf9a3SRam Pai * guarantees that all child resources fit in this size. 782c8adf9a3SRam Pai */ 78328760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, 784c8adf9a3SRam Pai unsigned long type, resource_size_t min_size, 785c8adf9a3SRam Pai resource_size_t add_size, 786bdc4abecSYinghai Lu struct list_head *realloc_head) 7871da177e4SLinus Torvalds { 7881da177e4SLinus Torvalds struct pci_dev *dev; 789c8adf9a3SRam Pai resource_size_t min_align, align, size, size0, size1; 790c40a22e0SBenjamin Herrenschmidt resource_size_t aligns[12]; /* Alignments from 1Mb to 2Gb */ 7911da177e4SLinus Torvalds int order, max_order; 7921da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, type); 7931f82de10SYinghai Lu unsigned int mem64_mask = 0; 794be768912SYinghai Lu resource_size_t children_add_size = 0; 7951da177e4SLinus Torvalds 7961da177e4SLinus Torvalds if (!b_res) 7971da177e4SLinus Torvalds return 0; 7981da177e4SLinus Torvalds 7991da177e4SLinus Torvalds memset(aligns, 0, sizeof(aligns)); 8001da177e4SLinus Torvalds max_order = 0; 8011da177e4SLinus Torvalds size = 0; 8021da177e4SLinus Torvalds 8031f82de10SYinghai Lu mem64_mask = b_res->flags & IORESOURCE_MEM_64; 8041f82de10SYinghai Lu b_res->flags &= ~IORESOURCE_MEM_64; 8051f82de10SYinghai Lu 8061da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 8071da177e4SLinus Torvalds int i; 8081da177e4SLinus Torvalds 8091da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 8101da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 811c40a22e0SBenjamin Herrenschmidt resource_size_t r_size; 8121da177e4SLinus Torvalds 8131da177e4SLinus Torvalds if (r->parent || (r->flags & mask) != type) 8141da177e4SLinus Torvalds continue; 815022edd86SZhao, Yu r_size = resource_size(r); 8162aceefcbSYinghai Lu #ifdef CONFIG_PCI_IOV 8172aceefcbSYinghai Lu /* put SRIOV requested res to the optional list */ 8189e8bf93aSRam Pai if (realloc_head && i >= PCI_IOV_RESOURCES && 8192aceefcbSYinghai Lu i <= PCI_IOV_RESOURCE_END) { 8202aceefcbSYinghai Lu r->end = r->start - 1; 8219e8bf93aSRam Pai add_to_list(realloc_head, dev, r, r_size, 0/* dont' care */); 8222aceefcbSYinghai Lu children_add_size += r_size; 8232aceefcbSYinghai Lu continue; 8242aceefcbSYinghai Lu } 8252aceefcbSYinghai Lu #endif 8261da177e4SLinus Torvalds /* For bridges size != alignment */ 8276faf17f6SChris Wright align = pci_resource_alignment(dev, r); 8281da177e4SLinus Torvalds order = __ffs(align) - 20; 8291da177e4SLinus Torvalds if (order > 11) { 830865df576SBjorn Helgaas dev_warn(&dev->dev, "disabling BAR %d: %pR " 831865df576SBjorn Helgaas "(bad alignment %#llx)\n", i, r, 832865df576SBjorn Helgaas (unsigned long long) align); 8331da177e4SLinus Torvalds r->flags = 0; 8341da177e4SLinus Torvalds continue; 8351da177e4SLinus Torvalds } 8361da177e4SLinus Torvalds size += r_size; 8371da177e4SLinus Torvalds if (order < 0) 8381da177e4SLinus Torvalds order = 0; 8391da177e4SLinus Torvalds /* Exclude ranges with size > align from 8401da177e4SLinus Torvalds calculation of the alignment. */ 8411da177e4SLinus Torvalds if (r_size == align) 8421da177e4SLinus Torvalds aligns[order] += align; 8431da177e4SLinus Torvalds if (order > max_order) 8441da177e4SLinus Torvalds max_order = order; 8451f82de10SYinghai Lu mem64_mask &= r->flags & IORESOURCE_MEM_64; 846be768912SYinghai Lu 8479e8bf93aSRam Pai if (realloc_head) 8489e8bf93aSRam Pai children_add_size += get_res_add_size(realloc_head, r); 8491da177e4SLinus Torvalds } 8501da177e4SLinus Torvalds } 8511da177e4SLinus Torvalds align = 0; 8521da177e4SLinus Torvalds min_align = 0; 8531da177e4SLinus Torvalds for (order = 0; order <= max_order; order++) { 8548308c54dSJeremy Fitzhardinge resource_size_t align1 = 1; 8558308c54dSJeremy Fitzhardinge 8568308c54dSJeremy Fitzhardinge align1 <<= (order + 20); 8578308c54dSJeremy Fitzhardinge 8581da177e4SLinus Torvalds if (!align) 8591da177e4SLinus Torvalds min_align = align1; 8606f6f8c2fSMilind Arun Choudhary else if (ALIGN(align + min_align, min_align) < align1) 8611da177e4SLinus Torvalds min_align = align1 >> 1; 8621da177e4SLinus Torvalds align += aligns[order]; 8631da177e4SLinus Torvalds } 864b42282e5SLinus Torvalds size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align); 865be768912SYinghai Lu if (children_add_size > add_size) 866be768912SYinghai Lu add_size = children_add_size; 8679e8bf93aSRam Pai size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : 868a4ac9feaSYinghai Lu calculate_memsize(size, min_size, add_size, 869b42282e5SLinus Torvalds resource_size(b_res), min_align); 870c8adf9a3SRam Pai if (!size0 && !size1) { 871865df576SBjorn Helgaas if (b_res->start || b_res->end) 872865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 873865df576SBjorn Helgaas "%pR to [bus %02x-%02x] (unused)\n", b_res, 874865df576SBjorn Helgaas bus->secondary, bus->subordinate); 8751da177e4SLinus Torvalds b_res->flags = 0; 8761da177e4SLinus Torvalds return 1; 8771da177e4SLinus Torvalds } 8781da177e4SLinus Torvalds b_res->start = min_align; 879c8adf9a3SRam Pai b_res->end = size0 + min_align - 1; 880c8adf9a3SRam Pai b_res->flags |= IORESOURCE_STARTALIGN | mem64_mask; 881b592443dSYinghai Lu if (size1 > size0 && realloc_head) { 8829e8bf93aSRam Pai add_to_list(realloc_head, bus->self, b_res, size1-size0, min_align); 883b592443dSYinghai Lu dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window " 884b592443dSYinghai Lu "%pR to [bus %02x-%02x] add_size %llx\n", b_res, 885b592443dSYinghai Lu bus->secondary, bus->subordinate, (unsigned long long)size1-size0); 886b592443dSYinghai Lu } 8871da177e4SLinus Torvalds return 1; 8881da177e4SLinus Torvalds } 8891da177e4SLinus Torvalds 8900a2daa1cSRam Pai unsigned long pci_cardbus_resource_alignment(struct resource *res) 8910a2daa1cSRam Pai { 8920a2daa1cSRam Pai if (res->flags & IORESOURCE_IO) 8930a2daa1cSRam Pai return pci_cardbus_io_size; 8940a2daa1cSRam Pai if (res->flags & IORESOURCE_MEM) 8950a2daa1cSRam Pai return pci_cardbus_mem_size; 8960a2daa1cSRam Pai return 0; 8970a2daa1cSRam Pai } 8980a2daa1cSRam Pai 8990a2daa1cSRam Pai static void pci_bus_size_cardbus(struct pci_bus *bus, 900bdc4abecSYinghai Lu struct list_head *realloc_head) 9011da177e4SLinus Torvalds { 9021da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 9031da177e4SLinus Torvalds struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 90411848934SYinghai Lu resource_size_t b_res_3_size = pci_cardbus_mem_size * 2; 9051da177e4SLinus Torvalds u16 ctrl; 9061da177e4SLinus Torvalds 9073796f1e2SYinghai Lu if (b_res[0].parent) 9083796f1e2SYinghai Lu goto handle_b_res_1; 9091da177e4SLinus Torvalds /* 9101da177e4SLinus Torvalds * Reserve some resources for CardBus. We reserve 9111da177e4SLinus Torvalds * a fixed amount of bus space for CardBus bridges. 9121da177e4SLinus Torvalds */ 91311848934SYinghai Lu b_res[0].start = pci_cardbus_io_size; 91411848934SYinghai Lu b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1; 91511848934SYinghai Lu b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; 91611848934SYinghai Lu if (realloc_head) { 91711848934SYinghai Lu b_res[0].end -= pci_cardbus_io_size; 91811848934SYinghai Lu add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size, 91911848934SYinghai Lu pci_cardbus_io_size); 92011848934SYinghai Lu } 9211da177e4SLinus Torvalds 9223796f1e2SYinghai Lu handle_b_res_1: 9233796f1e2SYinghai Lu if (b_res[1].parent) 9243796f1e2SYinghai Lu goto handle_b_res_2; 92511848934SYinghai Lu b_res[1].start = pci_cardbus_io_size; 92611848934SYinghai Lu b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1; 92711848934SYinghai Lu b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; 92811848934SYinghai Lu if (realloc_head) { 92911848934SYinghai Lu b_res[1].end -= pci_cardbus_io_size; 93011848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size, 93111848934SYinghai Lu pci_cardbus_io_size); 93211848934SYinghai Lu } 9331da177e4SLinus Torvalds 9343796f1e2SYinghai Lu handle_b_res_2: 935dcef0d06SYinghai Lu /* MEM1 must not be pref mmio */ 936dcef0d06SYinghai Lu pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 937dcef0d06SYinghai Lu if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) { 938dcef0d06SYinghai Lu ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1; 939dcef0d06SYinghai Lu pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 940dcef0d06SYinghai Lu pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 941dcef0d06SYinghai Lu } 942dcef0d06SYinghai Lu 9431da177e4SLinus Torvalds /* 9441da177e4SLinus Torvalds * Check whether prefetchable memory is supported 9451da177e4SLinus Torvalds * by this bridge. 9461da177e4SLinus Torvalds */ 9471da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 9481da177e4SLinus Torvalds if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { 9491da177e4SLinus Torvalds ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; 9501da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 9511da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 9521da177e4SLinus Torvalds } 9531da177e4SLinus Torvalds 9543796f1e2SYinghai Lu if (b_res[2].parent) 9553796f1e2SYinghai Lu goto handle_b_res_3; 9561da177e4SLinus Torvalds /* 9571da177e4SLinus Torvalds * If we have prefetchable memory support, allocate 9581da177e4SLinus Torvalds * two regions. Otherwise, allocate one region of 9591da177e4SLinus Torvalds * twice the size. 9601da177e4SLinus Torvalds */ 9611da177e4SLinus Torvalds if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { 96211848934SYinghai Lu b_res[2].start = pci_cardbus_mem_size; 96311848934SYinghai Lu b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1; 96411848934SYinghai Lu b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | 96511848934SYinghai Lu IORESOURCE_STARTALIGN; 96611848934SYinghai Lu if (realloc_head) { 96711848934SYinghai Lu b_res[2].end -= pci_cardbus_mem_size; 96811848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+2, 96911848934SYinghai Lu pci_cardbus_mem_size, pci_cardbus_mem_size); 9701da177e4SLinus Torvalds } 9710a2daa1cSRam Pai 97211848934SYinghai Lu /* reduce that to half */ 97311848934SYinghai Lu b_res_3_size = pci_cardbus_mem_size; 97411848934SYinghai Lu } 97511848934SYinghai Lu 9763796f1e2SYinghai Lu handle_b_res_3: 9773796f1e2SYinghai Lu if (b_res[3].parent) 9783796f1e2SYinghai Lu goto handle_done; 97911848934SYinghai Lu b_res[3].start = pci_cardbus_mem_size; 98011848934SYinghai Lu b_res[3].end = b_res[3].start + b_res_3_size - 1; 98111848934SYinghai Lu b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN; 98211848934SYinghai Lu if (realloc_head) { 98311848934SYinghai Lu b_res[3].end -= b_res_3_size; 98411848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+3, b_res_3_size, 98511848934SYinghai Lu pci_cardbus_mem_size); 98611848934SYinghai Lu } 9873796f1e2SYinghai Lu 9883796f1e2SYinghai Lu handle_done: 9893796f1e2SYinghai Lu ; 9901da177e4SLinus Torvalds } 9911da177e4SLinus Torvalds 992c8adf9a3SRam Pai void __ref __pci_bus_size_bridges(struct pci_bus *bus, 993bdc4abecSYinghai Lu struct list_head *realloc_head) 9941da177e4SLinus Torvalds { 9951da177e4SLinus Torvalds struct pci_dev *dev; 9961da177e4SLinus Torvalds unsigned long mask, prefmask; 997c8adf9a3SRam Pai resource_size_t additional_mem_size = 0, additional_io_size = 0; 9981da177e4SLinus Torvalds 9991da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 10001da177e4SLinus Torvalds struct pci_bus *b = dev->subordinate; 10011da177e4SLinus Torvalds if (!b) 10021da177e4SLinus Torvalds continue; 10031da177e4SLinus Torvalds 10041da177e4SLinus Torvalds switch (dev->class >> 8) { 10051da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 10069e8bf93aSRam Pai pci_bus_size_cardbus(b, realloc_head); 10071da177e4SLinus Torvalds break; 10081da177e4SLinus Torvalds 10091da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 10101da177e4SLinus Torvalds default: 10119e8bf93aSRam Pai __pci_bus_size_bridges(b, realloc_head); 10121da177e4SLinus Torvalds break; 10131da177e4SLinus Torvalds } 10141da177e4SLinus Torvalds } 10151da177e4SLinus Torvalds 10161da177e4SLinus Torvalds /* The root bus? */ 10171da177e4SLinus Torvalds if (!bus->self) 10181da177e4SLinus Torvalds return; 10191da177e4SLinus Torvalds 10201da177e4SLinus Torvalds switch (bus->self->class >> 8) { 10211da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 10221da177e4SLinus Torvalds /* don't size cardbuses yet. */ 10231da177e4SLinus Torvalds break; 10241da177e4SLinus Torvalds 10251da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 10261da177e4SLinus Torvalds pci_bridge_check_ranges(bus); 102728760489SEric W. Biederman if (bus->self->is_hotplug_bridge) { 1028c8adf9a3SRam Pai additional_io_size = pci_hotplug_io_size; 1029c8adf9a3SRam Pai additional_mem_size = pci_hotplug_mem_size; 103028760489SEric W. Biederman } 1031c8adf9a3SRam Pai /* 1032c8adf9a3SRam Pai * Follow thru 1033c8adf9a3SRam Pai */ 10341da177e4SLinus Torvalds default: 103519aa7ee4SYinghai Lu pbus_size_io(bus, realloc_head ? 0 : additional_io_size, 103619aa7ee4SYinghai Lu additional_io_size, realloc_head); 10371da177e4SLinus Torvalds /* If the bridge supports prefetchable range, size it 10381da177e4SLinus Torvalds separately. If it doesn't, or its prefetchable window 10391da177e4SLinus Torvalds has already been allocated by arch code, try 10401da177e4SLinus Torvalds non-prefetchable range for both types of PCI memory 10411da177e4SLinus Torvalds resources. */ 10421da177e4SLinus Torvalds mask = IORESOURCE_MEM; 10431da177e4SLinus Torvalds prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; 104419aa7ee4SYinghai Lu if (pbus_size_mem(bus, prefmask, prefmask, 104519aa7ee4SYinghai Lu realloc_head ? 0 : additional_mem_size, 104619aa7ee4SYinghai Lu additional_mem_size, realloc_head)) 10471da177e4SLinus Torvalds mask = prefmask; /* Success, size non-prefetch only. */ 104828760489SEric W. Biederman else 1049c8adf9a3SRam Pai additional_mem_size += additional_mem_size; 105019aa7ee4SYinghai Lu pbus_size_mem(bus, mask, IORESOURCE_MEM, 105119aa7ee4SYinghai Lu realloc_head ? 0 : additional_mem_size, 105219aa7ee4SYinghai Lu additional_mem_size, realloc_head); 10531da177e4SLinus Torvalds break; 10541da177e4SLinus Torvalds } 10551da177e4SLinus Torvalds } 1056c8adf9a3SRam Pai 1057c8adf9a3SRam Pai void __ref pci_bus_size_bridges(struct pci_bus *bus) 1058c8adf9a3SRam Pai { 1059c8adf9a3SRam Pai __pci_bus_size_bridges(bus, NULL); 1060c8adf9a3SRam Pai } 10611da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges); 10621da177e4SLinus Torvalds 1063568ddef8SYinghai Lu static void __ref __pci_bus_assign_resources(const struct pci_bus *bus, 1064bdc4abecSYinghai Lu struct list_head *realloc_head, 1065bdc4abecSYinghai Lu struct list_head *fail_head) 10661da177e4SLinus Torvalds { 10671da177e4SLinus Torvalds struct pci_bus *b; 10681da177e4SLinus Torvalds struct pci_dev *dev; 10691da177e4SLinus Torvalds 10709e8bf93aSRam Pai pbus_assign_resources_sorted(bus, realloc_head, fail_head); 10711da177e4SLinus Torvalds 10721da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 10731da177e4SLinus Torvalds b = dev->subordinate; 10741da177e4SLinus Torvalds if (!b) 10751da177e4SLinus Torvalds continue; 10761da177e4SLinus Torvalds 10779e8bf93aSRam Pai __pci_bus_assign_resources(b, realloc_head, fail_head); 10781da177e4SLinus Torvalds 10791da177e4SLinus Torvalds switch (dev->class >> 8) { 10801da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 10816841ec68SYinghai Lu if (!pci_is_enabled(dev)) 10821da177e4SLinus Torvalds pci_setup_bridge(b); 10831da177e4SLinus Torvalds break; 10841da177e4SLinus Torvalds 10851da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 10861da177e4SLinus Torvalds pci_setup_cardbus(b); 10871da177e4SLinus Torvalds break; 10881da177e4SLinus Torvalds 10891da177e4SLinus Torvalds default: 109080ccba11SBjorn Helgaas dev_info(&dev->dev, "not setting up bridge for bus " 109180ccba11SBjorn Helgaas "%04x:%02x\n", pci_domain_nr(b), b->number); 10921da177e4SLinus Torvalds break; 10931da177e4SLinus Torvalds } 10941da177e4SLinus Torvalds } 10951da177e4SLinus Torvalds } 1096568ddef8SYinghai Lu 1097568ddef8SYinghai Lu void __ref pci_bus_assign_resources(const struct pci_bus *bus) 1098568ddef8SYinghai Lu { 1099c8adf9a3SRam Pai __pci_bus_assign_resources(bus, NULL, NULL); 1100568ddef8SYinghai Lu } 11011da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources); 11021da177e4SLinus Torvalds 11036841ec68SYinghai Lu static void __ref __pci_bridge_assign_resources(const struct pci_dev *bridge, 1104bdc4abecSYinghai Lu struct list_head *add_head, 1105bdc4abecSYinghai Lu struct list_head *fail_head) 11066841ec68SYinghai Lu { 11076841ec68SYinghai Lu struct pci_bus *b; 11086841ec68SYinghai Lu 11098424d759SYinghai Lu pdev_assign_resources_sorted((struct pci_dev *)bridge, 11108424d759SYinghai Lu add_head, fail_head); 11116841ec68SYinghai Lu 11126841ec68SYinghai Lu b = bridge->subordinate; 11136841ec68SYinghai Lu if (!b) 11146841ec68SYinghai Lu return; 11156841ec68SYinghai Lu 11168424d759SYinghai Lu __pci_bus_assign_resources(b, add_head, fail_head); 11176841ec68SYinghai Lu 11186841ec68SYinghai Lu switch (bridge->class >> 8) { 11196841ec68SYinghai Lu case PCI_CLASS_BRIDGE_PCI: 11206841ec68SYinghai Lu pci_setup_bridge(b); 11216841ec68SYinghai Lu break; 11226841ec68SYinghai Lu 11236841ec68SYinghai Lu case PCI_CLASS_BRIDGE_CARDBUS: 11246841ec68SYinghai Lu pci_setup_cardbus(b); 11256841ec68SYinghai Lu break; 11266841ec68SYinghai Lu 11276841ec68SYinghai Lu default: 11286841ec68SYinghai Lu dev_info(&bridge->dev, "not setting up bridge for bus " 11296841ec68SYinghai Lu "%04x:%02x\n", pci_domain_nr(b), b->number); 11306841ec68SYinghai Lu break; 11316841ec68SYinghai Lu } 11326841ec68SYinghai Lu } 11335009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus, 11345009b460SYinghai Lu unsigned long type) 11355009b460SYinghai Lu { 11365009b460SYinghai Lu int idx; 11375009b460SYinghai Lu bool changed = false; 11385009b460SYinghai Lu struct pci_dev *dev; 11395009b460SYinghai Lu struct resource *r; 11405009b460SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 11415009b460SYinghai Lu IORESOURCE_PREFETCH; 11425009b460SYinghai Lu 11435009b460SYinghai Lu dev = bus->self; 11445009b460SYinghai Lu for (idx = PCI_BRIDGE_RESOURCES; idx <= PCI_BRIDGE_RESOURCE_END; 11455009b460SYinghai Lu idx++) { 11465009b460SYinghai Lu r = &dev->resource[idx]; 11475009b460SYinghai Lu if ((r->flags & type_mask) != type) 11485009b460SYinghai Lu continue; 11495009b460SYinghai Lu if (!r->parent) 11505009b460SYinghai Lu continue; 11515009b460SYinghai Lu /* 11525009b460SYinghai Lu * if there are children under that, we should release them 11535009b460SYinghai Lu * all 11545009b460SYinghai Lu */ 11555009b460SYinghai Lu release_child_resources(r); 11565009b460SYinghai Lu if (!release_resource(r)) { 11575009b460SYinghai Lu dev_printk(KERN_DEBUG, &dev->dev, 11585009b460SYinghai Lu "resource %d %pR released\n", idx, r); 11595009b460SYinghai Lu /* keep the old size */ 11605009b460SYinghai Lu r->end = resource_size(r) - 1; 11615009b460SYinghai Lu r->start = 0; 11625009b460SYinghai Lu r->flags = 0; 11635009b460SYinghai Lu changed = true; 11645009b460SYinghai Lu } 11655009b460SYinghai Lu } 11665009b460SYinghai Lu 11675009b460SYinghai Lu if (changed) { 11685009b460SYinghai Lu /* avoiding touch the one without PREF */ 11695009b460SYinghai Lu if (type & IORESOURCE_PREFETCH) 11705009b460SYinghai Lu type = IORESOURCE_PREFETCH; 11715009b460SYinghai Lu __pci_setup_bridge(bus, type); 11725009b460SYinghai Lu } 11735009b460SYinghai Lu } 11745009b460SYinghai Lu 11755009b460SYinghai Lu enum release_type { 11765009b460SYinghai Lu leaf_only, 11775009b460SYinghai Lu whole_subtree, 11785009b460SYinghai Lu }; 11795009b460SYinghai Lu /* 11805009b460SYinghai Lu * try to release pci bridge resources that is from leaf bridge, 11815009b460SYinghai Lu * so we can allocate big new one later 11825009b460SYinghai Lu */ 11835009b460SYinghai Lu static void __ref pci_bus_release_bridge_resources(struct pci_bus *bus, 11845009b460SYinghai Lu unsigned long type, 11855009b460SYinghai Lu enum release_type rel_type) 11865009b460SYinghai Lu { 11875009b460SYinghai Lu struct pci_dev *dev; 11885009b460SYinghai Lu bool is_leaf_bridge = true; 11895009b460SYinghai Lu 11905009b460SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 11915009b460SYinghai Lu struct pci_bus *b = dev->subordinate; 11925009b460SYinghai Lu if (!b) 11935009b460SYinghai Lu continue; 11945009b460SYinghai Lu 11955009b460SYinghai Lu is_leaf_bridge = false; 11965009b460SYinghai Lu 11975009b460SYinghai Lu if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) 11985009b460SYinghai Lu continue; 11995009b460SYinghai Lu 12005009b460SYinghai Lu if (rel_type == whole_subtree) 12015009b460SYinghai Lu pci_bus_release_bridge_resources(b, type, 12025009b460SYinghai Lu whole_subtree); 12035009b460SYinghai Lu } 12045009b460SYinghai Lu 12055009b460SYinghai Lu if (pci_is_root_bus(bus)) 12065009b460SYinghai Lu return; 12075009b460SYinghai Lu 12085009b460SYinghai Lu if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) 12095009b460SYinghai Lu return; 12105009b460SYinghai Lu 12115009b460SYinghai Lu if ((rel_type == whole_subtree) || is_leaf_bridge) 12125009b460SYinghai Lu pci_bridge_release_resources(bus, type); 12135009b460SYinghai Lu } 12145009b460SYinghai Lu 121576fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus) 121676fbc263SYinghai Lu { 121789a74eccSBjorn Helgaas struct resource *res; 121876fbc263SYinghai Lu int i; 121976fbc263SYinghai Lu 122089a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 12217c9342b8SYinghai Lu if (!res || !res->end || !res->flags) 122276fbc263SYinghai Lu continue; 122376fbc263SYinghai Lu 1224c7dabef8SBjorn Helgaas dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); 122576fbc263SYinghai Lu } 122676fbc263SYinghai Lu } 122776fbc263SYinghai Lu 122876fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus) 122976fbc263SYinghai Lu { 123076fbc263SYinghai Lu struct pci_bus *b; 123176fbc263SYinghai Lu struct pci_dev *dev; 123276fbc263SYinghai Lu 123376fbc263SYinghai Lu 123476fbc263SYinghai Lu pci_bus_dump_res(bus); 123576fbc263SYinghai Lu 123676fbc263SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 123776fbc263SYinghai Lu b = dev->subordinate; 123876fbc263SYinghai Lu if (!b) 123976fbc263SYinghai Lu continue; 124076fbc263SYinghai Lu 124176fbc263SYinghai Lu pci_bus_dump_resources(b); 124276fbc263SYinghai Lu } 124376fbc263SYinghai Lu } 124476fbc263SYinghai Lu 1245da7822e5SYinghai Lu static int __init pci_bus_get_depth(struct pci_bus *bus) 1246da7822e5SYinghai Lu { 1247da7822e5SYinghai Lu int depth = 0; 1248da7822e5SYinghai Lu struct pci_dev *dev; 1249da7822e5SYinghai Lu 1250da7822e5SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 1251da7822e5SYinghai Lu int ret; 1252da7822e5SYinghai Lu struct pci_bus *b = dev->subordinate; 1253da7822e5SYinghai Lu if (!b) 1254da7822e5SYinghai Lu continue; 1255da7822e5SYinghai Lu 1256da7822e5SYinghai Lu ret = pci_bus_get_depth(b); 1257da7822e5SYinghai Lu if (ret + 1 > depth) 1258da7822e5SYinghai Lu depth = ret + 1; 1259da7822e5SYinghai Lu } 1260da7822e5SYinghai Lu 1261da7822e5SYinghai Lu return depth; 1262da7822e5SYinghai Lu } 1263da7822e5SYinghai Lu static int __init pci_get_max_depth(void) 1264da7822e5SYinghai Lu { 1265da7822e5SYinghai Lu int depth = 0; 1266da7822e5SYinghai Lu struct pci_bus *bus; 1267da7822e5SYinghai Lu 1268da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) { 1269da7822e5SYinghai Lu int ret; 1270da7822e5SYinghai Lu 1271da7822e5SYinghai Lu ret = pci_bus_get_depth(bus); 1272da7822e5SYinghai Lu if (ret > depth) 1273da7822e5SYinghai Lu depth = ret; 1274da7822e5SYinghai Lu } 1275da7822e5SYinghai Lu 1276da7822e5SYinghai Lu return depth; 1277da7822e5SYinghai Lu } 1278da7822e5SYinghai Lu 1279f483d392SRam Pai 1280da7822e5SYinghai Lu /* 1281da7822e5SYinghai Lu * first try will not touch pci bridge res 1282da7822e5SYinghai Lu * second and later try will clear small leaf bridge res 1283da7822e5SYinghai Lu * will stop till to the max deepth if can not find good one 1284da7822e5SYinghai Lu */ 12851da177e4SLinus Torvalds void __init 12861da177e4SLinus Torvalds pci_assign_unassigned_resources(void) 12871da177e4SLinus Torvalds { 12881da177e4SLinus Torvalds struct pci_bus *bus; 1289bdc4abecSYinghai Lu LIST_HEAD(realloc_head); /* list of resources that 1290c8adf9a3SRam Pai want additional resources */ 1291bdc4abecSYinghai Lu struct list_head *add_list = NULL; 1292da7822e5SYinghai Lu int tried_times = 0; 1293da7822e5SYinghai Lu enum release_type rel_type = leaf_only; 1294bdc4abecSYinghai Lu LIST_HEAD(fail_head); 1295b9b0bba9SYinghai Lu struct pci_dev_resource *fail_res; 1296da7822e5SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 1297da7822e5SYinghai Lu IORESOURCE_PREFETCH; 1298da7822e5SYinghai Lu unsigned long failed_type; 129919aa7ee4SYinghai Lu int pci_try_num = 1; 1300da7822e5SYinghai Lu 130119aa7ee4SYinghai Lu /* don't realloc if asked to do so */ 130219aa7ee4SYinghai Lu if (pci_realloc_enabled()) { 130319aa7ee4SYinghai Lu int max_depth = pci_get_max_depth(); 130419aa7ee4SYinghai Lu 1305da7822e5SYinghai Lu pci_try_num = max_depth + 1; 1306da7822e5SYinghai Lu printk(KERN_DEBUG "PCI: max bus depth: %d pci_try_num: %d\n", 1307da7822e5SYinghai Lu max_depth, pci_try_num); 130819aa7ee4SYinghai Lu } 1309da7822e5SYinghai Lu 1310da7822e5SYinghai Lu again: 131119aa7ee4SYinghai Lu /* 131219aa7ee4SYinghai Lu * last try will use add_list, otherwise will try good to have as 131319aa7ee4SYinghai Lu * must have, so can realloc parent bridge resource 131419aa7ee4SYinghai Lu */ 131519aa7ee4SYinghai Lu if (tried_times + 1 == pci_try_num) 1316bdc4abecSYinghai Lu add_list = &realloc_head; 13171da177e4SLinus Torvalds /* Depth first, calculate sizes and alignments of all 13181da177e4SLinus Torvalds subordinate buses. */ 1319da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 132019aa7ee4SYinghai Lu __pci_bus_size_bridges(bus, add_list); 1321c8adf9a3SRam Pai 13221da177e4SLinus Torvalds /* Depth last, allocate resources and update the hardware. */ 1323da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 1324bdc4abecSYinghai Lu __pci_bus_assign_resources(bus, add_list, &fail_head); 132519aa7ee4SYinghai Lu if (add_list) 1326bdc4abecSYinghai Lu BUG_ON(!list_empty(add_list)); 1327da7822e5SYinghai Lu tried_times++; 1328da7822e5SYinghai Lu 1329da7822e5SYinghai Lu /* any device complain? */ 1330bdc4abecSYinghai Lu if (list_empty(&fail_head)) 1331da7822e5SYinghai Lu goto enable_and_dump; 1332f483d392SRam Pai 1333da7822e5SYinghai Lu failed_type = 0; 1334b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) 1335b9b0bba9SYinghai Lu failed_type |= fail_res->flags; 1336bdc4abecSYinghai Lu 1337da7822e5SYinghai Lu /* 1338da7822e5SYinghai Lu * io port are tight, don't try extra 1339da7822e5SYinghai Lu * or if reach the limit, don't want to try more 1340da7822e5SYinghai Lu */ 1341da7822e5SYinghai Lu failed_type &= type_mask; 1342da7822e5SYinghai Lu if ((failed_type == IORESOURCE_IO) || (tried_times >= pci_try_num)) { 1343bffc56d4SYinghai Lu free_list(&fail_head); 1344da7822e5SYinghai Lu goto enable_and_dump; 1345da7822e5SYinghai Lu } 1346da7822e5SYinghai Lu 1347da7822e5SYinghai Lu printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", 1348da7822e5SYinghai Lu tried_times + 1); 1349da7822e5SYinghai Lu 1350da7822e5SYinghai Lu /* third times and later will not check if it is leaf */ 1351da7822e5SYinghai Lu if ((tried_times + 1) > 2) 1352da7822e5SYinghai Lu rel_type = whole_subtree; 1353da7822e5SYinghai Lu 1354da7822e5SYinghai Lu /* 1355da7822e5SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 1356da7822e5SYinghai Lu * child device under that bridge 1357da7822e5SYinghai Lu */ 1358b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 1359b9b0bba9SYinghai Lu bus = fail_res->dev->bus; 1360bdc4abecSYinghai Lu pci_bus_release_bridge_resources(bus, 1361b9b0bba9SYinghai Lu fail_res->flags & type_mask, 1362da7822e5SYinghai Lu rel_type); 1363da7822e5SYinghai Lu } 1364da7822e5SYinghai Lu /* restore size and flags */ 1365b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 1366b9b0bba9SYinghai Lu struct resource *res = fail_res->res; 1367da7822e5SYinghai Lu 1368b9b0bba9SYinghai Lu res->start = fail_res->start; 1369b9b0bba9SYinghai Lu res->end = fail_res->end; 1370b9b0bba9SYinghai Lu res->flags = fail_res->flags; 1371b9b0bba9SYinghai Lu if (fail_res->dev->subordinate) 1372da7822e5SYinghai Lu res->flags = 0; 1373da7822e5SYinghai Lu } 1374bffc56d4SYinghai Lu free_list(&fail_head); 1375da7822e5SYinghai Lu 1376da7822e5SYinghai Lu goto again; 1377da7822e5SYinghai Lu 1378da7822e5SYinghai Lu enable_and_dump: 1379da7822e5SYinghai Lu /* Depth last, update the hardware. */ 1380da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 1381da7822e5SYinghai Lu pci_enable_bridges(bus); 138276fbc263SYinghai Lu 138376fbc263SYinghai Lu /* dump the resource on buses */ 1384da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 138576fbc263SYinghai Lu pci_bus_dump_resources(bus); 138676fbc263SYinghai Lu } 13876841ec68SYinghai Lu 13886841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) 13896841ec68SYinghai Lu { 13906841ec68SYinghai Lu struct pci_bus *parent = bridge->subordinate; 1391bdc4abecSYinghai Lu LIST_HEAD(add_list); /* list of resources that 13928424d759SYinghai Lu want additional resources */ 139332180e40SYinghai Lu int tried_times = 0; 1394bdc4abecSYinghai Lu LIST_HEAD(fail_head); 1395b9b0bba9SYinghai Lu struct pci_dev_resource *fail_res; 13966841ec68SYinghai Lu int retval; 139732180e40SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 139832180e40SYinghai Lu IORESOURCE_PREFETCH; 13996841ec68SYinghai Lu 140032180e40SYinghai Lu again: 14018424d759SYinghai Lu __pci_bus_size_bridges(parent, &add_list); 1402bdc4abecSYinghai Lu __pci_bridge_assign_resources(bridge, &add_list, &fail_head); 1403bdc4abecSYinghai Lu BUG_ON(!list_empty(&add_list)); 140432180e40SYinghai Lu tried_times++; 140532180e40SYinghai Lu 1406bdc4abecSYinghai Lu if (list_empty(&fail_head)) 14073f579c34SYinghai Lu goto enable_all; 140832180e40SYinghai Lu 140932180e40SYinghai Lu if (tried_times >= 2) { 141032180e40SYinghai Lu /* still fail, don't need to try more */ 1411bffc56d4SYinghai Lu free_list(&fail_head); 14123f579c34SYinghai Lu goto enable_all; 141332180e40SYinghai Lu } 141432180e40SYinghai Lu 141532180e40SYinghai Lu printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", 141632180e40SYinghai Lu tried_times + 1); 141732180e40SYinghai Lu 141832180e40SYinghai Lu /* 141932180e40SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 142032180e40SYinghai Lu * child device under that bridge 142132180e40SYinghai Lu */ 1422b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 1423b9b0bba9SYinghai Lu struct pci_bus *bus = fail_res->dev->bus; 1424b9b0bba9SYinghai Lu unsigned long flags = fail_res->flags; 142532180e40SYinghai Lu 142632180e40SYinghai Lu pci_bus_release_bridge_resources(bus, flags & type_mask, 142732180e40SYinghai Lu whole_subtree); 142832180e40SYinghai Lu } 142932180e40SYinghai Lu /* restore size and flags */ 1430b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 1431b9b0bba9SYinghai Lu struct resource *res = fail_res->res; 143232180e40SYinghai Lu 1433b9b0bba9SYinghai Lu res->start = fail_res->start; 1434b9b0bba9SYinghai Lu res->end = fail_res->end; 1435b9b0bba9SYinghai Lu res->flags = fail_res->flags; 1436b9b0bba9SYinghai Lu if (fail_res->dev->subordinate) 143732180e40SYinghai Lu res->flags = 0; 143832180e40SYinghai Lu } 1439bffc56d4SYinghai Lu free_list(&fail_head); 144032180e40SYinghai Lu 144132180e40SYinghai Lu goto again; 14423f579c34SYinghai Lu 14433f579c34SYinghai Lu enable_all: 14443f579c34SYinghai Lu retval = pci_reenable_device(bridge); 14453f579c34SYinghai Lu pci_set_master(bridge); 14463f579c34SYinghai Lu pci_enable_bridges(parent); 14476841ec68SYinghai Lu } 14486841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); 14499b03088fSYinghai Lu 14509b03088fSYinghai Lu #ifdef CONFIG_HOTPLUG 14519b03088fSYinghai Lu /** 14529b03088fSYinghai Lu * pci_rescan_bus - scan a PCI bus for devices. 14539b03088fSYinghai Lu * @bus: PCI bus to scan 14549b03088fSYinghai Lu * 14559b03088fSYinghai Lu * Scan a PCI bus and child buses for new devices, adds them, 14569b03088fSYinghai Lu * and enables them. 14579b03088fSYinghai Lu * 14589b03088fSYinghai Lu * Returns the max number of subordinate bus discovered. 14599b03088fSYinghai Lu */ 14609b03088fSYinghai Lu unsigned int __ref pci_rescan_bus(struct pci_bus *bus) 14619b03088fSYinghai Lu { 14629b03088fSYinghai Lu unsigned int max; 14639b03088fSYinghai Lu struct pci_dev *dev; 1464bdc4abecSYinghai Lu LIST_HEAD(add_list); /* list of resources that 14659b03088fSYinghai Lu want additional resources */ 14669b03088fSYinghai Lu 14679b03088fSYinghai Lu max = pci_scan_child_bus(bus); 14689b03088fSYinghai Lu 14699b03088fSYinghai Lu down_read(&pci_bus_sem); 14709b03088fSYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) 14719b03088fSYinghai Lu if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE || 14729b03088fSYinghai Lu dev->hdr_type == PCI_HEADER_TYPE_CARDBUS) 14739b03088fSYinghai Lu if (dev->subordinate) 14749b03088fSYinghai Lu __pci_bus_size_bridges(dev->subordinate, 14759b03088fSYinghai Lu &add_list); 14769b03088fSYinghai Lu up_read(&pci_bus_sem); 14779b03088fSYinghai Lu __pci_bus_assign_resources(bus, &add_list, NULL); 1478bdc4abecSYinghai Lu BUG_ON(!list_empty(&add_list)); 14799b03088fSYinghai Lu 14809b03088fSYinghai Lu pci_enable_bridges(bus); 14819b03088fSYinghai Lu pci_bus_add_devices(bus); 14829b03088fSYinghai Lu 14839b03088fSYinghai Lu return max; 14849b03088fSYinghai Lu } 14859b03088fSYinghai Lu EXPORT_SYMBOL_GPL(pci_rescan_bus); 14869b03088fSYinghai Lu #endif 1487