xref: /openbmc/linux/drivers/pci/setup-bus.c (revision 7cc5997d1dada3bdeed95a59c2f4f6c66cbb0767)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  *	drivers/pci/setup-bus.c
31da177e4SLinus Torvalds  *
41da177e4SLinus Torvalds  * Extruded from code written by
51da177e4SLinus Torvalds  *      Dave Rusling (david.rusling@reo.mts.dec.com)
61da177e4SLinus Torvalds  *      David Mosberger (davidm@cs.arizona.edu)
71da177e4SLinus Torvalds  *	David Miller (davem@redhat.com)
81da177e4SLinus Torvalds  *
91da177e4SLinus Torvalds  * Support routines for initializing a PCI subsystem.
101da177e4SLinus Torvalds  */
111da177e4SLinus Torvalds 
121da177e4SLinus Torvalds /*
131da177e4SLinus Torvalds  * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
141da177e4SLinus Torvalds  *	     PCI-PCI bridges cleanup, sorted resource allocation.
151da177e4SLinus Torvalds  * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
161da177e4SLinus Torvalds  *	     Converted to allocation in 3 passes, which gives
171da177e4SLinus Torvalds  *	     tighter packing. Prefetchable range support.
181da177e4SLinus Torvalds  */
191da177e4SLinus Torvalds 
201da177e4SLinus Torvalds #include <linux/init.h>
211da177e4SLinus Torvalds #include <linux/kernel.h>
221da177e4SLinus Torvalds #include <linux/module.h>
231da177e4SLinus Torvalds #include <linux/pci.h>
241da177e4SLinus Torvalds #include <linux/errno.h>
251da177e4SLinus Torvalds #include <linux/ioport.h>
261da177e4SLinus Torvalds #include <linux/cache.h>
271da177e4SLinus Torvalds #include <linux/slab.h>
286faf17f6SChris Wright #include "pci.h"
291da177e4SLinus Torvalds 
30ea741551SAndrew Morton static void pbus_assign_resources_sorted(const struct pci_bus *bus)
311da177e4SLinus Torvalds {
321da177e4SLinus Torvalds 	struct pci_dev *dev;
331da177e4SLinus Torvalds 	struct resource *res;
341da177e4SLinus Torvalds 	struct resource_list head, *list, *tmp;
351da177e4SLinus Torvalds 	int idx;
361da177e4SLinus Torvalds 
371da177e4SLinus Torvalds 	head.next = NULL;
381da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
391da177e4SLinus Torvalds 		u16 class = dev->class >> 8;
401da177e4SLinus Torvalds 
419bded00bSKenji Kaneshige 		/* Don't touch classless devices or host bridges or ioapics.  */
421da177e4SLinus Torvalds 		if (class == PCI_CLASS_NOT_DEFINED ||
4323186279SSatoru Takeuchi 		    class == PCI_CLASS_BRIDGE_HOST)
441da177e4SLinus Torvalds 			continue;
451da177e4SLinus Torvalds 
469bded00bSKenji Kaneshige 		/* Don't touch ioapic devices already enabled by firmware */
4723186279SSatoru Takeuchi 		if (class == PCI_CLASS_SYSTEM_PIC) {
489bded00bSKenji Kaneshige 			u16 command;
499bded00bSKenji Kaneshige 			pci_read_config_word(dev, PCI_COMMAND, &command);
509bded00bSKenji Kaneshige 			if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
5123186279SSatoru Takeuchi 				continue;
5223186279SSatoru Takeuchi 		}
5323186279SSatoru Takeuchi 
541da177e4SLinus Torvalds 		pdev_sort_resources(dev, &head);
551da177e4SLinus Torvalds 	}
561da177e4SLinus Torvalds 
571da177e4SLinus Torvalds 	for (list = head.next; list;) {
581da177e4SLinus Torvalds 		res = list->res;
591da177e4SLinus Torvalds 		idx = res - &list->dev->resource[0];
60542df5deSRajesh Shah 		if (pci_assign_resource(list->dev, idx)) {
61542df5deSRajesh Shah 			res->start = 0;
62960b8466SIvan Kokshaysky 			res->end = 0;
63542df5deSRajesh Shah 			res->flags = 0;
64542df5deSRajesh Shah 		}
651da177e4SLinus Torvalds 		tmp = list;
661da177e4SLinus Torvalds 		list = list->next;
671da177e4SLinus Torvalds 		kfree(tmp);
681da177e4SLinus Torvalds 	}
691da177e4SLinus Torvalds }
701da177e4SLinus Torvalds 
71b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus)
721da177e4SLinus Torvalds {
731da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
74c7dabef8SBjorn Helgaas 	struct resource *res;
751da177e4SLinus Torvalds 	struct pci_bus_region region;
761da177e4SLinus Torvalds 
77865df576SBjorn Helgaas 	dev_info(&bridge->dev, "CardBus bridge to [bus %02x-%02x]\n",
78865df576SBjorn Helgaas 		 bus->secondary, bus->subordinate);
791da177e4SLinus Torvalds 
80c7dabef8SBjorn Helgaas 	res = bus->resource[0];
81c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
82c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
831da177e4SLinus Torvalds 		/*
841da177e4SLinus Torvalds 		 * The IO resource is allocated a range twice as large as it
851da177e4SLinus Torvalds 		 * would normally need.  This allows us to set both IO regs.
861da177e4SLinus Torvalds 		 */
87c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
881da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
891da177e4SLinus Torvalds 					region.start);
901da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
911da177e4SLinus Torvalds 					region.end);
921da177e4SLinus Torvalds 	}
931da177e4SLinus Torvalds 
94c7dabef8SBjorn Helgaas 	res = bus->resource[1];
95c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
96c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
97c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
981da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
991da177e4SLinus Torvalds 					region.start);
1001da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
1011da177e4SLinus Torvalds 					region.end);
1021da177e4SLinus Torvalds 	}
1031da177e4SLinus Torvalds 
104c7dabef8SBjorn Helgaas 	res = bus->resource[2];
105c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
106c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
107c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
1081da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
1091da177e4SLinus Torvalds 					region.start);
1101da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
1111da177e4SLinus Torvalds 					region.end);
1121da177e4SLinus Torvalds 	}
1131da177e4SLinus Torvalds 
114c7dabef8SBjorn Helgaas 	res = bus->resource[3];
115c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
116c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
117c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
1181da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
1191da177e4SLinus Torvalds 					region.start);
1201da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
1211da177e4SLinus Torvalds 					region.end);
1221da177e4SLinus Torvalds 	}
1231da177e4SLinus Torvalds }
124b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus);
1251da177e4SLinus Torvalds 
1261da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected.
1271da177e4SLinus Torvalds    PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
1281da177e4SLinus Torvalds    requires that if there is no I/O ports or memory behind the
1291da177e4SLinus Torvalds    bridge, corresponding range must be turned off by writing base
1301da177e4SLinus Torvalds    value greater than limit to the bridge's base/limit registers.
1311da177e4SLinus Torvalds 
1321da177e4SLinus Torvalds    Note: care must be taken when updating I/O base/limit registers
1331da177e4SLinus Torvalds    of bridges which support 32-bit I/O. This update requires two
1341da177e4SLinus Torvalds    config space writes, so it's quite possible that an I/O window of
1351da177e4SLinus Torvalds    the bridge will have some undesirable address (e.g. 0) after the
1361da177e4SLinus Torvalds    first write. Ditto 64-bit prefetchable MMIO.  */
137*7cc5997dSYinghai Lu static void pci_setup_bridge_io(struct pci_bus *bus)
1381da177e4SLinus Torvalds {
1391da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
140c7dabef8SBjorn Helgaas 	struct resource *res;
1411da177e4SLinus Torvalds 	struct pci_bus_region region;
142*7cc5997dSYinghai Lu 	u32 l, io_upper16;
1431da177e4SLinus Torvalds 
1441da177e4SLinus Torvalds 	/* Set up the top and bottom of the PCI I/O segment for this bus. */
145c7dabef8SBjorn Helgaas 	res = bus->resource[0];
146c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
147c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
1481da177e4SLinus Torvalds 		pci_read_config_dword(bridge, PCI_IO_BASE, &l);
1491da177e4SLinus Torvalds 		l &= 0xffff0000;
1501da177e4SLinus Torvalds 		l |= (region.start >> 8) & 0x00f0;
1511da177e4SLinus Torvalds 		l |= region.end & 0xf000;
1521da177e4SLinus Torvalds 		/* Set up upper 16 bits of I/O base/limit. */
1531da177e4SLinus Torvalds 		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
154c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
155*7cc5997dSYinghai Lu 	} else {
1561da177e4SLinus Torvalds 		/* Clear upper 16 bits of I/O base/limit. */
1571da177e4SLinus Torvalds 		io_upper16 = 0;
1581da177e4SLinus Torvalds 		l = 0x00f0;
159c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window [io  disabled]\n");
1601da177e4SLinus Torvalds 	}
1611da177e4SLinus Torvalds 	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */
1621da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
1631da177e4SLinus Torvalds 	/* Update lower 16 bits of I/O base/limit. */
1641da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE, l);
1651da177e4SLinus Torvalds 	/* Update upper 16 bits of I/O base/limit. */
1661da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
167*7cc5997dSYinghai Lu }
1681da177e4SLinus Torvalds 
169*7cc5997dSYinghai Lu static void pci_setup_bridge_mmio(struct pci_bus *bus)
170*7cc5997dSYinghai Lu {
171*7cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
172*7cc5997dSYinghai Lu 	struct resource *res;
173*7cc5997dSYinghai Lu 	struct pci_bus_region region;
174*7cc5997dSYinghai Lu 	u32 l;
175*7cc5997dSYinghai Lu 
176*7cc5997dSYinghai Lu 	/* Set up the top and bottom of the PCI Memory segment for this bus. */
177c7dabef8SBjorn Helgaas 	res = bus->resource[1];
178c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
179c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
1801da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
1811da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
182c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
183*7cc5997dSYinghai Lu 	} else {
1841da177e4SLinus Torvalds 		l = 0x0000fff0;
185c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window [mem disabled]\n");
1861da177e4SLinus Torvalds 	}
1871da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
188*7cc5997dSYinghai Lu }
189*7cc5997dSYinghai Lu 
190*7cc5997dSYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_bus *bus)
191*7cc5997dSYinghai Lu {
192*7cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
193*7cc5997dSYinghai Lu 	struct resource *res;
194*7cc5997dSYinghai Lu 	struct pci_bus_region region;
195*7cc5997dSYinghai Lu 	u32 l, bu, lu;
1961da177e4SLinus Torvalds 
1971da177e4SLinus Torvalds 	/* Clear out the upper 32 bits of PREF limit.
1981da177e4SLinus Torvalds 	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
1991da177e4SLinus Torvalds 	   disables PREF range, which is ok. */
2001da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
2011da177e4SLinus Torvalds 
2021da177e4SLinus Torvalds 	/* Set up PREF base/limit. */
203c40a22e0SBenjamin Herrenschmidt 	bu = lu = 0;
204c7dabef8SBjorn Helgaas 	res = bus->resource[2];
205c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
206c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_PREFETCH) {
2071da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
2081da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
209c7dabef8SBjorn Helgaas 		if (res->flags & IORESOURCE_MEM_64) {
21013d36c24SAndrew Morton 			bu = upper_32_bits(region.start);
21113d36c24SAndrew Morton 			lu = upper_32_bits(region.end);
2121f82de10SYinghai Lu 		}
213c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
214*7cc5997dSYinghai Lu 	} else {
2151da177e4SLinus Torvalds 		l = 0x0000fff0;
216c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window [mem pref disabled]\n");
2171da177e4SLinus Torvalds 	}
2181da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
2191da177e4SLinus Torvalds 
220c40a22e0SBenjamin Herrenschmidt 	/* Set the upper 32 bits of PREF base & limit. */
221c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
222c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
223*7cc5997dSYinghai Lu }
224*7cc5997dSYinghai Lu 
225*7cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
226*7cc5997dSYinghai Lu {
227*7cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
228*7cc5997dSYinghai Lu 
229*7cc5997dSYinghai Lu 	if (pci_is_enabled(bridge))
230*7cc5997dSYinghai Lu 		return;
231*7cc5997dSYinghai Lu 
232*7cc5997dSYinghai Lu 	dev_info(&bridge->dev, "PCI bridge to [bus %02x-%02x]\n",
233*7cc5997dSYinghai Lu 		 bus->secondary, bus->subordinate);
234*7cc5997dSYinghai Lu 
235*7cc5997dSYinghai Lu 	if (type & IORESOURCE_IO)
236*7cc5997dSYinghai Lu 		pci_setup_bridge_io(bus);
237*7cc5997dSYinghai Lu 
238*7cc5997dSYinghai Lu 	if (type & IORESOURCE_MEM)
239*7cc5997dSYinghai Lu 		pci_setup_bridge_mmio(bus);
240*7cc5997dSYinghai Lu 
241*7cc5997dSYinghai Lu 	if (type & IORESOURCE_PREFETCH)
242*7cc5997dSYinghai Lu 		pci_setup_bridge_mmio_pref(bus);
2431da177e4SLinus Torvalds 
2441da177e4SLinus Torvalds 	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
2451da177e4SLinus Torvalds }
2461da177e4SLinus Torvalds 
247*7cc5997dSYinghai Lu static void pci_setup_bridge(struct pci_bus *bus)
248*7cc5997dSYinghai Lu {
249*7cc5997dSYinghai Lu 	unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
250*7cc5997dSYinghai Lu 				  IORESOURCE_PREFETCH;
251*7cc5997dSYinghai Lu 
252*7cc5997dSYinghai Lu 	__pci_setup_bridge(bus, type);
253*7cc5997dSYinghai Lu }
254*7cc5997dSYinghai Lu 
2551da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and
2561da177e4SLinus Torvalds    prefetchable memory ranges. If not, the respective
2571da177e4SLinus Torvalds    base/limit registers must be read-only and read as 0. */
25896bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus)
2591da177e4SLinus Torvalds {
2601da177e4SLinus Torvalds 	u16 io;
2611da177e4SLinus Torvalds 	u32 pmem;
2621da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
2631da177e4SLinus Torvalds 	struct resource *b_res;
2641da177e4SLinus Torvalds 
2651da177e4SLinus Torvalds 	b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
2661da177e4SLinus Torvalds 	b_res[1].flags |= IORESOURCE_MEM;
2671da177e4SLinus Torvalds 
2681da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_IO_BASE, &io);
2691da177e4SLinus Torvalds 	if (!io) {
2701da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
2711da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_IO_BASE, &io);
2721da177e4SLinus Torvalds  		pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
2731da177e4SLinus Torvalds  	}
2741da177e4SLinus Torvalds  	if (io)
2751da177e4SLinus Torvalds 		b_res[0].flags |= IORESOURCE_IO;
2761da177e4SLinus Torvalds 	/*  DECchip 21050 pass 2 errata: the bridge may miss an address
2771da177e4SLinus Torvalds 	    disconnect boundary by one PCI data phase.
2781da177e4SLinus Torvalds 	    Workaround: do not use prefetching on this device. */
2791da177e4SLinus Torvalds 	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
2801da177e4SLinus Torvalds 		return;
2811da177e4SLinus Torvalds 	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
2821da177e4SLinus Torvalds 	if (!pmem) {
2831da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
2841da177e4SLinus Torvalds 					       0xfff0fff0);
2851da177e4SLinus Torvalds 		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
2861da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
2871da177e4SLinus Torvalds 	}
2881f82de10SYinghai Lu 	if (pmem) {
2891da177e4SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2901f82de10SYinghai Lu 		if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64)
2911f82de10SYinghai Lu 			b_res[2].flags |= IORESOURCE_MEM_64;
2921f82de10SYinghai Lu 	}
2931f82de10SYinghai Lu 
2941f82de10SYinghai Lu 	/* double check if bridge does support 64 bit pref */
2951f82de10SYinghai Lu 	if (b_res[2].flags & IORESOURCE_MEM_64) {
2961f82de10SYinghai Lu 		u32 mem_base_hi, tmp;
2971f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
2981f82de10SYinghai Lu 					 &mem_base_hi);
2991f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
3001f82de10SYinghai Lu 					       0xffffffff);
3011f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
3021f82de10SYinghai Lu 		if (!tmp)
3031f82de10SYinghai Lu 			b_res[2].flags &= ~IORESOURCE_MEM_64;
3041f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
3051f82de10SYinghai Lu 				       mem_base_hi);
3061f82de10SYinghai Lu 	}
3071da177e4SLinus Torvalds }
3081da177e4SLinus Torvalds 
3091da177e4SLinus Torvalds /* Helper function for sizing routines: find first available
3101da177e4SLinus Torvalds    bus resource of a given type. Note: we intentionally skip
3111da177e4SLinus Torvalds    the bus resources which have already been assigned (that is,
3121da177e4SLinus Torvalds    have non-NULL parent resource). */
31396bde06aSSam Ravnborg static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type)
3141da177e4SLinus Torvalds {
3151da177e4SLinus Torvalds 	int i;
3161da177e4SLinus Torvalds 	struct resource *r;
3171da177e4SLinus Torvalds 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
3181da177e4SLinus Torvalds 				  IORESOURCE_PREFETCH;
3191da177e4SLinus Torvalds 
3201da177e4SLinus Torvalds 	for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
3211da177e4SLinus Torvalds 		r = bus->resource[i];
322299de034SIvan Kokshaysky 		if (r == &ioport_resource || r == &iomem_resource)
323299de034SIvan Kokshaysky 			continue;
32455a10984SJesse Barnes 		if (r && (r->flags & type_mask) == type && !r->parent)
3251da177e4SLinus Torvalds 			return r;
3261da177e4SLinus Torvalds 	}
3271da177e4SLinus Torvalds 	return NULL;
3281da177e4SLinus Torvalds }
3291da177e4SLinus Torvalds 
3301da177e4SLinus Torvalds /* Sizing the IO windows of the PCI-PCI bridge is trivial,
3311da177e4SLinus Torvalds    since these windows have 4K granularity and the IO ranges
3321da177e4SLinus Torvalds    of non-bridge PCI devices are limited to 256 bytes.
3331da177e4SLinus Torvalds    We must be careful with the ISA aliasing though. */
33428760489SEric W. Biederman static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size)
3351da177e4SLinus Torvalds {
3361da177e4SLinus Torvalds 	struct pci_dev *dev;
3371da177e4SLinus Torvalds 	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
3381da177e4SLinus Torvalds 	unsigned long size = 0, size1 = 0;
3391da177e4SLinus Torvalds 
3401da177e4SLinus Torvalds 	if (!b_res)
3411da177e4SLinus Torvalds  		return;
3421da177e4SLinus Torvalds 
3431da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
3441da177e4SLinus Torvalds 		int i;
3451da177e4SLinus Torvalds 
3461da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
3471da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
3481da177e4SLinus Torvalds 			unsigned long r_size;
3491da177e4SLinus Torvalds 
3501da177e4SLinus Torvalds 			if (r->parent || !(r->flags & IORESOURCE_IO))
3511da177e4SLinus Torvalds 				continue;
352022edd86SZhao, Yu 			r_size = resource_size(r);
3531da177e4SLinus Torvalds 
3541da177e4SLinus Torvalds 			if (r_size < 0x400)
3551da177e4SLinus Torvalds 				/* Might be re-aligned for ISA */
3561da177e4SLinus Torvalds 				size += r_size;
3571da177e4SLinus Torvalds 			else
3581da177e4SLinus Torvalds 				size1 += r_size;
3591da177e4SLinus Torvalds 		}
3601da177e4SLinus Torvalds 	}
36128760489SEric W. Biederman 	if (size < min_size)
36228760489SEric W. Biederman 		size = min_size;
3631da177e4SLinus Torvalds /* To be fixed in 2.5: we should have sort of HAVE_ISA
3641da177e4SLinus Torvalds    flag in the struct pci_bus. */
3651da177e4SLinus Torvalds #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
3661da177e4SLinus Torvalds 	size = (size & 0xff) + ((size & ~0xffUL) << 2);
3671da177e4SLinus Torvalds #endif
3686f6f8c2fSMilind Arun Choudhary 	size = ALIGN(size + size1, 4096);
3691da177e4SLinus Torvalds 	if (!size) {
370865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
371865df576SBjorn Helgaas 			dev_info(&bus->self->dev, "disabling bridge window "
372865df576SBjorn Helgaas 				 "%pR to [bus %02x-%02x] (unused)\n", b_res,
373865df576SBjorn Helgaas 				 bus->secondary, bus->subordinate);
3741da177e4SLinus Torvalds 		b_res->flags = 0;
3751da177e4SLinus Torvalds 		return;
3761da177e4SLinus Torvalds 	}
3771da177e4SLinus Torvalds 	/* Alignment of the IO window is always 4K */
3781da177e4SLinus Torvalds 	b_res->start = 4096;
3791da177e4SLinus Torvalds 	b_res->end = b_res->start + size - 1;
38088452565SIvan Kokshaysky 	b_res->flags |= IORESOURCE_STARTALIGN;
3811da177e4SLinus Torvalds }
3821da177e4SLinus Torvalds 
3831da177e4SLinus Torvalds /* Calculate the size of the bus and minimal alignment which
3841da177e4SLinus Torvalds    guarantees that all child resources fit in this size. */
38528760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
38628760489SEric W. Biederman 			 unsigned long type, resource_size_t min_size)
3871da177e4SLinus Torvalds {
3881da177e4SLinus Torvalds 	struct pci_dev *dev;
389c40a22e0SBenjamin Herrenschmidt 	resource_size_t min_align, align, size;
390c40a22e0SBenjamin Herrenschmidt 	resource_size_t aligns[12];	/* Alignments from 1Mb to 2Gb */
3911da177e4SLinus Torvalds 	int order, max_order;
3921da177e4SLinus Torvalds 	struct resource *b_res = find_free_bus_resource(bus, type);
3931f82de10SYinghai Lu 	unsigned int mem64_mask = 0;
3941da177e4SLinus Torvalds 
3951da177e4SLinus Torvalds 	if (!b_res)
3961da177e4SLinus Torvalds 		return 0;
3971da177e4SLinus Torvalds 
3981da177e4SLinus Torvalds 	memset(aligns, 0, sizeof(aligns));
3991da177e4SLinus Torvalds 	max_order = 0;
4001da177e4SLinus Torvalds 	size = 0;
4011da177e4SLinus Torvalds 
4021f82de10SYinghai Lu 	mem64_mask = b_res->flags & IORESOURCE_MEM_64;
4031f82de10SYinghai Lu 	b_res->flags &= ~IORESOURCE_MEM_64;
4041f82de10SYinghai Lu 
4051da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
4061da177e4SLinus Torvalds 		int i;
4071da177e4SLinus Torvalds 
4081da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
4091da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
410c40a22e0SBenjamin Herrenschmidt 			resource_size_t r_size;
4111da177e4SLinus Torvalds 
4121da177e4SLinus Torvalds 			if (r->parent || (r->flags & mask) != type)
4131da177e4SLinus Torvalds 				continue;
414022edd86SZhao, Yu 			r_size = resource_size(r);
4151da177e4SLinus Torvalds 			/* For bridges size != alignment */
4166faf17f6SChris Wright 			align = pci_resource_alignment(dev, r);
4171da177e4SLinus Torvalds 			order = __ffs(align) - 20;
4181da177e4SLinus Torvalds 			if (order > 11) {
419865df576SBjorn Helgaas 				dev_warn(&dev->dev, "disabling BAR %d: %pR "
420865df576SBjorn Helgaas 					 "(bad alignment %#llx)\n", i, r,
421865df576SBjorn Helgaas 					 (unsigned long long) align);
4221da177e4SLinus Torvalds 				r->flags = 0;
4231da177e4SLinus Torvalds 				continue;
4241da177e4SLinus Torvalds 			}
4251da177e4SLinus Torvalds 			size += r_size;
4261da177e4SLinus Torvalds 			if (order < 0)
4271da177e4SLinus Torvalds 				order = 0;
4281da177e4SLinus Torvalds 			/* Exclude ranges with size > align from
4291da177e4SLinus Torvalds 			   calculation of the alignment. */
4301da177e4SLinus Torvalds 			if (r_size == align)
4311da177e4SLinus Torvalds 				aligns[order] += align;
4321da177e4SLinus Torvalds 			if (order > max_order)
4331da177e4SLinus Torvalds 				max_order = order;
4341f82de10SYinghai Lu 			mem64_mask &= r->flags & IORESOURCE_MEM_64;
4351da177e4SLinus Torvalds 		}
4361da177e4SLinus Torvalds 	}
43728760489SEric W. Biederman 	if (size < min_size)
43828760489SEric W. Biederman 		size = min_size;
4391da177e4SLinus Torvalds 
4401da177e4SLinus Torvalds 	align = 0;
4411da177e4SLinus Torvalds 	min_align = 0;
4421da177e4SLinus Torvalds 	for (order = 0; order <= max_order; order++) {
4438308c54dSJeremy Fitzhardinge 		resource_size_t align1 = 1;
4448308c54dSJeremy Fitzhardinge 
4458308c54dSJeremy Fitzhardinge 		align1 <<= (order + 20);
4468308c54dSJeremy Fitzhardinge 
4471da177e4SLinus Torvalds 		if (!align)
4481da177e4SLinus Torvalds 			min_align = align1;
4496f6f8c2fSMilind Arun Choudhary 		else if (ALIGN(align + min_align, min_align) < align1)
4501da177e4SLinus Torvalds 			min_align = align1 >> 1;
4511da177e4SLinus Torvalds 		align += aligns[order];
4521da177e4SLinus Torvalds 	}
4536f6f8c2fSMilind Arun Choudhary 	size = ALIGN(size, min_align);
4541da177e4SLinus Torvalds 	if (!size) {
455865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
456865df576SBjorn Helgaas 			dev_info(&bus->self->dev, "disabling bridge window "
457865df576SBjorn Helgaas 				 "%pR to [bus %02x-%02x] (unused)\n", b_res,
458865df576SBjorn Helgaas 				 bus->secondary, bus->subordinate);
4591da177e4SLinus Torvalds 		b_res->flags = 0;
4601da177e4SLinus Torvalds 		return 1;
4611da177e4SLinus Torvalds 	}
4621da177e4SLinus Torvalds 	b_res->start = min_align;
4631da177e4SLinus Torvalds 	b_res->end = size + min_align - 1;
46488452565SIvan Kokshaysky 	b_res->flags |= IORESOURCE_STARTALIGN;
4651f82de10SYinghai Lu 	b_res->flags |= mem64_mask;
4661da177e4SLinus Torvalds 	return 1;
4671da177e4SLinus Torvalds }
4681da177e4SLinus Torvalds 
4695468ae61SAdrian Bunk static void pci_bus_size_cardbus(struct pci_bus *bus)
4701da177e4SLinus Torvalds {
4711da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
4721da177e4SLinus Torvalds 	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
4731da177e4SLinus Torvalds 	u16 ctrl;
4741da177e4SLinus Torvalds 
4751da177e4SLinus Torvalds 	/*
4761da177e4SLinus Torvalds 	 * Reserve some resources for CardBus.  We reserve
4771da177e4SLinus Torvalds 	 * a fixed amount of bus space for CardBus bridges.
4781da177e4SLinus Torvalds 	 */
479934b7024SLinus Torvalds 	b_res[0].start = 0;
480934b7024SLinus Torvalds 	b_res[0].end = pci_cardbus_io_size - 1;
481934b7024SLinus Torvalds 	b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
4821da177e4SLinus Torvalds 
483934b7024SLinus Torvalds 	b_res[1].start = 0;
484934b7024SLinus Torvalds 	b_res[1].end = pci_cardbus_io_size - 1;
485934b7024SLinus Torvalds 	b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
4861da177e4SLinus Torvalds 
4871da177e4SLinus Torvalds 	/*
4881da177e4SLinus Torvalds 	 * Check whether prefetchable memory is supported
4891da177e4SLinus Torvalds 	 * by this bridge.
4901da177e4SLinus Torvalds 	 */
4911da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
4921da177e4SLinus Torvalds 	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
4931da177e4SLinus Torvalds 		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
4941da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
4951da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
4961da177e4SLinus Torvalds 	}
4971da177e4SLinus Torvalds 
4981da177e4SLinus Torvalds 	/*
4991da177e4SLinus Torvalds 	 * If we have prefetchable memory support, allocate
5001da177e4SLinus Torvalds 	 * two regions.  Otherwise, allocate one region of
5011da177e4SLinus Torvalds 	 * twice the size.
5021da177e4SLinus Torvalds 	 */
5031da177e4SLinus Torvalds 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
504934b7024SLinus Torvalds 		b_res[2].start = 0;
505934b7024SLinus Torvalds 		b_res[2].end = pci_cardbus_mem_size - 1;
506934b7024SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN;
5071da177e4SLinus Torvalds 
508934b7024SLinus Torvalds 		b_res[3].start = 0;
509934b7024SLinus Torvalds 		b_res[3].end = pci_cardbus_mem_size - 1;
510934b7024SLinus Torvalds 		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
5111da177e4SLinus Torvalds 	} else {
512934b7024SLinus Torvalds 		b_res[3].start = 0;
513934b7024SLinus Torvalds 		b_res[3].end = pci_cardbus_mem_size * 2 - 1;
514934b7024SLinus Torvalds 		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
5151da177e4SLinus Torvalds 	}
5161da177e4SLinus Torvalds }
5171da177e4SLinus Torvalds 
518451124a7SSam Ravnborg void __ref pci_bus_size_bridges(struct pci_bus *bus)
5191da177e4SLinus Torvalds {
5201da177e4SLinus Torvalds 	struct pci_dev *dev;
5211da177e4SLinus Torvalds 	unsigned long mask, prefmask;
52228760489SEric W. Biederman 	resource_size_t min_mem_size = 0, min_io_size = 0;
5231da177e4SLinus Torvalds 
5241da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
5251da177e4SLinus Torvalds 		struct pci_bus *b = dev->subordinate;
5261da177e4SLinus Torvalds 		if (!b)
5271da177e4SLinus Torvalds 			continue;
5281da177e4SLinus Torvalds 
5291da177e4SLinus Torvalds 		switch (dev->class >> 8) {
5301da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
5311da177e4SLinus Torvalds 			pci_bus_size_cardbus(b);
5321da177e4SLinus Torvalds 			break;
5331da177e4SLinus Torvalds 
5341da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
5351da177e4SLinus Torvalds 		default:
5361da177e4SLinus Torvalds 			pci_bus_size_bridges(b);
5371da177e4SLinus Torvalds 			break;
5381da177e4SLinus Torvalds 		}
5391da177e4SLinus Torvalds 	}
5401da177e4SLinus Torvalds 
5411da177e4SLinus Torvalds 	/* The root bus? */
5421da177e4SLinus Torvalds 	if (!bus->self)
5431da177e4SLinus Torvalds 		return;
5441da177e4SLinus Torvalds 
5451da177e4SLinus Torvalds 	switch (bus->self->class >> 8) {
5461da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_CARDBUS:
5471da177e4SLinus Torvalds 		/* don't size cardbuses yet. */
5481da177e4SLinus Torvalds 		break;
5491da177e4SLinus Torvalds 
5501da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_PCI:
5511da177e4SLinus Torvalds 		pci_bridge_check_ranges(bus);
55228760489SEric W. Biederman 		if (bus->self->is_hotplug_bridge) {
55328760489SEric W. Biederman 			min_io_size  = pci_hotplug_io_size;
55428760489SEric W. Biederman 			min_mem_size = pci_hotplug_mem_size;
55528760489SEric W. Biederman 		}
5561da177e4SLinus Torvalds 	default:
55728760489SEric W. Biederman 		pbus_size_io(bus, min_io_size);
5581da177e4SLinus Torvalds 		/* If the bridge supports prefetchable range, size it
5591da177e4SLinus Torvalds 		   separately. If it doesn't, or its prefetchable window
5601da177e4SLinus Torvalds 		   has already been allocated by arch code, try
5611da177e4SLinus Torvalds 		   non-prefetchable range for both types of PCI memory
5621da177e4SLinus Torvalds 		   resources. */
5631da177e4SLinus Torvalds 		mask = IORESOURCE_MEM;
5641da177e4SLinus Torvalds 		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
56528760489SEric W. Biederman 		if (pbus_size_mem(bus, prefmask, prefmask, min_mem_size))
5661da177e4SLinus Torvalds 			mask = prefmask; /* Success, size non-prefetch only. */
56728760489SEric W. Biederman 		else
56828760489SEric W. Biederman 			min_mem_size += min_mem_size;
56928760489SEric W. Biederman 		pbus_size_mem(bus, mask, IORESOURCE_MEM, min_mem_size);
5701da177e4SLinus Torvalds 		break;
5711da177e4SLinus Torvalds 	}
5721da177e4SLinus Torvalds }
5731da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges);
5741da177e4SLinus Torvalds 
575ea741551SAndrew Morton void __ref pci_bus_assign_resources(const struct pci_bus *bus)
5761da177e4SLinus Torvalds {
5771da177e4SLinus Torvalds 	struct pci_bus *b;
5781da177e4SLinus Torvalds 	struct pci_dev *dev;
5791da177e4SLinus Torvalds 
5801da177e4SLinus Torvalds 	pbus_assign_resources_sorted(bus);
5811da177e4SLinus Torvalds 
5821da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
5831da177e4SLinus Torvalds 		b = dev->subordinate;
5841da177e4SLinus Torvalds 		if (!b)
5851da177e4SLinus Torvalds 			continue;
5861da177e4SLinus Torvalds 
5871da177e4SLinus Torvalds 		pci_bus_assign_resources(b);
5881da177e4SLinus Torvalds 
5891da177e4SLinus Torvalds 		switch (dev->class >> 8) {
5901da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
5911da177e4SLinus Torvalds 			pci_setup_bridge(b);
5921da177e4SLinus Torvalds 			break;
5931da177e4SLinus Torvalds 
5941da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
5951da177e4SLinus Torvalds 			pci_setup_cardbus(b);
5961da177e4SLinus Torvalds 			break;
5971da177e4SLinus Torvalds 
5981da177e4SLinus Torvalds 		default:
59980ccba11SBjorn Helgaas 			dev_info(&dev->dev, "not setting up bridge for bus "
60080ccba11SBjorn Helgaas 				 "%04x:%02x\n", pci_domain_nr(b), b->number);
6011da177e4SLinus Torvalds 			break;
6021da177e4SLinus Torvalds 		}
6031da177e4SLinus Torvalds 	}
6041da177e4SLinus Torvalds }
6051da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources);
6061da177e4SLinus Torvalds 
60776fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus)
60876fbc263SYinghai Lu {
60976fbc263SYinghai Lu         int i;
61076fbc263SYinghai Lu 
61176fbc263SYinghai Lu         for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
61276fbc263SYinghai Lu                 struct resource *res = bus->resource[i];
613681bf597SYinghai Lu                 if (!res || !res->end)
61476fbc263SYinghai Lu                         continue;
61576fbc263SYinghai Lu 
616c7dabef8SBjorn Helgaas 		dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
61776fbc263SYinghai Lu         }
61876fbc263SYinghai Lu }
61976fbc263SYinghai Lu 
62076fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus)
62176fbc263SYinghai Lu {
62276fbc263SYinghai Lu 	struct pci_bus *b;
62376fbc263SYinghai Lu 	struct pci_dev *dev;
62476fbc263SYinghai Lu 
62576fbc263SYinghai Lu 
62676fbc263SYinghai Lu 	pci_bus_dump_res(bus);
62776fbc263SYinghai Lu 
62876fbc263SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
62976fbc263SYinghai Lu 		b = dev->subordinate;
63076fbc263SYinghai Lu 		if (!b)
63176fbc263SYinghai Lu 			continue;
63276fbc263SYinghai Lu 
63376fbc263SYinghai Lu 		pci_bus_dump_resources(b);
63476fbc263SYinghai Lu 	}
63576fbc263SYinghai Lu }
63676fbc263SYinghai Lu 
6371da177e4SLinus Torvalds void __init
6381da177e4SLinus Torvalds pci_assign_unassigned_resources(void)
6391da177e4SLinus Torvalds {
6401da177e4SLinus Torvalds 	struct pci_bus *bus;
6411da177e4SLinus Torvalds 
6421da177e4SLinus Torvalds 	/* Depth first, calculate sizes and alignments of all
6431da177e4SLinus Torvalds 	   subordinate buses. */
6441da177e4SLinus Torvalds 	list_for_each_entry(bus, &pci_root_buses, node) {
6451da177e4SLinus Torvalds 		pci_bus_size_bridges(bus);
6461da177e4SLinus Torvalds 	}
6471da177e4SLinus Torvalds 	/* Depth last, allocate resources and update the hardware. */
6481da177e4SLinus Torvalds 	list_for_each_entry(bus, &pci_root_buses, node) {
6491da177e4SLinus Torvalds 		pci_bus_assign_resources(bus);
6501da177e4SLinus Torvalds 		pci_enable_bridges(bus);
6511da177e4SLinus Torvalds 	}
65276fbc263SYinghai Lu 
65376fbc263SYinghai Lu 	/* dump the resource on buses */
65476fbc263SYinghai Lu 	list_for_each_entry(bus, &pci_root_buses, node) {
65576fbc263SYinghai Lu 		pci_bus_dump_resources(bus);
65676fbc263SYinghai Lu 	}
6571da177e4SLinus Torvalds }
658