xref: /openbmc/linux/drivers/pci/setup-bus.c (revision 7ac0d094fbe95bf7cc96b3066a97e1090ddc734a)
17328c8f4SBjorn Helgaas // SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvalds /*
3df62ab5eSBjorn Helgaas  * Support routines for initializing a PCI subsystem
41da177e4SLinus Torvalds  *
51da177e4SLinus Torvalds  * Extruded from code written by
61da177e4SLinus Torvalds  *      Dave Rusling (david.rusling@reo.mts.dec.com)
71da177e4SLinus Torvalds  *      David Mosberger (davidm@cs.arizona.edu)
81da177e4SLinus Torvalds  *	David Miller (davem@redhat.com)
91da177e4SLinus Torvalds  *
101da177e4SLinus Torvalds  * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
111da177e4SLinus Torvalds  *	     PCI-PCI bridges cleanup, sorted resource allocation.
121da177e4SLinus Torvalds  * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
131da177e4SLinus Torvalds  *	     Converted to allocation in 3 passes, which gives
141da177e4SLinus Torvalds  *	     tighter packing. Prefetchable range support.
151da177e4SLinus Torvalds  */
161da177e4SLinus Torvalds 
171da177e4SLinus Torvalds #include <linux/init.h>
181da177e4SLinus Torvalds #include <linux/kernel.h>
191da177e4SLinus Torvalds #include <linux/module.h>
201da177e4SLinus Torvalds #include <linux/pci.h>
211da177e4SLinus Torvalds #include <linux/errno.h>
221da177e4SLinus Torvalds #include <linux/ioport.h>
231da177e4SLinus Torvalds #include <linux/cache.h>
241da177e4SLinus Torvalds #include <linux/slab.h>
25584c5c42SRui Wang #include <linux/acpi.h>
266faf17f6SChris Wright #include "pci.h"
271da177e4SLinus Torvalds 
28844393f4SBjorn Helgaas unsigned int pci_flags;
2947087700SBjorn Helgaas 
30bdc4abecSYinghai Lu struct pci_dev_resource {
31bdc4abecSYinghai Lu 	struct list_head list;
322934a0deSYinghai Lu 	struct resource *res;
332934a0deSYinghai Lu 	struct pci_dev *dev;
34568ddef8SYinghai Lu 	resource_size_t start;
35568ddef8SYinghai Lu 	resource_size_t end;
36c8adf9a3SRam Pai 	resource_size_t add_size;
372bbc6942SRam Pai 	resource_size_t min_align;
38568ddef8SYinghai Lu 	unsigned long flags;
39568ddef8SYinghai Lu };
40568ddef8SYinghai Lu 
41bffc56d4SYinghai Lu static void free_list(struct list_head *head)
42bffc56d4SYinghai Lu {
43bffc56d4SYinghai Lu 	struct pci_dev_resource *dev_res, *tmp;
44bffc56d4SYinghai Lu 
45bffc56d4SYinghai Lu 	list_for_each_entry_safe(dev_res, tmp, head, list) {
46bffc56d4SYinghai Lu 		list_del(&dev_res->list);
47bffc56d4SYinghai Lu 		kfree(dev_res);
48bffc56d4SYinghai Lu 	}
49bffc56d4SYinghai Lu }
50094732a5SRam Pai 
51c8adf9a3SRam Pai /**
520d607618SNicholas Johnson  * add_to_list() - Add a new resource tracker to the list
53c8adf9a3SRam Pai  * @head:	Head of the list
540d607618SNicholas Johnson  * @dev:	Device to which the resource belongs
550d607618SNicholas Johnson  * @res:	Resource to be tracked
560d607618SNicholas Johnson  * @add_size:	Additional size to be optionally added to the resource
57c8adf9a3SRam Pai  */
580d607618SNicholas Johnson static int add_to_list(struct list_head *head, struct pci_dev *dev,
590d607618SNicholas Johnson 		       struct resource *res, resource_size_t add_size,
600d607618SNicholas Johnson 		       resource_size_t min_align)
61568ddef8SYinghai Lu {
62764242a0SYinghai Lu 	struct pci_dev_resource *tmp;
63568ddef8SYinghai Lu 
64bdc4abecSYinghai Lu 	tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
65c7abb235SMarkus Elfring 	if (!tmp)
66ef62dfefSYinghai Lu 		return -ENOMEM;
67568ddef8SYinghai Lu 
68568ddef8SYinghai Lu 	tmp->res = res;
69568ddef8SYinghai Lu 	tmp->dev = dev;
70568ddef8SYinghai Lu 	tmp->start = res->start;
71568ddef8SYinghai Lu 	tmp->end = res->end;
72568ddef8SYinghai Lu 	tmp->flags = res->flags;
73c8adf9a3SRam Pai 	tmp->add_size = add_size;
742bbc6942SRam Pai 	tmp->min_align = min_align;
75bdc4abecSYinghai Lu 
76bdc4abecSYinghai Lu 	list_add(&tmp->list, head);
77ef62dfefSYinghai Lu 
78ef62dfefSYinghai Lu 	return 0;
79568ddef8SYinghai Lu }
80568ddef8SYinghai Lu 
810d607618SNicholas Johnson static void remove_from_list(struct list_head *head, struct resource *res)
823e6e0d80SYinghai Lu {
83b9b0bba9SYinghai Lu 	struct pci_dev_resource *dev_res, *tmp;
843e6e0d80SYinghai Lu 
85b9b0bba9SYinghai Lu 	list_for_each_entry_safe(dev_res, tmp, head, list) {
86b9b0bba9SYinghai Lu 		if (dev_res->res == res) {
87b9b0bba9SYinghai Lu 			list_del(&dev_res->list);
88b9b0bba9SYinghai Lu 			kfree(dev_res);
89bdc4abecSYinghai Lu 			break;
903e6e0d80SYinghai Lu 		}
913e6e0d80SYinghai Lu 	}
923e6e0d80SYinghai Lu }
933e6e0d80SYinghai Lu 
94d74b9027SWei Yang static struct pci_dev_resource *res_to_dev_res(struct list_head *head,
951c372353SYinghai Lu 					       struct resource *res)
961c372353SYinghai Lu {
97b9b0bba9SYinghai Lu 	struct pci_dev_resource *dev_res;
981c372353SYinghai Lu 
99b9b0bba9SYinghai Lu 	list_for_each_entry(dev_res, head, list) {
10025e77388SBjorn Helgaas 		if (dev_res->res == res)
101d74b9027SWei Yang 			return dev_res;
102bdc4abecSYinghai Lu 	}
1031c372353SYinghai Lu 
104d74b9027SWei Yang 	return NULL;
1051c372353SYinghai Lu }
1061c372353SYinghai Lu 
107d74b9027SWei Yang static resource_size_t get_res_add_size(struct list_head *head,
108d74b9027SWei Yang 					struct resource *res)
109d74b9027SWei Yang {
110d74b9027SWei Yang 	struct pci_dev_resource *dev_res;
111d74b9027SWei Yang 
112d74b9027SWei Yang 	dev_res = res_to_dev_res(head, res);
113d74b9027SWei Yang 	return dev_res ? dev_res->add_size : 0;
114d74b9027SWei Yang }
115d74b9027SWei Yang 
116d74b9027SWei Yang static resource_size_t get_res_add_align(struct list_head *head,
117d74b9027SWei Yang 					 struct resource *res)
118d74b9027SWei Yang {
119d74b9027SWei Yang 	struct pci_dev_resource *dev_res;
120d74b9027SWei Yang 
121d74b9027SWei Yang 	dev_res = res_to_dev_res(head, res);
122d74b9027SWei Yang 	return dev_res ? dev_res->min_align : 0;
123d74b9027SWei Yang }
124d74b9027SWei Yang 
125d74b9027SWei Yang 
12678c3b329SYinghai Lu /* Sort resources by alignment */
127bdc4abecSYinghai Lu static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
12878c3b329SYinghai Lu {
12978c3b329SYinghai Lu 	int i;
13078c3b329SYinghai Lu 
13178c3b329SYinghai Lu 	for (i = 0; i < PCI_NUM_RESOURCES; i++) {
13278c3b329SYinghai Lu 		struct resource *r;
133bdc4abecSYinghai Lu 		struct pci_dev_resource *dev_res, *tmp;
13478c3b329SYinghai Lu 		resource_size_t r_align;
135bdc4abecSYinghai Lu 		struct list_head *n;
13678c3b329SYinghai Lu 
13778c3b329SYinghai Lu 		r = &dev->resource[i];
13878c3b329SYinghai Lu 
13978c3b329SYinghai Lu 		if (r->flags & IORESOURCE_PCI_FIXED)
14078c3b329SYinghai Lu 			continue;
14178c3b329SYinghai Lu 
14278c3b329SYinghai Lu 		if (!(r->flags) || r->parent)
14378c3b329SYinghai Lu 			continue;
14478c3b329SYinghai Lu 
14578c3b329SYinghai Lu 		r_align = pci_resource_alignment(dev, r);
14678c3b329SYinghai Lu 		if (!r_align) {
1477506dc79SFrederick Lawler 			pci_warn(dev, "BAR %d: %pR has bogus alignment\n",
14878c3b329SYinghai Lu 				 i, r);
14978c3b329SYinghai Lu 			continue;
15078c3b329SYinghai Lu 		}
15178c3b329SYinghai Lu 
152bdc4abecSYinghai Lu 		tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
15378c3b329SYinghai Lu 		if (!tmp)
154227f0647SRyan Desfosses 			panic("pdev_sort_resources(): kmalloc() failed!\n");
15578c3b329SYinghai Lu 		tmp->res = r;
15678c3b329SYinghai Lu 		tmp->dev = dev;
157bdc4abecSYinghai Lu 
1580d607618SNicholas Johnson 		/* Fallback is smallest one or list is empty */
159bdc4abecSYinghai Lu 		n = head;
160bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list) {
161bdc4abecSYinghai Lu 			resource_size_t align;
162bdc4abecSYinghai Lu 
163bdc4abecSYinghai Lu 			align = pci_resource_alignment(dev_res->dev,
164bdc4abecSYinghai Lu 							 dev_res->res);
165bdc4abecSYinghai Lu 
166bdc4abecSYinghai Lu 			if (r_align > align) {
167bdc4abecSYinghai Lu 				n = &dev_res->list;
16878c3b329SYinghai Lu 				break;
16978c3b329SYinghai Lu 			}
17078c3b329SYinghai Lu 		}
171bdc4abecSYinghai Lu 		/* Insert it just before n */
172bdc4abecSYinghai Lu 		list_add_tail(&tmp->list, n);
17378c3b329SYinghai Lu 	}
17478c3b329SYinghai Lu }
17578c3b329SYinghai Lu 
1760d607618SNicholas Johnson static void __dev_sort_resources(struct pci_dev *dev, struct list_head *head)
1771da177e4SLinus Torvalds {
1781da177e4SLinus Torvalds 	u16 class = dev->class >> 8;
1791da177e4SLinus Torvalds 
1800d607618SNicholas Johnson 	/* Don't touch classless devices or host bridges or IOAPICs */
1816841ec68SYinghai Lu 	if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
1826841ec68SYinghai Lu 		return;
1831da177e4SLinus Torvalds 
1840d607618SNicholas Johnson 	/* Don't touch IOAPIC devices already enabled by firmware */
18523186279SSatoru Takeuchi 	if (class == PCI_CLASS_SYSTEM_PIC) {
1869bded00bSKenji Kaneshige 		u16 command;
1879bded00bSKenji Kaneshige 		pci_read_config_word(dev, PCI_COMMAND, &command);
1889bded00bSKenji Kaneshige 		if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
1896841ec68SYinghai Lu 			return;
19023186279SSatoru Takeuchi 	}
19123186279SSatoru Takeuchi 
1926841ec68SYinghai Lu 	pdev_sort_resources(dev, head);
1931da177e4SLinus Torvalds }
1941da177e4SLinus Torvalds 
195fc075e1dSRam Pai static inline void reset_resource(struct resource *res)
196fc075e1dSRam Pai {
197fc075e1dSRam Pai 	res->start = 0;
198fc075e1dSRam Pai 	res->end = 0;
199fc075e1dSRam Pai 	res->flags = 0;
200fc075e1dSRam Pai }
201fc075e1dSRam Pai 
202c8adf9a3SRam Pai /**
2030d607618SNicholas Johnson  * reassign_resources_sorted() - Satisfy any additional resource requests
204c8adf9a3SRam Pai  *
2050d607618SNicholas Johnson  * @realloc_head:	Head of the list tracking requests requiring
2060d607618SNicholas Johnson  *			additional resources
2070d607618SNicholas Johnson  * @head:		Head of the list tracking requests with allocated
208c8adf9a3SRam Pai  *			resources
209c8adf9a3SRam Pai  *
2100d607618SNicholas Johnson  * Walk through each element of the realloc_head and try to procure additional
2110d607618SNicholas Johnson  * resources for the element, provided the element is in the head list.
212c8adf9a3SRam Pai  */
213bdc4abecSYinghai Lu static void reassign_resources_sorted(struct list_head *realloc_head,
214bdc4abecSYinghai Lu 				      struct list_head *head)
215c8adf9a3SRam Pai {
216c8adf9a3SRam Pai 	struct resource *res;
217b9b0bba9SYinghai Lu 	struct pci_dev_resource *add_res, *tmp;
218bdc4abecSYinghai Lu 	struct pci_dev_resource *dev_res;
219d74b9027SWei Yang 	resource_size_t add_size, align;
220c8adf9a3SRam Pai 	int idx;
221c8adf9a3SRam Pai 
222b9b0bba9SYinghai Lu 	list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
223bdc4abecSYinghai Lu 		bool found_match = false;
224bdc4abecSYinghai Lu 
225b9b0bba9SYinghai Lu 		res = add_res->res;
2260d607618SNicholas Johnson 		/* Skip resource that has been reset */
227c8adf9a3SRam Pai 		if (!res->flags)
228c8adf9a3SRam Pai 			goto out;
229c8adf9a3SRam Pai 
2300d607618SNicholas Johnson 		/* Skip this resource if not found in head list */
231bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list) {
232bdc4abecSYinghai Lu 			if (dev_res->res == res) {
233bdc4abecSYinghai Lu 				found_match = true;
234bdc4abecSYinghai Lu 				break;
235c8adf9a3SRam Pai 			}
236bdc4abecSYinghai Lu 		}
2370d607618SNicholas Johnson 		if (!found_match) /* Just skip */
238bdc4abecSYinghai Lu 			continue;
239c8adf9a3SRam Pai 
240b9b0bba9SYinghai Lu 		idx = res - &add_res->dev->resource[0];
241b9b0bba9SYinghai Lu 		add_size = add_res->add_size;
242d74b9027SWei Yang 		align = add_res->min_align;
2432bbc6942SRam Pai 		if (!resource_size(res)) {
244d74b9027SWei Yang 			res->start = align;
245c8adf9a3SRam Pai 			res->end = res->start + add_size - 1;
246b9b0bba9SYinghai Lu 			if (pci_assign_resource(add_res->dev, idx))
247c8adf9a3SRam Pai 				reset_resource(res);
2482bbc6942SRam Pai 		} else {
249b9b0bba9SYinghai Lu 			res->flags |= add_res->flags &
250bdc4abecSYinghai Lu 				 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
251b9b0bba9SYinghai Lu 			if (pci_reassign_resource(add_res->dev, idx,
252bdc4abecSYinghai Lu 						  add_size, align))
25334c6b710SMohan Kumar 				pci_info(add_res->dev, "failed to add %llx res[%d]=%pR\n",
25434c6b710SMohan Kumar 					 (unsigned long long) add_size, idx,
25534c6b710SMohan Kumar 					 res);
256c8adf9a3SRam Pai 		}
257c8adf9a3SRam Pai out:
258b9b0bba9SYinghai Lu 		list_del(&add_res->list);
259b9b0bba9SYinghai Lu 		kfree(add_res);
260c8adf9a3SRam Pai 	}
261c8adf9a3SRam Pai }
262c8adf9a3SRam Pai 
263c8adf9a3SRam Pai /**
2640d607618SNicholas Johnson  * assign_requested_resources_sorted() - Satisfy resource requests
265c8adf9a3SRam Pai  *
2660d607618SNicholas Johnson  * @head:	Head of the list tracking requests for resources
2670d607618SNicholas Johnson  * @fail_head:	Head of the list tracking requests that could not be
2680d607618SNicholas Johnson  *		allocated
269c8adf9a3SRam Pai  *
2700d607618SNicholas Johnson  * Satisfy resource requests of each element in the list.  Add requests that
2710d607618SNicholas Johnson  * could not be satisfied to the failed_list.
272c8adf9a3SRam Pai  */
273bdc4abecSYinghai Lu static void assign_requested_resources_sorted(struct list_head *head,
274bdc4abecSYinghai Lu 				 struct list_head *fail_head)
2756841ec68SYinghai Lu {
2766841ec68SYinghai Lu 	struct resource *res;
277bdc4abecSYinghai Lu 	struct pci_dev_resource *dev_res;
2786841ec68SYinghai Lu 	int idx;
2796841ec68SYinghai Lu 
280bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list) {
281bdc4abecSYinghai Lu 		res = dev_res->res;
282bdc4abecSYinghai Lu 		idx = res - &dev_res->dev->resource[0];
283bdc4abecSYinghai Lu 		if (resource_size(res) &&
284bdc4abecSYinghai Lu 		    pci_assign_resource(dev_res->dev, idx)) {
285a3cb999dSYinghai Lu 			if (fail_head) {
2869a928660SYinghai Lu 				/*
2870d607618SNicholas Johnson 				 * If the failed resource is a ROM BAR and
2880d607618SNicholas Johnson 				 * it will be enabled later, don't add it
2890d607618SNicholas Johnson 				 * to the list.
2909a928660SYinghai Lu 				 */
2919a928660SYinghai Lu 				if (!((idx == PCI_ROM_RESOURCE) &&
2929a928660SYinghai Lu 				      (!(res->flags & IORESOURCE_ROM_ENABLE))))
29367cc7e26SYinghai Lu 					add_to_list(fail_head,
29467cc7e26SYinghai Lu 						    dev_res->dev, res,
295f7625980SBjorn Helgaas 						    0 /* don't care */,
296f7625980SBjorn Helgaas 						    0 /* don't care */);
2979a928660SYinghai Lu 			}
298fc075e1dSRam Pai 			reset_resource(res);
299542df5deSRajesh Shah 		}
3001da177e4SLinus Torvalds 	}
3011da177e4SLinus Torvalds }
3021da177e4SLinus Torvalds 
303aa914f5eSYinghai Lu static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
304aa914f5eSYinghai Lu {
305aa914f5eSYinghai Lu 	struct pci_dev_resource *fail_res;
306aa914f5eSYinghai Lu 	unsigned long mask = 0;
307aa914f5eSYinghai Lu 
3080d607618SNicholas Johnson 	/* Check failed type */
309aa914f5eSYinghai Lu 	list_for_each_entry(fail_res, fail_head, list)
310aa914f5eSYinghai Lu 		mask |= fail_res->flags;
311aa914f5eSYinghai Lu 
312aa914f5eSYinghai Lu 	/*
3130d607618SNicholas Johnson 	 * One pref failed resource will set IORESOURCE_MEM, as we can
3140d607618SNicholas Johnson 	 * allocate pref in non-pref range.  Will release all assigned
3150d607618SNicholas Johnson 	 * non-pref sibling resources according to that bit.
316aa914f5eSYinghai Lu 	 */
317aa914f5eSYinghai Lu 	return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
318aa914f5eSYinghai Lu }
319aa914f5eSYinghai Lu 
320aa914f5eSYinghai Lu static bool pci_need_to_release(unsigned long mask, struct resource *res)
321aa914f5eSYinghai Lu {
322aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_IO)
323aa914f5eSYinghai Lu 		return !!(mask & IORESOURCE_IO);
324aa914f5eSYinghai Lu 
3250d607618SNicholas Johnson 	/* Check pref at first */
326aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_PREFETCH) {
327aa914f5eSYinghai Lu 		if (mask & IORESOURCE_PREFETCH)
328aa914f5eSYinghai Lu 			return true;
3290d607618SNicholas Johnson 		/* Count pref if its parent is non-pref */
330aa914f5eSYinghai Lu 		else if ((mask & IORESOURCE_MEM) &&
331aa914f5eSYinghai Lu 			 !(res->parent->flags & IORESOURCE_PREFETCH))
332aa914f5eSYinghai Lu 			return true;
333aa914f5eSYinghai Lu 		else
334aa914f5eSYinghai Lu 			return false;
335aa914f5eSYinghai Lu 	}
336aa914f5eSYinghai Lu 
337aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_MEM)
338aa914f5eSYinghai Lu 		return !!(mask & IORESOURCE_MEM);
339aa914f5eSYinghai Lu 
3400d607618SNicholas Johnson 	return false;	/* Should not get here */
341aa914f5eSYinghai Lu }
342aa914f5eSYinghai Lu 
343bdc4abecSYinghai Lu static void __assign_resources_sorted(struct list_head *head,
344bdc4abecSYinghai Lu 				      struct list_head *realloc_head,
345bdc4abecSYinghai Lu 				      struct list_head *fail_head)
346c8adf9a3SRam Pai {
3473e6e0d80SYinghai Lu 	/*
3480d607618SNicholas Johnson 	 * Should not assign requested resources at first.  They could be
3490d607618SNicholas Johnson 	 * adjacent, so later reassign can not reallocate them one by one in
3500d607618SNicholas Johnson 	 * parent resource window.
3510d607618SNicholas Johnson 	 *
3520d607618SNicholas Johnson 	 * Try to assign requested + add_size at beginning.  If could do that,
3530d607618SNicholas Johnson 	 * could get out early.  If could not do that, we still try to assign
3540d607618SNicholas Johnson 	 * requested at first, then try to reassign add_size for some resources.
355aa914f5eSYinghai Lu 	 *
356aa914f5eSYinghai Lu 	 * Separate three resource type checking if we need to release
357aa914f5eSYinghai Lu 	 * assigned resource after requested + add_size try.
3580d607618SNicholas Johnson 	 *
3590d607618SNicholas Johnson 	 *	1. If IO port assignment fails, will release assigned IO
3600d607618SNicholas Johnson 	 *	   port.
3610d607618SNicholas Johnson 	 *	2. If pref MMIO assignment fails, release assigned pref
3620d607618SNicholas Johnson 	 *	   MMIO.  If assigned pref MMIO's parent is non-pref MMIO
3630d607618SNicholas Johnson 	 *	   and non-pref MMIO assignment fails, will release that
3640d607618SNicholas Johnson 	 *	   assigned pref MMIO.
3650d607618SNicholas Johnson 	 *	3. If non-pref MMIO assignment fails or pref MMIO
3660d607618SNicholas Johnson 	 *	   assignment fails, will release assigned non-pref MMIO.
3673e6e0d80SYinghai Lu 	 */
368bdc4abecSYinghai Lu 	LIST_HEAD(save_head);
369bdc4abecSYinghai Lu 	LIST_HEAD(local_fail_head);
370b9b0bba9SYinghai Lu 	struct pci_dev_resource *save_res;
371d74b9027SWei Yang 	struct pci_dev_resource *dev_res, *tmp_res, *dev_res2;
372aa914f5eSYinghai Lu 	unsigned long fail_type;
373d74b9027SWei Yang 	resource_size_t add_align, align;
3743e6e0d80SYinghai Lu 
3753e6e0d80SYinghai Lu 	/* Check if optional add_size is there */
376bdc4abecSYinghai Lu 	if (!realloc_head || list_empty(realloc_head))
3773e6e0d80SYinghai Lu 		goto requested_and_reassign;
3783e6e0d80SYinghai Lu 
3793e6e0d80SYinghai Lu 	/* Save original start, end, flags etc at first */
380bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list) {
381bdc4abecSYinghai Lu 		if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
382bffc56d4SYinghai Lu 			free_list(&save_head);
3833e6e0d80SYinghai Lu 			goto requested_and_reassign;
3843e6e0d80SYinghai Lu 		}
385bdc4abecSYinghai Lu 	}
3863e6e0d80SYinghai Lu 
3873e6e0d80SYinghai Lu 	/* Update res in head list with add_size in realloc_head list */
388d74b9027SWei Yang 	list_for_each_entry_safe(dev_res, tmp_res, head, list) {
389bdc4abecSYinghai Lu 		dev_res->res->end += get_res_add_size(realloc_head,
390bdc4abecSYinghai Lu 							dev_res->res);
3913e6e0d80SYinghai Lu 
392d74b9027SWei Yang 		/*
393d74b9027SWei Yang 		 * There are two kinds of additional resources in the list:
394d74b9027SWei Yang 		 * 1. bridge resource  -- IORESOURCE_STARTALIGN
395d74b9027SWei Yang 		 * 2. SR-IOV resource  -- IORESOURCE_SIZEALIGN
396d74b9027SWei Yang 		 * Here just fix the additional alignment for bridge
397d74b9027SWei Yang 		 */
398d74b9027SWei Yang 		if (!(dev_res->res->flags & IORESOURCE_STARTALIGN))
399d74b9027SWei Yang 			continue;
400d74b9027SWei Yang 
401d74b9027SWei Yang 		add_align = get_res_add_align(realloc_head, dev_res->res);
402d74b9027SWei Yang 
403d74b9027SWei Yang 		/*
4040d607618SNicholas Johnson 		 * The "head" list is sorted by alignment so resources with
4050d607618SNicholas Johnson 		 * bigger alignment will be assigned first.  After we
4060d607618SNicholas Johnson 		 * change the alignment of a dev_res in "head" list, we
4070d607618SNicholas Johnson 		 * need to reorder the list by alignment to make it
408d74b9027SWei Yang 		 * consistent.
409d74b9027SWei Yang 		 */
410d74b9027SWei Yang 		if (add_align > dev_res->res->start) {
411552bc94eSYinghai Lu 			resource_size_t r_size = resource_size(dev_res->res);
412552bc94eSYinghai Lu 
413d74b9027SWei Yang 			dev_res->res->start = add_align;
414552bc94eSYinghai Lu 			dev_res->res->end = add_align + r_size - 1;
415d74b9027SWei Yang 
416d74b9027SWei Yang 			list_for_each_entry(dev_res2, head, list) {
417d74b9027SWei Yang 				align = pci_resource_alignment(dev_res2->dev,
418d74b9027SWei Yang 							       dev_res2->res);
419a6b65983SWei Yang 				if (add_align > align) {
420d74b9027SWei Yang 					list_move_tail(&dev_res->list,
421d74b9027SWei Yang 						       &dev_res2->list);
422a6b65983SWei Yang 					break;
423a6b65983SWei Yang 				}
424d74b9027SWei Yang 			}
425d74b9027SWei Yang 		}
426d74b9027SWei Yang 
427d74b9027SWei Yang 	}
428d74b9027SWei Yang 
4293e6e0d80SYinghai Lu 	/* Try updated head list with add_size added */
4303e6e0d80SYinghai Lu 	assign_requested_resources_sorted(head, &local_fail_head);
4313e6e0d80SYinghai Lu 
4320d607618SNicholas Johnson 	/* All assigned with add_size? */
433bdc4abecSYinghai Lu 	if (list_empty(&local_fail_head)) {
4343e6e0d80SYinghai Lu 		/* Remove head list from realloc_head list */
435bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list)
436bdc4abecSYinghai Lu 			remove_from_list(realloc_head, dev_res->res);
437bffc56d4SYinghai Lu 		free_list(&save_head);
438bffc56d4SYinghai Lu 		free_list(head);
4393e6e0d80SYinghai Lu 		return;
4403e6e0d80SYinghai Lu 	}
4413e6e0d80SYinghai Lu 
4420d607618SNicholas Johnson 	/* Check failed type */
443aa914f5eSYinghai Lu 	fail_type = pci_fail_res_type_mask(&local_fail_head);
4440d607618SNicholas Johnson 	/* Remove not need to be released assigned res from head list etc */
445aa914f5eSYinghai Lu 	list_for_each_entry_safe(dev_res, tmp_res, head, list)
446aa914f5eSYinghai Lu 		if (dev_res->res->parent &&
447aa914f5eSYinghai Lu 		    !pci_need_to_release(fail_type, dev_res->res)) {
4480d607618SNicholas Johnson 			/* Remove it from realloc_head list */
449aa914f5eSYinghai Lu 			remove_from_list(realloc_head, dev_res->res);
450aa914f5eSYinghai Lu 			remove_from_list(&save_head, dev_res->res);
451aa914f5eSYinghai Lu 			list_del(&dev_res->list);
452aa914f5eSYinghai Lu 			kfree(dev_res);
453aa914f5eSYinghai Lu 		}
454aa914f5eSYinghai Lu 
455bffc56d4SYinghai Lu 	free_list(&local_fail_head);
4563e6e0d80SYinghai Lu 	/* Release assigned resource */
457bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list)
458bdc4abecSYinghai Lu 		if (dev_res->res->parent)
459bdc4abecSYinghai Lu 			release_resource(dev_res->res);
4603e6e0d80SYinghai Lu 	/* Restore start/end/flags from saved list */
461b9b0bba9SYinghai Lu 	list_for_each_entry(save_res, &save_head, list) {
462b9b0bba9SYinghai Lu 		struct resource *res = save_res->res;
4633e6e0d80SYinghai Lu 
464b9b0bba9SYinghai Lu 		res->start = save_res->start;
465b9b0bba9SYinghai Lu 		res->end = save_res->end;
466b9b0bba9SYinghai Lu 		res->flags = save_res->flags;
4673e6e0d80SYinghai Lu 	}
468bffc56d4SYinghai Lu 	free_list(&save_head);
4693e6e0d80SYinghai Lu 
4703e6e0d80SYinghai Lu requested_and_reassign:
471c8adf9a3SRam Pai 	/* Satisfy the must-have resource requests */
472c8adf9a3SRam Pai 	assign_requested_resources_sorted(head, fail_head);
473c8adf9a3SRam Pai 
4740d607618SNicholas Johnson 	/* Try to satisfy any additional optional resource requests */
4759e8bf93aSRam Pai 	if (realloc_head)
4769e8bf93aSRam Pai 		reassign_resources_sorted(realloc_head, head);
477bffc56d4SYinghai Lu 	free_list(head);
478c8adf9a3SRam Pai }
479c8adf9a3SRam Pai 
4806841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev,
481bdc4abecSYinghai Lu 					 struct list_head *add_head,
482bdc4abecSYinghai Lu 					 struct list_head *fail_head)
4836841ec68SYinghai Lu {
484bdc4abecSYinghai Lu 	LIST_HEAD(head);
4856841ec68SYinghai Lu 
4866841ec68SYinghai Lu 	__dev_sort_resources(dev, &head);
4878424d759SYinghai Lu 	__assign_resources_sorted(&head, add_head, fail_head);
4886841ec68SYinghai Lu 
4896841ec68SYinghai Lu }
4906841ec68SYinghai Lu 
4916841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus,
492bdc4abecSYinghai Lu 					 struct list_head *realloc_head,
493bdc4abecSYinghai Lu 					 struct list_head *fail_head)
4946841ec68SYinghai Lu {
4956841ec68SYinghai Lu 	struct pci_dev *dev;
496bdc4abecSYinghai Lu 	LIST_HEAD(head);
4976841ec68SYinghai Lu 
4986841ec68SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list)
4996841ec68SYinghai Lu 		__dev_sort_resources(dev, &head);
5006841ec68SYinghai Lu 
5019e8bf93aSRam Pai 	__assign_resources_sorted(&head, realloc_head, fail_head);
5026841ec68SYinghai Lu }
5036841ec68SYinghai Lu 
504b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus)
5051da177e4SLinus Torvalds {
5061da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
507c7dabef8SBjorn Helgaas 	struct resource *res;
5081da177e4SLinus Torvalds 	struct pci_bus_region region;
5091da177e4SLinus Torvalds 
5107506dc79SFrederick Lawler 	pci_info(bridge, "CardBus bridge to %pR\n",
511b918c62eSYinghai Lu 		 &bus->busn_res);
5121da177e4SLinus Torvalds 
513c7dabef8SBjorn Helgaas 	res = bus->resource[0];
514fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
515c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
5161da177e4SLinus Torvalds 		/*
5171da177e4SLinus Torvalds 		 * The IO resource is allocated a range twice as large as it
5181da177e4SLinus Torvalds 		 * would normally need.  This allows us to set both IO regs.
5191da177e4SLinus Torvalds 		 */
5207506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
5211da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
5221da177e4SLinus Torvalds 					region.start);
5231da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
5241da177e4SLinus Torvalds 					region.end);
5251da177e4SLinus Torvalds 	}
5261da177e4SLinus Torvalds 
527c7dabef8SBjorn Helgaas 	res = bus->resource[1];
528fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
529c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
5307506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
5311da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
5321da177e4SLinus Torvalds 					region.start);
5331da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
5341da177e4SLinus Torvalds 					region.end);
5351da177e4SLinus Torvalds 	}
5361da177e4SLinus Torvalds 
537c7dabef8SBjorn Helgaas 	res = bus->resource[2];
538fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
539c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
5407506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
5411da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
5421da177e4SLinus Torvalds 					region.start);
5431da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
5441da177e4SLinus Torvalds 					region.end);
5451da177e4SLinus Torvalds 	}
5461da177e4SLinus Torvalds 
547c7dabef8SBjorn Helgaas 	res = bus->resource[3];
548fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
549c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
5507506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
5511da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
5521da177e4SLinus Torvalds 					region.start);
5531da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
5541da177e4SLinus Torvalds 					region.end);
5551da177e4SLinus Torvalds 	}
5561da177e4SLinus Torvalds }
557b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus);
5581da177e4SLinus Torvalds 
5590d607618SNicholas Johnson /*
5600d607618SNicholas Johnson  * Initialize bridges with base/limit values we have collected.  PCI-to-PCI
5610d607618SNicholas Johnson  * Bridge Architecture Specification rev. 1.1 (1998) requires that if there
5620d607618SNicholas Johnson  * are no I/O ports or memory behind the bridge, the corresponding range
5630d607618SNicholas Johnson  * must be turned off by writing base value greater than limit to the
5640d607618SNicholas Johnson  * bridge's base/limit registers.
5650d607618SNicholas Johnson  *
5660d607618SNicholas Johnson  * Note: care must be taken when updating I/O base/limit registers of
5670d607618SNicholas Johnson  * bridges which support 32-bit I/O.  This update requires two config space
5680d607618SNicholas Johnson  * writes, so it's quite possible that an I/O window of the bridge will
5690d607618SNicholas Johnson  * have some undesirable address (e.g. 0) after the first write.  Ditto
5700d607618SNicholas Johnson  * 64-bit prefetchable MMIO.
5710d607618SNicholas Johnson  */
5723f2f4dc4SYinghai Lu static void pci_setup_bridge_io(struct pci_dev *bridge)
5731da177e4SLinus Torvalds {
574c7dabef8SBjorn Helgaas 	struct resource *res;
5751da177e4SLinus Torvalds 	struct pci_bus_region region;
5762b28ae19SBjorn Helgaas 	unsigned long io_mask;
5772b28ae19SBjorn Helgaas 	u8 io_base_lo, io_limit_lo;
5785b764b83SBjorn Helgaas 	u16 l;
5795b764b83SBjorn Helgaas 	u32 io_upper16;
5801da177e4SLinus Torvalds 
5812b28ae19SBjorn Helgaas 	io_mask = PCI_IO_RANGE_MASK;
5822b28ae19SBjorn Helgaas 	if (bridge->io_window_1k)
5832b28ae19SBjorn Helgaas 		io_mask = PCI_IO_1K_RANGE_MASK;
5842b28ae19SBjorn Helgaas 
5850d607618SNicholas Johnson 	/* Set up the top and bottom of the PCI I/O segment for this bus */
5863f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
587fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
588c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
5895b764b83SBjorn Helgaas 		pci_read_config_word(bridge, PCI_IO_BASE, &l);
5902b28ae19SBjorn Helgaas 		io_base_lo = (region.start >> 8) & io_mask;
5912b28ae19SBjorn Helgaas 		io_limit_lo = (region.end >> 8) & io_mask;
5925b764b83SBjorn Helgaas 		l = ((u16) io_limit_lo << 8) | io_base_lo;
5930d607618SNicholas Johnson 		/* Set up upper 16 bits of I/O base/limit */
5941da177e4SLinus Torvalds 		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
5957506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
5967cc5997dSYinghai Lu 	} else {
5970d607618SNicholas Johnson 		/* Clear upper 16 bits of I/O base/limit */
5981da177e4SLinus Torvalds 		io_upper16 = 0;
5991da177e4SLinus Torvalds 		l = 0x00f0;
6001da177e4SLinus Torvalds 	}
6010d607618SNicholas Johnson 	/* Temporarily disable the I/O range before updating PCI_IO_BASE */
6021da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
6030d607618SNicholas Johnson 	/* Update lower 16 bits of I/O base/limit */
6045b764b83SBjorn Helgaas 	pci_write_config_word(bridge, PCI_IO_BASE, l);
6050d607618SNicholas Johnson 	/* Update upper 16 bits of I/O base/limit */
6061da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
6077cc5997dSYinghai Lu }
6081da177e4SLinus Torvalds 
6093f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio(struct pci_dev *bridge)
6107cc5997dSYinghai Lu {
6117cc5997dSYinghai Lu 	struct resource *res;
6127cc5997dSYinghai Lu 	struct pci_bus_region region;
6137cc5997dSYinghai Lu 	u32 l;
6147cc5997dSYinghai Lu 
6150d607618SNicholas Johnson 	/* Set up the top and bottom of the PCI Memory segment for this bus */
6163f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
617fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
618c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
6191da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
6201da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
6217506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
6227cc5997dSYinghai Lu 	} else {
6231da177e4SLinus Torvalds 		l = 0x0000fff0;
6241da177e4SLinus Torvalds 	}
6251da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
6267cc5997dSYinghai Lu }
6277cc5997dSYinghai Lu 
6283f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge)
6297cc5997dSYinghai Lu {
6307cc5997dSYinghai Lu 	struct resource *res;
6317cc5997dSYinghai Lu 	struct pci_bus_region region;
6327cc5997dSYinghai Lu 	u32 l, bu, lu;
6331da177e4SLinus Torvalds 
6340d607618SNicholas Johnson 	/*
6350d607618SNicholas Johnson 	 * Clear out the upper 32 bits of PREF limit.  If
6360d607618SNicholas Johnson 	 * PCI_PREF_BASE_UPPER32 was non-zero, this temporarily disables
6370d607618SNicholas Johnson 	 * PREF range, which is ok.
6380d607618SNicholas Johnson 	 */
6391da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
6401da177e4SLinus Torvalds 
6410d607618SNicholas Johnson 	/* Set up PREF base/limit */
642c40a22e0SBenjamin Herrenschmidt 	bu = lu = 0;
6433f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
644fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
645c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_PREFETCH) {
6461da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
6471da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
648c7dabef8SBjorn Helgaas 		if (res->flags & IORESOURCE_MEM_64) {
64913d36c24SAndrew Morton 			bu = upper_32_bits(region.start);
65013d36c24SAndrew Morton 			lu = upper_32_bits(region.end);
6511f82de10SYinghai Lu 		}
6527506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
6537cc5997dSYinghai Lu 	} else {
6541da177e4SLinus Torvalds 		l = 0x0000fff0;
6551da177e4SLinus Torvalds 	}
6561da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
6571da177e4SLinus Torvalds 
6580d607618SNicholas Johnson 	/* Set the upper 32 bits of PREF base & limit */
659c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
660c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
6617cc5997dSYinghai Lu }
6627cc5997dSYinghai Lu 
6637cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
6647cc5997dSYinghai Lu {
6657cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
6667cc5997dSYinghai Lu 
6677506dc79SFrederick Lawler 	pci_info(bridge, "PCI bridge to %pR\n",
668b918c62eSYinghai Lu 		 &bus->busn_res);
6697cc5997dSYinghai Lu 
6707cc5997dSYinghai Lu 	if (type & IORESOURCE_IO)
6713f2f4dc4SYinghai Lu 		pci_setup_bridge_io(bridge);
6727cc5997dSYinghai Lu 
6737cc5997dSYinghai Lu 	if (type & IORESOURCE_MEM)
6743f2f4dc4SYinghai Lu 		pci_setup_bridge_mmio(bridge);
6757cc5997dSYinghai Lu 
6767cc5997dSYinghai Lu 	if (type & IORESOURCE_PREFETCH)
6773f2f4dc4SYinghai Lu 		pci_setup_bridge_mmio_pref(bridge);
6781da177e4SLinus Torvalds 
6791da177e4SLinus Torvalds 	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
6801da177e4SLinus Torvalds }
6811da177e4SLinus Torvalds 
682d366d28cSGavin Shan void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
683d366d28cSGavin Shan {
684d366d28cSGavin Shan }
685d366d28cSGavin Shan 
686e2444273SBenjamin Herrenschmidt void pci_setup_bridge(struct pci_bus *bus)
6877cc5997dSYinghai Lu {
6887cc5997dSYinghai Lu 	unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
6897cc5997dSYinghai Lu 				  IORESOURCE_PREFETCH;
6907cc5997dSYinghai Lu 
691d366d28cSGavin Shan 	pcibios_setup_bridge(bus, type);
6927cc5997dSYinghai Lu 	__pci_setup_bridge(bus, type);
6937cc5997dSYinghai Lu }
6947cc5997dSYinghai Lu 
6958505e729SYinghai Lu 
6968505e729SYinghai Lu int pci_claim_bridge_resource(struct pci_dev *bridge, int i)
6978505e729SYinghai Lu {
6988505e729SYinghai Lu 	if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END)
6998505e729SYinghai Lu 		return 0;
7008505e729SYinghai Lu 
7018505e729SYinghai Lu 	if (pci_claim_resource(bridge, i) == 0)
7020d607618SNicholas Johnson 		return 0;	/* Claimed the window */
7038505e729SYinghai Lu 
7048505e729SYinghai Lu 	if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI)
7058505e729SYinghai Lu 		return 0;
7068505e729SYinghai Lu 
7078505e729SYinghai Lu 	if (!pci_bus_clip_resource(bridge, i))
7080d607618SNicholas Johnson 		return -EINVAL;	/* Clipping didn't change anything */
7098505e729SYinghai Lu 
7108505e729SYinghai Lu 	switch (i - PCI_BRIDGE_RESOURCES) {
7118505e729SYinghai Lu 	case 0:
7128505e729SYinghai Lu 		pci_setup_bridge_io(bridge);
7138505e729SYinghai Lu 		break;
7148505e729SYinghai Lu 	case 1:
7158505e729SYinghai Lu 		pci_setup_bridge_mmio(bridge);
7168505e729SYinghai Lu 		break;
7178505e729SYinghai Lu 	case 2:
7188505e729SYinghai Lu 		pci_setup_bridge_mmio_pref(bridge);
7198505e729SYinghai Lu 		break;
7208505e729SYinghai Lu 	default:
7218505e729SYinghai Lu 		return -EINVAL;
7228505e729SYinghai Lu 	}
7238505e729SYinghai Lu 
7248505e729SYinghai Lu 	if (pci_claim_resource(bridge, i) == 0)
7250d607618SNicholas Johnson 		return 0;	/* Claimed a smaller window */
7268505e729SYinghai Lu 
7278505e729SYinghai Lu 	return -EINVAL;
7288505e729SYinghai Lu }
7298505e729SYinghai Lu 
7300d607618SNicholas Johnson /*
7310d607618SNicholas Johnson  * Check whether the bridge supports optional I/O and prefetchable memory
7320d607618SNicholas Johnson  * ranges.  If not, the respective base/limit registers must be read-only
7330d607618SNicholas Johnson  * and read as 0.
7340d607618SNicholas Johnson  */
73596bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus)
7361da177e4SLinus Torvalds {
7371da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
73851c48b31SBjorn Helgaas 	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
7391da177e4SLinus Torvalds 
7401da177e4SLinus Torvalds 	b_res[1].flags |= IORESOURCE_MEM;
7411da177e4SLinus Torvalds 
74251c48b31SBjorn Helgaas 	if (bridge->io_window)
7431da177e4SLinus Torvalds 		b_res[0].flags |= IORESOURCE_IO;
744d2f54d9bSBjorn Helgaas 
74551c48b31SBjorn Helgaas 	if (bridge->pref_window) {
7461da177e4SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
74751c48b31SBjorn Helgaas 		if (bridge->pref_64_window) {
7481f82de10SYinghai Lu 			b_res[2].flags |= IORESOURCE_MEM_64;
74999586105SYinghai Lu 			b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
75099586105SYinghai Lu 		}
7511f82de10SYinghai Lu 	}
7521da177e4SLinus Torvalds }
7531da177e4SLinus Torvalds 
7540d607618SNicholas Johnson /*
7550d607618SNicholas Johnson  * Helper function for sizing routines: find first available bus resource
7560d607618SNicholas Johnson  * of a given type.  Note: we intentionally skip the bus resources which
7570d607618SNicholas Johnson  * have already been assigned (that is, have non-NULL parent resource).
7580d607618SNicholas Johnson  */
7595b285415SYinghai Lu static struct resource *find_free_bus_resource(struct pci_bus *bus,
7600d607618SNicholas Johnson 					       unsigned long type_mask,
7610d607618SNicholas Johnson 					       unsigned long type)
7621da177e4SLinus Torvalds {
7631da177e4SLinus Torvalds 	int i;
7641da177e4SLinus Torvalds 	struct resource *r;
7651da177e4SLinus Torvalds 
76689a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, r, i) {
767299de034SIvan Kokshaysky 		if (r == &ioport_resource || r == &iomem_resource)
768299de034SIvan Kokshaysky 			continue;
76955a10984SJesse Barnes 		if (r && (r->flags & type_mask) == type && !r->parent)
7701da177e4SLinus Torvalds 			return r;
7711da177e4SLinus Torvalds 	}
7721da177e4SLinus Torvalds 	return NULL;
7731da177e4SLinus Torvalds }
7741da177e4SLinus Torvalds 
77513583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size,
77613583b16SRam Pai 					resource_size_t min_size,
77713583b16SRam Pai 					resource_size_t size1,
778de3ffa30SJon Derrick 					resource_size_t add_size,
779de3ffa30SJon Derrick 					resource_size_t children_add_size,
78013583b16SRam Pai 					resource_size_t old_size,
78113583b16SRam Pai 					resource_size_t align)
78213583b16SRam Pai {
78313583b16SRam Pai 	if (size < min_size)
78413583b16SRam Pai 		size = min_size;
78513583b16SRam Pai 	if (old_size == 1)
78613583b16SRam Pai 		old_size = 0;
7870d607618SNicholas Johnson 	/*
7880d607618SNicholas Johnson 	 * To be fixed in 2.5: we should have sort of HAVE_ISA flag in the
7890d607618SNicholas Johnson 	 * struct pci_bus.
7900d607618SNicholas Johnson 	 */
79113583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
79213583b16SRam Pai 	size = (size & 0xff) + ((size & ~0xffUL) << 2);
79313583b16SRam Pai #endif
794de3ffa30SJon Derrick 	size = size + size1;
79513583b16SRam Pai 	if (size < old_size)
79613583b16SRam Pai 		size = old_size;
797de3ffa30SJon Derrick 
798de3ffa30SJon Derrick 	size = ALIGN(max(size, add_size) + children_add_size, align);
79913583b16SRam Pai 	return size;
80013583b16SRam Pai }
80113583b16SRam Pai 
80213583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size,
80313583b16SRam Pai 					 resource_size_t min_size,
804de3ffa30SJon Derrick 					 resource_size_t add_size,
805de3ffa30SJon Derrick 					 resource_size_t children_add_size,
80613583b16SRam Pai 					 resource_size_t old_size,
80713583b16SRam Pai 					 resource_size_t align)
80813583b16SRam Pai {
80913583b16SRam Pai 	if (size < min_size)
81013583b16SRam Pai 		size = min_size;
81113583b16SRam Pai 	if (old_size == 1)
81213583b16SRam Pai 		old_size = 0;
81313583b16SRam Pai 	if (size < old_size)
81413583b16SRam Pai 		size = old_size;
815de3ffa30SJon Derrick 
816de3ffa30SJon Derrick 	size = ALIGN(max(size, add_size) + children_add_size, align);
81713583b16SRam Pai 	return size;
81813583b16SRam Pai }
81913583b16SRam Pai 
820ac5ad93eSGavin Shan resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
821ac5ad93eSGavin Shan 						unsigned long type)
822ac5ad93eSGavin Shan {
823ac5ad93eSGavin Shan 	return 1;
824ac5ad93eSGavin Shan }
825ac5ad93eSGavin Shan 
826ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_MEM_ALIGN	0x100000	/* 1MiB */
827ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN	0x1000		/* 4KiB */
828ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN_1K	0x400		/* 1KiB */
829ac5ad93eSGavin Shan 
8300d607618SNicholas Johnson static resource_size_t window_alignment(struct pci_bus *bus, unsigned long type)
831ac5ad93eSGavin Shan {
832ac5ad93eSGavin Shan 	resource_size_t align = 1, arch_align;
833ac5ad93eSGavin Shan 
834ac5ad93eSGavin Shan 	if (type & IORESOURCE_MEM)
835ac5ad93eSGavin Shan 		align = PCI_P2P_DEFAULT_MEM_ALIGN;
836ac5ad93eSGavin Shan 	else if (type & IORESOURCE_IO) {
837ac5ad93eSGavin Shan 		/*
8380d607618SNicholas Johnson 		 * Per spec, I/O windows are 4K-aligned, but some bridges have
8390d607618SNicholas Johnson 		 * an extension to support 1K alignment.
840ac5ad93eSGavin Shan 		 */
841ac5ad93eSGavin Shan 		if (bus->self->io_window_1k)
842ac5ad93eSGavin Shan 			align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
843ac5ad93eSGavin Shan 		else
844ac5ad93eSGavin Shan 			align = PCI_P2P_DEFAULT_IO_ALIGN;
845ac5ad93eSGavin Shan 	}
846ac5ad93eSGavin Shan 
847ac5ad93eSGavin Shan 	arch_align = pcibios_window_alignment(bus, type);
848ac5ad93eSGavin Shan 	return max(align, arch_align);
849ac5ad93eSGavin Shan }
850ac5ad93eSGavin Shan 
851c8adf9a3SRam Pai /**
8520d607618SNicholas Johnson  * pbus_size_io() - Size the I/O window of a given bus
853c8adf9a3SRam Pai  *
8540d607618SNicholas Johnson  * @bus:		The bus
8550d607618SNicholas Johnson  * @min_size:		The minimum I/O window that must be allocated
8560d607618SNicholas Johnson  * @add_size:		Additional optional I/O window
8570d607618SNicholas Johnson  * @realloc_head:	Track the additional I/O window on this list
858c8adf9a3SRam Pai  *
8590d607618SNicholas Johnson  * Sizing the I/O windows of the PCI-PCI bridge is trivial, since these
8600d607618SNicholas Johnson  * windows have 1K or 4K granularity and the I/O ranges of non-bridge PCI
8610d607618SNicholas Johnson  * devices are limited to 256 bytes.  We must be careful with the ISA
8620d607618SNicholas Johnson  * aliasing though.
863c8adf9a3SRam Pai  */
864c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
8650d607618SNicholas Johnson 			 resource_size_t add_size,
8660d607618SNicholas Johnson 			 struct list_head *realloc_head)
8671da177e4SLinus Torvalds {
8681da177e4SLinus Torvalds 	struct pci_dev *dev;
8695b285415SYinghai Lu 	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO,
8705b285415SYinghai Lu 							IORESOURCE_IO);
87111251a86SWei Yang 	resource_size_t size = 0, size0 = 0, size1 = 0;
872be768912SYinghai Lu 	resource_size_t children_add_size = 0;
8732d1d6678SBjorn Helgaas 	resource_size_t min_align, align;
8741da177e4SLinus Torvalds 
8751da177e4SLinus Torvalds 	if (!b_res)
8761da177e4SLinus Torvalds 		return;
8771da177e4SLinus Torvalds 
8782d1d6678SBjorn Helgaas 	min_align = window_alignment(bus, IORESOURCE_IO);
8791da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
8801da177e4SLinus Torvalds 		int i;
8811da177e4SLinus Torvalds 
8821da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
8831da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
8841da177e4SLinus Torvalds 			unsigned long r_size;
8851da177e4SLinus Torvalds 
8861da177e4SLinus Torvalds 			if (r->parent || !(r->flags & IORESOURCE_IO))
8871da177e4SLinus Torvalds 				continue;
888022edd86SZhao, Yu 			r_size = resource_size(r);
8891da177e4SLinus Torvalds 
8901da177e4SLinus Torvalds 			if (r_size < 0x400)
8911da177e4SLinus Torvalds 				/* Might be re-aligned for ISA */
8921da177e4SLinus Torvalds 				size += r_size;
8931da177e4SLinus Torvalds 			else
8941da177e4SLinus Torvalds 				size1 += r_size;
895be768912SYinghai Lu 
896fd591341SYinghai Lu 			align = pci_resource_alignment(dev, r);
897fd591341SYinghai Lu 			if (align > min_align)
898fd591341SYinghai Lu 				min_align = align;
899fd591341SYinghai Lu 
9009e8bf93aSRam Pai 			if (realloc_head)
9019e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
9021da177e4SLinus Torvalds 		}
9031da177e4SLinus Torvalds 	}
904fd591341SYinghai Lu 
905de3ffa30SJon Derrick 	size0 = calculate_iosize(size, min_size, size1, 0, 0,
906fd591341SYinghai Lu 			resource_size(b_res), min_align);
907de3ffa30SJon Derrick 	size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 :
908de3ffa30SJon Derrick 		calculate_iosize(size, min_size, size1, add_size, children_add_size,
909fd591341SYinghai Lu 			resource_size(b_res), min_align);
910c8adf9a3SRam Pai 	if (!size0 && !size1) {
911865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
9127506dc79SFrederick Lawler 			pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
913227f0647SRyan Desfosses 				 b_res, &bus->busn_res);
9141da177e4SLinus Torvalds 		b_res->flags = 0;
9151da177e4SLinus Torvalds 		return;
9161da177e4SLinus Torvalds 	}
917fd591341SYinghai Lu 
918fd591341SYinghai Lu 	b_res->start = min_align;
919c8adf9a3SRam Pai 	b_res->end = b_res->start + size0 - 1;
92088452565SIvan Kokshaysky 	b_res->flags |= IORESOURCE_STARTALIGN;
921b592443dSYinghai Lu 	if (size1 > size0 && realloc_head) {
922fd591341SYinghai Lu 		add_to_list(realloc_head, bus->self, b_res, size1-size0,
923fd591341SYinghai Lu 			    min_align);
92434c6b710SMohan Kumar 		pci_info(bus->self, "bridge window %pR to %pR add_size %llx\n",
925227f0647SRyan Desfosses 			 b_res, &bus->busn_res,
92611251a86SWei Yang 			 (unsigned long long) size1 - size0);
927b592443dSYinghai Lu 	}
9281da177e4SLinus Torvalds }
9291da177e4SLinus Torvalds 
930c121504eSGavin Shan static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
931c121504eSGavin Shan 						  int max_order)
932c121504eSGavin Shan {
933c121504eSGavin Shan 	resource_size_t align = 0;
934c121504eSGavin Shan 	resource_size_t min_align = 0;
935c121504eSGavin Shan 	int order;
936c121504eSGavin Shan 
937c121504eSGavin Shan 	for (order = 0; order <= max_order; order++) {
938c121504eSGavin Shan 		resource_size_t align1 = 1;
939c121504eSGavin Shan 
940c121504eSGavin Shan 		align1 <<= (order + 20);
941c121504eSGavin Shan 
942c121504eSGavin Shan 		if (!align)
943c121504eSGavin Shan 			min_align = align1;
944c121504eSGavin Shan 		else if (ALIGN(align + min_align, min_align) < align1)
945c121504eSGavin Shan 			min_align = align1 >> 1;
946c121504eSGavin Shan 		align += aligns[order];
947c121504eSGavin Shan 	}
948c121504eSGavin Shan 
949c121504eSGavin Shan 	return min_align;
950c121504eSGavin Shan }
951c121504eSGavin Shan 
952c8adf9a3SRam Pai /**
9530d607618SNicholas Johnson  * pbus_size_mem() - Size the memory window of a given bus
954c8adf9a3SRam Pai  *
9550d607618SNicholas Johnson  * @bus:		The bus
9560d607618SNicholas Johnson  * @mask:		Mask the resource flag, then compare it with type
9570d607618SNicholas Johnson  * @type:		The type of free resource from bridge
9580d607618SNicholas Johnson  * @type2:		Second match type
9590d607618SNicholas Johnson  * @type3:		Third match type
9600d607618SNicholas Johnson  * @min_size:		The minimum memory window that must be allocated
9610d607618SNicholas Johnson  * @add_size:		Additional optional memory window
9620d607618SNicholas Johnson  * @realloc_head:	Track the additional memory window on this list
963c8adf9a3SRam Pai  *
9640d607618SNicholas Johnson  * Calculate the size of the bus and minimal alignment which guarantees
9650d607618SNicholas Johnson  * that all child resources fit in this size.
96630afe8d0SBjorn Helgaas  *
9670d607618SNicholas Johnson  * Return -ENOSPC if there's no available bus resource of the desired
9680d607618SNicholas Johnson  * type.  Otherwise, set the bus resource start/end to indicate the
9690d607618SNicholas Johnson  * required size, add things to realloc_head (if supplied), and return 0.
970c8adf9a3SRam Pai  */
97128760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
9725b285415SYinghai Lu 			 unsigned long type, unsigned long type2,
9730d607618SNicholas Johnson 			 unsigned long type3, resource_size_t min_size,
9740d607618SNicholas Johnson 			 resource_size_t add_size,
975bdc4abecSYinghai Lu 			 struct list_head *realloc_head)
9761da177e4SLinus Torvalds {
9771da177e4SLinus Torvalds 	struct pci_dev *dev;
978c8adf9a3SRam Pai 	resource_size_t min_align, align, size, size0, size1;
9790d607618SNicholas Johnson 	resource_size_t aligns[18]; /* Alignments from 1MB to 128GB */
9801da177e4SLinus Torvalds 	int order, max_order;
9815b285415SYinghai Lu 	struct resource *b_res = find_free_bus_resource(bus,
9825b285415SYinghai Lu 					mask | IORESOURCE_PREFETCH, type);
983be768912SYinghai Lu 	resource_size_t children_add_size = 0;
984d74b9027SWei Yang 	resource_size_t children_add_align = 0;
985d74b9027SWei Yang 	resource_size_t add_align = 0;
9861da177e4SLinus Torvalds 
9871da177e4SLinus Torvalds 	if (!b_res)
98830afe8d0SBjorn Helgaas 		return -ENOSPC;
9891da177e4SLinus Torvalds 
9901da177e4SLinus Torvalds 	memset(aligns, 0, sizeof(aligns));
9911da177e4SLinus Torvalds 	max_order = 0;
9921da177e4SLinus Torvalds 	size = 0;
9931da177e4SLinus Torvalds 
9941da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
9951da177e4SLinus Torvalds 		int i;
9961da177e4SLinus Torvalds 
9971da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
9981da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
999c40a22e0SBenjamin Herrenschmidt 			resource_size_t r_size;
10001da177e4SLinus Torvalds 
1001a2220d80SDavid Daney 			if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) ||
1002a2220d80SDavid Daney 			    ((r->flags & mask) != type &&
10035b285415SYinghai Lu 			     (r->flags & mask) != type2 &&
10045b285415SYinghai Lu 			     (r->flags & mask) != type3))
10051da177e4SLinus Torvalds 				continue;
1006022edd86SZhao, Yu 			r_size = resource_size(r);
10072aceefcbSYinghai Lu #ifdef CONFIG_PCI_IOV
10080d607618SNicholas Johnson 			/* Put SRIOV requested res to the optional list */
10099e8bf93aSRam Pai 			if (realloc_head && i >= PCI_IOV_RESOURCES &&
10102aceefcbSYinghai Lu 					i <= PCI_IOV_RESOURCE_END) {
1011d74b9027SWei Yang 				add_align = max(pci_resource_alignment(dev, r), add_align);
10122aceefcbSYinghai Lu 				r->end = r->start - 1;
10130d607618SNicholas Johnson 				add_to_list(realloc_head, dev, r, r_size, 0 /* Don't care */);
10142aceefcbSYinghai Lu 				children_add_size += r_size;
10152aceefcbSYinghai Lu 				continue;
10162aceefcbSYinghai Lu 			}
10172aceefcbSYinghai Lu #endif
101814c8530dSAlan 			/*
101914c8530dSAlan 			 * aligns[0] is for 1MB (since bridge memory
102014c8530dSAlan 			 * windows are always at least 1MB aligned), so
102114c8530dSAlan 			 * keep "order" from being negative for smaller
102214c8530dSAlan 			 * resources.
102314c8530dSAlan 			 */
10246faf17f6SChris Wright 			align = pci_resource_alignment(dev, r);
10251da177e4SLinus Torvalds 			order = __ffs(align) - 20;
102614c8530dSAlan 			if (order < 0)
102714c8530dSAlan 				order = 0;
102814c8530dSAlan 			if (order >= ARRAY_SIZE(aligns)) {
10297506dc79SFrederick Lawler 				pci_warn(dev, "disabling BAR %d: %pR (bad alignment %#llx)\n",
1030227f0647SRyan Desfosses 					 i, r, (unsigned long long) align);
10311da177e4SLinus Torvalds 				r->flags = 0;
10321da177e4SLinus Torvalds 				continue;
10331da177e4SLinus Torvalds 			}
1034c9c75143SYongji Xie 			size += max(r_size, align);
10350d607618SNicholas Johnson 			/*
10360d607618SNicholas Johnson 			 * Exclude ranges with size > align from calculation of
10370d607618SNicholas Johnson 			 * the alignment.
10380d607618SNicholas Johnson 			 */
1039c9c75143SYongji Xie 			if (r_size <= align)
10401da177e4SLinus Torvalds 				aligns[order] += align;
10411da177e4SLinus Torvalds 			if (order > max_order)
10421da177e4SLinus Torvalds 				max_order = order;
1043be768912SYinghai Lu 
1044d74b9027SWei Yang 			if (realloc_head) {
10459e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
1046d74b9027SWei Yang 				children_add_align = get_res_add_align(realloc_head, r);
1047d74b9027SWei Yang 				add_align = max(add_align, children_add_align);
1048d74b9027SWei Yang 			}
10491da177e4SLinus Torvalds 		}
10501da177e4SLinus Torvalds 	}
10518308c54dSJeremy Fitzhardinge 
1052c121504eSGavin Shan 	min_align = calculate_mem_align(aligns, max_order);
10533ad94b0dSWei Yang 	min_align = max(min_align, window_alignment(bus, b_res->flags));
1054de3ffa30SJon Derrick 	size0 = calculate_memsize(size, min_size, 0, 0, resource_size(b_res), min_align);
1055d74b9027SWei Yang 	add_align = max(min_align, add_align);
1056de3ffa30SJon Derrick 	size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 :
1057de3ffa30SJon Derrick 		calculate_memsize(size, min_size, add_size, children_add_size,
1058d74b9027SWei Yang 				resource_size(b_res), add_align);
1059c8adf9a3SRam Pai 	if (!size0 && !size1) {
1060865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
10617506dc79SFrederick Lawler 			pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
1062227f0647SRyan Desfosses 				 b_res, &bus->busn_res);
10631da177e4SLinus Torvalds 		b_res->flags = 0;
106430afe8d0SBjorn Helgaas 		return 0;
10651da177e4SLinus Torvalds 	}
10661da177e4SLinus Torvalds 	b_res->start = min_align;
1067c8adf9a3SRam Pai 	b_res->end = size0 + min_align - 1;
10685b285415SYinghai Lu 	b_res->flags |= IORESOURCE_STARTALIGN;
1069b592443dSYinghai Lu 	if (size1 > size0 && realloc_head) {
1070d74b9027SWei Yang 		add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align);
107134c6b710SMohan Kumar 		pci_info(bus->self, "bridge window %pR to %pR add_size %llx add_align %llx\n",
1072227f0647SRyan Desfosses 			   b_res, &bus->busn_res,
1073d74b9027SWei Yang 			   (unsigned long long) (size1 - size0),
1074d74b9027SWei Yang 			   (unsigned long long) add_align);
1075b592443dSYinghai Lu 	}
107630afe8d0SBjorn Helgaas 	return 0;
10771da177e4SLinus Torvalds }
10781da177e4SLinus Torvalds 
10790a2daa1cSRam Pai unsigned long pci_cardbus_resource_alignment(struct resource *res)
10800a2daa1cSRam Pai {
10810a2daa1cSRam Pai 	if (res->flags & IORESOURCE_IO)
10820a2daa1cSRam Pai 		return pci_cardbus_io_size;
10830a2daa1cSRam Pai 	if (res->flags & IORESOURCE_MEM)
10840a2daa1cSRam Pai 		return pci_cardbus_mem_size;
10850a2daa1cSRam Pai 	return 0;
10860a2daa1cSRam Pai }
10870a2daa1cSRam Pai 
10880a2daa1cSRam Pai static void pci_bus_size_cardbus(struct pci_bus *bus,
1089bdc4abecSYinghai Lu 				 struct list_head *realloc_head)
10901da177e4SLinus Torvalds {
10911da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
10921da177e4SLinus Torvalds 	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
109311848934SYinghai Lu 	resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
10941da177e4SLinus Torvalds 	u16 ctrl;
10951da177e4SLinus Torvalds 
10963796f1e2SYinghai Lu 	if (b_res[0].parent)
10973796f1e2SYinghai Lu 		goto handle_b_res_1;
10981da177e4SLinus Torvalds 	/*
10990d607618SNicholas Johnson 	 * Reserve some resources for CardBus.  We reserve a fixed amount
11000d607618SNicholas Johnson 	 * of bus space for CardBus bridges.
11011da177e4SLinus Torvalds 	 */
110211848934SYinghai Lu 	b_res[0].start = pci_cardbus_io_size;
110311848934SYinghai Lu 	b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
110411848934SYinghai Lu 	b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
110511848934SYinghai Lu 	if (realloc_head) {
110611848934SYinghai Lu 		b_res[0].end -= pci_cardbus_io_size;
110711848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
110811848934SYinghai Lu 				pci_cardbus_io_size);
110911848934SYinghai Lu 	}
11101da177e4SLinus Torvalds 
11113796f1e2SYinghai Lu handle_b_res_1:
11123796f1e2SYinghai Lu 	if (b_res[1].parent)
11133796f1e2SYinghai Lu 		goto handle_b_res_2;
111411848934SYinghai Lu 	b_res[1].start = pci_cardbus_io_size;
111511848934SYinghai Lu 	b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
111611848934SYinghai Lu 	b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
111711848934SYinghai Lu 	if (realloc_head) {
111811848934SYinghai Lu 		b_res[1].end -= pci_cardbus_io_size;
111911848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size,
112011848934SYinghai Lu 				 pci_cardbus_io_size);
112111848934SYinghai Lu 	}
11221da177e4SLinus Torvalds 
11233796f1e2SYinghai Lu handle_b_res_2:
11240d607618SNicholas Johnson 	/* MEM1 must not be pref MMIO */
1125dcef0d06SYinghai Lu 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1126dcef0d06SYinghai Lu 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1127dcef0d06SYinghai Lu 		ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1128dcef0d06SYinghai Lu 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1129dcef0d06SYinghai Lu 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1130dcef0d06SYinghai Lu 	}
1131dcef0d06SYinghai Lu 
11320d607618SNicholas Johnson 	/* Check whether prefetchable memory is supported by this bridge. */
11331da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
11341da177e4SLinus Torvalds 	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
11351da177e4SLinus Torvalds 		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
11361da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
11371da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
11381da177e4SLinus Torvalds 	}
11391da177e4SLinus Torvalds 
11403796f1e2SYinghai Lu 	if (b_res[2].parent)
11413796f1e2SYinghai Lu 		goto handle_b_res_3;
11421da177e4SLinus Torvalds 	/*
11430d607618SNicholas Johnson 	 * If we have prefetchable memory support, allocate two regions.
11440d607618SNicholas Johnson 	 * Otherwise, allocate one region of twice the size.
11451da177e4SLinus Torvalds 	 */
11461da177e4SLinus Torvalds 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
114711848934SYinghai Lu 		b_res[2].start = pci_cardbus_mem_size;
114811848934SYinghai Lu 		b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
114911848934SYinghai Lu 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
115011848934SYinghai Lu 				  IORESOURCE_STARTALIGN;
115111848934SYinghai Lu 		if (realloc_head) {
115211848934SYinghai Lu 			b_res[2].end -= pci_cardbus_mem_size;
115311848934SYinghai Lu 			add_to_list(realloc_head, bridge, b_res+2,
115411848934SYinghai Lu 				 pci_cardbus_mem_size, pci_cardbus_mem_size);
11551da177e4SLinus Torvalds 		}
11560a2daa1cSRam Pai 
11570d607618SNicholas Johnson 		/* Reduce that to half */
115811848934SYinghai Lu 		b_res_3_size = pci_cardbus_mem_size;
115911848934SYinghai Lu 	}
116011848934SYinghai Lu 
11613796f1e2SYinghai Lu handle_b_res_3:
11623796f1e2SYinghai Lu 	if (b_res[3].parent)
11633796f1e2SYinghai Lu 		goto handle_done;
116411848934SYinghai Lu 	b_res[3].start = pci_cardbus_mem_size;
116511848934SYinghai Lu 	b_res[3].end = b_res[3].start + b_res_3_size - 1;
116611848934SYinghai Lu 	b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
116711848934SYinghai Lu 	if (realloc_head) {
116811848934SYinghai Lu 		b_res[3].end -= b_res_3_size;
116911848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res+3, b_res_3_size,
117011848934SYinghai Lu 				 pci_cardbus_mem_size);
117111848934SYinghai Lu 	}
11723796f1e2SYinghai Lu 
11733796f1e2SYinghai Lu handle_done:
11743796f1e2SYinghai Lu 	;
11751da177e4SLinus Torvalds }
11761da177e4SLinus Torvalds 
117710874f5aSBjorn Helgaas void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head)
11781da177e4SLinus Torvalds {
11791da177e4SLinus Torvalds 	struct pci_dev *dev;
11805b285415SYinghai Lu 	unsigned long mask, prefmask, type2 = 0, type3 = 0;
1181c8adf9a3SRam Pai 	resource_size_t additional_mem_size = 0, additional_io_size = 0;
11825b285415SYinghai Lu 	struct resource *b_res;
118330afe8d0SBjorn Helgaas 	int ret;
11841da177e4SLinus Torvalds 
11851da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
11861da177e4SLinus Torvalds 		struct pci_bus *b = dev->subordinate;
11871da177e4SLinus Torvalds 		if (!b)
11881da177e4SLinus Torvalds 			continue;
11891da177e4SLinus Torvalds 
1190b2fb5cc5SHonghui Zhang 		switch (dev->hdr_type) {
1191b2fb5cc5SHonghui Zhang 		case PCI_HEADER_TYPE_CARDBUS:
11929e8bf93aSRam Pai 			pci_bus_size_cardbus(b, realloc_head);
11931da177e4SLinus Torvalds 			break;
11941da177e4SLinus Torvalds 
1195b2fb5cc5SHonghui Zhang 		case PCI_HEADER_TYPE_BRIDGE:
11961da177e4SLinus Torvalds 		default:
11979e8bf93aSRam Pai 			__pci_bus_size_bridges(b, realloc_head);
11981da177e4SLinus Torvalds 			break;
11991da177e4SLinus Torvalds 		}
12001da177e4SLinus Torvalds 	}
12011da177e4SLinus Torvalds 
12021da177e4SLinus Torvalds 	/* The root bus? */
12032ba29e27SWei Yang 	if (pci_is_root_bus(bus))
12041da177e4SLinus Torvalds 		return;
12051da177e4SLinus Torvalds 
1206b2fb5cc5SHonghui Zhang 	switch (bus->self->hdr_type) {
1207b2fb5cc5SHonghui Zhang 	case PCI_HEADER_TYPE_CARDBUS:
12080d607618SNicholas Johnson 		/* Don't size CardBuses yet */
12091da177e4SLinus Torvalds 		break;
12101da177e4SLinus Torvalds 
1211b2fb5cc5SHonghui Zhang 	case PCI_HEADER_TYPE_BRIDGE:
12121da177e4SLinus Torvalds 		pci_bridge_check_ranges(bus);
121328760489SEric W. Biederman 		if (bus->self->is_hotplug_bridge) {
1214c8adf9a3SRam Pai 			additional_io_size  = pci_hotplug_io_size;
1215c8adf9a3SRam Pai 			additional_mem_size = pci_hotplug_mem_size;
121628760489SEric W. Biederman 		}
121767d29b5cSBjorn Helgaas 		/* Fall through */
12181da177e4SLinus Torvalds 	default:
121919aa7ee4SYinghai Lu 		pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
122019aa7ee4SYinghai Lu 			     additional_io_size, realloc_head);
122167d29b5cSBjorn Helgaas 
122267d29b5cSBjorn Helgaas 		/*
122367d29b5cSBjorn Helgaas 		 * If there's a 64-bit prefetchable MMIO window, compute
122467d29b5cSBjorn Helgaas 		 * the size required to put all 64-bit prefetchable
122567d29b5cSBjorn Helgaas 		 * resources in it.
122667d29b5cSBjorn Helgaas 		 */
12275b285415SYinghai Lu 		b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES];
12281da177e4SLinus Torvalds 		mask = IORESOURCE_MEM;
12291da177e4SLinus Torvalds 		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
12305b285415SYinghai Lu 		if (b_res[2].flags & IORESOURCE_MEM_64) {
12315b285415SYinghai Lu 			prefmask |= IORESOURCE_MEM_64;
123230afe8d0SBjorn Helgaas 			ret = pbus_size_mem(bus, prefmask, prefmask,
12335b285415SYinghai Lu 				  prefmask, prefmask,
123419aa7ee4SYinghai Lu 				  realloc_head ? 0 : additional_mem_size,
123530afe8d0SBjorn Helgaas 				  additional_mem_size, realloc_head);
123667d29b5cSBjorn Helgaas 
12375b285415SYinghai Lu 			/*
123867d29b5cSBjorn Helgaas 			 * If successful, all non-prefetchable resources
123967d29b5cSBjorn Helgaas 			 * and any 32-bit prefetchable resources will go in
124067d29b5cSBjorn Helgaas 			 * the non-prefetchable window.
124167d29b5cSBjorn Helgaas 			 */
124267d29b5cSBjorn Helgaas 			if (ret == 0) {
12435b285415SYinghai Lu 				mask = prefmask;
12445b285415SYinghai Lu 				type2 = prefmask & ~IORESOURCE_MEM_64;
12455b285415SYinghai Lu 				type3 = prefmask & ~IORESOURCE_PREFETCH;
12465b285415SYinghai Lu 			}
12475b285415SYinghai Lu 		}
124867d29b5cSBjorn Helgaas 
124967d29b5cSBjorn Helgaas 		/*
125067d29b5cSBjorn Helgaas 		 * If there is no 64-bit prefetchable window, compute the
125167d29b5cSBjorn Helgaas 		 * size required to put all prefetchable resources in the
125267d29b5cSBjorn Helgaas 		 * 32-bit prefetchable window (if there is one).
125367d29b5cSBjorn Helgaas 		 */
12545b285415SYinghai Lu 		if (!type2) {
12555b285415SYinghai Lu 			prefmask &= ~IORESOURCE_MEM_64;
125630afe8d0SBjorn Helgaas 			ret = pbus_size_mem(bus, prefmask, prefmask,
12575b285415SYinghai Lu 					 prefmask, prefmask,
12585b285415SYinghai Lu 					 realloc_head ? 0 : additional_mem_size,
125930afe8d0SBjorn Helgaas 					 additional_mem_size, realloc_head);
126067d29b5cSBjorn Helgaas 
126167d29b5cSBjorn Helgaas 			/*
126267d29b5cSBjorn Helgaas 			 * If successful, only non-prefetchable resources
126367d29b5cSBjorn Helgaas 			 * will go in the non-prefetchable window.
126467d29b5cSBjorn Helgaas 			 */
126567d29b5cSBjorn Helgaas 			if (ret == 0)
12665b285415SYinghai Lu 				mask = prefmask;
126728760489SEric W. Biederman 			else
1268c8adf9a3SRam Pai 				additional_mem_size += additional_mem_size;
126967d29b5cSBjorn Helgaas 
12705b285415SYinghai Lu 			type2 = type3 = IORESOURCE_MEM;
12715b285415SYinghai Lu 		}
127267d29b5cSBjorn Helgaas 
127367d29b5cSBjorn Helgaas 		/*
127467d29b5cSBjorn Helgaas 		 * Compute the size required to put everything else in the
127567d29b5cSBjorn Helgaas 		 * non-prefetchable window. This includes:
127667d29b5cSBjorn Helgaas 		 *
127767d29b5cSBjorn Helgaas 		 *   - all non-prefetchable resources
127867d29b5cSBjorn Helgaas 		 *   - 32-bit prefetchable resources if there's a 64-bit
127967d29b5cSBjorn Helgaas 		 *     prefetchable window or no prefetchable window at all
12800d607618SNicholas Johnson 		 *   - 64-bit prefetchable resources if there's no prefetchable
12810d607618SNicholas Johnson 		 *     window at all
128267d29b5cSBjorn Helgaas 		 *
12830d607618SNicholas Johnson 		 * Note that the strategy in __pci_assign_resource() must match
12840d607618SNicholas Johnson 		 * that used here. Specifically, we cannot put a 32-bit
12850d607618SNicholas Johnson 		 * prefetchable resource in a 64-bit prefetchable window.
128667d29b5cSBjorn Helgaas 		 */
12875b285415SYinghai Lu 		pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3,
128819aa7ee4SYinghai Lu 				realloc_head ? 0 : additional_mem_size,
128919aa7ee4SYinghai Lu 				additional_mem_size, realloc_head);
12901da177e4SLinus Torvalds 		break;
12911da177e4SLinus Torvalds 	}
12921da177e4SLinus Torvalds }
1293c8adf9a3SRam Pai 
129410874f5aSBjorn Helgaas void pci_bus_size_bridges(struct pci_bus *bus)
1295c8adf9a3SRam Pai {
1296c8adf9a3SRam Pai 	__pci_bus_size_bridges(bus, NULL);
1297c8adf9a3SRam Pai }
12981da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges);
12991da177e4SLinus Torvalds 
1300d04d0111SDavid Daney static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r)
1301d04d0111SDavid Daney {
1302d04d0111SDavid Daney 	int i;
1303d04d0111SDavid Daney 	struct resource *parent_r;
1304d04d0111SDavid Daney 	unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM |
1305d04d0111SDavid Daney 			     IORESOURCE_PREFETCH;
1306d04d0111SDavid Daney 
1307d04d0111SDavid Daney 	pci_bus_for_each_resource(b, parent_r, i) {
1308d04d0111SDavid Daney 		if (!parent_r)
1309d04d0111SDavid Daney 			continue;
1310d04d0111SDavid Daney 
1311d04d0111SDavid Daney 		if ((r->flags & mask) == (parent_r->flags & mask) &&
1312d04d0111SDavid Daney 		    resource_contains(parent_r, r))
1313d04d0111SDavid Daney 			request_resource(parent_r, r);
1314d04d0111SDavid Daney 	}
1315d04d0111SDavid Daney }
1316d04d0111SDavid Daney 
1317d04d0111SDavid Daney /*
13180d607618SNicholas Johnson  * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they are
13190d607618SNicholas Johnson  * skipped by pbus_assign_resources_sorted().
1320d04d0111SDavid Daney  */
1321d04d0111SDavid Daney static void pdev_assign_fixed_resources(struct pci_dev *dev)
1322d04d0111SDavid Daney {
1323d04d0111SDavid Daney 	int i;
1324d04d0111SDavid Daney 
1325d04d0111SDavid Daney 	for (i = 0; i <  PCI_NUM_RESOURCES; i++) {
1326d04d0111SDavid Daney 		struct pci_bus *b;
1327d04d0111SDavid Daney 		struct resource *r = &dev->resource[i];
1328d04d0111SDavid Daney 
1329d04d0111SDavid Daney 		if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) ||
1330d04d0111SDavid Daney 		    !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
1331d04d0111SDavid Daney 			continue;
1332d04d0111SDavid Daney 
1333d04d0111SDavid Daney 		b = dev->bus;
1334d04d0111SDavid Daney 		while (b && !r->parent) {
1335d04d0111SDavid Daney 			assign_fixed_resource_on_bus(b, r);
1336d04d0111SDavid Daney 			b = b->parent;
1337d04d0111SDavid Daney 		}
1338d04d0111SDavid Daney 	}
1339d04d0111SDavid Daney }
1340d04d0111SDavid Daney 
134110874f5aSBjorn Helgaas void __pci_bus_assign_resources(const struct pci_bus *bus,
1342bdc4abecSYinghai Lu 				struct list_head *realloc_head,
1343bdc4abecSYinghai Lu 				struct list_head *fail_head)
13441da177e4SLinus Torvalds {
13451da177e4SLinus Torvalds 	struct pci_bus *b;
13461da177e4SLinus Torvalds 	struct pci_dev *dev;
13471da177e4SLinus Torvalds 
13489e8bf93aSRam Pai 	pbus_assign_resources_sorted(bus, realloc_head, fail_head);
13491da177e4SLinus Torvalds 
13501da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
1351d04d0111SDavid Daney 		pdev_assign_fixed_resources(dev);
1352d04d0111SDavid Daney 
13531da177e4SLinus Torvalds 		b = dev->subordinate;
13541da177e4SLinus Torvalds 		if (!b)
13551da177e4SLinus Torvalds 			continue;
13561da177e4SLinus Torvalds 
13579e8bf93aSRam Pai 		__pci_bus_assign_resources(b, realloc_head, fail_head);
13581da177e4SLinus Torvalds 
1359b2fb5cc5SHonghui Zhang 		switch (dev->hdr_type) {
1360b2fb5cc5SHonghui Zhang 		case PCI_HEADER_TYPE_BRIDGE:
13616841ec68SYinghai Lu 			if (!pci_is_enabled(dev))
13621da177e4SLinus Torvalds 				pci_setup_bridge(b);
13631da177e4SLinus Torvalds 			break;
13641da177e4SLinus Torvalds 
1365b2fb5cc5SHonghui Zhang 		case PCI_HEADER_TYPE_CARDBUS:
13661da177e4SLinus Torvalds 			pci_setup_cardbus(b);
13671da177e4SLinus Torvalds 			break;
13681da177e4SLinus Torvalds 
13691da177e4SLinus Torvalds 		default:
13707506dc79SFrederick Lawler 			pci_info(dev, "not setting up bridge for bus %04x:%02x\n",
1371227f0647SRyan Desfosses 				 pci_domain_nr(b), b->number);
13721da177e4SLinus Torvalds 			break;
13731da177e4SLinus Torvalds 		}
13741da177e4SLinus Torvalds 	}
13751da177e4SLinus Torvalds }
1376568ddef8SYinghai Lu 
137710874f5aSBjorn Helgaas void pci_bus_assign_resources(const struct pci_bus *bus)
1378568ddef8SYinghai Lu {
1379c8adf9a3SRam Pai 	__pci_bus_assign_resources(bus, NULL, NULL);
1380568ddef8SYinghai Lu }
13811da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources);
13821da177e4SLinus Torvalds 
1383765bf9b7SLorenzo Pieralisi static void pci_claim_device_resources(struct pci_dev *dev)
1384765bf9b7SLorenzo Pieralisi {
1385765bf9b7SLorenzo Pieralisi 	int i;
1386765bf9b7SLorenzo Pieralisi 
1387765bf9b7SLorenzo Pieralisi 	for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
1388765bf9b7SLorenzo Pieralisi 		struct resource *r = &dev->resource[i];
1389765bf9b7SLorenzo Pieralisi 
1390765bf9b7SLorenzo Pieralisi 		if (!r->flags || r->parent)
1391765bf9b7SLorenzo Pieralisi 			continue;
1392765bf9b7SLorenzo Pieralisi 
1393765bf9b7SLorenzo Pieralisi 		pci_claim_resource(dev, i);
1394765bf9b7SLorenzo Pieralisi 	}
1395765bf9b7SLorenzo Pieralisi }
1396765bf9b7SLorenzo Pieralisi 
1397765bf9b7SLorenzo Pieralisi static void pci_claim_bridge_resources(struct pci_dev *dev)
1398765bf9b7SLorenzo Pieralisi {
1399765bf9b7SLorenzo Pieralisi 	int i;
1400765bf9b7SLorenzo Pieralisi 
1401765bf9b7SLorenzo Pieralisi 	for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
1402765bf9b7SLorenzo Pieralisi 		struct resource *r = &dev->resource[i];
1403765bf9b7SLorenzo Pieralisi 
1404765bf9b7SLorenzo Pieralisi 		if (!r->flags || r->parent)
1405765bf9b7SLorenzo Pieralisi 			continue;
1406765bf9b7SLorenzo Pieralisi 
1407765bf9b7SLorenzo Pieralisi 		pci_claim_bridge_resource(dev, i);
1408765bf9b7SLorenzo Pieralisi 	}
1409765bf9b7SLorenzo Pieralisi }
1410765bf9b7SLorenzo Pieralisi 
1411765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_dev_resources(struct pci_bus *b)
1412765bf9b7SLorenzo Pieralisi {
1413765bf9b7SLorenzo Pieralisi 	struct pci_dev *dev;
1414765bf9b7SLorenzo Pieralisi 	struct pci_bus *child;
1415765bf9b7SLorenzo Pieralisi 
1416765bf9b7SLorenzo Pieralisi 	list_for_each_entry(dev, &b->devices, bus_list) {
1417765bf9b7SLorenzo Pieralisi 		pci_claim_device_resources(dev);
1418765bf9b7SLorenzo Pieralisi 
1419765bf9b7SLorenzo Pieralisi 		child = dev->subordinate;
1420765bf9b7SLorenzo Pieralisi 		if (child)
1421765bf9b7SLorenzo Pieralisi 			pci_bus_allocate_dev_resources(child);
1422765bf9b7SLorenzo Pieralisi 	}
1423765bf9b7SLorenzo Pieralisi }
1424765bf9b7SLorenzo Pieralisi 
1425765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_resources(struct pci_bus *b)
1426765bf9b7SLorenzo Pieralisi {
1427765bf9b7SLorenzo Pieralisi 	struct pci_bus *child;
1428765bf9b7SLorenzo Pieralisi 
1429765bf9b7SLorenzo Pieralisi 	/*
14300d607618SNicholas Johnson 	 * Carry out a depth-first search on the PCI bus tree to allocate
14310d607618SNicholas Johnson 	 * bridge apertures.  Read the programmed bridge bases and
14320d607618SNicholas Johnson 	 * recursively claim the respective bridge resources.
1433765bf9b7SLorenzo Pieralisi 	 */
1434765bf9b7SLorenzo Pieralisi 	if (b->self) {
1435765bf9b7SLorenzo Pieralisi 		pci_read_bridge_bases(b);
1436765bf9b7SLorenzo Pieralisi 		pci_claim_bridge_resources(b->self);
1437765bf9b7SLorenzo Pieralisi 	}
1438765bf9b7SLorenzo Pieralisi 
1439765bf9b7SLorenzo Pieralisi 	list_for_each_entry(child, &b->children, node)
1440765bf9b7SLorenzo Pieralisi 		pci_bus_allocate_resources(child);
1441765bf9b7SLorenzo Pieralisi }
1442765bf9b7SLorenzo Pieralisi 
1443765bf9b7SLorenzo Pieralisi void pci_bus_claim_resources(struct pci_bus *b)
1444765bf9b7SLorenzo Pieralisi {
1445765bf9b7SLorenzo Pieralisi 	pci_bus_allocate_resources(b);
1446765bf9b7SLorenzo Pieralisi 	pci_bus_allocate_dev_resources(b);
1447765bf9b7SLorenzo Pieralisi }
1448765bf9b7SLorenzo Pieralisi EXPORT_SYMBOL(pci_bus_claim_resources);
1449765bf9b7SLorenzo Pieralisi 
145010874f5aSBjorn Helgaas static void __pci_bridge_assign_resources(const struct pci_dev *bridge,
1451bdc4abecSYinghai Lu 					  struct list_head *add_head,
1452bdc4abecSYinghai Lu 					  struct list_head *fail_head)
14536841ec68SYinghai Lu {
14546841ec68SYinghai Lu 	struct pci_bus *b;
14556841ec68SYinghai Lu 
14568424d759SYinghai Lu 	pdev_assign_resources_sorted((struct pci_dev *)bridge,
14578424d759SYinghai Lu 					 add_head, fail_head);
14586841ec68SYinghai Lu 
14596841ec68SYinghai Lu 	b = bridge->subordinate;
14606841ec68SYinghai Lu 	if (!b)
14616841ec68SYinghai Lu 		return;
14626841ec68SYinghai Lu 
14638424d759SYinghai Lu 	__pci_bus_assign_resources(b, add_head, fail_head);
14646841ec68SYinghai Lu 
14656841ec68SYinghai Lu 	switch (bridge->class >> 8) {
14666841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_PCI:
14676841ec68SYinghai Lu 		pci_setup_bridge(b);
14686841ec68SYinghai Lu 		break;
14696841ec68SYinghai Lu 
14706841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_CARDBUS:
14716841ec68SYinghai Lu 		pci_setup_cardbus(b);
14726841ec68SYinghai Lu 		break;
14736841ec68SYinghai Lu 
14746841ec68SYinghai Lu 	default:
14757506dc79SFrederick Lawler 		pci_info(bridge, "not setting up bridge for bus %04x:%02x\n",
1476227f0647SRyan Desfosses 			 pci_domain_nr(b), b->number);
14776841ec68SYinghai Lu 		break;
14786841ec68SYinghai Lu 	}
14796841ec68SYinghai Lu }
1480cb21bc94SChristian König 
1481cb21bc94SChristian König #define PCI_RES_TYPE_MASK \
1482cb21bc94SChristian König 	(IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH |\
1483cb21bc94SChristian König 	 IORESOURCE_MEM_64)
1484cb21bc94SChristian König 
14855009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus,
14865009b460SYinghai Lu 					 unsigned long type)
14875009b460SYinghai Lu {
14885b285415SYinghai Lu 	struct pci_dev *dev = bus->self;
14895009b460SYinghai Lu 	struct resource *r;
14905b285415SYinghai Lu 	unsigned old_flags = 0;
14915b285415SYinghai Lu 	struct resource *b_res;
14925b285415SYinghai Lu 	int idx = 1;
14935009b460SYinghai Lu 
14945b285415SYinghai Lu 	b_res = &dev->resource[PCI_BRIDGE_RESOURCES];
14955b285415SYinghai Lu 
14965b285415SYinghai Lu 	/*
14970d607618SNicholas Johnson 	 * 1. If IO port assignment fails, release bridge IO port.
14980d607618SNicholas Johnson 	 * 2. If non pref MMIO assignment fails, release bridge nonpref MMIO.
14990d607618SNicholas Johnson 	 * 3. If 64bit pref MMIO assignment fails, and bridge pref is 64bit,
15000d607618SNicholas Johnson 	 *    release bridge pref MMIO.
15010d607618SNicholas Johnson 	 * 4. If pref MMIO assignment fails, and bridge pref is 32bit,
15020d607618SNicholas Johnson 	 *    release bridge pref MMIO.
15030d607618SNicholas Johnson 	 * 5. If pref MMIO assignment fails, and bridge pref is not
15040d607618SNicholas Johnson 	 *    assigned, release bridge nonpref MMIO.
15055b285415SYinghai Lu 	 */
15065b285415SYinghai Lu 	if (type & IORESOURCE_IO)
15075b285415SYinghai Lu 		idx = 0;
15085b285415SYinghai Lu 	else if (!(type & IORESOURCE_PREFETCH))
15095b285415SYinghai Lu 		idx = 1;
15105b285415SYinghai Lu 	else if ((type & IORESOURCE_MEM_64) &&
15115b285415SYinghai Lu 		 (b_res[2].flags & IORESOURCE_MEM_64))
15125b285415SYinghai Lu 		idx = 2;
15135b285415SYinghai Lu 	else if (!(b_res[2].flags & IORESOURCE_MEM_64) &&
15145b285415SYinghai Lu 		 (b_res[2].flags & IORESOURCE_PREFETCH))
15155b285415SYinghai Lu 		idx = 2;
15165b285415SYinghai Lu 	else
15175b285415SYinghai Lu 		idx = 1;
15185b285415SYinghai Lu 
15195b285415SYinghai Lu 	r = &b_res[idx];
15205b285415SYinghai Lu 
15215009b460SYinghai Lu 	if (!r->parent)
15225b285415SYinghai Lu 		return;
15235b285415SYinghai Lu 
15240d607618SNicholas Johnson 	/* If there are children, release them all */
15255009b460SYinghai Lu 	release_child_resources(r);
15265009b460SYinghai Lu 	if (!release_resource(r)) {
1527cb21bc94SChristian König 		type = old_flags = r->flags & PCI_RES_TYPE_MASK;
152834c6b710SMohan Kumar 		pci_info(dev, "resource %d %pR released\n",
15295b285415SYinghai Lu 			 PCI_BRIDGE_RESOURCES + idx, r);
15300d607618SNicholas Johnson 		/* Keep the old size */
15315009b460SYinghai Lu 		r->end = resource_size(r) - 1;
15325009b460SYinghai Lu 		r->start = 0;
15335009b460SYinghai Lu 		r->flags = 0;
15345009b460SYinghai Lu 
15350d607618SNicholas Johnson 		/* Avoiding touch the one without PREF */
15365009b460SYinghai Lu 		if (type & IORESOURCE_PREFETCH)
15375009b460SYinghai Lu 			type = IORESOURCE_PREFETCH;
15385009b460SYinghai Lu 		__pci_setup_bridge(bus, type);
15390d607618SNicholas Johnson 		/* For next child res under same bridge */
15405b285415SYinghai Lu 		r->flags = old_flags;
15415009b460SYinghai Lu 	}
15425009b460SYinghai Lu }
15435009b460SYinghai Lu 
15445009b460SYinghai Lu enum release_type {
15455009b460SYinghai Lu 	leaf_only,
15465009b460SYinghai Lu 	whole_subtree,
15475009b460SYinghai Lu };
15480d607618SNicholas Johnson 
15495009b460SYinghai Lu /*
15500d607618SNicholas Johnson  * Try to release PCI bridge resources from leaf bridge, so we can allocate
15510d607618SNicholas Johnson  * a larger window later.
15525009b460SYinghai Lu  */
155310874f5aSBjorn Helgaas static void pci_bus_release_bridge_resources(struct pci_bus *bus,
15545009b460SYinghai Lu 					     unsigned long type,
15555009b460SYinghai Lu 					     enum release_type rel_type)
15565009b460SYinghai Lu {
15575009b460SYinghai Lu 	struct pci_dev *dev;
15585009b460SYinghai Lu 	bool is_leaf_bridge = true;
15595009b460SYinghai Lu 
15605009b460SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
15615009b460SYinghai Lu 		struct pci_bus *b = dev->subordinate;
15625009b460SYinghai Lu 		if (!b)
15635009b460SYinghai Lu 			continue;
15645009b460SYinghai Lu 
15655009b460SYinghai Lu 		is_leaf_bridge = false;
15665009b460SYinghai Lu 
15675009b460SYinghai Lu 		if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
15685009b460SYinghai Lu 			continue;
15695009b460SYinghai Lu 
15705009b460SYinghai Lu 		if (rel_type == whole_subtree)
15715009b460SYinghai Lu 			pci_bus_release_bridge_resources(b, type,
15725009b460SYinghai Lu 						 whole_subtree);
15735009b460SYinghai Lu 	}
15745009b460SYinghai Lu 
15755009b460SYinghai Lu 	if (pci_is_root_bus(bus))
15765009b460SYinghai Lu 		return;
15775009b460SYinghai Lu 
15785009b460SYinghai Lu 	if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
15795009b460SYinghai Lu 		return;
15805009b460SYinghai Lu 
15815009b460SYinghai Lu 	if ((rel_type == whole_subtree) || is_leaf_bridge)
15825009b460SYinghai Lu 		pci_bridge_release_resources(bus, type);
15835009b460SYinghai Lu }
15845009b460SYinghai Lu 
158576fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus)
158676fbc263SYinghai Lu {
158789a74eccSBjorn Helgaas 	struct resource *res;
158876fbc263SYinghai Lu 	int i;
158976fbc263SYinghai Lu 
159089a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
15917c9342b8SYinghai Lu 		if (!res || !res->end || !res->flags)
159276fbc263SYinghai Lu 			continue;
159376fbc263SYinghai Lu 
159434c6b710SMohan Kumar 		dev_info(&bus->dev, "resource %d %pR\n", i, res);
159576fbc263SYinghai Lu 	}
159676fbc263SYinghai Lu }
159776fbc263SYinghai Lu 
159876fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus)
159976fbc263SYinghai Lu {
160076fbc263SYinghai Lu 	struct pci_bus *b;
160176fbc263SYinghai Lu 	struct pci_dev *dev;
160276fbc263SYinghai Lu 
160376fbc263SYinghai Lu 
160476fbc263SYinghai Lu 	pci_bus_dump_res(bus);
160576fbc263SYinghai Lu 
160676fbc263SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
160776fbc263SYinghai Lu 		b = dev->subordinate;
160876fbc263SYinghai Lu 		if (!b)
160976fbc263SYinghai Lu 			continue;
161076fbc263SYinghai Lu 
161176fbc263SYinghai Lu 		pci_bus_dump_resources(b);
161276fbc263SYinghai Lu 	}
161376fbc263SYinghai Lu }
161476fbc263SYinghai Lu 
1615ff35147cSYinghai Lu static int pci_bus_get_depth(struct pci_bus *bus)
1616da7822e5SYinghai Lu {
1617da7822e5SYinghai Lu 	int depth = 0;
1618f2a230bdSWei Yang 	struct pci_bus *child_bus;
1619da7822e5SYinghai Lu 
1620f2a230bdSWei Yang 	list_for_each_entry(child_bus, &bus->children, node) {
1621da7822e5SYinghai Lu 		int ret;
1622da7822e5SYinghai Lu 
1623f2a230bdSWei Yang 		ret = pci_bus_get_depth(child_bus);
1624da7822e5SYinghai Lu 		if (ret + 1 > depth)
1625da7822e5SYinghai Lu 			depth = ret + 1;
1626da7822e5SYinghai Lu 	}
1627da7822e5SYinghai Lu 
1628da7822e5SYinghai Lu 	return depth;
1629da7822e5SYinghai Lu }
1630da7822e5SYinghai Lu 
1631b55438fdSYinghai Lu /*
1632b55438fdSYinghai Lu  * -1: undefined, will auto detect later
1633b55438fdSYinghai Lu  *  0: disabled by user
1634b55438fdSYinghai Lu  *  1: disabled by auto detect
1635b55438fdSYinghai Lu  *  2: enabled by user
1636b55438fdSYinghai Lu  *  3: enabled by auto detect
1637b55438fdSYinghai Lu  */
1638b55438fdSYinghai Lu enum enable_type {
1639b55438fdSYinghai Lu 	undefined = -1,
1640b55438fdSYinghai Lu 	user_disabled,
1641b55438fdSYinghai Lu 	auto_disabled,
1642b55438fdSYinghai Lu 	user_enabled,
1643b55438fdSYinghai Lu 	auto_enabled,
1644b55438fdSYinghai Lu };
1645b55438fdSYinghai Lu 
1646ff35147cSYinghai Lu static enum enable_type pci_realloc_enable = undefined;
1647b55438fdSYinghai Lu void __init pci_realloc_get_opt(char *str)
1648b55438fdSYinghai Lu {
1649b55438fdSYinghai Lu 	if (!strncmp(str, "off", 3))
1650b55438fdSYinghai Lu 		pci_realloc_enable = user_disabled;
1651b55438fdSYinghai Lu 	else if (!strncmp(str, "on", 2))
1652b55438fdSYinghai Lu 		pci_realloc_enable = user_enabled;
1653b55438fdSYinghai Lu }
1654ff35147cSYinghai Lu static bool pci_realloc_enabled(enum enable_type enable)
1655b55438fdSYinghai Lu {
1656967260cdSYinghai Lu 	return enable >= user_enabled;
1657b55438fdSYinghai Lu }
1658f483d392SRam Pai 
1659b07f2ebcSYinghai Lu #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
1660ff35147cSYinghai Lu static int iov_resources_unassigned(struct pci_dev *dev, void *data)
1661223d96fcSYinghai Lu {
1662b07f2ebcSYinghai Lu 	int i;
1663223d96fcSYinghai Lu 	bool *unassigned = data;
1664b07f2ebcSYinghai Lu 
1665b07f2ebcSYinghai Lu 	for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) {
1666b07f2ebcSYinghai Lu 		struct resource *r = &dev->resource[i];
1667fa216bf4SYinghai Lu 		struct pci_bus_region region;
1668b07f2ebcSYinghai Lu 
1669223d96fcSYinghai Lu 		/* Not assigned or rejected by kernel? */
1670fa216bf4SYinghai Lu 		if (!r->flags)
1671fa216bf4SYinghai Lu 			continue;
1672b07f2ebcSYinghai Lu 
1673fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &region, r);
1674fa216bf4SYinghai Lu 		if (!region.start) {
1675223d96fcSYinghai Lu 			*unassigned = true;
16760d607618SNicholas Johnson 			return 1; /* Return early from pci_walk_bus() */
1677b07f2ebcSYinghai Lu 		}
1678b07f2ebcSYinghai Lu 	}
1679b07f2ebcSYinghai Lu 
1680223d96fcSYinghai Lu 	return 0;
1681223d96fcSYinghai Lu }
1682223d96fcSYinghai Lu 
1683ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1684967260cdSYinghai Lu 					   enum enable_type enable_local)
1685223d96fcSYinghai Lu {
1686223d96fcSYinghai Lu 	bool unassigned = false;
1687*7ac0d094SBenjamin Herrenschmidt 	struct pci_host_bridge *host;
1688223d96fcSYinghai Lu 
1689967260cdSYinghai Lu 	if (enable_local != undefined)
1690967260cdSYinghai Lu 		return enable_local;
1691223d96fcSYinghai Lu 
1692*7ac0d094SBenjamin Herrenschmidt 	host = pci_find_host_bridge(bus);
1693*7ac0d094SBenjamin Herrenschmidt 	if (host->preserve_config)
1694*7ac0d094SBenjamin Herrenschmidt 		return auto_disabled;
1695*7ac0d094SBenjamin Herrenschmidt 
1696223d96fcSYinghai Lu 	pci_walk_bus(bus, iov_resources_unassigned, &unassigned);
1697967260cdSYinghai Lu 	if (unassigned)
1698967260cdSYinghai Lu 		return auto_enabled;
1699967260cdSYinghai Lu 
1700967260cdSYinghai Lu 	return enable_local;
1701b07f2ebcSYinghai Lu }
1702223d96fcSYinghai Lu #else
1703ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1704967260cdSYinghai Lu 					   enum enable_type enable_local)
1705967260cdSYinghai Lu {
1706967260cdSYinghai Lu 	return enable_local;
1707b07f2ebcSYinghai Lu }
1708b07f2ebcSYinghai Lu #endif
1709b07f2ebcSYinghai Lu 
1710da7822e5SYinghai Lu /*
17110d607618SNicholas Johnson  * First try will not touch PCI bridge res.
17120d607618SNicholas Johnson  * Second and later try will clear small leaf bridge res.
17130d607618SNicholas Johnson  * Will stop till to the max depth if can not find good one.
1714da7822e5SYinghai Lu  */
171539772038SYinghai Lu void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus)
17161da177e4SLinus Torvalds {
17170d607618SNicholas Johnson 	LIST_HEAD(realloc_head);
17180d607618SNicholas Johnson 	/* List of resources that want additional resources */
1719bdc4abecSYinghai Lu 	struct list_head *add_list = NULL;
1720da7822e5SYinghai Lu 	int tried_times = 0;
1721da7822e5SYinghai Lu 	enum release_type rel_type = leaf_only;
1722bdc4abecSYinghai Lu 	LIST_HEAD(fail_head);
1723b9b0bba9SYinghai Lu 	struct pci_dev_resource *fail_res;
172419aa7ee4SYinghai Lu 	int pci_try_num = 1;
172555ed83a6SYinghai Lu 	enum enable_type enable_local;
1726da7822e5SYinghai Lu 
17270d607618SNicholas Johnson 	/* Don't realloc if asked to do so */
172855ed83a6SYinghai Lu 	enable_local = pci_realloc_detect(bus, pci_realloc_enable);
1729967260cdSYinghai Lu 	if (pci_realloc_enabled(enable_local)) {
173055ed83a6SYinghai Lu 		int max_depth = pci_bus_get_depth(bus);
173119aa7ee4SYinghai Lu 
1732da7822e5SYinghai Lu 		pci_try_num = max_depth + 1;
173334c6b710SMohan Kumar 		dev_info(&bus->dev, "max bus depth: %d pci_try_num: %d\n",
1734da7822e5SYinghai Lu 			 max_depth, pci_try_num);
173519aa7ee4SYinghai Lu 	}
1736da7822e5SYinghai Lu 
1737da7822e5SYinghai Lu again:
173819aa7ee4SYinghai Lu 	/*
17390d607618SNicholas Johnson 	 * Last try will use add_list, otherwise will try good to have as must
17400d607618SNicholas Johnson 	 * have, so can realloc parent bridge resource
174119aa7ee4SYinghai Lu 	 */
174219aa7ee4SYinghai Lu 	if (tried_times + 1 == pci_try_num)
1743bdc4abecSYinghai Lu 		add_list = &realloc_head;
17440d607618SNicholas Johnson 	/*
17450d607618SNicholas Johnson 	 * Depth first, calculate sizes and alignments of all subordinate buses.
17460d607618SNicholas Johnson 	 */
174719aa7ee4SYinghai Lu 	__pci_bus_size_bridges(bus, add_list);
1748c8adf9a3SRam Pai 
17491da177e4SLinus Torvalds 	/* Depth last, allocate resources and update the hardware. */
1750bdc4abecSYinghai Lu 	__pci_bus_assign_resources(bus, add_list, &fail_head);
175119aa7ee4SYinghai Lu 	if (add_list)
1752bdc4abecSYinghai Lu 		BUG_ON(!list_empty(add_list));
1753da7822e5SYinghai Lu 	tried_times++;
1754da7822e5SYinghai Lu 
17550d607618SNicholas Johnson 	/* Any device complain? */
1756bdc4abecSYinghai Lu 	if (list_empty(&fail_head))
1757928bea96SYinghai Lu 		goto dump;
1758f483d392SRam Pai 
17590c5be0cbSYinghai Lu 	if (tried_times >= pci_try_num) {
1760967260cdSYinghai Lu 		if (enable_local == undefined)
176155ed83a6SYinghai Lu 			dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n");
1762967260cdSYinghai Lu 		else if (enable_local == auto_enabled)
176355ed83a6SYinghai Lu 			dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
1764eb572e7cSYinghai Lu 
1765bffc56d4SYinghai Lu 		free_list(&fail_head);
1766928bea96SYinghai Lu 		goto dump;
1767da7822e5SYinghai Lu 	}
1768da7822e5SYinghai Lu 
176934c6b710SMohan Kumar 	dev_info(&bus->dev, "No. %d try to assign unassigned res\n",
177034c6b710SMohan Kumar 		 tried_times + 1);
1771da7822e5SYinghai Lu 
17720d607618SNicholas Johnson 	/* Third times and later will not check if it is leaf */
1773da7822e5SYinghai Lu 	if ((tried_times + 1) > 2)
1774da7822e5SYinghai Lu 		rel_type = whole_subtree;
1775da7822e5SYinghai Lu 
1776da7822e5SYinghai Lu 	/*
1777da7822e5SYinghai Lu 	 * Try to release leaf bridge's resources that doesn't fit resource of
17780d607618SNicholas Johnson 	 * child device under that bridge.
1779da7822e5SYinghai Lu 	 */
178061e83cddSYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list)
178161e83cddSYinghai Lu 		pci_bus_release_bridge_resources(fail_res->dev->bus,
1782cb21bc94SChristian König 						 fail_res->flags & PCI_RES_TYPE_MASK,
1783da7822e5SYinghai Lu 						 rel_type);
178461e83cddSYinghai Lu 
17850d607618SNicholas Johnson 	/* Restore size and flags */
1786b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
1787b9b0bba9SYinghai Lu 		struct resource *res = fail_res->res;
1788da7822e5SYinghai Lu 
1789b9b0bba9SYinghai Lu 		res->start = fail_res->start;
1790b9b0bba9SYinghai Lu 		res->end = fail_res->end;
1791b9b0bba9SYinghai Lu 		res->flags = fail_res->flags;
1792b9b0bba9SYinghai Lu 		if (fail_res->dev->subordinate)
1793da7822e5SYinghai Lu 			res->flags = 0;
1794da7822e5SYinghai Lu 	}
1795bffc56d4SYinghai Lu 	free_list(&fail_head);
1796da7822e5SYinghai Lu 
1797da7822e5SYinghai Lu 	goto again;
1798da7822e5SYinghai Lu 
1799928bea96SYinghai Lu dump:
18000d607618SNicholas Johnson 	/* Dump the resource on buses */
180176fbc263SYinghai Lu 	pci_bus_dump_resources(bus);
180276fbc263SYinghai Lu }
18036841ec68SYinghai Lu 
180455ed83a6SYinghai Lu void __init pci_assign_unassigned_resources(void)
180555ed83a6SYinghai Lu {
180655ed83a6SYinghai Lu 	struct pci_bus *root_bus;
180755ed83a6SYinghai Lu 
1808584c5c42SRui Wang 	list_for_each_entry(root_bus, &pci_root_buses, node) {
180955ed83a6SYinghai Lu 		pci_assign_unassigned_root_bus_resources(root_bus);
1810d9c149d6SRui Wang 
18110d607618SNicholas Johnson 		/* Make sure the root bridge has a companion ACPI device */
1812d9c149d6SRui Wang 		if (ACPI_HANDLE(root_bus->bridge))
1813584c5c42SRui Wang 			acpi_ioapic_add(ACPI_HANDLE(root_bus->bridge));
1814584c5c42SRui Wang 	}
181555ed83a6SYinghai Lu }
181655ed83a6SYinghai Lu 
18171a576772SMika Westerberg static void extend_bridge_window(struct pci_dev *bridge, struct resource *res,
18180d607618SNicholas Johnson 				 struct list_head *add_list,
18190d607618SNicholas Johnson 				 resource_size_t available)
18201a576772SMika Westerberg {
18211a576772SMika Westerberg 	struct pci_dev_resource *dev_res;
18221a576772SMika Westerberg 
18231a576772SMika Westerberg 	if (res->parent)
18241a576772SMika Westerberg 		return;
18251a576772SMika Westerberg 
18261a576772SMika Westerberg 	if (resource_size(res) >= available)
18271a576772SMika Westerberg 		return;
18281a576772SMika Westerberg 
18291a576772SMika Westerberg 	dev_res = res_to_dev_res(add_list, res);
18301a576772SMika Westerberg 	if (!dev_res)
18311a576772SMika Westerberg 		return;
18321a576772SMika Westerberg 
18331a576772SMika Westerberg 	/* Is there room to extend the window? */
18341a576772SMika Westerberg 	if (available - resource_size(res) <= dev_res->add_size)
18351a576772SMika Westerberg 		return;
18361a576772SMika Westerberg 
18371a576772SMika Westerberg 	dev_res->add_size = available - resource_size(res);
18387506dc79SFrederick Lawler 	pci_dbg(bridge, "bridge window %pR extended by %pa\n", res,
18391a576772SMika Westerberg 		&dev_res->add_size);
18401a576772SMika Westerberg }
18411a576772SMika Westerberg 
18421a576772SMika Westerberg static void pci_bus_distribute_available_resources(struct pci_bus *bus,
18430d607618SNicholas Johnson 					    struct list_head *add_list,
18440d607618SNicholas Johnson 					    resource_size_t available_io,
18450d607618SNicholas Johnson 					    resource_size_t available_mmio,
18460d607618SNicholas Johnson 					    resource_size_t available_mmio_pref)
18471a576772SMika Westerberg {
18481a576772SMika Westerberg 	resource_size_t remaining_io, remaining_mmio, remaining_mmio_pref;
18491a576772SMika Westerberg 	unsigned int normal_bridges = 0, hotplug_bridges = 0;
18501a576772SMika Westerberg 	struct resource *io_res, *mmio_res, *mmio_pref_res;
18511a576772SMika Westerberg 	struct pci_dev *dev, *bridge = bus->self;
18521a576772SMika Westerberg 
18531a576772SMika Westerberg 	io_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
18541a576772SMika Westerberg 	mmio_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
18551a576772SMika Westerberg 	mmio_pref_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
18561a576772SMika Westerberg 
18571a576772SMika Westerberg 	/*
18581a576772SMika Westerberg 	 * Update additional resource list (add_list) to fill all the
18591a576772SMika Westerberg 	 * extra resource space available for this port except the space
18601a576772SMika Westerberg 	 * calculated in __pci_bus_size_bridges() which covers all the
18611a576772SMika Westerberg 	 * devices currently connected to the port and below.
18621a576772SMika Westerberg 	 */
18631a576772SMika Westerberg 	extend_bridge_window(bridge, io_res, add_list, available_io);
18641a576772SMika Westerberg 	extend_bridge_window(bridge, mmio_res, add_list, available_mmio);
18651a576772SMika Westerberg 	extend_bridge_window(bridge, mmio_pref_res, add_list,
18661a576772SMika Westerberg 			     available_mmio_pref);
18671a576772SMika Westerberg 
18681a576772SMika Westerberg 	/*
18691a576772SMika Westerberg 	 * Calculate the total amount of extra resource space we can
18701a576772SMika Westerberg 	 * pass to bridges below this one.  This is basically the
18711a576772SMika Westerberg 	 * extra space reduced by the minimal required space for the
18721a576772SMika Westerberg 	 * non-hotplug bridges.
18731a576772SMika Westerberg 	 */
18741a576772SMika Westerberg 	remaining_io = available_io;
18751a576772SMika Westerberg 	remaining_mmio = available_mmio;
18761a576772SMika Westerberg 	remaining_mmio_pref = available_mmio_pref;
18771a576772SMika Westerberg 
18781a576772SMika Westerberg 	/*
18791a576772SMika Westerberg 	 * Calculate how many hotplug bridges and normal bridges there
18801a576772SMika Westerberg 	 * are on this bus.  We will distribute the additional available
18811a576772SMika Westerberg 	 * resources between hotplug bridges.
18821a576772SMika Westerberg 	 */
18831a576772SMika Westerberg 	for_each_pci_bridge(dev, bus) {
18841a576772SMika Westerberg 		if (dev->is_hotplug_bridge)
18851a576772SMika Westerberg 			hotplug_bridges++;
18861a576772SMika Westerberg 		else
18871a576772SMika Westerberg 			normal_bridges++;
18881a576772SMika Westerberg 	}
18891a576772SMika Westerberg 
18901a576772SMika Westerberg 	for_each_pci_bridge(dev, bus) {
18911a576772SMika Westerberg 		const struct resource *res;
18921a576772SMika Westerberg 
18931a576772SMika Westerberg 		if (dev->is_hotplug_bridge)
18941a576772SMika Westerberg 			continue;
18951a576772SMika Westerberg 
18961a576772SMika Westerberg 		/*
18971a576772SMika Westerberg 		 * Reduce the available resource space by what the
18981a576772SMika Westerberg 		 * bridge and devices below it occupy.
18991a576772SMika Westerberg 		 */
19001a576772SMika Westerberg 		res = &dev->resource[PCI_BRIDGE_RESOURCES + 0];
19011a576772SMika Westerberg 		if (!res->parent && available_io > resource_size(res))
19021a576772SMika Westerberg 			remaining_io -= resource_size(res);
19031a576772SMika Westerberg 
19041a576772SMika Westerberg 		res = &dev->resource[PCI_BRIDGE_RESOURCES + 1];
19051a576772SMika Westerberg 		if (!res->parent && available_mmio > resource_size(res))
19061a576772SMika Westerberg 			remaining_mmio -= resource_size(res);
19071a576772SMika Westerberg 
19081a576772SMika Westerberg 		res = &dev->resource[PCI_BRIDGE_RESOURCES + 2];
19091a576772SMika Westerberg 		if (!res->parent && available_mmio_pref > resource_size(res))
19101a576772SMika Westerberg 			remaining_mmio_pref -= resource_size(res);
19111a576772SMika Westerberg 	}
19121a576772SMika Westerberg 
19131a576772SMika Westerberg 	/*
191414fe5951SMika Westerberg 	 * There is only one bridge on the bus so it gets all available
19150d607618SNicholas Johnson 	 * resources which it can then distribute to the possible hotplug
19160d607618SNicholas Johnson 	 * bridges below.
191714fe5951SMika Westerberg 	 */
191814fe5951SMika Westerberg 	if (hotplug_bridges + normal_bridges == 1) {
191914fe5951SMika Westerberg 		dev = list_first_entry(&bus->devices, struct pci_dev, bus_list);
192014fe5951SMika Westerberg 		if (dev->subordinate) {
192114fe5951SMika Westerberg 			pci_bus_distribute_available_resources(dev->subordinate,
192214fe5951SMika Westerberg 				add_list, available_io, available_mmio,
192314fe5951SMika Westerberg 				available_mmio_pref);
192414fe5951SMika Westerberg 		}
192514fe5951SMika Westerberg 		return;
192614fe5951SMika Westerberg 	}
192714fe5951SMika Westerberg 
192814fe5951SMika Westerberg 	/*
19291a576772SMika Westerberg 	 * Go over devices on this bus and distribute the remaining
19301a576772SMika Westerberg 	 * resource space between hotplug bridges.
19311a576772SMika Westerberg 	 */
19321a576772SMika Westerberg 	for_each_pci_bridge(dev, bus) {
193314fe5951SMika Westerberg 		resource_size_t align, io, mmio, mmio_pref;
19341a576772SMika Westerberg 		struct pci_bus *b;
19351a576772SMika Westerberg 
19361a576772SMika Westerberg 		b = dev->subordinate;
193714fe5951SMika Westerberg 		if (!b || !dev->is_hotplug_bridge)
19381a576772SMika Westerberg 			continue;
19391a576772SMika Westerberg 
19401a576772SMika Westerberg 		/*
194114fe5951SMika Westerberg 		 * Distribute available extra resources equally between
194214fe5951SMika Westerberg 		 * hotplug-capable downstream ports taking alignment into
194314fe5951SMika Westerberg 		 * account.
19441a576772SMika Westerberg 		 *
19451a576772SMika Westerberg 		 * Here hotplug_bridges is always != 0.
19461a576772SMika Westerberg 		 */
19471a576772SMika Westerberg 		align = pci_resource_alignment(bridge, io_res);
19481a576772SMika Westerberg 		io = div64_ul(available_io, hotplug_bridges);
19491a576772SMika Westerberg 		io = min(ALIGN(io, align), remaining_io);
19501a576772SMika Westerberg 		remaining_io -= io;
19511a576772SMika Westerberg 
19521a576772SMika Westerberg 		align = pci_resource_alignment(bridge, mmio_res);
19531a576772SMika Westerberg 		mmio = div64_ul(available_mmio, hotplug_bridges);
19541a576772SMika Westerberg 		mmio = min(ALIGN(mmio, align), remaining_mmio);
19551a576772SMika Westerberg 		remaining_mmio -= mmio;
19561a576772SMika Westerberg 
19571a576772SMika Westerberg 		align = pci_resource_alignment(bridge, mmio_pref_res);
195814fe5951SMika Westerberg 		mmio_pref = div64_ul(available_mmio_pref, hotplug_bridges);
195914fe5951SMika Westerberg 		mmio_pref = min(ALIGN(mmio_pref, align), remaining_mmio_pref);
19601a576772SMika Westerberg 		remaining_mmio_pref -= mmio_pref;
19611a576772SMika Westerberg 
196214fe5951SMika Westerberg 		pci_bus_distribute_available_resources(b, add_list, io, mmio,
196314fe5951SMika Westerberg 						       mmio_pref);
19641a576772SMika Westerberg 	}
19651a576772SMika Westerberg }
19661a576772SMika Westerberg 
19670d607618SNicholas Johnson static void pci_bridge_distribute_available_resources(struct pci_dev *bridge,
19681a576772SMika Westerberg 						     struct list_head *add_list)
19691a576772SMika Westerberg {
19701a576772SMika Westerberg 	resource_size_t available_io, available_mmio, available_mmio_pref;
19711a576772SMika Westerberg 	const struct resource *res;
19721a576772SMika Westerberg 
19731a576772SMika Westerberg 	if (!bridge->is_hotplug_bridge)
19741a576772SMika Westerberg 		return;
19751a576772SMika Westerberg 
19761a576772SMika Westerberg 	/* Take the initial extra resources from the hotplug port */
19771a576772SMika Westerberg 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
19781a576772SMika Westerberg 	available_io = resource_size(res);
19791a576772SMika Westerberg 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
19801a576772SMika Westerberg 	available_mmio = resource_size(res);
19811a576772SMika Westerberg 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
19821a576772SMika Westerberg 	available_mmio_pref = resource_size(res);
19831a576772SMika Westerberg 
19841a576772SMika Westerberg 	pci_bus_distribute_available_resources(bridge->subordinate,
19850d607618SNicholas Johnson 					       add_list, available_io,
19860d607618SNicholas Johnson 					       available_mmio,
19870d607618SNicholas Johnson 					       available_mmio_pref);
19881a576772SMika Westerberg }
19891a576772SMika Westerberg 
19906841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
19916841ec68SYinghai Lu {
19926841ec68SYinghai Lu 	struct pci_bus *parent = bridge->subordinate;
19930d607618SNicholas Johnson 	/* List of resources that want additional resources */
19940d607618SNicholas Johnson 	LIST_HEAD(add_list);
19950d607618SNicholas Johnson 
199632180e40SYinghai Lu 	int tried_times = 0;
1997bdc4abecSYinghai Lu 	LIST_HEAD(fail_head);
1998b9b0bba9SYinghai Lu 	struct pci_dev_resource *fail_res;
19996841ec68SYinghai Lu 	int retval;
20006841ec68SYinghai Lu 
200132180e40SYinghai Lu again:
20028424d759SYinghai Lu 	__pci_bus_size_bridges(parent, &add_list);
20031a576772SMika Westerberg 
20041a576772SMika Westerberg 	/*
20050d607618SNicholas Johnson 	 * Distribute remaining resources (if any) equally between hotplug
20060d607618SNicholas Johnson 	 * bridges below.  This makes it possible to extend the hierarchy
20070d607618SNicholas Johnson 	 * later without running out of resources.
20081a576772SMika Westerberg 	 */
20091a576772SMika Westerberg 	pci_bridge_distribute_available_resources(bridge, &add_list);
20101a576772SMika Westerberg 
2011bdc4abecSYinghai Lu 	__pci_bridge_assign_resources(bridge, &add_list, &fail_head);
2012bdc4abecSYinghai Lu 	BUG_ON(!list_empty(&add_list));
201332180e40SYinghai Lu 	tried_times++;
201432180e40SYinghai Lu 
2015bdc4abecSYinghai Lu 	if (list_empty(&fail_head))
20163f579c34SYinghai Lu 		goto enable_all;
201732180e40SYinghai Lu 
201832180e40SYinghai Lu 	if (tried_times >= 2) {
20190d607618SNicholas Johnson 		/* Still fail, don't need to try more */
2020bffc56d4SYinghai Lu 		free_list(&fail_head);
20213f579c34SYinghai Lu 		goto enable_all;
202232180e40SYinghai Lu 	}
202332180e40SYinghai Lu 
202432180e40SYinghai Lu 	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
202532180e40SYinghai Lu 			 tried_times + 1);
202632180e40SYinghai Lu 
202732180e40SYinghai Lu 	/*
20280d607618SNicholas Johnson 	 * Try to release leaf bridge's resources that aren't big enough
20290d607618SNicholas Johnson 	 * to contain child device resources.
203032180e40SYinghai Lu 	 */
203161e83cddSYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list)
203261e83cddSYinghai Lu 		pci_bus_release_bridge_resources(fail_res->dev->bus,
2033cb21bc94SChristian König 						 fail_res->flags & PCI_RES_TYPE_MASK,
203432180e40SYinghai Lu 						 whole_subtree);
203561e83cddSYinghai Lu 
20360d607618SNicholas Johnson 	/* Restore size and flags */
2037b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
2038b9b0bba9SYinghai Lu 		struct resource *res = fail_res->res;
203932180e40SYinghai Lu 
2040b9b0bba9SYinghai Lu 		res->start = fail_res->start;
2041b9b0bba9SYinghai Lu 		res->end = fail_res->end;
2042b9b0bba9SYinghai Lu 		res->flags = fail_res->flags;
2043b9b0bba9SYinghai Lu 		if (fail_res->dev->subordinate)
204432180e40SYinghai Lu 			res->flags = 0;
204532180e40SYinghai Lu 	}
2046bffc56d4SYinghai Lu 	free_list(&fail_head);
204732180e40SYinghai Lu 
204832180e40SYinghai Lu 	goto again;
20493f579c34SYinghai Lu 
20503f579c34SYinghai Lu enable_all:
20513f579c34SYinghai Lu 	retval = pci_reenable_device(bridge);
20529fc9eea0SBjorn Helgaas 	if (retval)
20537506dc79SFrederick Lawler 		pci_err(bridge, "Error reenabling bridge (%d)\n", retval);
20543f579c34SYinghai Lu 	pci_set_master(bridge);
20556841ec68SYinghai Lu }
20566841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
20579b03088fSYinghai Lu 
20588bb705e3SChristian König int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type)
20598bb705e3SChristian König {
20608bb705e3SChristian König 	struct pci_dev_resource *dev_res;
20618bb705e3SChristian König 	struct pci_dev *next;
20628bb705e3SChristian König 	LIST_HEAD(saved);
20638bb705e3SChristian König 	LIST_HEAD(added);
20648bb705e3SChristian König 	LIST_HEAD(failed);
20658bb705e3SChristian König 	unsigned int i;
20668bb705e3SChristian König 	int ret;
20678bb705e3SChristian König 
20688bb705e3SChristian König 	/* Walk to the root hub, releasing bridge BARs when possible */
20698bb705e3SChristian König 	next = bridge;
20708bb705e3SChristian König 	do {
20718bb705e3SChristian König 		bridge = next;
20728bb705e3SChristian König 		for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCE_END;
20738bb705e3SChristian König 		     i++) {
20748bb705e3SChristian König 			struct resource *res = &bridge->resource[i];
20758bb705e3SChristian König 
20768bb705e3SChristian König 			if ((res->flags ^ type) & PCI_RES_TYPE_MASK)
20778bb705e3SChristian König 				continue;
20788bb705e3SChristian König 
20798bb705e3SChristian König 			/* Ignore BARs which are still in use */
20808bb705e3SChristian König 			if (res->child)
20818bb705e3SChristian König 				continue;
20828bb705e3SChristian König 
20838bb705e3SChristian König 			ret = add_to_list(&saved, bridge, res, 0, 0);
20848bb705e3SChristian König 			if (ret)
20858bb705e3SChristian König 				goto cleanup;
20868bb705e3SChristian König 
20877506dc79SFrederick Lawler 			pci_info(bridge, "BAR %d: releasing %pR\n",
20888bb705e3SChristian König 				 i, res);
20898bb705e3SChristian König 
20908bb705e3SChristian König 			if (res->parent)
20918bb705e3SChristian König 				release_resource(res);
20928bb705e3SChristian König 			res->start = 0;
20938bb705e3SChristian König 			res->end = 0;
20948bb705e3SChristian König 			break;
20958bb705e3SChristian König 		}
20968bb705e3SChristian König 		if (i == PCI_BRIDGE_RESOURCE_END)
20978bb705e3SChristian König 			break;
20988bb705e3SChristian König 
20998bb705e3SChristian König 		next = bridge->bus ? bridge->bus->self : NULL;
21008bb705e3SChristian König 	} while (next);
21018bb705e3SChristian König 
21028bb705e3SChristian König 	if (list_empty(&saved))
21038bb705e3SChristian König 		return -ENOENT;
21048bb705e3SChristian König 
21058bb705e3SChristian König 	__pci_bus_size_bridges(bridge->subordinate, &added);
21068bb705e3SChristian König 	__pci_bridge_assign_resources(bridge, &added, &failed);
21078bb705e3SChristian König 	BUG_ON(!list_empty(&added));
21088bb705e3SChristian König 
21098bb705e3SChristian König 	if (!list_empty(&failed)) {
21108bb705e3SChristian König 		ret = -ENOSPC;
21118bb705e3SChristian König 		goto cleanup;
21128bb705e3SChristian König 	}
21138bb705e3SChristian König 
21148bb705e3SChristian König 	list_for_each_entry(dev_res, &saved, list) {
21150d607618SNicholas Johnson 		/* Skip the bridge we just assigned resources for */
21168bb705e3SChristian König 		if (bridge == dev_res->dev)
21178bb705e3SChristian König 			continue;
21188bb705e3SChristian König 
21198bb705e3SChristian König 		bridge = dev_res->dev;
21208bb705e3SChristian König 		pci_setup_bridge(bridge->subordinate);
21218bb705e3SChristian König 	}
21228bb705e3SChristian König 
21238bb705e3SChristian König 	free_list(&saved);
21248bb705e3SChristian König 	return 0;
21258bb705e3SChristian König 
21268bb705e3SChristian König cleanup:
21270d607618SNicholas Johnson 	/* Restore size and flags */
21288bb705e3SChristian König 	list_for_each_entry(dev_res, &failed, list) {
21298bb705e3SChristian König 		struct resource *res = dev_res->res;
21308bb705e3SChristian König 
21318bb705e3SChristian König 		res->start = dev_res->start;
21328bb705e3SChristian König 		res->end = dev_res->end;
21338bb705e3SChristian König 		res->flags = dev_res->flags;
21348bb705e3SChristian König 	}
21358bb705e3SChristian König 	free_list(&failed);
21368bb705e3SChristian König 
21378bb705e3SChristian König 	/* Revert to the old configuration */
21388bb705e3SChristian König 	list_for_each_entry(dev_res, &saved, list) {
21398bb705e3SChristian König 		struct resource *res = dev_res->res;
21408bb705e3SChristian König 
21418bb705e3SChristian König 		bridge = dev_res->dev;
21428bb705e3SChristian König 		i = res - bridge->resource;
21438bb705e3SChristian König 
21448bb705e3SChristian König 		res->start = dev_res->start;
21458bb705e3SChristian König 		res->end = dev_res->end;
21468bb705e3SChristian König 		res->flags = dev_res->flags;
21478bb705e3SChristian König 
21488bb705e3SChristian König 		pci_claim_resource(bridge, i);
21498bb705e3SChristian König 		pci_setup_bridge(bridge->subordinate);
21508bb705e3SChristian König 	}
21518bb705e3SChristian König 	free_list(&saved);
21528bb705e3SChristian König 
21538bb705e3SChristian König 	return ret;
21548bb705e3SChristian König }
21558bb705e3SChristian König 
215617787940SYinghai Lu void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
21579b03088fSYinghai Lu {
21589b03088fSYinghai Lu 	struct pci_dev *dev;
21590d607618SNicholas Johnson 	/* List of resources that want additional resources */
21600d607618SNicholas Johnson 	LIST_HEAD(add_list);
21619b03088fSYinghai Lu 
21629b03088fSYinghai Lu 	down_read(&pci_bus_sem);
216324a0c654SAndy Shevchenko 	for_each_pci_bridge(dev, bus)
216424a0c654SAndy Shevchenko 		if (pci_has_subordinate(dev))
216524a0c654SAndy Shevchenko 			__pci_bus_size_bridges(dev->subordinate, &add_list);
21669b03088fSYinghai Lu 	up_read(&pci_bus_sem);
21679b03088fSYinghai Lu 	__pci_bus_assign_resources(bus, &add_list, NULL);
2168bdc4abecSYinghai Lu 	BUG_ON(!list_empty(&add_list));
216917787940SYinghai Lu }
2170e6b29deaSRay Jui EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources);
2171