11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * drivers/pci/setup-bus.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Extruded from code written by 51da177e4SLinus Torvalds * Dave Rusling (david.rusling@reo.mts.dec.com) 61da177e4SLinus Torvalds * David Mosberger (davidm@cs.arizona.edu) 71da177e4SLinus Torvalds * David Miller (davem@redhat.com) 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * Support routines for initializing a PCI subsystem. 101da177e4SLinus Torvalds */ 111da177e4SLinus Torvalds 121da177e4SLinus Torvalds /* 131da177e4SLinus Torvalds * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 141da177e4SLinus Torvalds * PCI-PCI bridges cleanup, sorted resource allocation. 151da177e4SLinus Torvalds * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 161da177e4SLinus Torvalds * Converted to allocation in 3 passes, which gives 171da177e4SLinus Torvalds * tighter packing. Prefetchable range support. 181da177e4SLinus Torvalds */ 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds #include <linux/init.h> 211da177e4SLinus Torvalds #include <linux/kernel.h> 221da177e4SLinus Torvalds #include <linux/module.h> 231da177e4SLinus Torvalds #include <linux/pci.h> 241da177e4SLinus Torvalds #include <linux/errno.h> 251da177e4SLinus Torvalds #include <linux/ioport.h> 261da177e4SLinus Torvalds #include <linux/cache.h> 271da177e4SLinus Torvalds #include <linux/slab.h> 286faf17f6SChris Wright #include "pci.h" 291da177e4SLinus Torvalds 30568ddef8SYinghai Lu struct resource_list_x { 31568ddef8SYinghai Lu struct resource_list_x *next; 32568ddef8SYinghai Lu struct resource *res; 33568ddef8SYinghai Lu struct pci_dev *dev; 34568ddef8SYinghai Lu resource_size_t start; 35568ddef8SYinghai Lu resource_size_t end; 36568ddef8SYinghai Lu unsigned long flags; 37568ddef8SYinghai Lu }; 38568ddef8SYinghai Lu 39568ddef8SYinghai Lu static void add_to_failed_list(struct resource_list_x *head, 40568ddef8SYinghai Lu struct pci_dev *dev, struct resource *res) 41568ddef8SYinghai Lu { 42568ddef8SYinghai Lu struct resource_list_x *list = head; 43568ddef8SYinghai Lu struct resource_list_x *ln = list->next; 44568ddef8SYinghai Lu struct resource_list_x *tmp; 45568ddef8SYinghai Lu 46568ddef8SYinghai Lu tmp = kmalloc(sizeof(*tmp), GFP_KERNEL); 47568ddef8SYinghai Lu if (!tmp) { 48568ddef8SYinghai Lu pr_warning("add_to_failed_list: kmalloc() failed!\n"); 49568ddef8SYinghai Lu return; 50568ddef8SYinghai Lu } 51568ddef8SYinghai Lu 52568ddef8SYinghai Lu tmp->next = ln; 53568ddef8SYinghai Lu tmp->res = res; 54568ddef8SYinghai Lu tmp->dev = dev; 55568ddef8SYinghai Lu tmp->start = res->start; 56568ddef8SYinghai Lu tmp->end = res->end; 57568ddef8SYinghai Lu tmp->flags = res->flags; 58568ddef8SYinghai Lu list->next = tmp; 59568ddef8SYinghai Lu } 60568ddef8SYinghai Lu 61568ddef8SYinghai Lu static void free_failed_list(struct resource_list_x *head) 62568ddef8SYinghai Lu { 63568ddef8SYinghai Lu struct resource_list_x *list, *tmp; 64568ddef8SYinghai Lu 65568ddef8SYinghai Lu for (list = head->next; list;) { 66568ddef8SYinghai Lu tmp = list; 67568ddef8SYinghai Lu list = list->next; 68568ddef8SYinghai Lu kfree(tmp); 69568ddef8SYinghai Lu } 70568ddef8SYinghai Lu 71568ddef8SYinghai Lu head->next = NULL; 72568ddef8SYinghai Lu } 73568ddef8SYinghai Lu 74*6841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev, 75*6841ec68SYinghai Lu struct resource_list *head) 761da177e4SLinus Torvalds { 771da177e4SLinus Torvalds u16 class = dev->class >> 8; 781da177e4SLinus Torvalds 799bded00bSKenji Kaneshige /* Don't touch classless devices or host bridges or ioapics. */ 80*6841ec68SYinghai Lu if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) 81*6841ec68SYinghai Lu return; 821da177e4SLinus Torvalds 839bded00bSKenji Kaneshige /* Don't touch ioapic devices already enabled by firmware */ 8423186279SSatoru Takeuchi if (class == PCI_CLASS_SYSTEM_PIC) { 859bded00bSKenji Kaneshige u16 command; 869bded00bSKenji Kaneshige pci_read_config_word(dev, PCI_COMMAND, &command); 879bded00bSKenji Kaneshige if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) 88*6841ec68SYinghai Lu return; 8923186279SSatoru Takeuchi } 9023186279SSatoru Takeuchi 91*6841ec68SYinghai Lu pdev_sort_resources(dev, head); 921da177e4SLinus Torvalds } 931da177e4SLinus Torvalds 94*6841ec68SYinghai Lu static void __assign_resources_sorted(struct resource_list *head, 95*6841ec68SYinghai Lu struct resource_list_x *fail_head) 96*6841ec68SYinghai Lu { 97*6841ec68SYinghai Lu struct resource *res; 98*6841ec68SYinghai Lu struct resource_list *list, *tmp; 99*6841ec68SYinghai Lu int idx; 100*6841ec68SYinghai Lu 101*6841ec68SYinghai Lu for (list = head->next; list;) { 1021da177e4SLinus Torvalds res = list->res; 1031da177e4SLinus Torvalds idx = res - &list->dev->resource[0]; 104542df5deSRajesh Shah if (pci_assign_resource(list->dev, idx)) { 105568ddef8SYinghai Lu if (fail_head && !pci_is_root_bus(list->dev->bus)) 106568ddef8SYinghai Lu add_to_failed_list(fail_head, list->dev, res); 107542df5deSRajesh Shah res->start = 0; 108960b8466SIvan Kokshaysky res->end = 0; 109542df5deSRajesh Shah res->flags = 0; 110542df5deSRajesh Shah } 1111da177e4SLinus Torvalds tmp = list; 1121da177e4SLinus Torvalds list = list->next; 1131da177e4SLinus Torvalds kfree(tmp); 1141da177e4SLinus Torvalds } 1151da177e4SLinus Torvalds } 1161da177e4SLinus Torvalds 117*6841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev, 118*6841ec68SYinghai Lu struct resource_list_x *fail_head) 119*6841ec68SYinghai Lu { 120*6841ec68SYinghai Lu struct resource_list head; 121*6841ec68SYinghai Lu 122*6841ec68SYinghai Lu head.next = NULL; 123*6841ec68SYinghai Lu __dev_sort_resources(dev, &head); 124*6841ec68SYinghai Lu __assign_resources_sorted(&head, fail_head); 125*6841ec68SYinghai Lu 126*6841ec68SYinghai Lu } 127*6841ec68SYinghai Lu 128*6841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus, 129*6841ec68SYinghai Lu struct resource_list_x *fail_head) 130*6841ec68SYinghai Lu { 131*6841ec68SYinghai Lu struct pci_dev *dev; 132*6841ec68SYinghai Lu struct resource_list head; 133*6841ec68SYinghai Lu 134*6841ec68SYinghai Lu head.next = NULL; 135*6841ec68SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) 136*6841ec68SYinghai Lu __dev_sort_resources(dev, &head); 137*6841ec68SYinghai Lu 138*6841ec68SYinghai Lu __assign_resources_sorted(&head, fail_head); 139*6841ec68SYinghai Lu } 140*6841ec68SYinghai Lu 141b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus) 1421da177e4SLinus Torvalds { 1431da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 144c7dabef8SBjorn Helgaas struct resource *res; 1451da177e4SLinus Torvalds struct pci_bus_region region; 1461da177e4SLinus Torvalds 147865df576SBjorn Helgaas dev_info(&bridge->dev, "CardBus bridge to [bus %02x-%02x]\n", 148865df576SBjorn Helgaas bus->secondary, bus->subordinate); 1491da177e4SLinus Torvalds 150c7dabef8SBjorn Helgaas res = bus->resource[0]; 151c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 152c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 1531da177e4SLinus Torvalds /* 1541da177e4SLinus Torvalds * The IO resource is allocated a range twice as large as it 1551da177e4SLinus Torvalds * would normally need. This allows us to set both IO regs. 1561da177e4SLinus Torvalds */ 157c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 1581da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, 1591da177e4SLinus Torvalds region.start); 1601da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, 1611da177e4SLinus Torvalds region.end); 1621da177e4SLinus Torvalds } 1631da177e4SLinus Torvalds 164c7dabef8SBjorn Helgaas res = bus->resource[1]; 165c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 166c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 167c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 1681da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, 1691da177e4SLinus Torvalds region.start); 1701da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, 1711da177e4SLinus Torvalds region.end); 1721da177e4SLinus Torvalds } 1731da177e4SLinus Torvalds 174c7dabef8SBjorn Helgaas res = bus->resource[2]; 175c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 176c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 177c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 1781da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, 1791da177e4SLinus Torvalds region.start); 1801da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, 1811da177e4SLinus Torvalds region.end); 1821da177e4SLinus Torvalds } 1831da177e4SLinus Torvalds 184c7dabef8SBjorn Helgaas res = bus->resource[3]; 185c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 186c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 187c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 1881da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, 1891da177e4SLinus Torvalds region.start); 1901da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, 1911da177e4SLinus Torvalds region.end); 1921da177e4SLinus Torvalds } 1931da177e4SLinus Torvalds } 194b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus); 1951da177e4SLinus Torvalds 1961da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected. 1971da177e4SLinus Torvalds PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998) 1981da177e4SLinus Torvalds requires that if there is no I/O ports or memory behind the 1991da177e4SLinus Torvalds bridge, corresponding range must be turned off by writing base 2001da177e4SLinus Torvalds value greater than limit to the bridge's base/limit registers. 2011da177e4SLinus Torvalds 2021da177e4SLinus Torvalds Note: care must be taken when updating I/O base/limit registers 2031da177e4SLinus Torvalds of bridges which support 32-bit I/O. This update requires two 2041da177e4SLinus Torvalds config space writes, so it's quite possible that an I/O window of 2051da177e4SLinus Torvalds the bridge will have some undesirable address (e.g. 0) after the 2061da177e4SLinus Torvalds first write. Ditto 64-bit prefetchable MMIO. */ 2077cc5997dSYinghai Lu static void pci_setup_bridge_io(struct pci_bus *bus) 2081da177e4SLinus Torvalds { 2091da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 210c7dabef8SBjorn Helgaas struct resource *res; 2111da177e4SLinus Torvalds struct pci_bus_region region; 2127cc5997dSYinghai Lu u32 l, io_upper16; 2131da177e4SLinus Torvalds 2141da177e4SLinus Torvalds /* Set up the top and bottom of the PCI I/O segment for this bus. */ 215c7dabef8SBjorn Helgaas res = bus->resource[0]; 216c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 217c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 2181da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_IO_BASE, &l); 2191da177e4SLinus Torvalds l &= 0xffff0000; 2201da177e4SLinus Torvalds l |= (region.start >> 8) & 0x00f0; 2211da177e4SLinus Torvalds l |= region.end & 0xf000; 2221da177e4SLinus Torvalds /* Set up upper 16 bits of I/O base/limit. */ 2231da177e4SLinus Torvalds io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); 224c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 2257cc5997dSYinghai Lu } else { 2261da177e4SLinus Torvalds /* Clear upper 16 bits of I/O base/limit. */ 2271da177e4SLinus Torvalds io_upper16 = 0; 2281da177e4SLinus Torvalds l = 0x00f0; 229c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window [io disabled]\n"); 2301da177e4SLinus Torvalds } 2311da177e4SLinus Torvalds /* Temporarily disable the I/O range before updating PCI_IO_BASE. */ 2321da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); 2331da177e4SLinus Torvalds /* Update lower 16 bits of I/O base/limit. */ 2341da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE, l); 2351da177e4SLinus Torvalds /* Update upper 16 bits of I/O base/limit. */ 2361da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); 2377cc5997dSYinghai Lu } 2381da177e4SLinus Torvalds 2397cc5997dSYinghai Lu static void pci_setup_bridge_mmio(struct pci_bus *bus) 2407cc5997dSYinghai Lu { 2417cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 2427cc5997dSYinghai Lu struct resource *res; 2437cc5997dSYinghai Lu struct pci_bus_region region; 2447cc5997dSYinghai Lu u32 l; 2457cc5997dSYinghai Lu 2467cc5997dSYinghai Lu /* Set up the top and bottom of the PCI Memory segment for this bus. */ 247c7dabef8SBjorn Helgaas res = bus->resource[1]; 248c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 249c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 2501da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 2511da177e4SLinus Torvalds l |= region.end & 0xfff00000; 252c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 2537cc5997dSYinghai Lu } else { 2541da177e4SLinus Torvalds l = 0x0000fff0; 255c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window [mem disabled]\n"); 2561da177e4SLinus Torvalds } 2571da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); 2587cc5997dSYinghai Lu } 2597cc5997dSYinghai Lu 2607cc5997dSYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_bus *bus) 2617cc5997dSYinghai Lu { 2627cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 2637cc5997dSYinghai Lu struct resource *res; 2647cc5997dSYinghai Lu struct pci_bus_region region; 2657cc5997dSYinghai Lu u32 l, bu, lu; 2661da177e4SLinus Torvalds 2671da177e4SLinus Torvalds /* Clear out the upper 32 bits of PREF limit. 2681da177e4SLinus Torvalds If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily 2691da177e4SLinus Torvalds disables PREF range, which is ok. */ 2701da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); 2711da177e4SLinus Torvalds 2721da177e4SLinus Torvalds /* Set up PREF base/limit. */ 273c40a22e0SBenjamin Herrenschmidt bu = lu = 0; 274c7dabef8SBjorn Helgaas res = bus->resource[2]; 275c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 276c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_PREFETCH) { 2771da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 2781da177e4SLinus Torvalds l |= region.end & 0xfff00000; 279c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM_64) { 28013d36c24SAndrew Morton bu = upper_32_bits(region.start); 28113d36c24SAndrew Morton lu = upper_32_bits(region.end); 2821f82de10SYinghai Lu } 283c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 2847cc5997dSYinghai Lu } else { 2851da177e4SLinus Torvalds l = 0x0000fff0; 286c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window [mem pref disabled]\n"); 2871da177e4SLinus Torvalds } 2881da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); 2891da177e4SLinus Torvalds 290c40a22e0SBenjamin Herrenschmidt /* Set the upper 32 bits of PREF base & limit. */ 291c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); 292c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); 2937cc5997dSYinghai Lu } 2947cc5997dSYinghai Lu 2957cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) 2967cc5997dSYinghai Lu { 2977cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 2987cc5997dSYinghai Lu 2997cc5997dSYinghai Lu dev_info(&bridge->dev, "PCI bridge to [bus %02x-%02x]\n", 3007cc5997dSYinghai Lu bus->secondary, bus->subordinate); 3017cc5997dSYinghai Lu 3027cc5997dSYinghai Lu if (type & IORESOURCE_IO) 3037cc5997dSYinghai Lu pci_setup_bridge_io(bus); 3047cc5997dSYinghai Lu 3057cc5997dSYinghai Lu if (type & IORESOURCE_MEM) 3067cc5997dSYinghai Lu pci_setup_bridge_mmio(bus); 3077cc5997dSYinghai Lu 3087cc5997dSYinghai Lu if (type & IORESOURCE_PREFETCH) 3097cc5997dSYinghai Lu pci_setup_bridge_mmio_pref(bus); 3101da177e4SLinus Torvalds 3111da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); 3121da177e4SLinus Torvalds } 3131da177e4SLinus Torvalds 3147cc5997dSYinghai Lu static void pci_setup_bridge(struct pci_bus *bus) 3157cc5997dSYinghai Lu { 3167cc5997dSYinghai Lu unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | 3177cc5997dSYinghai Lu IORESOURCE_PREFETCH; 3187cc5997dSYinghai Lu 3197cc5997dSYinghai Lu __pci_setup_bridge(bus, type); 3207cc5997dSYinghai Lu } 3217cc5997dSYinghai Lu 3221da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and 3231da177e4SLinus Torvalds prefetchable memory ranges. If not, the respective 3241da177e4SLinus Torvalds base/limit registers must be read-only and read as 0. */ 32596bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus) 3261da177e4SLinus Torvalds { 3271da177e4SLinus Torvalds u16 io; 3281da177e4SLinus Torvalds u32 pmem; 3291da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 3301da177e4SLinus Torvalds struct resource *b_res; 3311da177e4SLinus Torvalds 3321da177e4SLinus Torvalds b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 3331da177e4SLinus Torvalds b_res[1].flags |= IORESOURCE_MEM; 3341da177e4SLinus Torvalds 3351da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 3361da177e4SLinus Torvalds if (!io) { 3371da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0); 3381da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 3391da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0x0); 3401da177e4SLinus Torvalds } 3411da177e4SLinus Torvalds if (io) 3421da177e4SLinus Torvalds b_res[0].flags |= IORESOURCE_IO; 3431da177e4SLinus Torvalds /* DECchip 21050 pass 2 errata: the bridge may miss an address 3441da177e4SLinus Torvalds disconnect boundary by one PCI data phase. 3451da177e4SLinus Torvalds Workaround: do not use prefetching on this device. */ 3461da177e4SLinus Torvalds if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) 3471da177e4SLinus Torvalds return; 3481da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 3491da177e4SLinus Torvalds if (!pmem) { 3501da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 3511da177e4SLinus Torvalds 0xfff0fff0); 3521da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 3531da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); 3541da177e4SLinus Torvalds } 3551f82de10SYinghai Lu if (pmem) { 3561da177e4SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; 3571f82de10SYinghai Lu if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) 3581f82de10SYinghai Lu b_res[2].flags |= IORESOURCE_MEM_64; 3591f82de10SYinghai Lu } 3601f82de10SYinghai Lu 3611f82de10SYinghai Lu /* double check if bridge does support 64 bit pref */ 3621f82de10SYinghai Lu if (b_res[2].flags & IORESOURCE_MEM_64) { 3631f82de10SYinghai Lu u32 mem_base_hi, tmp; 3641f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, 3651f82de10SYinghai Lu &mem_base_hi); 3661f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 3671f82de10SYinghai Lu 0xffffffff); 3681f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); 3691f82de10SYinghai Lu if (!tmp) 3701f82de10SYinghai Lu b_res[2].flags &= ~IORESOURCE_MEM_64; 3711f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 3721f82de10SYinghai Lu mem_base_hi); 3731f82de10SYinghai Lu } 3741da177e4SLinus Torvalds } 3751da177e4SLinus Torvalds 3761da177e4SLinus Torvalds /* Helper function for sizing routines: find first available 3771da177e4SLinus Torvalds bus resource of a given type. Note: we intentionally skip 3781da177e4SLinus Torvalds the bus resources which have already been assigned (that is, 3791da177e4SLinus Torvalds have non-NULL parent resource). */ 38096bde06aSSam Ravnborg static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type) 3811da177e4SLinus Torvalds { 3821da177e4SLinus Torvalds int i; 3831da177e4SLinus Torvalds struct resource *r; 3841da177e4SLinus Torvalds unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 3851da177e4SLinus Torvalds IORESOURCE_PREFETCH; 3861da177e4SLinus Torvalds 3871da177e4SLinus Torvalds for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) { 3881da177e4SLinus Torvalds r = bus->resource[i]; 389299de034SIvan Kokshaysky if (r == &ioport_resource || r == &iomem_resource) 390299de034SIvan Kokshaysky continue; 39155a10984SJesse Barnes if (r && (r->flags & type_mask) == type && !r->parent) 3921da177e4SLinus Torvalds return r; 3931da177e4SLinus Torvalds } 3941da177e4SLinus Torvalds return NULL; 3951da177e4SLinus Torvalds } 3961da177e4SLinus Torvalds 3971da177e4SLinus Torvalds /* Sizing the IO windows of the PCI-PCI bridge is trivial, 3981da177e4SLinus Torvalds since these windows have 4K granularity and the IO ranges 3991da177e4SLinus Torvalds of non-bridge PCI devices are limited to 256 bytes. 4001da177e4SLinus Torvalds We must be careful with the ISA aliasing though. */ 40128760489SEric W. Biederman static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size) 4021da177e4SLinus Torvalds { 4031da177e4SLinus Torvalds struct pci_dev *dev; 4041da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO); 405d65245c3SYinghai Lu unsigned long size = 0, size1 = 0, old_size; 4061da177e4SLinus Torvalds 4071da177e4SLinus Torvalds if (!b_res) 4081da177e4SLinus Torvalds return; 4091da177e4SLinus Torvalds 4101da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 4111da177e4SLinus Torvalds int i; 4121da177e4SLinus Torvalds 4131da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 4141da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 4151da177e4SLinus Torvalds unsigned long r_size; 4161da177e4SLinus Torvalds 4171da177e4SLinus Torvalds if (r->parent || !(r->flags & IORESOURCE_IO)) 4181da177e4SLinus Torvalds continue; 419022edd86SZhao, Yu r_size = resource_size(r); 4201da177e4SLinus Torvalds 4211da177e4SLinus Torvalds if (r_size < 0x400) 4221da177e4SLinus Torvalds /* Might be re-aligned for ISA */ 4231da177e4SLinus Torvalds size += r_size; 4241da177e4SLinus Torvalds else 4251da177e4SLinus Torvalds size1 += r_size; 4261da177e4SLinus Torvalds } 4271da177e4SLinus Torvalds } 42828760489SEric W. Biederman if (size < min_size) 42928760489SEric W. Biederman size = min_size; 430d65245c3SYinghai Lu old_size = resource_size(b_res); 431d65245c3SYinghai Lu if (old_size == 1) 432d65245c3SYinghai Lu old_size = 0; 4331da177e4SLinus Torvalds /* To be fixed in 2.5: we should have sort of HAVE_ISA 4341da177e4SLinus Torvalds flag in the struct pci_bus. */ 4351da177e4SLinus Torvalds #if defined(CONFIG_ISA) || defined(CONFIG_EISA) 4361da177e4SLinus Torvalds size = (size & 0xff) + ((size & ~0xffUL) << 2); 4371da177e4SLinus Torvalds #endif 4386f6f8c2fSMilind Arun Choudhary size = ALIGN(size + size1, 4096); 439d65245c3SYinghai Lu if (size < old_size) 440d65245c3SYinghai Lu size = old_size; 4411da177e4SLinus Torvalds if (!size) { 442865df576SBjorn Helgaas if (b_res->start || b_res->end) 443865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 444865df576SBjorn Helgaas "%pR to [bus %02x-%02x] (unused)\n", b_res, 445865df576SBjorn Helgaas bus->secondary, bus->subordinate); 4461da177e4SLinus Torvalds b_res->flags = 0; 4471da177e4SLinus Torvalds return; 4481da177e4SLinus Torvalds } 4491da177e4SLinus Torvalds /* Alignment of the IO window is always 4K */ 4501da177e4SLinus Torvalds b_res->start = 4096; 4511da177e4SLinus Torvalds b_res->end = b_res->start + size - 1; 45288452565SIvan Kokshaysky b_res->flags |= IORESOURCE_STARTALIGN; 4531da177e4SLinus Torvalds } 4541da177e4SLinus Torvalds 4551da177e4SLinus Torvalds /* Calculate the size of the bus and minimal alignment which 4561da177e4SLinus Torvalds guarantees that all child resources fit in this size. */ 45728760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, 45828760489SEric W. Biederman unsigned long type, resource_size_t min_size) 4591da177e4SLinus Torvalds { 4601da177e4SLinus Torvalds struct pci_dev *dev; 461d65245c3SYinghai Lu resource_size_t min_align, align, size, old_size; 462c40a22e0SBenjamin Herrenschmidt resource_size_t aligns[12]; /* Alignments from 1Mb to 2Gb */ 4631da177e4SLinus Torvalds int order, max_order; 4641da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, type); 4651f82de10SYinghai Lu unsigned int mem64_mask = 0; 4661da177e4SLinus Torvalds 4671da177e4SLinus Torvalds if (!b_res) 4681da177e4SLinus Torvalds return 0; 4691da177e4SLinus Torvalds 4701da177e4SLinus Torvalds memset(aligns, 0, sizeof(aligns)); 4711da177e4SLinus Torvalds max_order = 0; 4721da177e4SLinus Torvalds size = 0; 4731da177e4SLinus Torvalds 4741f82de10SYinghai Lu mem64_mask = b_res->flags & IORESOURCE_MEM_64; 4751f82de10SYinghai Lu b_res->flags &= ~IORESOURCE_MEM_64; 4761f82de10SYinghai Lu 4771da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 4781da177e4SLinus Torvalds int i; 4791da177e4SLinus Torvalds 4801da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 4811da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 482c40a22e0SBenjamin Herrenschmidt resource_size_t r_size; 4831da177e4SLinus Torvalds 4841da177e4SLinus Torvalds if (r->parent || (r->flags & mask) != type) 4851da177e4SLinus Torvalds continue; 486022edd86SZhao, Yu r_size = resource_size(r); 4871da177e4SLinus Torvalds /* For bridges size != alignment */ 4886faf17f6SChris Wright align = pci_resource_alignment(dev, r); 4891da177e4SLinus Torvalds order = __ffs(align) - 20; 4901da177e4SLinus Torvalds if (order > 11) { 491865df576SBjorn Helgaas dev_warn(&dev->dev, "disabling BAR %d: %pR " 492865df576SBjorn Helgaas "(bad alignment %#llx)\n", i, r, 493865df576SBjorn Helgaas (unsigned long long) align); 4941da177e4SLinus Torvalds r->flags = 0; 4951da177e4SLinus Torvalds continue; 4961da177e4SLinus Torvalds } 4971da177e4SLinus Torvalds size += r_size; 4981da177e4SLinus Torvalds if (order < 0) 4991da177e4SLinus Torvalds order = 0; 5001da177e4SLinus Torvalds /* Exclude ranges with size > align from 5011da177e4SLinus Torvalds calculation of the alignment. */ 5021da177e4SLinus Torvalds if (r_size == align) 5031da177e4SLinus Torvalds aligns[order] += align; 5041da177e4SLinus Torvalds if (order > max_order) 5051da177e4SLinus Torvalds max_order = order; 5061f82de10SYinghai Lu mem64_mask &= r->flags & IORESOURCE_MEM_64; 5071da177e4SLinus Torvalds } 5081da177e4SLinus Torvalds } 50928760489SEric W. Biederman if (size < min_size) 51028760489SEric W. Biederman size = min_size; 511d65245c3SYinghai Lu old_size = resource_size(b_res); 512d65245c3SYinghai Lu if (old_size == 1) 513d65245c3SYinghai Lu old_size = 0; 514d65245c3SYinghai Lu if (size < old_size) 515d65245c3SYinghai Lu size = old_size; 5161da177e4SLinus Torvalds 5171da177e4SLinus Torvalds align = 0; 5181da177e4SLinus Torvalds min_align = 0; 5191da177e4SLinus Torvalds for (order = 0; order <= max_order; order++) { 5208308c54dSJeremy Fitzhardinge resource_size_t align1 = 1; 5218308c54dSJeremy Fitzhardinge 5228308c54dSJeremy Fitzhardinge align1 <<= (order + 20); 5238308c54dSJeremy Fitzhardinge 5241da177e4SLinus Torvalds if (!align) 5251da177e4SLinus Torvalds min_align = align1; 5266f6f8c2fSMilind Arun Choudhary else if (ALIGN(align + min_align, min_align) < align1) 5271da177e4SLinus Torvalds min_align = align1 >> 1; 5281da177e4SLinus Torvalds align += aligns[order]; 5291da177e4SLinus Torvalds } 5306f6f8c2fSMilind Arun Choudhary size = ALIGN(size, min_align); 5311da177e4SLinus Torvalds if (!size) { 532865df576SBjorn Helgaas if (b_res->start || b_res->end) 533865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 534865df576SBjorn Helgaas "%pR to [bus %02x-%02x] (unused)\n", b_res, 535865df576SBjorn Helgaas bus->secondary, bus->subordinate); 5361da177e4SLinus Torvalds b_res->flags = 0; 5371da177e4SLinus Torvalds return 1; 5381da177e4SLinus Torvalds } 5391da177e4SLinus Torvalds b_res->start = min_align; 5401da177e4SLinus Torvalds b_res->end = size + min_align - 1; 54188452565SIvan Kokshaysky b_res->flags |= IORESOURCE_STARTALIGN; 5421f82de10SYinghai Lu b_res->flags |= mem64_mask; 5431da177e4SLinus Torvalds return 1; 5441da177e4SLinus Torvalds } 5451da177e4SLinus Torvalds 5465468ae61SAdrian Bunk static void pci_bus_size_cardbus(struct pci_bus *bus) 5471da177e4SLinus Torvalds { 5481da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 5491da177e4SLinus Torvalds struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 5501da177e4SLinus Torvalds u16 ctrl; 5511da177e4SLinus Torvalds 5521da177e4SLinus Torvalds /* 5531da177e4SLinus Torvalds * Reserve some resources for CardBus. We reserve 5541da177e4SLinus Torvalds * a fixed amount of bus space for CardBus bridges. 5551da177e4SLinus Torvalds */ 556934b7024SLinus Torvalds b_res[0].start = 0; 557934b7024SLinus Torvalds b_res[0].end = pci_cardbus_io_size - 1; 558934b7024SLinus Torvalds b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; 5591da177e4SLinus Torvalds 560934b7024SLinus Torvalds b_res[1].start = 0; 561934b7024SLinus Torvalds b_res[1].end = pci_cardbus_io_size - 1; 562934b7024SLinus Torvalds b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; 5631da177e4SLinus Torvalds 5641da177e4SLinus Torvalds /* 5651da177e4SLinus Torvalds * Check whether prefetchable memory is supported 5661da177e4SLinus Torvalds * by this bridge. 5671da177e4SLinus Torvalds */ 5681da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 5691da177e4SLinus Torvalds if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { 5701da177e4SLinus Torvalds ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; 5711da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 5721da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 5731da177e4SLinus Torvalds } 5741da177e4SLinus Torvalds 5751da177e4SLinus Torvalds /* 5761da177e4SLinus Torvalds * If we have prefetchable memory support, allocate 5771da177e4SLinus Torvalds * two regions. Otherwise, allocate one region of 5781da177e4SLinus Torvalds * twice the size. 5791da177e4SLinus Torvalds */ 5801da177e4SLinus Torvalds if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { 581934b7024SLinus Torvalds b_res[2].start = 0; 582934b7024SLinus Torvalds b_res[2].end = pci_cardbus_mem_size - 1; 583934b7024SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN; 5841da177e4SLinus Torvalds 585934b7024SLinus Torvalds b_res[3].start = 0; 586934b7024SLinus Torvalds b_res[3].end = pci_cardbus_mem_size - 1; 587934b7024SLinus Torvalds b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; 5881da177e4SLinus Torvalds } else { 589934b7024SLinus Torvalds b_res[3].start = 0; 590934b7024SLinus Torvalds b_res[3].end = pci_cardbus_mem_size * 2 - 1; 591934b7024SLinus Torvalds b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; 5921da177e4SLinus Torvalds } 5931da177e4SLinus Torvalds } 5941da177e4SLinus Torvalds 595451124a7SSam Ravnborg void __ref pci_bus_size_bridges(struct pci_bus *bus) 5961da177e4SLinus Torvalds { 5971da177e4SLinus Torvalds struct pci_dev *dev; 5981da177e4SLinus Torvalds unsigned long mask, prefmask; 59928760489SEric W. Biederman resource_size_t min_mem_size = 0, min_io_size = 0; 6001da177e4SLinus Torvalds 6011da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 6021da177e4SLinus Torvalds struct pci_bus *b = dev->subordinate; 6031da177e4SLinus Torvalds if (!b) 6041da177e4SLinus Torvalds continue; 6051da177e4SLinus Torvalds 6061da177e4SLinus Torvalds switch (dev->class >> 8) { 6071da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 6081da177e4SLinus Torvalds pci_bus_size_cardbus(b); 6091da177e4SLinus Torvalds break; 6101da177e4SLinus Torvalds 6111da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 6121da177e4SLinus Torvalds default: 6131da177e4SLinus Torvalds pci_bus_size_bridges(b); 6141da177e4SLinus Torvalds break; 6151da177e4SLinus Torvalds } 6161da177e4SLinus Torvalds } 6171da177e4SLinus Torvalds 6181da177e4SLinus Torvalds /* The root bus? */ 6191da177e4SLinus Torvalds if (!bus->self) 6201da177e4SLinus Torvalds return; 6211da177e4SLinus Torvalds 6221da177e4SLinus Torvalds switch (bus->self->class >> 8) { 6231da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 6241da177e4SLinus Torvalds /* don't size cardbuses yet. */ 6251da177e4SLinus Torvalds break; 6261da177e4SLinus Torvalds 6271da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 6281da177e4SLinus Torvalds pci_bridge_check_ranges(bus); 62928760489SEric W. Biederman if (bus->self->is_hotplug_bridge) { 63028760489SEric W. Biederman min_io_size = pci_hotplug_io_size; 63128760489SEric W. Biederman min_mem_size = pci_hotplug_mem_size; 63228760489SEric W. Biederman } 6331da177e4SLinus Torvalds default: 63428760489SEric W. Biederman pbus_size_io(bus, min_io_size); 6351da177e4SLinus Torvalds /* If the bridge supports prefetchable range, size it 6361da177e4SLinus Torvalds separately. If it doesn't, or its prefetchable window 6371da177e4SLinus Torvalds has already been allocated by arch code, try 6381da177e4SLinus Torvalds non-prefetchable range for both types of PCI memory 6391da177e4SLinus Torvalds resources. */ 6401da177e4SLinus Torvalds mask = IORESOURCE_MEM; 6411da177e4SLinus Torvalds prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; 64228760489SEric W. Biederman if (pbus_size_mem(bus, prefmask, prefmask, min_mem_size)) 6431da177e4SLinus Torvalds mask = prefmask; /* Success, size non-prefetch only. */ 64428760489SEric W. Biederman else 64528760489SEric W. Biederman min_mem_size += min_mem_size; 64628760489SEric W. Biederman pbus_size_mem(bus, mask, IORESOURCE_MEM, min_mem_size); 6471da177e4SLinus Torvalds break; 6481da177e4SLinus Torvalds } 6491da177e4SLinus Torvalds } 6501da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges); 6511da177e4SLinus Torvalds 652568ddef8SYinghai Lu static void __ref __pci_bus_assign_resources(const struct pci_bus *bus, 653568ddef8SYinghai Lu struct resource_list_x *fail_head) 6541da177e4SLinus Torvalds { 6551da177e4SLinus Torvalds struct pci_bus *b; 6561da177e4SLinus Torvalds struct pci_dev *dev; 6571da177e4SLinus Torvalds 658568ddef8SYinghai Lu pbus_assign_resources_sorted(bus, fail_head); 6591da177e4SLinus Torvalds 6601da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 6611da177e4SLinus Torvalds b = dev->subordinate; 6621da177e4SLinus Torvalds if (!b) 6631da177e4SLinus Torvalds continue; 6641da177e4SLinus Torvalds 665568ddef8SYinghai Lu __pci_bus_assign_resources(b, fail_head); 6661da177e4SLinus Torvalds 6671da177e4SLinus Torvalds switch (dev->class >> 8) { 6681da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 669*6841ec68SYinghai Lu if (!pci_is_enabled(dev)) 6701da177e4SLinus Torvalds pci_setup_bridge(b); 6711da177e4SLinus Torvalds break; 6721da177e4SLinus Torvalds 6731da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 6741da177e4SLinus Torvalds pci_setup_cardbus(b); 6751da177e4SLinus Torvalds break; 6761da177e4SLinus Torvalds 6771da177e4SLinus Torvalds default: 67880ccba11SBjorn Helgaas dev_info(&dev->dev, "not setting up bridge for bus " 67980ccba11SBjorn Helgaas "%04x:%02x\n", pci_domain_nr(b), b->number); 6801da177e4SLinus Torvalds break; 6811da177e4SLinus Torvalds } 6821da177e4SLinus Torvalds } 6831da177e4SLinus Torvalds } 684568ddef8SYinghai Lu 685568ddef8SYinghai Lu void __ref pci_bus_assign_resources(const struct pci_bus *bus) 686568ddef8SYinghai Lu { 687568ddef8SYinghai Lu __pci_bus_assign_resources(bus, NULL); 688568ddef8SYinghai Lu } 6891da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources); 6901da177e4SLinus Torvalds 691*6841ec68SYinghai Lu static void __ref __pci_bridge_assign_resources(const struct pci_dev *bridge, 692*6841ec68SYinghai Lu struct resource_list_x *fail_head) 693*6841ec68SYinghai Lu { 694*6841ec68SYinghai Lu struct pci_bus *b; 695*6841ec68SYinghai Lu 696*6841ec68SYinghai Lu pdev_assign_resources_sorted((struct pci_dev *)bridge, fail_head); 697*6841ec68SYinghai Lu 698*6841ec68SYinghai Lu b = bridge->subordinate; 699*6841ec68SYinghai Lu if (!b) 700*6841ec68SYinghai Lu return; 701*6841ec68SYinghai Lu 702*6841ec68SYinghai Lu __pci_bus_assign_resources(b, fail_head); 703*6841ec68SYinghai Lu 704*6841ec68SYinghai Lu switch (bridge->class >> 8) { 705*6841ec68SYinghai Lu case PCI_CLASS_BRIDGE_PCI: 706*6841ec68SYinghai Lu pci_setup_bridge(b); 707*6841ec68SYinghai Lu break; 708*6841ec68SYinghai Lu 709*6841ec68SYinghai Lu case PCI_CLASS_BRIDGE_CARDBUS: 710*6841ec68SYinghai Lu pci_setup_cardbus(b); 711*6841ec68SYinghai Lu break; 712*6841ec68SYinghai Lu 713*6841ec68SYinghai Lu default: 714*6841ec68SYinghai Lu dev_info(&bridge->dev, "not setting up bridge for bus " 715*6841ec68SYinghai Lu "%04x:%02x\n", pci_domain_nr(b), b->number); 716*6841ec68SYinghai Lu break; 717*6841ec68SYinghai Lu } 718*6841ec68SYinghai Lu } 7195009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus, 7205009b460SYinghai Lu unsigned long type) 7215009b460SYinghai Lu { 7225009b460SYinghai Lu int idx; 7235009b460SYinghai Lu bool changed = false; 7245009b460SYinghai Lu struct pci_dev *dev; 7255009b460SYinghai Lu struct resource *r; 7265009b460SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 7275009b460SYinghai Lu IORESOURCE_PREFETCH; 7285009b460SYinghai Lu 7295009b460SYinghai Lu dev = bus->self; 7305009b460SYinghai Lu for (idx = PCI_BRIDGE_RESOURCES; idx <= PCI_BRIDGE_RESOURCE_END; 7315009b460SYinghai Lu idx++) { 7325009b460SYinghai Lu r = &dev->resource[idx]; 7335009b460SYinghai Lu if ((r->flags & type_mask) != type) 7345009b460SYinghai Lu continue; 7355009b460SYinghai Lu if (!r->parent) 7365009b460SYinghai Lu continue; 7375009b460SYinghai Lu /* 7385009b460SYinghai Lu * if there are children under that, we should release them 7395009b460SYinghai Lu * all 7405009b460SYinghai Lu */ 7415009b460SYinghai Lu release_child_resources(r); 7425009b460SYinghai Lu if (!release_resource(r)) { 7435009b460SYinghai Lu dev_printk(KERN_DEBUG, &dev->dev, 7445009b460SYinghai Lu "resource %d %pR released\n", idx, r); 7455009b460SYinghai Lu /* keep the old size */ 7465009b460SYinghai Lu r->end = resource_size(r) - 1; 7475009b460SYinghai Lu r->start = 0; 7485009b460SYinghai Lu r->flags = 0; 7495009b460SYinghai Lu changed = true; 7505009b460SYinghai Lu } 7515009b460SYinghai Lu } 7525009b460SYinghai Lu 7535009b460SYinghai Lu if (changed) { 7545009b460SYinghai Lu /* avoiding touch the one without PREF */ 7555009b460SYinghai Lu if (type & IORESOURCE_PREFETCH) 7565009b460SYinghai Lu type = IORESOURCE_PREFETCH; 7575009b460SYinghai Lu __pci_setup_bridge(bus, type); 7585009b460SYinghai Lu } 7595009b460SYinghai Lu } 7605009b460SYinghai Lu 7615009b460SYinghai Lu enum release_type { 7625009b460SYinghai Lu leaf_only, 7635009b460SYinghai Lu whole_subtree, 7645009b460SYinghai Lu }; 7655009b460SYinghai Lu /* 7665009b460SYinghai Lu * try to release pci bridge resources that is from leaf bridge, 7675009b460SYinghai Lu * so we can allocate big new one later 7685009b460SYinghai Lu */ 7695009b460SYinghai Lu static void __ref pci_bus_release_bridge_resources(struct pci_bus *bus, 7705009b460SYinghai Lu unsigned long type, 7715009b460SYinghai Lu enum release_type rel_type) 7725009b460SYinghai Lu { 7735009b460SYinghai Lu struct pci_dev *dev; 7745009b460SYinghai Lu bool is_leaf_bridge = true; 7755009b460SYinghai Lu 7765009b460SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 7775009b460SYinghai Lu struct pci_bus *b = dev->subordinate; 7785009b460SYinghai Lu if (!b) 7795009b460SYinghai Lu continue; 7805009b460SYinghai Lu 7815009b460SYinghai Lu is_leaf_bridge = false; 7825009b460SYinghai Lu 7835009b460SYinghai Lu if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) 7845009b460SYinghai Lu continue; 7855009b460SYinghai Lu 7865009b460SYinghai Lu if (rel_type == whole_subtree) 7875009b460SYinghai Lu pci_bus_release_bridge_resources(b, type, 7885009b460SYinghai Lu whole_subtree); 7895009b460SYinghai Lu } 7905009b460SYinghai Lu 7915009b460SYinghai Lu if (pci_is_root_bus(bus)) 7925009b460SYinghai Lu return; 7935009b460SYinghai Lu 7945009b460SYinghai Lu if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) 7955009b460SYinghai Lu return; 7965009b460SYinghai Lu 7975009b460SYinghai Lu if ((rel_type == whole_subtree) || is_leaf_bridge) 7985009b460SYinghai Lu pci_bridge_release_resources(bus, type); 7995009b460SYinghai Lu } 8005009b460SYinghai Lu 80176fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus) 80276fbc263SYinghai Lu { 80376fbc263SYinghai Lu int i; 80476fbc263SYinghai Lu 80576fbc263SYinghai Lu for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) { 80676fbc263SYinghai Lu struct resource *res = bus->resource[i]; 8077c9342b8SYinghai Lu 8087c9342b8SYinghai Lu if (!res || !res->end || !res->flags) 80976fbc263SYinghai Lu continue; 81076fbc263SYinghai Lu 811c7dabef8SBjorn Helgaas dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); 81276fbc263SYinghai Lu } 81376fbc263SYinghai Lu } 81476fbc263SYinghai Lu 81576fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus) 81676fbc263SYinghai Lu { 81776fbc263SYinghai Lu struct pci_bus *b; 81876fbc263SYinghai Lu struct pci_dev *dev; 81976fbc263SYinghai Lu 82076fbc263SYinghai Lu 82176fbc263SYinghai Lu pci_bus_dump_res(bus); 82276fbc263SYinghai Lu 82376fbc263SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 82476fbc263SYinghai Lu b = dev->subordinate; 82576fbc263SYinghai Lu if (!b) 82676fbc263SYinghai Lu continue; 82776fbc263SYinghai Lu 82876fbc263SYinghai Lu pci_bus_dump_resources(b); 82976fbc263SYinghai Lu } 83076fbc263SYinghai Lu } 83176fbc263SYinghai Lu 832977d17bbSYinghai Lu static int __init pci_bus_get_depth(struct pci_bus *bus) 833977d17bbSYinghai Lu { 834977d17bbSYinghai Lu int depth = 0; 835977d17bbSYinghai Lu struct pci_dev *dev; 836977d17bbSYinghai Lu 837977d17bbSYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 838977d17bbSYinghai Lu int ret; 839977d17bbSYinghai Lu struct pci_bus *b = dev->subordinate; 840977d17bbSYinghai Lu if (!b) 841977d17bbSYinghai Lu continue; 842977d17bbSYinghai Lu 843977d17bbSYinghai Lu ret = pci_bus_get_depth(b); 844977d17bbSYinghai Lu if (ret + 1 > depth) 845977d17bbSYinghai Lu depth = ret + 1; 846977d17bbSYinghai Lu } 847977d17bbSYinghai Lu 848977d17bbSYinghai Lu return depth; 849977d17bbSYinghai Lu } 850977d17bbSYinghai Lu static int __init pci_get_max_depth(void) 851977d17bbSYinghai Lu { 852977d17bbSYinghai Lu int depth = 0; 853977d17bbSYinghai Lu struct pci_bus *bus; 854977d17bbSYinghai Lu 855977d17bbSYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) { 856977d17bbSYinghai Lu int ret; 857977d17bbSYinghai Lu 858977d17bbSYinghai Lu ret = pci_bus_get_depth(bus); 859977d17bbSYinghai Lu if (ret > depth) 860977d17bbSYinghai Lu depth = ret; 861977d17bbSYinghai Lu } 862977d17bbSYinghai Lu 863977d17bbSYinghai Lu return depth; 864977d17bbSYinghai Lu } 865977d17bbSYinghai Lu 866977d17bbSYinghai Lu /* 867977d17bbSYinghai Lu * first try will not touch pci bridge res 868977d17bbSYinghai Lu * second and later try will clear small leaf bridge res 869977d17bbSYinghai Lu * will stop till to the max deepth if can not find good one 870977d17bbSYinghai Lu */ 8711da177e4SLinus Torvalds void __init 8721da177e4SLinus Torvalds pci_assign_unassigned_resources(void) 8731da177e4SLinus Torvalds { 8741da177e4SLinus Torvalds struct pci_bus *bus; 875977d17bbSYinghai Lu int tried_times = 0; 876977d17bbSYinghai Lu enum release_type rel_type = leaf_only; 877977d17bbSYinghai Lu struct resource_list_x head, *list; 878977d17bbSYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 879977d17bbSYinghai Lu IORESOURCE_PREFETCH; 880977d17bbSYinghai Lu unsigned long failed_type; 881977d17bbSYinghai Lu int max_depth = pci_get_max_depth(); 882977d17bbSYinghai Lu int pci_try_num; 8831da177e4SLinus Torvalds 884977d17bbSYinghai Lu head.next = NULL; 885977d17bbSYinghai Lu 886977d17bbSYinghai Lu pci_try_num = max_depth + 1; 887977d17bbSYinghai Lu printk(KERN_DEBUG "PCI: max bus depth: %d pci_try_num: %d\n", 888977d17bbSYinghai Lu max_depth, pci_try_num); 889977d17bbSYinghai Lu 890977d17bbSYinghai Lu again: 8911da177e4SLinus Torvalds /* Depth first, calculate sizes and alignments of all 8921da177e4SLinus Torvalds subordinate buses. */ 8931da177e4SLinus Torvalds list_for_each_entry(bus, &pci_root_buses, node) { 8941da177e4SLinus Torvalds pci_bus_size_bridges(bus); 8951da177e4SLinus Torvalds } 8961da177e4SLinus Torvalds /* Depth last, allocate resources and update the hardware. */ 8971da177e4SLinus Torvalds list_for_each_entry(bus, &pci_root_buses, node) { 898977d17bbSYinghai Lu __pci_bus_assign_resources(bus, &head); 8991da177e4SLinus Torvalds } 900977d17bbSYinghai Lu tried_times++; 901977d17bbSYinghai Lu 902977d17bbSYinghai Lu /* any device complain? */ 903977d17bbSYinghai Lu if (!head.next) 904977d17bbSYinghai Lu goto enable_and_dump; 905977d17bbSYinghai Lu failed_type = 0; 906977d17bbSYinghai Lu for (list = head.next; list;) { 907977d17bbSYinghai Lu failed_type |= list->flags; 908977d17bbSYinghai Lu list = list->next; 909977d17bbSYinghai Lu } 910977d17bbSYinghai Lu /* 911977d17bbSYinghai Lu * io port are tight, don't try extra 912977d17bbSYinghai Lu * or if reach the limit, don't want to try more 913977d17bbSYinghai Lu */ 914977d17bbSYinghai Lu failed_type &= type_mask; 915977d17bbSYinghai Lu if ((failed_type == IORESOURCE_IO) || (tried_times >= pci_try_num)) { 916977d17bbSYinghai Lu free_failed_list(&head); 917977d17bbSYinghai Lu goto enable_and_dump; 918977d17bbSYinghai Lu } 919977d17bbSYinghai Lu 920977d17bbSYinghai Lu printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", 921977d17bbSYinghai Lu tried_times + 1); 922977d17bbSYinghai Lu 923977d17bbSYinghai Lu /* third times and later will not check if it is leaf */ 924977d17bbSYinghai Lu if ((tried_times + 1) > 2) 925977d17bbSYinghai Lu rel_type = whole_subtree; 926977d17bbSYinghai Lu 927977d17bbSYinghai Lu /* 928977d17bbSYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 929977d17bbSYinghai Lu * child device under that bridge 930977d17bbSYinghai Lu */ 931977d17bbSYinghai Lu for (list = head.next; list;) { 932977d17bbSYinghai Lu bus = list->dev->bus; 933977d17bbSYinghai Lu pci_bus_release_bridge_resources(bus, list->flags & type_mask, 934977d17bbSYinghai Lu rel_type); 935977d17bbSYinghai Lu list = list->next; 936977d17bbSYinghai Lu } 937977d17bbSYinghai Lu /* restore size and flags */ 938977d17bbSYinghai Lu for (list = head.next; list;) { 939977d17bbSYinghai Lu struct resource *res = list->res; 940977d17bbSYinghai Lu 941977d17bbSYinghai Lu res->start = list->start; 942977d17bbSYinghai Lu res->end = list->end; 943977d17bbSYinghai Lu res->flags = list->flags; 944977d17bbSYinghai Lu if (list->dev->subordinate) 945977d17bbSYinghai Lu res->flags = 0; 946977d17bbSYinghai Lu 947977d17bbSYinghai Lu list = list->next; 948977d17bbSYinghai Lu } 949977d17bbSYinghai Lu free_failed_list(&head); 950977d17bbSYinghai Lu 951977d17bbSYinghai Lu goto again; 952977d17bbSYinghai Lu 953977d17bbSYinghai Lu enable_and_dump: 954977d17bbSYinghai Lu /* Depth last, update the hardware. */ 955977d17bbSYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 956977d17bbSYinghai Lu pci_enable_bridges(bus); 95776fbc263SYinghai Lu 95876fbc263SYinghai Lu /* dump the resource on buses */ 95976fbc263SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) { 96076fbc263SYinghai Lu pci_bus_dump_resources(bus); 96176fbc263SYinghai Lu } 9621da177e4SLinus Torvalds } 963*6841ec68SYinghai Lu 964*6841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) 965*6841ec68SYinghai Lu { 966*6841ec68SYinghai Lu struct pci_bus *parent = bridge->subordinate; 967*6841ec68SYinghai Lu int retval; 968*6841ec68SYinghai Lu 969*6841ec68SYinghai Lu pci_bus_size_bridges(parent); 970*6841ec68SYinghai Lu __pci_bridge_assign_resources(bridge, NULL); 971*6841ec68SYinghai Lu retval = pci_reenable_device(bridge); 972*6841ec68SYinghai Lu pci_set_master(bridge); 973*6841ec68SYinghai Lu pci_enable_bridges(parent); 974*6841ec68SYinghai Lu } 975*6841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); 976