xref: /openbmc/linux/drivers/pci/setup-bus.c (revision 51c48b310183ab6ba5419edfc6a8de889cc04521)
17328c8f4SBjorn Helgaas // SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvalds /*
3df62ab5eSBjorn Helgaas  * Support routines for initializing a PCI subsystem
41da177e4SLinus Torvalds  *
51da177e4SLinus Torvalds  * Extruded from code written by
61da177e4SLinus Torvalds  *      Dave Rusling (david.rusling@reo.mts.dec.com)
71da177e4SLinus Torvalds  *      David Mosberger (davidm@cs.arizona.edu)
81da177e4SLinus Torvalds  *	David Miller (davem@redhat.com)
91da177e4SLinus Torvalds  *
101da177e4SLinus Torvalds  * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
111da177e4SLinus Torvalds  *	     PCI-PCI bridges cleanup, sorted resource allocation.
121da177e4SLinus Torvalds  * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
131da177e4SLinus Torvalds  *	     Converted to allocation in 3 passes, which gives
141da177e4SLinus Torvalds  *	     tighter packing. Prefetchable range support.
151da177e4SLinus Torvalds  */
161da177e4SLinus Torvalds 
171da177e4SLinus Torvalds #include <linux/init.h>
181da177e4SLinus Torvalds #include <linux/kernel.h>
191da177e4SLinus Torvalds #include <linux/module.h>
201da177e4SLinus Torvalds #include <linux/pci.h>
211da177e4SLinus Torvalds #include <linux/errno.h>
221da177e4SLinus Torvalds #include <linux/ioport.h>
231da177e4SLinus Torvalds #include <linux/cache.h>
241da177e4SLinus Torvalds #include <linux/slab.h>
25584c5c42SRui Wang #include <linux/acpi.h>
266faf17f6SChris Wright #include "pci.h"
271da177e4SLinus Torvalds 
28844393f4SBjorn Helgaas unsigned int pci_flags;
2947087700SBjorn Helgaas 
30bdc4abecSYinghai Lu struct pci_dev_resource {
31bdc4abecSYinghai Lu 	struct list_head list;
322934a0deSYinghai Lu 	struct resource *res;
332934a0deSYinghai Lu 	struct pci_dev *dev;
34568ddef8SYinghai Lu 	resource_size_t start;
35568ddef8SYinghai Lu 	resource_size_t end;
36c8adf9a3SRam Pai 	resource_size_t add_size;
372bbc6942SRam Pai 	resource_size_t min_align;
38568ddef8SYinghai Lu 	unsigned long flags;
39568ddef8SYinghai Lu };
40568ddef8SYinghai Lu 
41bffc56d4SYinghai Lu static void free_list(struct list_head *head)
42bffc56d4SYinghai Lu {
43bffc56d4SYinghai Lu 	struct pci_dev_resource *dev_res, *tmp;
44bffc56d4SYinghai Lu 
45bffc56d4SYinghai Lu 	list_for_each_entry_safe(dev_res, tmp, head, list) {
46bffc56d4SYinghai Lu 		list_del(&dev_res->list);
47bffc56d4SYinghai Lu 		kfree(dev_res);
48bffc56d4SYinghai Lu 	}
49bffc56d4SYinghai Lu }
50094732a5SRam Pai 
51c8adf9a3SRam Pai /**
52c8adf9a3SRam Pai  * add_to_list() - add a new resource tracker to the list
53c8adf9a3SRam Pai  * @head:	Head of the list
54c8adf9a3SRam Pai  * @dev:	device corresponding to which the resource
55c8adf9a3SRam Pai  *		belongs
56c8adf9a3SRam Pai  * @res:	The resource to be tracked
57c8adf9a3SRam Pai  * @add_size:	additional size to be optionally added
58c8adf9a3SRam Pai  *              to the resource
59c8adf9a3SRam Pai  */
60bdc4abecSYinghai Lu static int add_to_list(struct list_head *head,
61c8adf9a3SRam Pai 		 struct pci_dev *dev, struct resource *res,
622bbc6942SRam Pai 		 resource_size_t add_size, resource_size_t min_align)
63568ddef8SYinghai Lu {
64764242a0SYinghai Lu 	struct pci_dev_resource *tmp;
65568ddef8SYinghai Lu 
66bdc4abecSYinghai Lu 	tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
67c7abb235SMarkus Elfring 	if (!tmp)
68ef62dfefSYinghai Lu 		return -ENOMEM;
69568ddef8SYinghai Lu 
70568ddef8SYinghai Lu 	tmp->res = res;
71568ddef8SYinghai Lu 	tmp->dev = dev;
72568ddef8SYinghai Lu 	tmp->start = res->start;
73568ddef8SYinghai Lu 	tmp->end = res->end;
74568ddef8SYinghai Lu 	tmp->flags = res->flags;
75c8adf9a3SRam Pai 	tmp->add_size = add_size;
762bbc6942SRam Pai 	tmp->min_align = min_align;
77bdc4abecSYinghai Lu 
78bdc4abecSYinghai Lu 	list_add(&tmp->list, head);
79ef62dfefSYinghai Lu 
80ef62dfefSYinghai Lu 	return 0;
81568ddef8SYinghai Lu }
82568ddef8SYinghai Lu 
83b9b0bba9SYinghai Lu static void remove_from_list(struct list_head *head,
843e6e0d80SYinghai Lu 				 struct resource *res)
853e6e0d80SYinghai Lu {
86b9b0bba9SYinghai Lu 	struct pci_dev_resource *dev_res, *tmp;
873e6e0d80SYinghai Lu 
88b9b0bba9SYinghai Lu 	list_for_each_entry_safe(dev_res, tmp, head, list) {
89b9b0bba9SYinghai Lu 		if (dev_res->res == res) {
90b9b0bba9SYinghai Lu 			list_del(&dev_res->list);
91b9b0bba9SYinghai Lu 			kfree(dev_res);
92bdc4abecSYinghai Lu 			break;
933e6e0d80SYinghai Lu 		}
943e6e0d80SYinghai Lu 	}
953e6e0d80SYinghai Lu }
963e6e0d80SYinghai Lu 
97d74b9027SWei Yang static struct pci_dev_resource *res_to_dev_res(struct list_head *head,
981c372353SYinghai Lu 					       struct resource *res)
991c372353SYinghai Lu {
100b9b0bba9SYinghai Lu 	struct pci_dev_resource *dev_res;
1011c372353SYinghai Lu 
102b9b0bba9SYinghai Lu 	list_for_each_entry(dev_res, head, list) {
10325e77388SBjorn Helgaas 		if (dev_res->res == res)
104d74b9027SWei Yang 			return dev_res;
105bdc4abecSYinghai Lu 	}
1061c372353SYinghai Lu 
107d74b9027SWei Yang 	return NULL;
1081c372353SYinghai Lu }
1091c372353SYinghai Lu 
110d74b9027SWei Yang static resource_size_t get_res_add_size(struct list_head *head,
111d74b9027SWei Yang 					struct resource *res)
112d74b9027SWei Yang {
113d74b9027SWei Yang 	struct pci_dev_resource *dev_res;
114d74b9027SWei Yang 
115d74b9027SWei Yang 	dev_res = res_to_dev_res(head, res);
116d74b9027SWei Yang 	return dev_res ? dev_res->add_size : 0;
117d74b9027SWei Yang }
118d74b9027SWei Yang 
119d74b9027SWei Yang static resource_size_t get_res_add_align(struct list_head *head,
120d74b9027SWei Yang 					 struct resource *res)
121d74b9027SWei Yang {
122d74b9027SWei Yang 	struct pci_dev_resource *dev_res;
123d74b9027SWei Yang 
124d74b9027SWei Yang 	dev_res = res_to_dev_res(head, res);
125d74b9027SWei Yang 	return dev_res ? dev_res->min_align : 0;
126d74b9027SWei Yang }
127d74b9027SWei Yang 
128d74b9027SWei Yang 
12978c3b329SYinghai Lu /* Sort resources by alignment */
130bdc4abecSYinghai Lu static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
13178c3b329SYinghai Lu {
13278c3b329SYinghai Lu 	int i;
13378c3b329SYinghai Lu 
13478c3b329SYinghai Lu 	for (i = 0; i < PCI_NUM_RESOURCES; i++) {
13578c3b329SYinghai Lu 		struct resource *r;
136bdc4abecSYinghai Lu 		struct pci_dev_resource *dev_res, *tmp;
13778c3b329SYinghai Lu 		resource_size_t r_align;
138bdc4abecSYinghai Lu 		struct list_head *n;
13978c3b329SYinghai Lu 
14078c3b329SYinghai Lu 		r = &dev->resource[i];
14178c3b329SYinghai Lu 
14278c3b329SYinghai Lu 		if (r->flags & IORESOURCE_PCI_FIXED)
14378c3b329SYinghai Lu 			continue;
14478c3b329SYinghai Lu 
14578c3b329SYinghai Lu 		if (!(r->flags) || r->parent)
14678c3b329SYinghai Lu 			continue;
14778c3b329SYinghai Lu 
14878c3b329SYinghai Lu 		r_align = pci_resource_alignment(dev, r);
14978c3b329SYinghai Lu 		if (!r_align) {
1507506dc79SFrederick Lawler 			pci_warn(dev, "BAR %d: %pR has bogus alignment\n",
15178c3b329SYinghai Lu 				 i, r);
15278c3b329SYinghai Lu 			continue;
15378c3b329SYinghai Lu 		}
15478c3b329SYinghai Lu 
155bdc4abecSYinghai Lu 		tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
15678c3b329SYinghai Lu 		if (!tmp)
157227f0647SRyan Desfosses 			panic("pdev_sort_resources(): kmalloc() failed!\n");
15878c3b329SYinghai Lu 		tmp->res = r;
15978c3b329SYinghai Lu 		tmp->dev = dev;
160bdc4abecSYinghai Lu 
161bdc4abecSYinghai Lu 		/* fallback is smallest one or list is empty*/
162bdc4abecSYinghai Lu 		n = head;
163bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list) {
164bdc4abecSYinghai Lu 			resource_size_t align;
165bdc4abecSYinghai Lu 
166bdc4abecSYinghai Lu 			align = pci_resource_alignment(dev_res->dev,
167bdc4abecSYinghai Lu 							 dev_res->res);
168bdc4abecSYinghai Lu 
169bdc4abecSYinghai Lu 			if (r_align > align) {
170bdc4abecSYinghai Lu 				n = &dev_res->list;
17178c3b329SYinghai Lu 				break;
17278c3b329SYinghai Lu 			}
17378c3b329SYinghai Lu 		}
174bdc4abecSYinghai Lu 		/* Insert it just before n*/
175bdc4abecSYinghai Lu 		list_add_tail(&tmp->list, n);
17678c3b329SYinghai Lu 	}
17778c3b329SYinghai Lu }
17878c3b329SYinghai Lu 
1796841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev,
180bdc4abecSYinghai Lu 				 struct list_head *head)
1811da177e4SLinus Torvalds {
1821da177e4SLinus Torvalds 	u16 class = dev->class >> 8;
1831da177e4SLinus Torvalds 
1849bded00bSKenji Kaneshige 	/* Don't touch classless devices or host bridges or ioapics.  */
1856841ec68SYinghai Lu 	if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
1866841ec68SYinghai Lu 		return;
1871da177e4SLinus Torvalds 
1889bded00bSKenji Kaneshige 	/* Don't touch ioapic devices already enabled by firmware */
18923186279SSatoru Takeuchi 	if (class == PCI_CLASS_SYSTEM_PIC) {
1909bded00bSKenji Kaneshige 		u16 command;
1919bded00bSKenji Kaneshige 		pci_read_config_word(dev, PCI_COMMAND, &command);
1929bded00bSKenji Kaneshige 		if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
1936841ec68SYinghai Lu 			return;
19423186279SSatoru Takeuchi 	}
19523186279SSatoru Takeuchi 
1966841ec68SYinghai Lu 	pdev_sort_resources(dev, head);
1971da177e4SLinus Torvalds }
1981da177e4SLinus Torvalds 
199fc075e1dSRam Pai static inline void reset_resource(struct resource *res)
200fc075e1dSRam Pai {
201fc075e1dSRam Pai 	res->start = 0;
202fc075e1dSRam Pai 	res->end = 0;
203fc075e1dSRam Pai 	res->flags = 0;
204fc075e1dSRam Pai }
205fc075e1dSRam Pai 
206c8adf9a3SRam Pai /**
2079e8bf93aSRam Pai  * reassign_resources_sorted() - satisfy any additional resource requests
208c8adf9a3SRam Pai  *
2099e8bf93aSRam Pai  * @realloc_head : head of the list tracking requests requiring additional
210c8adf9a3SRam Pai  *             resources
211c8adf9a3SRam Pai  * @head     : head of the list tracking requests with allocated
212c8adf9a3SRam Pai  *             resources
213c8adf9a3SRam Pai  *
2149e8bf93aSRam Pai  * Walk through each element of the realloc_head and try to procure
215c8adf9a3SRam Pai  * additional resources for the element, provided the element
216c8adf9a3SRam Pai  * is in the head list.
217c8adf9a3SRam Pai  */
218bdc4abecSYinghai Lu static void reassign_resources_sorted(struct list_head *realloc_head,
219bdc4abecSYinghai Lu 		struct list_head *head)
220c8adf9a3SRam Pai {
221c8adf9a3SRam Pai 	struct resource *res;
222b9b0bba9SYinghai Lu 	struct pci_dev_resource *add_res, *tmp;
223bdc4abecSYinghai Lu 	struct pci_dev_resource *dev_res;
224d74b9027SWei Yang 	resource_size_t add_size, align;
225c8adf9a3SRam Pai 	int idx;
226c8adf9a3SRam Pai 
227b9b0bba9SYinghai Lu 	list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
228bdc4abecSYinghai Lu 		bool found_match = false;
229bdc4abecSYinghai Lu 
230b9b0bba9SYinghai Lu 		res = add_res->res;
231c8adf9a3SRam Pai 		/* skip resource that has been reset */
232c8adf9a3SRam Pai 		if (!res->flags)
233c8adf9a3SRam Pai 			goto out;
234c8adf9a3SRam Pai 
235c8adf9a3SRam Pai 		/* skip this resource if not found in head list */
236bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list) {
237bdc4abecSYinghai Lu 			if (dev_res->res == res) {
238bdc4abecSYinghai Lu 				found_match = true;
239bdc4abecSYinghai Lu 				break;
240c8adf9a3SRam Pai 			}
241bdc4abecSYinghai Lu 		}
242bdc4abecSYinghai Lu 		if (!found_match)/* just skip */
243bdc4abecSYinghai Lu 			continue;
244c8adf9a3SRam Pai 
245b9b0bba9SYinghai Lu 		idx = res - &add_res->dev->resource[0];
246b9b0bba9SYinghai Lu 		add_size = add_res->add_size;
247d74b9027SWei Yang 		align = add_res->min_align;
2482bbc6942SRam Pai 		if (!resource_size(res)) {
249d74b9027SWei Yang 			res->start = align;
250c8adf9a3SRam Pai 			res->end = res->start + add_size - 1;
251b9b0bba9SYinghai Lu 			if (pci_assign_resource(add_res->dev, idx))
252c8adf9a3SRam Pai 				reset_resource(res);
2532bbc6942SRam Pai 		} else {
254b9b0bba9SYinghai Lu 			res->flags |= add_res->flags &
255bdc4abecSYinghai Lu 				 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
256b9b0bba9SYinghai Lu 			if (pci_reassign_resource(add_res->dev, idx,
257bdc4abecSYinghai Lu 						  add_size, align))
2587506dc79SFrederick Lawler 				pci_printk(KERN_DEBUG, add_res->dev,
259b592443dSYinghai Lu 					   "failed to add %llx res[%d]=%pR\n",
260b592443dSYinghai Lu 					   (unsigned long long)add_size,
261b592443dSYinghai Lu 					   idx, res);
262c8adf9a3SRam Pai 		}
263c8adf9a3SRam Pai out:
264b9b0bba9SYinghai Lu 		list_del(&add_res->list);
265b9b0bba9SYinghai Lu 		kfree(add_res);
266c8adf9a3SRam Pai 	}
267c8adf9a3SRam Pai }
268c8adf9a3SRam Pai 
269c8adf9a3SRam Pai /**
270c8adf9a3SRam Pai  * assign_requested_resources_sorted() - satisfy resource requests
271c8adf9a3SRam Pai  *
272c8adf9a3SRam Pai  * @head : head of the list tracking requests for resources
2738356aad4SWanpeng Li  * @fail_head : head of the list tracking requests that could
274c8adf9a3SRam Pai  *		not be allocated
275c8adf9a3SRam Pai  *
276c8adf9a3SRam Pai  * Satisfy resource requests of each element in the list. Add
277c8adf9a3SRam Pai  * requests that could not satisfied to the failed_list.
278c8adf9a3SRam Pai  */
279bdc4abecSYinghai Lu static void assign_requested_resources_sorted(struct list_head *head,
280bdc4abecSYinghai Lu 				 struct list_head *fail_head)
2816841ec68SYinghai Lu {
2826841ec68SYinghai Lu 	struct resource *res;
283bdc4abecSYinghai Lu 	struct pci_dev_resource *dev_res;
2846841ec68SYinghai Lu 	int idx;
2856841ec68SYinghai Lu 
286bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list) {
287bdc4abecSYinghai Lu 		res = dev_res->res;
288bdc4abecSYinghai Lu 		idx = res - &dev_res->dev->resource[0];
289bdc4abecSYinghai Lu 		if (resource_size(res) &&
290bdc4abecSYinghai Lu 		    pci_assign_resource(dev_res->dev, idx)) {
291a3cb999dSYinghai Lu 			if (fail_head) {
2929a928660SYinghai Lu 				/*
2939a928660SYinghai Lu 				 * if the failed res is for ROM BAR, and it will
2949a928660SYinghai Lu 				 * be enabled later, don't add it to the list
2959a928660SYinghai Lu 				 */
2969a928660SYinghai Lu 				if (!((idx == PCI_ROM_RESOURCE) &&
2979a928660SYinghai Lu 				      (!(res->flags & IORESOURCE_ROM_ENABLE))))
29867cc7e26SYinghai Lu 					add_to_list(fail_head,
29967cc7e26SYinghai Lu 						    dev_res->dev, res,
300f7625980SBjorn Helgaas 						    0 /* don't care */,
301f7625980SBjorn Helgaas 						    0 /* don't care */);
3029a928660SYinghai Lu 			}
303fc075e1dSRam Pai 			reset_resource(res);
304542df5deSRajesh Shah 		}
3051da177e4SLinus Torvalds 	}
3061da177e4SLinus Torvalds }
3071da177e4SLinus Torvalds 
308aa914f5eSYinghai Lu static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
309aa914f5eSYinghai Lu {
310aa914f5eSYinghai Lu 	struct pci_dev_resource *fail_res;
311aa914f5eSYinghai Lu 	unsigned long mask = 0;
312aa914f5eSYinghai Lu 
313aa914f5eSYinghai Lu 	/* check failed type */
314aa914f5eSYinghai Lu 	list_for_each_entry(fail_res, fail_head, list)
315aa914f5eSYinghai Lu 		mask |= fail_res->flags;
316aa914f5eSYinghai Lu 
317aa914f5eSYinghai Lu 	/*
318aa914f5eSYinghai Lu 	 * one pref failed resource will set IORESOURCE_MEM,
319aa914f5eSYinghai Lu 	 * as we can allocate pref in non-pref range.
320aa914f5eSYinghai Lu 	 * Will release all assigned non-pref sibling resources
321aa914f5eSYinghai Lu 	 * according to that bit.
322aa914f5eSYinghai Lu 	 */
323aa914f5eSYinghai Lu 	return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
324aa914f5eSYinghai Lu }
325aa914f5eSYinghai Lu 
326aa914f5eSYinghai Lu static bool pci_need_to_release(unsigned long mask, struct resource *res)
327aa914f5eSYinghai Lu {
328aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_IO)
329aa914f5eSYinghai Lu 		return !!(mask & IORESOURCE_IO);
330aa914f5eSYinghai Lu 
331aa914f5eSYinghai Lu 	/* check pref at first */
332aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_PREFETCH) {
333aa914f5eSYinghai Lu 		if (mask & IORESOURCE_PREFETCH)
334aa914f5eSYinghai Lu 			return true;
335aa914f5eSYinghai Lu 		/* count pref if its parent is non-pref */
336aa914f5eSYinghai Lu 		else if ((mask & IORESOURCE_MEM) &&
337aa914f5eSYinghai Lu 			 !(res->parent->flags & IORESOURCE_PREFETCH))
338aa914f5eSYinghai Lu 			return true;
339aa914f5eSYinghai Lu 		else
340aa914f5eSYinghai Lu 			return false;
341aa914f5eSYinghai Lu 	}
342aa914f5eSYinghai Lu 
343aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_MEM)
344aa914f5eSYinghai Lu 		return !!(mask & IORESOURCE_MEM);
345aa914f5eSYinghai Lu 
346aa914f5eSYinghai Lu 	return false;	/* should not get here */
347aa914f5eSYinghai Lu }
348aa914f5eSYinghai Lu 
349bdc4abecSYinghai Lu static void __assign_resources_sorted(struct list_head *head,
350bdc4abecSYinghai Lu 				 struct list_head *realloc_head,
351bdc4abecSYinghai Lu 				 struct list_head *fail_head)
352c8adf9a3SRam Pai {
3533e6e0d80SYinghai Lu 	/*
3543e6e0d80SYinghai Lu 	 * Should not assign requested resources at first.
3553e6e0d80SYinghai Lu 	 *   they could be adjacent, so later reassign can not reallocate
3563e6e0d80SYinghai Lu 	 *   them one by one in parent resource window.
357367fa982SMasanari Iida 	 * Try to assign requested + add_size at beginning
3583e6e0d80SYinghai Lu 	 *  if could do that, could get out early.
3593e6e0d80SYinghai Lu 	 *  if could not do that, we still try to assign requested at first,
3603e6e0d80SYinghai Lu 	 *    then try to reassign add_size for some resources.
361aa914f5eSYinghai Lu 	 *
362aa914f5eSYinghai Lu 	 * Separate three resource type checking if we need to release
363aa914f5eSYinghai Lu 	 * assigned resource after requested + add_size try.
364aa914f5eSYinghai Lu 	 *	1. if there is io port assign fail, will release assigned
365aa914f5eSYinghai Lu 	 *	   io port.
366aa914f5eSYinghai Lu 	 *	2. if there is pref mmio assign fail, release assigned
367aa914f5eSYinghai Lu 	 *	   pref mmio.
368aa914f5eSYinghai Lu 	 *	   if assigned pref mmio's parent is non-pref mmio and there
369aa914f5eSYinghai Lu 	 *	   is non-pref mmio assign fail, will release that assigned
370aa914f5eSYinghai Lu 	 *	   pref mmio.
371aa914f5eSYinghai Lu 	 *	3. if there is non-pref mmio assign fail or pref mmio
372aa914f5eSYinghai Lu 	 *	   assigned fail, will release assigned non-pref mmio.
3733e6e0d80SYinghai Lu 	 */
374bdc4abecSYinghai Lu 	LIST_HEAD(save_head);
375bdc4abecSYinghai Lu 	LIST_HEAD(local_fail_head);
376b9b0bba9SYinghai Lu 	struct pci_dev_resource *save_res;
377d74b9027SWei Yang 	struct pci_dev_resource *dev_res, *tmp_res, *dev_res2;
378aa914f5eSYinghai Lu 	unsigned long fail_type;
379d74b9027SWei Yang 	resource_size_t add_align, align;
3803e6e0d80SYinghai Lu 
3813e6e0d80SYinghai Lu 	/* Check if optional add_size is there */
382bdc4abecSYinghai Lu 	if (!realloc_head || list_empty(realloc_head))
3833e6e0d80SYinghai Lu 		goto requested_and_reassign;
3843e6e0d80SYinghai Lu 
3853e6e0d80SYinghai Lu 	/* Save original start, end, flags etc at first */
386bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list) {
387bdc4abecSYinghai Lu 		if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
388bffc56d4SYinghai Lu 			free_list(&save_head);
3893e6e0d80SYinghai Lu 			goto requested_and_reassign;
3903e6e0d80SYinghai Lu 		}
391bdc4abecSYinghai Lu 	}
3923e6e0d80SYinghai Lu 
3933e6e0d80SYinghai Lu 	/* Update res in head list with add_size in realloc_head list */
394d74b9027SWei Yang 	list_for_each_entry_safe(dev_res, tmp_res, head, list) {
395bdc4abecSYinghai Lu 		dev_res->res->end += get_res_add_size(realloc_head,
396bdc4abecSYinghai Lu 							dev_res->res);
3973e6e0d80SYinghai Lu 
398d74b9027SWei Yang 		/*
399d74b9027SWei Yang 		 * There are two kinds of additional resources in the list:
400d74b9027SWei Yang 		 * 1. bridge resource  -- IORESOURCE_STARTALIGN
401d74b9027SWei Yang 		 * 2. SR-IOV resource   -- IORESOURCE_SIZEALIGN
402d74b9027SWei Yang 		 * Here just fix the additional alignment for bridge
403d74b9027SWei Yang 		 */
404d74b9027SWei Yang 		if (!(dev_res->res->flags & IORESOURCE_STARTALIGN))
405d74b9027SWei Yang 			continue;
406d74b9027SWei Yang 
407d74b9027SWei Yang 		add_align = get_res_add_align(realloc_head, dev_res->res);
408d74b9027SWei Yang 
409d74b9027SWei Yang 		/*
410d74b9027SWei Yang 		 * The "head" list is sorted by the alignment to make sure
411d74b9027SWei Yang 		 * resources with bigger alignment will be assigned first.
412d74b9027SWei Yang 		 * After we change the alignment of a dev_res in "head" list,
413d74b9027SWei Yang 		 * we need to reorder the list by alignment to make it
414d74b9027SWei Yang 		 * consistent.
415d74b9027SWei Yang 		 */
416d74b9027SWei Yang 		if (add_align > dev_res->res->start) {
417552bc94eSYinghai Lu 			resource_size_t r_size = resource_size(dev_res->res);
418552bc94eSYinghai Lu 
419d74b9027SWei Yang 			dev_res->res->start = add_align;
420552bc94eSYinghai Lu 			dev_res->res->end = add_align + r_size - 1;
421d74b9027SWei Yang 
422d74b9027SWei Yang 			list_for_each_entry(dev_res2, head, list) {
423d74b9027SWei Yang 				align = pci_resource_alignment(dev_res2->dev,
424d74b9027SWei Yang 							       dev_res2->res);
425a6b65983SWei Yang 				if (add_align > align) {
426d74b9027SWei Yang 					list_move_tail(&dev_res->list,
427d74b9027SWei Yang 						       &dev_res2->list);
428a6b65983SWei Yang 					break;
429a6b65983SWei Yang 				}
430d74b9027SWei Yang 			}
431d74b9027SWei Yang 		}
432d74b9027SWei Yang 
433d74b9027SWei Yang 	}
434d74b9027SWei Yang 
4353e6e0d80SYinghai Lu 	/* Try updated head list with add_size added */
4363e6e0d80SYinghai Lu 	assign_requested_resources_sorted(head, &local_fail_head);
4373e6e0d80SYinghai Lu 
4383e6e0d80SYinghai Lu 	/* all assigned with add_size ? */
439bdc4abecSYinghai Lu 	if (list_empty(&local_fail_head)) {
4403e6e0d80SYinghai Lu 		/* Remove head list from realloc_head list */
441bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list)
442bdc4abecSYinghai Lu 			remove_from_list(realloc_head, dev_res->res);
443bffc56d4SYinghai Lu 		free_list(&save_head);
444bffc56d4SYinghai Lu 		free_list(head);
4453e6e0d80SYinghai Lu 		return;
4463e6e0d80SYinghai Lu 	}
4473e6e0d80SYinghai Lu 
448aa914f5eSYinghai Lu 	/* check failed type */
449aa914f5eSYinghai Lu 	fail_type = pci_fail_res_type_mask(&local_fail_head);
450aa914f5eSYinghai Lu 	/* remove not need to be released assigned res from head list etc */
451aa914f5eSYinghai Lu 	list_for_each_entry_safe(dev_res, tmp_res, head, list)
452aa914f5eSYinghai Lu 		if (dev_res->res->parent &&
453aa914f5eSYinghai Lu 		    !pci_need_to_release(fail_type, dev_res->res)) {
454aa914f5eSYinghai Lu 			/* remove it from realloc_head list */
455aa914f5eSYinghai Lu 			remove_from_list(realloc_head, dev_res->res);
456aa914f5eSYinghai Lu 			remove_from_list(&save_head, dev_res->res);
457aa914f5eSYinghai Lu 			list_del(&dev_res->list);
458aa914f5eSYinghai Lu 			kfree(dev_res);
459aa914f5eSYinghai Lu 		}
460aa914f5eSYinghai Lu 
461bffc56d4SYinghai Lu 	free_list(&local_fail_head);
4623e6e0d80SYinghai Lu 	/* Release assigned resource */
463bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list)
464bdc4abecSYinghai Lu 		if (dev_res->res->parent)
465bdc4abecSYinghai Lu 			release_resource(dev_res->res);
4663e6e0d80SYinghai Lu 	/* Restore start/end/flags from saved list */
467b9b0bba9SYinghai Lu 	list_for_each_entry(save_res, &save_head, list) {
468b9b0bba9SYinghai Lu 		struct resource *res = save_res->res;
4693e6e0d80SYinghai Lu 
470b9b0bba9SYinghai Lu 		res->start = save_res->start;
471b9b0bba9SYinghai Lu 		res->end = save_res->end;
472b9b0bba9SYinghai Lu 		res->flags = save_res->flags;
4733e6e0d80SYinghai Lu 	}
474bffc56d4SYinghai Lu 	free_list(&save_head);
4753e6e0d80SYinghai Lu 
4763e6e0d80SYinghai Lu requested_and_reassign:
477c8adf9a3SRam Pai 	/* Satisfy the must-have resource requests */
478c8adf9a3SRam Pai 	assign_requested_resources_sorted(head, fail_head);
479c8adf9a3SRam Pai 
4800a2daa1cSRam Pai 	/* Try to satisfy any additional optional resource
481c8adf9a3SRam Pai 		requests */
4829e8bf93aSRam Pai 	if (realloc_head)
4839e8bf93aSRam Pai 		reassign_resources_sorted(realloc_head, head);
484bffc56d4SYinghai Lu 	free_list(head);
485c8adf9a3SRam Pai }
486c8adf9a3SRam Pai 
4876841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev,
488bdc4abecSYinghai Lu 				 struct list_head *add_head,
489bdc4abecSYinghai Lu 				 struct list_head *fail_head)
4906841ec68SYinghai Lu {
491bdc4abecSYinghai Lu 	LIST_HEAD(head);
4926841ec68SYinghai Lu 
4936841ec68SYinghai Lu 	__dev_sort_resources(dev, &head);
4948424d759SYinghai Lu 	__assign_resources_sorted(&head, add_head, fail_head);
4956841ec68SYinghai Lu 
4966841ec68SYinghai Lu }
4976841ec68SYinghai Lu 
4986841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus,
499bdc4abecSYinghai Lu 					 struct list_head *realloc_head,
500bdc4abecSYinghai Lu 					 struct list_head *fail_head)
5016841ec68SYinghai Lu {
5026841ec68SYinghai Lu 	struct pci_dev *dev;
503bdc4abecSYinghai Lu 	LIST_HEAD(head);
5046841ec68SYinghai Lu 
5056841ec68SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list)
5066841ec68SYinghai Lu 		__dev_sort_resources(dev, &head);
5076841ec68SYinghai Lu 
5089e8bf93aSRam Pai 	__assign_resources_sorted(&head, realloc_head, fail_head);
5096841ec68SYinghai Lu }
5106841ec68SYinghai Lu 
511b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus)
5121da177e4SLinus Torvalds {
5131da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
514c7dabef8SBjorn Helgaas 	struct resource *res;
5151da177e4SLinus Torvalds 	struct pci_bus_region region;
5161da177e4SLinus Torvalds 
5177506dc79SFrederick Lawler 	pci_info(bridge, "CardBus bridge to %pR\n",
518b918c62eSYinghai Lu 		 &bus->busn_res);
5191da177e4SLinus Torvalds 
520c7dabef8SBjorn Helgaas 	res = bus->resource[0];
521fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
522c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
5231da177e4SLinus Torvalds 		/*
5241da177e4SLinus Torvalds 		 * The IO resource is allocated a range twice as large as it
5251da177e4SLinus Torvalds 		 * would normally need.  This allows us to set both IO regs.
5261da177e4SLinus Torvalds 		 */
5277506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
5281da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
5291da177e4SLinus Torvalds 					region.start);
5301da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
5311da177e4SLinus Torvalds 					region.end);
5321da177e4SLinus Torvalds 	}
5331da177e4SLinus Torvalds 
534c7dabef8SBjorn Helgaas 	res = bus->resource[1];
535fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
536c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
5377506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
5381da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
5391da177e4SLinus Torvalds 					region.start);
5401da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
5411da177e4SLinus Torvalds 					region.end);
5421da177e4SLinus Torvalds 	}
5431da177e4SLinus Torvalds 
544c7dabef8SBjorn Helgaas 	res = bus->resource[2];
545fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
546c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
5477506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
5481da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
5491da177e4SLinus Torvalds 					region.start);
5501da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
5511da177e4SLinus Torvalds 					region.end);
5521da177e4SLinus Torvalds 	}
5531da177e4SLinus Torvalds 
554c7dabef8SBjorn Helgaas 	res = bus->resource[3];
555fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
556c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
5577506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
5581da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
5591da177e4SLinus Torvalds 					region.start);
5601da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
5611da177e4SLinus Torvalds 					region.end);
5621da177e4SLinus Torvalds 	}
5631da177e4SLinus Torvalds }
564b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus);
5651da177e4SLinus Torvalds 
5661da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected.
5671da177e4SLinus Torvalds    PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
5681da177e4SLinus Torvalds    requires that if there is no I/O ports or memory behind the
5691da177e4SLinus Torvalds    bridge, corresponding range must be turned off by writing base
5701da177e4SLinus Torvalds    value greater than limit to the bridge's base/limit registers.
5711da177e4SLinus Torvalds 
5721da177e4SLinus Torvalds    Note: care must be taken when updating I/O base/limit registers
5731da177e4SLinus Torvalds    of bridges which support 32-bit I/O. This update requires two
5741da177e4SLinus Torvalds    config space writes, so it's quite possible that an I/O window of
5751da177e4SLinus Torvalds    the bridge will have some undesirable address (e.g. 0) after the
5761da177e4SLinus Torvalds    first write. Ditto 64-bit prefetchable MMIO.  */
5773f2f4dc4SYinghai Lu static void pci_setup_bridge_io(struct pci_dev *bridge)
5781da177e4SLinus Torvalds {
579c7dabef8SBjorn Helgaas 	struct resource *res;
5801da177e4SLinus Torvalds 	struct pci_bus_region region;
5812b28ae19SBjorn Helgaas 	unsigned long io_mask;
5822b28ae19SBjorn Helgaas 	u8 io_base_lo, io_limit_lo;
5835b764b83SBjorn Helgaas 	u16 l;
5845b764b83SBjorn Helgaas 	u32 io_upper16;
5851da177e4SLinus Torvalds 
5862b28ae19SBjorn Helgaas 	io_mask = PCI_IO_RANGE_MASK;
5872b28ae19SBjorn Helgaas 	if (bridge->io_window_1k)
5882b28ae19SBjorn Helgaas 		io_mask = PCI_IO_1K_RANGE_MASK;
5892b28ae19SBjorn Helgaas 
5901da177e4SLinus Torvalds 	/* Set up the top and bottom of the PCI I/O segment for this bus. */
5913f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
592fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
593c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
5945b764b83SBjorn Helgaas 		pci_read_config_word(bridge, PCI_IO_BASE, &l);
5952b28ae19SBjorn Helgaas 		io_base_lo = (region.start >> 8) & io_mask;
5962b28ae19SBjorn Helgaas 		io_limit_lo = (region.end >> 8) & io_mask;
5975b764b83SBjorn Helgaas 		l = ((u16) io_limit_lo << 8) | io_base_lo;
5981da177e4SLinus Torvalds 		/* Set up upper 16 bits of I/O base/limit. */
5991da177e4SLinus Torvalds 		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
6007506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
6017cc5997dSYinghai Lu 	} else {
6021da177e4SLinus Torvalds 		/* Clear upper 16 bits of I/O base/limit. */
6031da177e4SLinus Torvalds 		io_upper16 = 0;
6041da177e4SLinus Torvalds 		l = 0x00f0;
6051da177e4SLinus Torvalds 	}
6061da177e4SLinus Torvalds 	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */
6071da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
6081da177e4SLinus Torvalds 	/* Update lower 16 bits of I/O base/limit. */
6095b764b83SBjorn Helgaas 	pci_write_config_word(bridge, PCI_IO_BASE, l);
6101da177e4SLinus Torvalds 	/* Update upper 16 bits of I/O base/limit. */
6111da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
6127cc5997dSYinghai Lu }
6131da177e4SLinus Torvalds 
6143f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio(struct pci_dev *bridge)
6157cc5997dSYinghai Lu {
6167cc5997dSYinghai Lu 	struct resource *res;
6177cc5997dSYinghai Lu 	struct pci_bus_region region;
6187cc5997dSYinghai Lu 	u32 l;
6197cc5997dSYinghai Lu 
6207cc5997dSYinghai Lu 	/* Set up the top and bottom of the PCI Memory segment for this bus. */
6213f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
622fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
623c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
6241da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
6251da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
6267506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
6277cc5997dSYinghai Lu 	} else {
6281da177e4SLinus Torvalds 		l = 0x0000fff0;
6291da177e4SLinus Torvalds 	}
6301da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
6317cc5997dSYinghai Lu }
6327cc5997dSYinghai Lu 
6333f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge)
6347cc5997dSYinghai Lu {
6357cc5997dSYinghai Lu 	struct resource *res;
6367cc5997dSYinghai Lu 	struct pci_bus_region region;
6377cc5997dSYinghai Lu 	u32 l, bu, lu;
6381da177e4SLinus Torvalds 
6391da177e4SLinus Torvalds 	/* Clear out the upper 32 bits of PREF limit.
6401da177e4SLinus Torvalds 	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
6411da177e4SLinus Torvalds 	   disables PREF range, which is ok. */
6421da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
6431da177e4SLinus Torvalds 
6441da177e4SLinus Torvalds 	/* Set up PREF base/limit. */
645c40a22e0SBenjamin Herrenschmidt 	bu = lu = 0;
6463f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
647fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
648c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_PREFETCH) {
6491da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
6501da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
651c7dabef8SBjorn Helgaas 		if (res->flags & IORESOURCE_MEM_64) {
65213d36c24SAndrew Morton 			bu = upper_32_bits(region.start);
65313d36c24SAndrew Morton 			lu = upper_32_bits(region.end);
6541f82de10SYinghai Lu 		}
6557506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
6567cc5997dSYinghai Lu 	} else {
6571da177e4SLinus Torvalds 		l = 0x0000fff0;
6581da177e4SLinus Torvalds 	}
6591da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
6601da177e4SLinus Torvalds 
661c40a22e0SBenjamin Herrenschmidt 	/* Set the upper 32 bits of PREF base & limit. */
662c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
663c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
6647cc5997dSYinghai Lu }
6657cc5997dSYinghai Lu 
6667cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
6677cc5997dSYinghai Lu {
6687cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
6697cc5997dSYinghai Lu 
6707506dc79SFrederick Lawler 	pci_info(bridge, "PCI bridge to %pR\n",
671b918c62eSYinghai Lu 		 &bus->busn_res);
6727cc5997dSYinghai Lu 
6737cc5997dSYinghai Lu 	if (type & IORESOURCE_IO)
6743f2f4dc4SYinghai Lu 		pci_setup_bridge_io(bridge);
6757cc5997dSYinghai Lu 
6767cc5997dSYinghai Lu 	if (type & IORESOURCE_MEM)
6773f2f4dc4SYinghai Lu 		pci_setup_bridge_mmio(bridge);
6787cc5997dSYinghai Lu 
6797cc5997dSYinghai Lu 	if (type & IORESOURCE_PREFETCH)
6803f2f4dc4SYinghai Lu 		pci_setup_bridge_mmio_pref(bridge);
6811da177e4SLinus Torvalds 
6821da177e4SLinus Torvalds 	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
6831da177e4SLinus Torvalds }
6841da177e4SLinus Torvalds 
685d366d28cSGavin Shan void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
686d366d28cSGavin Shan {
687d366d28cSGavin Shan }
688d366d28cSGavin Shan 
689e2444273SBenjamin Herrenschmidt void pci_setup_bridge(struct pci_bus *bus)
6907cc5997dSYinghai Lu {
6917cc5997dSYinghai Lu 	unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
6927cc5997dSYinghai Lu 				  IORESOURCE_PREFETCH;
6937cc5997dSYinghai Lu 
694d366d28cSGavin Shan 	pcibios_setup_bridge(bus, type);
6957cc5997dSYinghai Lu 	__pci_setup_bridge(bus, type);
6967cc5997dSYinghai Lu }
6977cc5997dSYinghai Lu 
6988505e729SYinghai Lu 
6998505e729SYinghai Lu int pci_claim_bridge_resource(struct pci_dev *bridge, int i)
7008505e729SYinghai Lu {
7018505e729SYinghai Lu 	if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END)
7028505e729SYinghai Lu 		return 0;
7038505e729SYinghai Lu 
7048505e729SYinghai Lu 	if (pci_claim_resource(bridge, i) == 0)
7058505e729SYinghai Lu 		return 0;	/* claimed the window */
7068505e729SYinghai Lu 
7078505e729SYinghai Lu 	if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI)
7088505e729SYinghai Lu 		return 0;
7098505e729SYinghai Lu 
7108505e729SYinghai Lu 	if (!pci_bus_clip_resource(bridge, i))
7118505e729SYinghai Lu 		return -EINVAL;	/* clipping didn't change anything */
7128505e729SYinghai Lu 
7138505e729SYinghai Lu 	switch (i - PCI_BRIDGE_RESOURCES) {
7148505e729SYinghai Lu 	case 0:
7158505e729SYinghai Lu 		pci_setup_bridge_io(bridge);
7168505e729SYinghai Lu 		break;
7178505e729SYinghai Lu 	case 1:
7188505e729SYinghai Lu 		pci_setup_bridge_mmio(bridge);
7198505e729SYinghai Lu 		break;
7208505e729SYinghai Lu 	case 2:
7218505e729SYinghai Lu 		pci_setup_bridge_mmio_pref(bridge);
7228505e729SYinghai Lu 		break;
7238505e729SYinghai Lu 	default:
7248505e729SYinghai Lu 		return -EINVAL;
7258505e729SYinghai Lu 	}
7268505e729SYinghai Lu 
7278505e729SYinghai Lu 	if (pci_claim_resource(bridge, i) == 0)
7288505e729SYinghai Lu 		return 0;	/* claimed a smaller window */
7298505e729SYinghai Lu 
7308505e729SYinghai Lu 	return -EINVAL;
7318505e729SYinghai Lu }
7328505e729SYinghai Lu 
7331da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and
7341da177e4SLinus Torvalds    prefetchable memory ranges. If not, the respective
7351da177e4SLinus Torvalds    base/limit registers must be read-only and read as 0. */
73696bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus)
7371da177e4SLinus Torvalds {
7381da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
739*51c48b31SBjorn Helgaas 	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
7401da177e4SLinus Torvalds 
7411da177e4SLinus Torvalds 	b_res[1].flags |= IORESOURCE_MEM;
7421da177e4SLinus Torvalds 
743*51c48b31SBjorn Helgaas 	if (bridge->io_window)
7441da177e4SLinus Torvalds 		b_res[0].flags |= IORESOURCE_IO;
745d2f54d9bSBjorn Helgaas 
746*51c48b31SBjorn Helgaas 	if (bridge->pref_window) {
7471da177e4SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
748*51c48b31SBjorn Helgaas 		if (bridge->pref_64_window) {
7491f82de10SYinghai Lu 			b_res[2].flags |= IORESOURCE_MEM_64;
75099586105SYinghai Lu 			b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
75199586105SYinghai Lu 		}
7521f82de10SYinghai Lu 	}
7531da177e4SLinus Torvalds }
7541da177e4SLinus Torvalds 
7551da177e4SLinus Torvalds /* Helper function for sizing routines: find first available
7561da177e4SLinus Torvalds    bus resource of a given type. Note: we intentionally skip
7571da177e4SLinus Torvalds    the bus resources which have already been assigned (that is,
7581da177e4SLinus Torvalds    have non-NULL parent resource). */
7595b285415SYinghai Lu static struct resource *find_free_bus_resource(struct pci_bus *bus,
7605b285415SYinghai Lu 			 unsigned long type_mask, unsigned long type)
7611da177e4SLinus Torvalds {
7621da177e4SLinus Torvalds 	int i;
7631da177e4SLinus Torvalds 	struct resource *r;
7641da177e4SLinus Torvalds 
76589a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, r, i) {
766299de034SIvan Kokshaysky 		if (r == &ioport_resource || r == &iomem_resource)
767299de034SIvan Kokshaysky 			continue;
76855a10984SJesse Barnes 		if (r && (r->flags & type_mask) == type && !r->parent)
7691da177e4SLinus Torvalds 			return r;
7701da177e4SLinus Torvalds 	}
7711da177e4SLinus Torvalds 	return NULL;
7721da177e4SLinus Torvalds }
7731da177e4SLinus Torvalds 
77413583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size,
77513583b16SRam Pai 		resource_size_t min_size,
77613583b16SRam Pai 		resource_size_t size1,
777de3ffa30SJon Derrick 		resource_size_t add_size,
778de3ffa30SJon Derrick 		resource_size_t children_add_size,
77913583b16SRam Pai 		resource_size_t old_size,
78013583b16SRam Pai 		resource_size_t align)
78113583b16SRam Pai {
78213583b16SRam Pai 	if (size < min_size)
78313583b16SRam Pai 		size = min_size;
78413583b16SRam Pai 	if (old_size == 1)
78513583b16SRam Pai 		old_size = 0;
78613583b16SRam Pai 	/* To be fixed in 2.5: we should have sort of HAVE_ISA
78713583b16SRam Pai 	   flag in the struct pci_bus. */
78813583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
78913583b16SRam Pai 	size = (size & 0xff) + ((size & ~0xffUL) << 2);
79013583b16SRam Pai #endif
791de3ffa30SJon Derrick 	size = size + size1;
79213583b16SRam Pai 	if (size < old_size)
79313583b16SRam Pai 		size = old_size;
794de3ffa30SJon Derrick 
795de3ffa30SJon Derrick 	size = ALIGN(max(size, add_size) + children_add_size, align);
79613583b16SRam Pai 	return size;
79713583b16SRam Pai }
79813583b16SRam Pai 
79913583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size,
80013583b16SRam Pai 		resource_size_t min_size,
801de3ffa30SJon Derrick 		resource_size_t add_size,
802de3ffa30SJon Derrick 		resource_size_t children_add_size,
80313583b16SRam Pai 		resource_size_t old_size,
80413583b16SRam Pai 		resource_size_t align)
80513583b16SRam Pai {
80613583b16SRam Pai 	if (size < min_size)
80713583b16SRam Pai 		size = min_size;
80813583b16SRam Pai 	if (old_size == 1)
80913583b16SRam Pai 		old_size = 0;
81013583b16SRam Pai 	if (size < old_size)
81113583b16SRam Pai 		size = old_size;
812de3ffa30SJon Derrick 
813de3ffa30SJon Derrick 	size = ALIGN(max(size, add_size) + children_add_size, align);
81413583b16SRam Pai 	return size;
81513583b16SRam Pai }
81613583b16SRam Pai 
817ac5ad93eSGavin Shan resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
818ac5ad93eSGavin Shan 						unsigned long type)
819ac5ad93eSGavin Shan {
820ac5ad93eSGavin Shan 	return 1;
821ac5ad93eSGavin Shan }
822ac5ad93eSGavin Shan 
823ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_MEM_ALIGN	0x100000	/* 1MiB */
824ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN	0x1000		/* 4KiB */
825ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN_1K	0x400		/* 1KiB */
826ac5ad93eSGavin Shan 
827ac5ad93eSGavin Shan static resource_size_t window_alignment(struct pci_bus *bus,
828ac5ad93eSGavin Shan 					unsigned long type)
829ac5ad93eSGavin Shan {
830ac5ad93eSGavin Shan 	resource_size_t align = 1, arch_align;
831ac5ad93eSGavin Shan 
832ac5ad93eSGavin Shan 	if (type & IORESOURCE_MEM)
833ac5ad93eSGavin Shan 		align = PCI_P2P_DEFAULT_MEM_ALIGN;
834ac5ad93eSGavin Shan 	else if (type & IORESOURCE_IO) {
835ac5ad93eSGavin Shan 		/*
836ac5ad93eSGavin Shan 		 * Per spec, I/O windows are 4K-aligned, but some
837ac5ad93eSGavin Shan 		 * bridges have an extension to support 1K alignment.
838ac5ad93eSGavin Shan 		 */
839ac5ad93eSGavin Shan 		if (bus->self->io_window_1k)
840ac5ad93eSGavin Shan 			align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
841ac5ad93eSGavin Shan 		else
842ac5ad93eSGavin Shan 			align = PCI_P2P_DEFAULT_IO_ALIGN;
843ac5ad93eSGavin Shan 	}
844ac5ad93eSGavin Shan 
845ac5ad93eSGavin Shan 	arch_align = pcibios_window_alignment(bus, type);
846ac5ad93eSGavin Shan 	return max(align, arch_align);
847ac5ad93eSGavin Shan }
848ac5ad93eSGavin Shan 
849c8adf9a3SRam Pai /**
850c8adf9a3SRam Pai  * pbus_size_io() - size the io window of a given bus
851c8adf9a3SRam Pai  *
852c8adf9a3SRam Pai  * @bus : the bus
853c8adf9a3SRam Pai  * @min_size : the minimum io window that must to be allocated
854c8adf9a3SRam Pai  * @add_size : additional optional io window
8559e8bf93aSRam Pai  * @realloc_head : track the additional io window on this list
856c8adf9a3SRam Pai  *
857c8adf9a3SRam Pai  * Sizing the IO windows of the PCI-PCI bridge is trivial,
858fd591341SYinghai Lu  * since these windows have 1K or 4K granularity and the IO ranges
859c8adf9a3SRam Pai  * of non-bridge PCI devices are limited to 256 bytes.
860c8adf9a3SRam Pai  * We must be careful with the ISA aliasing though.
861c8adf9a3SRam Pai  */
862c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
863bdc4abecSYinghai Lu 		resource_size_t add_size, struct list_head *realloc_head)
8641da177e4SLinus Torvalds {
8651da177e4SLinus Torvalds 	struct pci_dev *dev;
8665b285415SYinghai Lu 	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO,
8675b285415SYinghai Lu 							IORESOURCE_IO);
86811251a86SWei Yang 	resource_size_t size = 0, size0 = 0, size1 = 0;
869be768912SYinghai Lu 	resource_size_t children_add_size = 0;
8702d1d6678SBjorn Helgaas 	resource_size_t min_align, align;
8711da177e4SLinus Torvalds 
8721da177e4SLinus Torvalds 	if (!b_res)
8731da177e4SLinus Torvalds 		return;
8741da177e4SLinus Torvalds 
8752d1d6678SBjorn Helgaas 	min_align = window_alignment(bus, IORESOURCE_IO);
8761da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
8771da177e4SLinus Torvalds 		int i;
8781da177e4SLinus Torvalds 
8791da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
8801da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
8811da177e4SLinus Torvalds 			unsigned long r_size;
8821da177e4SLinus Torvalds 
8831da177e4SLinus Torvalds 			if (r->parent || !(r->flags & IORESOURCE_IO))
8841da177e4SLinus Torvalds 				continue;
885022edd86SZhao, Yu 			r_size = resource_size(r);
8861da177e4SLinus Torvalds 
8871da177e4SLinus Torvalds 			if (r_size < 0x400)
8881da177e4SLinus Torvalds 				/* Might be re-aligned for ISA */
8891da177e4SLinus Torvalds 				size += r_size;
8901da177e4SLinus Torvalds 			else
8911da177e4SLinus Torvalds 				size1 += r_size;
892be768912SYinghai Lu 
893fd591341SYinghai Lu 			align = pci_resource_alignment(dev, r);
894fd591341SYinghai Lu 			if (align > min_align)
895fd591341SYinghai Lu 				min_align = align;
896fd591341SYinghai Lu 
8979e8bf93aSRam Pai 			if (realloc_head)
8989e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
8991da177e4SLinus Torvalds 		}
9001da177e4SLinus Torvalds 	}
901fd591341SYinghai Lu 
902de3ffa30SJon Derrick 	size0 = calculate_iosize(size, min_size, size1, 0, 0,
903fd591341SYinghai Lu 			resource_size(b_res), min_align);
904de3ffa30SJon Derrick 	size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 :
905de3ffa30SJon Derrick 		calculate_iosize(size, min_size, size1, add_size, children_add_size,
906fd591341SYinghai Lu 			resource_size(b_res), min_align);
907c8adf9a3SRam Pai 	if (!size0 && !size1) {
908865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
9097506dc79SFrederick Lawler 			pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
910227f0647SRyan Desfosses 				 b_res, &bus->busn_res);
9111da177e4SLinus Torvalds 		b_res->flags = 0;
9121da177e4SLinus Torvalds 		return;
9131da177e4SLinus Torvalds 	}
914fd591341SYinghai Lu 
915fd591341SYinghai Lu 	b_res->start = min_align;
916c8adf9a3SRam Pai 	b_res->end = b_res->start + size0 - 1;
91788452565SIvan Kokshaysky 	b_res->flags |= IORESOURCE_STARTALIGN;
918b592443dSYinghai Lu 	if (size1 > size0 && realloc_head) {
919fd591341SYinghai Lu 		add_to_list(realloc_head, bus->self, b_res, size1-size0,
920fd591341SYinghai Lu 			    min_align);
9217506dc79SFrederick Lawler 		pci_printk(KERN_DEBUG, bus->self, "bridge window %pR to %pR add_size %llx\n",
922227f0647SRyan Desfosses 			   b_res, &bus->busn_res,
92311251a86SWei Yang 			   (unsigned long long)size1-size0);
924b592443dSYinghai Lu 	}
9251da177e4SLinus Torvalds }
9261da177e4SLinus Torvalds 
927c121504eSGavin Shan static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
928c121504eSGavin Shan 						  int max_order)
929c121504eSGavin Shan {
930c121504eSGavin Shan 	resource_size_t align = 0;
931c121504eSGavin Shan 	resource_size_t min_align = 0;
932c121504eSGavin Shan 	int order;
933c121504eSGavin Shan 
934c121504eSGavin Shan 	for (order = 0; order <= max_order; order++) {
935c121504eSGavin Shan 		resource_size_t align1 = 1;
936c121504eSGavin Shan 
937c121504eSGavin Shan 		align1 <<= (order + 20);
938c121504eSGavin Shan 
939c121504eSGavin Shan 		if (!align)
940c121504eSGavin Shan 			min_align = align1;
941c121504eSGavin Shan 		else if (ALIGN(align + min_align, min_align) < align1)
942c121504eSGavin Shan 			min_align = align1 >> 1;
943c121504eSGavin Shan 		align += aligns[order];
944c121504eSGavin Shan 	}
945c121504eSGavin Shan 
946c121504eSGavin Shan 	return min_align;
947c121504eSGavin Shan }
948c121504eSGavin Shan 
949c8adf9a3SRam Pai /**
950c8adf9a3SRam Pai  * pbus_size_mem() - size the memory window of a given bus
951c8adf9a3SRam Pai  *
952c8adf9a3SRam Pai  * @bus : the bus
953496f70cfSWei Yang  * @mask: mask the resource flag, then compare it with type
954496f70cfSWei Yang  * @type: the type of free resource from bridge
9555b285415SYinghai Lu  * @type2: second match type
9565b285415SYinghai Lu  * @type3: third match type
957c8adf9a3SRam Pai  * @min_size : the minimum memory window that must to be allocated
958c8adf9a3SRam Pai  * @add_size : additional optional memory window
9599e8bf93aSRam Pai  * @realloc_head : track the additional memory window on this list
960c8adf9a3SRam Pai  *
961c8adf9a3SRam Pai  * Calculate the size of the bus and minimal alignment which
962c8adf9a3SRam Pai  * guarantees that all child resources fit in this size.
96330afe8d0SBjorn Helgaas  *
96430afe8d0SBjorn Helgaas  * Returns -ENOSPC if there's no available bus resource of the desired type.
96530afe8d0SBjorn Helgaas  * Otherwise, sets the bus resource start/end to indicate the required
96630afe8d0SBjorn Helgaas  * size, adds things to realloc_head (if supplied), and returns 0.
967c8adf9a3SRam Pai  */
96828760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
9695b285415SYinghai Lu 			 unsigned long type, unsigned long type2,
9705b285415SYinghai Lu 			 unsigned long type3,
9715b285415SYinghai Lu 			 resource_size_t min_size, resource_size_t add_size,
972bdc4abecSYinghai Lu 			 struct list_head *realloc_head)
9731da177e4SLinus Torvalds {
9741da177e4SLinus Torvalds 	struct pci_dev *dev;
975c8adf9a3SRam Pai 	resource_size_t min_align, align, size, size0, size1;
976096d4221SYinghai Lu 	resource_size_t aligns[18];	/* Alignments from 1Mb to 128Gb */
9771da177e4SLinus Torvalds 	int order, max_order;
9785b285415SYinghai Lu 	struct resource *b_res = find_free_bus_resource(bus,
9795b285415SYinghai Lu 					mask | IORESOURCE_PREFETCH, type);
980be768912SYinghai Lu 	resource_size_t children_add_size = 0;
981d74b9027SWei Yang 	resource_size_t children_add_align = 0;
982d74b9027SWei Yang 	resource_size_t add_align = 0;
9831da177e4SLinus Torvalds 
9841da177e4SLinus Torvalds 	if (!b_res)
98530afe8d0SBjorn Helgaas 		return -ENOSPC;
9861da177e4SLinus Torvalds 
9871da177e4SLinus Torvalds 	memset(aligns, 0, sizeof(aligns));
9881da177e4SLinus Torvalds 	max_order = 0;
9891da177e4SLinus Torvalds 	size = 0;
9901da177e4SLinus Torvalds 
9911da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
9921da177e4SLinus Torvalds 		int i;
9931da177e4SLinus Torvalds 
9941da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
9951da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
996c40a22e0SBenjamin Herrenschmidt 			resource_size_t r_size;
9971da177e4SLinus Torvalds 
998a2220d80SDavid Daney 			if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) ||
999a2220d80SDavid Daney 			    ((r->flags & mask) != type &&
10005b285415SYinghai Lu 			     (r->flags & mask) != type2 &&
10015b285415SYinghai Lu 			     (r->flags & mask) != type3))
10021da177e4SLinus Torvalds 				continue;
1003022edd86SZhao, Yu 			r_size = resource_size(r);
10042aceefcbSYinghai Lu #ifdef CONFIG_PCI_IOV
10052aceefcbSYinghai Lu 			/* put SRIOV requested res to the optional list */
10069e8bf93aSRam Pai 			if (realloc_head && i >= PCI_IOV_RESOURCES &&
10072aceefcbSYinghai Lu 					i <= PCI_IOV_RESOURCE_END) {
1008d74b9027SWei Yang 				add_align = max(pci_resource_alignment(dev, r), add_align);
10092aceefcbSYinghai Lu 				r->end = r->start - 1;
1010f7625980SBjorn Helgaas 				add_to_list(realloc_head, dev, r, r_size, 0/* don't care */);
10112aceefcbSYinghai Lu 				children_add_size += r_size;
10122aceefcbSYinghai Lu 				continue;
10132aceefcbSYinghai Lu 			}
10142aceefcbSYinghai Lu #endif
101514c8530dSAlan 			/*
101614c8530dSAlan 			 * aligns[0] is for 1MB (since bridge memory
101714c8530dSAlan 			 * windows are always at least 1MB aligned), so
101814c8530dSAlan 			 * keep "order" from being negative for smaller
101914c8530dSAlan 			 * resources.
102014c8530dSAlan 			 */
10216faf17f6SChris Wright 			align = pci_resource_alignment(dev, r);
10221da177e4SLinus Torvalds 			order = __ffs(align) - 20;
102314c8530dSAlan 			if (order < 0)
102414c8530dSAlan 				order = 0;
102514c8530dSAlan 			if (order >= ARRAY_SIZE(aligns)) {
10267506dc79SFrederick Lawler 				pci_warn(dev, "disabling BAR %d: %pR (bad alignment %#llx)\n",
1027227f0647SRyan Desfosses 					 i, r, (unsigned long long) align);
10281da177e4SLinus Torvalds 				r->flags = 0;
10291da177e4SLinus Torvalds 				continue;
10301da177e4SLinus Torvalds 			}
1031c9c75143SYongji Xie 			size += max(r_size, align);
10321da177e4SLinus Torvalds 			/* Exclude ranges with size > align from
10331da177e4SLinus Torvalds 			   calculation of the alignment. */
1034c9c75143SYongji Xie 			if (r_size <= align)
10351da177e4SLinus Torvalds 				aligns[order] += align;
10361da177e4SLinus Torvalds 			if (order > max_order)
10371da177e4SLinus Torvalds 				max_order = order;
1038be768912SYinghai Lu 
1039d74b9027SWei Yang 			if (realloc_head) {
10409e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
1041d74b9027SWei Yang 				children_add_align = get_res_add_align(realloc_head, r);
1042d74b9027SWei Yang 				add_align = max(add_align, children_add_align);
1043d74b9027SWei Yang 			}
10441da177e4SLinus Torvalds 		}
10451da177e4SLinus Torvalds 	}
10468308c54dSJeremy Fitzhardinge 
1047c121504eSGavin Shan 	min_align = calculate_mem_align(aligns, max_order);
10483ad94b0dSWei Yang 	min_align = max(min_align, window_alignment(bus, b_res->flags));
1049de3ffa30SJon Derrick 	size0 = calculate_memsize(size, min_size, 0, 0, resource_size(b_res), min_align);
1050d74b9027SWei Yang 	add_align = max(min_align, add_align);
1051de3ffa30SJon Derrick 	size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 :
1052de3ffa30SJon Derrick 		calculate_memsize(size, min_size, add_size, children_add_size,
1053d74b9027SWei Yang 				resource_size(b_res), add_align);
1054c8adf9a3SRam Pai 	if (!size0 && !size1) {
1055865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
10567506dc79SFrederick Lawler 			pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
1057227f0647SRyan Desfosses 				 b_res, &bus->busn_res);
10581da177e4SLinus Torvalds 		b_res->flags = 0;
105930afe8d0SBjorn Helgaas 		return 0;
10601da177e4SLinus Torvalds 	}
10611da177e4SLinus Torvalds 	b_res->start = min_align;
1062c8adf9a3SRam Pai 	b_res->end = size0 + min_align - 1;
10635b285415SYinghai Lu 	b_res->flags |= IORESOURCE_STARTALIGN;
1064b592443dSYinghai Lu 	if (size1 > size0 && realloc_head) {
1065d74b9027SWei Yang 		add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align);
10667506dc79SFrederick Lawler 		pci_printk(KERN_DEBUG, bus->self, "bridge window %pR to %pR add_size %llx add_align %llx\n",
1067227f0647SRyan Desfosses 			   b_res, &bus->busn_res,
1068d74b9027SWei Yang 			   (unsigned long long) (size1 - size0),
1069d74b9027SWei Yang 			   (unsigned long long) add_align);
1070b592443dSYinghai Lu 	}
107130afe8d0SBjorn Helgaas 	return 0;
10721da177e4SLinus Torvalds }
10731da177e4SLinus Torvalds 
10740a2daa1cSRam Pai unsigned long pci_cardbus_resource_alignment(struct resource *res)
10750a2daa1cSRam Pai {
10760a2daa1cSRam Pai 	if (res->flags & IORESOURCE_IO)
10770a2daa1cSRam Pai 		return pci_cardbus_io_size;
10780a2daa1cSRam Pai 	if (res->flags & IORESOURCE_MEM)
10790a2daa1cSRam Pai 		return pci_cardbus_mem_size;
10800a2daa1cSRam Pai 	return 0;
10810a2daa1cSRam Pai }
10820a2daa1cSRam Pai 
10830a2daa1cSRam Pai static void pci_bus_size_cardbus(struct pci_bus *bus,
1084bdc4abecSYinghai Lu 			struct list_head *realloc_head)
10851da177e4SLinus Torvalds {
10861da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
10871da177e4SLinus Torvalds 	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
108811848934SYinghai Lu 	resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
10891da177e4SLinus Torvalds 	u16 ctrl;
10901da177e4SLinus Torvalds 
10913796f1e2SYinghai Lu 	if (b_res[0].parent)
10923796f1e2SYinghai Lu 		goto handle_b_res_1;
10931da177e4SLinus Torvalds 	/*
10941da177e4SLinus Torvalds 	 * Reserve some resources for CardBus.  We reserve
10951da177e4SLinus Torvalds 	 * a fixed amount of bus space for CardBus bridges.
10961da177e4SLinus Torvalds 	 */
109711848934SYinghai Lu 	b_res[0].start = pci_cardbus_io_size;
109811848934SYinghai Lu 	b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
109911848934SYinghai Lu 	b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
110011848934SYinghai Lu 	if (realloc_head) {
110111848934SYinghai Lu 		b_res[0].end -= pci_cardbus_io_size;
110211848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
110311848934SYinghai Lu 				pci_cardbus_io_size);
110411848934SYinghai Lu 	}
11051da177e4SLinus Torvalds 
11063796f1e2SYinghai Lu handle_b_res_1:
11073796f1e2SYinghai Lu 	if (b_res[1].parent)
11083796f1e2SYinghai Lu 		goto handle_b_res_2;
110911848934SYinghai Lu 	b_res[1].start = pci_cardbus_io_size;
111011848934SYinghai Lu 	b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
111111848934SYinghai Lu 	b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
111211848934SYinghai Lu 	if (realloc_head) {
111311848934SYinghai Lu 		b_res[1].end -= pci_cardbus_io_size;
111411848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size,
111511848934SYinghai Lu 				 pci_cardbus_io_size);
111611848934SYinghai Lu 	}
11171da177e4SLinus Torvalds 
11183796f1e2SYinghai Lu handle_b_res_2:
1119dcef0d06SYinghai Lu 	/* MEM1 must not be pref mmio */
1120dcef0d06SYinghai Lu 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1121dcef0d06SYinghai Lu 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1122dcef0d06SYinghai Lu 		ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1123dcef0d06SYinghai Lu 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1124dcef0d06SYinghai Lu 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1125dcef0d06SYinghai Lu 	}
1126dcef0d06SYinghai Lu 
11271da177e4SLinus Torvalds 	/*
11281da177e4SLinus Torvalds 	 * Check whether prefetchable memory is supported
11291da177e4SLinus Torvalds 	 * by this bridge.
11301da177e4SLinus Torvalds 	 */
11311da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
11321da177e4SLinus Torvalds 	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
11331da177e4SLinus Torvalds 		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
11341da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
11351da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
11361da177e4SLinus Torvalds 	}
11371da177e4SLinus Torvalds 
11383796f1e2SYinghai Lu 	if (b_res[2].parent)
11393796f1e2SYinghai Lu 		goto handle_b_res_3;
11401da177e4SLinus Torvalds 	/*
11411da177e4SLinus Torvalds 	 * If we have prefetchable memory support, allocate
11421da177e4SLinus Torvalds 	 * two regions.  Otherwise, allocate one region of
11431da177e4SLinus Torvalds 	 * twice the size.
11441da177e4SLinus Torvalds 	 */
11451da177e4SLinus Torvalds 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
114611848934SYinghai Lu 		b_res[2].start = pci_cardbus_mem_size;
114711848934SYinghai Lu 		b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
114811848934SYinghai Lu 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
114911848934SYinghai Lu 				  IORESOURCE_STARTALIGN;
115011848934SYinghai Lu 		if (realloc_head) {
115111848934SYinghai Lu 			b_res[2].end -= pci_cardbus_mem_size;
115211848934SYinghai Lu 			add_to_list(realloc_head, bridge, b_res+2,
115311848934SYinghai Lu 				 pci_cardbus_mem_size, pci_cardbus_mem_size);
11541da177e4SLinus Torvalds 		}
11550a2daa1cSRam Pai 
115611848934SYinghai Lu 		/* reduce that to half */
115711848934SYinghai Lu 		b_res_3_size = pci_cardbus_mem_size;
115811848934SYinghai Lu 	}
115911848934SYinghai Lu 
11603796f1e2SYinghai Lu handle_b_res_3:
11613796f1e2SYinghai Lu 	if (b_res[3].parent)
11623796f1e2SYinghai Lu 		goto handle_done;
116311848934SYinghai Lu 	b_res[3].start = pci_cardbus_mem_size;
116411848934SYinghai Lu 	b_res[3].end = b_res[3].start + b_res_3_size - 1;
116511848934SYinghai Lu 	b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
116611848934SYinghai Lu 	if (realloc_head) {
116711848934SYinghai Lu 		b_res[3].end -= b_res_3_size;
116811848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res+3, b_res_3_size,
116911848934SYinghai Lu 				 pci_cardbus_mem_size);
117011848934SYinghai Lu 	}
11713796f1e2SYinghai Lu 
11723796f1e2SYinghai Lu handle_done:
11733796f1e2SYinghai Lu 	;
11741da177e4SLinus Torvalds }
11751da177e4SLinus Torvalds 
117610874f5aSBjorn Helgaas void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head)
11771da177e4SLinus Torvalds {
11781da177e4SLinus Torvalds 	struct pci_dev *dev;
11795b285415SYinghai Lu 	unsigned long mask, prefmask, type2 = 0, type3 = 0;
1180c8adf9a3SRam Pai 	resource_size_t additional_mem_size = 0, additional_io_size = 0;
11815b285415SYinghai Lu 	struct resource *b_res;
118230afe8d0SBjorn Helgaas 	int ret;
11831da177e4SLinus Torvalds 
11841da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
11851da177e4SLinus Torvalds 		struct pci_bus *b = dev->subordinate;
11861da177e4SLinus Torvalds 		if (!b)
11871da177e4SLinus Torvalds 			continue;
11881da177e4SLinus Torvalds 
11891da177e4SLinus Torvalds 		switch (dev->class >> 8) {
11901da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
11919e8bf93aSRam Pai 			pci_bus_size_cardbus(b, realloc_head);
11921da177e4SLinus Torvalds 			break;
11931da177e4SLinus Torvalds 
11941da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
11951da177e4SLinus Torvalds 		default:
11969e8bf93aSRam Pai 			__pci_bus_size_bridges(b, realloc_head);
11971da177e4SLinus Torvalds 			break;
11981da177e4SLinus Torvalds 		}
11991da177e4SLinus Torvalds 	}
12001da177e4SLinus Torvalds 
12011da177e4SLinus Torvalds 	/* The root bus? */
12022ba29e27SWei Yang 	if (pci_is_root_bus(bus))
12031da177e4SLinus Torvalds 		return;
12041da177e4SLinus Torvalds 
12051da177e4SLinus Torvalds 	switch (bus->self->class >> 8) {
12061da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_CARDBUS:
12071da177e4SLinus Torvalds 		/* don't size cardbuses yet. */
12081da177e4SLinus Torvalds 		break;
12091da177e4SLinus Torvalds 
12101da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_PCI:
12111da177e4SLinus Torvalds 		pci_bridge_check_ranges(bus);
121228760489SEric W. Biederman 		if (bus->self->is_hotplug_bridge) {
1213c8adf9a3SRam Pai 			additional_io_size  = pci_hotplug_io_size;
1214c8adf9a3SRam Pai 			additional_mem_size = pci_hotplug_mem_size;
121528760489SEric W. Biederman 		}
121667d29b5cSBjorn Helgaas 		/* Fall through */
12171da177e4SLinus Torvalds 	default:
121819aa7ee4SYinghai Lu 		pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
121919aa7ee4SYinghai Lu 			     additional_io_size, realloc_head);
122067d29b5cSBjorn Helgaas 
122167d29b5cSBjorn Helgaas 		/*
122267d29b5cSBjorn Helgaas 		 * If there's a 64-bit prefetchable MMIO window, compute
122367d29b5cSBjorn Helgaas 		 * the size required to put all 64-bit prefetchable
122467d29b5cSBjorn Helgaas 		 * resources in it.
122567d29b5cSBjorn Helgaas 		 */
12265b285415SYinghai Lu 		b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES];
12271da177e4SLinus Torvalds 		mask = IORESOURCE_MEM;
12281da177e4SLinus Torvalds 		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
12295b285415SYinghai Lu 		if (b_res[2].flags & IORESOURCE_MEM_64) {
12305b285415SYinghai Lu 			prefmask |= IORESOURCE_MEM_64;
123130afe8d0SBjorn Helgaas 			ret = pbus_size_mem(bus, prefmask, prefmask,
12325b285415SYinghai Lu 				  prefmask, prefmask,
123319aa7ee4SYinghai Lu 				  realloc_head ? 0 : additional_mem_size,
123430afe8d0SBjorn Helgaas 				  additional_mem_size, realloc_head);
123567d29b5cSBjorn Helgaas 
12365b285415SYinghai Lu 			/*
123767d29b5cSBjorn Helgaas 			 * If successful, all non-prefetchable resources
123867d29b5cSBjorn Helgaas 			 * and any 32-bit prefetchable resources will go in
123967d29b5cSBjorn Helgaas 			 * the non-prefetchable window.
124067d29b5cSBjorn Helgaas 			 */
124167d29b5cSBjorn Helgaas 			if (ret == 0) {
12425b285415SYinghai Lu 				mask = prefmask;
12435b285415SYinghai Lu 				type2 = prefmask & ~IORESOURCE_MEM_64;
12445b285415SYinghai Lu 				type3 = prefmask & ~IORESOURCE_PREFETCH;
12455b285415SYinghai Lu 			}
12465b285415SYinghai Lu 		}
124767d29b5cSBjorn Helgaas 
124867d29b5cSBjorn Helgaas 		/*
124967d29b5cSBjorn Helgaas 		 * If there is no 64-bit prefetchable window, compute the
125067d29b5cSBjorn Helgaas 		 * size required to put all prefetchable resources in the
125167d29b5cSBjorn Helgaas 		 * 32-bit prefetchable window (if there is one).
125267d29b5cSBjorn Helgaas 		 */
12535b285415SYinghai Lu 		if (!type2) {
12545b285415SYinghai Lu 			prefmask &= ~IORESOURCE_MEM_64;
125530afe8d0SBjorn Helgaas 			ret = pbus_size_mem(bus, prefmask, prefmask,
12565b285415SYinghai Lu 					 prefmask, prefmask,
12575b285415SYinghai Lu 					 realloc_head ? 0 : additional_mem_size,
125830afe8d0SBjorn Helgaas 					 additional_mem_size, realloc_head);
125967d29b5cSBjorn Helgaas 
126067d29b5cSBjorn Helgaas 			/*
126167d29b5cSBjorn Helgaas 			 * If successful, only non-prefetchable resources
126267d29b5cSBjorn Helgaas 			 * will go in the non-prefetchable window.
126367d29b5cSBjorn Helgaas 			 */
126467d29b5cSBjorn Helgaas 			if (ret == 0)
12655b285415SYinghai Lu 				mask = prefmask;
126628760489SEric W. Biederman 			else
1267c8adf9a3SRam Pai 				additional_mem_size += additional_mem_size;
126867d29b5cSBjorn Helgaas 
12695b285415SYinghai Lu 			type2 = type3 = IORESOURCE_MEM;
12705b285415SYinghai Lu 		}
127167d29b5cSBjorn Helgaas 
127267d29b5cSBjorn Helgaas 		/*
127367d29b5cSBjorn Helgaas 		 * Compute the size required to put everything else in the
127467d29b5cSBjorn Helgaas 		 * non-prefetchable window.  This includes:
127567d29b5cSBjorn Helgaas 		 *
127667d29b5cSBjorn Helgaas 		 *   - all non-prefetchable resources
127767d29b5cSBjorn Helgaas 		 *   - 32-bit prefetchable resources if there's a 64-bit
127867d29b5cSBjorn Helgaas 		 *     prefetchable window or no prefetchable window at all
127967d29b5cSBjorn Helgaas 		 *   - 64-bit prefetchable resources if there's no
128067d29b5cSBjorn Helgaas 		 *     prefetchable window at all
128167d29b5cSBjorn Helgaas 		 *
128267d29b5cSBjorn Helgaas 		 * Note that the strategy in __pci_assign_resource() must
128367d29b5cSBjorn Helgaas 		 * match that used here.  Specifically, we cannot put a
128467d29b5cSBjorn Helgaas 		 * 32-bit prefetchable resource in a 64-bit prefetchable
128567d29b5cSBjorn Helgaas 		 * window.
128667d29b5cSBjorn Helgaas 		 */
12875b285415SYinghai Lu 		pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3,
128819aa7ee4SYinghai Lu 				realloc_head ? 0 : additional_mem_size,
128919aa7ee4SYinghai Lu 				additional_mem_size, realloc_head);
12901da177e4SLinus Torvalds 		break;
12911da177e4SLinus Torvalds 	}
12921da177e4SLinus Torvalds }
1293c8adf9a3SRam Pai 
129410874f5aSBjorn Helgaas void pci_bus_size_bridges(struct pci_bus *bus)
1295c8adf9a3SRam Pai {
1296c8adf9a3SRam Pai 	__pci_bus_size_bridges(bus, NULL);
1297c8adf9a3SRam Pai }
12981da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges);
12991da177e4SLinus Torvalds 
1300d04d0111SDavid Daney static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r)
1301d04d0111SDavid Daney {
1302d04d0111SDavid Daney 	int i;
1303d04d0111SDavid Daney 	struct resource *parent_r;
1304d04d0111SDavid Daney 	unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM |
1305d04d0111SDavid Daney 			     IORESOURCE_PREFETCH;
1306d04d0111SDavid Daney 
1307d04d0111SDavid Daney 	pci_bus_for_each_resource(b, parent_r, i) {
1308d04d0111SDavid Daney 		if (!parent_r)
1309d04d0111SDavid Daney 			continue;
1310d04d0111SDavid Daney 
1311d04d0111SDavid Daney 		if ((r->flags & mask) == (parent_r->flags & mask) &&
1312d04d0111SDavid Daney 		    resource_contains(parent_r, r))
1313d04d0111SDavid Daney 			request_resource(parent_r, r);
1314d04d0111SDavid Daney 	}
1315d04d0111SDavid Daney }
1316d04d0111SDavid Daney 
1317d04d0111SDavid Daney /*
1318d04d0111SDavid Daney  * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they
1319d04d0111SDavid Daney  * are skipped by pbus_assign_resources_sorted().
1320d04d0111SDavid Daney  */
1321d04d0111SDavid Daney static void pdev_assign_fixed_resources(struct pci_dev *dev)
1322d04d0111SDavid Daney {
1323d04d0111SDavid Daney 	int i;
1324d04d0111SDavid Daney 
1325d04d0111SDavid Daney 	for (i = 0; i <  PCI_NUM_RESOURCES; i++) {
1326d04d0111SDavid Daney 		struct pci_bus *b;
1327d04d0111SDavid Daney 		struct resource *r = &dev->resource[i];
1328d04d0111SDavid Daney 
1329d04d0111SDavid Daney 		if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) ||
1330d04d0111SDavid Daney 		    !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
1331d04d0111SDavid Daney 			continue;
1332d04d0111SDavid Daney 
1333d04d0111SDavid Daney 		b = dev->bus;
1334d04d0111SDavid Daney 		while (b && !r->parent) {
1335d04d0111SDavid Daney 			assign_fixed_resource_on_bus(b, r);
1336d04d0111SDavid Daney 			b = b->parent;
1337d04d0111SDavid Daney 		}
1338d04d0111SDavid Daney 	}
1339d04d0111SDavid Daney }
1340d04d0111SDavid Daney 
134110874f5aSBjorn Helgaas void __pci_bus_assign_resources(const struct pci_bus *bus,
1342bdc4abecSYinghai Lu 				struct list_head *realloc_head,
1343bdc4abecSYinghai Lu 				struct list_head *fail_head)
13441da177e4SLinus Torvalds {
13451da177e4SLinus Torvalds 	struct pci_bus *b;
13461da177e4SLinus Torvalds 	struct pci_dev *dev;
13471da177e4SLinus Torvalds 
13489e8bf93aSRam Pai 	pbus_assign_resources_sorted(bus, realloc_head, fail_head);
13491da177e4SLinus Torvalds 
13501da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
1351d04d0111SDavid Daney 		pdev_assign_fixed_resources(dev);
1352d04d0111SDavid Daney 
13531da177e4SLinus Torvalds 		b = dev->subordinate;
13541da177e4SLinus Torvalds 		if (!b)
13551da177e4SLinus Torvalds 			continue;
13561da177e4SLinus Torvalds 
13579e8bf93aSRam Pai 		__pci_bus_assign_resources(b, realloc_head, fail_head);
13581da177e4SLinus Torvalds 
13591da177e4SLinus Torvalds 		switch (dev->class >> 8) {
13601da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
13616841ec68SYinghai Lu 			if (!pci_is_enabled(dev))
13621da177e4SLinus Torvalds 				pci_setup_bridge(b);
13631da177e4SLinus Torvalds 			break;
13641da177e4SLinus Torvalds 
13651da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
13661da177e4SLinus Torvalds 			pci_setup_cardbus(b);
13671da177e4SLinus Torvalds 			break;
13681da177e4SLinus Torvalds 
13691da177e4SLinus Torvalds 		default:
13707506dc79SFrederick Lawler 			pci_info(dev, "not setting up bridge for bus %04x:%02x\n",
1371227f0647SRyan Desfosses 				 pci_domain_nr(b), b->number);
13721da177e4SLinus Torvalds 			break;
13731da177e4SLinus Torvalds 		}
13741da177e4SLinus Torvalds 	}
13751da177e4SLinus Torvalds }
1376568ddef8SYinghai Lu 
137710874f5aSBjorn Helgaas void pci_bus_assign_resources(const struct pci_bus *bus)
1378568ddef8SYinghai Lu {
1379c8adf9a3SRam Pai 	__pci_bus_assign_resources(bus, NULL, NULL);
1380568ddef8SYinghai Lu }
13811da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources);
13821da177e4SLinus Torvalds 
1383765bf9b7SLorenzo Pieralisi static void pci_claim_device_resources(struct pci_dev *dev)
1384765bf9b7SLorenzo Pieralisi {
1385765bf9b7SLorenzo Pieralisi 	int i;
1386765bf9b7SLorenzo Pieralisi 
1387765bf9b7SLorenzo Pieralisi 	for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
1388765bf9b7SLorenzo Pieralisi 		struct resource *r = &dev->resource[i];
1389765bf9b7SLorenzo Pieralisi 
1390765bf9b7SLorenzo Pieralisi 		if (!r->flags || r->parent)
1391765bf9b7SLorenzo Pieralisi 			continue;
1392765bf9b7SLorenzo Pieralisi 
1393765bf9b7SLorenzo Pieralisi 		pci_claim_resource(dev, i);
1394765bf9b7SLorenzo Pieralisi 	}
1395765bf9b7SLorenzo Pieralisi }
1396765bf9b7SLorenzo Pieralisi 
1397765bf9b7SLorenzo Pieralisi static void pci_claim_bridge_resources(struct pci_dev *dev)
1398765bf9b7SLorenzo Pieralisi {
1399765bf9b7SLorenzo Pieralisi 	int i;
1400765bf9b7SLorenzo Pieralisi 
1401765bf9b7SLorenzo Pieralisi 	for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
1402765bf9b7SLorenzo Pieralisi 		struct resource *r = &dev->resource[i];
1403765bf9b7SLorenzo Pieralisi 
1404765bf9b7SLorenzo Pieralisi 		if (!r->flags || r->parent)
1405765bf9b7SLorenzo Pieralisi 			continue;
1406765bf9b7SLorenzo Pieralisi 
1407765bf9b7SLorenzo Pieralisi 		pci_claim_bridge_resource(dev, i);
1408765bf9b7SLorenzo Pieralisi 	}
1409765bf9b7SLorenzo Pieralisi }
1410765bf9b7SLorenzo Pieralisi 
1411765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_dev_resources(struct pci_bus *b)
1412765bf9b7SLorenzo Pieralisi {
1413765bf9b7SLorenzo Pieralisi 	struct pci_dev *dev;
1414765bf9b7SLorenzo Pieralisi 	struct pci_bus *child;
1415765bf9b7SLorenzo Pieralisi 
1416765bf9b7SLorenzo Pieralisi 	list_for_each_entry(dev, &b->devices, bus_list) {
1417765bf9b7SLorenzo Pieralisi 		pci_claim_device_resources(dev);
1418765bf9b7SLorenzo Pieralisi 
1419765bf9b7SLorenzo Pieralisi 		child = dev->subordinate;
1420765bf9b7SLorenzo Pieralisi 		if (child)
1421765bf9b7SLorenzo Pieralisi 			pci_bus_allocate_dev_resources(child);
1422765bf9b7SLorenzo Pieralisi 	}
1423765bf9b7SLorenzo Pieralisi }
1424765bf9b7SLorenzo Pieralisi 
1425765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_resources(struct pci_bus *b)
1426765bf9b7SLorenzo Pieralisi {
1427765bf9b7SLorenzo Pieralisi 	struct pci_bus *child;
1428765bf9b7SLorenzo Pieralisi 
1429765bf9b7SLorenzo Pieralisi 	/*
1430765bf9b7SLorenzo Pieralisi 	 * Carry out a depth-first search on the PCI bus
1431765bf9b7SLorenzo Pieralisi 	 * tree to allocate bridge apertures. Read the
1432765bf9b7SLorenzo Pieralisi 	 * programmed bridge bases and recursively claim
1433765bf9b7SLorenzo Pieralisi 	 * the respective bridge resources.
1434765bf9b7SLorenzo Pieralisi 	 */
1435765bf9b7SLorenzo Pieralisi 	if (b->self) {
1436765bf9b7SLorenzo Pieralisi 		pci_read_bridge_bases(b);
1437765bf9b7SLorenzo Pieralisi 		pci_claim_bridge_resources(b->self);
1438765bf9b7SLorenzo Pieralisi 	}
1439765bf9b7SLorenzo Pieralisi 
1440765bf9b7SLorenzo Pieralisi 	list_for_each_entry(child, &b->children, node)
1441765bf9b7SLorenzo Pieralisi 		pci_bus_allocate_resources(child);
1442765bf9b7SLorenzo Pieralisi }
1443765bf9b7SLorenzo Pieralisi 
1444765bf9b7SLorenzo Pieralisi void pci_bus_claim_resources(struct pci_bus *b)
1445765bf9b7SLorenzo Pieralisi {
1446765bf9b7SLorenzo Pieralisi 	pci_bus_allocate_resources(b);
1447765bf9b7SLorenzo Pieralisi 	pci_bus_allocate_dev_resources(b);
1448765bf9b7SLorenzo Pieralisi }
1449765bf9b7SLorenzo Pieralisi EXPORT_SYMBOL(pci_bus_claim_resources);
1450765bf9b7SLorenzo Pieralisi 
145110874f5aSBjorn Helgaas static void __pci_bridge_assign_resources(const struct pci_dev *bridge,
1452bdc4abecSYinghai Lu 					  struct list_head *add_head,
1453bdc4abecSYinghai Lu 					  struct list_head *fail_head)
14546841ec68SYinghai Lu {
14556841ec68SYinghai Lu 	struct pci_bus *b;
14566841ec68SYinghai Lu 
14578424d759SYinghai Lu 	pdev_assign_resources_sorted((struct pci_dev *)bridge,
14588424d759SYinghai Lu 					 add_head, fail_head);
14596841ec68SYinghai Lu 
14606841ec68SYinghai Lu 	b = bridge->subordinate;
14616841ec68SYinghai Lu 	if (!b)
14626841ec68SYinghai Lu 		return;
14636841ec68SYinghai Lu 
14648424d759SYinghai Lu 	__pci_bus_assign_resources(b, add_head, fail_head);
14656841ec68SYinghai Lu 
14666841ec68SYinghai Lu 	switch (bridge->class >> 8) {
14676841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_PCI:
14686841ec68SYinghai Lu 		pci_setup_bridge(b);
14696841ec68SYinghai Lu 		break;
14706841ec68SYinghai Lu 
14716841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_CARDBUS:
14726841ec68SYinghai Lu 		pci_setup_cardbus(b);
14736841ec68SYinghai Lu 		break;
14746841ec68SYinghai Lu 
14756841ec68SYinghai Lu 	default:
14767506dc79SFrederick Lawler 		pci_info(bridge, "not setting up bridge for bus %04x:%02x\n",
1477227f0647SRyan Desfosses 			 pci_domain_nr(b), b->number);
14786841ec68SYinghai Lu 		break;
14796841ec68SYinghai Lu 	}
14806841ec68SYinghai Lu }
1481cb21bc94SChristian König 
1482cb21bc94SChristian König #define PCI_RES_TYPE_MASK \
1483cb21bc94SChristian König 	(IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH |\
1484cb21bc94SChristian König 	 IORESOURCE_MEM_64)
1485cb21bc94SChristian König 
14865009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus,
14875009b460SYinghai Lu 					  unsigned long type)
14885009b460SYinghai Lu {
14895b285415SYinghai Lu 	struct pci_dev *dev = bus->self;
14905009b460SYinghai Lu 	struct resource *r;
14915b285415SYinghai Lu 	unsigned old_flags = 0;
14925b285415SYinghai Lu 	struct resource *b_res;
14935b285415SYinghai Lu 	int idx = 1;
14945009b460SYinghai Lu 
14955b285415SYinghai Lu 	b_res = &dev->resource[PCI_BRIDGE_RESOURCES];
14965b285415SYinghai Lu 
14975b285415SYinghai Lu 	/*
14985b285415SYinghai Lu 	 *     1. if there is io port assign fail, will release bridge
14995b285415SYinghai Lu 	 *	  io port.
15005b285415SYinghai Lu 	 *     2. if there is non pref mmio assign fail, release bridge
15015b285415SYinghai Lu 	 *	  nonpref mmio.
15025b285415SYinghai Lu 	 *     3. if there is 64bit pref mmio assign fail, and bridge pref
15035b285415SYinghai Lu 	 *	  is 64bit, release bridge pref mmio.
15045b285415SYinghai Lu 	 *     4. if there is pref mmio assign fail, and bridge pref is
15055b285415SYinghai Lu 	 *	  32bit mmio, release bridge pref mmio
15065b285415SYinghai Lu 	 *     5. if there is pref mmio assign fail, and bridge pref is not
15075b285415SYinghai Lu 	 *	  assigned, release bridge nonpref mmio.
15085b285415SYinghai Lu 	 */
15095b285415SYinghai Lu 	if (type & IORESOURCE_IO)
15105b285415SYinghai Lu 		idx = 0;
15115b285415SYinghai Lu 	else if (!(type & IORESOURCE_PREFETCH))
15125b285415SYinghai Lu 		idx = 1;
15135b285415SYinghai Lu 	else if ((type & IORESOURCE_MEM_64) &&
15145b285415SYinghai Lu 		 (b_res[2].flags & IORESOURCE_MEM_64))
15155b285415SYinghai Lu 		idx = 2;
15165b285415SYinghai Lu 	else if (!(b_res[2].flags & IORESOURCE_MEM_64) &&
15175b285415SYinghai Lu 		 (b_res[2].flags & IORESOURCE_PREFETCH))
15185b285415SYinghai Lu 		idx = 2;
15195b285415SYinghai Lu 	else
15205b285415SYinghai Lu 		idx = 1;
15215b285415SYinghai Lu 
15225b285415SYinghai Lu 	r = &b_res[idx];
15235b285415SYinghai Lu 
15245009b460SYinghai Lu 	if (!r->parent)
15255b285415SYinghai Lu 		return;
15265b285415SYinghai Lu 
15275009b460SYinghai Lu 	/*
15285009b460SYinghai Lu 	 * if there are children under that, we should release them
15295009b460SYinghai Lu 	 *  all
15305009b460SYinghai Lu 	 */
15315009b460SYinghai Lu 	release_child_resources(r);
15325009b460SYinghai Lu 	if (!release_resource(r)) {
1533cb21bc94SChristian König 		type = old_flags = r->flags & PCI_RES_TYPE_MASK;
15347506dc79SFrederick Lawler 		pci_printk(KERN_DEBUG, dev, "resource %d %pR released\n",
15355b285415SYinghai Lu 					PCI_BRIDGE_RESOURCES + idx, r);
15365009b460SYinghai Lu 		/* keep the old size */
15375009b460SYinghai Lu 		r->end = resource_size(r) - 1;
15385009b460SYinghai Lu 		r->start = 0;
15395009b460SYinghai Lu 		r->flags = 0;
15405009b460SYinghai Lu 
15415009b460SYinghai Lu 		/* avoiding touch the one without PREF */
15425009b460SYinghai Lu 		if (type & IORESOURCE_PREFETCH)
15435009b460SYinghai Lu 			type = IORESOURCE_PREFETCH;
15445009b460SYinghai Lu 		__pci_setup_bridge(bus, type);
15455b285415SYinghai Lu 		/* for next child res under same bridge */
15465b285415SYinghai Lu 		r->flags = old_flags;
15475009b460SYinghai Lu 	}
15485009b460SYinghai Lu }
15495009b460SYinghai Lu 
15505009b460SYinghai Lu enum release_type {
15515009b460SYinghai Lu 	leaf_only,
15525009b460SYinghai Lu 	whole_subtree,
15535009b460SYinghai Lu };
15545009b460SYinghai Lu /*
15555009b460SYinghai Lu  * try to release pci bridge resources that is from leaf bridge,
15565009b460SYinghai Lu  * so we can allocate big new one later
15575009b460SYinghai Lu  */
155810874f5aSBjorn Helgaas static void pci_bus_release_bridge_resources(struct pci_bus *bus,
15595009b460SYinghai Lu 					     unsigned long type,
15605009b460SYinghai Lu 					     enum release_type rel_type)
15615009b460SYinghai Lu {
15625009b460SYinghai Lu 	struct pci_dev *dev;
15635009b460SYinghai Lu 	bool is_leaf_bridge = true;
15645009b460SYinghai Lu 
15655009b460SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
15665009b460SYinghai Lu 		struct pci_bus *b = dev->subordinate;
15675009b460SYinghai Lu 		if (!b)
15685009b460SYinghai Lu 			continue;
15695009b460SYinghai Lu 
15705009b460SYinghai Lu 		is_leaf_bridge = false;
15715009b460SYinghai Lu 
15725009b460SYinghai Lu 		if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
15735009b460SYinghai Lu 			continue;
15745009b460SYinghai Lu 
15755009b460SYinghai Lu 		if (rel_type == whole_subtree)
15765009b460SYinghai Lu 			pci_bus_release_bridge_resources(b, type,
15775009b460SYinghai Lu 						 whole_subtree);
15785009b460SYinghai Lu 	}
15795009b460SYinghai Lu 
15805009b460SYinghai Lu 	if (pci_is_root_bus(bus))
15815009b460SYinghai Lu 		return;
15825009b460SYinghai Lu 
15835009b460SYinghai Lu 	if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
15845009b460SYinghai Lu 		return;
15855009b460SYinghai Lu 
15865009b460SYinghai Lu 	if ((rel_type == whole_subtree) || is_leaf_bridge)
15875009b460SYinghai Lu 		pci_bridge_release_resources(bus, type);
15885009b460SYinghai Lu }
15895009b460SYinghai Lu 
159076fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus)
159176fbc263SYinghai Lu {
159289a74eccSBjorn Helgaas 	struct resource *res;
159376fbc263SYinghai Lu 	int i;
159476fbc263SYinghai Lu 
159589a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
15967c9342b8SYinghai Lu 		if (!res || !res->end || !res->flags)
159776fbc263SYinghai Lu 			continue;
159876fbc263SYinghai Lu 
1599c7dabef8SBjorn Helgaas 		dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
160076fbc263SYinghai Lu 	}
160176fbc263SYinghai Lu }
160276fbc263SYinghai Lu 
160376fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus)
160476fbc263SYinghai Lu {
160576fbc263SYinghai Lu 	struct pci_bus *b;
160676fbc263SYinghai Lu 	struct pci_dev *dev;
160776fbc263SYinghai Lu 
160876fbc263SYinghai Lu 
160976fbc263SYinghai Lu 	pci_bus_dump_res(bus);
161076fbc263SYinghai Lu 
161176fbc263SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
161276fbc263SYinghai Lu 		b = dev->subordinate;
161376fbc263SYinghai Lu 		if (!b)
161476fbc263SYinghai Lu 			continue;
161576fbc263SYinghai Lu 
161676fbc263SYinghai Lu 		pci_bus_dump_resources(b);
161776fbc263SYinghai Lu 	}
161876fbc263SYinghai Lu }
161976fbc263SYinghai Lu 
1620ff35147cSYinghai Lu static int pci_bus_get_depth(struct pci_bus *bus)
1621da7822e5SYinghai Lu {
1622da7822e5SYinghai Lu 	int depth = 0;
1623f2a230bdSWei Yang 	struct pci_bus *child_bus;
1624da7822e5SYinghai Lu 
1625f2a230bdSWei Yang 	list_for_each_entry(child_bus, &bus->children, node) {
1626da7822e5SYinghai Lu 		int ret;
1627da7822e5SYinghai Lu 
1628f2a230bdSWei Yang 		ret = pci_bus_get_depth(child_bus);
1629da7822e5SYinghai Lu 		if (ret + 1 > depth)
1630da7822e5SYinghai Lu 			depth = ret + 1;
1631da7822e5SYinghai Lu 	}
1632da7822e5SYinghai Lu 
1633da7822e5SYinghai Lu 	return depth;
1634da7822e5SYinghai Lu }
1635da7822e5SYinghai Lu 
1636b55438fdSYinghai Lu /*
1637b55438fdSYinghai Lu  * -1: undefined, will auto detect later
1638b55438fdSYinghai Lu  *  0: disabled by user
1639b55438fdSYinghai Lu  *  1: disabled by auto detect
1640b55438fdSYinghai Lu  *  2: enabled by user
1641b55438fdSYinghai Lu  *  3: enabled by auto detect
1642b55438fdSYinghai Lu  */
1643b55438fdSYinghai Lu enum enable_type {
1644b55438fdSYinghai Lu 	undefined = -1,
1645b55438fdSYinghai Lu 	user_disabled,
1646b55438fdSYinghai Lu 	auto_disabled,
1647b55438fdSYinghai Lu 	user_enabled,
1648b55438fdSYinghai Lu 	auto_enabled,
1649b55438fdSYinghai Lu };
1650b55438fdSYinghai Lu 
1651ff35147cSYinghai Lu static enum enable_type pci_realloc_enable = undefined;
1652b55438fdSYinghai Lu void __init pci_realloc_get_opt(char *str)
1653b55438fdSYinghai Lu {
1654b55438fdSYinghai Lu 	if (!strncmp(str, "off", 3))
1655b55438fdSYinghai Lu 		pci_realloc_enable = user_disabled;
1656b55438fdSYinghai Lu 	else if (!strncmp(str, "on", 2))
1657b55438fdSYinghai Lu 		pci_realloc_enable = user_enabled;
1658b55438fdSYinghai Lu }
1659ff35147cSYinghai Lu static bool pci_realloc_enabled(enum enable_type enable)
1660b55438fdSYinghai Lu {
1661967260cdSYinghai Lu 	return enable >= user_enabled;
1662b55438fdSYinghai Lu }
1663f483d392SRam Pai 
1664b07f2ebcSYinghai Lu #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
1665ff35147cSYinghai Lu static int iov_resources_unassigned(struct pci_dev *dev, void *data)
1666223d96fcSYinghai Lu {
1667b07f2ebcSYinghai Lu 	int i;
1668223d96fcSYinghai Lu 	bool *unassigned = data;
1669b07f2ebcSYinghai Lu 
1670b07f2ebcSYinghai Lu 	for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) {
1671b07f2ebcSYinghai Lu 		struct resource *r = &dev->resource[i];
1672fa216bf4SYinghai Lu 		struct pci_bus_region region;
1673b07f2ebcSYinghai Lu 
1674223d96fcSYinghai Lu 		/* Not assigned or rejected by kernel? */
1675fa216bf4SYinghai Lu 		if (!r->flags)
1676fa216bf4SYinghai Lu 			continue;
1677b07f2ebcSYinghai Lu 
1678fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &region, r);
1679fa216bf4SYinghai Lu 		if (!region.start) {
1680223d96fcSYinghai Lu 			*unassigned = true;
1681223d96fcSYinghai Lu 			return 1; /* return early from pci_walk_bus() */
1682b07f2ebcSYinghai Lu 		}
1683b07f2ebcSYinghai Lu 	}
1684b07f2ebcSYinghai Lu 
1685223d96fcSYinghai Lu 	return 0;
1686223d96fcSYinghai Lu }
1687223d96fcSYinghai Lu 
1688ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1689967260cdSYinghai Lu 			 enum enable_type enable_local)
1690223d96fcSYinghai Lu {
1691223d96fcSYinghai Lu 	bool unassigned = false;
1692223d96fcSYinghai Lu 
1693967260cdSYinghai Lu 	if (enable_local != undefined)
1694967260cdSYinghai Lu 		return enable_local;
1695223d96fcSYinghai Lu 
1696223d96fcSYinghai Lu 	pci_walk_bus(bus, iov_resources_unassigned, &unassigned);
1697967260cdSYinghai Lu 	if (unassigned)
1698967260cdSYinghai Lu 		return auto_enabled;
1699967260cdSYinghai Lu 
1700967260cdSYinghai Lu 	return enable_local;
1701b07f2ebcSYinghai Lu }
1702223d96fcSYinghai Lu #else
1703ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1704967260cdSYinghai Lu 			 enum enable_type enable_local)
1705967260cdSYinghai Lu {
1706967260cdSYinghai Lu 	return enable_local;
1707b07f2ebcSYinghai Lu }
1708b07f2ebcSYinghai Lu #endif
1709b07f2ebcSYinghai Lu 
1710da7822e5SYinghai Lu /*
1711da7822e5SYinghai Lu  * first try will not touch pci bridge res
1712da7822e5SYinghai Lu  * second and later try will clear small leaf bridge res
1713f7625980SBjorn Helgaas  * will stop till to the max depth if can not find good one
1714da7822e5SYinghai Lu  */
171539772038SYinghai Lu void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus)
17161da177e4SLinus Torvalds {
1717bdc4abecSYinghai Lu 	LIST_HEAD(realloc_head); /* list of resources that
1718c8adf9a3SRam Pai 					want additional resources */
1719bdc4abecSYinghai Lu 	struct list_head *add_list = NULL;
1720da7822e5SYinghai Lu 	int tried_times = 0;
1721da7822e5SYinghai Lu 	enum release_type rel_type = leaf_only;
1722bdc4abecSYinghai Lu 	LIST_HEAD(fail_head);
1723b9b0bba9SYinghai Lu 	struct pci_dev_resource *fail_res;
172419aa7ee4SYinghai Lu 	int pci_try_num = 1;
172555ed83a6SYinghai Lu 	enum enable_type enable_local;
1726da7822e5SYinghai Lu 
172719aa7ee4SYinghai Lu 	/* don't realloc if asked to do so */
172855ed83a6SYinghai Lu 	enable_local = pci_realloc_detect(bus, pci_realloc_enable);
1729967260cdSYinghai Lu 	if (pci_realloc_enabled(enable_local)) {
173055ed83a6SYinghai Lu 		int max_depth = pci_bus_get_depth(bus);
173119aa7ee4SYinghai Lu 
1732da7822e5SYinghai Lu 		pci_try_num = max_depth + 1;
173355ed83a6SYinghai Lu 		dev_printk(KERN_DEBUG, &bus->dev,
173455ed83a6SYinghai Lu 			   "max bus depth: %d pci_try_num: %d\n",
1735da7822e5SYinghai Lu 			   max_depth, pci_try_num);
173619aa7ee4SYinghai Lu 	}
1737da7822e5SYinghai Lu 
1738da7822e5SYinghai Lu again:
173919aa7ee4SYinghai Lu 	/*
174019aa7ee4SYinghai Lu 	 * last try will use add_list, otherwise will try good to have as
174119aa7ee4SYinghai Lu 	 * must have, so can realloc parent bridge resource
174219aa7ee4SYinghai Lu 	 */
174319aa7ee4SYinghai Lu 	if (tried_times + 1 == pci_try_num)
1744bdc4abecSYinghai Lu 		add_list = &realloc_head;
17451da177e4SLinus Torvalds 	/* Depth first, calculate sizes and alignments of all
17461da177e4SLinus Torvalds 	   subordinate buses. */
174719aa7ee4SYinghai Lu 	__pci_bus_size_bridges(bus, add_list);
1748c8adf9a3SRam Pai 
17491da177e4SLinus Torvalds 	/* Depth last, allocate resources and update the hardware. */
1750bdc4abecSYinghai Lu 	__pci_bus_assign_resources(bus, add_list, &fail_head);
175119aa7ee4SYinghai Lu 	if (add_list)
1752bdc4abecSYinghai Lu 		BUG_ON(!list_empty(add_list));
1753da7822e5SYinghai Lu 	tried_times++;
1754da7822e5SYinghai Lu 
1755da7822e5SYinghai Lu 	/* any device complain? */
1756bdc4abecSYinghai Lu 	if (list_empty(&fail_head))
1757928bea96SYinghai Lu 		goto dump;
1758f483d392SRam Pai 
17590c5be0cbSYinghai Lu 	if (tried_times >= pci_try_num) {
1760967260cdSYinghai Lu 		if (enable_local == undefined)
176155ed83a6SYinghai Lu 			dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n");
1762967260cdSYinghai Lu 		else if (enable_local == auto_enabled)
176355ed83a6SYinghai Lu 			dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
1764eb572e7cSYinghai Lu 
1765bffc56d4SYinghai Lu 		free_list(&fail_head);
1766928bea96SYinghai Lu 		goto dump;
1767da7822e5SYinghai Lu 	}
1768da7822e5SYinghai Lu 
176955ed83a6SYinghai Lu 	dev_printk(KERN_DEBUG, &bus->dev,
177055ed83a6SYinghai Lu 		   "No. %d try to assign unassigned res\n", tried_times + 1);
1771da7822e5SYinghai Lu 
1772da7822e5SYinghai Lu 	/* third times and later will not check if it is leaf */
1773da7822e5SYinghai Lu 	if ((tried_times + 1) > 2)
1774da7822e5SYinghai Lu 		rel_type = whole_subtree;
1775da7822e5SYinghai Lu 
1776da7822e5SYinghai Lu 	/*
1777da7822e5SYinghai Lu 	 * Try to release leaf bridge's resources that doesn't fit resource of
1778da7822e5SYinghai Lu 	 * child device under that bridge
1779da7822e5SYinghai Lu 	 */
178061e83cddSYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list)
178161e83cddSYinghai Lu 		pci_bus_release_bridge_resources(fail_res->dev->bus,
1782cb21bc94SChristian König 						 fail_res->flags & PCI_RES_TYPE_MASK,
1783da7822e5SYinghai Lu 						 rel_type);
178461e83cddSYinghai Lu 
1785da7822e5SYinghai Lu 	/* restore size and flags */
1786b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
1787b9b0bba9SYinghai Lu 		struct resource *res = fail_res->res;
1788da7822e5SYinghai Lu 
1789b9b0bba9SYinghai Lu 		res->start = fail_res->start;
1790b9b0bba9SYinghai Lu 		res->end = fail_res->end;
1791b9b0bba9SYinghai Lu 		res->flags = fail_res->flags;
1792b9b0bba9SYinghai Lu 		if (fail_res->dev->subordinate)
1793da7822e5SYinghai Lu 			res->flags = 0;
1794da7822e5SYinghai Lu 	}
1795bffc56d4SYinghai Lu 	free_list(&fail_head);
1796da7822e5SYinghai Lu 
1797da7822e5SYinghai Lu 	goto again;
1798da7822e5SYinghai Lu 
1799928bea96SYinghai Lu dump:
180076fbc263SYinghai Lu 	/* dump the resource on buses */
180176fbc263SYinghai Lu 	pci_bus_dump_resources(bus);
180276fbc263SYinghai Lu }
18036841ec68SYinghai Lu 
180455ed83a6SYinghai Lu void __init pci_assign_unassigned_resources(void)
180555ed83a6SYinghai Lu {
180655ed83a6SYinghai Lu 	struct pci_bus *root_bus;
180755ed83a6SYinghai Lu 
1808584c5c42SRui Wang 	list_for_each_entry(root_bus, &pci_root_buses, node) {
180955ed83a6SYinghai Lu 		pci_assign_unassigned_root_bus_resources(root_bus);
1810d9c149d6SRui Wang 
1811d9c149d6SRui Wang 		/* Make sure the root bridge has a companion ACPI device: */
1812d9c149d6SRui Wang 		if (ACPI_HANDLE(root_bus->bridge))
1813584c5c42SRui Wang 			acpi_ioapic_add(ACPI_HANDLE(root_bus->bridge));
1814584c5c42SRui Wang 	}
181555ed83a6SYinghai Lu }
181655ed83a6SYinghai Lu 
18171a576772SMika Westerberg static void extend_bridge_window(struct pci_dev *bridge, struct resource *res,
18181a576772SMika Westerberg 			struct list_head *add_list, resource_size_t available)
18191a576772SMika Westerberg {
18201a576772SMika Westerberg 	struct pci_dev_resource *dev_res;
18211a576772SMika Westerberg 
18221a576772SMika Westerberg 	if (res->parent)
18231a576772SMika Westerberg 		return;
18241a576772SMika Westerberg 
18251a576772SMika Westerberg 	if (resource_size(res) >= available)
18261a576772SMika Westerberg 		return;
18271a576772SMika Westerberg 
18281a576772SMika Westerberg 	dev_res = res_to_dev_res(add_list, res);
18291a576772SMika Westerberg 	if (!dev_res)
18301a576772SMika Westerberg 		return;
18311a576772SMika Westerberg 
18321a576772SMika Westerberg 	/* Is there room to extend the window? */
18331a576772SMika Westerberg 	if (available - resource_size(res) <= dev_res->add_size)
18341a576772SMika Westerberg 		return;
18351a576772SMika Westerberg 
18361a576772SMika Westerberg 	dev_res->add_size = available - resource_size(res);
18377506dc79SFrederick Lawler 	pci_dbg(bridge, "bridge window %pR extended by %pa\n", res,
18381a576772SMika Westerberg 		&dev_res->add_size);
18391a576772SMika Westerberg }
18401a576772SMika Westerberg 
18411a576772SMika Westerberg static void pci_bus_distribute_available_resources(struct pci_bus *bus,
18421a576772SMika Westerberg 	struct list_head *add_list, resource_size_t available_io,
18431a576772SMika Westerberg 	resource_size_t available_mmio, resource_size_t available_mmio_pref)
18441a576772SMika Westerberg {
18451a576772SMika Westerberg 	resource_size_t remaining_io, remaining_mmio, remaining_mmio_pref;
18461a576772SMika Westerberg 	unsigned int normal_bridges = 0, hotplug_bridges = 0;
18471a576772SMika Westerberg 	struct resource *io_res, *mmio_res, *mmio_pref_res;
18481a576772SMika Westerberg 	struct pci_dev *dev, *bridge = bus->self;
18491a576772SMika Westerberg 
18501a576772SMika Westerberg 	io_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
18511a576772SMika Westerberg 	mmio_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
18521a576772SMika Westerberg 	mmio_pref_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
18531a576772SMika Westerberg 
18541a576772SMika Westerberg 	/*
18551a576772SMika Westerberg 	 * Update additional resource list (add_list) to fill all the
18561a576772SMika Westerberg 	 * extra resource space available for this port except the space
18571a576772SMika Westerberg 	 * calculated in __pci_bus_size_bridges() which covers all the
18581a576772SMika Westerberg 	 * devices currently connected to the port and below.
18591a576772SMika Westerberg 	 */
18601a576772SMika Westerberg 	extend_bridge_window(bridge, io_res, add_list, available_io);
18611a576772SMika Westerberg 	extend_bridge_window(bridge, mmio_res, add_list, available_mmio);
18621a576772SMika Westerberg 	extend_bridge_window(bridge, mmio_pref_res, add_list,
18631a576772SMika Westerberg 			     available_mmio_pref);
18641a576772SMika Westerberg 
18651a576772SMika Westerberg 	/*
18661a576772SMika Westerberg 	 * Calculate the total amount of extra resource space we can
18671a576772SMika Westerberg 	 * pass to bridges below this one. This is basically the
18681a576772SMika Westerberg 	 * extra space reduced by the minimal required space for the
18691a576772SMika Westerberg 	 * non-hotplug bridges.
18701a576772SMika Westerberg 	 */
18711a576772SMika Westerberg 	remaining_io = available_io;
18721a576772SMika Westerberg 	remaining_mmio = available_mmio;
18731a576772SMika Westerberg 	remaining_mmio_pref = available_mmio_pref;
18741a576772SMika Westerberg 
18751a576772SMika Westerberg 	/*
18761a576772SMika Westerberg 	 * Calculate how many hotplug bridges and normal bridges there
18771a576772SMika Westerberg 	 * are on this bus. We will distribute the additional available
18781a576772SMika Westerberg 	 * resources between hotplug bridges.
18791a576772SMika Westerberg 	 */
18801a576772SMika Westerberg 	for_each_pci_bridge(dev, bus) {
18811a576772SMika Westerberg 		if (dev->is_hotplug_bridge)
18821a576772SMika Westerberg 			hotplug_bridges++;
18831a576772SMika Westerberg 		else
18841a576772SMika Westerberg 			normal_bridges++;
18851a576772SMika Westerberg 	}
18861a576772SMika Westerberg 
18871a576772SMika Westerberg 	for_each_pci_bridge(dev, bus) {
18881a576772SMika Westerberg 		const struct resource *res;
18891a576772SMika Westerberg 
18901a576772SMika Westerberg 		if (dev->is_hotplug_bridge)
18911a576772SMika Westerberg 			continue;
18921a576772SMika Westerberg 
18931a576772SMika Westerberg 		/*
18941a576772SMika Westerberg 		 * Reduce the available resource space by what the
18951a576772SMika Westerberg 		 * bridge and devices below it occupy.
18961a576772SMika Westerberg 		 */
18971a576772SMika Westerberg 		res = &dev->resource[PCI_BRIDGE_RESOURCES + 0];
18981a576772SMika Westerberg 		if (!res->parent && available_io > resource_size(res))
18991a576772SMika Westerberg 			remaining_io -= resource_size(res);
19001a576772SMika Westerberg 
19011a576772SMika Westerberg 		res = &dev->resource[PCI_BRIDGE_RESOURCES + 1];
19021a576772SMika Westerberg 		if (!res->parent && available_mmio > resource_size(res))
19031a576772SMika Westerberg 			remaining_mmio -= resource_size(res);
19041a576772SMika Westerberg 
19051a576772SMika Westerberg 		res = &dev->resource[PCI_BRIDGE_RESOURCES + 2];
19061a576772SMika Westerberg 		if (!res->parent && available_mmio_pref > resource_size(res))
19071a576772SMika Westerberg 			remaining_mmio_pref -= resource_size(res);
19081a576772SMika Westerberg 	}
19091a576772SMika Westerberg 
19101a576772SMika Westerberg 	/*
191114fe5951SMika Westerberg 	 * There is only one bridge on the bus so it gets all available
191214fe5951SMika Westerberg 	 * resources which it can then distribute to the possible
191314fe5951SMika Westerberg 	 * hotplug bridges below.
191414fe5951SMika Westerberg 	 */
191514fe5951SMika Westerberg 	if (hotplug_bridges + normal_bridges == 1) {
191614fe5951SMika Westerberg 		dev = list_first_entry(&bus->devices, struct pci_dev, bus_list);
191714fe5951SMika Westerberg 		if (dev->subordinate) {
191814fe5951SMika Westerberg 			pci_bus_distribute_available_resources(dev->subordinate,
191914fe5951SMika Westerberg 				add_list, available_io, available_mmio,
192014fe5951SMika Westerberg 				available_mmio_pref);
192114fe5951SMika Westerberg 		}
192214fe5951SMika Westerberg 		return;
192314fe5951SMika Westerberg 	}
192414fe5951SMika Westerberg 
192514fe5951SMika Westerberg 	/*
19261a576772SMika Westerberg 	 * Go over devices on this bus and distribute the remaining
19271a576772SMika Westerberg 	 * resource space between hotplug bridges.
19281a576772SMika Westerberg 	 */
19291a576772SMika Westerberg 	for_each_pci_bridge(dev, bus) {
193014fe5951SMika Westerberg 		resource_size_t align, io, mmio, mmio_pref;
19311a576772SMika Westerberg 		struct pci_bus *b;
19321a576772SMika Westerberg 
19331a576772SMika Westerberg 		b = dev->subordinate;
193414fe5951SMika Westerberg 		if (!b || !dev->is_hotplug_bridge)
19351a576772SMika Westerberg 			continue;
19361a576772SMika Westerberg 
19371a576772SMika Westerberg 		/*
193814fe5951SMika Westerberg 		 * Distribute available extra resources equally between
193914fe5951SMika Westerberg 		 * hotplug-capable downstream ports taking alignment into
194014fe5951SMika Westerberg 		 * account.
19411a576772SMika Westerberg 		 *
19421a576772SMika Westerberg 		 * Here hotplug_bridges is always != 0.
19431a576772SMika Westerberg 		 */
19441a576772SMika Westerberg 		align = pci_resource_alignment(bridge, io_res);
19451a576772SMika Westerberg 		io = div64_ul(available_io, hotplug_bridges);
19461a576772SMika Westerberg 		io = min(ALIGN(io, align), remaining_io);
19471a576772SMika Westerberg 		remaining_io -= io;
19481a576772SMika Westerberg 
19491a576772SMika Westerberg 		align = pci_resource_alignment(bridge, mmio_res);
19501a576772SMika Westerberg 		mmio = div64_ul(available_mmio, hotplug_bridges);
19511a576772SMika Westerberg 		mmio = min(ALIGN(mmio, align), remaining_mmio);
19521a576772SMika Westerberg 		remaining_mmio -= mmio;
19531a576772SMika Westerberg 
19541a576772SMika Westerberg 		align = pci_resource_alignment(bridge, mmio_pref_res);
195514fe5951SMika Westerberg 		mmio_pref = div64_ul(available_mmio_pref, hotplug_bridges);
195614fe5951SMika Westerberg 		mmio_pref = min(ALIGN(mmio_pref, align), remaining_mmio_pref);
19571a576772SMika Westerberg 		remaining_mmio_pref -= mmio_pref;
19581a576772SMika Westerberg 
195914fe5951SMika Westerberg 		pci_bus_distribute_available_resources(b, add_list, io, mmio,
196014fe5951SMika Westerberg 						       mmio_pref);
19611a576772SMika Westerberg 	}
19621a576772SMika Westerberg }
19631a576772SMika Westerberg 
19641a576772SMika Westerberg static void
19651a576772SMika Westerberg pci_bridge_distribute_available_resources(struct pci_dev *bridge,
19661a576772SMika Westerberg 					  struct list_head *add_list)
19671a576772SMika Westerberg {
19681a576772SMika Westerberg 	resource_size_t available_io, available_mmio, available_mmio_pref;
19691a576772SMika Westerberg 	const struct resource *res;
19701a576772SMika Westerberg 
19711a576772SMika Westerberg 	if (!bridge->is_hotplug_bridge)
19721a576772SMika Westerberg 		return;
19731a576772SMika Westerberg 
19741a576772SMika Westerberg 	/* Take the initial extra resources from the hotplug port */
19751a576772SMika Westerberg 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
19761a576772SMika Westerberg 	available_io = resource_size(res);
19771a576772SMika Westerberg 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
19781a576772SMika Westerberg 	available_mmio = resource_size(res);
19791a576772SMika Westerberg 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
19801a576772SMika Westerberg 	available_mmio_pref = resource_size(res);
19811a576772SMika Westerberg 
19821a576772SMika Westerberg 	pci_bus_distribute_available_resources(bridge->subordinate,
19831a576772SMika Westerberg 		add_list, available_io, available_mmio, available_mmio_pref);
19841a576772SMika Westerberg }
19851a576772SMika Westerberg 
19866841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
19876841ec68SYinghai Lu {
19886841ec68SYinghai Lu 	struct pci_bus *parent = bridge->subordinate;
1989bdc4abecSYinghai Lu 	LIST_HEAD(add_list); /* list of resources that
19908424d759SYinghai Lu 					want additional resources */
199132180e40SYinghai Lu 	int tried_times = 0;
1992bdc4abecSYinghai Lu 	LIST_HEAD(fail_head);
1993b9b0bba9SYinghai Lu 	struct pci_dev_resource *fail_res;
19946841ec68SYinghai Lu 	int retval;
19956841ec68SYinghai Lu 
199632180e40SYinghai Lu again:
19978424d759SYinghai Lu 	__pci_bus_size_bridges(parent, &add_list);
19981a576772SMika Westerberg 
19991a576772SMika Westerberg 	/*
20001a576772SMika Westerberg 	 * Distribute remaining resources (if any) equally between
20011a576772SMika Westerberg 	 * hotplug bridges below. This makes it possible to extend the
20021a576772SMika Westerberg 	 * hierarchy later without running out of resources.
20031a576772SMika Westerberg 	 */
20041a576772SMika Westerberg 	pci_bridge_distribute_available_resources(bridge, &add_list);
20051a576772SMika Westerberg 
2006bdc4abecSYinghai Lu 	__pci_bridge_assign_resources(bridge, &add_list, &fail_head);
2007bdc4abecSYinghai Lu 	BUG_ON(!list_empty(&add_list));
200832180e40SYinghai Lu 	tried_times++;
200932180e40SYinghai Lu 
2010bdc4abecSYinghai Lu 	if (list_empty(&fail_head))
20113f579c34SYinghai Lu 		goto enable_all;
201232180e40SYinghai Lu 
201332180e40SYinghai Lu 	if (tried_times >= 2) {
201432180e40SYinghai Lu 		/* still fail, don't need to try more */
2015bffc56d4SYinghai Lu 		free_list(&fail_head);
20163f579c34SYinghai Lu 		goto enable_all;
201732180e40SYinghai Lu 	}
201832180e40SYinghai Lu 
201932180e40SYinghai Lu 	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
202032180e40SYinghai Lu 			 tried_times + 1);
202132180e40SYinghai Lu 
202232180e40SYinghai Lu 	/*
202332180e40SYinghai Lu 	 * Try to release leaf bridge's resources that doesn't fit resource of
202432180e40SYinghai Lu 	 * child device under that bridge
202532180e40SYinghai Lu 	 */
202661e83cddSYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list)
202761e83cddSYinghai Lu 		pci_bus_release_bridge_resources(fail_res->dev->bus,
2028cb21bc94SChristian König 						 fail_res->flags & PCI_RES_TYPE_MASK,
202932180e40SYinghai Lu 						 whole_subtree);
203061e83cddSYinghai Lu 
203132180e40SYinghai Lu 	/* restore size and flags */
2032b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
2033b9b0bba9SYinghai Lu 		struct resource *res = fail_res->res;
203432180e40SYinghai Lu 
2035b9b0bba9SYinghai Lu 		res->start = fail_res->start;
2036b9b0bba9SYinghai Lu 		res->end = fail_res->end;
2037b9b0bba9SYinghai Lu 		res->flags = fail_res->flags;
2038b9b0bba9SYinghai Lu 		if (fail_res->dev->subordinate)
203932180e40SYinghai Lu 			res->flags = 0;
204032180e40SYinghai Lu 	}
2041bffc56d4SYinghai Lu 	free_list(&fail_head);
204232180e40SYinghai Lu 
204332180e40SYinghai Lu 	goto again;
20443f579c34SYinghai Lu 
20453f579c34SYinghai Lu enable_all:
20463f579c34SYinghai Lu 	retval = pci_reenable_device(bridge);
20479fc9eea0SBjorn Helgaas 	if (retval)
20487506dc79SFrederick Lawler 		pci_err(bridge, "Error reenabling bridge (%d)\n", retval);
20493f579c34SYinghai Lu 	pci_set_master(bridge);
20506841ec68SYinghai Lu }
20516841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
20529b03088fSYinghai Lu 
20538bb705e3SChristian König int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type)
20548bb705e3SChristian König {
20558bb705e3SChristian König 	struct pci_dev_resource *dev_res;
20568bb705e3SChristian König 	struct pci_dev *next;
20578bb705e3SChristian König 	LIST_HEAD(saved);
20588bb705e3SChristian König 	LIST_HEAD(added);
20598bb705e3SChristian König 	LIST_HEAD(failed);
20608bb705e3SChristian König 	unsigned int i;
20618bb705e3SChristian König 	int ret;
20628bb705e3SChristian König 
20638bb705e3SChristian König 	/* Walk to the root hub, releasing bridge BARs when possible */
20648bb705e3SChristian König 	next = bridge;
20658bb705e3SChristian König 	do {
20668bb705e3SChristian König 		bridge = next;
20678bb705e3SChristian König 		for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCE_END;
20688bb705e3SChristian König 		     i++) {
20698bb705e3SChristian König 			struct resource *res = &bridge->resource[i];
20708bb705e3SChristian König 
20718bb705e3SChristian König 			if ((res->flags ^ type) & PCI_RES_TYPE_MASK)
20728bb705e3SChristian König 				continue;
20738bb705e3SChristian König 
20748bb705e3SChristian König 			/* Ignore BARs which are still in use */
20758bb705e3SChristian König 			if (res->child)
20768bb705e3SChristian König 				continue;
20778bb705e3SChristian König 
20788bb705e3SChristian König 			ret = add_to_list(&saved, bridge, res, 0, 0);
20798bb705e3SChristian König 			if (ret)
20808bb705e3SChristian König 				goto cleanup;
20818bb705e3SChristian König 
20827506dc79SFrederick Lawler 			pci_info(bridge, "BAR %d: releasing %pR\n",
20838bb705e3SChristian König 				 i, res);
20848bb705e3SChristian König 
20858bb705e3SChristian König 			if (res->parent)
20868bb705e3SChristian König 				release_resource(res);
20878bb705e3SChristian König 			res->start = 0;
20888bb705e3SChristian König 			res->end = 0;
20898bb705e3SChristian König 			break;
20908bb705e3SChristian König 		}
20918bb705e3SChristian König 		if (i == PCI_BRIDGE_RESOURCE_END)
20928bb705e3SChristian König 			break;
20938bb705e3SChristian König 
20948bb705e3SChristian König 		next = bridge->bus ? bridge->bus->self : NULL;
20958bb705e3SChristian König 	} while (next);
20968bb705e3SChristian König 
20978bb705e3SChristian König 	if (list_empty(&saved))
20988bb705e3SChristian König 		return -ENOENT;
20998bb705e3SChristian König 
21008bb705e3SChristian König 	__pci_bus_size_bridges(bridge->subordinate, &added);
21018bb705e3SChristian König 	__pci_bridge_assign_resources(bridge, &added, &failed);
21028bb705e3SChristian König 	BUG_ON(!list_empty(&added));
21038bb705e3SChristian König 
21048bb705e3SChristian König 	if (!list_empty(&failed)) {
21058bb705e3SChristian König 		ret = -ENOSPC;
21068bb705e3SChristian König 		goto cleanup;
21078bb705e3SChristian König 	}
21088bb705e3SChristian König 
21098bb705e3SChristian König 	list_for_each_entry(dev_res, &saved, list) {
21108bb705e3SChristian König 		/* Skip the bridge we just assigned resources for. */
21118bb705e3SChristian König 		if (bridge == dev_res->dev)
21128bb705e3SChristian König 			continue;
21138bb705e3SChristian König 
21148bb705e3SChristian König 		bridge = dev_res->dev;
21158bb705e3SChristian König 		pci_setup_bridge(bridge->subordinate);
21168bb705e3SChristian König 	}
21178bb705e3SChristian König 
21188bb705e3SChristian König 	free_list(&saved);
21198bb705e3SChristian König 	return 0;
21208bb705e3SChristian König 
21218bb705e3SChristian König cleanup:
21228bb705e3SChristian König 	/* restore size and flags */
21238bb705e3SChristian König 	list_for_each_entry(dev_res, &failed, list) {
21248bb705e3SChristian König 		struct resource *res = dev_res->res;
21258bb705e3SChristian König 
21268bb705e3SChristian König 		res->start = dev_res->start;
21278bb705e3SChristian König 		res->end = dev_res->end;
21288bb705e3SChristian König 		res->flags = dev_res->flags;
21298bb705e3SChristian König 	}
21308bb705e3SChristian König 	free_list(&failed);
21318bb705e3SChristian König 
21328bb705e3SChristian König 	/* Revert to the old configuration */
21338bb705e3SChristian König 	list_for_each_entry(dev_res, &saved, list) {
21348bb705e3SChristian König 		struct resource *res = dev_res->res;
21358bb705e3SChristian König 
21368bb705e3SChristian König 		bridge = dev_res->dev;
21378bb705e3SChristian König 		i = res - bridge->resource;
21388bb705e3SChristian König 
21398bb705e3SChristian König 		res->start = dev_res->start;
21408bb705e3SChristian König 		res->end = dev_res->end;
21418bb705e3SChristian König 		res->flags = dev_res->flags;
21428bb705e3SChristian König 
21438bb705e3SChristian König 		pci_claim_resource(bridge, i);
21448bb705e3SChristian König 		pci_setup_bridge(bridge->subordinate);
21458bb705e3SChristian König 	}
21468bb705e3SChristian König 	free_list(&saved);
21478bb705e3SChristian König 
21488bb705e3SChristian König 	return ret;
21498bb705e3SChristian König }
21508bb705e3SChristian König 
215117787940SYinghai Lu void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
21529b03088fSYinghai Lu {
21539b03088fSYinghai Lu 	struct pci_dev *dev;
2154bdc4abecSYinghai Lu 	LIST_HEAD(add_list); /* list of resources that
21559b03088fSYinghai Lu 					want additional resources */
21569b03088fSYinghai Lu 
21579b03088fSYinghai Lu 	down_read(&pci_bus_sem);
215824a0c654SAndy Shevchenko 	for_each_pci_bridge(dev, bus)
215924a0c654SAndy Shevchenko 		if (pci_has_subordinate(dev))
216024a0c654SAndy Shevchenko 			__pci_bus_size_bridges(dev->subordinate, &add_list);
21619b03088fSYinghai Lu 	up_read(&pci_bus_sem);
21629b03088fSYinghai Lu 	__pci_bus_assign_resources(bus, &add_list, NULL);
2163bdc4abecSYinghai Lu 	BUG_ON(!list_empty(&add_list));
216417787940SYinghai Lu }
2165e6b29deaSRay Jui EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources);
2166