xref: /openbmc/linux/drivers/pci/setup-bus.c (revision 2934a0de095f277a7bbc15a72ecf61af31a45163)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  *	drivers/pci/setup-bus.c
31da177e4SLinus Torvalds  *
41da177e4SLinus Torvalds  * Extruded from code written by
51da177e4SLinus Torvalds  *      Dave Rusling (david.rusling@reo.mts.dec.com)
61da177e4SLinus Torvalds  *      David Mosberger (davidm@cs.arizona.edu)
71da177e4SLinus Torvalds  *	David Miller (davem@redhat.com)
81da177e4SLinus Torvalds  *
91da177e4SLinus Torvalds  * Support routines for initializing a PCI subsystem.
101da177e4SLinus Torvalds  */
111da177e4SLinus Torvalds 
121da177e4SLinus Torvalds /*
131da177e4SLinus Torvalds  * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
141da177e4SLinus Torvalds  *	     PCI-PCI bridges cleanup, sorted resource allocation.
151da177e4SLinus Torvalds  * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
161da177e4SLinus Torvalds  *	     Converted to allocation in 3 passes, which gives
171da177e4SLinus Torvalds  *	     tighter packing. Prefetchable range support.
181da177e4SLinus Torvalds  */
191da177e4SLinus Torvalds 
201da177e4SLinus Torvalds #include <linux/init.h>
211da177e4SLinus Torvalds #include <linux/kernel.h>
221da177e4SLinus Torvalds #include <linux/module.h>
231da177e4SLinus Torvalds #include <linux/pci.h>
241da177e4SLinus Torvalds #include <linux/errno.h>
251da177e4SLinus Torvalds #include <linux/ioport.h>
261da177e4SLinus Torvalds #include <linux/cache.h>
271da177e4SLinus Torvalds #include <linux/slab.h>
286faf17f6SChris Wright #include "pci.h"
291da177e4SLinus Torvalds 
30*2934a0deSYinghai Lu struct resource_list {
31*2934a0deSYinghai Lu 	struct resource_list *next;
32*2934a0deSYinghai Lu 	struct resource *res;
33*2934a0deSYinghai Lu 	struct pci_dev *dev;
34*2934a0deSYinghai Lu };
35*2934a0deSYinghai Lu 
36568ddef8SYinghai Lu struct resource_list_x {
37568ddef8SYinghai Lu 	struct resource_list_x *next;
38568ddef8SYinghai Lu 	struct resource *res;
39568ddef8SYinghai Lu 	struct pci_dev *dev;
40568ddef8SYinghai Lu 	resource_size_t start;
41568ddef8SYinghai Lu 	resource_size_t end;
42c8adf9a3SRam Pai 	resource_size_t add_size;
432bbc6942SRam Pai 	resource_size_t min_align;
44568ddef8SYinghai Lu 	unsigned long flags;
45568ddef8SYinghai Lu };
46568ddef8SYinghai Lu 
47094732a5SRam Pai #define free_list(type, head) do {                      \
48094732a5SRam Pai 	struct type *list, *tmp;			\
49094732a5SRam Pai 	for (list = (head)->next; list;) {		\
50094732a5SRam Pai 		tmp = list;				\
51094732a5SRam Pai 		list = list->next;			\
52094732a5SRam Pai 		kfree(tmp);				\
53094732a5SRam Pai 	}						\
54094732a5SRam Pai 	(head)->next = NULL;				\
55094732a5SRam Pai } while (0)
56094732a5SRam Pai 
57f483d392SRam Pai int pci_realloc_enable = 0;
58f483d392SRam Pai #define pci_realloc_enabled() pci_realloc_enable
59f483d392SRam Pai void pci_realloc(void)
60f483d392SRam Pai {
61f483d392SRam Pai 	pci_realloc_enable = 1;
62f483d392SRam Pai }
63f483d392SRam Pai 
64c8adf9a3SRam Pai /**
65c8adf9a3SRam Pai  * add_to_list() - add a new resource tracker to the list
66c8adf9a3SRam Pai  * @head:	Head of the list
67c8adf9a3SRam Pai  * @dev:	device corresponding to which the resource
68c8adf9a3SRam Pai  *		belongs
69c8adf9a3SRam Pai  * @res:	The resource to be tracked
70c8adf9a3SRam Pai  * @add_size:	additional size to be optionally added
71c8adf9a3SRam Pai  *              to the resource
72c8adf9a3SRam Pai  */
73ef62dfefSYinghai Lu static int add_to_list(struct resource_list_x *head,
74c8adf9a3SRam Pai 		 struct pci_dev *dev, struct resource *res,
752bbc6942SRam Pai 		 resource_size_t add_size, resource_size_t min_align)
76568ddef8SYinghai Lu {
77568ddef8SYinghai Lu 	struct resource_list_x *list = head;
78568ddef8SYinghai Lu 	struct resource_list_x *ln = list->next;
79568ddef8SYinghai Lu 	struct resource_list_x *tmp;
80568ddef8SYinghai Lu 
81568ddef8SYinghai Lu 	tmp = kmalloc(sizeof(*tmp), GFP_KERNEL);
82568ddef8SYinghai Lu 	if (!tmp) {
83c8adf9a3SRam Pai 		pr_warning("add_to_list: kmalloc() failed!\n");
84ef62dfefSYinghai Lu 		return -ENOMEM;
85568ddef8SYinghai Lu 	}
86568ddef8SYinghai Lu 
87568ddef8SYinghai Lu 	tmp->next = ln;
88568ddef8SYinghai Lu 	tmp->res = res;
89568ddef8SYinghai Lu 	tmp->dev = dev;
90568ddef8SYinghai Lu 	tmp->start = res->start;
91568ddef8SYinghai Lu 	tmp->end = res->end;
92568ddef8SYinghai Lu 	tmp->flags = res->flags;
93c8adf9a3SRam Pai 	tmp->add_size = add_size;
942bbc6942SRam Pai 	tmp->min_align = min_align;
95568ddef8SYinghai Lu 	list->next = tmp;
96ef62dfefSYinghai Lu 
97ef62dfefSYinghai Lu 	return 0;
98568ddef8SYinghai Lu }
99568ddef8SYinghai Lu 
100c8adf9a3SRam Pai static void add_to_failed_list(struct resource_list_x *head,
101c8adf9a3SRam Pai 				struct pci_dev *dev, struct resource *res)
102c8adf9a3SRam Pai {
1032bbc6942SRam Pai 	add_to_list(head, dev, res,
1042bbc6942SRam Pai 			0 /* dont care */,
1052bbc6942SRam Pai 			0 /* dont care */);
106c8adf9a3SRam Pai }
107c8adf9a3SRam Pai 
1083e6e0d80SYinghai Lu static void remove_from_list(struct resource_list_x *realloc_head,
1093e6e0d80SYinghai Lu 				 struct resource *res)
1103e6e0d80SYinghai Lu {
1113e6e0d80SYinghai Lu 	struct resource_list_x *prev, *tmp, *list;
1123e6e0d80SYinghai Lu 
1133e6e0d80SYinghai Lu 	prev = realloc_head;
1143e6e0d80SYinghai Lu 	for (list = realloc_head->next; list;) {
1153e6e0d80SYinghai Lu 		if (list->res != res) {
1163e6e0d80SYinghai Lu 			prev = list;
1173e6e0d80SYinghai Lu 			list = list->next;
1183e6e0d80SYinghai Lu 			continue;
1193e6e0d80SYinghai Lu 		}
1203e6e0d80SYinghai Lu 		tmp = list;
1213e6e0d80SYinghai Lu 		prev->next = list = list->next;
1223e6e0d80SYinghai Lu 		kfree(tmp);
1233e6e0d80SYinghai Lu 	}
1243e6e0d80SYinghai Lu }
1253e6e0d80SYinghai Lu 
1261c372353SYinghai Lu static resource_size_t get_res_add_size(struct resource_list_x *realloc_head,
1271c372353SYinghai Lu 					struct resource *res)
1281c372353SYinghai Lu {
1291c372353SYinghai Lu 	struct resource_list_x *list;
1301c372353SYinghai Lu 
1311c372353SYinghai Lu 	/* check if it is in realloc_head list */
1321c372353SYinghai Lu 	for (list = realloc_head->next; list && list->res != res;
1331c372353SYinghai Lu 			list = list->next)
1341c372353SYinghai Lu 		;
1353e6e0d80SYinghai Lu 
1363e6e0d80SYinghai Lu 	if (list) {
1373e6e0d80SYinghai Lu 		dev_printk(KERN_DEBUG, &list->dev->dev,
1383e6e0d80SYinghai Lu 			 "%pR get_res_add_size  add_size %llx\n",
1393e6e0d80SYinghai Lu 			 list->res, (unsigned long long)list->add_size);
1401c372353SYinghai Lu 		return list->add_size;
1413e6e0d80SYinghai Lu 	}
1421c372353SYinghai Lu 
1431c372353SYinghai Lu 	return 0;
1441c372353SYinghai Lu }
1451c372353SYinghai Lu 
14678c3b329SYinghai Lu /* Sort resources by alignment */
14778c3b329SYinghai Lu static void pdev_sort_resources(struct pci_dev *dev, struct resource_list *head)
14878c3b329SYinghai Lu {
14978c3b329SYinghai Lu 	int i;
15078c3b329SYinghai Lu 
15178c3b329SYinghai Lu 	for (i = 0; i < PCI_NUM_RESOURCES; i++) {
15278c3b329SYinghai Lu 		struct resource *r;
15378c3b329SYinghai Lu 		struct resource_list *list, *tmp;
15478c3b329SYinghai Lu 		resource_size_t r_align;
15578c3b329SYinghai Lu 
15678c3b329SYinghai Lu 		r = &dev->resource[i];
15778c3b329SYinghai Lu 
15878c3b329SYinghai Lu 		if (r->flags & IORESOURCE_PCI_FIXED)
15978c3b329SYinghai Lu 			continue;
16078c3b329SYinghai Lu 
16178c3b329SYinghai Lu 		if (!(r->flags) || r->parent)
16278c3b329SYinghai Lu 			continue;
16378c3b329SYinghai Lu 
16478c3b329SYinghai Lu 		r_align = pci_resource_alignment(dev, r);
16578c3b329SYinghai Lu 		if (!r_align) {
16678c3b329SYinghai Lu 			dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n",
16778c3b329SYinghai Lu 				 i, r);
16878c3b329SYinghai Lu 			continue;
16978c3b329SYinghai Lu 		}
17078c3b329SYinghai Lu 		for (list = head; ; list = list->next) {
17178c3b329SYinghai Lu 			resource_size_t align = 0;
17278c3b329SYinghai Lu 			struct resource_list *ln = list->next;
17378c3b329SYinghai Lu 
17478c3b329SYinghai Lu 			if (ln)
17578c3b329SYinghai Lu 				align = pci_resource_alignment(ln->dev, ln->res);
17678c3b329SYinghai Lu 
17778c3b329SYinghai Lu 			if (r_align > align) {
17878c3b329SYinghai Lu 				tmp = kmalloc(sizeof(*tmp), GFP_KERNEL);
17978c3b329SYinghai Lu 				if (!tmp)
18078c3b329SYinghai Lu 					panic("pdev_sort_resources(): "
18178c3b329SYinghai Lu 					      "kmalloc() failed!\n");
18278c3b329SYinghai Lu 				tmp->next = ln;
18378c3b329SYinghai Lu 				tmp->res = r;
18478c3b329SYinghai Lu 				tmp->dev = dev;
18578c3b329SYinghai Lu 				list->next = tmp;
18678c3b329SYinghai Lu 				break;
18778c3b329SYinghai Lu 			}
18878c3b329SYinghai Lu 		}
18978c3b329SYinghai Lu 	}
19078c3b329SYinghai Lu }
19178c3b329SYinghai Lu 
1926841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev,
1936841ec68SYinghai Lu 				 struct resource_list *head)
1941da177e4SLinus Torvalds {
1951da177e4SLinus Torvalds 	u16 class = dev->class >> 8;
1961da177e4SLinus Torvalds 
1979bded00bSKenji Kaneshige 	/* Don't touch classless devices or host bridges or ioapics.  */
1986841ec68SYinghai Lu 	if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
1996841ec68SYinghai Lu 		return;
2001da177e4SLinus Torvalds 
2019bded00bSKenji Kaneshige 	/* Don't touch ioapic devices already enabled by firmware */
20223186279SSatoru Takeuchi 	if (class == PCI_CLASS_SYSTEM_PIC) {
2039bded00bSKenji Kaneshige 		u16 command;
2049bded00bSKenji Kaneshige 		pci_read_config_word(dev, PCI_COMMAND, &command);
2059bded00bSKenji Kaneshige 		if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
2066841ec68SYinghai Lu 			return;
20723186279SSatoru Takeuchi 	}
20823186279SSatoru Takeuchi 
2096841ec68SYinghai Lu 	pdev_sort_resources(dev, head);
2101da177e4SLinus Torvalds }
2111da177e4SLinus Torvalds 
212fc075e1dSRam Pai static inline void reset_resource(struct resource *res)
213fc075e1dSRam Pai {
214fc075e1dSRam Pai 	res->start = 0;
215fc075e1dSRam Pai 	res->end = 0;
216fc075e1dSRam Pai 	res->flags = 0;
217fc075e1dSRam Pai }
218fc075e1dSRam Pai 
219c8adf9a3SRam Pai /**
2209e8bf93aSRam Pai  * reassign_resources_sorted() - satisfy any additional resource requests
221c8adf9a3SRam Pai  *
2229e8bf93aSRam Pai  * @realloc_head : head of the list tracking requests requiring additional
223c8adf9a3SRam Pai  *             resources
224c8adf9a3SRam Pai  * @head     : head of the list tracking requests with allocated
225c8adf9a3SRam Pai  *             resources
226c8adf9a3SRam Pai  *
2279e8bf93aSRam Pai  * Walk through each element of the realloc_head and try to procure
228c8adf9a3SRam Pai  * additional resources for the element, provided the element
229c8adf9a3SRam Pai  * is in the head list.
230c8adf9a3SRam Pai  */
2319e8bf93aSRam Pai static void reassign_resources_sorted(struct resource_list_x *realloc_head,
232c8adf9a3SRam Pai 		struct resource_list *head)
233c8adf9a3SRam Pai {
234c8adf9a3SRam Pai 	struct resource *res;
235c8adf9a3SRam Pai 	struct resource_list_x *list, *tmp, *prev;
236c8adf9a3SRam Pai 	struct resource_list *hlist;
237c8adf9a3SRam Pai 	resource_size_t add_size;
238c8adf9a3SRam Pai 	int idx;
239c8adf9a3SRam Pai 
2409e8bf93aSRam Pai 	prev = realloc_head;
2419e8bf93aSRam Pai 	for (list = realloc_head->next; list;) {
242c8adf9a3SRam Pai 		res = list->res;
243c8adf9a3SRam Pai 		/* skip resource that has been reset */
244c8adf9a3SRam Pai 		if (!res->flags)
245c8adf9a3SRam Pai 			goto out;
246c8adf9a3SRam Pai 
247c8adf9a3SRam Pai 		/* skip this resource if not found in head list */
248c8adf9a3SRam Pai 		for (hlist = head->next; hlist && hlist->res != res;
249c8adf9a3SRam Pai 				hlist = hlist->next);
250c8adf9a3SRam Pai 		if (!hlist) { /* just skip */
251c8adf9a3SRam Pai 			prev = list;
252c8adf9a3SRam Pai 			list = list->next;
253c8adf9a3SRam Pai 			continue;
254c8adf9a3SRam Pai 		}
255c8adf9a3SRam Pai 
256c8adf9a3SRam Pai 		idx = res - &list->dev->resource[0];
257c8adf9a3SRam Pai 		add_size=list->add_size;
2582bbc6942SRam Pai 		if (!resource_size(res)) {
2590a2daa1cSRam Pai 			res->start = list->start;
260c8adf9a3SRam Pai 			res->end = res->start + add_size - 1;
261c8adf9a3SRam Pai 			if(pci_assign_resource(list->dev, idx))
262c8adf9a3SRam Pai 				reset_resource(res);
2632bbc6942SRam Pai 		} else {
2642bbc6942SRam Pai 			resource_size_t align = list->min_align;
2652bbc6942SRam Pai 			res->flags |= list->flags & (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
2662bbc6942SRam Pai 			if (pci_reassign_resource(list->dev, idx, add_size, align))
2672bbc6942SRam Pai 				dev_printk(KERN_DEBUG, &list->dev->dev, "failed to add optional resources res=%pR\n",
2682bbc6942SRam Pai 							res);
269c8adf9a3SRam Pai 		}
270c8adf9a3SRam Pai out:
271c8adf9a3SRam Pai 		tmp = list;
272c8adf9a3SRam Pai 		prev->next = list = list->next;
273c8adf9a3SRam Pai 		kfree(tmp);
274c8adf9a3SRam Pai 	}
275c8adf9a3SRam Pai }
276c8adf9a3SRam Pai 
277c8adf9a3SRam Pai /**
278c8adf9a3SRam Pai  * assign_requested_resources_sorted() - satisfy resource requests
279c8adf9a3SRam Pai  *
280c8adf9a3SRam Pai  * @head : head of the list tracking requests for resources
281c8adf9a3SRam Pai  * @failed_list : head of the list tracking requests that could
282c8adf9a3SRam Pai  *		not be allocated
283c8adf9a3SRam Pai  *
284c8adf9a3SRam Pai  * Satisfy resource requests of each element in the list. Add
285c8adf9a3SRam Pai  * requests that could not satisfied to the failed_list.
286c8adf9a3SRam Pai  */
287c8adf9a3SRam Pai static void assign_requested_resources_sorted(struct resource_list *head,
2886841ec68SYinghai Lu 				 struct resource_list_x *fail_head)
2896841ec68SYinghai Lu {
2906841ec68SYinghai Lu 	struct resource *res;
291c8adf9a3SRam Pai 	struct resource_list *list;
2926841ec68SYinghai Lu 	int idx;
2936841ec68SYinghai Lu 
294c8adf9a3SRam Pai 	for (list = head->next; list; list = list->next) {
2951da177e4SLinus Torvalds 		res = list->res;
2961da177e4SLinus Torvalds 		idx = res - &list->dev->resource[0];
297c8adf9a3SRam Pai 		if (resource_size(res) && pci_assign_resource(list->dev, idx)) {
2989a928660SYinghai Lu 			if (fail_head && !pci_is_root_bus(list->dev->bus)) {
2999a928660SYinghai Lu 				/*
3009a928660SYinghai Lu 				 * if the failed res is for ROM BAR, and it will
3019a928660SYinghai Lu 				 * be enabled later, don't add it to the list
3029a928660SYinghai Lu 				 */
3039a928660SYinghai Lu 				if (!((idx == PCI_ROM_RESOURCE) &&
3049a928660SYinghai Lu 				      (!(res->flags & IORESOURCE_ROM_ENABLE))))
305568ddef8SYinghai Lu 					add_to_failed_list(fail_head, list->dev, res);
3069a928660SYinghai Lu 			}
307fc075e1dSRam Pai 			reset_resource(res);
308542df5deSRajesh Shah 		}
3091da177e4SLinus Torvalds 	}
3101da177e4SLinus Torvalds }
3111da177e4SLinus Torvalds 
312c8adf9a3SRam Pai static void __assign_resources_sorted(struct resource_list *head,
3139e8bf93aSRam Pai 				 struct resource_list_x *realloc_head,
314c8adf9a3SRam Pai 				 struct resource_list_x *fail_head)
315c8adf9a3SRam Pai {
3163e6e0d80SYinghai Lu 	/*
3173e6e0d80SYinghai Lu 	 * Should not assign requested resources at first.
3183e6e0d80SYinghai Lu 	 *   they could be adjacent, so later reassign can not reallocate
3193e6e0d80SYinghai Lu 	 *   them one by one in parent resource window.
3203e6e0d80SYinghai Lu 	 * Try to assign requested + add_size at begining
3213e6e0d80SYinghai Lu 	 *  if could do that, could get out early.
3223e6e0d80SYinghai Lu 	 *  if could not do that, we still try to assign requested at first,
3233e6e0d80SYinghai Lu 	 *    then try to reassign add_size for some resources.
3243e6e0d80SYinghai Lu 	 */
3253e6e0d80SYinghai Lu 	struct resource_list_x save_head, local_fail_head, *list;
3263e6e0d80SYinghai Lu 	struct resource_list *l;
3273e6e0d80SYinghai Lu 
3283e6e0d80SYinghai Lu 	/* Check if optional add_size is there */
3293e6e0d80SYinghai Lu 	if (!realloc_head || !realloc_head->next)
3303e6e0d80SYinghai Lu 		goto requested_and_reassign;
3313e6e0d80SYinghai Lu 
3323e6e0d80SYinghai Lu 	/* Save original start, end, flags etc at first */
3333e6e0d80SYinghai Lu 	save_head.next = NULL;
3343e6e0d80SYinghai Lu 	for (l = head->next; l; l = l->next)
3353e6e0d80SYinghai Lu 		if (add_to_list(&save_head, l->dev, l->res, 0, 0)) {
3363e6e0d80SYinghai Lu 			free_list(resource_list_x, &save_head);
3373e6e0d80SYinghai Lu 			goto requested_and_reassign;
3383e6e0d80SYinghai Lu 		}
3393e6e0d80SYinghai Lu 
3403e6e0d80SYinghai Lu 	/* Update res in head list with add_size in realloc_head list */
3413e6e0d80SYinghai Lu 	for (l = head->next; l; l = l->next)
3423e6e0d80SYinghai Lu 		l->res->end += get_res_add_size(realloc_head, l->res);
3433e6e0d80SYinghai Lu 
3443e6e0d80SYinghai Lu 	/* Try updated head list with add_size added */
3453e6e0d80SYinghai Lu 	local_fail_head.next = NULL;
3463e6e0d80SYinghai Lu 	assign_requested_resources_sorted(head, &local_fail_head);
3473e6e0d80SYinghai Lu 
3483e6e0d80SYinghai Lu 	/* all assigned with add_size ? */
3493e6e0d80SYinghai Lu 	if (!local_fail_head.next) {
3503e6e0d80SYinghai Lu 		/* Remove head list from realloc_head list */
3513e6e0d80SYinghai Lu 		for (l = head->next; l; l = l->next)
3523e6e0d80SYinghai Lu 			remove_from_list(realloc_head, l->res);
3533e6e0d80SYinghai Lu 		free_list(resource_list_x, &save_head);
3543e6e0d80SYinghai Lu 		free_list(resource_list, head);
3553e6e0d80SYinghai Lu 		return;
3563e6e0d80SYinghai Lu 	}
3573e6e0d80SYinghai Lu 
3583e6e0d80SYinghai Lu 	free_list(resource_list_x, &local_fail_head);
3593e6e0d80SYinghai Lu 	/* Release assigned resource */
3603e6e0d80SYinghai Lu 	for (l = head->next; l; l = l->next)
3613e6e0d80SYinghai Lu 		if (l->res->parent)
3623e6e0d80SYinghai Lu 			release_resource(l->res);
3633e6e0d80SYinghai Lu 	/* Restore start/end/flags from saved list */
3643e6e0d80SYinghai Lu 	for (list = save_head.next; list; list = list->next) {
3653e6e0d80SYinghai Lu 		struct resource *res = list->res;
3663e6e0d80SYinghai Lu 
3673e6e0d80SYinghai Lu 		res->start = list->start;
3683e6e0d80SYinghai Lu 		res->end = list->end;
3693e6e0d80SYinghai Lu 		res->flags = list->flags;
3703e6e0d80SYinghai Lu 	}
3713e6e0d80SYinghai Lu 	free_list(resource_list_x, &save_head);
3723e6e0d80SYinghai Lu 
3733e6e0d80SYinghai Lu requested_and_reassign:
374c8adf9a3SRam Pai 	/* Satisfy the must-have resource requests */
375c8adf9a3SRam Pai 	assign_requested_resources_sorted(head, fail_head);
376c8adf9a3SRam Pai 
3770a2daa1cSRam Pai 	/* Try to satisfy any additional optional resource
378c8adf9a3SRam Pai 		requests */
3799e8bf93aSRam Pai 	if (realloc_head)
3809e8bf93aSRam Pai 		reassign_resources_sorted(realloc_head, head);
381c8adf9a3SRam Pai 	free_list(resource_list, head);
382c8adf9a3SRam Pai }
383c8adf9a3SRam Pai 
3846841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev,
3858424d759SYinghai Lu 				 struct resource_list_x *add_head,
3866841ec68SYinghai Lu 				 struct resource_list_x *fail_head)
3876841ec68SYinghai Lu {
3886841ec68SYinghai Lu 	struct resource_list head;
3896841ec68SYinghai Lu 
3906841ec68SYinghai Lu 	head.next = NULL;
3916841ec68SYinghai Lu 	__dev_sort_resources(dev, &head);
3928424d759SYinghai Lu 	__assign_resources_sorted(&head, add_head, fail_head);
3936841ec68SYinghai Lu 
3946841ec68SYinghai Lu }
3956841ec68SYinghai Lu 
3966841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus,
3979e8bf93aSRam Pai 					 struct resource_list_x *realloc_head,
3986841ec68SYinghai Lu 					 struct resource_list_x *fail_head)
3996841ec68SYinghai Lu {
4006841ec68SYinghai Lu 	struct pci_dev *dev;
4016841ec68SYinghai Lu 	struct resource_list head;
4026841ec68SYinghai Lu 
4036841ec68SYinghai Lu 	head.next = NULL;
4046841ec68SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list)
4056841ec68SYinghai Lu 		__dev_sort_resources(dev, &head);
4066841ec68SYinghai Lu 
4079e8bf93aSRam Pai 	__assign_resources_sorted(&head, realloc_head, fail_head);
4086841ec68SYinghai Lu }
4096841ec68SYinghai Lu 
410b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus)
4111da177e4SLinus Torvalds {
4121da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
413c7dabef8SBjorn Helgaas 	struct resource *res;
4141da177e4SLinus Torvalds 	struct pci_bus_region region;
4151da177e4SLinus Torvalds 
416865df576SBjorn Helgaas 	dev_info(&bridge->dev, "CardBus bridge to [bus %02x-%02x]\n",
417865df576SBjorn Helgaas 		 bus->secondary, bus->subordinate);
4181da177e4SLinus Torvalds 
419c7dabef8SBjorn Helgaas 	res = bus->resource[0];
420c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
421c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
4221da177e4SLinus Torvalds 		/*
4231da177e4SLinus Torvalds 		 * The IO resource is allocated a range twice as large as it
4241da177e4SLinus Torvalds 		 * would normally need.  This allows us to set both IO regs.
4251da177e4SLinus Torvalds 		 */
426c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
4271da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
4281da177e4SLinus Torvalds 					region.start);
4291da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
4301da177e4SLinus Torvalds 					region.end);
4311da177e4SLinus Torvalds 	}
4321da177e4SLinus Torvalds 
433c7dabef8SBjorn Helgaas 	res = bus->resource[1];
434c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
435c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
436c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
4371da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
4381da177e4SLinus Torvalds 					region.start);
4391da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
4401da177e4SLinus Torvalds 					region.end);
4411da177e4SLinus Torvalds 	}
4421da177e4SLinus Torvalds 
443c7dabef8SBjorn Helgaas 	res = bus->resource[2];
444c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
445c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
446c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
4471da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
4481da177e4SLinus Torvalds 					region.start);
4491da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
4501da177e4SLinus Torvalds 					region.end);
4511da177e4SLinus Torvalds 	}
4521da177e4SLinus Torvalds 
453c7dabef8SBjorn Helgaas 	res = bus->resource[3];
454c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
455c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
456c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
4571da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
4581da177e4SLinus Torvalds 					region.start);
4591da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
4601da177e4SLinus Torvalds 					region.end);
4611da177e4SLinus Torvalds 	}
4621da177e4SLinus Torvalds }
463b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus);
4641da177e4SLinus Torvalds 
4651da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected.
4661da177e4SLinus Torvalds    PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
4671da177e4SLinus Torvalds    requires that if there is no I/O ports or memory behind the
4681da177e4SLinus Torvalds    bridge, corresponding range must be turned off by writing base
4691da177e4SLinus Torvalds    value greater than limit to the bridge's base/limit registers.
4701da177e4SLinus Torvalds 
4711da177e4SLinus Torvalds    Note: care must be taken when updating I/O base/limit registers
4721da177e4SLinus Torvalds    of bridges which support 32-bit I/O. This update requires two
4731da177e4SLinus Torvalds    config space writes, so it's quite possible that an I/O window of
4741da177e4SLinus Torvalds    the bridge will have some undesirable address (e.g. 0) after the
4751da177e4SLinus Torvalds    first write. Ditto 64-bit prefetchable MMIO.  */
4767cc5997dSYinghai Lu static void pci_setup_bridge_io(struct pci_bus *bus)
4771da177e4SLinus Torvalds {
4781da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
479c7dabef8SBjorn Helgaas 	struct resource *res;
4801da177e4SLinus Torvalds 	struct pci_bus_region region;
4817cc5997dSYinghai Lu 	u32 l, io_upper16;
4821da177e4SLinus Torvalds 
4831da177e4SLinus Torvalds 	/* Set up the top and bottom of the PCI I/O segment for this bus. */
484c7dabef8SBjorn Helgaas 	res = bus->resource[0];
485c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
486c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
4871da177e4SLinus Torvalds 		pci_read_config_dword(bridge, PCI_IO_BASE, &l);
4881da177e4SLinus Torvalds 		l &= 0xffff0000;
4891da177e4SLinus Torvalds 		l |= (region.start >> 8) & 0x00f0;
4901da177e4SLinus Torvalds 		l |= region.end & 0xf000;
4911da177e4SLinus Torvalds 		/* Set up upper 16 bits of I/O base/limit. */
4921da177e4SLinus Torvalds 		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
493c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
4947cc5997dSYinghai Lu 	} else {
4951da177e4SLinus Torvalds 		/* Clear upper 16 bits of I/O base/limit. */
4961da177e4SLinus Torvalds 		io_upper16 = 0;
4971da177e4SLinus Torvalds 		l = 0x00f0;
4981da177e4SLinus Torvalds 	}
4991da177e4SLinus Torvalds 	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */
5001da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
5011da177e4SLinus Torvalds 	/* Update lower 16 bits of I/O base/limit. */
5021da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE, l);
5031da177e4SLinus Torvalds 	/* Update upper 16 bits of I/O base/limit. */
5041da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
5057cc5997dSYinghai Lu }
5061da177e4SLinus Torvalds 
5077cc5997dSYinghai Lu static void pci_setup_bridge_mmio(struct pci_bus *bus)
5087cc5997dSYinghai Lu {
5097cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
5107cc5997dSYinghai Lu 	struct resource *res;
5117cc5997dSYinghai Lu 	struct pci_bus_region region;
5127cc5997dSYinghai Lu 	u32 l;
5137cc5997dSYinghai Lu 
5147cc5997dSYinghai Lu 	/* Set up the top and bottom of the PCI Memory segment for this bus. */
515c7dabef8SBjorn Helgaas 	res = bus->resource[1];
516c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
517c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
5181da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
5191da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
520c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
5217cc5997dSYinghai Lu 	} else {
5221da177e4SLinus Torvalds 		l = 0x0000fff0;
5231da177e4SLinus Torvalds 	}
5241da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
5257cc5997dSYinghai Lu }
5267cc5997dSYinghai Lu 
5277cc5997dSYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_bus *bus)
5287cc5997dSYinghai Lu {
5297cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
5307cc5997dSYinghai Lu 	struct resource *res;
5317cc5997dSYinghai Lu 	struct pci_bus_region region;
5327cc5997dSYinghai Lu 	u32 l, bu, lu;
5331da177e4SLinus Torvalds 
5341da177e4SLinus Torvalds 	/* Clear out the upper 32 bits of PREF limit.
5351da177e4SLinus Torvalds 	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
5361da177e4SLinus Torvalds 	   disables PREF range, which is ok. */
5371da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
5381da177e4SLinus Torvalds 
5391da177e4SLinus Torvalds 	/* Set up PREF base/limit. */
540c40a22e0SBenjamin Herrenschmidt 	bu = lu = 0;
541c7dabef8SBjorn Helgaas 	res = bus->resource[2];
542c7dabef8SBjorn Helgaas 	pcibios_resource_to_bus(bridge, &region, res);
543c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_PREFETCH) {
5441da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
5451da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
546c7dabef8SBjorn Helgaas 		if (res->flags & IORESOURCE_MEM_64) {
54713d36c24SAndrew Morton 			bu = upper_32_bits(region.start);
54813d36c24SAndrew Morton 			lu = upper_32_bits(region.end);
5491f82de10SYinghai Lu 		}
550c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
5517cc5997dSYinghai Lu 	} else {
5521da177e4SLinus Torvalds 		l = 0x0000fff0;
5531da177e4SLinus Torvalds 	}
5541da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
5551da177e4SLinus Torvalds 
556c40a22e0SBenjamin Herrenschmidt 	/* Set the upper 32 bits of PREF base & limit. */
557c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
558c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
5597cc5997dSYinghai Lu }
5607cc5997dSYinghai Lu 
5617cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
5627cc5997dSYinghai Lu {
5637cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
5647cc5997dSYinghai Lu 
5657cc5997dSYinghai Lu 	dev_info(&bridge->dev, "PCI bridge to [bus %02x-%02x]\n",
5667cc5997dSYinghai Lu 		 bus->secondary, bus->subordinate);
5677cc5997dSYinghai Lu 
5687cc5997dSYinghai Lu 	if (type & IORESOURCE_IO)
5697cc5997dSYinghai Lu 		pci_setup_bridge_io(bus);
5707cc5997dSYinghai Lu 
5717cc5997dSYinghai Lu 	if (type & IORESOURCE_MEM)
5727cc5997dSYinghai Lu 		pci_setup_bridge_mmio(bus);
5737cc5997dSYinghai Lu 
5747cc5997dSYinghai Lu 	if (type & IORESOURCE_PREFETCH)
5757cc5997dSYinghai Lu 		pci_setup_bridge_mmio_pref(bus);
5761da177e4SLinus Torvalds 
5771da177e4SLinus Torvalds 	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
5781da177e4SLinus Torvalds }
5791da177e4SLinus Torvalds 
580e2444273SBenjamin Herrenschmidt void pci_setup_bridge(struct pci_bus *bus)
5817cc5997dSYinghai Lu {
5827cc5997dSYinghai Lu 	unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
5837cc5997dSYinghai Lu 				  IORESOURCE_PREFETCH;
5847cc5997dSYinghai Lu 
5857cc5997dSYinghai Lu 	__pci_setup_bridge(bus, type);
5867cc5997dSYinghai Lu }
5877cc5997dSYinghai Lu 
5881da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and
5891da177e4SLinus Torvalds    prefetchable memory ranges. If not, the respective
5901da177e4SLinus Torvalds    base/limit registers must be read-only and read as 0. */
59196bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus)
5921da177e4SLinus Torvalds {
5931da177e4SLinus Torvalds 	u16 io;
5941da177e4SLinus Torvalds 	u32 pmem;
5951da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
5961da177e4SLinus Torvalds 	struct resource *b_res;
5971da177e4SLinus Torvalds 
5981da177e4SLinus Torvalds 	b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
5991da177e4SLinus Torvalds 	b_res[1].flags |= IORESOURCE_MEM;
6001da177e4SLinus Torvalds 
6011da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_IO_BASE, &io);
6021da177e4SLinus Torvalds 	if (!io) {
6031da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
6041da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_IO_BASE, &io);
6051da177e4SLinus Torvalds  		pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
6061da177e4SLinus Torvalds  	}
6071da177e4SLinus Torvalds  	if (io)
6081da177e4SLinus Torvalds 		b_res[0].flags |= IORESOURCE_IO;
6091da177e4SLinus Torvalds 	/*  DECchip 21050 pass 2 errata: the bridge may miss an address
6101da177e4SLinus Torvalds 	    disconnect boundary by one PCI data phase.
6111da177e4SLinus Torvalds 	    Workaround: do not use prefetching on this device. */
6121da177e4SLinus Torvalds 	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
6131da177e4SLinus Torvalds 		return;
6141da177e4SLinus Torvalds 	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
6151da177e4SLinus Torvalds 	if (!pmem) {
6161da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
6171da177e4SLinus Torvalds 					       0xfff0fff0);
6181da177e4SLinus Torvalds 		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
6191da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
6201da177e4SLinus Torvalds 	}
6211f82de10SYinghai Lu 	if (pmem) {
6221da177e4SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
62399586105SYinghai Lu 		if ((pmem & PCI_PREF_RANGE_TYPE_MASK) ==
62499586105SYinghai Lu 		    PCI_PREF_RANGE_TYPE_64) {
6251f82de10SYinghai Lu 			b_res[2].flags |= IORESOURCE_MEM_64;
62699586105SYinghai Lu 			b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
62799586105SYinghai Lu 		}
6281f82de10SYinghai Lu 	}
6291f82de10SYinghai Lu 
6301f82de10SYinghai Lu 	/* double check if bridge does support 64 bit pref */
6311f82de10SYinghai Lu 	if (b_res[2].flags & IORESOURCE_MEM_64) {
6321f82de10SYinghai Lu 		u32 mem_base_hi, tmp;
6331f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
6341f82de10SYinghai Lu 					 &mem_base_hi);
6351f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
6361f82de10SYinghai Lu 					       0xffffffff);
6371f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
6381f82de10SYinghai Lu 		if (!tmp)
6391f82de10SYinghai Lu 			b_res[2].flags &= ~IORESOURCE_MEM_64;
6401f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
6411f82de10SYinghai Lu 				       mem_base_hi);
6421f82de10SYinghai Lu 	}
6431da177e4SLinus Torvalds }
6441da177e4SLinus Torvalds 
6451da177e4SLinus Torvalds /* Helper function for sizing routines: find first available
6461da177e4SLinus Torvalds    bus resource of a given type. Note: we intentionally skip
6471da177e4SLinus Torvalds    the bus resources which have already been assigned (that is,
6481da177e4SLinus Torvalds    have non-NULL parent resource). */
64996bde06aSSam Ravnborg static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type)
6501da177e4SLinus Torvalds {
6511da177e4SLinus Torvalds 	int i;
6521da177e4SLinus Torvalds 	struct resource *r;
6531da177e4SLinus Torvalds 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
6541da177e4SLinus Torvalds 				  IORESOURCE_PREFETCH;
6551da177e4SLinus Torvalds 
65689a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, r, i) {
657299de034SIvan Kokshaysky 		if (r == &ioport_resource || r == &iomem_resource)
658299de034SIvan Kokshaysky 			continue;
65955a10984SJesse Barnes 		if (r && (r->flags & type_mask) == type && !r->parent)
6601da177e4SLinus Torvalds 			return r;
6611da177e4SLinus Torvalds 	}
6621da177e4SLinus Torvalds 	return NULL;
6631da177e4SLinus Torvalds }
6641da177e4SLinus Torvalds 
66513583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size,
66613583b16SRam Pai 		resource_size_t min_size,
66713583b16SRam Pai 		resource_size_t size1,
66813583b16SRam Pai 		resource_size_t old_size,
66913583b16SRam Pai 		resource_size_t align)
67013583b16SRam Pai {
67113583b16SRam Pai 	if (size < min_size)
67213583b16SRam Pai 		size = min_size;
67313583b16SRam Pai 	if (old_size == 1 )
67413583b16SRam Pai 		old_size = 0;
67513583b16SRam Pai 	/* To be fixed in 2.5: we should have sort of HAVE_ISA
67613583b16SRam Pai 	   flag in the struct pci_bus. */
67713583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
67813583b16SRam Pai 	size = (size & 0xff) + ((size & ~0xffUL) << 2);
67913583b16SRam Pai #endif
68013583b16SRam Pai 	size = ALIGN(size + size1, align);
68113583b16SRam Pai 	if (size < old_size)
68213583b16SRam Pai 		size = old_size;
68313583b16SRam Pai 	return size;
68413583b16SRam Pai }
68513583b16SRam Pai 
68613583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size,
68713583b16SRam Pai 		resource_size_t min_size,
68813583b16SRam Pai 		resource_size_t size1,
68913583b16SRam Pai 		resource_size_t old_size,
69013583b16SRam Pai 		resource_size_t align)
69113583b16SRam Pai {
69213583b16SRam Pai 	if (size < min_size)
69313583b16SRam Pai 		size = min_size;
69413583b16SRam Pai 	if (old_size == 1 )
69513583b16SRam Pai 		old_size = 0;
69613583b16SRam Pai 	if (size < old_size)
69713583b16SRam Pai 		size = old_size;
69813583b16SRam Pai 	size = ALIGN(size + size1, align);
69913583b16SRam Pai 	return size;
70013583b16SRam Pai }
70113583b16SRam Pai 
702c8adf9a3SRam Pai /**
703c8adf9a3SRam Pai  * pbus_size_io() - size the io window of a given bus
704c8adf9a3SRam Pai  *
705c8adf9a3SRam Pai  * @bus : the bus
706c8adf9a3SRam Pai  * @min_size : the minimum io window that must to be allocated
707c8adf9a3SRam Pai  * @add_size : additional optional io window
7089e8bf93aSRam Pai  * @realloc_head : track the additional io window on this list
709c8adf9a3SRam Pai  *
710c8adf9a3SRam Pai  * Sizing the IO windows of the PCI-PCI bridge is trivial,
711c8adf9a3SRam Pai  * since these windows have 4K granularity and the IO ranges
712c8adf9a3SRam Pai  * of non-bridge PCI devices are limited to 256 bytes.
713c8adf9a3SRam Pai  * We must be careful with the ISA aliasing though.
714c8adf9a3SRam Pai  */
715c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
7169e8bf93aSRam Pai 		resource_size_t add_size, struct resource_list_x *realloc_head)
7171da177e4SLinus Torvalds {
7181da177e4SLinus Torvalds 	struct pci_dev *dev;
7191da177e4SLinus Torvalds 	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
720c8adf9a3SRam Pai 	unsigned long size = 0, size0 = 0, size1 = 0;
721be768912SYinghai Lu 	resource_size_t children_add_size = 0;
7221da177e4SLinus Torvalds 
7231da177e4SLinus Torvalds 	if (!b_res)
7241da177e4SLinus Torvalds  		return;
7251da177e4SLinus Torvalds 
7261da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
7271da177e4SLinus Torvalds 		int i;
7281da177e4SLinus Torvalds 
7291da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
7301da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
7311da177e4SLinus Torvalds 			unsigned long r_size;
7321da177e4SLinus Torvalds 
7331da177e4SLinus Torvalds 			if (r->parent || !(r->flags & IORESOURCE_IO))
7341da177e4SLinus Torvalds 				continue;
735022edd86SZhao, Yu 			r_size = resource_size(r);
7361da177e4SLinus Torvalds 
7371da177e4SLinus Torvalds 			if (r_size < 0x400)
7381da177e4SLinus Torvalds 				/* Might be re-aligned for ISA */
7391da177e4SLinus Torvalds 				size += r_size;
7401da177e4SLinus Torvalds 			else
7411da177e4SLinus Torvalds 				size1 += r_size;
742be768912SYinghai Lu 
7439e8bf93aSRam Pai 			if (realloc_head)
7449e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
7451da177e4SLinus Torvalds 		}
7461da177e4SLinus Torvalds 	}
747c8adf9a3SRam Pai 	size0 = calculate_iosize(size, min_size, size1,
74813583b16SRam Pai 			resource_size(b_res), 4096);
749be768912SYinghai Lu 	if (children_add_size > add_size)
750be768912SYinghai Lu 		add_size = children_add_size;
7519e8bf93aSRam Pai 	size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
752a4ac9feaSYinghai Lu 		calculate_iosize(size, min_size, add_size + size1,
753c8adf9a3SRam Pai 			resource_size(b_res), 4096);
754c8adf9a3SRam Pai 	if (!size0 && !size1) {
755865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
756865df576SBjorn Helgaas 			dev_info(&bus->self->dev, "disabling bridge window "
757865df576SBjorn Helgaas 				 "%pR to [bus %02x-%02x] (unused)\n", b_res,
758865df576SBjorn Helgaas 				 bus->secondary, bus->subordinate);
7591da177e4SLinus Torvalds 		b_res->flags = 0;
7601da177e4SLinus Torvalds 		return;
7611da177e4SLinus Torvalds 	}
7621da177e4SLinus Torvalds 	/* Alignment of the IO window is always 4K */
7631da177e4SLinus Torvalds 	b_res->start = 4096;
764c8adf9a3SRam Pai 	b_res->end = b_res->start + size0 - 1;
76588452565SIvan Kokshaysky 	b_res->flags |= IORESOURCE_STARTALIGN;
7669e8bf93aSRam Pai 	if (size1 > size0 && realloc_head)
7679e8bf93aSRam Pai 		add_to_list(realloc_head, bus->self, b_res, size1-size0, 4096);
7681da177e4SLinus Torvalds }
7691da177e4SLinus Torvalds 
770c8adf9a3SRam Pai /**
771c8adf9a3SRam Pai  * pbus_size_mem() - size the memory window of a given bus
772c8adf9a3SRam Pai  *
773c8adf9a3SRam Pai  * @bus : the bus
774c8adf9a3SRam Pai  * @min_size : the minimum memory window that must to be allocated
775c8adf9a3SRam Pai  * @add_size : additional optional memory window
7769e8bf93aSRam Pai  * @realloc_head : track the additional memory window on this list
777c8adf9a3SRam Pai  *
778c8adf9a3SRam Pai  * Calculate the size of the bus and minimal alignment which
779c8adf9a3SRam Pai  * guarantees that all child resources fit in this size.
780c8adf9a3SRam Pai  */
78128760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
782c8adf9a3SRam Pai 			 unsigned long type, resource_size_t min_size,
783c8adf9a3SRam Pai 			resource_size_t add_size,
7849e8bf93aSRam Pai 			struct resource_list_x *realloc_head)
7851da177e4SLinus Torvalds {
7861da177e4SLinus Torvalds 	struct pci_dev *dev;
787c8adf9a3SRam Pai 	resource_size_t min_align, align, size, size0, size1;
788c40a22e0SBenjamin Herrenschmidt 	resource_size_t aligns[12];	/* Alignments from 1Mb to 2Gb */
7891da177e4SLinus Torvalds 	int order, max_order;
7901da177e4SLinus Torvalds 	struct resource *b_res = find_free_bus_resource(bus, type);
7911f82de10SYinghai Lu 	unsigned int mem64_mask = 0;
792be768912SYinghai Lu 	resource_size_t children_add_size = 0;
7931da177e4SLinus Torvalds 
7941da177e4SLinus Torvalds 	if (!b_res)
7951da177e4SLinus Torvalds 		return 0;
7961da177e4SLinus Torvalds 
7971da177e4SLinus Torvalds 	memset(aligns, 0, sizeof(aligns));
7981da177e4SLinus Torvalds 	max_order = 0;
7991da177e4SLinus Torvalds 	size = 0;
8001da177e4SLinus Torvalds 
8011f82de10SYinghai Lu 	mem64_mask = b_res->flags & IORESOURCE_MEM_64;
8021f82de10SYinghai Lu 	b_res->flags &= ~IORESOURCE_MEM_64;
8031f82de10SYinghai Lu 
8041da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
8051da177e4SLinus Torvalds 		int i;
8061da177e4SLinus Torvalds 
8071da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
8081da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
809c40a22e0SBenjamin Herrenschmidt 			resource_size_t r_size;
8101da177e4SLinus Torvalds 
8111da177e4SLinus Torvalds 			if (r->parent || (r->flags & mask) != type)
8121da177e4SLinus Torvalds 				continue;
813022edd86SZhao, Yu 			r_size = resource_size(r);
8142aceefcbSYinghai Lu #ifdef CONFIG_PCI_IOV
8152aceefcbSYinghai Lu 			/* put SRIOV requested res to the optional list */
8169e8bf93aSRam Pai 			if (realloc_head && i >= PCI_IOV_RESOURCES &&
8172aceefcbSYinghai Lu 					i <= PCI_IOV_RESOURCE_END) {
8182aceefcbSYinghai Lu 				r->end = r->start - 1;
8199e8bf93aSRam Pai 				add_to_list(realloc_head, dev, r, r_size, 0/* dont' care */);
8202aceefcbSYinghai Lu 				children_add_size += r_size;
8212aceefcbSYinghai Lu 				continue;
8222aceefcbSYinghai Lu 			}
8232aceefcbSYinghai Lu #endif
8241da177e4SLinus Torvalds 			/* For bridges size != alignment */
8256faf17f6SChris Wright 			align = pci_resource_alignment(dev, r);
8261da177e4SLinus Torvalds 			order = __ffs(align) - 20;
8271da177e4SLinus Torvalds 			if (order > 11) {
828865df576SBjorn Helgaas 				dev_warn(&dev->dev, "disabling BAR %d: %pR "
829865df576SBjorn Helgaas 					 "(bad alignment %#llx)\n", i, r,
830865df576SBjorn Helgaas 					 (unsigned long long) align);
8311da177e4SLinus Torvalds 				r->flags = 0;
8321da177e4SLinus Torvalds 				continue;
8331da177e4SLinus Torvalds 			}
8341da177e4SLinus Torvalds 			size += r_size;
8351da177e4SLinus Torvalds 			if (order < 0)
8361da177e4SLinus Torvalds 				order = 0;
8371da177e4SLinus Torvalds 			/* Exclude ranges with size > align from
8381da177e4SLinus Torvalds 			   calculation of the alignment. */
8391da177e4SLinus Torvalds 			if (r_size == align)
8401da177e4SLinus Torvalds 				aligns[order] += align;
8411da177e4SLinus Torvalds 			if (order > max_order)
8421da177e4SLinus Torvalds 				max_order = order;
8431f82de10SYinghai Lu 			mem64_mask &= r->flags & IORESOURCE_MEM_64;
844be768912SYinghai Lu 
8459e8bf93aSRam Pai 			if (realloc_head)
8469e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
8471da177e4SLinus Torvalds 		}
8481da177e4SLinus Torvalds 	}
8491da177e4SLinus Torvalds 	align = 0;
8501da177e4SLinus Torvalds 	min_align = 0;
8511da177e4SLinus Torvalds 	for (order = 0; order <= max_order; order++) {
8528308c54dSJeremy Fitzhardinge 		resource_size_t align1 = 1;
8538308c54dSJeremy Fitzhardinge 
8548308c54dSJeremy Fitzhardinge 		align1 <<= (order + 20);
8558308c54dSJeremy Fitzhardinge 
8561da177e4SLinus Torvalds 		if (!align)
8571da177e4SLinus Torvalds 			min_align = align1;
8586f6f8c2fSMilind Arun Choudhary 		else if (ALIGN(align + min_align, min_align) < align1)
8591da177e4SLinus Torvalds 			min_align = align1 >> 1;
8601da177e4SLinus Torvalds 		align += aligns[order];
8611da177e4SLinus Torvalds 	}
862b42282e5SLinus Torvalds 	size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align);
863be768912SYinghai Lu 	if (children_add_size > add_size)
864be768912SYinghai Lu 		add_size = children_add_size;
8659e8bf93aSRam Pai 	size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
866a4ac9feaSYinghai Lu 		calculate_memsize(size, min_size, add_size,
867b42282e5SLinus Torvalds 				resource_size(b_res), min_align);
868c8adf9a3SRam Pai 	if (!size0 && !size1) {
869865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
870865df576SBjorn Helgaas 			dev_info(&bus->self->dev, "disabling bridge window "
871865df576SBjorn Helgaas 				 "%pR to [bus %02x-%02x] (unused)\n", b_res,
872865df576SBjorn Helgaas 				 bus->secondary, bus->subordinate);
8731da177e4SLinus Torvalds 		b_res->flags = 0;
8741da177e4SLinus Torvalds 		return 1;
8751da177e4SLinus Torvalds 	}
8761da177e4SLinus Torvalds 	b_res->start = min_align;
877c8adf9a3SRam Pai 	b_res->end = size0 + min_align - 1;
878c8adf9a3SRam Pai 	b_res->flags |= IORESOURCE_STARTALIGN | mem64_mask;
8799e8bf93aSRam Pai 	if (size1 > size0 && realloc_head)
8809e8bf93aSRam Pai 		add_to_list(realloc_head, bus->self, b_res, size1-size0, min_align);
8811da177e4SLinus Torvalds 	return 1;
8821da177e4SLinus Torvalds }
8831da177e4SLinus Torvalds 
8840a2daa1cSRam Pai unsigned long pci_cardbus_resource_alignment(struct resource *res)
8850a2daa1cSRam Pai {
8860a2daa1cSRam Pai 	if (res->flags & IORESOURCE_IO)
8870a2daa1cSRam Pai 		return pci_cardbus_io_size;
8880a2daa1cSRam Pai 	if (res->flags & IORESOURCE_MEM)
8890a2daa1cSRam Pai 		return pci_cardbus_mem_size;
8900a2daa1cSRam Pai 	return 0;
8910a2daa1cSRam Pai }
8920a2daa1cSRam Pai 
8930a2daa1cSRam Pai static void pci_bus_size_cardbus(struct pci_bus *bus,
8949e8bf93aSRam Pai 			struct resource_list_x *realloc_head)
8951da177e4SLinus Torvalds {
8961da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
8971da177e4SLinus Torvalds 	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
8981da177e4SLinus Torvalds 	u16 ctrl;
8991da177e4SLinus Torvalds 
9001da177e4SLinus Torvalds 	/*
9011da177e4SLinus Torvalds 	 * Reserve some resources for CardBus.  We reserve
9021da177e4SLinus Torvalds 	 * a fixed amount of bus space for CardBus bridges.
9031da177e4SLinus Torvalds 	 */
904934b7024SLinus Torvalds 	b_res[0].start = 0;
905934b7024SLinus Torvalds 	b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
9069e8bf93aSRam Pai 	if (realloc_head)
9079e8bf93aSRam Pai 		add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size, 0 /* dont care */);
9081da177e4SLinus Torvalds 
909934b7024SLinus Torvalds 	b_res[1].start = 0;
910934b7024SLinus Torvalds 	b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
9119e8bf93aSRam Pai 	if (realloc_head)
9129e8bf93aSRam Pai 		add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size, 0 /* dont care */);
9131da177e4SLinus Torvalds 
9141da177e4SLinus Torvalds 	/*
9151da177e4SLinus Torvalds 	 * Check whether prefetchable memory is supported
9161da177e4SLinus Torvalds 	 * by this bridge.
9171da177e4SLinus Torvalds 	 */
9181da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
9191da177e4SLinus Torvalds 	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
9201da177e4SLinus Torvalds 		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
9211da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
9221da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
9231da177e4SLinus Torvalds 	}
9241da177e4SLinus Torvalds 
9251da177e4SLinus Torvalds 	/*
9261da177e4SLinus Torvalds 	 * If we have prefetchable memory support, allocate
9271da177e4SLinus Torvalds 	 * two regions.  Otherwise, allocate one region of
9281da177e4SLinus Torvalds 	 * twice the size.
9291da177e4SLinus Torvalds 	 */
9301da177e4SLinus Torvalds 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
931934b7024SLinus Torvalds 		b_res[2].start = 0;
932934b7024SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN;
9339e8bf93aSRam Pai 		if (realloc_head)
9349e8bf93aSRam Pai 			add_to_list(realloc_head, bridge, b_res+2, pci_cardbus_mem_size, 0 /* dont care */);
9351da177e4SLinus Torvalds 
936934b7024SLinus Torvalds 		b_res[3].start = 0;
937934b7024SLinus Torvalds 		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
9389e8bf93aSRam Pai 		if (realloc_head)
9399e8bf93aSRam Pai 			add_to_list(realloc_head, bridge, b_res+3, pci_cardbus_mem_size, 0 /* dont care */);
9401da177e4SLinus Torvalds 	} else {
941934b7024SLinus Torvalds 		b_res[3].start = 0;
942934b7024SLinus Torvalds 		b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
9439e8bf93aSRam Pai 		if (realloc_head)
9449e8bf93aSRam Pai 			add_to_list(realloc_head, bridge, b_res+3, pci_cardbus_mem_size * 2, 0 /* dont care */);
9451da177e4SLinus Torvalds 	}
9460a2daa1cSRam Pai 
9470a2daa1cSRam Pai 	/* set the size of the resource to zero, so that the resource does not
9480a2daa1cSRam Pai 	 * get assigned during required-resource allocation cycle but gets assigned
9490a2daa1cSRam Pai 	 * during the optional-resource allocation cycle.
9500a2daa1cSRam Pai  	 */
9510a2daa1cSRam Pai 	b_res[0].start = b_res[1].start = b_res[2].start = b_res[3].start = 1;
9520a2daa1cSRam Pai 	b_res[0].end = b_res[1].end = b_res[2].end = b_res[3].end = 0;
9531da177e4SLinus Torvalds }
9541da177e4SLinus Torvalds 
955c8adf9a3SRam Pai void __ref __pci_bus_size_bridges(struct pci_bus *bus,
9569e8bf93aSRam Pai 			struct resource_list_x *realloc_head)
9571da177e4SLinus Torvalds {
9581da177e4SLinus Torvalds 	struct pci_dev *dev;
9591da177e4SLinus Torvalds 	unsigned long mask, prefmask;
960c8adf9a3SRam Pai 	resource_size_t additional_mem_size = 0, additional_io_size = 0;
9611da177e4SLinus Torvalds 
9621da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
9631da177e4SLinus Torvalds 		struct pci_bus *b = dev->subordinate;
9641da177e4SLinus Torvalds 		if (!b)
9651da177e4SLinus Torvalds 			continue;
9661da177e4SLinus Torvalds 
9671da177e4SLinus Torvalds 		switch (dev->class >> 8) {
9681da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
9699e8bf93aSRam Pai 			pci_bus_size_cardbus(b, realloc_head);
9701da177e4SLinus Torvalds 			break;
9711da177e4SLinus Torvalds 
9721da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
9731da177e4SLinus Torvalds 		default:
9749e8bf93aSRam Pai 			__pci_bus_size_bridges(b, realloc_head);
9751da177e4SLinus Torvalds 			break;
9761da177e4SLinus Torvalds 		}
9771da177e4SLinus Torvalds 	}
9781da177e4SLinus Torvalds 
9791da177e4SLinus Torvalds 	/* The root bus? */
9801da177e4SLinus Torvalds 	if (!bus->self)
9811da177e4SLinus Torvalds 		return;
9821da177e4SLinus Torvalds 
9831da177e4SLinus Torvalds 	switch (bus->self->class >> 8) {
9841da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_CARDBUS:
9851da177e4SLinus Torvalds 		/* don't size cardbuses yet. */
9861da177e4SLinus Torvalds 		break;
9871da177e4SLinus Torvalds 
9881da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_PCI:
9891da177e4SLinus Torvalds 		pci_bridge_check_ranges(bus);
99028760489SEric W. Biederman 		if (bus->self->is_hotplug_bridge) {
991c8adf9a3SRam Pai 			additional_io_size  = pci_hotplug_io_size;
992c8adf9a3SRam Pai 			additional_mem_size = pci_hotplug_mem_size;
99328760489SEric W. Biederman 		}
994c8adf9a3SRam Pai 		/*
995c8adf9a3SRam Pai 		 * Follow thru
996c8adf9a3SRam Pai 		 */
9971da177e4SLinus Torvalds 	default:
99819aa7ee4SYinghai Lu 		pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
99919aa7ee4SYinghai Lu 			     additional_io_size, realloc_head);
10001da177e4SLinus Torvalds 		/* If the bridge supports prefetchable range, size it
10011da177e4SLinus Torvalds 		   separately. If it doesn't, or its prefetchable window
10021da177e4SLinus Torvalds 		   has already been allocated by arch code, try
10031da177e4SLinus Torvalds 		   non-prefetchable range for both types of PCI memory
10041da177e4SLinus Torvalds 		   resources. */
10051da177e4SLinus Torvalds 		mask = IORESOURCE_MEM;
10061da177e4SLinus Torvalds 		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
100719aa7ee4SYinghai Lu 		if (pbus_size_mem(bus, prefmask, prefmask,
100819aa7ee4SYinghai Lu 				  realloc_head ? 0 : additional_mem_size,
100919aa7ee4SYinghai Lu 				  additional_mem_size, realloc_head))
10101da177e4SLinus Torvalds 			mask = prefmask; /* Success, size non-prefetch only. */
101128760489SEric W. Biederman 		else
1012c8adf9a3SRam Pai 			additional_mem_size += additional_mem_size;
101319aa7ee4SYinghai Lu 		pbus_size_mem(bus, mask, IORESOURCE_MEM,
101419aa7ee4SYinghai Lu 				realloc_head ? 0 : additional_mem_size,
101519aa7ee4SYinghai Lu 				additional_mem_size, realloc_head);
10161da177e4SLinus Torvalds 		break;
10171da177e4SLinus Torvalds 	}
10181da177e4SLinus Torvalds }
1019c8adf9a3SRam Pai 
1020c8adf9a3SRam Pai void __ref pci_bus_size_bridges(struct pci_bus *bus)
1021c8adf9a3SRam Pai {
1022c8adf9a3SRam Pai 	__pci_bus_size_bridges(bus, NULL);
1023c8adf9a3SRam Pai }
10241da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges);
10251da177e4SLinus Torvalds 
1026568ddef8SYinghai Lu static void __ref __pci_bus_assign_resources(const struct pci_bus *bus,
10279e8bf93aSRam Pai 					 struct resource_list_x *realloc_head,
1028568ddef8SYinghai Lu 					 struct resource_list_x *fail_head)
10291da177e4SLinus Torvalds {
10301da177e4SLinus Torvalds 	struct pci_bus *b;
10311da177e4SLinus Torvalds 	struct pci_dev *dev;
10321da177e4SLinus Torvalds 
10339e8bf93aSRam Pai 	pbus_assign_resources_sorted(bus, realloc_head, fail_head);
10341da177e4SLinus Torvalds 
10351da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
10361da177e4SLinus Torvalds 		b = dev->subordinate;
10371da177e4SLinus Torvalds 		if (!b)
10381da177e4SLinus Torvalds 			continue;
10391da177e4SLinus Torvalds 
10409e8bf93aSRam Pai 		__pci_bus_assign_resources(b, realloc_head, fail_head);
10411da177e4SLinus Torvalds 
10421da177e4SLinus Torvalds 		switch (dev->class >> 8) {
10431da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
10446841ec68SYinghai Lu 			if (!pci_is_enabled(dev))
10451da177e4SLinus Torvalds 				pci_setup_bridge(b);
10461da177e4SLinus Torvalds 			break;
10471da177e4SLinus Torvalds 
10481da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
10491da177e4SLinus Torvalds 			pci_setup_cardbus(b);
10501da177e4SLinus Torvalds 			break;
10511da177e4SLinus Torvalds 
10521da177e4SLinus Torvalds 		default:
105380ccba11SBjorn Helgaas 			dev_info(&dev->dev, "not setting up bridge for bus "
105480ccba11SBjorn Helgaas 				 "%04x:%02x\n", pci_domain_nr(b), b->number);
10551da177e4SLinus Torvalds 			break;
10561da177e4SLinus Torvalds 		}
10571da177e4SLinus Torvalds 	}
10581da177e4SLinus Torvalds }
1059568ddef8SYinghai Lu 
1060568ddef8SYinghai Lu void __ref pci_bus_assign_resources(const struct pci_bus *bus)
1061568ddef8SYinghai Lu {
1062c8adf9a3SRam Pai 	__pci_bus_assign_resources(bus, NULL, NULL);
1063568ddef8SYinghai Lu }
10641da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources);
10651da177e4SLinus Torvalds 
10666841ec68SYinghai Lu static void __ref __pci_bridge_assign_resources(const struct pci_dev *bridge,
10678424d759SYinghai Lu 					 struct resource_list_x *add_head,
10686841ec68SYinghai Lu 					 struct resource_list_x *fail_head)
10696841ec68SYinghai Lu {
10706841ec68SYinghai Lu 	struct pci_bus *b;
10716841ec68SYinghai Lu 
10728424d759SYinghai Lu 	pdev_assign_resources_sorted((struct pci_dev *)bridge,
10738424d759SYinghai Lu 					 add_head, fail_head);
10746841ec68SYinghai Lu 
10756841ec68SYinghai Lu 	b = bridge->subordinate;
10766841ec68SYinghai Lu 	if (!b)
10776841ec68SYinghai Lu 		return;
10786841ec68SYinghai Lu 
10798424d759SYinghai Lu 	__pci_bus_assign_resources(b, add_head, fail_head);
10806841ec68SYinghai Lu 
10816841ec68SYinghai Lu 	switch (bridge->class >> 8) {
10826841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_PCI:
10836841ec68SYinghai Lu 		pci_setup_bridge(b);
10846841ec68SYinghai Lu 		break;
10856841ec68SYinghai Lu 
10866841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_CARDBUS:
10876841ec68SYinghai Lu 		pci_setup_cardbus(b);
10886841ec68SYinghai Lu 		break;
10896841ec68SYinghai Lu 
10906841ec68SYinghai Lu 	default:
10916841ec68SYinghai Lu 		dev_info(&bridge->dev, "not setting up bridge for bus "
10926841ec68SYinghai Lu 			 "%04x:%02x\n", pci_domain_nr(b), b->number);
10936841ec68SYinghai Lu 		break;
10946841ec68SYinghai Lu 	}
10956841ec68SYinghai Lu }
10965009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus,
10975009b460SYinghai Lu 					  unsigned long type)
10985009b460SYinghai Lu {
10995009b460SYinghai Lu 	int idx;
11005009b460SYinghai Lu 	bool changed = false;
11015009b460SYinghai Lu 	struct pci_dev *dev;
11025009b460SYinghai Lu 	struct resource *r;
11035009b460SYinghai Lu 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
11045009b460SYinghai Lu 				  IORESOURCE_PREFETCH;
11055009b460SYinghai Lu 
11065009b460SYinghai Lu 	dev = bus->self;
11075009b460SYinghai Lu 	for (idx = PCI_BRIDGE_RESOURCES; idx <= PCI_BRIDGE_RESOURCE_END;
11085009b460SYinghai Lu 	     idx++) {
11095009b460SYinghai Lu 		r = &dev->resource[idx];
11105009b460SYinghai Lu 		if ((r->flags & type_mask) != type)
11115009b460SYinghai Lu 			continue;
11125009b460SYinghai Lu 		if (!r->parent)
11135009b460SYinghai Lu 			continue;
11145009b460SYinghai Lu 		/*
11155009b460SYinghai Lu 		 * if there are children under that, we should release them
11165009b460SYinghai Lu 		 *  all
11175009b460SYinghai Lu 		 */
11185009b460SYinghai Lu 		release_child_resources(r);
11195009b460SYinghai Lu 		if (!release_resource(r)) {
11205009b460SYinghai Lu 			dev_printk(KERN_DEBUG, &dev->dev,
11215009b460SYinghai Lu 				 "resource %d %pR released\n", idx, r);
11225009b460SYinghai Lu 			/* keep the old size */
11235009b460SYinghai Lu 			r->end = resource_size(r) - 1;
11245009b460SYinghai Lu 			r->start = 0;
11255009b460SYinghai Lu 			r->flags = 0;
11265009b460SYinghai Lu 			changed = true;
11275009b460SYinghai Lu 		}
11285009b460SYinghai Lu 	}
11295009b460SYinghai Lu 
11305009b460SYinghai Lu 	if (changed) {
11315009b460SYinghai Lu 		/* avoiding touch the one without PREF */
11325009b460SYinghai Lu 		if (type & IORESOURCE_PREFETCH)
11335009b460SYinghai Lu 			type = IORESOURCE_PREFETCH;
11345009b460SYinghai Lu 		__pci_setup_bridge(bus, type);
11355009b460SYinghai Lu 	}
11365009b460SYinghai Lu }
11375009b460SYinghai Lu 
11385009b460SYinghai Lu enum release_type {
11395009b460SYinghai Lu 	leaf_only,
11405009b460SYinghai Lu 	whole_subtree,
11415009b460SYinghai Lu };
11425009b460SYinghai Lu /*
11435009b460SYinghai Lu  * try to release pci bridge resources that is from leaf bridge,
11445009b460SYinghai Lu  * so we can allocate big new one later
11455009b460SYinghai Lu  */
11465009b460SYinghai Lu static void __ref pci_bus_release_bridge_resources(struct pci_bus *bus,
11475009b460SYinghai Lu 						   unsigned long type,
11485009b460SYinghai Lu 						   enum release_type rel_type)
11495009b460SYinghai Lu {
11505009b460SYinghai Lu 	struct pci_dev *dev;
11515009b460SYinghai Lu 	bool is_leaf_bridge = true;
11525009b460SYinghai Lu 
11535009b460SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
11545009b460SYinghai Lu 		struct pci_bus *b = dev->subordinate;
11555009b460SYinghai Lu 		if (!b)
11565009b460SYinghai Lu 			continue;
11575009b460SYinghai Lu 
11585009b460SYinghai Lu 		is_leaf_bridge = false;
11595009b460SYinghai Lu 
11605009b460SYinghai Lu 		if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
11615009b460SYinghai Lu 			continue;
11625009b460SYinghai Lu 
11635009b460SYinghai Lu 		if (rel_type == whole_subtree)
11645009b460SYinghai Lu 			pci_bus_release_bridge_resources(b, type,
11655009b460SYinghai Lu 						 whole_subtree);
11665009b460SYinghai Lu 	}
11675009b460SYinghai Lu 
11685009b460SYinghai Lu 	if (pci_is_root_bus(bus))
11695009b460SYinghai Lu 		return;
11705009b460SYinghai Lu 
11715009b460SYinghai Lu 	if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
11725009b460SYinghai Lu 		return;
11735009b460SYinghai Lu 
11745009b460SYinghai Lu 	if ((rel_type == whole_subtree) || is_leaf_bridge)
11755009b460SYinghai Lu 		pci_bridge_release_resources(bus, type);
11765009b460SYinghai Lu }
11775009b460SYinghai Lu 
117876fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus)
117976fbc263SYinghai Lu {
118089a74eccSBjorn Helgaas 	struct resource *res;
118176fbc263SYinghai Lu 	int i;
118276fbc263SYinghai Lu 
118389a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
11847c9342b8SYinghai Lu 		if (!res || !res->end || !res->flags)
118576fbc263SYinghai Lu                         continue;
118676fbc263SYinghai Lu 
1187c7dabef8SBjorn Helgaas 		dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
118876fbc263SYinghai Lu         }
118976fbc263SYinghai Lu }
119076fbc263SYinghai Lu 
119176fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus)
119276fbc263SYinghai Lu {
119376fbc263SYinghai Lu 	struct pci_bus *b;
119476fbc263SYinghai Lu 	struct pci_dev *dev;
119576fbc263SYinghai Lu 
119676fbc263SYinghai Lu 
119776fbc263SYinghai Lu 	pci_bus_dump_res(bus);
119876fbc263SYinghai Lu 
119976fbc263SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
120076fbc263SYinghai Lu 		b = dev->subordinate;
120176fbc263SYinghai Lu 		if (!b)
120276fbc263SYinghai Lu 			continue;
120376fbc263SYinghai Lu 
120476fbc263SYinghai Lu 		pci_bus_dump_resources(b);
120576fbc263SYinghai Lu 	}
120676fbc263SYinghai Lu }
120776fbc263SYinghai Lu 
1208da7822e5SYinghai Lu static int __init pci_bus_get_depth(struct pci_bus *bus)
1209da7822e5SYinghai Lu {
1210da7822e5SYinghai Lu 	int depth = 0;
1211da7822e5SYinghai Lu 	struct pci_dev *dev;
1212da7822e5SYinghai Lu 
1213da7822e5SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
1214da7822e5SYinghai Lu 		int ret;
1215da7822e5SYinghai Lu 		struct pci_bus *b = dev->subordinate;
1216da7822e5SYinghai Lu 		if (!b)
1217da7822e5SYinghai Lu 			continue;
1218da7822e5SYinghai Lu 
1219da7822e5SYinghai Lu 		ret = pci_bus_get_depth(b);
1220da7822e5SYinghai Lu 		if (ret + 1 > depth)
1221da7822e5SYinghai Lu 			depth = ret + 1;
1222da7822e5SYinghai Lu 	}
1223da7822e5SYinghai Lu 
1224da7822e5SYinghai Lu 	return depth;
1225da7822e5SYinghai Lu }
1226da7822e5SYinghai Lu static int __init pci_get_max_depth(void)
1227da7822e5SYinghai Lu {
1228da7822e5SYinghai Lu 	int depth = 0;
1229da7822e5SYinghai Lu 	struct pci_bus *bus;
1230da7822e5SYinghai Lu 
1231da7822e5SYinghai Lu 	list_for_each_entry(bus, &pci_root_buses, node) {
1232da7822e5SYinghai Lu 		int ret;
1233da7822e5SYinghai Lu 
1234da7822e5SYinghai Lu 		ret = pci_bus_get_depth(bus);
1235da7822e5SYinghai Lu 		if (ret > depth)
1236da7822e5SYinghai Lu 			depth = ret;
1237da7822e5SYinghai Lu 	}
1238da7822e5SYinghai Lu 
1239da7822e5SYinghai Lu 	return depth;
1240da7822e5SYinghai Lu }
1241da7822e5SYinghai Lu 
1242f483d392SRam Pai 
1243da7822e5SYinghai Lu /*
1244da7822e5SYinghai Lu  * first try will not touch pci bridge res
1245da7822e5SYinghai Lu  * second  and later try will clear small leaf bridge res
1246da7822e5SYinghai Lu  * will stop till to the max  deepth if can not find good one
1247da7822e5SYinghai Lu  */
12481da177e4SLinus Torvalds void __init
12491da177e4SLinus Torvalds pci_assign_unassigned_resources(void)
12501da177e4SLinus Torvalds {
12511da177e4SLinus Torvalds 	struct pci_bus *bus;
12529e8bf93aSRam Pai 	struct resource_list_x realloc_list; /* list of resources that
1253c8adf9a3SRam Pai 					want additional resources */
125419aa7ee4SYinghai Lu 	struct resource_list_x *add_list = NULL;
1255da7822e5SYinghai Lu 	int tried_times = 0;
1256da7822e5SYinghai Lu 	enum release_type rel_type = leaf_only;
1257da7822e5SYinghai Lu 	struct resource_list_x head, *list;
1258da7822e5SYinghai Lu 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
1259da7822e5SYinghai Lu 				  IORESOURCE_PREFETCH;
1260da7822e5SYinghai Lu 	unsigned long failed_type;
126119aa7ee4SYinghai Lu 	int pci_try_num = 1;
1262da7822e5SYinghai Lu 
1263da7822e5SYinghai Lu 	head.next = NULL;
12649e8bf93aSRam Pai 	realloc_list.next = NULL;
1265da7822e5SYinghai Lu 
126619aa7ee4SYinghai Lu 	/* don't realloc if asked to do so */
126719aa7ee4SYinghai Lu 	if (pci_realloc_enabled()) {
126819aa7ee4SYinghai Lu 		int max_depth = pci_get_max_depth();
126919aa7ee4SYinghai Lu 
1270da7822e5SYinghai Lu 		pci_try_num = max_depth + 1;
1271da7822e5SYinghai Lu 		printk(KERN_DEBUG "PCI: max bus depth: %d pci_try_num: %d\n",
1272da7822e5SYinghai Lu 			 max_depth, pci_try_num);
127319aa7ee4SYinghai Lu 	}
1274da7822e5SYinghai Lu 
1275da7822e5SYinghai Lu again:
127619aa7ee4SYinghai Lu 	/*
127719aa7ee4SYinghai Lu 	 * last try will use add_list, otherwise will try good to have as
127819aa7ee4SYinghai Lu 	 * must have, so can realloc parent bridge resource
127919aa7ee4SYinghai Lu 	 */
128019aa7ee4SYinghai Lu 	if (tried_times + 1 == pci_try_num)
128119aa7ee4SYinghai Lu 		add_list = &realloc_list;
12821da177e4SLinus Torvalds 	/* Depth first, calculate sizes and alignments of all
12831da177e4SLinus Torvalds 	   subordinate buses. */
1284da7822e5SYinghai Lu 	list_for_each_entry(bus, &pci_root_buses, node)
128519aa7ee4SYinghai Lu 		__pci_bus_size_bridges(bus, add_list);
1286c8adf9a3SRam Pai 
12871da177e4SLinus Torvalds 	/* Depth last, allocate resources and update the hardware. */
1288da7822e5SYinghai Lu 	list_for_each_entry(bus, &pci_root_buses, node)
128919aa7ee4SYinghai Lu 		__pci_bus_assign_resources(bus, add_list, &head);
129019aa7ee4SYinghai Lu 	if (add_list)
129119aa7ee4SYinghai Lu 		BUG_ON(add_list->next);
1292da7822e5SYinghai Lu 	tried_times++;
1293da7822e5SYinghai Lu 
1294da7822e5SYinghai Lu 	/* any device complain? */
1295da7822e5SYinghai Lu 	if (!head.next)
1296da7822e5SYinghai Lu 		goto enable_and_dump;
1297f483d392SRam Pai 
1298da7822e5SYinghai Lu 	failed_type = 0;
1299da7822e5SYinghai Lu 	for (list = head.next; list;) {
1300da7822e5SYinghai Lu 		failed_type |= list->flags;
1301da7822e5SYinghai Lu 		list = list->next;
1302da7822e5SYinghai Lu 	}
1303da7822e5SYinghai Lu 	/*
1304da7822e5SYinghai Lu 	 * io port are tight, don't try extra
1305da7822e5SYinghai Lu 	 * or if reach the limit, don't want to try more
1306da7822e5SYinghai Lu 	 */
1307da7822e5SYinghai Lu 	failed_type &= type_mask;
1308da7822e5SYinghai Lu 	if ((failed_type == IORESOURCE_IO) || (tried_times >= pci_try_num)) {
1309da7822e5SYinghai Lu 		free_list(resource_list_x, &head);
1310da7822e5SYinghai Lu 		goto enable_and_dump;
1311da7822e5SYinghai Lu 	}
1312da7822e5SYinghai Lu 
1313da7822e5SYinghai Lu 	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
1314da7822e5SYinghai Lu 			 tried_times + 1);
1315da7822e5SYinghai Lu 
1316da7822e5SYinghai Lu 	/* third times and later will not check if it is leaf */
1317da7822e5SYinghai Lu 	if ((tried_times + 1) > 2)
1318da7822e5SYinghai Lu 		rel_type = whole_subtree;
1319da7822e5SYinghai Lu 
1320da7822e5SYinghai Lu 	/*
1321da7822e5SYinghai Lu 	 * Try to release leaf bridge's resources that doesn't fit resource of
1322da7822e5SYinghai Lu 	 * child device under that bridge
1323da7822e5SYinghai Lu 	 */
1324da7822e5SYinghai Lu 	for (list = head.next; list;) {
1325da7822e5SYinghai Lu 		bus = list->dev->bus;
1326da7822e5SYinghai Lu 		pci_bus_release_bridge_resources(bus, list->flags & type_mask,
1327da7822e5SYinghai Lu 						  rel_type);
1328da7822e5SYinghai Lu 		list = list->next;
1329da7822e5SYinghai Lu 	}
1330da7822e5SYinghai Lu 	/* restore size and flags */
1331da7822e5SYinghai Lu 	for (list = head.next; list;) {
1332da7822e5SYinghai Lu 		struct resource *res = list->res;
1333da7822e5SYinghai Lu 
1334da7822e5SYinghai Lu 		res->start = list->start;
1335da7822e5SYinghai Lu 		res->end = list->end;
1336da7822e5SYinghai Lu 		res->flags = list->flags;
1337da7822e5SYinghai Lu 		if (list->dev->subordinate)
1338da7822e5SYinghai Lu 			res->flags = 0;
1339da7822e5SYinghai Lu 
1340da7822e5SYinghai Lu 		list = list->next;
1341da7822e5SYinghai Lu 	}
1342da7822e5SYinghai Lu 	free_list(resource_list_x, &head);
1343da7822e5SYinghai Lu 
1344da7822e5SYinghai Lu 	goto again;
1345da7822e5SYinghai Lu 
1346da7822e5SYinghai Lu enable_and_dump:
1347da7822e5SYinghai Lu 	/* Depth last, update the hardware. */
1348da7822e5SYinghai Lu 	list_for_each_entry(bus, &pci_root_buses, node)
1349da7822e5SYinghai Lu 		pci_enable_bridges(bus);
135076fbc263SYinghai Lu 
135176fbc263SYinghai Lu 	/* dump the resource on buses */
1352da7822e5SYinghai Lu 	list_for_each_entry(bus, &pci_root_buses, node)
135376fbc263SYinghai Lu 		pci_bus_dump_resources(bus);
135476fbc263SYinghai Lu }
13556841ec68SYinghai Lu 
13566841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
13576841ec68SYinghai Lu {
13586841ec68SYinghai Lu 	struct pci_bus *parent = bridge->subordinate;
13598424d759SYinghai Lu 	struct resource_list_x add_list; /* list of resources that
13608424d759SYinghai Lu 					want additional resources */
136132180e40SYinghai Lu 	int tried_times = 0;
136232180e40SYinghai Lu 	struct resource_list_x head, *list;
13636841ec68SYinghai Lu 	int retval;
136432180e40SYinghai Lu 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
136532180e40SYinghai Lu 				  IORESOURCE_PREFETCH;
13666841ec68SYinghai Lu 
136732180e40SYinghai Lu 	head.next = NULL;
13688424d759SYinghai Lu 	add_list.next = NULL;
136932180e40SYinghai Lu 
137032180e40SYinghai Lu again:
13718424d759SYinghai Lu 	__pci_bus_size_bridges(parent, &add_list);
13728424d759SYinghai Lu 	__pci_bridge_assign_resources(bridge, &add_list, &head);
13738424d759SYinghai Lu 	BUG_ON(add_list.next);
137432180e40SYinghai Lu 	tried_times++;
137532180e40SYinghai Lu 
137632180e40SYinghai Lu 	if (!head.next)
13773f579c34SYinghai Lu 		goto enable_all;
137832180e40SYinghai Lu 
137932180e40SYinghai Lu 	if (tried_times >= 2) {
138032180e40SYinghai Lu 		/* still fail, don't need to try more */
1381094732a5SRam Pai 		free_list(resource_list_x, &head);
13823f579c34SYinghai Lu 		goto enable_all;
138332180e40SYinghai Lu 	}
138432180e40SYinghai Lu 
138532180e40SYinghai Lu 	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
138632180e40SYinghai Lu 			 tried_times + 1);
138732180e40SYinghai Lu 
138832180e40SYinghai Lu 	/*
138932180e40SYinghai Lu 	 * Try to release leaf bridge's resources that doesn't fit resource of
139032180e40SYinghai Lu 	 * child device under that bridge
139132180e40SYinghai Lu 	 */
139232180e40SYinghai Lu 	for (list = head.next; list;) {
139332180e40SYinghai Lu 		struct pci_bus *bus = list->dev->bus;
139432180e40SYinghai Lu 		unsigned long flags = list->flags;
139532180e40SYinghai Lu 
139632180e40SYinghai Lu 		pci_bus_release_bridge_resources(bus, flags & type_mask,
139732180e40SYinghai Lu 						 whole_subtree);
139832180e40SYinghai Lu 		list = list->next;
139932180e40SYinghai Lu 	}
140032180e40SYinghai Lu 	/* restore size and flags */
140132180e40SYinghai Lu 	for (list = head.next; list;) {
140232180e40SYinghai Lu 		struct resource *res = list->res;
140332180e40SYinghai Lu 
140432180e40SYinghai Lu 		res->start = list->start;
140532180e40SYinghai Lu 		res->end = list->end;
140632180e40SYinghai Lu 		res->flags = list->flags;
140732180e40SYinghai Lu 		if (list->dev->subordinate)
140832180e40SYinghai Lu 			res->flags = 0;
140932180e40SYinghai Lu 
141032180e40SYinghai Lu 		list = list->next;
141132180e40SYinghai Lu 	}
1412094732a5SRam Pai 	free_list(resource_list_x, &head);
141332180e40SYinghai Lu 
141432180e40SYinghai Lu 	goto again;
14153f579c34SYinghai Lu 
14163f579c34SYinghai Lu enable_all:
14173f579c34SYinghai Lu 	retval = pci_reenable_device(bridge);
14183f579c34SYinghai Lu 	pci_set_master(bridge);
14193f579c34SYinghai Lu 	pci_enable_bridges(parent);
14206841ec68SYinghai Lu }
14216841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
14229b03088fSYinghai Lu 
14239b03088fSYinghai Lu #ifdef CONFIG_HOTPLUG
14249b03088fSYinghai Lu /**
14259b03088fSYinghai Lu  * pci_rescan_bus - scan a PCI bus for devices.
14269b03088fSYinghai Lu  * @bus: PCI bus to scan
14279b03088fSYinghai Lu  *
14289b03088fSYinghai Lu  * Scan a PCI bus and child buses for new devices, adds them,
14299b03088fSYinghai Lu  * and enables them.
14309b03088fSYinghai Lu  *
14319b03088fSYinghai Lu  * Returns the max number of subordinate bus discovered.
14329b03088fSYinghai Lu  */
14339b03088fSYinghai Lu unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
14349b03088fSYinghai Lu {
14359b03088fSYinghai Lu 	unsigned int max;
14369b03088fSYinghai Lu 	struct pci_dev *dev;
14379b03088fSYinghai Lu 	struct resource_list_x add_list; /* list of resources that
14389b03088fSYinghai Lu 					want additional resources */
14399b03088fSYinghai Lu 
14409b03088fSYinghai Lu 	max = pci_scan_child_bus(bus);
14419b03088fSYinghai Lu 
14429b03088fSYinghai Lu 	add_list.next = NULL;
14439b03088fSYinghai Lu 	down_read(&pci_bus_sem);
14449b03088fSYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list)
14459b03088fSYinghai Lu 		if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
14469b03088fSYinghai Lu 		    dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
14479b03088fSYinghai Lu 			if (dev->subordinate)
14489b03088fSYinghai Lu 				__pci_bus_size_bridges(dev->subordinate,
14499b03088fSYinghai Lu 							 &add_list);
14509b03088fSYinghai Lu 	up_read(&pci_bus_sem);
14519b03088fSYinghai Lu 	__pci_bus_assign_resources(bus, &add_list, NULL);
14529b03088fSYinghai Lu 	BUG_ON(add_list.next);
14539b03088fSYinghai Lu 
14549b03088fSYinghai Lu 	pci_enable_bridges(bus);
14559b03088fSYinghai Lu 	pci_bus_add_devices(bus);
14569b03088fSYinghai Lu 
14579b03088fSYinghai Lu 	return max;
14589b03088fSYinghai Lu }
14599b03088fSYinghai Lu EXPORT_SYMBOL_GPL(pci_rescan_bus);
14609b03088fSYinghai Lu #endif
1461