xref: /openbmc/linux/drivers/pci/setup-bus.c (revision 24a0c654d7d6063301c51361f911369264342b3c)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds  *	drivers/pci/setup-bus.c
31da177e4SLinus Torvalds  *
41da177e4SLinus Torvalds  * Extruded from code written by
51da177e4SLinus Torvalds  *      Dave Rusling (david.rusling@reo.mts.dec.com)
61da177e4SLinus Torvalds  *      David Mosberger (davidm@cs.arizona.edu)
71da177e4SLinus Torvalds  *	David Miller (davem@redhat.com)
81da177e4SLinus Torvalds  *
91da177e4SLinus Torvalds  * Support routines for initializing a PCI subsystem.
101da177e4SLinus Torvalds  */
111da177e4SLinus Torvalds 
121da177e4SLinus Torvalds /*
131da177e4SLinus Torvalds  * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
141da177e4SLinus Torvalds  *	     PCI-PCI bridges cleanup, sorted resource allocation.
151da177e4SLinus Torvalds  * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
161da177e4SLinus Torvalds  *	     Converted to allocation in 3 passes, which gives
171da177e4SLinus Torvalds  *	     tighter packing. Prefetchable range support.
181da177e4SLinus Torvalds  */
191da177e4SLinus Torvalds 
201da177e4SLinus Torvalds #include <linux/init.h>
211da177e4SLinus Torvalds #include <linux/kernel.h>
221da177e4SLinus Torvalds #include <linux/module.h>
231da177e4SLinus Torvalds #include <linux/pci.h>
241da177e4SLinus Torvalds #include <linux/errno.h>
251da177e4SLinus Torvalds #include <linux/ioport.h>
261da177e4SLinus Torvalds #include <linux/cache.h>
271da177e4SLinus Torvalds #include <linux/slab.h>
28584c5c42SRui Wang #include <linux/acpi.h>
296faf17f6SChris Wright #include "pci.h"
301da177e4SLinus Torvalds 
31844393f4SBjorn Helgaas unsigned int pci_flags;
3247087700SBjorn Helgaas 
33bdc4abecSYinghai Lu struct pci_dev_resource {
34bdc4abecSYinghai Lu 	struct list_head list;
352934a0deSYinghai Lu 	struct resource *res;
362934a0deSYinghai Lu 	struct pci_dev *dev;
37568ddef8SYinghai Lu 	resource_size_t start;
38568ddef8SYinghai Lu 	resource_size_t end;
39c8adf9a3SRam Pai 	resource_size_t add_size;
402bbc6942SRam Pai 	resource_size_t min_align;
41568ddef8SYinghai Lu 	unsigned long flags;
42568ddef8SYinghai Lu };
43568ddef8SYinghai Lu 
44bffc56d4SYinghai Lu static void free_list(struct list_head *head)
45bffc56d4SYinghai Lu {
46bffc56d4SYinghai Lu 	struct pci_dev_resource *dev_res, *tmp;
47bffc56d4SYinghai Lu 
48bffc56d4SYinghai Lu 	list_for_each_entry_safe(dev_res, tmp, head, list) {
49bffc56d4SYinghai Lu 		list_del(&dev_res->list);
50bffc56d4SYinghai Lu 		kfree(dev_res);
51bffc56d4SYinghai Lu 	}
52bffc56d4SYinghai Lu }
53094732a5SRam Pai 
54c8adf9a3SRam Pai /**
55c8adf9a3SRam Pai  * add_to_list() - add a new resource tracker to the list
56c8adf9a3SRam Pai  * @head:	Head of the list
57c8adf9a3SRam Pai  * @dev:	device corresponding to which the resource
58c8adf9a3SRam Pai  *		belongs
59c8adf9a3SRam Pai  * @res:	The resource to be tracked
60c8adf9a3SRam Pai  * @add_size:	additional size to be optionally added
61c8adf9a3SRam Pai  *              to the resource
62c8adf9a3SRam Pai  */
63bdc4abecSYinghai Lu static int add_to_list(struct list_head *head,
64c8adf9a3SRam Pai 		 struct pci_dev *dev, struct resource *res,
652bbc6942SRam Pai 		 resource_size_t add_size, resource_size_t min_align)
66568ddef8SYinghai Lu {
67764242a0SYinghai Lu 	struct pci_dev_resource *tmp;
68568ddef8SYinghai Lu 
69bdc4abecSYinghai Lu 	tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
70568ddef8SYinghai Lu 	if (!tmp) {
713c78bc61SRyan Desfosses 		pr_warn("add_to_list: kmalloc() failed!\n");
72ef62dfefSYinghai Lu 		return -ENOMEM;
73568ddef8SYinghai Lu 	}
74568ddef8SYinghai Lu 
75568ddef8SYinghai Lu 	tmp->res = res;
76568ddef8SYinghai Lu 	tmp->dev = dev;
77568ddef8SYinghai Lu 	tmp->start = res->start;
78568ddef8SYinghai Lu 	tmp->end = res->end;
79568ddef8SYinghai Lu 	tmp->flags = res->flags;
80c8adf9a3SRam Pai 	tmp->add_size = add_size;
812bbc6942SRam Pai 	tmp->min_align = min_align;
82bdc4abecSYinghai Lu 
83bdc4abecSYinghai Lu 	list_add(&tmp->list, head);
84ef62dfefSYinghai Lu 
85ef62dfefSYinghai Lu 	return 0;
86568ddef8SYinghai Lu }
87568ddef8SYinghai Lu 
88b9b0bba9SYinghai Lu static void remove_from_list(struct list_head *head,
893e6e0d80SYinghai Lu 				 struct resource *res)
903e6e0d80SYinghai Lu {
91b9b0bba9SYinghai Lu 	struct pci_dev_resource *dev_res, *tmp;
923e6e0d80SYinghai Lu 
93b9b0bba9SYinghai Lu 	list_for_each_entry_safe(dev_res, tmp, head, list) {
94b9b0bba9SYinghai Lu 		if (dev_res->res == res) {
95b9b0bba9SYinghai Lu 			list_del(&dev_res->list);
96b9b0bba9SYinghai Lu 			kfree(dev_res);
97bdc4abecSYinghai Lu 			break;
983e6e0d80SYinghai Lu 		}
993e6e0d80SYinghai Lu 	}
1003e6e0d80SYinghai Lu }
1013e6e0d80SYinghai Lu 
102d74b9027SWei Yang static struct pci_dev_resource *res_to_dev_res(struct list_head *head,
1031c372353SYinghai Lu 					       struct resource *res)
1041c372353SYinghai Lu {
105b9b0bba9SYinghai Lu 	struct pci_dev_resource *dev_res;
1061c372353SYinghai Lu 
107b9b0bba9SYinghai Lu 	list_for_each_entry(dev_res, head, list) {
10825e77388SBjorn Helgaas 		if (dev_res->res == res)
109d74b9027SWei Yang 			return dev_res;
110bdc4abecSYinghai Lu 	}
1111c372353SYinghai Lu 
112d74b9027SWei Yang 	return NULL;
1131c372353SYinghai Lu }
1141c372353SYinghai Lu 
115d74b9027SWei Yang static resource_size_t get_res_add_size(struct list_head *head,
116d74b9027SWei Yang 					struct resource *res)
117d74b9027SWei Yang {
118d74b9027SWei Yang 	struct pci_dev_resource *dev_res;
119d74b9027SWei Yang 
120d74b9027SWei Yang 	dev_res = res_to_dev_res(head, res);
121d74b9027SWei Yang 	return dev_res ? dev_res->add_size : 0;
122d74b9027SWei Yang }
123d74b9027SWei Yang 
124d74b9027SWei Yang static resource_size_t get_res_add_align(struct list_head *head,
125d74b9027SWei Yang 					 struct resource *res)
126d74b9027SWei Yang {
127d74b9027SWei Yang 	struct pci_dev_resource *dev_res;
128d74b9027SWei Yang 
129d74b9027SWei Yang 	dev_res = res_to_dev_res(head, res);
130d74b9027SWei Yang 	return dev_res ? dev_res->min_align : 0;
131d74b9027SWei Yang }
132d74b9027SWei Yang 
133d74b9027SWei Yang 
13478c3b329SYinghai Lu /* Sort resources by alignment */
135bdc4abecSYinghai Lu static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
13678c3b329SYinghai Lu {
13778c3b329SYinghai Lu 	int i;
13878c3b329SYinghai Lu 
13978c3b329SYinghai Lu 	for (i = 0; i < PCI_NUM_RESOURCES; i++) {
14078c3b329SYinghai Lu 		struct resource *r;
141bdc4abecSYinghai Lu 		struct pci_dev_resource *dev_res, *tmp;
14278c3b329SYinghai Lu 		resource_size_t r_align;
143bdc4abecSYinghai Lu 		struct list_head *n;
14478c3b329SYinghai Lu 
14578c3b329SYinghai Lu 		r = &dev->resource[i];
14678c3b329SYinghai Lu 
14778c3b329SYinghai Lu 		if (r->flags & IORESOURCE_PCI_FIXED)
14878c3b329SYinghai Lu 			continue;
14978c3b329SYinghai Lu 
15078c3b329SYinghai Lu 		if (!(r->flags) || r->parent)
15178c3b329SYinghai Lu 			continue;
15278c3b329SYinghai Lu 
15378c3b329SYinghai Lu 		r_align = pci_resource_alignment(dev, r);
15478c3b329SYinghai Lu 		if (!r_align) {
15578c3b329SYinghai Lu 			dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n",
15678c3b329SYinghai Lu 				 i, r);
15778c3b329SYinghai Lu 			continue;
15878c3b329SYinghai Lu 		}
15978c3b329SYinghai Lu 
160bdc4abecSYinghai Lu 		tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
16178c3b329SYinghai Lu 		if (!tmp)
162227f0647SRyan Desfosses 			panic("pdev_sort_resources(): kmalloc() failed!\n");
16378c3b329SYinghai Lu 		tmp->res = r;
16478c3b329SYinghai Lu 		tmp->dev = dev;
165bdc4abecSYinghai Lu 
166bdc4abecSYinghai Lu 		/* fallback is smallest one or list is empty*/
167bdc4abecSYinghai Lu 		n = head;
168bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list) {
169bdc4abecSYinghai Lu 			resource_size_t align;
170bdc4abecSYinghai Lu 
171bdc4abecSYinghai Lu 			align = pci_resource_alignment(dev_res->dev,
172bdc4abecSYinghai Lu 							 dev_res->res);
173bdc4abecSYinghai Lu 
174bdc4abecSYinghai Lu 			if (r_align > align) {
175bdc4abecSYinghai Lu 				n = &dev_res->list;
17678c3b329SYinghai Lu 				break;
17778c3b329SYinghai Lu 			}
17878c3b329SYinghai Lu 		}
179bdc4abecSYinghai Lu 		/* Insert it just before n*/
180bdc4abecSYinghai Lu 		list_add_tail(&tmp->list, n);
18178c3b329SYinghai Lu 	}
18278c3b329SYinghai Lu }
18378c3b329SYinghai Lu 
1846841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev,
185bdc4abecSYinghai Lu 				 struct list_head *head)
1861da177e4SLinus Torvalds {
1871da177e4SLinus Torvalds 	u16 class = dev->class >> 8;
1881da177e4SLinus Torvalds 
1899bded00bSKenji Kaneshige 	/* Don't touch classless devices or host bridges or ioapics.  */
1906841ec68SYinghai Lu 	if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
1916841ec68SYinghai Lu 		return;
1921da177e4SLinus Torvalds 
1939bded00bSKenji Kaneshige 	/* Don't touch ioapic devices already enabled by firmware */
19423186279SSatoru Takeuchi 	if (class == PCI_CLASS_SYSTEM_PIC) {
1959bded00bSKenji Kaneshige 		u16 command;
1969bded00bSKenji Kaneshige 		pci_read_config_word(dev, PCI_COMMAND, &command);
1979bded00bSKenji Kaneshige 		if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
1986841ec68SYinghai Lu 			return;
19923186279SSatoru Takeuchi 	}
20023186279SSatoru Takeuchi 
2016841ec68SYinghai Lu 	pdev_sort_resources(dev, head);
2021da177e4SLinus Torvalds }
2031da177e4SLinus Torvalds 
204fc075e1dSRam Pai static inline void reset_resource(struct resource *res)
205fc075e1dSRam Pai {
206fc075e1dSRam Pai 	res->start = 0;
207fc075e1dSRam Pai 	res->end = 0;
208fc075e1dSRam Pai 	res->flags = 0;
209fc075e1dSRam Pai }
210fc075e1dSRam Pai 
211c8adf9a3SRam Pai /**
2129e8bf93aSRam Pai  * reassign_resources_sorted() - satisfy any additional resource requests
213c8adf9a3SRam Pai  *
2149e8bf93aSRam Pai  * @realloc_head : head of the list tracking requests requiring additional
215c8adf9a3SRam Pai  *             resources
216c8adf9a3SRam Pai  * @head     : head of the list tracking requests with allocated
217c8adf9a3SRam Pai  *             resources
218c8adf9a3SRam Pai  *
2199e8bf93aSRam Pai  * Walk through each element of the realloc_head and try to procure
220c8adf9a3SRam Pai  * additional resources for the element, provided the element
221c8adf9a3SRam Pai  * is in the head list.
222c8adf9a3SRam Pai  */
223bdc4abecSYinghai Lu static void reassign_resources_sorted(struct list_head *realloc_head,
224bdc4abecSYinghai Lu 		struct list_head *head)
225c8adf9a3SRam Pai {
226c8adf9a3SRam Pai 	struct resource *res;
227b9b0bba9SYinghai Lu 	struct pci_dev_resource *add_res, *tmp;
228bdc4abecSYinghai Lu 	struct pci_dev_resource *dev_res;
229d74b9027SWei Yang 	resource_size_t add_size, align;
230c8adf9a3SRam Pai 	int idx;
231c8adf9a3SRam Pai 
232b9b0bba9SYinghai Lu 	list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
233bdc4abecSYinghai Lu 		bool found_match = false;
234bdc4abecSYinghai Lu 
235b9b0bba9SYinghai Lu 		res = add_res->res;
236c8adf9a3SRam Pai 		/* skip resource that has been reset */
237c8adf9a3SRam Pai 		if (!res->flags)
238c8adf9a3SRam Pai 			goto out;
239c8adf9a3SRam Pai 
240c8adf9a3SRam Pai 		/* skip this resource if not found in head list */
241bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list) {
242bdc4abecSYinghai Lu 			if (dev_res->res == res) {
243bdc4abecSYinghai Lu 				found_match = true;
244bdc4abecSYinghai Lu 				break;
245c8adf9a3SRam Pai 			}
246bdc4abecSYinghai Lu 		}
247bdc4abecSYinghai Lu 		if (!found_match)/* just skip */
248bdc4abecSYinghai Lu 			continue;
249c8adf9a3SRam Pai 
250b9b0bba9SYinghai Lu 		idx = res - &add_res->dev->resource[0];
251b9b0bba9SYinghai Lu 		add_size = add_res->add_size;
252d74b9027SWei Yang 		align = add_res->min_align;
2532bbc6942SRam Pai 		if (!resource_size(res)) {
254d74b9027SWei Yang 			res->start = align;
255c8adf9a3SRam Pai 			res->end = res->start + add_size - 1;
256b9b0bba9SYinghai Lu 			if (pci_assign_resource(add_res->dev, idx))
257c8adf9a3SRam Pai 				reset_resource(res);
2582bbc6942SRam Pai 		} else {
259b9b0bba9SYinghai Lu 			res->flags |= add_res->flags &
260bdc4abecSYinghai Lu 				 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
261b9b0bba9SYinghai Lu 			if (pci_reassign_resource(add_res->dev, idx,
262bdc4abecSYinghai Lu 						  add_size, align))
263b9b0bba9SYinghai Lu 				dev_printk(KERN_DEBUG, &add_res->dev->dev,
264b592443dSYinghai Lu 					   "failed to add %llx res[%d]=%pR\n",
265b592443dSYinghai Lu 					   (unsigned long long)add_size,
266b592443dSYinghai Lu 					   idx, res);
267c8adf9a3SRam Pai 		}
268c8adf9a3SRam Pai out:
269b9b0bba9SYinghai Lu 		list_del(&add_res->list);
270b9b0bba9SYinghai Lu 		kfree(add_res);
271c8adf9a3SRam Pai 	}
272c8adf9a3SRam Pai }
273c8adf9a3SRam Pai 
274c8adf9a3SRam Pai /**
275c8adf9a3SRam Pai  * assign_requested_resources_sorted() - satisfy resource requests
276c8adf9a3SRam Pai  *
277c8adf9a3SRam Pai  * @head : head of the list tracking requests for resources
2788356aad4SWanpeng Li  * @fail_head : head of the list tracking requests that could
279c8adf9a3SRam Pai  *		not be allocated
280c8adf9a3SRam Pai  *
281c8adf9a3SRam Pai  * Satisfy resource requests of each element in the list. Add
282c8adf9a3SRam Pai  * requests that could not satisfied to the failed_list.
283c8adf9a3SRam Pai  */
284bdc4abecSYinghai Lu static void assign_requested_resources_sorted(struct list_head *head,
285bdc4abecSYinghai Lu 				 struct list_head *fail_head)
2866841ec68SYinghai Lu {
2876841ec68SYinghai Lu 	struct resource *res;
288bdc4abecSYinghai Lu 	struct pci_dev_resource *dev_res;
2896841ec68SYinghai Lu 	int idx;
2906841ec68SYinghai Lu 
291bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list) {
292bdc4abecSYinghai Lu 		res = dev_res->res;
293bdc4abecSYinghai Lu 		idx = res - &dev_res->dev->resource[0];
294bdc4abecSYinghai Lu 		if (resource_size(res) &&
295bdc4abecSYinghai Lu 		    pci_assign_resource(dev_res->dev, idx)) {
296a3cb999dSYinghai Lu 			if (fail_head) {
2979a928660SYinghai Lu 				/*
2989a928660SYinghai Lu 				 * if the failed res is for ROM BAR, and it will
2999a928660SYinghai Lu 				 * be enabled later, don't add it to the list
3009a928660SYinghai Lu 				 */
3019a928660SYinghai Lu 				if (!((idx == PCI_ROM_RESOURCE) &&
3029a928660SYinghai Lu 				      (!(res->flags & IORESOURCE_ROM_ENABLE))))
30367cc7e26SYinghai Lu 					add_to_list(fail_head,
30467cc7e26SYinghai Lu 						    dev_res->dev, res,
305f7625980SBjorn Helgaas 						    0 /* don't care */,
306f7625980SBjorn Helgaas 						    0 /* don't care */);
3079a928660SYinghai Lu 			}
308fc075e1dSRam Pai 			reset_resource(res);
309542df5deSRajesh Shah 		}
3101da177e4SLinus Torvalds 	}
3111da177e4SLinus Torvalds }
3121da177e4SLinus Torvalds 
313aa914f5eSYinghai Lu static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
314aa914f5eSYinghai Lu {
315aa914f5eSYinghai Lu 	struct pci_dev_resource *fail_res;
316aa914f5eSYinghai Lu 	unsigned long mask = 0;
317aa914f5eSYinghai Lu 
318aa914f5eSYinghai Lu 	/* check failed type */
319aa914f5eSYinghai Lu 	list_for_each_entry(fail_res, fail_head, list)
320aa914f5eSYinghai Lu 		mask |= fail_res->flags;
321aa914f5eSYinghai Lu 
322aa914f5eSYinghai Lu 	/*
323aa914f5eSYinghai Lu 	 * one pref failed resource will set IORESOURCE_MEM,
324aa914f5eSYinghai Lu 	 * as we can allocate pref in non-pref range.
325aa914f5eSYinghai Lu 	 * Will release all assigned non-pref sibling resources
326aa914f5eSYinghai Lu 	 * according to that bit.
327aa914f5eSYinghai Lu 	 */
328aa914f5eSYinghai Lu 	return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
329aa914f5eSYinghai Lu }
330aa914f5eSYinghai Lu 
331aa914f5eSYinghai Lu static bool pci_need_to_release(unsigned long mask, struct resource *res)
332aa914f5eSYinghai Lu {
333aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_IO)
334aa914f5eSYinghai Lu 		return !!(mask & IORESOURCE_IO);
335aa914f5eSYinghai Lu 
336aa914f5eSYinghai Lu 	/* check pref at first */
337aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_PREFETCH) {
338aa914f5eSYinghai Lu 		if (mask & IORESOURCE_PREFETCH)
339aa914f5eSYinghai Lu 			return true;
340aa914f5eSYinghai Lu 		/* count pref if its parent is non-pref */
341aa914f5eSYinghai Lu 		else if ((mask & IORESOURCE_MEM) &&
342aa914f5eSYinghai Lu 			 !(res->parent->flags & IORESOURCE_PREFETCH))
343aa914f5eSYinghai Lu 			return true;
344aa914f5eSYinghai Lu 		else
345aa914f5eSYinghai Lu 			return false;
346aa914f5eSYinghai Lu 	}
347aa914f5eSYinghai Lu 
348aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_MEM)
349aa914f5eSYinghai Lu 		return !!(mask & IORESOURCE_MEM);
350aa914f5eSYinghai Lu 
351aa914f5eSYinghai Lu 	return false;	/* should not get here */
352aa914f5eSYinghai Lu }
353aa914f5eSYinghai Lu 
354bdc4abecSYinghai Lu static void __assign_resources_sorted(struct list_head *head,
355bdc4abecSYinghai Lu 				 struct list_head *realloc_head,
356bdc4abecSYinghai Lu 				 struct list_head *fail_head)
357c8adf9a3SRam Pai {
3583e6e0d80SYinghai Lu 	/*
3593e6e0d80SYinghai Lu 	 * Should not assign requested resources at first.
3603e6e0d80SYinghai Lu 	 *   they could be adjacent, so later reassign can not reallocate
3613e6e0d80SYinghai Lu 	 *   them one by one in parent resource window.
362367fa982SMasanari Iida 	 * Try to assign requested + add_size at beginning
3633e6e0d80SYinghai Lu 	 *  if could do that, could get out early.
3643e6e0d80SYinghai Lu 	 *  if could not do that, we still try to assign requested at first,
3653e6e0d80SYinghai Lu 	 *    then try to reassign add_size for some resources.
366aa914f5eSYinghai Lu 	 *
367aa914f5eSYinghai Lu 	 * Separate three resource type checking if we need to release
368aa914f5eSYinghai Lu 	 * assigned resource after requested + add_size try.
369aa914f5eSYinghai Lu 	 *	1. if there is io port assign fail, will release assigned
370aa914f5eSYinghai Lu 	 *	   io port.
371aa914f5eSYinghai Lu 	 *	2. if there is pref mmio assign fail, release assigned
372aa914f5eSYinghai Lu 	 *	   pref mmio.
373aa914f5eSYinghai Lu 	 *	   if assigned pref mmio's parent is non-pref mmio and there
374aa914f5eSYinghai Lu 	 *	   is non-pref mmio assign fail, will release that assigned
375aa914f5eSYinghai Lu 	 *	   pref mmio.
376aa914f5eSYinghai Lu 	 *	3. if there is non-pref mmio assign fail or pref mmio
377aa914f5eSYinghai Lu 	 *	   assigned fail, will release assigned non-pref mmio.
3783e6e0d80SYinghai Lu 	 */
379bdc4abecSYinghai Lu 	LIST_HEAD(save_head);
380bdc4abecSYinghai Lu 	LIST_HEAD(local_fail_head);
381b9b0bba9SYinghai Lu 	struct pci_dev_resource *save_res;
382d74b9027SWei Yang 	struct pci_dev_resource *dev_res, *tmp_res, *dev_res2;
383aa914f5eSYinghai Lu 	unsigned long fail_type;
384d74b9027SWei Yang 	resource_size_t add_align, align;
3853e6e0d80SYinghai Lu 
3863e6e0d80SYinghai Lu 	/* Check if optional add_size is there */
387bdc4abecSYinghai Lu 	if (!realloc_head || list_empty(realloc_head))
3883e6e0d80SYinghai Lu 		goto requested_and_reassign;
3893e6e0d80SYinghai Lu 
3903e6e0d80SYinghai Lu 	/* Save original start, end, flags etc at first */
391bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list) {
392bdc4abecSYinghai Lu 		if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
393bffc56d4SYinghai Lu 			free_list(&save_head);
3943e6e0d80SYinghai Lu 			goto requested_and_reassign;
3953e6e0d80SYinghai Lu 		}
396bdc4abecSYinghai Lu 	}
3973e6e0d80SYinghai Lu 
3983e6e0d80SYinghai Lu 	/* Update res in head list with add_size in realloc_head list */
399d74b9027SWei Yang 	list_for_each_entry_safe(dev_res, tmp_res, head, list) {
400bdc4abecSYinghai Lu 		dev_res->res->end += get_res_add_size(realloc_head,
401bdc4abecSYinghai Lu 							dev_res->res);
4023e6e0d80SYinghai Lu 
403d74b9027SWei Yang 		/*
404d74b9027SWei Yang 		 * There are two kinds of additional resources in the list:
405d74b9027SWei Yang 		 * 1. bridge resource  -- IORESOURCE_STARTALIGN
406d74b9027SWei Yang 		 * 2. SR-IOV resource   -- IORESOURCE_SIZEALIGN
407d74b9027SWei Yang 		 * Here just fix the additional alignment for bridge
408d74b9027SWei Yang 		 */
409d74b9027SWei Yang 		if (!(dev_res->res->flags & IORESOURCE_STARTALIGN))
410d74b9027SWei Yang 			continue;
411d74b9027SWei Yang 
412d74b9027SWei Yang 		add_align = get_res_add_align(realloc_head, dev_res->res);
413d74b9027SWei Yang 
414d74b9027SWei Yang 		/*
415d74b9027SWei Yang 		 * The "head" list is sorted by the alignment to make sure
416d74b9027SWei Yang 		 * resources with bigger alignment will be assigned first.
417d74b9027SWei Yang 		 * After we change the alignment of a dev_res in "head" list,
418d74b9027SWei Yang 		 * we need to reorder the list by alignment to make it
419d74b9027SWei Yang 		 * consistent.
420d74b9027SWei Yang 		 */
421d74b9027SWei Yang 		if (add_align > dev_res->res->start) {
422552bc94eSYinghai Lu 			resource_size_t r_size = resource_size(dev_res->res);
423552bc94eSYinghai Lu 
424d74b9027SWei Yang 			dev_res->res->start = add_align;
425552bc94eSYinghai Lu 			dev_res->res->end = add_align + r_size - 1;
426d74b9027SWei Yang 
427d74b9027SWei Yang 			list_for_each_entry(dev_res2, head, list) {
428d74b9027SWei Yang 				align = pci_resource_alignment(dev_res2->dev,
429d74b9027SWei Yang 							       dev_res2->res);
430a6b65983SWei Yang 				if (add_align > align) {
431d74b9027SWei Yang 					list_move_tail(&dev_res->list,
432d74b9027SWei Yang 						       &dev_res2->list);
433a6b65983SWei Yang 					break;
434a6b65983SWei Yang 				}
435d74b9027SWei Yang 			}
436d74b9027SWei Yang 		}
437d74b9027SWei Yang 
438d74b9027SWei Yang 	}
439d74b9027SWei Yang 
4403e6e0d80SYinghai Lu 	/* Try updated head list with add_size added */
4413e6e0d80SYinghai Lu 	assign_requested_resources_sorted(head, &local_fail_head);
4423e6e0d80SYinghai Lu 
4433e6e0d80SYinghai Lu 	/* all assigned with add_size ? */
444bdc4abecSYinghai Lu 	if (list_empty(&local_fail_head)) {
4453e6e0d80SYinghai Lu 		/* Remove head list from realloc_head list */
446bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list)
447bdc4abecSYinghai Lu 			remove_from_list(realloc_head, dev_res->res);
448bffc56d4SYinghai Lu 		free_list(&save_head);
449bffc56d4SYinghai Lu 		free_list(head);
4503e6e0d80SYinghai Lu 		return;
4513e6e0d80SYinghai Lu 	}
4523e6e0d80SYinghai Lu 
453aa914f5eSYinghai Lu 	/* check failed type */
454aa914f5eSYinghai Lu 	fail_type = pci_fail_res_type_mask(&local_fail_head);
455aa914f5eSYinghai Lu 	/* remove not need to be released assigned res from head list etc */
456aa914f5eSYinghai Lu 	list_for_each_entry_safe(dev_res, tmp_res, head, list)
457aa914f5eSYinghai Lu 		if (dev_res->res->parent &&
458aa914f5eSYinghai Lu 		    !pci_need_to_release(fail_type, dev_res->res)) {
459aa914f5eSYinghai Lu 			/* remove it from realloc_head list */
460aa914f5eSYinghai Lu 			remove_from_list(realloc_head, dev_res->res);
461aa914f5eSYinghai Lu 			remove_from_list(&save_head, dev_res->res);
462aa914f5eSYinghai Lu 			list_del(&dev_res->list);
463aa914f5eSYinghai Lu 			kfree(dev_res);
464aa914f5eSYinghai Lu 		}
465aa914f5eSYinghai Lu 
466bffc56d4SYinghai Lu 	free_list(&local_fail_head);
4673e6e0d80SYinghai Lu 	/* Release assigned resource */
468bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list)
469bdc4abecSYinghai Lu 		if (dev_res->res->parent)
470bdc4abecSYinghai Lu 			release_resource(dev_res->res);
4713e6e0d80SYinghai Lu 	/* Restore start/end/flags from saved list */
472b9b0bba9SYinghai Lu 	list_for_each_entry(save_res, &save_head, list) {
473b9b0bba9SYinghai Lu 		struct resource *res = save_res->res;
4743e6e0d80SYinghai Lu 
475b9b0bba9SYinghai Lu 		res->start = save_res->start;
476b9b0bba9SYinghai Lu 		res->end = save_res->end;
477b9b0bba9SYinghai Lu 		res->flags = save_res->flags;
4783e6e0d80SYinghai Lu 	}
479bffc56d4SYinghai Lu 	free_list(&save_head);
4803e6e0d80SYinghai Lu 
4813e6e0d80SYinghai Lu requested_and_reassign:
482c8adf9a3SRam Pai 	/* Satisfy the must-have resource requests */
483c8adf9a3SRam Pai 	assign_requested_resources_sorted(head, fail_head);
484c8adf9a3SRam Pai 
4850a2daa1cSRam Pai 	/* Try to satisfy any additional optional resource
486c8adf9a3SRam Pai 		requests */
4879e8bf93aSRam Pai 	if (realloc_head)
4889e8bf93aSRam Pai 		reassign_resources_sorted(realloc_head, head);
489bffc56d4SYinghai Lu 	free_list(head);
490c8adf9a3SRam Pai }
491c8adf9a3SRam Pai 
4926841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev,
493bdc4abecSYinghai Lu 				 struct list_head *add_head,
494bdc4abecSYinghai Lu 				 struct list_head *fail_head)
4956841ec68SYinghai Lu {
496bdc4abecSYinghai Lu 	LIST_HEAD(head);
4976841ec68SYinghai Lu 
4986841ec68SYinghai Lu 	__dev_sort_resources(dev, &head);
4998424d759SYinghai Lu 	__assign_resources_sorted(&head, add_head, fail_head);
5006841ec68SYinghai Lu 
5016841ec68SYinghai Lu }
5026841ec68SYinghai Lu 
5036841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus,
504bdc4abecSYinghai Lu 					 struct list_head *realloc_head,
505bdc4abecSYinghai Lu 					 struct list_head *fail_head)
5066841ec68SYinghai Lu {
5076841ec68SYinghai Lu 	struct pci_dev *dev;
508bdc4abecSYinghai Lu 	LIST_HEAD(head);
5096841ec68SYinghai Lu 
5106841ec68SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list)
5116841ec68SYinghai Lu 		__dev_sort_resources(dev, &head);
5126841ec68SYinghai Lu 
5139e8bf93aSRam Pai 	__assign_resources_sorted(&head, realloc_head, fail_head);
5146841ec68SYinghai Lu }
5156841ec68SYinghai Lu 
516b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus)
5171da177e4SLinus Torvalds {
5181da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
519c7dabef8SBjorn Helgaas 	struct resource *res;
5201da177e4SLinus Torvalds 	struct pci_bus_region region;
5211da177e4SLinus Torvalds 
522b918c62eSYinghai Lu 	dev_info(&bridge->dev, "CardBus bridge to %pR\n",
523b918c62eSYinghai Lu 		 &bus->busn_res);
5241da177e4SLinus Torvalds 
525c7dabef8SBjorn Helgaas 	res = bus->resource[0];
526fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
527c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
5281da177e4SLinus Torvalds 		/*
5291da177e4SLinus Torvalds 		 * The IO resource is allocated a range twice as large as it
5301da177e4SLinus Torvalds 		 * would normally need.  This allows us to set both IO regs.
5311da177e4SLinus Torvalds 		 */
532c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
5331da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
5341da177e4SLinus Torvalds 					region.start);
5351da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
5361da177e4SLinus Torvalds 					region.end);
5371da177e4SLinus Torvalds 	}
5381da177e4SLinus Torvalds 
539c7dabef8SBjorn Helgaas 	res = bus->resource[1];
540fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
541c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
542c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
5431da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
5441da177e4SLinus Torvalds 					region.start);
5451da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
5461da177e4SLinus Torvalds 					region.end);
5471da177e4SLinus Torvalds 	}
5481da177e4SLinus Torvalds 
549c7dabef8SBjorn Helgaas 	res = bus->resource[2];
550fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
551c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
552c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
5531da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
5541da177e4SLinus Torvalds 					region.start);
5551da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
5561da177e4SLinus Torvalds 					region.end);
5571da177e4SLinus Torvalds 	}
5581da177e4SLinus Torvalds 
559c7dabef8SBjorn Helgaas 	res = bus->resource[3];
560fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
561c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
562c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
5631da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
5641da177e4SLinus Torvalds 					region.start);
5651da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
5661da177e4SLinus Torvalds 					region.end);
5671da177e4SLinus Torvalds 	}
5681da177e4SLinus Torvalds }
569b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus);
5701da177e4SLinus Torvalds 
5711da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected.
5721da177e4SLinus Torvalds    PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
5731da177e4SLinus Torvalds    requires that if there is no I/O ports or memory behind the
5741da177e4SLinus Torvalds    bridge, corresponding range must be turned off by writing base
5751da177e4SLinus Torvalds    value greater than limit to the bridge's base/limit registers.
5761da177e4SLinus Torvalds 
5771da177e4SLinus Torvalds    Note: care must be taken when updating I/O base/limit registers
5781da177e4SLinus Torvalds    of bridges which support 32-bit I/O. This update requires two
5791da177e4SLinus Torvalds    config space writes, so it's quite possible that an I/O window of
5801da177e4SLinus Torvalds    the bridge will have some undesirable address (e.g. 0) after the
5811da177e4SLinus Torvalds    first write. Ditto 64-bit prefetchable MMIO.  */
5823f2f4dc4SYinghai Lu static void pci_setup_bridge_io(struct pci_dev *bridge)
5831da177e4SLinus Torvalds {
584c7dabef8SBjorn Helgaas 	struct resource *res;
5851da177e4SLinus Torvalds 	struct pci_bus_region region;
5862b28ae19SBjorn Helgaas 	unsigned long io_mask;
5872b28ae19SBjorn Helgaas 	u8 io_base_lo, io_limit_lo;
5885b764b83SBjorn Helgaas 	u16 l;
5895b764b83SBjorn Helgaas 	u32 io_upper16;
5901da177e4SLinus Torvalds 
5912b28ae19SBjorn Helgaas 	io_mask = PCI_IO_RANGE_MASK;
5922b28ae19SBjorn Helgaas 	if (bridge->io_window_1k)
5932b28ae19SBjorn Helgaas 		io_mask = PCI_IO_1K_RANGE_MASK;
5942b28ae19SBjorn Helgaas 
5951da177e4SLinus Torvalds 	/* Set up the top and bottom of the PCI I/O segment for this bus. */
5963f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
597fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
598c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
5995b764b83SBjorn Helgaas 		pci_read_config_word(bridge, PCI_IO_BASE, &l);
6002b28ae19SBjorn Helgaas 		io_base_lo = (region.start >> 8) & io_mask;
6012b28ae19SBjorn Helgaas 		io_limit_lo = (region.end >> 8) & io_mask;
6025b764b83SBjorn Helgaas 		l = ((u16) io_limit_lo << 8) | io_base_lo;
6031da177e4SLinus Torvalds 		/* Set up upper 16 bits of I/O base/limit. */
6041da177e4SLinus Torvalds 		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
605c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
6067cc5997dSYinghai Lu 	} else {
6071da177e4SLinus Torvalds 		/* Clear upper 16 bits of I/O base/limit. */
6081da177e4SLinus Torvalds 		io_upper16 = 0;
6091da177e4SLinus Torvalds 		l = 0x00f0;
6101da177e4SLinus Torvalds 	}
6111da177e4SLinus Torvalds 	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */
6121da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
6131da177e4SLinus Torvalds 	/* Update lower 16 bits of I/O base/limit. */
6145b764b83SBjorn Helgaas 	pci_write_config_word(bridge, PCI_IO_BASE, l);
6151da177e4SLinus Torvalds 	/* Update upper 16 bits of I/O base/limit. */
6161da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
6177cc5997dSYinghai Lu }
6181da177e4SLinus Torvalds 
6193f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio(struct pci_dev *bridge)
6207cc5997dSYinghai Lu {
6217cc5997dSYinghai Lu 	struct resource *res;
6227cc5997dSYinghai Lu 	struct pci_bus_region region;
6237cc5997dSYinghai Lu 	u32 l;
6247cc5997dSYinghai Lu 
6257cc5997dSYinghai Lu 	/* Set up the top and bottom of the PCI Memory segment for this bus. */
6263f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
627fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
628c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
6291da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
6301da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
631c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
6327cc5997dSYinghai Lu 	} else {
6331da177e4SLinus Torvalds 		l = 0x0000fff0;
6341da177e4SLinus Torvalds 	}
6351da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
6367cc5997dSYinghai Lu }
6377cc5997dSYinghai Lu 
6383f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge)
6397cc5997dSYinghai Lu {
6407cc5997dSYinghai Lu 	struct resource *res;
6417cc5997dSYinghai Lu 	struct pci_bus_region region;
6427cc5997dSYinghai Lu 	u32 l, bu, lu;
6431da177e4SLinus Torvalds 
6441da177e4SLinus Torvalds 	/* Clear out the upper 32 bits of PREF limit.
6451da177e4SLinus Torvalds 	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
6461da177e4SLinus Torvalds 	   disables PREF range, which is ok. */
6471da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
6481da177e4SLinus Torvalds 
6491da177e4SLinus Torvalds 	/* Set up PREF base/limit. */
650c40a22e0SBenjamin Herrenschmidt 	bu = lu = 0;
6513f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
652fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
653c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_PREFETCH) {
6541da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
6551da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
656c7dabef8SBjorn Helgaas 		if (res->flags & IORESOURCE_MEM_64) {
65713d36c24SAndrew Morton 			bu = upper_32_bits(region.start);
65813d36c24SAndrew Morton 			lu = upper_32_bits(region.end);
6591f82de10SYinghai Lu 		}
660c7dabef8SBjorn Helgaas 		dev_info(&bridge->dev, "  bridge window %pR\n", res);
6617cc5997dSYinghai Lu 	} else {
6621da177e4SLinus Torvalds 		l = 0x0000fff0;
6631da177e4SLinus Torvalds 	}
6641da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
6651da177e4SLinus Torvalds 
666c40a22e0SBenjamin Herrenschmidt 	/* Set the upper 32 bits of PREF base & limit. */
667c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
668c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
6697cc5997dSYinghai Lu }
6707cc5997dSYinghai Lu 
6717cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
6727cc5997dSYinghai Lu {
6737cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
6747cc5997dSYinghai Lu 
675b918c62eSYinghai Lu 	dev_info(&bridge->dev, "PCI bridge to %pR\n",
676b918c62eSYinghai Lu 		 &bus->busn_res);
6777cc5997dSYinghai Lu 
6787cc5997dSYinghai Lu 	if (type & IORESOURCE_IO)
6793f2f4dc4SYinghai Lu 		pci_setup_bridge_io(bridge);
6807cc5997dSYinghai Lu 
6817cc5997dSYinghai Lu 	if (type & IORESOURCE_MEM)
6823f2f4dc4SYinghai Lu 		pci_setup_bridge_mmio(bridge);
6837cc5997dSYinghai Lu 
6847cc5997dSYinghai Lu 	if (type & IORESOURCE_PREFETCH)
6853f2f4dc4SYinghai Lu 		pci_setup_bridge_mmio_pref(bridge);
6861da177e4SLinus Torvalds 
6871da177e4SLinus Torvalds 	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
6881da177e4SLinus Torvalds }
6891da177e4SLinus Torvalds 
690d366d28cSGavin Shan void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
691d366d28cSGavin Shan {
692d366d28cSGavin Shan }
693d366d28cSGavin Shan 
694e2444273SBenjamin Herrenschmidt void pci_setup_bridge(struct pci_bus *bus)
6957cc5997dSYinghai Lu {
6967cc5997dSYinghai Lu 	unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
6977cc5997dSYinghai Lu 				  IORESOURCE_PREFETCH;
6987cc5997dSYinghai Lu 
699d366d28cSGavin Shan 	pcibios_setup_bridge(bus, type);
7007cc5997dSYinghai Lu 	__pci_setup_bridge(bus, type);
7017cc5997dSYinghai Lu }
7027cc5997dSYinghai Lu 
7038505e729SYinghai Lu 
7048505e729SYinghai Lu int pci_claim_bridge_resource(struct pci_dev *bridge, int i)
7058505e729SYinghai Lu {
7068505e729SYinghai Lu 	if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END)
7078505e729SYinghai Lu 		return 0;
7088505e729SYinghai Lu 
7098505e729SYinghai Lu 	if (pci_claim_resource(bridge, i) == 0)
7108505e729SYinghai Lu 		return 0;	/* claimed the window */
7118505e729SYinghai Lu 
7128505e729SYinghai Lu 	if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI)
7138505e729SYinghai Lu 		return 0;
7148505e729SYinghai Lu 
7158505e729SYinghai Lu 	if (!pci_bus_clip_resource(bridge, i))
7168505e729SYinghai Lu 		return -EINVAL;	/* clipping didn't change anything */
7178505e729SYinghai Lu 
7188505e729SYinghai Lu 	switch (i - PCI_BRIDGE_RESOURCES) {
7198505e729SYinghai Lu 	case 0:
7208505e729SYinghai Lu 		pci_setup_bridge_io(bridge);
7218505e729SYinghai Lu 		break;
7228505e729SYinghai Lu 	case 1:
7238505e729SYinghai Lu 		pci_setup_bridge_mmio(bridge);
7248505e729SYinghai Lu 		break;
7258505e729SYinghai Lu 	case 2:
7268505e729SYinghai Lu 		pci_setup_bridge_mmio_pref(bridge);
7278505e729SYinghai Lu 		break;
7288505e729SYinghai Lu 	default:
7298505e729SYinghai Lu 		return -EINVAL;
7308505e729SYinghai Lu 	}
7318505e729SYinghai Lu 
7328505e729SYinghai Lu 	if (pci_claim_resource(bridge, i) == 0)
7338505e729SYinghai Lu 		return 0;	/* claimed a smaller window */
7348505e729SYinghai Lu 
7358505e729SYinghai Lu 	return -EINVAL;
7368505e729SYinghai Lu }
7378505e729SYinghai Lu 
7381da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and
7391da177e4SLinus Torvalds    prefetchable memory ranges. If not, the respective
7401da177e4SLinus Torvalds    base/limit registers must be read-only and read as 0. */
74196bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus)
7421da177e4SLinus Torvalds {
7431da177e4SLinus Torvalds 	u16 io;
7441da177e4SLinus Torvalds 	u32 pmem;
7451da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
7461da177e4SLinus Torvalds 	struct resource *b_res;
7471da177e4SLinus Torvalds 
7481da177e4SLinus Torvalds 	b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
7491da177e4SLinus Torvalds 	b_res[1].flags |= IORESOURCE_MEM;
7501da177e4SLinus Torvalds 
7511da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_IO_BASE, &io);
7521da177e4SLinus Torvalds 	if (!io) {
753d2f54d9bSBjorn Helgaas 		pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
7541da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_IO_BASE, &io);
7551da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
7561da177e4SLinus Torvalds 	}
7571da177e4SLinus Torvalds 	if (io)
7581da177e4SLinus Torvalds 		b_res[0].flags |= IORESOURCE_IO;
759d2f54d9bSBjorn Helgaas 
7601da177e4SLinus Torvalds 	/*  DECchip 21050 pass 2 errata: the bridge may miss an address
7611da177e4SLinus Torvalds 	    disconnect boundary by one PCI data phase.
7621da177e4SLinus Torvalds 	    Workaround: do not use prefetching on this device. */
7631da177e4SLinus Torvalds 	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
7641da177e4SLinus Torvalds 		return;
765d2f54d9bSBjorn Helgaas 
7661da177e4SLinus Torvalds 	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
7671da177e4SLinus Torvalds 	if (!pmem) {
7681da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
769d2f54d9bSBjorn Helgaas 					       0xffe0fff0);
7701da177e4SLinus Torvalds 		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
7711da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
7721da177e4SLinus Torvalds 	}
7731f82de10SYinghai Lu 	if (pmem) {
7741da177e4SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
77599586105SYinghai Lu 		if ((pmem & PCI_PREF_RANGE_TYPE_MASK) ==
77699586105SYinghai Lu 		    PCI_PREF_RANGE_TYPE_64) {
7771f82de10SYinghai Lu 			b_res[2].flags |= IORESOURCE_MEM_64;
77899586105SYinghai Lu 			b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
77999586105SYinghai Lu 		}
7801f82de10SYinghai Lu 	}
7811f82de10SYinghai Lu 
7821f82de10SYinghai Lu 	/* double check if bridge does support 64 bit pref */
7831f82de10SYinghai Lu 	if (b_res[2].flags & IORESOURCE_MEM_64) {
7841f82de10SYinghai Lu 		u32 mem_base_hi, tmp;
7851f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
7861f82de10SYinghai Lu 					 &mem_base_hi);
7871f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
7881f82de10SYinghai Lu 					       0xffffffff);
7891f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
7901f82de10SYinghai Lu 		if (!tmp)
7911f82de10SYinghai Lu 			b_res[2].flags &= ~IORESOURCE_MEM_64;
7921f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
7931f82de10SYinghai Lu 				       mem_base_hi);
7941f82de10SYinghai Lu 	}
7951da177e4SLinus Torvalds }
7961da177e4SLinus Torvalds 
7971da177e4SLinus Torvalds /* Helper function for sizing routines: find first available
7981da177e4SLinus Torvalds    bus resource of a given type. Note: we intentionally skip
7991da177e4SLinus Torvalds    the bus resources which have already been assigned (that is,
8001da177e4SLinus Torvalds    have non-NULL parent resource). */
8015b285415SYinghai Lu static struct resource *find_free_bus_resource(struct pci_bus *bus,
8025b285415SYinghai Lu 			 unsigned long type_mask, unsigned long type)
8031da177e4SLinus Torvalds {
8041da177e4SLinus Torvalds 	int i;
8051da177e4SLinus Torvalds 	struct resource *r;
8061da177e4SLinus Torvalds 
80789a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, r, i) {
808299de034SIvan Kokshaysky 		if (r == &ioport_resource || r == &iomem_resource)
809299de034SIvan Kokshaysky 			continue;
81055a10984SJesse Barnes 		if (r && (r->flags & type_mask) == type && !r->parent)
8111da177e4SLinus Torvalds 			return r;
8121da177e4SLinus Torvalds 	}
8131da177e4SLinus Torvalds 	return NULL;
8141da177e4SLinus Torvalds }
8151da177e4SLinus Torvalds 
81613583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size,
81713583b16SRam Pai 		resource_size_t min_size,
81813583b16SRam Pai 		resource_size_t size1,
81913583b16SRam Pai 		resource_size_t old_size,
82013583b16SRam Pai 		resource_size_t align)
82113583b16SRam Pai {
82213583b16SRam Pai 	if (size < min_size)
82313583b16SRam Pai 		size = min_size;
82413583b16SRam Pai 	if (old_size == 1)
82513583b16SRam Pai 		old_size = 0;
82613583b16SRam Pai 	/* To be fixed in 2.5: we should have sort of HAVE_ISA
82713583b16SRam Pai 	   flag in the struct pci_bus. */
82813583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
82913583b16SRam Pai 	size = (size & 0xff) + ((size & ~0xffUL) << 2);
83013583b16SRam Pai #endif
83113583b16SRam Pai 	size = ALIGN(size + size1, align);
83213583b16SRam Pai 	if (size < old_size)
83313583b16SRam Pai 		size = old_size;
83413583b16SRam Pai 	return size;
83513583b16SRam Pai }
83613583b16SRam Pai 
83713583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size,
83813583b16SRam Pai 		resource_size_t min_size,
83913583b16SRam Pai 		resource_size_t size1,
84013583b16SRam Pai 		resource_size_t old_size,
84113583b16SRam Pai 		resource_size_t align)
84213583b16SRam Pai {
84313583b16SRam Pai 	if (size < min_size)
84413583b16SRam Pai 		size = min_size;
84513583b16SRam Pai 	if (old_size == 1)
84613583b16SRam Pai 		old_size = 0;
84713583b16SRam Pai 	if (size < old_size)
84813583b16SRam Pai 		size = old_size;
84913583b16SRam Pai 	size = ALIGN(size + size1, align);
85013583b16SRam Pai 	return size;
85113583b16SRam Pai }
85213583b16SRam Pai 
853ac5ad93eSGavin Shan resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
854ac5ad93eSGavin Shan 						unsigned long type)
855ac5ad93eSGavin Shan {
856ac5ad93eSGavin Shan 	return 1;
857ac5ad93eSGavin Shan }
858ac5ad93eSGavin Shan 
859ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_MEM_ALIGN	0x100000	/* 1MiB */
860ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN	0x1000		/* 4KiB */
861ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN_1K	0x400		/* 1KiB */
862ac5ad93eSGavin Shan 
863ac5ad93eSGavin Shan static resource_size_t window_alignment(struct pci_bus *bus,
864ac5ad93eSGavin Shan 					unsigned long type)
865ac5ad93eSGavin Shan {
866ac5ad93eSGavin Shan 	resource_size_t align = 1, arch_align;
867ac5ad93eSGavin Shan 
868ac5ad93eSGavin Shan 	if (type & IORESOURCE_MEM)
869ac5ad93eSGavin Shan 		align = PCI_P2P_DEFAULT_MEM_ALIGN;
870ac5ad93eSGavin Shan 	else if (type & IORESOURCE_IO) {
871ac5ad93eSGavin Shan 		/*
872ac5ad93eSGavin Shan 		 * Per spec, I/O windows are 4K-aligned, but some
873ac5ad93eSGavin Shan 		 * bridges have an extension to support 1K alignment.
874ac5ad93eSGavin Shan 		 */
875ac5ad93eSGavin Shan 		if (bus->self->io_window_1k)
876ac5ad93eSGavin Shan 			align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
877ac5ad93eSGavin Shan 		else
878ac5ad93eSGavin Shan 			align = PCI_P2P_DEFAULT_IO_ALIGN;
879ac5ad93eSGavin Shan 	}
880ac5ad93eSGavin Shan 
881ac5ad93eSGavin Shan 	arch_align = pcibios_window_alignment(bus, type);
882ac5ad93eSGavin Shan 	return max(align, arch_align);
883ac5ad93eSGavin Shan }
884ac5ad93eSGavin Shan 
885c8adf9a3SRam Pai /**
886c8adf9a3SRam Pai  * pbus_size_io() - size the io window of a given bus
887c8adf9a3SRam Pai  *
888c8adf9a3SRam Pai  * @bus : the bus
889c8adf9a3SRam Pai  * @min_size : the minimum io window that must to be allocated
890c8adf9a3SRam Pai  * @add_size : additional optional io window
8919e8bf93aSRam Pai  * @realloc_head : track the additional io window on this list
892c8adf9a3SRam Pai  *
893c8adf9a3SRam Pai  * Sizing the IO windows of the PCI-PCI bridge is trivial,
894fd591341SYinghai Lu  * since these windows have 1K or 4K granularity and the IO ranges
895c8adf9a3SRam Pai  * of non-bridge PCI devices are limited to 256 bytes.
896c8adf9a3SRam Pai  * We must be careful with the ISA aliasing though.
897c8adf9a3SRam Pai  */
898c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
899bdc4abecSYinghai Lu 		resource_size_t add_size, struct list_head *realloc_head)
9001da177e4SLinus Torvalds {
9011da177e4SLinus Torvalds 	struct pci_dev *dev;
9025b285415SYinghai Lu 	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO,
9035b285415SYinghai Lu 							IORESOURCE_IO);
90411251a86SWei Yang 	resource_size_t size = 0, size0 = 0, size1 = 0;
905be768912SYinghai Lu 	resource_size_t children_add_size = 0;
9062d1d6678SBjorn Helgaas 	resource_size_t min_align, align;
9071da177e4SLinus Torvalds 
9081da177e4SLinus Torvalds 	if (!b_res)
9091da177e4SLinus Torvalds 		return;
9101da177e4SLinus Torvalds 
9112d1d6678SBjorn Helgaas 	min_align = window_alignment(bus, IORESOURCE_IO);
9121da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
9131da177e4SLinus Torvalds 		int i;
9141da177e4SLinus Torvalds 
9151da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
9161da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
9171da177e4SLinus Torvalds 			unsigned long r_size;
9181da177e4SLinus Torvalds 
9191da177e4SLinus Torvalds 			if (r->parent || !(r->flags & IORESOURCE_IO))
9201da177e4SLinus Torvalds 				continue;
921022edd86SZhao, Yu 			r_size = resource_size(r);
9221da177e4SLinus Torvalds 
9231da177e4SLinus Torvalds 			if (r_size < 0x400)
9241da177e4SLinus Torvalds 				/* Might be re-aligned for ISA */
9251da177e4SLinus Torvalds 				size += r_size;
9261da177e4SLinus Torvalds 			else
9271da177e4SLinus Torvalds 				size1 += r_size;
928be768912SYinghai Lu 
929fd591341SYinghai Lu 			align = pci_resource_alignment(dev, r);
930fd591341SYinghai Lu 			if (align > min_align)
931fd591341SYinghai Lu 				min_align = align;
932fd591341SYinghai Lu 
9339e8bf93aSRam Pai 			if (realloc_head)
9349e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
9351da177e4SLinus Torvalds 		}
9361da177e4SLinus Torvalds 	}
937fd591341SYinghai Lu 
938c8adf9a3SRam Pai 	size0 = calculate_iosize(size, min_size, size1,
939fd591341SYinghai Lu 			resource_size(b_res), min_align);
940be768912SYinghai Lu 	if (children_add_size > add_size)
941be768912SYinghai Lu 		add_size = children_add_size;
9429e8bf93aSRam Pai 	size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
943a4ac9feaSYinghai Lu 		calculate_iosize(size, min_size, add_size + size1,
944fd591341SYinghai Lu 			resource_size(b_res), min_align);
945c8adf9a3SRam Pai 	if (!size0 && !size1) {
946865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
947227f0647SRyan Desfosses 			dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n",
948227f0647SRyan Desfosses 				 b_res, &bus->busn_res);
9491da177e4SLinus Torvalds 		b_res->flags = 0;
9501da177e4SLinus Torvalds 		return;
9511da177e4SLinus Torvalds 	}
952fd591341SYinghai Lu 
953fd591341SYinghai Lu 	b_res->start = min_align;
954c8adf9a3SRam Pai 	b_res->end = b_res->start + size0 - 1;
95588452565SIvan Kokshaysky 	b_res->flags |= IORESOURCE_STARTALIGN;
956b592443dSYinghai Lu 	if (size1 > size0 && realloc_head) {
957fd591341SYinghai Lu 		add_to_list(realloc_head, bus->self, b_res, size1-size0,
958fd591341SYinghai Lu 			    min_align);
959227f0647SRyan Desfosses 		dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx\n",
960227f0647SRyan Desfosses 			   b_res, &bus->busn_res,
96111251a86SWei Yang 			   (unsigned long long)size1-size0);
962b592443dSYinghai Lu 	}
9631da177e4SLinus Torvalds }
9641da177e4SLinus Torvalds 
965c121504eSGavin Shan static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
966c121504eSGavin Shan 						  int max_order)
967c121504eSGavin Shan {
968c121504eSGavin Shan 	resource_size_t align = 0;
969c121504eSGavin Shan 	resource_size_t min_align = 0;
970c121504eSGavin Shan 	int order;
971c121504eSGavin Shan 
972c121504eSGavin Shan 	for (order = 0; order <= max_order; order++) {
973c121504eSGavin Shan 		resource_size_t align1 = 1;
974c121504eSGavin Shan 
975c121504eSGavin Shan 		align1 <<= (order + 20);
976c121504eSGavin Shan 
977c121504eSGavin Shan 		if (!align)
978c121504eSGavin Shan 			min_align = align1;
979c121504eSGavin Shan 		else if (ALIGN(align + min_align, min_align) < align1)
980c121504eSGavin Shan 			min_align = align1 >> 1;
981c121504eSGavin Shan 		align += aligns[order];
982c121504eSGavin Shan 	}
983c121504eSGavin Shan 
984c121504eSGavin Shan 	return min_align;
985c121504eSGavin Shan }
986c121504eSGavin Shan 
987c8adf9a3SRam Pai /**
988c8adf9a3SRam Pai  * pbus_size_mem() - size the memory window of a given bus
989c8adf9a3SRam Pai  *
990c8adf9a3SRam Pai  * @bus : the bus
991496f70cfSWei Yang  * @mask: mask the resource flag, then compare it with type
992496f70cfSWei Yang  * @type: the type of free resource from bridge
9935b285415SYinghai Lu  * @type2: second match type
9945b285415SYinghai Lu  * @type3: third match type
995c8adf9a3SRam Pai  * @min_size : the minimum memory window that must to be allocated
996c8adf9a3SRam Pai  * @add_size : additional optional memory window
9979e8bf93aSRam Pai  * @realloc_head : track the additional memory window on this list
998c8adf9a3SRam Pai  *
999c8adf9a3SRam Pai  * Calculate the size of the bus and minimal alignment which
1000c8adf9a3SRam Pai  * guarantees that all child resources fit in this size.
100130afe8d0SBjorn Helgaas  *
100230afe8d0SBjorn Helgaas  * Returns -ENOSPC if there's no available bus resource of the desired type.
100330afe8d0SBjorn Helgaas  * Otherwise, sets the bus resource start/end to indicate the required
100430afe8d0SBjorn Helgaas  * size, adds things to realloc_head (if supplied), and returns 0.
1005c8adf9a3SRam Pai  */
100628760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
10075b285415SYinghai Lu 			 unsigned long type, unsigned long type2,
10085b285415SYinghai Lu 			 unsigned long type3,
10095b285415SYinghai Lu 			 resource_size_t min_size, resource_size_t add_size,
1010bdc4abecSYinghai Lu 			 struct list_head *realloc_head)
10111da177e4SLinus Torvalds {
10121da177e4SLinus Torvalds 	struct pci_dev *dev;
1013c8adf9a3SRam Pai 	resource_size_t min_align, align, size, size0, size1;
1014096d4221SYinghai Lu 	resource_size_t aligns[18];	/* Alignments from 1Mb to 128Gb */
10151da177e4SLinus Torvalds 	int order, max_order;
10165b285415SYinghai Lu 	struct resource *b_res = find_free_bus_resource(bus,
10175b285415SYinghai Lu 					mask | IORESOURCE_PREFETCH, type);
1018be768912SYinghai Lu 	resource_size_t children_add_size = 0;
1019d74b9027SWei Yang 	resource_size_t children_add_align = 0;
1020d74b9027SWei Yang 	resource_size_t add_align = 0;
10211da177e4SLinus Torvalds 
10221da177e4SLinus Torvalds 	if (!b_res)
102330afe8d0SBjorn Helgaas 		return -ENOSPC;
10241da177e4SLinus Torvalds 
10251da177e4SLinus Torvalds 	memset(aligns, 0, sizeof(aligns));
10261da177e4SLinus Torvalds 	max_order = 0;
10271da177e4SLinus Torvalds 	size = 0;
10281da177e4SLinus Torvalds 
10291da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
10301da177e4SLinus Torvalds 		int i;
10311da177e4SLinus Torvalds 
10321da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
10331da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
1034c40a22e0SBenjamin Herrenschmidt 			resource_size_t r_size;
10351da177e4SLinus Torvalds 
1036a2220d80SDavid Daney 			if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) ||
1037a2220d80SDavid Daney 			    ((r->flags & mask) != type &&
10385b285415SYinghai Lu 			     (r->flags & mask) != type2 &&
10395b285415SYinghai Lu 			     (r->flags & mask) != type3))
10401da177e4SLinus Torvalds 				continue;
1041022edd86SZhao, Yu 			r_size = resource_size(r);
10422aceefcbSYinghai Lu #ifdef CONFIG_PCI_IOV
10432aceefcbSYinghai Lu 			/* put SRIOV requested res to the optional list */
10449e8bf93aSRam Pai 			if (realloc_head && i >= PCI_IOV_RESOURCES &&
10452aceefcbSYinghai Lu 					i <= PCI_IOV_RESOURCE_END) {
1046d74b9027SWei Yang 				add_align = max(pci_resource_alignment(dev, r), add_align);
10472aceefcbSYinghai Lu 				r->end = r->start - 1;
1048f7625980SBjorn Helgaas 				add_to_list(realloc_head, dev, r, r_size, 0/* don't care */);
10492aceefcbSYinghai Lu 				children_add_size += r_size;
10502aceefcbSYinghai Lu 				continue;
10512aceefcbSYinghai Lu 			}
10522aceefcbSYinghai Lu #endif
105314c8530dSAlan 			/*
105414c8530dSAlan 			 * aligns[0] is for 1MB (since bridge memory
105514c8530dSAlan 			 * windows are always at least 1MB aligned), so
105614c8530dSAlan 			 * keep "order" from being negative for smaller
105714c8530dSAlan 			 * resources.
105814c8530dSAlan 			 */
10596faf17f6SChris Wright 			align = pci_resource_alignment(dev, r);
10601da177e4SLinus Torvalds 			order = __ffs(align) - 20;
106114c8530dSAlan 			if (order < 0)
106214c8530dSAlan 				order = 0;
106314c8530dSAlan 			if (order >= ARRAY_SIZE(aligns)) {
1064227f0647SRyan Desfosses 				dev_warn(&dev->dev, "disabling BAR %d: %pR (bad alignment %#llx)\n",
1065227f0647SRyan Desfosses 					 i, r, (unsigned long long) align);
10661da177e4SLinus Torvalds 				r->flags = 0;
10671da177e4SLinus Torvalds 				continue;
10681da177e4SLinus Torvalds 			}
1069c9c75143SYongji Xie 			size += max(r_size, align);
10701da177e4SLinus Torvalds 			/* Exclude ranges with size > align from
10711da177e4SLinus Torvalds 			   calculation of the alignment. */
1072c9c75143SYongji Xie 			if (r_size <= align)
10731da177e4SLinus Torvalds 				aligns[order] += align;
10741da177e4SLinus Torvalds 			if (order > max_order)
10751da177e4SLinus Torvalds 				max_order = order;
1076be768912SYinghai Lu 
1077d74b9027SWei Yang 			if (realloc_head) {
10789e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
1079d74b9027SWei Yang 				children_add_align = get_res_add_align(realloc_head, r);
1080d74b9027SWei Yang 				add_align = max(add_align, children_add_align);
1081d74b9027SWei Yang 			}
10821da177e4SLinus Torvalds 		}
10831da177e4SLinus Torvalds 	}
10848308c54dSJeremy Fitzhardinge 
1085c121504eSGavin Shan 	min_align = calculate_mem_align(aligns, max_order);
10863ad94b0dSWei Yang 	min_align = max(min_align, window_alignment(bus, b_res->flags));
1087b42282e5SLinus Torvalds 	size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align);
1088d74b9027SWei Yang 	add_align = max(min_align, add_align);
1089be768912SYinghai Lu 	if (children_add_size > add_size)
1090be768912SYinghai Lu 		add_size = children_add_size;
10919e8bf93aSRam Pai 	size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
1092a4ac9feaSYinghai Lu 		calculate_memsize(size, min_size, add_size,
1093d74b9027SWei Yang 				resource_size(b_res), add_align);
1094c8adf9a3SRam Pai 	if (!size0 && !size1) {
1095865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
1096227f0647SRyan Desfosses 			dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n",
1097227f0647SRyan Desfosses 				 b_res, &bus->busn_res);
10981da177e4SLinus Torvalds 		b_res->flags = 0;
109930afe8d0SBjorn Helgaas 		return 0;
11001da177e4SLinus Torvalds 	}
11011da177e4SLinus Torvalds 	b_res->start = min_align;
1102c8adf9a3SRam Pai 	b_res->end = size0 + min_align - 1;
11035b285415SYinghai Lu 	b_res->flags |= IORESOURCE_STARTALIGN;
1104b592443dSYinghai Lu 	if (size1 > size0 && realloc_head) {
1105d74b9027SWei Yang 		add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align);
1106d74b9027SWei Yang 		dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx add_align %llx\n",
1107227f0647SRyan Desfosses 			   b_res, &bus->busn_res,
1108d74b9027SWei Yang 			   (unsigned long long) (size1 - size0),
1109d74b9027SWei Yang 			   (unsigned long long) add_align);
1110b592443dSYinghai Lu 	}
111130afe8d0SBjorn Helgaas 	return 0;
11121da177e4SLinus Torvalds }
11131da177e4SLinus Torvalds 
11140a2daa1cSRam Pai unsigned long pci_cardbus_resource_alignment(struct resource *res)
11150a2daa1cSRam Pai {
11160a2daa1cSRam Pai 	if (res->flags & IORESOURCE_IO)
11170a2daa1cSRam Pai 		return pci_cardbus_io_size;
11180a2daa1cSRam Pai 	if (res->flags & IORESOURCE_MEM)
11190a2daa1cSRam Pai 		return pci_cardbus_mem_size;
11200a2daa1cSRam Pai 	return 0;
11210a2daa1cSRam Pai }
11220a2daa1cSRam Pai 
11230a2daa1cSRam Pai static void pci_bus_size_cardbus(struct pci_bus *bus,
1124bdc4abecSYinghai Lu 			struct list_head *realloc_head)
11251da177e4SLinus Torvalds {
11261da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
11271da177e4SLinus Torvalds 	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
112811848934SYinghai Lu 	resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
11291da177e4SLinus Torvalds 	u16 ctrl;
11301da177e4SLinus Torvalds 
11313796f1e2SYinghai Lu 	if (b_res[0].parent)
11323796f1e2SYinghai Lu 		goto handle_b_res_1;
11331da177e4SLinus Torvalds 	/*
11341da177e4SLinus Torvalds 	 * Reserve some resources for CardBus.  We reserve
11351da177e4SLinus Torvalds 	 * a fixed amount of bus space for CardBus bridges.
11361da177e4SLinus Torvalds 	 */
113711848934SYinghai Lu 	b_res[0].start = pci_cardbus_io_size;
113811848934SYinghai Lu 	b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
113911848934SYinghai Lu 	b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
114011848934SYinghai Lu 	if (realloc_head) {
114111848934SYinghai Lu 		b_res[0].end -= pci_cardbus_io_size;
114211848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
114311848934SYinghai Lu 				pci_cardbus_io_size);
114411848934SYinghai Lu 	}
11451da177e4SLinus Torvalds 
11463796f1e2SYinghai Lu handle_b_res_1:
11473796f1e2SYinghai Lu 	if (b_res[1].parent)
11483796f1e2SYinghai Lu 		goto handle_b_res_2;
114911848934SYinghai Lu 	b_res[1].start = pci_cardbus_io_size;
115011848934SYinghai Lu 	b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
115111848934SYinghai Lu 	b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
115211848934SYinghai Lu 	if (realloc_head) {
115311848934SYinghai Lu 		b_res[1].end -= pci_cardbus_io_size;
115411848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size,
115511848934SYinghai Lu 				 pci_cardbus_io_size);
115611848934SYinghai Lu 	}
11571da177e4SLinus Torvalds 
11583796f1e2SYinghai Lu handle_b_res_2:
1159dcef0d06SYinghai Lu 	/* MEM1 must not be pref mmio */
1160dcef0d06SYinghai Lu 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1161dcef0d06SYinghai Lu 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1162dcef0d06SYinghai Lu 		ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1163dcef0d06SYinghai Lu 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1164dcef0d06SYinghai Lu 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1165dcef0d06SYinghai Lu 	}
1166dcef0d06SYinghai Lu 
11671da177e4SLinus Torvalds 	/*
11681da177e4SLinus Torvalds 	 * Check whether prefetchable memory is supported
11691da177e4SLinus Torvalds 	 * by this bridge.
11701da177e4SLinus Torvalds 	 */
11711da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
11721da177e4SLinus Torvalds 	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
11731da177e4SLinus Torvalds 		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
11741da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
11751da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
11761da177e4SLinus Torvalds 	}
11771da177e4SLinus Torvalds 
11783796f1e2SYinghai Lu 	if (b_res[2].parent)
11793796f1e2SYinghai Lu 		goto handle_b_res_3;
11801da177e4SLinus Torvalds 	/*
11811da177e4SLinus Torvalds 	 * If we have prefetchable memory support, allocate
11821da177e4SLinus Torvalds 	 * two regions.  Otherwise, allocate one region of
11831da177e4SLinus Torvalds 	 * twice the size.
11841da177e4SLinus Torvalds 	 */
11851da177e4SLinus Torvalds 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
118611848934SYinghai Lu 		b_res[2].start = pci_cardbus_mem_size;
118711848934SYinghai Lu 		b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
118811848934SYinghai Lu 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
118911848934SYinghai Lu 				  IORESOURCE_STARTALIGN;
119011848934SYinghai Lu 		if (realloc_head) {
119111848934SYinghai Lu 			b_res[2].end -= pci_cardbus_mem_size;
119211848934SYinghai Lu 			add_to_list(realloc_head, bridge, b_res+2,
119311848934SYinghai Lu 				 pci_cardbus_mem_size, pci_cardbus_mem_size);
11941da177e4SLinus Torvalds 		}
11950a2daa1cSRam Pai 
119611848934SYinghai Lu 		/* reduce that to half */
119711848934SYinghai Lu 		b_res_3_size = pci_cardbus_mem_size;
119811848934SYinghai Lu 	}
119911848934SYinghai Lu 
12003796f1e2SYinghai Lu handle_b_res_3:
12013796f1e2SYinghai Lu 	if (b_res[3].parent)
12023796f1e2SYinghai Lu 		goto handle_done;
120311848934SYinghai Lu 	b_res[3].start = pci_cardbus_mem_size;
120411848934SYinghai Lu 	b_res[3].end = b_res[3].start + b_res_3_size - 1;
120511848934SYinghai Lu 	b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
120611848934SYinghai Lu 	if (realloc_head) {
120711848934SYinghai Lu 		b_res[3].end -= b_res_3_size;
120811848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res+3, b_res_3_size,
120911848934SYinghai Lu 				 pci_cardbus_mem_size);
121011848934SYinghai Lu 	}
12113796f1e2SYinghai Lu 
12123796f1e2SYinghai Lu handle_done:
12133796f1e2SYinghai Lu 	;
12141da177e4SLinus Torvalds }
12151da177e4SLinus Torvalds 
121610874f5aSBjorn Helgaas void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head)
12171da177e4SLinus Torvalds {
12181da177e4SLinus Torvalds 	struct pci_dev *dev;
12195b285415SYinghai Lu 	unsigned long mask, prefmask, type2 = 0, type3 = 0;
1220c8adf9a3SRam Pai 	resource_size_t additional_mem_size = 0, additional_io_size = 0;
12215b285415SYinghai Lu 	struct resource *b_res;
122230afe8d0SBjorn Helgaas 	int ret;
12231da177e4SLinus Torvalds 
12241da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
12251da177e4SLinus Torvalds 		struct pci_bus *b = dev->subordinate;
12261da177e4SLinus Torvalds 		if (!b)
12271da177e4SLinus Torvalds 			continue;
12281da177e4SLinus Torvalds 
12291da177e4SLinus Torvalds 		switch (dev->class >> 8) {
12301da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
12319e8bf93aSRam Pai 			pci_bus_size_cardbus(b, realloc_head);
12321da177e4SLinus Torvalds 			break;
12331da177e4SLinus Torvalds 
12341da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
12351da177e4SLinus Torvalds 		default:
12369e8bf93aSRam Pai 			__pci_bus_size_bridges(b, realloc_head);
12371da177e4SLinus Torvalds 			break;
12381da177e4SLinus Torvalds 		}
12391da177e4SLinus Torvalds 	}
12401da177e4SLinus Torvalds 
12411da177e4SLinus Torvalds 	/* The root bus? */
12422ba29e27SWei Yang 	if (pci_is_root_bus(bus))
12431da177e4SLinus Torvalds 		return;
12441da177e4SLinus Torvalds 
12451da177e4SLinus Torvalds 	switch (bus->self->class >> 8) {
12461da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_CARDBUS:
12471da177e4SLinus Torvalds 		/* don't size cardbuses yet. */
12481da177e4SLinus Torvalds 		break;
12491da177e4SLinus Torvalds 
12501da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_PCI:
12511da177e4SLinus Torvalds 		pci_bridge_check_ranges(bus);
125228760489SEric W. Biederman 		if (bus->self->is_hotplug_bridge) {
1253c8adf9a3SRam Pai 			additional_io_size  = pci_hotplug_io_size;
1254c8adf9a3SRam Pai 			additional_mem_size = pci_hotplug_mem_size;
125528760489SEric W. Biederman 		}
125667d29b5cSBjorn Helgaas 		/* Fall through */
12571da177e4SLinus Torvalds 	default:
125819aa7ee4SYinghai Lu 		pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
125919aa7ee4SYinghai Lu 			     additional_io_size, realloc_head);
126067d29b5cSBjorn Helgaas 
126167d29b5cSBjorn Helgaas 		/*
126267d29b5cSBjorn Helgaas 		 * If there's a 64-bit prefetchable MMIO window, compute
126367d29b5cSBjorn Helgaas 		 * the size required to put all 64-bit prefetchable
126467d29b5cSBjorn Helgaas 		 * resources in it.
126567d29b5cSBjorn Helgaas 		 */
12665b285415SYinghai Lu 		b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES];
12671da177e4SLinus Torvalds 		mask = IORESOURCE_MEM;
12681da177e4SLinus Torvalds 		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
12695b285415SYinghai Lu 		if (b_res[2].flags & IORESOURCE_MEM_64) {
12705b285415SYinghai Lu 			prefmask |= IORESOURCE_MEM_64;
127130afe8d0SBjorn Helgaas 			ret = pbus_size_mem(bus, prefmask, prefmask,
12725b285415SYinghai Lu 				  prefmask, prefmask,
127319aa7ee4SYinghai Lu 				  realloc_head ? 0 : additional_mem_size,
127430afe8d0SBjorn Helgaas 				  additional_mem_size, realloc_head);
127567d29b5cSBjorn Helgaas 
12765b285415SYinghai Lu 			/*
127767d29b5cSBjorn Helgaas 			 * If successful, all non-prefetchable resources
127867d29b5cSBjorn Helgaas 			 * and any 32-bit prefetchable resources will go in
127967d29b5cSBjorn Helgaas 			 * the non-prefetchable window.
128067d29b5cSBjorn Helgaas 			 */
128167d29b5cSBjorn Helgaas 			if (ret == 0) {
12825b285415SYinghai Lu 				mask = prefmask;
12835b285415SYinghai Lu 				type2 = prefmask & ~IORESOURCE_MEM_64;
12845b285415SYinghai Lu 				type3 = prefmask & ~IORESOURCE_PREFETCH;
12855b285415SYinghai Lu 			}
12865b285415SYinghai Lu 		}
128767d29b5cSBjorn Helgaas 
128867d29b5cSBjorn Helgaas 		/*
128967d29b5cSBjorn Helgaas 		 * If there is no 64-bit prefetchable window, compute the
129067d29b5cSBjorn Helgaas 		 * size required to put all prefetchable resources in the
129167d29b5cSBjorn Helgaas 		 * 32-bit prefetchable window (if there is one).
129267d29b5cSBjorn Helgaas 		 */
12935b285415SYinghai Lu 		if (!type2) {
12945b285415SYinghai Lu 			prefmask &= ~IORESOURCE_MEM_64;
129530afe8d0SBjorn Helgaas 			ret = pbus_size_mem(bus, prefmask, prefmask,
12965b285415SYinghai Lu 					 prefmask, prefmask,
12975b285415SYinghai Lu 					 realloc_head ? 0 : additional_mem_size,
129830afe8d0SBjorn Helgaas 					 additional_mem_size, realloc_head);
129967d29b5cSBjorn Helgaas 
130067d29b5cSBjorn Helgaas 			/*
130167d29b5cSBjorn Helgaas 			 * If successful, only non-prefetchable resources
130267d29b5cSBjorn Helgaas 			 * will go in the non-prefetchable window.
130367d29b5cSBjorn Helgaas 			 */
130467d29b5cSBjorn Helgaas 			if (ret == 0)
13055b285415SYinghai Lu 				mask = prefmask;
130628760489SEric W. Biederman 			else
1307c8adf9a3SRam Pai 				additional_mem_size += additional_mem_size;
130867d29b5cSBjorn Helgaas 
13095b285415SYinghai Lu 			type2 = type3 = IORESOURCE_MEM;
13105b285415SYinghai Lu 		}
131167d29b5cSBjorn Helgaas 
131267d29b5cSBjorn Helgaas 		/*
131367d29b5cSBjorn Helgaas 		 * Compute the size required to put everything else in the
131467d29b5cSBjorn Helgaas 		 * non-prefetchable window.  This includes:
131567d29b5cSBjorn Helgaas 		 *
131667d29b5cSBjorn Helgaas 		 *   - all non-prefetchable resources
131767d29b5cSBjorn Helgaas 		 *   - 32-bit prefetchable resources if there's a 64-bit
131867d29b5cSBjorn Helgaas 		 *     prefetchable window or no prefetchable window at all
131967d29b5cSBjorn Helgaas 		 *   - 64-bit prefetchable resources if there's no
132067d29b5cSBjorn Helgaas 		 *     prefetchable window at all
132167d29b5cSBjorn Helgaas 		 *
132267d29b5cSBjorn Helgaas 		 * Note that the strategy in __pci_assign_resource() must
132367d29b5cSBjorn Helgaas 		 * match that used here.  Specifically, we cannot put a
132467d29b5cSBjorn Helgaas 		 * 32-bit prefetchable resource in a 64-bit prefetchable
132567d29b5cSBjorn Helgaas 		 * window.
132667d29b5cSBjorn Helgaas 		 */
13275b285415SYinghai Lu 		pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3,
132819aa7ee4SYinghai Lu 				realloc_head ? 0 : additional_mem_size,
132919aa7ee4SYinghai Lu 				additional_mem_size, realloc_head);
13301da177e4SLinus Torvalds 		break;
13311da177e4SLinus Torvalds 	}
13321da177e4SLinus Torvalds }
1333c8adf9a3SRam Pai 
133410874f5aSBjorn Helgaas void pci_bus_size_bridges(struct pci_bus *bus)
1335c8adf9a3SRam Pai {
1336c8adf9a3SRam Pai 	__pci_bus_size_bridges(bus, NULL);
1337c8adf9a3SRam Pai }
13381da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges);
13391da177e4SLinus Torvalds 
1340d04d0111SDavid Daney static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r)
1341d04d0111SDavid Daney {
1342d04d0111SDavid Daney 	int i;
1343d04d0111SDavid Daney 	struct resource *parent_r;
1344d04d0111SDavid Daney 	unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM |
1345d04d0111SDavid Daney 			     IORESOURCE_PREFETCH;
1346d04d0111SDavid Daney 
1347d04d0111SDavid Daney 	pci_bus_for_each_resource(b, parent_r, i) {
1348d04d0111SDavid Daney 		if (!parent_r)
1349d04d0111SDavid Daney 			continue;
1350d04d0111SDavid Daney 
1351d04d0111SDavid Daney 		if ((r->flags & mask) == (parent_r->flags & mask) &&
1352d04d0111SDavid Daney 		    resource_contains(parent_r, r))
1353d04d0111SDavid Daney 			request_resource(parent_r, r);
1354d04d0111SDavid Daney 	}
1355d04d0111SDavid Daney }
1356d04d0111SDavid Daney 
1357d04d0111SDavid Daney /*
1358d04d0111SDavid Daney  * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they
1359d04d0111SDavid Daney  * are skipped by pbus_assign_resources_sorted().
1360d04d0111SDavid Daney  */
1361d04d0111SDavid Daney static void pdev_assign_fixed_resources(struct pci_dev *dev)
1362d04d0111SDavid Daney {
1363d04d0111SDavid Daney 	int i;
1364d04d0111SDavid Daney 
1365d04d0111SDavid Daney 	for (i = 0; i <  PCI_NUM_RESOURCES; i++) {
1366d04d0111SDavid Daney 		struct pci_bus *b;
1367d04d0111SDavid Daney 		struct resource *r = &dev->resource[i];
1368d04d0111SDavid Daney 
1369d04d0111SDavid Daney 		if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) ||
1370d04d0111SDavid Daney 		    !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
1371d04d0111SDavid Daney 			continue;
1372d04d0111SDavid Daney 
1373d04d0111SDavid Daney 		b = dev->bus;
1374d04d0111SDavid Daney 		while (b && !r->parent) {
1375d04d0111SDavid Daney 			assign_fixed_resource_on_bus(b, r);
1376d04d0111SDavid Daney 			b = b->parent;
1377d04d0111SDavid Daney 		}
1378d04d0111SDavid Daney 	}
1379d04d0111SDavid Daney }
1380d04d0111SDavid Daney 
138110874f5aSBjorn Helgaas void __pci_bus_assign_resources(const struct pci_bus *bus,
1382bdc4abecSYinghai Lu 				struct list_head *realloc_head,
1383bdc4abecSYinghai Lu 				struct list_head *fail_head)
13841da177e4SLinus Torvalds {
13851da177e4SLinus Torvalds 	struct pci_bus *b;
13861da177e4SLinus Torvalds 	struct pci_dev *dev;
13871da177e4SLinus Torvalds 
13889e8bf93aSRam Pai 	pbus_assign_resources_sorted(bus, realloc_head, fail_head);
13891da177e4SLinus Torvalds 
13901da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
1391d04d0111SDavid Daney 		pdev_assign_fixed_resources(dev);
1392d04d0111SDavid Daney 
13931da177e4SLinus Torvalds 		b = dev->subordinate;
13941da177e4SLinus Torvalds 		if (!b)
13951da177e4SLinus Torvalds 			continue;
13961da177e4SLinus Torvalds 
13979e8bf93aSRam Pai 		__pci_bus_assign_resources(b, realloc_head, fail_head);
13981da177e4SLinus Torvalds 
13991da177e4SLinus Torvalds 		switch (dev->class >> 8) {
14001da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
14016841ec68SYinghai Lu 			if (!pci_is_enabled(dev))
14021da177e4SLinus Torvalds 				pci_setup_bridge(b);
14031da177e4SLinus Torvalds 			break;
14041da177e4SLinus Torvalds 
14051da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
14061da177e4SLinus Torvalds 			pci_setup_cardbus(b);
14071da177e4SLinus Torvalds 			break;
14081da177e4SLinus Torvalds 
14091da177e4SLinus Torvalds 		default:
1410227f0647SRyan Desfosses 			dev_info(&dev->dev, "not setting up bridge for bus %04x:%02x\n",
1411227f0647SRyan Desfosses 				 pci_domain_nr(b), b->number);
14121da177e4SLinus Torvalds 			break;
14131da177e4SLinus Torvalds 		}
14141da177e4SLinus Torvalds 	}
14151da177e4SLinus Torvalds }
1416568ddef8SYinghai Lu 
141710874f5aSBjorn Helgaas void pci_bus_assign_resources(const struct pci_bus *bus)
1418568ddef8SYinghai Lu {
1419c8adf9a3SRam Pai 	__pci_bus_assign_resources(bus, NULL, NULL);
1420568ddef8SYinghai Lu }
14211da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources);
14221da177e4SLinus Torvalds 
1423765bf9b7SLorenzo Pieralisi static void pci_claim_device_resources(struct pci_dev *dev)
1424765bf9b7SLorenzo Pieralisi {
1425765bf9b7SLorenzo Pieralisi 	int i;
1426765bf9b7SLorenzo Pieralisi 
1427765bf9b7SLorenzo Pieralisi 	for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
1428765bf9b7SLorenzo Pieralisi 		struct resource *r = &dev->resource[i];
1429765bf9b7SLorenzo Pieralisi 
1430765bf9b7SLorenzo Pieralisi 		if (!r->flags || r->parent)
1431765bf9b7SLorenzo Pieralisi 			continue;
1432765bf9b7SLorenzo Pieralisi 
1433765bf9b7SLorenzo Pieralisi 		pci_claim_resource(dev, i);
1434765bf9b7SLorenzo Pieralisi 	}
1435765bf9b7SLorenzo Pieralisi }
1436765bf9b7SLorenzo Pieralisi 
1437765bf9b7SLorenzo Pieralisi static void pci_claim_bridge_resources(struct pci_dev *dev)
1438765bf9b7SLorenzo Pieralisi {
1439765bf9b7SLorenzo Pieralisi 	int i;
1440765bf9b7SLorenzo Pieralisi 
1441765bf9b7SLorenzo Pieralisi 	for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
1442765bf9b7SLorenzo Pieralisi 		struct resource *r = &dev->resource[i];
1443765bf9b7SLorenzo Pieralisi 
1444765bf9b7SLorenzo Pieralisi 		if (!r->flags || r->parent)
1445765bf9b7SLorenzo Pieralisi 			continue;
1446765bf9b7SLorenzo Pieralisi 
1447765bf9b7SLorenzo Pieralisi 		pci_claim_bridge_resource(dev, i);
1448765bf9b7SLorenzo Pieralisi 	}
1449765bf9b7SLorenzo Pieralisi }
1450765bf9b7SLorenzo Pieralisi 
1451765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_dev_resources(struct pci_bus *b)
1452765bf9b7SLorenzo Pieralisi {
1453765bf9b7SLorenzo Pieralisi 	struct pci_dev *dev;
1454765bf9b7SLorenzo Pieralisi 	struct pci_bus *child;
1455765bf9b7SLorenzo Pieralisi 
1456765bf9b7SLorenzo Pieralisi 	list_for_each_entry(dev, &b->devices, bus_list) {
1457765bf9b7SLorenzo Pieralisi 		pci_claim_device_resources(dev);
1458765bf9b7SLorenzo Pieralisi 
1459765bf9b7SLorenzo Pieralisi 		child = dev->subordinate;
1460765bf9b7SLorenzo Pieralisi 		if (child)
1461765bf9b7SLorenzo Pieralisi 			pci_bus_allocate_dev_resources(child);
1462765bf9b7SLorenzo Pieralisi 	}
1463765bf9b7SLorenzo Pieralisi }
1464765bf9b7SLorenzo Pieralisi 
1465765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_resources(struct pci_bus *b)
1466765bf9b7SLorenzo Pieralisi {
1467765bf9b7SLorenzo Pieralisi 	struct pci_bus *child;
1468765bf9b7SLorenzo Pieralisi 
1469765bf9b7SLorenzo Pieralisi 	/*
1470765bf9b7SLorenzo Pieralisi 	 * Carry out a depth-first search on the PCI bus
1471765bf9b7SLorenzo Pieralisi 	 * tree to allocate bridge apertures. Read the
1472765bf9b7SLorenzo Pieralisi 	 * programmed bridge bases and recursively claim
1473765bf9b7SLorenzo Pieralisi 	 * the respective bridge resources.
1474765bf9b7SLorenzo Pieralisi 	 */
1475765bf9b7SLorenzo Pieralisi 	if (b->self) {
1476765bf9b7SLorenzo Pieralisi 		pci_read_bridge_bases(b);
1477765bf9b7SLorenzo Pieralisi 		pci_claim_bridge_resources(b->self);
1478765bf9b7SLorenzo Pieralisi 	}
1479765bf9b7SLorenzo Pieralisi 
1480765bf9b7SLorenzo Pieralisi 	list_for_each_entry(child, &b->children, node)
1481765bf9b7SLorenzo Pieralisi 		pci_bus_allocate_resources(child);
1482765bf9b7SLorenzo Pieralisi }
1483765bf9b7SLorenzo Pieralisi 
1484765bf9b7SLorenzo Pieralisi void pci_bus_claim_resources(struct pci_bus *b)
1485765bf9b7SLorenzo Pieralisi {
1486765bf9b7SLorenzo Pieralisi 	pci_bus_allocate_resources(b);
1487765bf9b7SLorenzo Pieralisi 	pci_bus_allocate_dev_resources(b);
1488765bf9b7SLorenzo Pieralisi }
1489765bf9b7SLorenzo Pieralisi EXPORT_SYMBOL(pci_bus_claim_resources);
1490765bf9b7SLorenzo Pieralisi 
149110874f5aSBjorn Helgaas static void __pci_bridge_assign_resources(const struct pci_dev *bridge,
1492bdc4abecSYinghai Lu 					  struct list_head *add_head,
1493bdc4abecSYinghai Lu 					  struct list_head *fail_head)
14946841ec68SYinghai Lu {
14956841ec68SYinghai Lu 	struct pci_bus *b;
14966841ec68SYinghai Lu 
14978424d759SYinghai Lu 	pdev_assign_resources_sorted((struct pci_dev *)bridge,
14988424d759SYinghai Lu 					 add_head, fail_head);
14996841ec68SYinghai Lu 
15006841ec68SYinghai Lu 	b = bridge->subordinate;
15016841ec68SYinghai Lu 	if (!b)
15026841ec68SYinghai Lu 		return;
15036841ec68SYinghai Lu 
15048424d759SYinghai Lu 	__pci_bus_assign_resources(b, add_head, fail_head);
15056841ec68SYinghai Lu 
15066841ec68SYinghai Lu 	switch (bridge->class >> 8) {
15076841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_PCI:
15086841ec68SYinghai Lu 		pci_setup_bridge(b);
15096841ec68SYinghai Lu 		break;
15106841ec68SYinghai Lu 
15116841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_CARDBUS:
15126841ec68SYinghai Lu 		pci_setup_cardbus(b);
15136841ec68SYinghai Lu 		break;
15146841ec68SYinghai Lu 
15156841ec68SYinghai Lu 	default:
1516227f0647SRyan Desfosses 		dev_info(&bridge->dev, "not setting up bridge for bus %04x:%02x\n",
1517227f0647SRyan Desfosses 			 pci_domain_nr(b), b->number);
15186841ec68SYinghai Lu 		break;
15196841ec68SYinghai Lu 	}
15206841ec68SYinghai Lu }
15215009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus,
15225009b460SYinghai Lu 					  unsigned long type)
15235009b460SYinghai Lu {
15245b285415SYinghai Lu 	struct pci_dev *dev = bus->self;
15255009b460SYinghai Lu 	struct resource *r;
15265009b460SYinghai Lu 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
15275b285415SYinghai Lu 				  IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
15285b285415SYinghai Lu 	unsigned old_flags = 0;
15295b285415SYinghai Lu 	struct resource *b_res;
15305b285415SYinghai Lu 	int idx = 1;
15315009b460SYinghai Lu 
15325b285415SYinghai Lu 	b_res = &dev->resource[PCI_BRIDGE_RESOURCES];
15335b285415SYinghai Lu 
15345b285415SYinghai Lu 	/*
15355b285415SYinghai Lu 	 *     1. if there is io port assign fail, will release bridge
15365b285415SYinghai Lu 	 *	  io port.
15375b285415SYinghai Lu 	 *     2. if there is non pref mmio assign fail, release bridge
15385b285415SYinghai Lu 	 *	  nonpref mmio.
15395b285415SYinghai Lu 	 *     3. if there is 64bit pref mmio assign fail, and bridge pref
15405b285415SYinghai Lu 	 *	  is 64bit, release bridge pref mmio.
15415b285415SYinghai Lu 	 *     4. if there is pref mmio assign fail, and bridge pref is
15425b285415SYinghai Lu 	 *	  32bit mmio, release bridge pref mmio
15435b285415SYinghai Lu 	 *     5. if there is pref mmio assign fail, and bridge pref is not
15445b285415SYinghai Lu 	 *	  assigned, release bridge nonpref mmio.
15455b285415SYinghai Lu 	 */
15465b285415SYinghai Lu 	if (type & IORESOURCE_IO)
15475b285415SYinghai Lu 		idx = 0;
15485b285415SYinghai Lu 	else if (!(type & IORESOURCE_PREFETCH))
15495b285415SYinghai Lu 		idx = 1;
15505b285415SYinghai Lu 	else if ((type & IORESOURCE_MEM_64) &&
15515b285415SYinghai Lu 		 (b_res[2].flags & IORESOURCE_MEM_64))
15525b285415SYinghai Lu 		idx = 2;
15535b285415SYinghai Lu 	else if (!(b_res[2].flags & IORESOURCE_MEM_64) &&
15545b285415SYinghai Lu 		 (b_res[2].flags & IORESOURCE_PREFETCH))
15555b285415SYinghai Lu 		idx = 2;
15565b285415SYinghai Lu 	else
15575b285415SYinghai Lu 		idx = 1;
15585b285415SYinghai Lu 
15595b285415SYinghai Lu 	r = &b_res[idx];
15605b285415SYinghai Lu 
15615009b460SYinghai Lu 	if (!r->parent)
15625b285415SYinghai Lu 		return;
15635b285415SYinghai Lu 
15645009b460SYinghai Lu 	/*
15655009b460SYinghai Lu 	 * if there are children under that, we should release them
15665009b460SYinghai Lu 	 *  all
15675009b460SYinghai Lu 	 */
15685009b460SYinghai Lu 	release_child_resources(r);
15695009b460SYinghai Lu 	if (!release_resource(r)) {
15705b285415SYinghai Lu 		type = old_flags = r->flags & type_mask;
15715b285415SYinghai Lu 		dev_printk(KERN_DEBUG, &dev->dev, "resource %d %pR released\n",
15725b285415SYinghai Lu 					PCI_BRIDGE_RESOURCES + idx, r);
15735009b460SYinghai Lu 		/* keep the old size */
15745009b460SYinghai Lu 		r->end = resource_size(r) - 1;
15755009b460SYinghai Lu 		r->start = 0;
15765009b460SYinghai Lu 		r->flags = 0;
15775009b460SYinghai Lu 
15785009b460SYinghai Lu 		/* avoiding touch the one without PREF */
15795009b460SYinghai Lu 		if (type & IORESOURCE_PREFETCH)
15805009b460SYinghai Lu 			type = IORESOURCE_PREFETCH;
15815009b460SYinghai Lu 		__pci_setup_bridge(bus, type);
15825b285415SYinghai Lu 		/* for next child res under same bridge */
15835b285415SYinghai Lu 		r->flags = old_flags;
15845009b460SYinghai Lu 	}
15855009b460SYinghai Lu }
15865009b460SYinghai Lu 
15875009b460SYinghai Lu enum release_type {
15885009b460SYinghai Lu 	leaf_only,
15895009b460SYinghai Lu 	whole_subtree,
15905009b460SYinghai Lu };
15915009b460SYinghai Lu /*
15925009b460SYinghai Lu  * try to release pci bridge resources that is from leaf bridge,
15935009b460SYinghai Lu  * so we can allocate big new one later
15945009b460SYinghai Lu  */
159510874f5aSBjorn Helgaas static void pci_bus_release_bridge_resources(struct pci_bus *bus,
15965009b460SYinghai Lu 					     unsigned long type,
15975009b460SYinghai Lu 					     enum release_type rel_type)
15985009b460SYinghai Lu {
15995009b460SYinghai Lu 	struct pci_dev *dev;
16005009b460SYinghai Lu 	bool is_leaf_bridge = true;
16015009b460SYinghai Lu 
16025009b460SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
16035009b460SYinghai Lu 		struct pci_bus *b = dev->subordinate;
16045009b460SYinghai Lu 		if (!b)
16055009b460SYinghai Lu 			continue;
16065009b460SYinghai Lu 
16075009b460SYinghai Lu 		is_leaf_bridge = false;
16085009b460SYinghai Lu 
16095009b460SYinghai Lu 		if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
16105009b460SYinghai Lu 			continue;
16115009b460SYinghai Lu 
16125009b460SYinghai Lu 		if (rel_type == whole_subtree)
16135009b460SYinghai Lu 			pci_bus_release_bridge_resources(b, type,
16145009b460SYinghai Lu 						 whole_subtree);
16155009b460SYinghai Lu 	}
16165009b460SYinghai Lu 
16175009b460SYinghai Lu 	if (pci_is_root_bus(bus))
16185009b460SYinghai Lu 		return;
16195009b460SYinghai Lu 
16205009b460SYinghai Lu 	if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
16215009b460SYinghai Lu 		return;
16225009b460SYinghai Lu 
16235009b460SYinghai Lu 	if ((rel_type == whole_subtree) || is_leaf_bridge)
16245009b460SYinghai Lu 		pci_bridge_release_resources(bus, type);
16255009b460SYinghai Lu }
16265009b460SYinghai Lu 
162776fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus)
162876fbc263SYinghai Lu {
162989a74eccSBjorn Helgaas 	struct resource *res;
163076fbc263SYinghai Lu 	int i;
163176fbc263SYinghai Lu 
163289a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
16337c9342b8SYinghai Lu 		if (!res || !res->end || !res->flags)
163476fbc263SYinghai Lu 			continue;
163576fbc263SYinghai Lu 
1636c7dabef8SBjorn Helgaas 		dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
163776fbc263SYinghai Lu 	}
163876fbc263SYinghai Lu }
163976fbc263SYinghai Lu 
164076fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus)
164176fbc263SYinghai Lu {
164276fbc263SYinghai Lu 	struct pci_bus *b;
164376fbc263SYinghai Lu 	struct pci_dev *dev;
164476fbc263SYinghai Lu 
164576fbc263SYinghai Lu 
164676fbc263SYinghai Lu 	pci_bus_dump_res(bus);
164776fbc263SYinghai Lu 
164876fbc263SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
164976fbc263SYinghai Lu 		b = dev->subordinate;
165076fbc263SYinghai Lu 		if (!b)
165176fbc263SYinghai Lu 			continue;
165276fbc263SYinghai Lu 
165376fbc263SYinghai Lu 		pci_bus_dump_resources(b);
165476fbc263SYinghai Lu 	}
165576fbc263SYinghai Lu }
165676fbc263SYinghai Lu 
1657ff35147cSYinghai Lu static int pci_bus_get_depth(struct pci_bus *bus)
1658da7822e5SYinghai Lu {
1659da7822e5SYinghai Lu 	int depth = 0;
1660f2a230bdSWei Yang 	struct pci_bus *child_bus;
1661da7822e5SYinghai Lu 
1662f2a230bdSWei Yang 	list_for_each_entry(child_bus, &bus->children, node) {
1663da7822e5SYinghai Lu 		int ret;
1664da7822e5SYinghai Lu 
1665f2a230bdSWei Yang 		ret = pci_bus_get_depth(child_bus);
1666da7822e5SYinghai Lu 		if (ret + 1 > depth)
1667da7822e5SYinghai Lu 			depth = ret + 1;
1668da7822e5SYinghai Lu 	}
1669da7822e5SYinghai Lu 
1670da7822e5SYinghai Lu 	return depth;
1671da7822e5SYinghai Lu }
1672da7822e5SYinghai Lu 
1673b55438fdSYinghai Lu /*
1674b55438fdSYinghai Lu  * -1: undefined, will auto detect later
1675b55438fdSYinghai Lu  *  0: disabled by user
1676b55438fdSYinghai Lu  *  1: disabled by auto detect
1677b55438fdSYinghai Lu  *  2: enabled by user
1678b55438fdSYinghai Lu  *  3: enabled by auto detect
1679b55438fdSYinghai Lu  */
1680b55438fdSYinghai Lu enum enable_type {
1681b55438fdSYinghai Lu 	undefined = -1,
1682b55438fdSYinghai Lu 	user_disabled,
1683b55438fdSYinghai Lu 	auto_disabled,
1684b55438fdSYinghai Lu 	user_enabled,
1685b55438fdSYinghai Lu 	auto_enabled,
1686b55438fdSYinghai Lu };
1687b55438fdSYinghai Lu 
1688ff35147cSYinghai Lu static enum enable_type pci_realloc_enable = undefined;
1689b55438fdSYinghai Lu void __init pci_realloc_get_opt(char *str)
1690b55438fdSYinghai Lu {
1691b55438fdSYinghai Lu 	if (!strncmp(str, "off", 3))
1692b55438fdSYinghai Lu 		pci_realloc_enable = user_disabled;
1693b55438fdSYinghai Lu 	else if (!strncmp(str, "on", 2))
1694b55438fdSYinghai Lu 		pci_realloc_enable = user_enabled;
1695b55438fdSYinghai Lu }
1696ff35147cSYinghai Lu static bool pci_realloc_enabled(enum enable_type enable)
1697b55438fdSYinghai Lu {
1698967260cdSYinghai Lu 	return enable >= user_enabled;
1699b55438fdSYinghai Lu }
1700f483d392SRam Pai 
1701b07f2ebcSYinghai Lu #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
1702ff35147cSYinghai Lu static int iov_resources_unassigned(struct pci_dev *dev, void *data)
1703223d96fcSYinghai Lu {
1704b07f2ebcSYinghai Lu 	int i;
1705223d96fcSYinghai Lu 	bool *unassigned = data;
1706b07f2ebcSYinghai Lu 
1707b07f2ebcSYinghai Lu 	for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) {
1708b07f2ebcSYinghai Lu 		struct resource *r = &dev->resource[i];
1709fa216bf4SYinghai Lu 		struct pci_bus_region region;
1710b07f2ebcSYinghai Lu 
1711223d96fcSYinghai Lu 		/* Not assigned or rejected by kernel? */
1712fa216bf4SYinghai Lu 		if (!r->flags)
1713fa216bf4SYinghai Lu 			continue;
1714b07f2ebcSYinghai Lu 
1715fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &region, r);
1716fa216bf4SYinghai Lu 		if (!region.start) {
1717223d96fcSYinghai Lu 			*unassigned = true;
1718223d96fcSYinghai Lu 			return 1; /* return early from pci_walk_bus() */
1719b07f2ebcSYinghai Lu 		}
1720b07f2ebcSYinghai Lu 	}
1721b07f2ebcSYinghai Lu 
1722223d96fcSYinghai Lu 	return 0;
1723223d96fcSYinghai Lu }
1724223d96fcSYinghai Lu 
1725ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1726967260cdSYinghai Lu 			 enum enable_type enable_local)
1727223d96fcSYinghai Lu {
1728223d96fcSYinghai Lu 	bool unassigned = false;
1729223d96fcSYinghai Lu 
1730967260cdSYinghai Lu 	if (enable_local != undefined)
1731967260cdSYinghai Lu 		return enable_local;
1732223d96fcSYinghai Lu 
1733223d96fcSYinghai Lu 	pci_walk_bus(bus, iov_resources_unassigned, &unassigned);
1734967260cdSYinghai Lu 	if (unassigned)
1735967260cdSYinghai Lu 		return auto_enabled;
1736967260cdSYinghai Lu 
1737967260cdSYinghai Lu 	return enable_local;
1738b07f2ebcSYinghai Lu }
1739223d96fcSYinghai Lu #else
1740ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1741967260cdSYinghai Lu 			 enum enable_type enable_local)
1742967260cdSYinghai Lu {
1743967260cdSYinghai Lu 	return enable_local;
1744b07f2ebcSYinghai Lu }
1745b07f2ebcSYinghai Lu #endif
1746b07f2ebcSYinghai Lu 
1747da7822e5SYinghai Lu /*
1748da7822e5SYinghai Lu  * first try will not touch pci bridge res
1749da7822e5SYinghai Lu  * second and later try will clear small leaf bridge res
1750f7625980SBjorn Helgaas  * will stop till to the max depth if can not find good one
1751da7822e5SYinghai Lu  */
175239772038SYinghai Lu void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus)
17531da177e4SLinus Torvalds {
1754bdc4abecSYinghai Lu 	LIST_HEAD(realloc_head); /* list of resources that
1755c8adf9a3SRam Pai 					want additional resources */
1756bdc4abecSYinghai Lu 	struct list_head *add_list = NULL;
1757da7822e5SYinghai Lu 	int tried_times = 0;
1758da7822e5SYinghai Lu 	enum release_type rel_type = leaf_only;
1759bdc4abecSYinghai Lu 	LIST_HEAD(fail_head);
1760b9b0bba9SYinghai Lu 	struct pci_dev_resource *fail_res;
1761da7822e5SYinghai Lu 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
17625b285415SYinghai Lu 				  IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
176319aa7ee4SYinghai Lu 	int pci_try_num = 1;
176455ed83a6SYinghai Lu 	enum enable_type enable_local;
1765da7822e5SYinghai Lu 
176619aa7ee4SYinghai Lu 	/* don't realloc if asked to do so */
176755ed83a6SYinghai Lu 	enable_local = pci_realloc_detect(bus, pci_realloc_enable);
1768967260cdSYinghai Lu 	if (pci_realloc_enabled(enable_local)) {
176955ed83a6SYinghai Lu 		int max_depth = pci_bus_get_depth(bus);
177019aa7ee4SYinghai Lu 
1771da7822e5SYinghai Lu 		pci_try_num = max_depth + 1;
177255ed83a6SYinghai Lu 		dev_printk(KERN_DEBUG, &bus->dev,
177355ed83a6SYinghai Lu 			   "max bus depth: %d pci_try_num: %d\n",
1774da7822e5SYinghai Lu 			   max_depth, pci_try_num);
177519aa7ee4SYinghai Lu 	}
1776da7822e5SYinghai Lu 
1777da7822e5SYinghai Lu again:
177819aa7ee4SYinghai Lu 	/*
177919aa7ee4SYinghai Lu 	 * last try will use add_list, otherwise will try good to have as
178019aa7ee4SYinghai Lu 	 * must have, so can realloc parent bridge resource
178119aa7ee4SYinghai Lu 	 */
178219aa7ee4SYinghai Lu 	if (tried_times + 1 == pci_try_num)
1783bdc4abecSYinghai Lu 		add_list = &realloc_head;
17841da177e4SLinus Torvalds 	/* Depth first, calculate sizes and alignments of all
17851da177e4SLinus Torvalds 	   subordinate buses. */
178619aa7ee4SYinghai Lu 	__pci_bus_size_bridges(bus, add_list);
1787c8adf9a3SRam Pai 
17881da177e4SLinus Torvalds 	/* Depth last, allocate resources and update the hardware. */
1789bdc4abecSYinghai Lu 	__pci_bus_assign_resources(bus, add_list, &fail_head);
179019aa7ee4SYinghai Lu 	if (add_list)
1791bdc4abecSYinghai Lu 		BUG_ON(!list_empty(add_list));
1792da7822e5SYinghai Lu 	tried_times++;
1793da7822e5SYinghai Lu 
1794da7822e5SYinghai Lu 	/* any device complain? */
1795bdc4abecSYinghai Lu 	if (list_empty(&fail_head))
1796928bea96SYinghai Lu 		goto dump;
1797f483d392SRam Pai 
17980c5be0cbSYinghai Lu 	if (tried_times >= pci_try_num) {
1799967260cdSYinghai Lu 		if (enable_local == undefined)
180055ed83a6SYinghai Lu 			dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n");
1801967260cdSYinghai Lu 		else if (enable_local == auto_enabled)
180255ed83a6SYinghai Lu 			dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
1803eb572e7cSYinghai Lu 
1804bffc56d4SYinghai Lu 		free_list(&fail_head);
1805928bea96SYinghai Lu 		goto dump;
1806da7822e5SYinghai Lu 	}
1807da7822e5SYinghai Lu 
180855ed83a6SYinghai Lu 	dev_printk(KERN_DEBUG, &bus->dev,
180955ed83a6SYinghai Lu 		   "No. %d try to assign unassigned res\n", tried_times + 1);
1810da7822e5SYinghai Lu 
1811da7822e5SYinghai Lu 	/* third times and later will not check if it is leaf */
1812da7822e5SYinghai Lu 	if ((tried_times + 1) > 2)
1813da7822e5SYinghai Lu 		rel_type = whole_subtree;
1814da7822e5SYinghai Lu 
1815da7822e5SYinghai Lu 	/*
1816da7822e5SYinghai Lu 	 * Try to release leaf bridge's resources that doesn't fit resource of
1817da7822e5SYinghai Lu 	 * child device under that bridge
1818da7822e5SYinghai Lu 	 */
181961e83cddSYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list)
182061e83cddSYinghai Lu 		pci_bus_release_bridge_resources(fail_res->dev->bus,
1821b9b0bba9SYinghai Lu 						 fail_res->flags & type_mask,
1822da7822e5SYinghai Lu 						 rel_type);
182361e83cddSYinghai Lu 
1824da7822e5SYinghai Lu 	/* restore size and flags */
1825b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
1826b9b0bba9SYinghai Lu 		struct resource *res = fail_res->res;
1827da7822e5SYinghai Lu 
1828b9b0bba9SYinghai Lu 		res->start = fail_res->start;
1829b9b0bba9SYinghai Lu 		res->end = fail_res->end;
1830b9b0bba9SYinghai Lu 		res->flags = fail_res->flags;
1831b9b0bba9SYinghai Lu 		if (fail_res->dev->subordinate)
1832da7822e5SYinghai Lu 			res->flags = 0;
1833da7822e5SYinghai Lu 	}
1834bffc56d4SYinghai Lu 	free_list(&fail_head);
1835da7822e5SYinghai Lu 
1836da7822e5SYinghai Lu 	goto again;
1837da7822e5SYinghai Lu 
1838928bea96SYinghai Lu dump:
183976fbc263SYinghai Lu 	/* dump the resource on buses */
184076fbc263SYinghai Lu 	pci_bus_dump_resources(bus);
184176fbc263SYinghai Lu }
18426841ec68SYinghai Lu 
184355ed83a6SYinghai Lu void __init pci_assign_unassigned_resources(void)
184455ed83a6SYinghai Lu {
184555ed83a6SYinghai Lu 	struct pci_bus *root_bus;
184655ed83a6SYinghai Lu 
1847584c5c42SRui Wang 	list_for_each_entry(root_bus, &pci_root_buses, node) {
184855ed83a6SYinghai Lu 		pci_assign_unassigned_root_bus_resources(root_bus);
1849d9c149d6SRui Wang 
1850d9c149d6SRui Wang 		/* Make sure the root bridge has a companion ACPI device: */
1851d9c149d6SRui Wang 		if (ACPI_HANDLE(root_bus->bridge))
1852584c5c42SRui Wang 			acpi_ioapic_add(ACPI_HANDLE(root_bus->bridge));
1853584c5c42SRui Wang 	}
185455ed83a6SYinghai Lu }
185555ed83a6SYinghai Lu 
18566841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
18576841ec68SYinghai Lu {
18586841ec68SYinghai Lu 	struct pci_bus *parent = bridge->subordinate;
1859bdc4abecSYinghai Lu 	LIST_HEAD(add_list); /* list of resources that
18608424d759SYinghai Lu 					want additional resources */
186132180e40SYinghai Lu 	int tried_times = 0;
1862bdc4abecSYinghai Lu 	LIST_HEAD(fail_head);
1863b9b0bba9SYinghai Lu 	struct pci_dev_resource *fail_res;
18646841ec68SYinghai Lu 	int retval;
186532180e40SYinghai Lu 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
1866d61b0e87SYinghai Lu 				  IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
18676841ec68SYinghai Lu 
186832180e40SYinghai Lu again:
18698424d759SYinghai Lu 	__pci_bus_size_bridges(parent, &add_list);
1870bdc4abecSYinghai Lu 	__pci_bridge_assign_resources(bridge, &add_list, &fail_head);
1871bdc4abecSYinghai Lu 	BUG_ON(!list_empty(&add_list));
187232180e40SYinghai Lu 	tried_times++;
187332180e40SYinghai Lu 
1874bdc4abecSYinghai Lu 	if (list_empty(&fail_head))
18753f579c34SYinghai Lu 		goto enable_all;
187632180e40SYinghai Lu 
187732180e40SYinghai Lu 	if (tried_times >= 2) {
187832180e40SYinghai Lu 		/* still fail, don't need to try more */
1879bffc56d4SYinghai Lu 		free_list(&fail_head);
18803f579c34SYinghai Lu 		goto enable_all;
188132180e40SYinghai Lu 	}
188232180e40SYinghai Lu 
188332180e40SYinghai Lu 	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
188432180e40SYinghai Lu 			 tried_times + 1);
188532180e40SYinghai Lu 
188632180e40SYinghai Lu 	/*
188732180e40SYinghai Lu 	 * Try to release leaf bridge's resources that doesn't fit resource of
188832180e40SYinghai Lu 	 * child device under that bridge
188932180e40SYinghai Lu 	 */
189061e83cddSYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list)
189161e83cddSYinghai Lu 		pci_bus_release_bridge_resources(fail_res->dev->bus,
189261e83cddSYinghai Lu 						 fail_res->flags & type_mask,
189332180e40SYinghai Lu 						 whole_subtree);
189461e83cddSYinghai Lu 
189532180e40SYinghai Lu 	/* restore size and flags */
1896b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
1897b9b0bba9SYinghai Lu 		struct resource *res = fail_res->res;
189832180e40SYinghai Lu 
1899b9b0bba9SYinghai Lu 		res->start = fail_res->start;
1900b9b0bba9SYinghai Lu 		res->end = fail_res->end;
1901b9b0bba9SYinghai Lu 		res->flags = fail_res->flags;
1902b9b0bba9SYinghai Lu 		if (fail_res->dev->subordinate)
190332180e40SYinghai Lu 			res->flags = 0;
190432180e40SYinghai Lu 	}
1905bffc56d4SYinghai Lu 	free_list(&fail_head);
190632180e40SYinghai Lu 
190732180e40SYinghai Lu 	goto again;
19083f579c34SYinghai Lu 
19093f579c34SYinghai Lu enable_all:
19103f579c34SYinghai Lu 	retval = pci_reenable_device(bridge);
19119fc9eea0SBjorn Helgaas 	if (retval)
19129fc9eea0SBjorn Helgaas 		dev_err(&bridge->dev, "Error reenabling bridge (%d)\n", retval);
19133f579c34SYinghai Lu 	pci_set_master(bridge);
19146841ec68SYinghai Lu }
19156841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
19169b03088fSYinghai Lu 
191717787940SYinghai Lu void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
19189b03088fSYinghai Lu {
19199b03088fSYinghai Lu 	struct pci_dev *dev;
1920bdc4abecSYinghai Lu 	LIST_HEAD(add_list); /* list of resources that
19219b03088fSYinghai Lu 					want additional resources */
19229b03088fSYinghai Lu 
19239b03088fSYinghai Lu 	down_read(&pci_bus_sem);
1924*24a0c654SAndy Shevchenko 	for_each_pci_bridge(dev, bus)
1925*24a0c654SAndy Shevchenko 		if (pci_has_subordinate(dev))
1926*24a0c654SAndy Shevchenko 			__pci_bus_size_bridges(dev->subordinate, &add_list);
19279b03088fSYinghai Lu 	up_read(&pci_bus_sem);
19289b03088fSYinghai Lu 	__pci_bus_assign_resources(bus, &add_list, NULL);
1929bdc4abecSYinghai Lu 	BUG_ON(!list_empty(&add_list));
193017787940SYinghai Lu }
1931e6b29deaSRay Jui EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources);
1932