xref: /openbmc/linux/drivers/pci/setup-bus.c (revision 1da177e4c3f41524e886b7f1b8a0c1fc7321cac2)
1*1da177e4SLinus Torvalds /*
2*1da177e4SLinus Torvalds  *	drivers/pci/setup-bus.c
3*1da177e4SLinus Torvalds  *
4*1da177e4SLinus Torvalds  * Extruded from code written by
5*1da177e4SLinus Torvalds  *      Dave Rusling (david.rusling@reo.mts.dec.com)
6*1da177e4SLinus Torvalds  *      David Mosberger (davidm@cs.arizona.edu)
7*1da177e4SLinus Torvalds  *	David Miller (davem@redhat.com)
8*1da177e4SLinus Torvalds  *
9*1da177e4SLinus Torvalds  * Support routines for initializing a PCI subsystem.
10*1da177e4SLinus Torvalds  */
11*1da177e4SLinus Torvalds 
12*1da177e4SLinus Torvalds /*
13*1da177e4SLinus Torvalds  * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
14*1da177e4SLinus Torvalds  *	     PCI-PCI bridges cleanup, sorted resource allocation.
15*1da177e4SLinus Torvalds  * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
16*1da177e4SLinus Torvalds  *	     Converted to allocation in 3 passes, which gives
17*1da177e4SLinus Torvalds  *	     tighter packing. Prefetchable range support.
18*1da177e4SLinus Torvalds  */
19*1da177e4SLinus Torvalds 
20*1da177e4SLinus Torvalds #include <linux/init.h>
21*1da177e4SLinus Torvalds #include <linux/kernel.h>
22*1da177e4SLinus Torvalds #include <linux/module.h>
23*1da177e4SLinus Torvalds #include <linux/pci.h>
24*1da177e4SLinus Torvalds #include <linux/errno.h>
25*1da177e4SLinus Torvalds #include <linux/ioport.h>
26*1da177e4SLinus Torvalds #include <linux/cache.h>
27*1da177e4SLinus Torvalds #include <linux/slab.h>
28*1da177e4SLinus Torvalds 
29*1da177e4SLinus Torvalds 
30*1da177e4SLinus Torvalds #define DEBUG_CONFIG 1
31*1da177e4SLinus Torvalds #if DEBUG_CONFIG
32*1da177e4SLinus Torvalds #define DBG(x...)     printk(x)
33*1da177e4SLinus Torvalds #else
34*1da177e4SLinus Torvalds #define DBG(x...)
35*1da177e4SLinus Torvalds #endif
36*1da177e4SLinus Torvalds 
37*1da177e4SLinus Torvalds #define ROUND_UP(x, a)		(((x) + (a) - 1) & ~((a) - 1))
38*1da177e4SLinus Torvalds 
39*1da177e4SLinus Torvalds /*
40*1da177e4SLinus Torvalds  * FIXME: IO should be max 256 bytes.  However, since we may
41*1da177e4SLinus Torvalds  * have a P2P bridge below a cardbus bridge, we need 4K.
42*1da177e4SLinus Torvalds  */
43*1da177e4SLinus Torvalds #define CARDBUS_IO_SIZE		(4096)
44*1da177e4SLinus Torvalds #define CARDBUS_MEM_SIZE	(32*1024*1024)
45*1da177e4SLinus Torvalds 
46*1da177e4SLinus Torvalds static void __devinit
47*1da177e4SLinus Torvalds pbus_assign_resources_sorted(struct pci_bus *bus)
48*1da177e4SLinus Torvalds {
49*1da177e4SLinus Torvalds 	struct pci_dev *dev;
50*1da177e4SLinus Torvalds 	struct resource *res;
51*1da177e4SLinus Torvalds 	struct resource_list head, *list, *tmp;
52*1da177e4SLinus Torvalds 	int idx;
53*1da177e4SLinus Torvalds 
54*1da177e4SLinus Torvalds 	bus->bridge_ctl &= ~PCI_BRIDGE_CTL_VGA;
55*1da177e4SLinus Torvalds 
56*1da177e4SLinus Torvalds 	head.next = NULL;
57*1da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
58*1da177e4SLinus Torvalds 		u16 class = dev->class >> 8;
59*1da177e4SLinus Torvalds 
60*1da177e4SLinus Torvalds 		/* Don't touch classless devices and host bridges.  */
61*1da177e4SLinus Torvalds 		if (class == PCI_CLASS_NOT_DEFINED ||
62*1da177e4SLinus Torvalds 		    class == PCI_CLASS_BRIDGE_HOST)
63*1da177e4SLinus Torvalds 			continue;
64*1da177e4SLinus Torvalds 
65*1da177e4SLinus Torvalds 		if (class == PCI_CLASS_DISPLAY_VGA ||
66*1da177e4SLinus Torvalds 		    class == PCI_CLASS_NOT_DEFINED_VGA)
67*1da177e4SLinus Torvalds 			bus->bridge_ctl |= PCI_BRIDGE_CTL_VGA;
68*1da177e4SLinus Torvalds 
69*1da177e4SLinus Torvalds 		pdev_sort_resources(dev, &head);
70*1da177e4SLinus Torvalds 	}
71*1da177e4SLinus Torvalds 
72*1da177e4SLinus Torvalds 	for (list = head.next; list;) {
73*1da177e4SLinus Torvalds 		res = list->res;
74*1da177e4SLinus Torvalds 		idx = res - &list->dev->resource[0];
75*1da177e4SLinus Torvalds 		pci_assign_resource(list->dev, idx);
76*1da177e4SLinus Torvalds 		tmp = list;
77*1da177e4SLinus Torvalds 		list = list->next;
78*1da177e4SLinus Torvalds 		kfree(tmp);
79*1da177e4SLinus Torvalds 	}
80*1da177e4SLinus Torvalds }
81*1da177e4SLinus Torvalds 
82*1da177e4SLinus Torvalds static void __devinit
83*1da177e4SLinus Torvalds pci_setup_cardbus(struct pci_bus *bus)
84*1da177e4SLinus Torvalds {
85*1da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
86*1da177e4SLinus Torvalds 	struct pci_bus_region region;
87*1da177e4SLinus Torvalds 
88*1da177e4SLinus Torvalds 	printk("PCI: Bus %d, cardbus bridge: %s\n",
89*1da177e4SLinus Torvalds 		bus->number, pci_name(bridge));
90*1da177e4SLinus Torvalds 
91*1da177e4SLinus Torvalds 	pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
92*1da177e4SLinus Torvalds 	if (bus->resource[0]->flags & IORESOURCE_IO) {
93*1da177e4SLinus Torvalds 		/*
94*1da177e4SLinus Torvalds 		 * The IO resource is allocated a range twice as large as it
95*1da177e4SLinus Torvalds 		 * would normally need.  This allows us to set both IO regs.
96*1da177e4SLinus Torvalds 		 */
97*1da177e4SLinus Torvalds 		printk("  IO window: %08lx-%08lx\n",
98*1da177e4SLinus Torvalds 			region.start, region.end);
99*1da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
100*1da177e4SLinus Torvalds 					region.start);
101*1da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
102*1da177e4SLinus Torvalds 					region.end);
103*1da177e4SLinus Torvalds 	}
104*1da177e4SLinus Torvalds 
105*1da177e4SLinus Torvalds 	pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
106*1da177e4SLinus Torvalds 	if (bus->resource[1]->flags & IORESOURCE_IO) {
107*1da177e4SLinus Torvalds 		printk("  IO window: %08lx-%08lx\n",
108*1da177e4SLinus Torvalds 			region.start, region.end);
109*1da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
110*1da177e4SLinus Torvalds 					region.start);
111*1da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
112*1da177e4SLinus Torvalds 					region.end);
113*1da177e4SLinus Torvalds 	}
114*1da177e4SLinus Torvalds 
115*1da177e4SLinus Torvalds 	pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
116*1da177e4SLinus Torvalds 	if (bus->resource[2]->flags & IORESOURCE_MEM) {
117*1da177e4SLinus Torvalds 		printk("  PREFETCH window: %08lx-%08lx\n",
118*1da177e4SLinus Torvalds 			region.start, region.end);
119*1da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
120*1da177e4SLinus Torvalds 					region.start);
121*1da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
122*1da177e4SLinus Torvalds 					region.end);
123*1da177e4SLinus Torvalds 	}
124*1da177e4SLinus Torvalds 
125*1da177e4SLinus Torvalds 	pcibios_resource_to_bus(bridge, &region, bus->resource[3]);
126*1da177e4SLinus Torvalds 	if (bus->resource[3]->flags & IORESOURCE_MEM) {
127*1da177e4SLinus Torvalds 		printk("  MEM window: %08lx-%08lx\n",
128*1da177e4SLinus Torvalds 			region.start, region.end);
129*1da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
130*1da177e4SLinus Torvalds 					region.start);
131*1da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
132*1da177e4SLinus Torvalds 					region.end);
133*1da177e4SLinus Torvalds 	}
134*1da177e4SLinus Torvalds }
135*1da177e4SLinus Torvalds 
136*1da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected.
137*1da177e4SLinus Torvalds    PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
138*1da177e4SLinus Torvalds    requires that if there is no I/O ports or memory behind the
139*1da177e4SLinus Torvalds    bridge, corresponding range must be turned off by writing base
140*1da177e4SLinus Torvalds    value greater than limit to the bridge's base/limit registers.
141*1da177e4SLinus Torvalds 
142*1da177e4SLinus Torvalds    Note: care must be taken when updating I/O base/limit registers
143*1da177e4SLinus Torvalds    of bridges which support 32-bit I/O. This update requires two
144*1da177e4SLinus Torvalds    config space writes, so it's quite possible that an I/O window of
145*1da177e4SLinus Torvalds    the bridge will have some undesirable address (e.g. 0) after the
146*1da177e4SLinus Torvalds    first write. Ditto 64-bit prefetchable MMIO.  */
147*1da177e4SLinus Torvalds static void __devinit
148*1da177e4SLinus Torvalds pci_setup_bridge(struct pci_bus *bus)
149*1da177e4SLinus Torvalds {
150*1da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
151*1da177e4SLinus Torvalds 	struct pci_bus_region region;
152*1da177e4SLinus Torvalds 	u32 l, io_upper16;
153*1da177e4SLinus Torvalds 
154*1da177e4SLinus Torvalds 	DBG(KERN_INFO "PCI: Bridge: %s\n", pci_name(bridge));
155*1da177e4SLinus Torvalds 
156*1da177e4SLinus Torvalds 	/* Set up the top and bottom of the PCI I/O segment for this bus. */
157*1da177e4SLinus Torvalds 	pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
158*1da177e4SLinus Torvalds 	if (bus->resource[0]->flags & IORESOURCE_IO) {
159*1da177e4SLinus Torvalds 		pci_read_config_dword(bridge, PCI_IO_BASE, &l);
160*1da177e4SLinus Torvalds 		l &= 0xffff0000;
161*1da177e4SLinus Torvalds 		l |= (region.start >> 8) & 0x00f0;
162*1da177e4SLinus Torvalds 		l |= region.end & 0xf000;
163*1da177e4SLinus Torvalds 		/* Set up upper 16 bits of I/O base/limit. */
164*1da177e4SLinus Torvalds 		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
165*1da177e4SLinus Torvalds 		DBG(KERN_INFO "  IO window: %04lx-%04lx\n",
166*1da177e4SLinus Torvalds 				region.start, region.end);
167*1da177e4SLinus Torvalds 	}
168*1da177e4SLinus Torvalds 	else {
169*1da177e4SLinus Torvalds 		/* Clear upper 16 bits of I/O base/limit. */
170*1da177e4SLinus Torvalds 		io_upper16 = 0;
171*1da177e4SLinus Torvalds 		l = 0x00f0;
172*1da177e4SLinus Torvalds 		DBG(KERN_INFO "  IO window: disabled.\n");
173*1da177e4SLinus Torvalds 	}
174*1da177e4SLinus Torvalds 	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */
175*1da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
176*1da177e4SLinus Torvalds 	/* Update lower 16 bits of I/O base/limit. */
177*1da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE, l);
178*1da177e4SLinus Torvalds 	/* Update upper 16 bits of I/O base/limit. */
179*1da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
180*1da177e4SLinus Torvalds 
181*1da177e4SLinus Torvalds 	/* Set up the top and bottom of the PCI Memory segment
182*1da177e4SLinus Torvalds 	   for this bus. */
183*1da177e4SLinus Torvalds 	pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
184*1da177e4SLinus Torvalds 	if (bus->resource[1]->flags & IORESOURCE_MEM) {
185*1da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
186*1da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
187*1da177e4SLinus Torvalds 		DBG(KERN_INFO "  MEM window: %08lx-%08lx\n",
188*1da177e4SLinus Torvalds 				region.start, region.end);
189*1da177e4SLinus Torvalds 	}
190*1da177e4SLinus Torvalds 	else {
191*1da177e4SLinus Torvalds 		l = 0x0000fff0;
192*1da177e4SLinus Torvalds 		DBG(KERN_INFO "  MEM window: disabled.\n");
193*1da177e4SLinus Torvalds 	}
194*1da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
195*1da177e4SLinus Torvalds 
196*1da177e4SLinus Torvalds 	/* Clear out the upper 32 bits of PREF limit.
197*1da177e4SLinus Torvalds 	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
198*1da177e4SLinus Torvalds 	   disables PREF range, which is ok. */
199*1da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
200*1da177e4SLinus Torvalds 
201*1da177e4SLinus Torvalds 	/* Set up PREF base/limit. */
202*1da177e4SLinus Torvalds 	pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
203*1da177e4SLinus Torvalds 	if (bus->resource[2]->flags & IORESOURCE_PREFETCH) {
204*1da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
205*1da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
206*1da177e4SLinus Torvalds 		DBG(KERN_INFO "  PREFETCH window: %08lx-%08lx\n",
207*1da177e4SLinus Torvalds 				region.start, region.end);
208*1da177e4SLinus Torvalds 	}
209*1da177e4SLinus Torvalds 	else {
210*1da177e4SLinus Torvalds 		l = 0x0000fff0;
211*1da177e4SLinus Torvalds 		DBG(KERN_INFO "  PREFETCH window: disabled.\n");
212*1da177e4SLinus Torvalds 	}
213*1da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
214*1da177e4SLinus Torvalds 
215*1da177e4SLinus Torvalds 	/* Clear out the upper 32 bits of PREF base. */
216*1da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 0);
217*1da177e4SLinus Torvalds 
218*1da177e4SLinus Torvalds 	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
219*1da177e4SLinus Torvalds }
220*1da177e4SLinus Torvalds 
221*1da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and
222*1da177e4SLinus Torvalds    prefetchable memory ranges. If not, the respective
223*1da177e4SLinus Torvalds    base/limit registers must be read-only and read as 0. */
224*1da177e4SLinus Torvalds static void __devinit
225*1da177e4SLinus Torvalds pci_bridge_check_ranges(struct pci_bus *bus)
226*1da177e4SLinus Torvalds {
227*1da177e4SLinus Torvalds 	u16 io;
228*1da177e4SLinus Torvalds 	u32 pmem;
229*1da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
230*1da177e4SLinus Torvalds 	struct resource *b_res;
231*1da177e4SLinus Torvalds 
232*1da177e4SLinus Torvalds 	b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
233*1da177e4SLinus Torvalds 	b_res[1].flags |= IORESOURCE_MEM;
234*1da177e4SLinus Torvalds 
235*1da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_IO_BASE, &io);
236*1da177e4SLinus Torvalds 	if (!io) {
237*1da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
238*1da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_IO_BASE, &io);
239*1da177e4SLinus Torvalds  		pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
240*1da177e4SLinus Torvalds  	}
241*1da177e4SLinus Torvalds  	if (io)
242*1da177e4SLinus Torvalds 		b_res[0].flags |= IORESOURCE_IO;
243*1da177e4SLinus Torvalds 	/*  DECchip 21050 pass 2 errata: the bridge may miss an address
244*1da177e4SLinus Torvalds 	    disconnect boundary by one PCI data phase.
245*1da177e4SLinus Torvalds 	    Workaround: do not use prefetching on this device. */
246*1da177e4SLinus Torvalds 	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
247*1da177e4SLinus Torvalds 		return;
248*1da177e4SLinus Torvalds 	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
249*1da177e4SLinus Torvalds 	if (!pmem) {
250*1da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
251*1da177e4SLinus Torvalds 					       0xfff0fff0);
252*1da177e4SLinus Torvalds 		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
253*1da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
254*1da177e4SLinus Torvalds 	}
255*1da177e4SLinus Torvalds 	if (pmem)
256*1da177e4SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
257*1da177e4SLinus Torvalds }
258*1da177e4SLinus Torvalds 
259*1da177e4SLinus Torvalds /* Helper function for sizing routines: find first available
260*1da177e4SLinus Torvalds    bus resource of a given type. Note: we intentionally skip
261*1da177e4SLinus Torvalds    the bus resources which have already been assigned (that is,
262*1da177e4SLinus Torvalds    have non-NULL parent resource). */
263*1da177e4SLinus Torvalds static struct resource * __devinit
264*1da177e4SLinus Torvalds find_free_bus_resource(struct pci_bus *bus, unsigned long type)
265*1da177e4SLinus Torvalds {
266*1da177e4SLinus Torvalds 	int i;
267*1da177e4SLinus Torvalds 	struct resource *r;
268*1da177e4SLinus Torvalds 	unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
269*1da177e4SLinus Torvalds 				  IORESOURCE_PREFETCH;
270*1da177e4SLinus Torvalds 
271*1da177e4SLinus Torvalds 	for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
272*1da177e4SLinus Torvalds 		r = bus->resource[i];
273*1da177e4SLinus Torvalds 		if (r && (r->flags & type_mask) == type && !r->parent)
274*1da177e4SLinus Torvalds 			return r;
275*1da177e4SLinus Torvalds 	}
276*1da177e4SLinus Torvalds 	return NULL;
277*1da177e4SLinus Torvalds }
278*1da177e4SLinus Torvalds 
279*1da177e4SLinus Torvalds /* Sizing the IO windows of the PCI-PCI bridge is trivial,
280*1da177e4SLinus Torvalds    since these windows have 4K granularity and the IO ranges
281*1da177e4SLinus Torvalds    of non-bridge PCI devices are limited to 256 bytes.
282*1da177e4SLinus Torvalds    We must be careful with the ISA aliasing though. */
283*1da177e4SLinus Torvalds static void __devinit
284*1da177e4SLinus Torvalds pbus_size_io(struct pci_bus *bus)
285*1da177e4SLinus Torvalds {
286*1da177e4SLinus Torvalds 	struct pci_dev *dev;
287*1da177e4SLinus Torvalds 	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
288*1da177e4SLinus Torvalds 	unsigned long size = 0, size1 = 0;
289*1da177e4SLinus Torvalds 
290*1da177e4SLinus Torvalds 	if (!b_res)
291*1da177e4SLinus Torvalds  		return;
292*1da177e4SLinus Torvalds 
293*1da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
294*1da177e4SLinus Torvalds 		int i;
295*1da177e4SLinus Torvalds 
296*1da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
297*1da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
298*1da177e4SLinus Torvalds 			unsigned long r_size;
299*1da177e4SLinus Torvalds 
300*1da177e4SLinus Torvalds 			if (r->parent || !(r->flags & IORESOURCE_IO))
301*1da177e4SLinus Torvalds 				continue;
302*1da177e4SLinus Torvalds 			r_size = r->end - r->start + 1;
303*1da177e4SLinus Torvalds 
304*1da177e4SLinus Torvalds 			if (r_size < 0x400)
305*1da177e4SLinus Torvalds 				/* Might be re-aligned for ISA */
306*1da177e4SLinus Torvalds 				size += r_size;
307*1da177e4SLinus Torvalds 			else
308*1da177e4SLinus Torvalds 				size1 += r_size;
309*1da177e4SLinus Torvalds 		}
310*1da177e4SLinus Torvalds 	}
311*1da177e4SLinus Torvalds /* To be fixed in 2.5: we should have sort of HAVE_ISA
312*1da177e4SLinus Torvalds    flag in the struct pci_bus. */
313*1da177e4SLinus Torvalds #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
314*1da177e4SLinus Torvalds 	size = (size & 0xff) + ((size & ~0xffUL) << 2);
315*1da177e4SLinus Torvalds #endif
316*1da177e4SLinus Torvalds 	size = ROUND_UP(size + size1, 4096);
317*1da177e4SLinus Torvalds 	if (!size) {
318*1da177e4SLinus Torvalds 		b_res->flags = 0;
319*1da177e4SLinus Torvalds 		return;
320*1da177e4SLinus Torvalds 	}
321*1da177e4SLinus Torvalds 	/* Alignment of the IO window is always 4K */
322*1da177e4SLinus Torvalds 	b_res->start = 4096;
323*1da177e4SLinus Torvalds 	b_res->end = b_res->start + size - 1;
324*1da177e4SLinus Torvalds }
325*1da177e4SLinus Torvalds 
326*1da177e4SLinus Torvalds /* Calculate the size of the bus and minimal alignment which
327*1da177e4SLinus Torvalds    guarantees that all child resources fit in this size. */
328*1da177e4SLinus Torvalds static int __devinit
329*1da177e4SLinus Torvalds pbus_size_mem(struct pci_bus *bus, unsigned long mask, unsigned long type)
330*1da177e4SLinus Torvalds {
331*1da177e4SLinus Torvalds 	struct pci_dev *dev;
332*1da177e4SLinus Torvalds 	unsigned long min_align, align, size;
333*1da177e4SLinus Torvalds 	unsigned long aligns[12];	/* Alignments from 1Mb to 2Gb */
334*1da177e4SLinus Torvalds 	int order, max_order;
335*1da177e4SLinus Torvalds 	struct resource *b_res = find_free_bus_resource(bus, type);
336*1da177e4SLinus Torvalds 
337*1da177e4SLinus Torvalds 	if (!b_res)
338*1da177e4SLinus Torvalds 		return 0;
339*1da177e4SLinus Torvalds 
340*1da177e4SLinus Torvalds 	memset(aligns, 0, sizeof(aligns));
341*1da177e4SLinus Torvalds 	max_order = 0;
342*1da177e4SLinus Torvalds 	size = 0;
343*1da177e4SLinus Torvalds 
344*1da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
345*1da177e4SLinus Torvalds 		int i;
346*1da177e4SLinus Torvalds 
347*1da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
348*1da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
349*1da177e4SLinus Torvalds 			unsigned long r_size;
350*1da177e4SLinus Torvalds 
351*1da177e4SLinus Torvalds 			if (r->parent || (r->flags & mask) != type)
352*1da177e4SLinus Torvalds 				continue;
353*1da177e4SLinus Torvalds 			r_size = r->end - r->start + 1;
354*1da177e4SLinus Torvalds 			/* For bridges size != alignment */
355*1da177e4SLinus Torvalds 			align = (i < PCI_BRIDGE_RESOURCES) ? r_size : r->start;
356*1da177e4SLinus Torvalds 			order = __ffs(align) - 20;
357*1da177e4SLinus Torvalds 			if (order > 11) {
358*1da177e4SLinus Torvalds 				printk(KERN_WARNING "PCI: region %s/%d "
359*1da177e4SLinus Torvalds 				       "too large: %lx-%lx\n",
360*1da177e4SLinus Torvalds 				       pci_name(dev), i, r->start, r->end);
361*1da177e4SLinus Torvalds 				r->flags = 0;
362*1da177e4SLinus Torvalds 				continue;
363*1da177e4SLinus Torvalds 			}
364*1da177e4SLinus Torvalds 			size += r_size;
365*1da177e4SLinus Torvalds 			if (order < 0)
366*1da177e4SLinus Torvalds 				order = 0;
367*1da177e4SLinus Torvalds 			/* Exclude ranges with size > align from
368*1da177e4SLinus Torvalds 			   calculation of the alignment. */
369*1da177e4SLinus Torvalds 			if (r_size == align)
370*1da177e4SLinus Torvalds 				aligns[order] += align;
371*1da177e4SLinus Torvalds 			if (order > max_order)
372*1da177e4SLinus Torvalds 				max_order = order;
373*1da177e4SLinus Torvalds 		}
374*1da177e4SLinus Torvalds 	}
375*1da177e4SLinus Torvalds 
376*1da177e4SLinus Torvalds 	align = 0;
377*1da177e4SLinus Torvalds 	min_align = 0;
378*1da177e4SLinus Torvalds 	for (order = 0; order <= max_order; order++) {
379*1da177e4SLinus Torvalds 		unsigned long align1 = 1UL << (order + 20);
380*1da177e4SLinus Torvalds 
381*1da177e4SLinus Torvalds 		if (!align)
382*1da177e4SLinus Torvalds 			min_align = align1;
383*1da177e4SLinus Torvalds 		else if (ROUND_UP(align + min_align, min_align) < align1)
384*1da177e4SLinus Torvalds 			min_align = align1 >> 1;
385*1da177e4SLinus Torvalds 		align += aligns[order];
386*1da177e4SLinus Torvalds 	}
387*1da177e4SLinus Torvalds 	size = ROUND_UP(size, min_align);
388*1da177e4SLinus Torvalds 	if (!size) {
389*1da177e4SLinus Torvalds 		b_res->flags = 0;
390*1da177e4SLinus Torvalds 		return 1;
391*1da177e4SLinus Torvalds 	}
392*1da177e4SLinus Torvalds 	b_res->start = min_align;
393*1da177e4SLinus Torvalds 	b_res->end = size + min_align - 1;
394*1da177e4SLinus Torvalds 	return 1;
395*1da177e4SLinus Torvalds }
396*1da177e4SLinus Torvalds 
397*1da177e4SLinus Torvalds static void __devinit
398*1da177e4SLinus Torvalds pci_bus_size_cardbus(struct pci_bus *bus)
399*1da177e4SLinus Torvalds {
400*1da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
401*1da177e4SLinus Torvalds 	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
402*1da177e4SLinus Torvalds 	u16 ctrl;
403*1da177e4SLinus Torvalds 
404*1da177e4SLinus Torvalds 	/*
405*1da177e4SLinus Torvalds 	 * Reserve some resources for CardBus.  We reserve
406*1da177e4SLinus Torvalds 	 * a fixed amount of bus space for CardBus bridges.
407*1da177e4SLinus Torvalds 	 */
408*1da177e4SLinus Torvalds 	b_res[0].start = CARDBUS_IO_SIZE;
409*1da177e4SLinus Torvalds 	b_res[0].end = b_res[0].start + CARDBUS_IO_SIZE - 1;
410*1da177e4SLinus Torvalds 	b_res[0].flags |= IORESOURCE_IO;
411*1da177e4SLinus Torvalds 
412*1da177e4SLinus Torvalds 	b_res[1].start = CARDBUS_IO_SIZE;
413*1da177e4SLinus Torvalds 	b_res[1].end = b_res[1].start + CARDBUS_IO_SIZE - 1;
414*1da177e4SLinus Torvalds 	b_res[1].flags |= IORESOURCE_IO;
415*1da177e4SLinus Torvalds 
416*1da177e4SLinus Torvalds 	/*
417*1da177e4SLinus Torvalds 	 * Check whether prefetchable memory is supported
418*1da177e4SLinus Torvalds 	 * by this bridge.
419*1da177e4SLinus Torvalds 	 */
420*1da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
421*1da177e4SLinus Torvalds 	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
422*1da177e4SLinus Torvalds 		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
423*1da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
424*1da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
425*1da177e4SLinus Torvalds 	}
426*1da177e4SLinus Torvalds 
427*1da177e4SLinus Torvalds 	/*
428*1da177e4SLinus Torvalds 	 * If we have prefetchable memory support, allocate
429*1da177e4SLinus Torvalds 	 * two regions.  Otherwise, allocate one region of
430*1da177e4SLinus Torvalds 	 * twice the size.
431*1da177e4SLinus Torvalds 	 */
432*1da177e4SLinus Torvalds 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
433*1da177e4SLinus Torvalds 		b_res[2].start = CARDBUS_MEM_SIZE;
434*1da177e4SLinus Torvalds 		b_res[2].end = b_res[2].start + CARDBUS_MEM_SIZE - 1;
435*1da177e4SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
436*1da177e4SLinus Torvalds 
437*1da177e4SLinus Torvalds 		b_res[3].start = CARDBUS_MEM_SIZE;
438*1da177e4SLinus Torvalds 		b_res[3].end = b_res[3].start + CARDBUS_MEM_SIZE - 1;
439*1da177e4SLinus Torvalds 		b_res[3].flags |= IORESOURCE_MEM;
440*1da177e4SLinus Torvalds 	} else {
441*1da177e4SLinus Torvalds 		b_res[3].start = CARDBUS_MEM_SIZE * 2;
442*1da177e4SLinus Torvalds 		b_res[3].end = b_res[3].start + CARDBUS_MEM_SIZE * 2 - 1;
443*1da177e4SLinus Torvalds 		b_res[3].flags |= IORESOURCE_MEM;
444*1da177e4SLinus Torvalds 	}
445*1da177e4SLinus Torvalds }
446*1da177e4SLinus Torvalds 
447*1da177e4SLinus Torvalds void __devinit
448*1da177e4SLinus Torvalds pci_bus_size_bridges(struct pci_bus *bus)
449*1da177e4SLinus Torvalds {
450*1da177e4SLinus Torvalds 	struct pci_dev *dev;
451*1da177e4SLinus Torvalds 	unsigned long mask, prefmask;
452*1da177e4SLinus Torvalds 
453*1da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
454*1da177e4SLinus Torvalds 		struct pci_bus *b = dev->subordinate;
455*1da177e4SLinus Torvalds 		if (!b)
456*1da177e4SLinus Torvalds 			continue;
457*1da177e4SLinus Torvalds 
458*1da177e4SLinus Torvalds 		switch (dev->class >> 8) {
459*1da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
460*1da177e4SLinus Torvalds 			pci_bus_size_cardbus(b);
461*1da177e4SLinus Torvalds 			break;
462*1da177e4SLinus Torvalds 
463*1da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
464*1da177e4SLinus Torvalds 		default:
465*1da177e4SLinus Torvalds 			pci_bus_size_bridges(b);
466*1da177e4SLinus Torvalds 			break;
467*1da177e4SLinus Torvalds 		}
468*1da177e4SLinus Torvalds 	}
469*1da177e4SLinus Torvalds 
470*1da177e4SLinus Torvalds 	/* The root bus? */
471*1da177e4SLinus Torvalds 	if (!bus->self)
472*1da177e4SLinus Torvalds 		return;
473*1da177e4SLinus Torvalds 
474*1da177e4SLinus Torvalds 	switch (bus->self->class >> 8) {
475*1da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_CARDBUS:
476*1da177e4SLinus Torvalds 		/* don't size cardbuses yet. */
477*1da177e4SLinus Torvalds 		break;
478*1da177e4SLinus Torvalds 
479*1da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_PCI:
480*1da177e4SLinus Torvalds 		pci_bridge_check_ranges(bus);
481*1da177e4SLinus Torvalds 	default:
482*1da177e4SLinus Torvalds 		pbus_size_io(bus);
483*1da177e4SLinus Torvalds 		/* If the bridge supports prefetchable range, size it
484*1da177e4SLinus Torvalds 		   separately. If it doesn't, or its prefetchable window
485*1da177e4SLinus Torvalds 		   has already been allocated by arch code, try
486*1da177e4SLinus Torvalds 		   non-prefetchable range for both types of PCI memory
487*1da177e4SLinus Torvalds 		   resources. */
488*1da177e4SLinus Torvalds 		mask = IORESOURCE_MEM;
489*1da177e4SLinus Torvalds 		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
490*1da177e4SLinus Torvalds 		if (pbus_size_mem(bus, prefmask, prefmask))
491*1da177e4SLinus Torvalds 			mask = prefmask; /* Success, size non-prefetch only. */
492*1da177e4SLinus Torvalds 		pbus_size_mem(bus, mask, IORESOURCE_MEM);
493*1da177e4SLinus Torvalds 		break;
494*1da177e4SLinus Torvalds 	}
495*1da177e4SLinus Torvalds }
496*1da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges);
497*1da177e4SLinus Torvalds 
498*1da177e4SLinus Torvalds void __devinit
499*1da177e4SLinus Torvalds pci_bus_assign_resources(struct pci_bus *bus)
500*1da177e4SLinus Torvalds {
501*1da177e4SLinus Torvalds 	struct pci_bus *b;
502*1da177e4SLinus Torvalds 	struct pci_dev *dev;
503*1da177e4SLinus Torvalds 
504*1da177e4SLinus Torvalds 	pbus_assign_resources_sorted(bus);
505*1da177e4SLinus Torvalds 
506*1da177e4SLinus Torvalds 	if (bus->bridge_ctl & PCI_BRIDGE_CTL_VGA) {
507*1da177e4SLinus Torvalds 		/* Propagate presence of the VGA to upstream bridges */
508*1da177e4SLinus Torvalds 		for (b = bus; b->parent; b = b->parent) {
509*1da177e4SLinus Torvalds 			b->bridge_ctl |= PCI_BRIDGE_CTL_VGA;
510*1da177e4SLinus Torvalds 		}
511*1da177e4SLinus Torvalds 	}
512*1da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
513*1da177e4SLinus Torvalds 		b = dev->subordinate;
514*1da177e4SLinus Torvalds 		if (!b)
515*1da177e4SLinus Torvalds 			continue;
516*1da177e4SLinus Torvalds 
517*1da177e4SLinus Torvalds 		pci_bus_assign_resources(b);
518*1da177e4SLinus Torvalds 
519*1da177e4SLinus Torvalds 		switch (dev->class >> 8) {
520*1da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
521*1da177e4SLinus Torvalds 			pci_setup_bridge(b);
522*1da177e4SLinus Torvalds 			break;
523*1da177e4SLinus Torvalds 
524*1da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
525*1da177e4SLinus Torvalds 			pci_setup_cardbus(b);
526*1da177e4SLinus Torvalds 			break;
527*1da177e4SLinus Torvalds 
528*1da177e4SLinus Torvalds 		default:
529*1da177e4SLinus Torvalds 			printk(KERN_INFO "PCI: not setting up bridge %s "
530*1da177e4SLinus Torvalds 			       "for bus %d\n", pci_name(dev), b->number);
531*1da177e4SLinus Torvalds 			break;
532*1da177e4SLinus Torvalds 		}
533*1da177e4SLinus Torvalds 	}
534*1da177e4SLinus Torvalds }
535*1da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources);
536*1da177e4SLinus Torvalds 
537*1da177e4SLinus Torvalds void __init
538*1da177e4SLinus Torvalds pci_assign_unassigned_resources(void)
539*1da177e4SLinus Torvalds {
540*1da177e4SLinus Torvalds 	struct pci_bus *bus;
541*1da177e4SLinus Torvalds 
542*1da177e4SLinus Torvalds 	/* Depth first, calculate sizes and alignments of all
543*1da177e4SLinus Torvalds 	   subordinate buses. */
544*1da177e4SLinus Torvalds 	list_for_each_entry(bus, &pci_root_buses, node) {
545*1da177e4SLinus Torvalds 		pci_bus_size_bridges(bus);
546*1da177e4SLinus Torvalds 	}
547*1da177e4SLinus Torvalds 	/* Depth last, allocate resources and update the hardware. */
548*1da177e4SLinus Torvalds 	list_for_each_entry(bus, &pci_root_buses, node) {
549*1da177e4SLinus Torvalds 		pci_bus_assign_resources(bus);
550*1da177e4SLinus Torvalds 		pci_enable_bridges(bus);
551*1da177e4SLinus Torvalds 	}
552*1da177e4SLinus Torvalds }
553