11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * drivers/pci/setup-bus.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Extruded from code written by 51da177e4SLinus Torvalds * Dave Rusling (david.rusling@reo.mts.dec.com) 61da177e4SLinus Torvalds * David Mosberger (davidm@cs.arizona.edu) 71da177e4SLinus Torvalds * David Miller (davem@redhat.com) 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * Support routines for initializing a PCI subsystem. 101da177e4SLinus Torvalds */ 111da177e4SLinus Torvalds 121da177e4SLinus Torvalds /* 131da177e4SLinus Torvalds * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 141da177e4SLinus Torvalds * PCI-PCI bridges cleanup, sorted resource allocation. 151da177e4SLinus Torvalds * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 161da177e4SLinus Torvalds * Converted to allocation in 3 passes, which gives 171da177e4SLinus Torvalds * tighter packing. Prefetchable range support. 181da177e4SLinus Torvalds */ 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds #include <linux/init.h> 211da177e4SLinus Torvalds #include <linux/kernel.h> 221da177e4SLinus Torvalds #include <linux/module.h> 231da177e4SLinus Torvalds #include <linux/pci.h> 241da177e4SLinus Torvalds #include <linux/errno.h> 251da177e4SLinus Torvalds #include <linux/ioport.h> 261da177e4SLinus Torvalds #include <linux/cache.h> 271da177e4SLinus Torvalds #include <linux/slab.h> 286faf17f6SChris Wright #include "pci.h" 291da177e4SLinus Torvalds 30568ddef8SYinghai Lu struct resource_list_x { 31568ddef8SYinghai Lu struct resource_list_x *next; 32568ddef8SYinghai Lu struct resource *res; 33568ddef8SYinghai Lu struct pci_dev *dev; 34568ddef8SYinghai Lu resource_size_t start; 35568ddef8SYinghai Lu resource_size_t end; 36c8adf9a3SRam Pai resource_size_t add_size; 372bbc6942SRam Pai resource_size_t min_align; 38568ddef8SYinghai Lu unsigned long flags; 39568ddef8SYinghai Lu }; 40568ddef8SYinghai Lu 41094732a5SRam Pai #define free_list(type, head) do { \ 42094732a5SRam Pai struct type *list, *tmp; \ 43094732a5SRam Pai for (list = (head)->next; list;) { \ 44094732a5SRam Pai tmp = list; \ 45094732a5SRam Pai list = list->next; \ 46094732a5SRam Pai kfree(tmp); \ 47094732a5SRam Pai } \ 48094732a5SRam Pai (head)->next = NULL; \ 49094732a5SRam Pai } while (0) 50094732a5SRam Pai 51f483d392SRam Pai int pci_realloc_enable = 0; 52f483d392SRam Pai #define pci_realloc_enabled() pci_realloc_enable 53f483d392SRam Pai void pci_realloc(void) 54f483d392SRam Pai { 55f483d392SRam Pai pci_realloc_enable = 1; 56f483d392SRam Pai } 57f483d392SRam Pai 58c8adf9a3SRam Pai /** 59c8adf9a3SRam Pai * add_to_list() - add a new resource tracker to the list 60c8adf9a3SRam Pai * @head: Head of the list 61c8adf9a3SRam Pai * @dev: device corresponding to which the resource 62c8adf9a3SRam Pai * belongs 63c8adf9a3SRam Pai * @res: The resource to be tracked 64c8adf9a3SRam Pai * @add_size: additional size to be optionally added 65c8adf9a3SRam Pai * to the resource 66c8adf9a3SRam Pai */ 67ef62dfefSYinghai Lu static int add_to_list(struct resource_list_x *head, 68c8adf9a3SRam Pai struct pci_dev *dev, struct resource *res, 692bbc6942SRam Pai resource_size_t add_size, resource_size_t min_align) 70568ddef8SYinghai Lu { 71568ddef8SYinghai Lu struct resource_list_x *list = head; 72568ddef8SYinghai Lu struct resource_list_x *ln = list->next; 73568ddef8SYinghai Lu struct resource_list_x *tmp; 74568ddef8SYinghai Lu 75568ddef8SYinghai Lu tmp = kmalloc(sizeof(*tmp), GFP_KERNEL); 76568ddef8SYinghai Lu if (!tmp) { 77c8adf9a3SRam Pai pr_warning("add_to_list: kmalloc() failed!\n"); 78ef62dfefSYinghai Lu return -ENOMEM; 79568ddef8SYinghai Lu } 80568ddef8SYinghai Lu 81568ddef8SYinghai Lu tmp->next = ln; 82568ddef8SYinghai Lu tmp->res = res; 83568ddef8SYinghai Lu tmp->dev = dev; 84568ddef8SYinghai Lu tmp->start = res->start; 85568ddef8SYinghai Lu tmp->end = res->end; 86568ddef8SYinghai Lu tmp->flags = res->flags; 87c8adf9a3SRam Pai tmp->add_size = add_size; 882bbc6942SRam Pai tmp->min_align = min_align; 89568ddef8SYinghai Lu list->next = tmp; 90ef62dfefSYinghai Lu 91ef62dfefSYinghai Lu return 0; 92568ddef8SYinghai Lu } 93568ddef8SYinghai Lu 94c8adf9a3SRam Pai static void add_to_failed_list(struct resource_list_x *head, 95c8adf9a3SRam Pai struct pci_dev *dev, struct resource *res) 96c8adf9a3SRam Pai { 972bbc6942SRam Pai add_to_list(head, dev, res, 982bbc6942SRam Pai 0 /* dont care */, 992bbc6942SRam Pai 0 /* dont care */); 100c8adf9a3SRam Pai } 101c8adf9a3SRam Pai 1023e6e0d80SYinghai Lu static void remove_from_list(struct resource_list_x *realloc_head, 1033e6e0d80SYinghai Lu struct resource *res) 1043e6e0d80SYinghai Lu { 1053e6e0d80SYinghai Lu struct resource_list_x *prev, *tmp, *list; 1063e6e0d80SYinghai Lu 1073e6e0d80SYinghai Lu prev = realloc_head; 1083e6e0d80SYinghai Lu for (list = realloc_head->next; list;) { 1093e6e0d80SYinghai Lu if (list->res != res) { 1103e6e0d80SYinghai Lu prev = list; 1113e6e0d80SYinghai Lu list = list->next; 1123e6e0d80SYinghai Lu continue; 1133e6e0d80SYinghai Lu } 1143e6e0d80SYinghai Lu tmp = list; 1153e6e0d80SYinghai Lu prev->next = list = list->next; 1163e6e0d80SYinghai Lu kfree(tmp); 1173e6e0d80SYinghai Lu } 1183e6e0d80SYinghai Lu } 1193e6e0d80SYinghai Lu 1201c372353SYinghai Lu static resource_size_t get_res_add_size(struct resource_list_x *realloc_head, 1211c372353SYinghai Lu struct resource *res) 1221c372353SYinghai Lu { 1231c372353SYinghai Lu struct resource_list_x *list; 1241c372353SYinghai Lu 1251c372353SYinghai Lu /* check if it is in realloc_head list */ 1261c372353SYinghai Lu for (list = realloc_head->next; list && list->res != res; 1271c372353SYinghai Lu list = list->next) 1281c372353SYinghai Lu ; 1293e6e0d80SYinghai Lu 1303e6e0d80SYinghai Lu if (list) { 1313e6e0d80SYinghai Lu dev_printk(KERN_DEBUG, &list->dev->dev, 1323e6e0d80SYinghai Lu "%pR get_res_add_size add_size %llx\n", 1333e6e0d80SYinghai Lu list->res, (unsigned long long)list->add_size); 1341c372353SYinghai Lu return list->add_size; 1353e6e0d80SYinghai Lu } 1361c372353SYinghai Lu 1371c372353SYinghai Lu return 0; 1381c372353SYinghai Lu } 1391c372353SYinghai Lu 1406841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev, 1416841ec68SYinghai Lu struct resource_list *head) 1421da177e4SLinus Torvalds { 1431da177e4SLinus Torvalds u16 class = dev->class >> 8; 1441da177e4SLinus Torvalds 1459bded00bSKenji Kaneshige /* Don't touch classless devices or host bridges or ioapics. */ 1466841ec68SYinghai Lu if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) 1476841ec68SYinghai Lu return; 1481da177e4SLinus Torvalds 1499bded00bSKenji Kaneshige /* Don't touch ioapic devices already enabled by firmware */ 15023186279SSatoru Takeuchi if (class == PCI_CLASS_SYSTEM_PIC) { 1519bded00bSKenji Kaneshige u16 command; 1529bded00bSKenji Kaneshige pci_read_config_word(dev, PCI_COMMAND, &command); 1539bded00bSKenji Kaneshige if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) 1546841ec68SYinghai Lu return; 15523186279SSatoru Takeuchi } 15623186279SSatoru Takeuchi 1576841ec68SYinghai Lu pdev_sort_resources(dev, head); 1581da177e4SLinus Torvalds } 1591da177e4SLinus Torvalds 160fc075e1dSRam Pai static inline void reset_resource(struct resource *res) 161fc075e1dSRam Pai { 162fc075e1dSRam Pai res->start = 0; 163fc075e1dSRam Pai res->end = 0; 164fc075e1dSRam Pai res->flags = 0; 165fc075e1dSRam Pai } 166fc075e1dSRam Pai 167c8adf9a3SRam Pai /** 1689e8bf93aSRam Pai * reassign_resources_sorted() - satisfy any additional resource requests 169c8adf9a3SRam Pai * 1709e8bf93aSRam Pai * @realloc_head : head of the list tracking requests requiring additional 171c8adf9a3SRam Pai * resources 172c8adf9a3SRam Pai * @head : head of the list tracking requests with allocated 173c8adf9a3SRam Pai * resources 174c8adf9a3SRam Pai * 1759e8bf93aSRam Pai * Walk through each element of the realloc_head and try to procure 176c8adf9a3SRam Pai * additional resources for the element, provided the element 177c8adf9a3SRam Pai * is in the head list. 178c8adf9a3SRam Pai */ 1799e8bf93aSRam Pai static void reassign_resources_sorted(struct resource_list_x *realloc_head, 180c8adf9a3SRam Pai struct resource_list *head) 181c8adf9a3SRam Pai { 182c8adf9a3SRam Pai struct resource *res; 183c8adf9a3SRam Pai struct resource_list_x *list, *tmp, *prev; 184c8adf9a3SRam Pai struct resource_list *hlist; 185c8adf9a3SRam Pai resource_size_t add_size; 186c8adf9a3SRam Pai int idx; 187c8adf9a3SRam Pai 1889e8bf93aSRam Pai prev = realloc_head; 1899e8bf93aSRam Pai for (list = realloc_head->next; list;) { 190c8adf9a3SRam Pai res = list->res; 191c8adf9a3SRam Pai /* skip resource that has been reset */ 192c8adf9a3SRam Pai if (!res->flags) 193c8adf9a3SRam Pai goto out; 194c8adf9a3SRam Pai 195c8adf9a3SRam Pai /* skip this resource if not found in head list */ 196c8adf9a3SRam Pai for (hlist = head->next; hlist && hlist->res != res; 197c8adf9a3SRam Pai hlist = hlist->next); 198c8adf9a3SRam Pai if (!hlist) { /* just skip */ 199c8adf9a3SRam Pai prev = list; 200c8adf9a3SRam Pai list = list->next; 201c8adf9a3SRam Pai continue; 202c8adf9a3SRam Pai } 203c8adf9a3SRam Pai 204c8adf9a3SRam Pai idx = res - &list->dev->resource[0]; 205c8adf9a3SRam Pai add_size=list->add_size; 2062bbc6942SRam Pai if (!resource_size(res)) { 2070a2daa1cSRam Pai res->start = list->start; 208c8adf9a3SRam Pai res->end = res->start + add_size - 1; 209c8adf9a3SRam Pai if(pci_assign_resource(list->dev, idx)) 210c8adf9a3SRam Pai reset_resource(res); 2112bbc6942SRam Pai } else { 2122bbc6942SRam Pai resource_size_t align = list->min_align; 2132bbc6942SRam Pai res->flags |= list->flags & (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN); 2142bbc6942SRam Pai if (pci_reassign_resource(list->dev, idx, add_size, align)) 2152bbc6942SRam Pai dev_printk(KERN_DEBUG, &list->dev->dev, "failed to add optional resources res=%pR\n", 2162bbc6942SRam Pai res); 217c8adf9a3SRam Pai } 218c8adf9a3SRam Pai out: 219c8adf9a3SRam Pai tmp = list; 220c8adf9a3SRam Pai prev->next = list = list->next; 221c8adf9a3SRam Pai kfree(tmp); 222c8adf9a3SRam Pai } 223c8adf9a3SRam Pai } 224c8adf9a3SRam Pai 225c8adf9a3SRam Pai /** 226c8adf9a3SRam Pai * assign_requested_resources_sorted() - satisfy resource requests 227c8adf9a3SRam Pai * 228c8adf9a3SRam Pai * @head : head of the list tracking requests for resources 229c8adf9a3SRam Pai * @failed_list : head of the list tracking requests that could 230c8adf9a3SRam Pai * not be allocated 231c8adf9a3SRam Pai * 232c8adf9a3SRam Pai * Satisfy resource requests of each element in the list. Add 233c8adf9a3SRam Pai * requests that could not satisfied to the failed_list. 234c8adf9a3SRam Pai */ 235c8adf9a3SRam Pai static void assign_requested_resources_sorted(struct resource_list *head, 2366841ec68SYinghai Lu struct resource_list_x *fail_head) 2376841ec68SYinghai Lu { 2386841ec68SYinghai Lu struct resource *res; 239c8adf9a3SRam Pai struct resource_list *list; 2406841ec68SYinghai Lu int idx; 2416841ec68SYinghai Lu 242c8adf9a3SRam Pai for (list = head->next; list; list = list->next) { 2431da177e4SLinus Torvalds res = list->res; 2441da177e4SLinus Torvalds idx = res - &list->dev->resource[0]; 245c8adf9a3SRam Pai if (resource_size(res) && pci_assign_resource(list->dev, idx)) { 2469a928660SYinghai Lu if (fail_head && !pci_is_root_bus(list->dev->bus)) { 2479a928660SYinghai Lu /* 2489a928660SYinghai Lu * if the failed res is for ROM BAR, and it will 2499a928660SYinghai Lu * be enabled later, don't add it to the list 2509a928660SYinghai Lu */ 2519a928660SYinghai Lu if (!((idx == PCI_ROM_RESOURCE) && 2529a928660SYinghai Lu (!(res->flags & IORESOURCE_ROM_ENABLE)))) 253568ddef8SYinghai Lu add_to_failed_list(fail_head, list->dev, res); 2549a928660SYinghai Lu } 255fc075e1dSRam Pai reset_resource(res); 256542df5deSRajesh Shah } 2571da177e4SLinus Torvalds } 2581da177e4SLinus Torvalds } 2591da177e4SLinus Torvalds 260c8adf9a3SRam Pai static void __assign_resources_sorted(struct resource_list *head, 2619e8bf93aSRam Pai struct resource_list_x *realloc_head, 262c8adf9a3SRam Pai struct resource_list_x *fail_head) 263c8adf9a3SRam Pai { 2643e6e0d80SYinghai Lu /* 2653e6e0d80SYinghai Lu * Should not assign requested resources at first. 2663e6e0d80SYinghai Lu * they could be adjacent, so later reassign can not reallocate 2673e6e0d80SYinghai Lu * them one by one in parent resource window. 2683e6e0d80SYinghai Lu * Try to assign requested + add_size at begining 2693e6e0d80SYinghai Lu * if could do that, could get out early. 2703e6e0d80SYinghai Lu * if could not do that, we still try to assign requested at first, 2713e6e0d80SYinghai Lu * then try to reassign add_size for some resources. 2723e6e0d80SYinghai Lu */ 2733e6e0d80SYinghai Lu struct resource_list_x save_head, local_fail_head, *list; 2743e6e0d80SYinghai Lu struct resource_list *l; 2753e6e0d80SYinghai Lu 2763e6e0d80SYinghai Lu /* Check if optional add_size is there */ 2773e6e0d80SYinghai Lu if (!realloc_head || !realloc_head->next) 2783e6e0d80SYinghai Lu goto requested_and_reassign; 2793e6e0d80SYinghai Lu 2803e6e0d80SYinghai Lu /* Save original start, end, flags etc at first */ 2813e6e0d80SYinghai Lu save_head.next = NULL; 2823e6e0d80SYinghai Lu for (l = head->next; l; l = l->next) 2833e6e0d80SYinghai Lu if (add_to_list(&save_head, l->dev, l->res, 0, 0)) { 2843e6e0d80SYinghai Lu free_list(resource_list_x, &save_head); 2853e6e0d80SYinghai Lu goto requested_and_reassign; 2863e6e0d80SYinghai Lu } 2873e6e0d80SYinghai Lu 2883e6e0d80SYinghai Lu /* Update res in head list with add_size in realloc_head list */ 2893e6e0d80SYinghai Lu for (l = head->next; l; l = l->next) 2903e6e0d80SYinghai Lu l->res->end += get_res_add_size(realloc_head, l->res); 2913e6e0d80SYinghai Lu 2923e6e0d80SYinghai Lu /* Try updated head list with add_size added */ 2933e6e0d80SYinghai Lu local_fail_head.next = NULL; 2943e6e0d80SYinghai Lu assign_requested_resources_sorted(head, &local_fail_head); 2953e6e0d80SYinghai Lu 2963e6e0d80SYinghai Lu /* all assigned with add_size ? */ 2973e6e0d80SYinghai Lu if (!local_fail_head.next) { 2983e6e0d80SYinghai Lu /* Remove head list from realloc_head list */ 2993e6e0d80SYinghai Lu for (l = head->next; l; l = l->next) 3003e6e0d80SYinghai Lu remove_from_list(realloc_head, l->res); 3013e6e0d80SYinghai Lu free_list(resource_list_x, &save_head); 3023e6e0d80SYinghai Lu free_list(resource_list, head); 3033e6e0d80SYinghai Lu return; 3043e6e0d80SYinghai Lu } 3053e6e0d80SYinghai Lu 3063e6e0d80SYinghai Lu free_list(resource_list_x, &local_fail_head); 3073e6e0d80SYinghai Lu /* Release assigned resource */ 3083e6e0d80SYinghai Lu for (l = head->next; l; l = l->next) 3093e6e0d80SYinghai Lu if (l->res->parent) 3103e6e0d80SYinghai Lu release_resource(l->res); 3113e6e0d80SYinghai Lu /* Restore start/end/flags from saved list */ 3123e6e0d80SYinghai Lu for (list = save_head.next; list; list = list->next) { 3133e6e0d80SYinghai Lu struct resource *res = list->res; 3143e6e0d80SYinghai Lu 3153e6e0d80SYinghai Lu res->start = list->start; 3163e6e0d80SYinghai Lu res->end = list->end; 3173e6e0d80SYinghai Lu res->flags = list->flags; 3183e6e0d80SYinghai Lu } 3193e6e0d80SYinghai Lu free_list(resource_list_x, &save_head); 3203e6e0d80SYinghai Lu 3213e6e0d80SYinghai Lu requested_and_reassign: 322c8adf9a3SRam Pai /* Satisfy the must-have resource requests */ 323c8adf9a3SRam Pai assign_requested_resources_sorted(head, fail_head); 324c8adf9a3SRam Pai 3250a2daa1cSRam Pai /* Try to satisfy any additional optional resource 326c8adf9a3SRam Pai requests */ 3279e8bf93aSRam Pai if (realloc_head) 3289e8bf93aSRam Pai reassign_resources_sorted(realloc_head, head); 329c8adf9a3SRam Pai free_list(resource_list, head); 330c8adf9a3SRam Pai } 331c8adf9a3SRam Pai 3326841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev, 3338424d759SYinghai Lu struct resource_list_x *add_head, 3346841ec68SYinghai Lu struct resource_list_x *fail_head) 3356841ec68SYinghai Lu { 3366841ec68SYinghai Lu struct resource_list head; 3376841ec68SYinghai Lu 3386841ec68SYinghai Lu head.next = NULL; 3396841ec68SYinghai Lu __dev_sort_resources(dev, &head); 3408424d759SYinghai Lu __assign_resources_sorted(&head, add_head, fail_head); 3416841ec68SYinghai Lu 3426841ec68SYinghai Lu } 3436841ec68SYinghai Lu 3446841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus, 3459e8bf93aSRam Pai struct resource_list_x *realloc_head, 3466841ec68SYinghai Lu struct resource_list_x *fail_head) 3476841ec68SYinghai Lu { 3486841ec68SYinghai Lu struct pci_dev *dev; 3496841ec68SYinghai Lu struct resource_list head; 3506841ec68SYinghai Lu 3516841ec68SYinghai Lu head.next = NULL; 3526841ec68SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) 3536841ec68SYinghai Lu __dev_sort_resources(dev, &head); 3546841ec68SYinghai Lu 3559e8bf93aSRam Pai __assign_resources_sorted(&head, realloc_head, fail_head); 3566841ec68SYinghai Lu } 3576841ec68SYinghai Lu 358b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus) 3591da177e4SLinus Torvalds { 3601da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 361c7dabef8SBjorn Helgaas struct resource *res; 3621da177e4SLinus Torvalds struct pci_bus_region region; 3631da177e4SLinus Torvalds 364865df576SBjorn Helgaas dev_info(&bridge->dev, "CardBus bridge to [bus %02x-%02x]\n", 365865df576SBjorn Helgaas bus->secondary, bus->subordinate); 3661da177e4SLinus Torvalds 367c7dabef8SBjorn Helgaas res = bus->resource[0]; 368c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 369c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 3701da177e4SLinus Torvalds /* 3711da177e4SLinus Torvalds * The IO resource is allocated a range twice as large as it 3721da177e4SLinus Torvalds * would normally need. This allows us to set both IO regs. 3731da177e4SLinus Torvalds */ 374c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 3751da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, 3761da177e4SLinus Torvalds region.start); 3771da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, 3781da177e4SLinus Torvalds region.end); 3791da177e4SLinus Torvalds } 3801da177e4SLinus Torvalds 381c7dabef8SBjorn Helgaas res = bus->resource[1]; 382c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 383c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 384c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 3851da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, 3861da177e4SLinus Torvalds region.start); 3871da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, 3881da177e4SLinus Torvalds region.end); 3891da177e4SLinus Torvalds } 3901da177e4SLinus Torvalds 391c7dabef8SBjorn Helgaas res = bus->resource[2]; 392c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 393c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 394c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 3951da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, 3961da177e4SLinus Torvalds region.start); 3971da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, 3981da177e4SLinus Torvalds region.end); 3991da177e4SLinus Torvalds } 4001da177e4SLinus Torvalds 401c7dabef8SBjorn Helgaas res = bus->resource[3]; 402c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 403c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 404c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4051da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, 4061da177e4SLinus Torvalds region.start); 4071da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, 4081da177e4SLinus Torvalds region.end); 4091da177e4SLinus Torvalds } 4101da177e4SLinus Torvalds } 411b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus); 4121da177e4SLinus Torvalds 4131da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected. 4141da177e4SLinus Torvalds PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998) 4151da177e4SLinus Torvalds requires that if there is no I/O ports or memory behind the 4161da177e4SLinus Torvalds bridge, corresponding range must be turned off by writing base 4171da177e4SLinus Torvalds value greater than limit to the bridge's base/limit registers. 4181da177e4SLinus Torvalds 4191da177e4SLinus Torvalds Note: care must be taken when updating I/O base/limit registers 4201da177e4SLinus Torvalds of bridges which support 32-bit I/O. This update requires two 4211da177e4SLinus Torvalds config space writes, so it's quite possible that an I/O window of 4221da177e4SLinus Torvalds the bridge will have some undesirable address (e.g. 0) after the 4231da177e4SLinus Torvalds first write. Ditto 64-bit prefetchable MMIO. */ 4247cc5997dSYinghai Lu static void pci_setup_bridge_io(struct pci_bus *bus) 4251da177e4SLinus Torvalds { 4261da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 427c7dabef8SBjorn Helgaas struct resource *res; 4281da177e4SLinus Torvalds struct pci_bus_region region; 4297cc5997dSYinghai Lu u32 l, io_upper16; 4301da177e4SLinus Torvalds 4311da177e4SLinus Torvalds /* Set up the top and bottom of the PCI I/O segment for this bus. */ 432c7dabef8SBjorn Helgaas res = bus->resource[0]; 433c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 434c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 4351da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_IO_BASE, &l); 4361da177e4SLinus Torvalds l &= 0xffff0000; 4371da177e4SLinus Torvalds l |= (region.start >> 8) & 0x00f0; 4381da177e4SLinus Torvalds l |= region.end & 0xf000; 4391da177e4SLinus Torvalds /* Set up upper 16 bits of I/O base/limit. */ 4401da177e4SLinus Torvalds io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); 441c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4427cc5997dSYinghai Lu } else { 4431da177e4SLinus Torvalds /* Clear upper 16 bits of I/O base/limit. */ 4441da177e4SLinus Torvalds io_upper16 = 0; 4451da177e4SLinus Torvalds l = 0x00f0; 4461da177e4SLinus Torvalds } 4471da177e4SLinus Torvalds /* Temporarily disable the I/O range before updating PCI_IO_BASE. */ 4481da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); 4491da177e4SLinus Torvalds /* Update lower 16 bits of I/O base/limit. */ 4501da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE, l); 4511da177e4SLinus Torvalds /* Update upper 16 bits of I/O base/limit. */ 4521da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); 4537cc5997dSYinghai Lu } 4541da177e4SLinus Torvalds 4557cc5997dSYinghai Lu static void pci_setup_bridge_mmio(struct pci_bus *bus) 4567cc5997dSYinghai Lu { 4577cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 4587cc5997dSYinghai Lu struct resource *res; 4597cc5997dSYinghai Lu struct pci_bus_region region; 4607cc5997dSYinghai Lu u32 l; 4617cc5997dSYinghai Lu 4627cc5997dSYinghai Lu /* Set up the top and bottom of the PCI Memory segment for this bus. */ 463c7dabef8SBjorn Helgaas res = bus->resource[1]; 464c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 465c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 4661da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 4671da177e4SLinus Torvalds l |= region.end & 0xfff00000; 468c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4697cc5997dSYinghai Lu } else { 4701da177e4SLinus Torvalds l = 0x0000fff0; 4711da177e4SLinus Torvalds } 4721da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); 4737cc5997dSYinghai Lu } 4747cc5997dSYinghai Lu 4757cc5997dSYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_bus *bus) 4767cc5997dSYinghai Lu { 4777cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 4787cc5997dSYinghai Lu struct resource *res; 4797cc5997dSYinghai Lu struct pci_bus_region region; 4807cc5997dSYinghai Lu u32 l, bu, lu; 4811da177e4SLinus Torvalds 4821da177e4SLinus Torvalds /* Clear out the upper 32 bits of PREF limit. 4831da177e4SLinus Torvalds If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily 4841da177e4SLinus Torvalds disables PREF range, which is ok. */ 4851da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); 4861da177e4SLinus Torvalds 4871da177e4SLinus Torvalds /* Set up PREF base/limit. */ 488c40a22e0SBenjamin Herrenschmidt bu = lu = 0; 489c7dabef8SBjorn Helgaas res = bus->resource[2]; 490c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 491c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_PREFETCH) { 4921da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 4931da177e4SLinus Torvalds l |= region.end & 0xfff00000; 494c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM_64) { 49513d36c24SAndrew Morton bu = upper_32_bits(region.start); 49613d36c24SAndrew Morton lu = upper_32_bits(region.end); 4971f82de10SYinghai Lu } 498c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 4997cc5997dSYinghai Lu } else { 5001da177e4SLinus Torvalds l = 0x0000fff0; 5011da177e4SLinus Torvalds } 5021da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); 5031da177e4SLinus Torvalds 504c40a22e0SBenjamin Herrenschmidt /* Set the upper 32 bits of PREF base & limit. */ 505c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); 506c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); 5077cc5997dSYinghai Lu } 5087cc5997dSYinghai Lu 5097cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) 5107cc5997dSYinghai Lu { 5117cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 5127cc5997dSYinghai Lu 5137cc5997dSYinghai Lu dev_info(&bridge->dev, "PCI bridge to [bus %02x-%02x]\n", 5147cc5997dSYinghai Lu bus->secondary, bus->subordinate); 5157cc5997dSYinghai Lu 5167cc5997dSYinghai Lu if (type & IORESOURCE_IO) 5177cc5997dSYinghai Lu pci_setup_bridge_io(bus); 5187cc5997dSYinghai Lu 5197cc5997dSYinghai Lu if (type & IORESOURCE_MEM) 5207cc5997dSYinghai Lu pci_setup_bridge_mmio(bus); 5217cc5997dSYinghai Lu 5227cc5997dSYinghai Lu if (type & IORESOURCE_PREFETCH) 5237cc5997dSYinghai Lu pci_setup_bridge_mmio_pref(bus); 5241da177e4SLinus Torvalds 5251da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); 5261da177e4SLinus Torvalds } 5271da177e4SLinus Torvalds 528e2444273SBenjamin Herrenschmidt void pci_setup_bridge(struct pci_bus *bus) 5297cc5997dSYinghai Lu { 5307cc5997dSYinghai Lu unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | 5317cc5997dSYinghai Lu IORESOURCE_PREFETCH; 5327cc5997dSYinghai Lu 5337cc5997dSYinghai Lu __pci_setup_bridge(bus, type); 5347cc5997dSYinghai Lu } 5357cc5997dSYinghai Lu 5361da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and 5371da177e4SLinus Torvalds prefetchable memory ranges. If not, the respective 5381da177e4SLinus Torvalds base/limit registers must be read-only and read as 0. */ 53996bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus) 5401da177e4SLinus Torvalds { 5411da177e4SLinus Torvalds u16 io; 5421da177e4SLinus Torvalds u32 pmem; 5431da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 5441da177e4SLinus Torvalds struct resource *b_res; 5451da177e4SLinus Torvalds 5461da177e4SLinus Torvalds b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 5471da177e4SLinus Torvalds b_res[1].flags |= IORESOURCE_MEM; 5481da177e4SLinus Torvalds 5491da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 5501da177e4SLinus Torvalds if (!io) { 5511da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0); 5521da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 5531da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0x0); 5541da177e4SLinus Torvalds } 5551da177e4SLinus Torvalds if (io) 5561da177e4SLinus Torvalds b_res[0].flags |= IORESOURCE_IO; 5571da177e4SLinus Torvalds /* DECchip 21050 pass 2 errata: the bridge may miss an address 5581da177e4SLinus Torvalds disconnect boundary by one PCI data phase. 5591da177e4SLinus Torvalds Workaround: do not use prefetching on this device. */ 5601da177e4SLinus Torvalds if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) 5611da177e4SLinus Torvalds return; 5621da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 5631da177e4SLinus Torvalds if (!pmem) { 5641da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 5651da177e4SLinus Torvalds 0xfff0fff0); 5661da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 5671da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); 5681da177e4SLinus Torvalds } 5691f82de10SYinghai Lu if (pmem) { 5701da177e4SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; 57199586105SYinghai Lu if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == 57299586105SYinghai Lu PCI_PREF_RANGE_TYPE_64) { 5731f82de10SYinghai Lu b_res[2].flags |= IORESOURCE_MEM_64; 57499586105SYinghai Lu b_res[2].flags |= PCI_PREF_RANGE_TYPE_64; 57599586105SYinghai Lu } 5761f82de10SYinghai Lu } 5771f82de10SYinghai Lu 5781f82de10SYinghai Lu /* double check if bridge does support 64 bit pref */ 5791f82de10SYinghai Lu if (b_res[2].flags & IORESOURCE_MEM_64) { 5801f82de10SYinghai Lu u32 mem_base_hi, tmp; 5811f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, 5821f82de10SYinghai Lu &mem_base_hi); 5831f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 5841f82de10SYinghai Lu 0xffffffff); 5851f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); 5861f82de10SYinghai Lu if (!tmp) 5871f82de10SYinghai Lu b_res[2].flags &= ~IORESOURCE_MEM_64; 5881f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 5891f82de10SYinghai Lu mem_base_hi); 5901f82de10SYinghai Lu } 5911da177e4SLinus Torvalds } 5921da177e4SLinus Torvalds 5931da177e4SLinus Torvalds /* Helper function for sizing routines: find first available 5941da177e4SLinus Torvalds bus resource of a given type. Note: we intentionally skip 5951da177e4SLinus Torvalds the bus resources which have already been assigned (that is, 5961da177e4SLinus Torvalds have non-NULL parent resource). */ 59796bde06aSSam Ravnborg static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type) 5981da177e4SLinus Torvalds { 5991da177e4SLinus Torvalds int i; 6001da177e4SLinus Torvalds struct resource *r; 6011da177e4SLinus Torvalds unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 6021da177e4SLinus Torvalds IORESOURCE_PREFETCH; 6031da177e4SLinus Torvalds 60489a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, r, i) { 605299de034SIvan Kokshaysky if (r == &ioport_resource || r == &iomem_resource) 606299de034SIvan Kokshaysky continue; 60755a10984SJesse Barnes if (r && (r->flags & type_mask) == type && !r->parent) 6081da177e4SLinus Torvalds return r; 6091da177e4SLinus Torvalds } 6101da177e4SLinus Torvalds return NULL; 6111da177e4SLinus Torvalds } 6121da177e4SLinus Torvalds 61313583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size, 61413583b16SRam Pai resource_size_t min_size, 61513583b16SRam Pai resource_size_t size1, 61613583b16SRam Pai resource_size_t old_size, 61713583b16SRam Pai resource_size_t align) 61813583b16SRam Pai { 61913583b16SRam Pai if (size < min_size) 62013583b16SRam Pai size = min_size; 62113583b16SRam Pai if (old_size == 1 ) 62213583b16SRam Pai old_size = 0; 62313583b16SRam Pai /* To be fixed in 2.5: we should have sort of HAVE_ISA 62413583b16SRam Pai flag in the struct pci_bus. */ 62513583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA) 62613583b16SRam Pai size = (size & 0xff) + ((size & ~0xffUL) << 2); 62713583b16SRam Pai #endif 62813583b16SRam Pai size = ALIGN(size + size1, align); 62913583b16SRam Pai if (size < old_size) 63013583b16SRam Pai size = old_size; 63113583b16SRam Pai return size; 63213583b16SRam Pai } 63313583b16SRam Pai 63413583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size, 63513583b16SRam Pai resource_size_t min_size, 63613583b16SRam Pai resource_size_t size1, 63713583b16SRam Pai resource_size_t old_size, 63813583b16SRam Pai resource_size_t align) 63913583b16SRam Pai { 64013583b16SRam Pai if (size < min_size) 64113583b16SRam Pai size = min_size; 64213583b16SRam Pai if (old_size == 1 ) 64313583b16SRam Pai old_size = 0; 64413583b16SRam Pai if (size < old_size) 64513583b16SRam Pai size = old_size; 64613583b16SRam Pai size = ALIGN(size + size1, align); 64713583b16SRam Pai return size; 64813583b16SRam Pai } 64913583b16SRam Pai 650c8adf9a3SRam Pai /** 651c8adf9a3SRam Pai * pbus_size_io() - size the io window of a given bus 652c8adf9a3SRam Pai * 653c8adf9a3SRam Pai * @bus : the bus 654c8adf9a3SRam Pai * @min_size : the minimum io window that must to be allocated 655c8adf9a3SRam Pai * @add_size : additional optional io window 6569e8bf93aSRam Pai * @realloc_head : track the additional io window on this list 657c8adf9a3SRam Pai * 658c8adf9a3SRam Pai * Sizing the IO windows of the PCI-PCI bridge is trivial, 659c8adf9a3SRam Pai * since these windows have 4K granularity and the IO ranges 660c8adf9a3SRam Pai * of non-bridge PCI devices are limited to 256 bytes. 661c8adf9a3SRam Pai * We must be careful with the ISA aliasing though. 662c8adf9a3SRam Pai */ 663c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size, 6649e8bf93aSRam Pai resource_size_t add_size, struct resource_list_x *realloc_head) 6651da177e4SLinus Torvalds { 6661da177e4SLinus Torvalds struct pci_dev *dev; 6671da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO); 668c8adf9a3SRam Pai unsigned long size = 0, size0 = 0, size1 = 0; 669be768912SYinghai Lu resource_size_t children_add_size = 0; 6701da177e4SLinus Torvalds 6711da177e4SLinus Torvalds if (!b_res) 6721da177e4SLinus Torvalds return; 6731da177e4SLinus Torvalds 6741da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 6751da177e4SLinus Torvalds int i; 6761da177e4SLinus Torvalds 6771da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 6781da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 6791da177e4SLinus Torvalds unsigned long r_size; 6801da177e4SLinus Torvalds 6811da177e4SLinus Torvalds if (r->parent || !(r->flags & IORESOURCE_IO)) 6821da177e4SLinus Torvalds continue; 683022edd86SZhao, Yu r_size = resource_size(r); 6841da177e4SLinus Torvalds 6851da177e4SLinus Torvalds if (r_size < 0x400) 6861da177e4SLinus Torvalds /* Might be re-aligned for ISA */ 6871da177e4SLinus Torvalds size += r_size; 6881da177e4SLinus Torvalds else 6891da177e4SLinus Torvalds size1 += r_size; 690be768912SYinghai Lu 6919e8bf93aSRam Pai if (realloc_head) 6929e8bf93aSRam Pai children_add_size += get_res_add_size(realloc_head, r); 6931da177e4SLinus Torvalds } 6941da177e4SLinus Torvalds } 695c8adf9a3SRam Pai size0 = calculate_iosize(size, min_size, size1, 69613583b16SRam Pai resource_size(b_res), 4096); 697be768912SYinghai Lu if (children_add_size > add_size) 698be768912SYinghai Lu add_size = children_add_size; 6999e8bf93aSRam Pai size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : 700a4ac9feaSYinghai Lu calculate_iosize(size, min_size, add_size + size1, 701c8adf9a3SRam Pai resource_size(b_res), 4096); 702c8adf9a3SRam Pai if (!size0 && !size1) { 703865df576SBjorn Helgaas if (b_res->start || b_res->end) 704865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 705865df576SBjorn Helgaas "%pR to [bus %02x-%02x] (unused)\n", b_res, 706865df576SBjorn Helgaas bus->secondary, bus->subordinate); 7071da177e4SLinus Torvalds b_res->flags = 0; 7081da177e4SLinus Torvalds return; 7091da177e4SLinus Torvalds } 7101da177e4SLinus Torvalds /* Alignment of the IO window is always 4K */ 7111da177e4SLinus Torvalds b_res->start = 4096; 712c8adf9a3SRam Pai b_res->end = b_res->start + size0 - 1; 71388452565SIvan Kokshaysky b_res->flags |= IORESOURCE_STARTALIGN; 7149e8bf93aSRam Pai if (size1 > size0 && realloc_head) 7159e8bf93aSRam Pai add_to_list(realloc_head, bus->self, b_res, size1-size0, 4096); 7161da177e4SLinus Torvalds } 7171da177e4SLinus Torvalds 718c8adf9a3SRam Pai /** 719c8adf9a3SRam Pai * pbus_size_mem() - size the memory window of a given bus 720c8adf9a3SRam Pai * 721c8adf9a3SRam Pai * @bus : the bus 722c8adf9a3SRam Pai * @min_size : the minimum memory window that must to be allocated 723c8adf9a3SRam Pai * @add_size : additional optional memory window 7249e8bf93aSRam Pai * @realloc_head : track the additional memory window on this list 725c8adf9a3SRam Pai * 726c8adf9a3SRam Pai * Calculate the size of the bus and minimal alignment which 727c8adf9a3SRam Pai * guarantees that all child resources fit in this size. 728c8adf9a3SRam Pai */ 72928760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, 730c8adf9a3SRam Pai unsigned long type, resource_size_t min_size, 731c8adf9a3SRam Pai resource_size_t add_size, 7329e8bf93aSRam Pai struct resource_list_x *realloc_head) 7331da177e4SLinus Torvalds { 7341da177e4SLinus Torvalds struct pci_dev *dev; 735c8adf9a3SRam Pai resource_size_t min_align, align, size, size0, size1; 736c40a22e0SBenjamin Herrenschmidt resource_size_t aligns[12]; /* Alignments from 1Mb to 2Gb */ 7371da177e4SLinus Torvalds int order, max_order; 7381da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, type); 7391f82de10SYinghai Lu unsigned int mem64_mask = 0; 740be768912SYinghai Lu resource_size_t children_add_size = 0; 7411da177e4SLinus Torvalds 7421da177e4SLinus Torvalds if (!b_res) 7431da177e4SLinus Torvalds return 0; 7441da177e4SLinus Torvalds 7451da177e4SLinus Torvalds memset(aligns, 0, sizeof(aligns)); 7461da177e4SLinus Torvalds max_order = 0; 7471da177e4SLinus Torvalds size = 0; 7481da177e4SLinus Torvalds 7491f82de10SYinghai Lu mem64_mask = b_res->flags & IORESOURCE_MEM_64; 7501f82de10SYinghai Lu b_res->flags &= ~IORESOURCE_MEM_64; 7511f82de10SYinghai Lu 7521da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 7531da177e4SLinus Torvalds int i; 7541da177e4SLinus Torvalds 7551da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 7561da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 757c40a22e0SBenjamin Herrenschmidt resource_size_t r_size; 7581da177e4SLinus Torvalds 7591da177e4SLinus Torvalds if (r->parent || (r->flags & mask) != type) 7601da177e4SLinus Torvalds continue; 761022edd86SZhao, Yu r_size = resource_size(r); 7622aceefcbSYinghai Lu #ifdef CONFIG_PCI_IOV 7632aceefcbSYinghai Lu /* put SRIOV requested res to the optional list */ 7649e8bf93aSRam Pai if (realloc_head && i >= PCI_IOV_RESOURCES && 7652aceefcbSYinghai Lu i <= PCI_IOV_RESOURCE_END) { 7662aceefcbSYinghai Lu r->end = r->start - 1; 7679e8bf93aSRam Pai add_to_list(realloc_head, dev, r, r_size, 0/* dont' care */); 7682aceefcbSYinghai Lu children_add_size += r_size; 7692aceefcbSYinghai Lu continue; 7702aceefcbSYinghai Lu } 7712aceefcbSYinghai Lu #endif 7721da177e4SLinus Torvalds /* For bridges size != alignment */ 7736faf17f6SChris Wright align = pci_resource_alignment(dev, r); 7741da177e4SLinus Torvalds order = __ffs(align) - 20; 7751da177e4SLinus Torvalds if (order > 11) { 776865df576SBjorn Helgaas dev_warn(&dev->dev, "disabling BAR %d: %pR " 777865df576SBjorn Helgaas "(bad alignment %#llx)\n", i, r, 778865df576SBjorn Helgaas (unsigned long long) align); 7791da177e4SLinus Torvalds r->flags = 0; 7801da177e4SLinus Torvalds continue; 7811da177e4SLinus Torvalds } 7821da177e4SLinus Torvalds size += r_size; 7831da177e4SLinus Torvalds if (order < 0) 7841da177e4SLinus Torvalds order = 0; 7851da177e4SLinus Torvalds /* Exclude ranges with size > align from 7861da177e4SLinus Torvalds calculation of the alignment. */ 7871da177e4SLinus Torvalds if (r_size == align) 7881da177e4SLinus Torvalds aligns[order] += align; 7891da177e4SLinus Torvalds if (order > max_order) 7901da177e4SLinus Torvalds max_order = order; 7911f82de10SYinghai Lu mem64_mask &= r->flags & IORESOURCE_MEM_64; 792be768912SYinghai Lu 7939e8bf93aSRam Pai if (realloc_head) 7949e8bf93aSRam Pai children_add_size += get_res_add_size(realloc_head, r); 7951da177e4SLinus Torvalds } 7961da177e4SLinus Torvalds } 7971da177e4SLinus Torvalds align = 0; 7981da177e4SLinus Torvalds min_align = 0; 7991da177e4SLinus Torvalds for (order = 0; order <= max_order; order++) { 8008308c54dSJeremy Fitzhardinge resource_size_t align1 = 1; 8018308c54dSJeremy Fitzhardinge 8028308c54dSJeremy Fitzhardinge align1 <<= (order + 20); 8038308c54dSJeremy Fitzhardinge 8041da177e4SLinus Torvalds if (!align) 8051da177e4SLinus Torvalds min_align = align1; 8066f6f8c2fSMilind Arun Choudhary else if (ALIGN(align + min_align, min_align) < align1) 8071da177e4SLinus Torvalds min_align = align1 >> 1; 8081da177e4SLinus Torvalds align += aligns[order]; 8091da177e4SLinus Torvalds } 810b42282e5SLinus Torvalds size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align); 811be768912SYinghai Lu if (children_add_size > add_size) 812be768912SYinghai Lu add_size = children_add_size; 8139e8bf93aSRam Pai size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : 814a4ac9feaSYinghai Lu calculate_memsize(size, min_size, add_size, 815b42282e5SLinus Torvalds resource_size(b_res), min_align); 816c8adf9a3SRam Pai if (!size0 && !size1) { 817865df576SBjorn Helgaas if (b_res->start || b_res->end) 818865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 819865df576SBjorn Helgaas "%pR to [bus %02x-%02x] (unused)\n", b_res, 820865df576SBjorn Helgaas bus->secondary, bus->subordinate); 8211da177e4SLinus Torvalds b_res->flags = 0; 8221da177e4SLinus Torvalds return 1; 8231da177e4SLinus Torvalds } 8241da177e4SLinus Torvalds b_res->start = min_align; 825c8adf9a3SRam Pai b_res->end = size0 + min_align - 1; 826c8adf9a3SRam Pai b_res->flags |= IORESOURCE_STARTALIGN | mem64_mask; 8279e8bf93aSRam Pai if (size1 > size0 && realloc_head) 8289e8bf93aSRam Pai add_to_list(realloc_head, bus->self, b_res, size1-size0, min_align); 8291da177e4SLinus Torvalds return 1; 8301da177e4SLinus Torvalds } 8311da177e4SLinus Torvalds 8320a2daa1cSRam Pai unsigned long pci_cardbus_resource_alignment(struct resource *res) 8330a2daa1cSRam Pai { 8340a2daa1cSRam Pai if (res->flags & IORESOURCE_IO) 8350a2daa1cSRam Pai return pci_cardbus_io_size; 8360a2daa1cSRam Pai if (res->flags & IORESOURCE_MEM) 8370a2daa1cSRam Pai return pci_cardbus_mem_size; 8380a2daa1cSRam Pai return 0; 8390a2daa1cSRam Pai } 8400a2daa1cSRam Pai 8410a2daa1cSRam Pai static void pci_bus_size_cardbus(struct pci_bus *bus, 8429e8bf93aSRam Pai struct resource_list_x *realloc_head) 8431da177e4SLinus Torvalds { 8441da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 8451da177e4SLinus Torvalds struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 8461da177e4SLinus Torvalds u16 ctrl; 8471da177e4SLinus Torvalds 8481da177e4SLinus Torvalds /* 8491da177e4SLinus Torvalds * Reserve some resources for CardBus. We reserve 8501da177e4SLinus Torvalds * a fixed amount of bus space for CardBus bridges. 8511da177e4SLinus Torvalds */ 852934b7024SLinus Torvalds b_res[0].start = 0; 853934b7024SLinus Torvalds b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; 8549e8bf93aSRam Pai if (realloc_head) 8559e8bf93aSRam Pai add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size, 0 /* dont care */); 8561da177e4SLinus Torvalds 857934b7024SLinus Torvalds b_res[1].start = 0; 858934b7024SLinus Torvalds b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; 8599e8bf93aSRam Pai if (realloc_head) 8609e8bf93aSRam Pai add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size, 0 /* dont care */); 8611da177e4SLinus Torvalds 8621da177e4SLinus Torvalds /* 8631da177e4SLinus Torvalds * Check whether prefetchable memory is supported 8641da177e4SLinus Torvalds * by this bridge. 8651da177e4SLinus Torvalds */ 8661da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 8671da177e4SLinus Torvalds if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { 8681da177e4SLinus Torvalds ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; 8691da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 8701da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 8711da177e4SLinus Torvalds } 8721da177e4SLinus Torvalds 8731da177e4SLinus Torvalds /* 8741da177e4SLinus Torvalds * If we have prefetchable memory support, allocate 8751da177e4SLinus Torvalds * two regions. Otherwise, allocate one region of 8761da177e4SLinus Torvalds * twice the size. 8771da177e4SLinus Torvalds */ 8781da177e4SLinus Torvalds if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { 879934b7024SLinus Torvalds b_res[2].start = 0; 880934b7024SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN; 8819e8bf93aSRam Pai if (realloc_head) 8829e8bf93aSRam Pai add_to_list(realloc_head, bridge, b_res+2, pci_cardbus_mem_size, 0 /* dont care */); 8831da177e4SLinus Torvalds 884934b7024SLinus Torvalds b_res[3].start = 0; 885934b7024SLinus Torvalds b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; 8869e8bf93aSRam Pai if (realloc_head) 8879e8bf93aSRam Pai add_to_list(realloc_head, bridge, b_res+3, pci_cardbus_mem_size, 0 /* dont care */); 8881da177e4SLinus Torvalds } else { 889934b7024SLinus Torvalds b_res[3].start = 0; 890934b7024SLinus Torvalds b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; 8919e8bf93aSRam Pai if (realloc_head) 8929e8bf93aSRam Pai add_to_list(realloc_head, bridge, b_res+3, pci_cardbus_mem_size * 2, 0 /* dont care */); 8931da177e4SLinus Torvalds } 8940a2daa1cSRam Pai 8950a2daa1cSRam Pai /* set the size of the resource to zero, so that the resource does not 8960a2daa1cSRam Pai * get assigned during required-resource allocation cycle but gets assigned 8970a2daa1cSRam Pai * during the optional-resource allocation cycle. 8980a2daa1cSRam Pai */ 8990a2daa1cSRam Pai b_res[0].start = b_res[1].start = b_res[2].start = b_res[3].start = 1; 9000a2daa1cSRam Pai b_res[0].end = b_res[1].end = b_res[2].end = b_res[3].end = 0; 9011da177e4SLinus Torvalds } 9021da177e4SLinus Torvalds 903c8adf9a3SRam Pai void __ref __pci_bus_size_bridges(struct pci_bus *bus, 9049e8bf93aSRam Pai struct resource_list_x *realloc_head) 9051da177e4SLinus Torvalds { 9061da177e4SLinus Torvalds struct pci_dev *dev; 9071da177e4SLinus Torvalds unsigned long mask, prefmask; 908c8adf9a3SRam Pai resource_size_t additional_mem_size = 0, additional_io_size = 0; 9091da177e4SLinus Torvalds 9101da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 9111da177e4SLinus Torvalds struct pci_bus *b = dev->subordinate; 9121da177e4SLinus Torvalds if (!b) 9131da177e4SLinus Torvalds continue; 9141da177e4SLinus Torvalds 9151da177e4SLinus Torvalds switch (dev->class >> 8) { 9161da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 9179e8bf93aSRam Pai pci_bus_size_cardbus(b, realloc_head); 9181da177e4SLinus Torvalds break; 9191da177e4SLinus Torvalds 9201da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 9211da177e4SLinus Torvalds default: 9229e8bf93aSRam Pai __pci_bus_size_bridges(b, realloc_head); 9231da177e4SLinus Torvalds break; 9241da177e4SLinus Torvalds } 9251da177e4SLinus Torvalds } 9261da177e4SLinus Torvalds 9271da177e4SLinus Torvalds /* The root bus? */ 9281da177e4SLinus Torvalds if (!bus->self) 9291da177e4SLinus Torvalds return; 9301da177e4SLinus Torvalds 9311da177e4SLinus Torvalds switch (bus->self->class >> 8) { 9321da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 9331da177e4SLinus Torvalds /* don't size cardbuses yet. */ 9341da177e4SLinus Torvalds break; 9351da177e4SLinus Torvalds 9361da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 9371da177e4SLinus Torvalds pci_bridge_check_ranges(bus); 93828760489SEric W. Biederman if (bus->self->is_hotplug_bridge) { 939c8adf9a3SRam Pai additional_io_size = pci_hotplug_io_size; 940c8adf9a3SRam Pai additional_mem_size = pci_hotplug_mem_size; 94128760489SEric W. Biederman } 942c8adf9a3SRam Pai /* 943c8adf9a3SRam Pai * Follow thru 944c8adf9a3SRam Pai */ 9451da177e4SLinus Torvalds default: 946*19aa7ee4SYinghai Lu pbus_size_io(bus, realloc_head ? 0 : additional_io_size, 947*19aa7ee4SYinghai Lu additional_io_size, realloc_head); 9481da177e4SLinus Torvalds /* If the bridge supports prefetchable range, size it 9491da177e4SLinus Torvalds separately. If it doesn't, or its prefetchable window 9501da177e4SLinus Torvalds has already been allocated by arch code, try 9511da177e4SLinus Torvalds non-prefetchable range for both types of PCI memory 9521da177e4SLinus Torvalds resources. */ 9531da177e4SLinus Torvalds mask = IORESOURCE_MEM; 9541da177e4SLinus Torvalds prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; 955*19aa7ee4SYinghai Lu if (pbus_size_mem(bus, prefmask, prefmask, 956*19aa7ee4SYinghai Lu realloc_head ? 0 : additional_mem_size, 957*19aa7ee4SYinghai Lu additional_mem_size, realloc_head)) 9581da177e4SLinus Torvalds mask = prefmask; /* Success, size non-prefetch only. */ 95928760489SEric W. Biederman else 960c8adf9a3SRam Pai additional_mem_size += additional_mem_size; 961*19aa7ee4SYinghai Lu pbus_size_mem(bus, mask, IORESOURCE_MEM, 962*19aa7ee4SYinghai Lu realloc_head ? 0 : additional_mem_size, 963*19aa7ee4SYinghai Lu additional_mem_size, realloc_head); 9641da177e4SLinus Torvalds break; 9651da177e4SLinus Torvalds } 9661da177e4SLinus Torvalds } 967c8adf9a3SRam Pai 968c8adf9a3SRam Pai void __ref pci_bus_size_bridges(struct pci_bus *bus) 969c8adf9a3SRam Pai { 970c8adf9a3SRam Pai __pci_bus_size_bridges(bus, NULL); 971c8adf9a3SRam Pai } 9721da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges); 9731da177e4SLinus Torvalds 974568ddef8SYinghai Lu static void __ref __pci_bus_assign_resources(const struct pci_bus *bus, 9759e8bf93aSRam Pai struct resource_list_x *realloc_head, 976568ddef8SYinghai Lu struct resource_list_x *fail_head) 9771da177e4SLinus Torvalds { 9781da177e4SLinus Torvalds struct pci_bus *b; 9791da177e4SLinus Torvalds struct pci_dev *dev; 9801da177e4SLinus Torvalds 9819e8bf93aSRam Pai pbus_assign_resources_sorted(bus, realloc_head, fail_head); 9821da177e4SLinus Torvalds 9831da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 9841da177e4SLinus Torvalds b = dev->subordinate; 9851da177e4SLinus Torvalds if (!b) 9861da177e4SLinus Torvalds continue; 9871da177e4SLinus Torvalds 9889e8bf93aSRam Pai __pci_bus_assign_resources(b, realloc_head, fail_head); 9891da177e4SLinus Torvalds 9901da177e4SLinus Torvalds switch (dev->class >> 8) { 9911da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 9926841ec68SYinghai Lu if (!pci_is_enabled(dev)) 9931da177e4SLinus Torvalds pci_setup_bridge(b); 9941da177e4SLinus Torvalds break; 9951da177e4SLinus Torvalds 9961da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 9971da177e4SLinus Torvalds pci_setup_cardbus(b); 9981da177e4SLinus Torvalds break; 9991da177e4SLinus Torvalds 10001da177e4SLinus Torvalds default: 100180ccba11SBjorn Helgaas dev_info(&dev->dev, "not setting up bridge for bus " 100280ccba11SBjorn Helgaas "%04x:%02x\n", pci_domain_nr(b), b->number); 10031da177e4SLinus Torvalds break; 10041da177e4SLinus Torvalds } 10051da177e4SLinus Torvalds } 10061da177e4SLinus Torvalds } 1007568ddef8SYinghai Lu 1008568ddef8SYinghai Lu void __ref pci_bus_assign_resources(const struct pci_bus *bus) 1009568ddef8SYinghai Lu { 1010c8adf9a3SRam Pai __pci_bus_assign_resources(bus, NULL, NULL); 1011568ddef8SYinghai Lu } 10121da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources); 10131da177e4SLinus Torvalds 10146841ec68SYinghai Lu static void __ref __pci_bridge_assign_resources(const struct pci_dev *bridge, 10158424d759SYinghai Lu struct resource_list_x *add_head, 10166841ec68SYinghai Lu struct resource_list_x *fail_head) 10176841ec68SYinghai Lu { 10186841ec68SYinghai Lu struct pci_bus *b; 10196841ec68SYinghai Lu 10208424d759SYinghai Lu pdev_assign_resources_sorted((struct pci_dev *)bridge, 10218424d759SYinghai Lu add_head, fail_head); 10226841ec68SYinghai Lu 10236841ec68SYinghai Lu b = bridge->subordinate; 10246841ec68SYinghai Lu if (!b) 10256841ec68SYinghai Lu return; 10266841ec68SYinghai Lu 10278424d759SYinghai Lu __pci_bus_assign_resources(b, add_head, fail_head); 10286841ec68SYinghai Lu 10296841ec68SYinghai Lu switch (bridge->class >> 8) { 10306841ec68SYinghai Lu case PCI_CLASS_BRIDGE_PCI: 10316841ec68SYinghai Lu pci_setup_bridge(b); 10326841ec68SYinghai Lu break; 10336841ec68SYinghai Lu 10346841ec68SYinghai Lu case PCI_CLASS_BRIDGE_CARDBUS: 10356841ec68SYinghai Lu pci_setup_cardbus(b); 10366841ec68SYinghai Lu break; 10376841ec68SYinghai Lu 10386841ec68SYinghai Lu default: 10396841ec68SYinghai Lu dev_info(&bridge->dev, "not setting up bridge for bus " 10406841ec68SYinghai Lu "%04x:%02x\n", pci_domain_nr(b), b->number); 10416841ec68SYinghai Lu break; 10426841ec68SYinghai Lu } 10436841ec68SYinghai Lu } 10445009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus, 10455009b460SYinghai Lu unsigned long type) 10465009b460SYinghai Lu { 10475009b460SYinghai Lu int idx; 10485009b460SYinghai Lu bool changed = false; 10495009b460SYinghai Lu struct pci_dev *dev; 10505009b460SYinghai Lu struct resource *r; 10515009b460SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 10525009b460SYinghai Lu IORESOURCE_PREFETCH; 10535009b460SYinghai Lu 10545009b460SYinghai Lu dev = bus->self; 10555009b460SYinghai Lu for (idx = PCI_BRIDGE_RESOURCES; idx <= PCI_BRIDGE_RESOURCE_END; 10565009b460SYinghai Lu idx++) { 10575009b460SYinghai Lu r = &dev->resource[idx]; 10585009b460SYinghai Lu if ((r->flags & type_mask) != type) 10595009b460SYinghai Lu continue; 10605009b460SYinghai Lu if (!r->parent) 10615009b460SYinghai Lu continue; 10625009b460SYinghai Lu /* 10635009b460SYinghai Lu * if there are children under that, we should release them 10645009b460SYinghai Lu * all 10655009b460SYinghai Lu */ 10665009b460SYinghai Lu release_child_resources(r); 10675009b460SYinghai Lu if (!release_resource(r)) { 10685009b460SYinghai Lu dev_printk(KERN_DEBUG, &dev->dev, 10695009b460SYinghai Lu "resource %d %pR released\n", idx, r); 10705009b460SYinghai Lu /* keep the old size */ 10715009b460SYinghai Lu r->end = resource_size(r) - 1; 10725009b460SYinghai Lu r->start = 0; 10735009b460SYinghai Lu r->flags = 0; 10745009b460SYinghai Lu changed = true; 10755009b460SYinghai Lu } 10765009b460SYinghai Lu } 10775009b460SYinghai Lu 10785009b460SYinghai Lu if (changed) { 10795009b460SYinghai Lu /* avoiding touch the one without PREF */ 10805009b460SYinghai Lu if (type & IORESOURCE_PREFETCH) 10815009b460SYinghai Lu type = IORESOURCE_PREFETCH; 10825009b460SYinghai Lu __pci_setup_bridge(bus, type); 10835009b460SYinghai Lu } 10845009b460SYinghai Lu } 10855009b460SYinghai Lu 10865009b460SYinghai Lu enum release_type { 10875009b460SYinghai Lu leaf_only, 10885009b460SYinghai Lu whole_subtree, 10895009b460SYinghai Lu }; 10905009b460SYinghai Lu /* 10915009b460SYinghai Lu * try to release pci bridge resources that is from leaf bridge, 10925009b460SYinghai Lu * so we can allocate big new one later 10935009b460SYinghai Lu */ 10945009b460SYinghai Lu static void __ref pci_bus_release_bridge_resources(struct pci_bus *bus, 10955009b460SYinghai Lu unsigned long type, 10965009b460SYinghai Lu enum release_type rel_type) 10975009b460SYinghai Lu { 10985009b460SYinghai Lu struct pci_dev *dev; 10995009b460SYinghai Lu bool is_leaf_bridge = true; 11005009b460SYinghai Lu 11015009b460SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 11025009b460SYinghai Lu struct pci_bus *b = dev->subordinate; 11035009b460SYinghai Lu if (!b) 11045009b460SYinghai Lu continue; 11055009b460SYinghai Lu 11065009b460SYinghai Lu is_leaf_bridge = false; 11075009b460SYinghai Lu 11085009b460SYinghai Lu if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) 11095009b460SYinghai Lu continue; 11105009b460SYinghai Lu 11115009b460SYinghai Lu if (rel_type == whole_subtree) 11125009b460SYinghai Lu pci_bus_release_bridge_resources(b, type, 11135009b460SYinghai Lu whole_subtree); 11145009b460SYinghai Lu } 11155009b460SYinghai Lu 11165009b460SYinghai Lu if (pci_is_root_bus(bus)) 11175009b460SYinghai Lu return; 11185009b460SYinghai Lu 11195009b460SYinghai Lu if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) 11205009b460SYinghai Lu return; 11215009b460SYinghai Lu 11225009b460SYinghai Lu if ((rel_type == whole_subtree) || is_leaf_bridge) 11235009b460SYinghai Lu pci_bridge_release_resources(bus, type); 11245009b460SYinghai Lu } 11255009b460SYinghai Lu 112676fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus) 112776fbc263SYinghai Lu { 112889a74eccSBjorn Helgaas struct resource *res; 112976fbc263SYinghai Lu int i; 113076fbc263SYinghai Lu 113189a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 11327c9342b8SYinghai Lu if (!res || !res->end || !res->flags) 113376fbc263SYinghai Lu continue; 113476fbc263SYinghai Lu 1135c7dabef8SBjorn Helgaas dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); 113676fbc263SYinghai Lu } 113776fbc263SYinghai Lu } 113876fbc263SYinghai Lu 113976fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus) 114076fbc263SYinghai Lu { 114176fbc263SYinghai Lu struct pci_bus *b; 114276fbc263SYinghai Lu struct pci_dev *dev; 114376fbc263SYinghai Lu 114476fbc263SYinghai Lu 114576fbc263SYinghai Lu pci_bus_dump_res(bus); 114676fbc263SYinghai Lu 114776fbc263SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 114876fbc263SYinghai Lu b = dev->subordinate; 114976fbc263SYinghai Lu if (!b) 115076fbc263SYinghai Lu continue; 115176fbc263SYinghai Lu 115276fbc263SYinghai Lu pci_bus_dump_resources(b); 115376fbc263SYinghai Lu } 115476fbc263SYinghai Lu } 115576fbc263SYinghai Lu 1156da7822e5SYinghai Lu static int __init pci_bus_get_depth(struct pci_bus *bus) 1157da7822e5SYinghai Lu { 1158da7822e5SYinghai Lu int depth = 0; 1159da7822e5SYinghai Lu struct pci_dev *dev; 1160da7822e5SYinghai Lu 1161da7822e5SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 1162da7822e5SYinghai Lu int ret; 1163da7822e5SYinghai Lu struct pci_bus *b = dev->subordinate; 1164da7822e5SYinghai Lu if (!b) 1165da7822e5SYinghai Lu continue; 1166da7822e5SYinghai Lu 1167da7822e5SYinghai Lu ret = pci_bus_get_depth(b); 1168da7822e5SYinghai Lu if (ret + 1 > depth) 1169da7822e5SYinghai Lu depth = ret + 1; 1170da7822e5SYinghai Lu } 1171da7822e5SYinghai Lu 1172da7822e5SYinghai Lu return depth; 1173da7822e5SYinghai Lu } 1174da7822e5SYinghai Lu static int __init pci_get_max_depth(void) 1175da7822e5SYinghai Lu { 1176da7822e5SYinghai Lu int depth = 0; 1177da7822e5SYinghai Lu struct pci_bus *bus; 1178da7822e5SYinghai Lu 1179da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) { 1180da7822e5SYinghai Lu int ret; 1181da7822e5SYinghai Lu 1182da7822e5SYinghai Lu ret = pci_bus_get_depth(bus); 1183da7822e5SYinghai Lu if (ret > depth) 1184da7822e5SYinghai Lu depth = ret; 1185da7822e5SYinghai Lu } 1186da7822e5SYinghai Lu 1187da7822e5SYinghai Lu return depth; 1188da7822e5SYinghai Lu } 1189da7822e5SYinghai Lu 1190f483d392SRam Pai 1191da7822e5SYinghai Lu /* 1192da7822e5SYinghai Lu * first try will not touch pci bridge res 1193da7822e5SYinghai Lu * second and later try will clear small leaf bridge res 1194da7822e5SYinghai Lu * will stop till to the max deepth if can not find good one 1195da7822e5SYinghai Lu */ 11961da177e4SLinus Torvalds void __init 11971da177e4SLinus Torvalds pci_assign_unassigned_resources(void) 11981da177e4SLinus Torvalds { 11991da177e4SLinus Torvalds struct pci_bus *bus; 12009e8bf93aSRam Pai struct resource_list_x realloc_list; /* list of resources that 1201c8adf9a3SRam Pai want additional resources */ 1202*19aa7ee4SYinghai Lu struct resource_list_x *add_list = NULL; 1203da7822e5SYinghai Lu int tried_times = 0; 1204da7822e5SYinghai Lu enum release_type rel_type = leaf_only; 1205da7822e5SYinghai Lu struct resource_list_x head, *list; 1206da7822e5SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 1207da7822e5SYinghai Lu IORESOURCE_PREFETCH; 1208da7822e5SYinghai Lu unsigned long failed_type; 1209*19aa7ee4SYinghai Lu int pci_try_num = 1; 1210da7822e5SYinghai Lu 1211da7822e5SYinghai Lu head.next = NULL; 12129e8bf93aSRam Pai realloc_list.next = NULL; 1213da7822e5SYinghai Lu 1214*19aa7ee4SYinghai Lu /* don't realloc if asked to do so */ 1215*19aa7ee4SYinghai Lu if (pci_realloc_enabled()) { 1216*19aa7ee4SYinghai Lu int max_depth = pci_get_max_depth(); 1217*19aa7ee4SYinghai Lu 1218da7822e5SYinghai Lu pci_try_num = max_depth + 1; 1219da7822e5SYinghai Lu printk(KERN_DEBUG "PCI: max bus depth: %d pci_try_num: %d\n", 1220da7822e5SYinghai Lu max_depth, pci_try_num); 1221*19aa7ee4SYinghai Lu } 1222da7822e5SYinghai Lu 1223da7822e5SYinghai Lu again: 1224*19aa7ee4SYinghai Lu /* 1225*19aa7ee4SYinghai Lu * last try will use add_list, otherwise will try good to have as 1226*19aa7ee4SYinghai Lu * must have, so can realloc parent bridge resource 1227*19aa7ee4SYinghai Lu */ 1228*19aa7ee4SYinghai Lu if (tried_times + 1 == pci_try_num) 1229*19aa7ee4SYinghai Lu add_list = &realloc_list; 12301da177e4SLinus Torvalds /* Depth first, calculate sizes and alignments of all 12311da177e4SLinus Torvalds subordinate buses. */ 1232da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 1233*19aa7ee4SYinghai Lu __pci_bus_size_bridges(bus, add_list); 1234c8adf9a3SRam Pai 12351da177e4SLinus Torvalds /* Depth last, allocate resources and update the hardware. */ 1236da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 1237*19aa7ee4SYinghai Lu __pci_bus_assign_resources(bus, add_list, &head); 1238*19aa7ee4SYinghai Lu if (add_list) 1239*19aa7ee4SYinghai Lu BUG_ON(add_list->next); 1240da7822e5SYinghai Lu tried_times++; 1241da7822e5SYinghai Lu 1242da7822e5SYinghai Lu /* any device complain? */ 1243da7822e5SYinghai Lu if (!head.next) 1244da7822e5SYinghai Lu goto enable_and_dump; 1245f483d392SRam Pai 1246da7822e5SYinghai Lu failed_type = 0; 1247da7822e5SYinghai Lu for (list = head.next; list;) { 1248da7822e5SYinghai Lu failed_type |= list->flags; 1249da7822e5SYinghai Lu list = list->next; 1250da7822e5SYinghai Lu } 1251da7822e5SYinghai Lu /* 1252da7822e5SYinghai Lu * io port are tight, don't try extra 1253da7822e5SYinghai Lu * or if reach the limit, don't want to try more 1254da7822e5SYinghai Lu */ 1255da7822e5SYinghai Lu failed_type &= type_mask; 1256da7822e5SYinghai Lu if ((failed_type == IORESOURCE_IO) || (tried_times >= pci_try_num)) { 1257da7822e5SYinghai Lu free_list(resource_list_x, &head); 1258da7822e5SYinghai Lu goto enable_and_dump; 1259da7822e5SYinghai Lu } 1260da7822e5SYinghai Lu 1261da7822e5SYinghai Lu printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", 1262da7822e5SYinghai Lu tried_times + 1); 1263da7822e5SYinghai Lu 1264da7822e5SYinghai Lu /* third times and later will not check if it is leaf */ 1265da7822e5SYinghai Lu if ((tried_times + 1) > 2) 1266da7822e5SYinghai Lu rel_type = whole_subtree; 1267da7822e5SYinghai Lu 1268da7822e5SYinghai Lu /* 1269da7822e5SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 1270da7822e5SYinghai Lu * child device under that bridge 1271da7822e5SYinghai Lu */ 1272da7822e5SYinghai Lu for (list = head.next; list;) { 1273da7822e5SYinghai Lu bus = list->dev->bus; 1274da7822e5SYinghai Lu pci_bus_release_bridge_resources(bus, list->flags & type_mask, 1275da7822e5SYinghai Lu rel_type); 1276da7822e5SYinghai Lu list = list->next; 1277da7822e5SYinghai Lu } 1278da7822e5SYinghai Lu /* restore size and flags */ 1279da7822e5SYinghai Lu for (list = head.next; list;) { 1280da7822e5SYinghai Lu struct resource *res = list->res; 1281da7822e5SYinghai Lu 1282da7822e5SYinghai Lu res->start = list->start; 1283da7822e5SYinghai Lu res->end = list->end; 1284da7822e5SYinghai Lu res->flags = list->flags; 1285da7822e5SYinghai Lu if (list->dev->subordinate) 1286da7822e5SYinghai Lu res->flags = 0; 1287da7822e5SYinghai Lu 1288da7822e5SYinghai Lu list = list->next; 1289da7822e5SYinghai Lu } 1290da7822e5SYinghai Lu free_list(resource_list_x, &head); 1291da7822e5SYinghai Lu 1292da7822e5SYinghai Lu goto again; 1293da7822e5SYinghai Lu 1294da7822e5SYinghai Lu enable_and_dump: 1295da7822e5SYinghai Lu /* Depth last, update the hardware. */ 1296da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 1297da7822e5SYinghai Lu pci_enable_bridges(bus); 129876fbc263SYinghai Lu 129976fbc263SYinghai Lu /* dump the resource on buses */ 1300da7822e5SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) 130176fbc263SYinghai Lu pci_bus_dump_resources(bus); 130276fbc263SYinghai Lu } 13036841ec68SYinghai Lu 13046841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) 13056841ec68SYinghai Lu { 13066841ec68SYinghai Lu struct pci_bus *parent = bridge->subordinate; 13078424d759SYinghai Lu struct resource_list_x add_list; /* list of resources that 13088424d759SYinghai Lu want additional resources */ 130932180e40SYinghai Lu int tried_times = 0; 131032180e40SYinghai Lu struct resource_list_x head, *list; 13116841ec68SYinghai Lu int retval; 131232180e40SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 131332180e40SYinghai Lu IORESOURCE_PREFETCH; 13146841ec68SYinghai Lu 131532180e40SYinghai Lu head.next = NULL; 13168424d759SYinghai Lu add_list.next = NULL; 131732180e40SYinghai Lu 131832180e40SYinghai Lu again: 13198424d759SYinghai Lu __pci_bus_size_bridges(parent, &add_list); 13208424d759SYinghai Lu __pci_bridge_assign_resources(bridge, &add_list, &head); 13218424d759SYinghai Lu BUG_ON(add_list.next); 132232180e40SYinghai Lu tried_times++; 132332180e40SYinghai Lu 132432180e40SYinghai Lu if (!head.next) 13253f579c34SYinghai Lu goto enable_all; 132632180e40SYinghai Lu 132732180e40SYinghai Lu if (tried_times >= 2) { 132832180e40SYinghai Lu /* still fail, don't need to try more */ 1329094732a5SRam Pai free_list(resource_list_x, &head); 13303f579c34SYinghai Lu goto enable_all; 133132180e40SYinghai Lu } 133232180e40SYinghai Lu 133332180e40SYinghai Lu printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", 133432180e40SYinghai Lu tried_times + 1); 133532180e40SYinghai Lu 133632180e40SYinghai Lu /* 133732180e40SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 133832180e40SYinghai Lu * child device under that bridge 133932180e40SYinghai Lu */ 134032180e40SYinghai Lu for (list = head.next; list;) { 134132180e40SYinghai Lu struct pci_bus *bus = list->dev->bus; 134232180e40SYinghai Lu unsigned long flags = list->flags; 134332180e40SYinghai Lu 134432180e40SYinghai Lu pci_bus_release_bridge_resources(bus, flags & type_mask, 134532180e40SYinghai Lu whole_subtree); 134632180e40SYinghai Lu list = list->next; 134732180e40SYinghai Lu } 134832180e40SYinghai Lu /* restore size and flags */ 134932180e40SYinghai Lu for (list = head.next; list;) { 135032180e40SYinghai Lu struct resource *res = list->res; 135132180e40SYinghai Lu 135232180e40SYinghai Lu res->start = list->start; 135332180e40SYinghai Lu res->end = list->end; 135432180e40SYinghai Lu res->flags = list->flags; 135532180e40SYinghai Lu if (list->dev->subordinate) 135632180e40SYinghai Lu res->flags = 0; 135732180e40SYinghai Lu 135832180e40SYinghai Lu list = list->next; 135932180e40SYinghai Lu } 1360094732a5SRam Pai free_list(resource_list_x, &head); 136132180e40SYinghai Lu 136232180e40SYinghai Lu goto again; 13633f579c34SYinghai Lu 13643f579c34SYinghai Lu enable_all: 13653f579c34SYinghai Lu retval = pci_reenable_device(bridge); 13663f579c34SYinghai Lu pci_set_master(bridge); 13673f579c34SYinghai Lu pci_enable_bridges(parent); 13686841ec68SYinghai Lu } 13696841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); 13709b03088fSYinghai Lu 13719b03088fSYinghai Lu #ifdef CONFIG_HOTPLUG 13729b03088fSYinghai Lu /** 13739b03088fSYinghai Lu * pci_rescan_bus - scan a PCI bus for devices. 13749b03088fSYinghai Lu * @bus: PCI bus to scan 13759b03088fSYinghai Lu * 13769b03088fSYinghai Lu * Scan a PCI bus and child buses for new devices, adds them, 13779b03088fSYinghai Lu * and enables them. 13789b03088fSYinghai Lu * 13799b03088fSYinghai Lu * Returns the max number of subordinate bus discovered. 13809b03088fSYinghai Lu */ 13819b03088fSYinghai Lu unsigned int __ref pci_rescan_bus(struct pci_bus *bus) 13829b03088fSYinghai Lu { 13839b03088fSYinghai Lu unsigned int max; 13849b03088fSYinghai Lu struct pci_dev *dev; 13859b03088fSYinghai Lu struct resource_list_x add_list; /* list of resources that 13869b03088fSYinghai Lu want additional resources */ 13879b03088fSYinghai Lu 13889b03088fSYinghai Lu max = pci_scan_child_bus(bus); 13899b03088fSYinghai Lu 13909b03088fSYinghai Lu add_list.next = NULL; 13919b03088fSYinghai Lu down_read(&pci_bus_sem); 13929b03088fSYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) 13939b03088fSYinghai Lu if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE || 13949b03088fSYinghai Lu dev->hdr_type == PCI_HEADER_TYPE_CARDBUS) 13959b03088fSYinghai Lu if (dev->subordinate) 13969b03088fSYinghai Lu __pci_bus_size_bridges(dev->subordinate, 13979b03088fSYinghai Lu &add_list); 13989b03088fSYinghai Lu up_read(&pci_bus_sem); 13999b03088fSYinghai Lu __pci_bus_assign_resources(bus, &add_list, NULL); 14009b03088fSYinghai Lu BUG_ON(add_list.next); 14019b03088fSYinghai Lu 14029b03088fSYinghai Lu pci_enable_bridges(bus); 14039b03088fSYinghai Lu pci_bus_add_devices(bus); 14049b03088fSYinghai Lu 14059b03088fSYinghai Lu return max; 14069b03088fSYinghai Lu } 14079b03088fSYinghai Lu EXPORT_SYMBOL_GPL(pci_rescan_bus); 14089b03088fSYinghai Lu #endif 1409