xref: /openbmc/linux/drivers/pci/setup-bus.c (revision 14fe5951b667872154d753e451dea043050e9006)
17328c8f4SBjorn Helgaas // SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvalds /*
3df62ab5eSBjorn Helgaas  * Support routines for initializing a PCI subsystem
41da177e4SLinus Torvalds  *
51da177e4SLinus Torvalds  * Extruded from code written by
61da177e4SLinus Torvalds  *      Dave Rusling (david.rusling@reo.mts.dec.com)
71da177e4SLinus Torvalds  *      David Mosberger (davidm@cs.arizona.edu)
81da177e4SLinus Torvalds  *	David Miller (davem@redhat.com)
91da177e4SLinus Torvalds  *
101da177e4SLinus Torvalds  * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
111da177e4SLinus Torvalds  *	     PCI-PCI bridges cleanup, sorted resource allocation.
121da177e4SLinus Torvalds  * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
131da177e4SLinus Torvalds  *	     Converted to allocation in 3 passes, which gives
141da177e4SLinus Torvalds  *	     tighter packing. Prefetchable range support.
151da177e4SLinus Torvalds  */
161da177e4SLinus Torvalds 
171da177e4SLinus Torvalds #include <linux/init.h>
181da177e4SLinus Torvalds #include <linux/kernel.h>
191da177e4SLinus Torvalds #include <linux/module.h>
201da177e4SLinus Torvalds #include <linux/pci.h>
211da177e4SLinus Torvalds #include <linux/errno.h>
221da177e4SLinus Torvalds #include <linux/ioport.h>
231da177e4SLinus Torvalds #include <linux/cache.h>
241da177e4SLinus Torvalds #include <linux/slab.h>
25584c5c42SRui Wang #include <linux/acpi.h>
266faf17f6SChris Wright #include "pci.h"
271da177e4SLinus Torvalds 
28844393f4SBjorn Helgaas unsigned int pci_flags;
2947087700SBjorn Helgaas 
30bdc4abecSYinghai Lu struct pci_dev_resource {
31bdc4abecSYinghai Lu 	struct list_head list;
322934a0deSYinghai Lu 	struct resource *res;
332934a0deSYinghai Lu 	struct pci_dev *dev;
34568ddef8SYinghai Lu 	resource_size_t start;
35568ddef8SYinghai Lu 	resource_size_t end;
36c8adf9a3SRam Pai 	resource_size_t add_size;
372bbc6942SRam Pai 	resource_size_t min_align;
38568ddef8SYinghai Lu 	unsigned long flags;
39568ddef8SYinghai Lu };
40568ddef8SYinghai Lu 
41bffc56d4SYinghai Lu static void free_list(struct list_head *head)
42bffc56d4SYinghai Lu {
43bffc56d4SYinghai Lu 	struct pci_dev_resource *dev_res, *tmp;
44bffc56d4SYinghai Lu 
45bffc56d4SYinghai Lu 	list_for_each_entry_safe(dev_res, tmp, head, list) {
46bffc56d4SYinghai Lu 		list_del(&dev_res->list);
47bffc56d4SYinghai Lu 		kfree(dev_res);
48bffc56d4SYinghai Lu 	}
49bffc56d4SYinghai Lu }
50094732a5SRam Pai 
51c8adf9a3SRam Pai /**
52c8adf9a3SRam Pai  * add_to_list() - add a new resource tracker to the list
53c8adf9a3SRam Pai  * @head:	Head of the list
54c8adf9a3SRam Pai  * @dev:	device corresponding to which the resource
55c8adf9a3SRam Pai  *		belongs
56c8adf9a3SRam Pai  * @res:	The resource to be tracked
57c8adf9a3SRam Pai  * @add_size:	additional size to be optionally added
58c8adf9a3SRam Pai  *              to the resource
59c8adf9a3SRam Pai  */
60bdc4abecSYinghai Lu static int add_to_list(struct list_head *head,
61c8adf9a3SRam Pai 		 struct pci_dev *dev, struct resource *res,
622bbc6942SRam Pai 		 resource_size_t add_size, resource_size_t min_align)
63568ddef8SYinghai Lu {
64764242a0SYinghai Lu 	struct pci_dev_resource *tmp;
65568ddef8SYinghai Lu 
66bdc4abecSYinghai Lu 	tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
67c7abb235SMarkus Elfring 	if (!tmp)
68ef62dfefSYinghai Lu 		return -ENOMEM;
69568ddef8SYinghai Lu 
70568ddef8SYinghai Lu 	tmp->res = res;
71568ddef8SYinghai Lu 	tmp->dev = dev;
72568ddef8SYinghai Lu 	tmp->start = res->start;
73568ddef8SYinghai Lu 	tmp->end = res->end;
74568ddef8SYinghai Lu 	tmp->flags = res->flags;
75c8adf9a3SRam Pai 	tmp->add_size = add_size;
762bbc6942SRam Pai 	tmp->min_align = min_align;
77bdc4abecSYinghai Lu 
78bdc4abecSYinghai Lu 	list_add(&tmp->list, head);
79ef62dfefSYinghai Lu 
80ef62dfefSYinghai Lu 	return 0;
81568ddef8SYinghai Lu }
82568ddef8SYinghai Lu 
83b9b0bba9SYinghai Lu static void remove_from_list(struct list_head *head,
843e6e0d80SYinghai Lu 				 struct resource *res)
853e6e0d80SYinghai Lu {
86b9b0bba9SYinghai Lu 	struct pci_dev_resource *dev_res, *tmp;
873e6e0d80SYinghai Lu 
88b9b0bba9SYinghai Lu 	list_for_each_entry_safe(dev_res, tmp, head, list) {
89b9b0bba9SYinghai Lu 		if (dev_res->res == res) {
90b9b0bba9SYinghai Lu 			list_del(&dev_res->list);
91b9b0bba9SYinghai Lu 			kfree(dev_res);
92bdc4abecSYinghai Lu 			break;
933e6e0d80SYinghai Lu 		}
943e6e0d80SYinghai Lu 	}
953e6e0d80SYinghai Lu }
963e6e0d80SYinghai Lu 
97d74b9027SWei Yang static struct pci_dev_resource *res_to_dev_res(struct list_head *head,
981c372353SYinghai Lu 					       struct resource *res)
991c372353SYinghai Lu {
100b9b0bba9SYinghai Lu 	struct pci_dev_resource *dev_res;
1011c372353SYinghai Lu 
102b9b0bba9SYinghai Lu 	list_for_each_entry(dev_res, head, list) {
10325e77388SBjorn Helgaas 		if (dev_res->res == res)
104d74b9027SWei Yang 			return dev_res;
105bdc4abecSYinghai Lu 	}
1061c372353SYinghai Lu 
107d74b9027SWei Yang 	return NULL;
1081c372353SYinghai Lu }
1091c372353SYinghai Lu 
110d74b9027SWei Yang static resource_size_t get_res_add_size(struct list_head *head,
111d74b9027SWei Yang 					struct resource *res)
112d74b9027SWei Yang {
113d74b9027SWei Yang 	struct pci_dev_resource *dev_res;
114d74b9027SWei Yang 
115d74b9027SWei Yang 	dev_res = res_to_dev_res(head, res);
116d74b9027SWei Yang 	return dev_res ? dev_res->add_size : 0;
117d74b9027SWei Yang }
118d74b9027SWei Yang 
119d74b9027SWei Yang static resource_size_t get_res_add_align(struct list_head *head,
120d74b9027SWei Yang 					 struct resource *res)
121d74b9027SWei Yang {
122d74b9027SWei Yang 	struct pci_dev_resource *dev_res;
123d74b9027SWei Yang 
124d74b9027SWei Yang 	dev_res = res_to_dev_res(head, res);
125d74b9027SWei Yang 	return dev_res ? dev_res->min_align : 0;
126d74b9027SWei Yang }
127d74b9027SWei Yang 
128d74b9027SWei Yang 
12978c3b329SYinghai Lu /* Sort resources by alignment */
130bdc4abecSYinghai Lu static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
13178c3b329SYinghai Lu {
13278c3b329SYinghai Lu 	int i;
13378c3b329SYinghai Lu 
13478c3b329SYinghai Lu 	for (i = 0; i < PCI_NUM_RESOURCES; i++) {
13578c3b329SYinghai Lu 		struct resource *r;
136bdc4abecSYinghai Lu 		struct pci_dev_resource *dev_res, *tmp;
13778c3b329SYinghai Lu 		resource_size_t r_align;
138bdc4abecSYinghai Lu 		struct list_head *n;
13978c3b329SYinghai Lu 
14078c3b329SYinghai Lu 		r = &dev->resource[i];
14178c3b329SYinghai Lu 
14278c3b329SYinghai Lu 		if (r->flags & IORESOURCE_PCI_FIXED)
14378c3b329SYinghai Lu 			continue;
14478c3b329SYinghai Lu 
14578c3b329SYinghai Lu 		if (!(r->flags) || r->parent)
14678c3b329SYinghai Lu 			continue;
14778c3b329SYinghai Lu 
14878c3b329SYinghai Lu 		r_align = pci_resource_alignment(dev, r);
14978c3b329SYinghai Lu 		if (!r_align) {
1507506dc79SFrederick Lawler 			pci_warn(dev, "BAR %d: %pR has bogus alignment\n",
15178c3b329SYinghai Lu 				 i, r);
15278c3b329SYinghai Lu 			continue;
15378c3b329SYinghai Lu 		}
15478c3b329SYinghai Lu 
155bdc4abecSYinghai Lu 		tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
15678c3b329SYinghai Lu 		if (!tmp)
157227f0647SRyan Desfosses 			panic("pdev_sort_resources(): kmalloc() failed!\n");
15878c3b329SYinghai Lu 		tmp->res = r;
15978c3b329SYinghai Lu 		tmp->dev = dev;
160bdc4abecSYinghai Lu 
161bdc4abecSYinghai Lu 		/* fallback is smallest one or list is empty*/
162bdc4abecSYinghai Lu 		n = head;
163bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list) {
164bdc4abecSYinghai Lu 			resource_size_t align;
165bdc4abecSYinghai Lu 
166bdc4abecSYinghai Lu 			align = pci_resource_alignment(dev_res->dev,
167bdc4abecSYinghai Lu 							 dev_res->res);
168bdc4abecSYinghai Lu 
169bdc4abecSYinghai Lu 			if (r_align > align) {
170bdc4abecSYinghai Lu 				n = &dev_res->list;
17178c3b329SYinghai Lu 				break;
17278c3b329SYinghai Lu 			}
17378c3b329SYinghai Lu 		}
174bdc4abecSYinghai Lu 		/* Insert it just before n*/
175bdc4abecSYinghai Lu 		list_add_tail(&tmp->list, n);
17678c3b329SYinghai Lu 	}
17778c3b329SYinghai Lu }
17878c3b329SYinghai Lu 
1796841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev,
180bdc4abecSYinghai Lu 				 struct list_head *head)
1811da177e4SLinus Torvalds {
1821da177e4SLinus Torvalds 	u16 class = dev->class >> 8;
1831da177e4SLinus Torvalds 
1849bded00bSKenji Kaneshige 	/* Don't touch classless devices or host bridges or ioapics.  */
1856841ec68SYinghai Lu 	if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
1866841ec68SYinghai Lu 		return;
1871da177e4SLinus Torvalds 
1889bded00bSKenji Kaneshige 	/* Don't touch ioapic devices already enabled by firmware */
18923186279SSatoru Takeuchi 	if (class == PCI_CLASS_SYSTEM_PIC) {
1909bded00bSKenji Kaneshige 		u16 command;
1919bded00bSKenji Kaneshige 		pci_read_config_word(dev, PCI_COMMAND, &command);
1929bded00bSKenji Kaneshige 		if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
1936841ec68SYinghai Lu 			return;
19423186279SSatoru Takeuchi 	}
19523186279SSatoru Takeuchi 
1966841ec68SYinghai Lu 	pdev_sort_resources(dev, head);
1971da177e4SLinus Torvalds }
1981da177e4SLinus Torvalds 
199fc075e1dSRam Pai static inline void reset_resource(struct resource *res)
200fc075e1dSRam Pai {
201fc075e1dSRam Pai 	res->start = 0;
202fc075e1dSRam Pai 	res->end = 0;
203fc075e1dSRam Pai 	res->flags = 0;
204fc075e1dSRam Pai }
205fc075e1dSRam Pai 
206c8adf9a3SRam Pai /**
2079e8bf93aSRam Pai  * reassign_resources_sorted() - satisfy any additional resource requests
208c8adf9a3SRam Pai  *
2099e8bf93aSRam Pai  * @realloc_head : head of the list tracking requests requiring additional
210c8adf9a3SRam Pai  *             resources
211c8adf9a3SRam Pai  * @head     : head of the list tracking requests with allocated
212c8adf9a3SRam Pai  *             resources
213c8adf9a3SRam Pai  *
2149e8bf93aSRam Pai  * Walk through each element of the realloc_head and try to procure
215c8adf9a3SRam Pai  * additional resources for the element, provided the element
216c8adf9a3SRam Pai  * is in the head list.
217c8adf9a3SRam Pai  */
218bdc4abecSYinghai Lu static void reassign_resources_sorted(struct list_head *realloc_head,
219bdc4abecSYinghai Lu 		struct list_head *head)
220c8adf9a3SRam Pai {
221c8adf9a3SRam Pai 	struct resource *res;
222b9b0bba9SYinghai Lu 	struct pci_dev_resource *add_res, *tmp;
223bdc4abecSYinghai Lu 	struct pci_dev_resource *dev_res;
224d74b9027SWei Yang 	resource_size_t add_size, align;
225c8adf9a3SRam Pai 	int idx;
226c8adf9a3SRam Pai 
227b9b0bba9SYinghai Lu 	list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
228bdc4abecSYinghai Lu 		bool found_match = false;
229bdc4abecSYinghai Lu 
230b9b0bba9SYinghai Lu 		res = add_res->res;
231c8adf9a3SRam Pai 		/* skip resource that has been reset */
232c8adf9a3SRam Pai 		if (!res->flags)
233c8adf9a3SRam Pai 			goto out;
234c8adf9a3SRam Pai 
235c8adf9a3SRam Pai 		/* skip this resource if not found in head list */
236bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list) {
237bdc4abecSYinghai Lu 			if (dev_res->res == res) {
238bdc4abecSYinghai Lu 				found_match = true;
239bdc4abecSYinghai Lu 				break;
240c8adf9a3SRam Pai 			}
241bdc4abecSYinghai Lu 		}
242bdc4abecSYinghai Lu 		if (!found_match)/* just skip */
243bdc4abecSYinghai Lu 			continue;
244c8adf9a3SRam Pai 
245b9b0bba9SYinghai Lu 		idx = res - &add_res->dev->resource[0];
246b9b0bba9SYinghai Lu 		add_size = add_res->add_size;
247d74b9027SWei Yang 		align = add_res->min_align;
2482bbc6942SRam Pai 		if (!resource_size(res)) {
249d74b9027SWei Yang 			res->start = align;
250c8adf9a3SRam Pai 			res->end = res->start + add_size - 1;
251b9b0bba9SYinghai Lu 			if (pci_assign_resource(add_res->dev, idx))
252c8adf9a3SRam Pai 				reset_resource(res);
2532bbc6942SRam Pai 		} else {
254b9b0bba9SYinghai Lu 			res->flags |= add_res->flags &
255bdc4abecSYinghai Lu 				 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
256b9b0bba9SYinghai Lu 			if (pci_reassign_resource(add_res->dev, idx,
257bdc4abecSYinghai Lu 						  add_size, align))
2587506dc79SFrederick Lawler 				pci_printk(KERN_DEBUG, add_res->dev,
259b592443dSYinghai Lu 					   "failed to add %llx res[%d]=%pR\n",
260b592443dSYinghai Lu 					   (unsigned long long)add_size,
261b592443dSYinghai Lu 					   idx, res);
262c8adf9a3SRam Pai 		}
263c8adf9a3SRam Pai out:
264b9b0bba9SYinghai Lu 		list_del(&add_res->list);
265b9b0bba9SYinghai Lu 		kfree(add_res);
266c8adf9a3SRam Pai 	}
267c8adf9a3SRam Pai }
268c8adf9a3SRam Pai 
269c8adf9a3SRam Pai /**
270c8adf9a3SRam Pai  * assign_requested_resources_sorted() - satisfy resource requests
271c8adf9a3SRam Pai  *
272c8adf9a3SRam Pai  * @head : head of the list tracking requests for resources
2738356aad4SWanpeng Li  * @fail_head : head of the list tracking requests that could
274c8adf9a3SRam Pai  *		not be allocated
275c8adf9a3SRam Pai  *
276c8adf9a3SRam Pai  * Satisfy resource requests of each element in the list. Add
277c8adf9a3SRam Pai  * requests that could not satisfied to the failed_list.
278c8adf9a3SRam Pai  */
279bdc4abecSYinghai Lu static void assign_requested_resources_sorted(struct list_head *head,
280bdc4abecSYinghai Lu 				 struct list_head *fail_head)
2816841ec68SYinghai Lu {
2826841ec68SYinghai Lu 	struct resource *res;
283bdc4abecSYinghai Lu 	struct pci_dev_resource *dev_res;
2846841ec68SYinghai Lu 	int idx;
2856841ec68SYinghai Lu 
286bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list) {
287bdc4abecSYinghai Lu 		res = dev_res->res;
288bdc4abecSYinghai Lu 		idx = res - &dev_res->dev->resource[0];
289bdc4abecSYinghai Lu 		if (resource_size(res) &&
290bdc4abecSYinghai Lu 		    pci_assign_resource(dev_res->dev, idx)) {
291a3cb999dSYinghai Lu 			if (fail_head) {
2929a928660SYinghai Lu 				/*
2939a928660SYinghai Lu 				 * if the failed res is for ROM BAR, and it will
2949a928660SYinghai Lu 				 * be enabled later, don't add it to the list
2959a928660SYinghai Lu 				 */
2969a928660SYinghai Lu 				if (!((idx == PCI_ROM_RESOURCE) &&
2979a928660SYinghai Lu 				      (!(res->flags & IORESOURCE_ROM_ENABLE))))
29867cc7e26SYinghai Lu 					add_to_list(fail_head,
29967cc7e26SYinghai Lu 						    dev_res->dev, res,
300f7625980SBjorn Helgaas 						    0 /* don't care */,
301f7625980SBjorn Helgaas 						    0 /* don't care */);
3029a928660SYinghai Lu 			}
303fc075e1dSRam Pai 			reset_resource(res);
304542df5deSRajesh Shah 		}
3051da177e4SLinus Torvalds 	}
3061da177e4SLinus Torvalds }
3071da177e4SLinus Torvalds 
308aa914f5eSYinghai Lu static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
309aa914f5eSYinghai Lu {
310aa914f5eSYinghai Lu 	struct pci_dev_resource *fail_res;
311aa914f5eSYinghai Lu 	unsigned long mask = 0;
312aa914f5eSYinghai Lu 
313aa914f5eSYinghai Lu 	/* check failed type */
314aa914f5eSYinghai Lu 	list_for_each_entry(fail_res, fail_head, list)
315aa914f5eSYinghai Lu 		mask |= fail_res->flags;
316aa914f5eSYinghai Lu 
317aa914f5eSYinghai Lu 	/*
318aa914f5eSYinghai Lu 	 * one pref failed resource will set IORESOURCE_MEM,
319aa914f5eSYinghai Lu 	 * as we can allocate pref in non-pref range.
320aa914f5eSYinghai Lu 	 * Will release all assigned non-pref sibling resources
321aa914f5eSYinghai Lu 	 * according to that bit.
322aa914f5eSYinghai Lu 	 */
323aa914f5eSYinghai Lu 	return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
324aa914f5eSYinghai Lu }
325aa914f5eSYinghai Lu 
326aa914f5eSYinghai Lu static bool pci_need_to_release(unsigned long mask, struct resource *res)
327aa914f5eSYinghai Lu {
328aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_IO)
329aa914f5eSYinghai Lu 		return !!(mask & IORESOURCE_IO);
330aa914f5eSYinghai Lu 
331aa914f5eSYinghai Lu 	/* check pref at first */
332aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_PREFETCH) {
333aa914f5eSYinghai Lu 		if (mask & IORESOURCE_PREFETCH)
334aa914f5eSYinghai Lu 			return true;
335aa914f5eSYinghai Lu 		/* count pref if its parent is non-pref */
336aa914f5eSYinghai Lu 		else if ((mask & IORESOURCE_MEM) &&
337aa914f5eSYinghai Lu 			 !(res->parent->flags & IORESOURCE_PREFETCH))
338aa914f5eSYinghai Lu 			return true;
339aa914f5eSYinghai Lu 		else
340aa914f5eSYinghai Lu 			return false;
341aa914f5eSYinghai Lu 	}
342aa914f5eSYinghai Lu 
343aa914f5eSYinghai Lu 	if (res->flags & IORESOURCE_MEM)
344aa914f5eSYinghai Lu 		return !!(mask & IORESOURCE_MEM);
345aa914f5eSYinghai Lu 
346aa914f5eSYinghai Lu 	return false;	/* should not get here */
347aa914f5eSYinghai Lu }
348aa914f5eSYinghai Lu 
349bdc4abecSYinghai Lu static void __assign_resources_sorted(struct list_head *head,
350bdc4abecSYinghai Lu 				 struct list_head *realloc_head,
351bdc4abecSYinghai Lu 				 struct list_head *fail_head)
352c8adf9a3SRam Pai {
3533e6e0d80SYinghai Lu 	/*
3543e6e0d80SYinghai Lu 	 * Should not assign requested resources at first.
3553e6e0d80SYinghai Lu 	 *   they could be adjacent, so later reassign can not reallocate
3563e6e0d80SYinghai Lu 	 *   them one by one in parent resource window.
357367fa982SMasanari Iida 	 * Try to assign requested + add_size at beginning
3583e6e0d80SYinghai Lu 	 *  if could do that, could get out early.
3593e6e0d80SYinghai Lu 	 *  if could not do that, we still try to assign requested at first,
3603e6e0d80SYinghai Lu 	 *    then try to reassign add_size for some resources.
361aa914f5eSYinghai Lu 	 *
362aa914f5eSYinghai Lu 	 * Separate three resource type checking if we need to release
363aa914f5eSYinghai Lu 	 * assigned resource after requested + add_size try.
364aa914f5eSYinghai Lu 	 *	1. if there is io port assign fail, will release assigned
365aa914f5eSYinghai Lu 	 *	   io port.
366aa914f5eSYinghai Lu 	 *	2. if there is pref mmio assign fail, release assigned
367aa914f5eSYinghai Lu 	 *	   pref mmio.
368aa914f5eSYinghai Lu 	 *	   if assigned pref mmio's parent is non-pref mmio and there
369aa914f5eSYinghai Lu 	 *	   is non-pref mmio assign fail, will release that assigned
370aa914f5eSYinghai Lu 	 *	   pref mmio.
371aa914f5eSYinghai Lu 	 *	3. if there is non-pref mmio assign fail or pref mmio
372aa914f5eSYinghai Lu 	 *	   assigned fail, will release assigned non-pref mmio.
3733e6e0d80SYinghai Lu 	 */
374bdc4abecSYinghai Lu 	LIST_HEAD(save_head);
375bdc4abecSYinghai Lu 	LIST_HEAD(local_fail_head);
376b9b0bba9SYinghai Lu 	struct pci_dev_resource *save_res;
377d74b9027SWei Yang 	struct pci_dev_resource *dev_res, *tmp_res, *dev_res2;
378aa914f5eSYinghai Lu 	unsigned long fail_type;
379d74b9027SWei Yang 	resource_size_t add_align, align;
3803e6e0d80SYinghai Lu 
3813e6e0d80SYinghai Lu 	/* Check if optional add_size is there */
382bdc4abecSYinghai Lu 	if (!realloc_head || list_empty(realloc_head))
3833e6e0d80SYinghai Lu 		goto requested_and_reassign;
3843e6e0d80SYinghai Lu 
3853e6e0d80SYinghai Lu 	/* Save original start, end, flags etc at first */
386bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list) {
387bdc4abecSYinghai Lu 		if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
388bffc56d4SYinghai Lu 			free_list(&save_head);
3893e6e0d80SYinghai Lu 			goto requested_and_reassign;
3903e6e0d80SYinghai Lu 		}
391bdc4abecSYinghai Lu 	}
3923e6e0d80SYinghai Lu 
3933e6e0d80SYinghai Lu 	/* Update res in head list with add_size in realloc_head list */
394d74b9027SWei Yang 	list_for_each_entry_safe(dev_res, tmp_res, head, list) {
395bdc4abecSYinghai Lu 		dev_res->res->end += get_res_add_size(realloc_head,
396bdc4abecSYinghai Lu 							dev_res->res);
3973e6e0d80SYinghai Lu 
398d74b9027SWei Yang 		/*
399d74b9027SWei Yang 		 * There are two kinds of additional resources in the list:
400d74b9027SWei Yang 		 * 1. bridge resource  -- IORESOURCE_STARTALIGN
401d74b9027SWei Yang 		 * 2. SR-IOV resource   -- IORESOURCE_SIZEALIGN
402d74b9027SWei Yang 		 * Here just fix the additional alignment for bridge
403d74b9027SWei Yang 		 */
404d74b9027SWei Yang 		if (!(dev_res->res->flags & IORESOURCE_STARTALIGN))
405d74b9027SWei Yang 			continue;
406d74b9027SWei Yang 
407d74b9027SWei Yang 		add_align = get_res_add_align(realloc_head, dev_res->res);
408d74b9027SWei Yang 
409d74b9027SWei Yang 		/*
410d74b9027SWei Yang 		 * The "head" list is sorted by the alignment to make sure
411d74b9027SWei Yang 		 * resources with bigger alignment will be assigned first.
412d74b9027SWei Yang 		 * After we change the alignment of a dev_res in "head" list,
413d74b9027SWei Yang 		 * we need to reorder the list by alignment to make it
414d74b9027SWei Yang 		 * consistent.
415d74b9027SWei Yang 		 */
416d74b9027SWei Yang 		if (add_align > dev_res->res->start) {
417552bc94eSYinghai Lu 			resource_size_t r_size = resource_size(dev_res->res);
418552bc94eSYinghai Lu 
419d74b9027SWei Yang 			dev_res->res->start = add_align;
420552bc94eSYinghai Lu 			dev_res->res->end = add_align + r_size - 1;
421d74b9027SWei Yang 
422d74b9027SWei Yang 			list_for_each_entry(dev_res2, head, list) {
423d74b9027SWei Yang 				align = pci_resource_alignment(dev_res2->dev,
424d74b9027SWei Yang 							       dev_res2->res);
425a6b65983SWei Yang 				if (add_align > align) {
426d74b9027SWei Yang 					list_move_tail(&dev_res->list,
427d74b9027SWei Yang 						       &dev_res2->list);
428a6b65983SWei Yang 					break;
429a6b65983SWei Yang 				}
430d74b9027SWei Yang 			}
431d74b9027SWei Yang 		}
432d74b9027SWei Yang 
433d74b9027SWei Yang 	}
434d74b9027SWei Yang 
4353e6e0d80SYinghai Lu 	/* Try updated head list with add_size added */
4363e6e0d80SYinghai Lu 	assign_requested_resources_sorted(head, &local_fail_head);
4373e6e0d80SYinghai Lu 
4383e6e0d80SYinghai Lu 	/* all assigned with add_size ? */
439bdc4abecSYinghai Lu 	if (list_empty(&local_fail_head)) {
4403e6e0d80SYinghai Lu 		/* Remove head list from realloc_head list */
441bdc4abecSYinghai Lu 		list_for_each_entry(dev_res, head, list)
442bdc4abecSYinghai Lu 			remove_from_list(realloc_head, dev_res->res);
443bffc56d4SYinghai Lu 		free_list(&save_head);
444bffc56d4SYinghai Lu 		free_list(head);
4453e6e0d80SYinghai Lu 		return;
4463e6e0d80SYinghai Lu 	}
4473e6e0d80SYinghai Lu 
448aa914f5eSYinghai Lu 	/* check failed type */
449aa914f5eSYinghai Lu 	fail_type = pci_fail_res_type_mask(&local_fail_head);
450aa914f5eSYinghai Lu 	/* remove not need to be released assigned res from head list etc */
451aa914f5eSYinghai Lu 	list_for_each_entry_safe(dev_res, tmp_res, head, list)
452aa914f5eSYinghai Lu 		if (dev_res->res->parent &&
453aa914f5eSYinghai Lu 		    !pci_need_to_release(fail_type, dev_res->res)) {
454aa914f5eSYinghai Lu 			/* remove it from realloc_head list */
455aa914f5eSYinghai Lu 			remove_from_list(realloc_head, dev_res->res);
456aa914f5eSYinghai Lu 			remove_from_list(&save_head, dev_res->res);
457aa914f5eSYinghai Lu 			list_del(&dev_res->list);
458aa914f5eSYinghai Lu 			kfree(dev_res);
459aa914f5eSYinghai Lu 		}
460aa914f5eSYinghai Lu 
461bffc56d4SYinghai Lu 	free_list(&local_fail_head);
4623e6e0d80SYinghai Lu 	/* Release assigned resource */
463bdc4abecSYinghai Lu 	list_for_each_entry(dev_res, head, list)
464bdc4abecSYinghai Lu 		if (dev_res->res->parent)
465bdc4abecSYinghai Lu 			release_resource(dev_res->res);
4663e6e0d80SYinghai Lu 	/* Restore start/end/flags from saved list */
467b9b0bba9SYinghai Lu 	list_for_each_entry(save_res, &save_head, list) {
468b9b0bba9SYinghai Lu 		struct resource *res = save_res->res;
4693e6e0d80SYinghai Lu 
470b9b0bba9SYinghai Lu 		res->start = save_res->start;
471b9b0bba9SYinghai Lu 		res->end = save_res->end;
472b9b0bba9SYinghai Lu 		res->flags = save_res->flags;
4733e6e0d80SYinghai Lu 	}
474bffc56d4SYinghai Lu 	free_list(&save_head);
4753e6e0d80SYinghai Lu 
4763e6e0d80SYinghai Lu requested_and_reassign:
477c8adf9a3SRam Pai 	/* Satisfy the must-have resource requests */
478c8adf9a3SRam Pai 	assign_requested_resources_sorted(head, fail_head);
479c8adf9a3SRam Pai 
4800a2daa1cSRam Pai 	/* Try to satisfy any additional optional resource
481c8adf9a3SRam Pai 		requests */
4829e8bf93aSRam Pai 	if (realloc_head)
4839e8bf93aSRam Pai 		reassign_resources_sorted(realloc_head, head);
484bffc56d4SYinghai Lu 	free_list(head);
485c8adf9a3SRam Pai }
486c8adf9a3SRam Pai 
4876841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev,
488bdc4abecSYinghai Lu 				 struct list_head *add_head,
489bdc4abecSYinghai Lu 				 struct list_head *fail_head)
4906841ec68SYinghai Lu {
491bdc4abecSYinghai Lu 	LIST_HEAD(head);
4926841ec68SYinghai Lu 
4936841ec68SYinghai Lu 	__dev_sort_resources(dev, &head);
4948424d759SYinghai Lu 	__assign_resources_sorted(&head, add_head, fail_head);
4956841ec68SYinghai Lu 
4966841ec68SYinghai Lu }
4976841ec68SYinghai Lu 
4986841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus,
499bdc4abecSYinghai Lu 					 struct list_head *realloc_head,
500bdc4abecSYinghai Lu 					 struct list_head *fail_head)
5016841ec68SYinghai Lu {
5026841ec68SYinghai Lu 	struct pci_dev *dev;
503bdc4abecSYinghai Lu 	LIST_HEAD(head);
5046841ec68SYinghai Lu 
5056841ec68SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list)
5066841ec68SYinghai Lu 		__dev_sort_resources(dev, &head);
5076841ec68SYinghai Lu 
5089e8bf93aSRam Pai 	__assign_resources_sorted(&head, realloc_head, fail_head);
5096841ec68SYinghai Lu }
5106841ec68SYinghai Lu 
511b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus)
5121da177e4SLinus Torvalds {
5131da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
514c7dabef8SBjorn Helgaas 	struct resource *res;
5151da177e4SLinus Torvalds 	struct pci_bus_region region;
5161da177e4SLinus Torvalds 
5177506dc79SFrederick Lawler 	pci_info(bridge, "CardBus bridge to %pR\n",
518b918c62eSYinghai Lu 		 &bus->busn_res);
5191da177e4SLinus Torvalds 
520c7dabef8SBjorn Helgaas 	res = bus->resource[0];
521fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
522c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
5231da177e4SLinus Torvalds 		/*
5241da177e4SLinus Torvalds 		 * The IO resource is allocated a range twice as large as it
5251da177e4SLinus Torvalds 		 * would normally need.  This allows us to set both IO regs.
5261da177e4SLinus Torvalds 		 */
5277506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
5281da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
5291da177e4SLinus Torvalds 					region.start);
5301da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
5311da177e4SLinus Torvalds 					region.end);
5321da177e4SLinus Torvalds 	}
5331da177e4SLinus Torvalds 
534c7dabef8SBjorn Helgaas 	res = bus->resource[1];
535fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
536c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
5377506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
5381da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
5391da177e4SLinus Torvalds 					region.start);
5401da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
5411da177e4SLinus Torvalds 					region.end);
5421da177e4SLinus Torvalds 	}
5431da177e4SLinus Torvalds 
544c7dabef8SBjorn Helgaas 	res = bus->resource[2];
545fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
546c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
5477506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
5481da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
5491da177e4SLinus Torvalds 					region.start);
5501da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
5511da177e4SLinus Torvalds 					region.end);
5521da177e4SLinus Torvalds 	}
5531da177e4SLinus Torvalds 
554c7dabef8SBjorn Helgaas 	res = bus->resource[3];
555fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
556c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
5577506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
5581da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
5591da177e4SLinus Torvalds 					region.start);
5601da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
5611da177e4SLinus Torvalds 					region.end);
5621da177e4SLinus Torvalds 	}
5631da177e4SLinus Torvalds }
564b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus);
5651da177e4SLinus Torvalds 
5661da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected.
5671da177e4SLinus Torvalds    PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
5681da177e4SLinus Torvalds    requires that if there is no I/O ports or memory behind the
5691da177e4SLinus Torvalds    bridge, corresponding range must be turned off by writing base
5701da177e4SLinus Torvalds    value greater than limit to the bridge's base/limit registers.
5711da177e4SLinus Torvalds 
5721da177e4SLinus Torvalds    Note: care must be taken when updating I/O base/limit registers
5731da177e4SLinus Torvalds    of bridges which support 32-bit I/O. This update requires two
5741da177e4SLinus Torvalds    config space writes, so it's quite possible that an I/O window of
5751da177e4SLinus Torvalds    the bridge will have some undesirable address (e.g. 0) after the
5761da177e4SLinus Torvalds    first write. Ditto 64-bit prefetchable MMIO.  */
5773f2f4dc4SYinghai Lu static void pci_setup_bridge_io(struct pci_dev *bridge)
5781da177e4SLinus Torvalds {
579c7dabef8SBjorn Helgaas 	struct resource *res;
5801da177e4SLinus Torvalds 	struct pci_bus_region region;
5812b28ae19SBjorn Helgaas 	unsigned long io_mask;
5822b28ae19SBjorn Helgaas 	u8 io_base_lo, io_limit_lo;
5835b764b83SBjorn Helgaas 	u16 l;
5845b764b83SBjorn Helgaas 	u32 io_upper16;
5851da177e4SLinus Torvalds 
5862b28ae19SBjorn Helgaas 	io_mask = PCI_IO_RANGE_MASK;
5872b28ae19SBjorn Helgaas 	if (bridge->io_window_1k)
5882b28ae19SBjorn Helgaas 		io_mask = PCI_IO_1K_RANGE_MASK;
5892b28ae19SBjorn Helgaas 
5901da177e4SLinus Torvalds 	/* Set up the top and bottom of the PCI I/O segment for this bus. */
5913f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
592fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
593c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_IO) {
5945b764b83SBjorn Helgaas 		pci_read_config_word(bridge, PCI_IO_BASE, &l);
5952b28ae19SBjorn Helgaas 		io_base_lo = (region.start >> 8) & io_mask;
5962b28ae19SBjorn Helgaas 		io_limit_lo = (region.end >> 8) & io_mask;
5975b764b83SBjorn Helgaas 		l = ((u16) io_limit_lo << 8) | io_base_lo;
5981da177e4SLinus Torvalds 		/* Set up upper 16 bits of I/O base/limit. */
5991da177e4SLinus Torvalds 		io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
6007506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
6017cc5997dSYinghai Lu 	} else {
6021da177e4SLinus Torvalds 		/* Clear upper 16 bits of I/O base/limit. */
6031da177e4SLinus Torvalds 		io_upper16 = 0;
6041da177e4SLinus Torvalds 		l = 0x00f0;
6051da177e4SLinus Torvalds 	}
6061da177e4SLinus Torvalds 	/* Temporarily disable the I/O range before updating PCI_IO_BASE. */
6071da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
6081da177e4SLinus Torvalds 	/* Update lower 16 bits of I/O base/limit. */
6095b764b83SBjorn Helgaas 	pci_write_config_word(bridge, PCI_IO_BASE, l);
6101da177e4SLinus Torvalds 	/* Update upper 16 bits of I/O base/limit. */
6111da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
6127cc5997dSYinghai Lu }
6131da177e4SLinus Torvalds 
6143f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio(struct pci_dev *bridge)
6157cc5997dSYinghai Lu {
6167cc5997dSYinghai Lu 	struct resource *res;
6177cc5997dSYinghai Lu 	struct pci_bus_region region;
6187cc5997dSYinghai Lu 	u32 l;
6197cc5997dSYinghai Lu 
6207cc5997dSYinghai Lu 	/* Set up the top and bottom of the PCI Memory segment for this bus. */
6213f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
622fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
623c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_MEM) {
6241da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
6251da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
6267506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
6277cc5997dSYinghai Lu 	} else {
6281da177e4SLinus Torvalds 		l = 0x0000fff0;
6291da177e4SLinus Torvalds 	}
6301da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
6317cc5997dSYinghai Lu }
6327cc5997dSYinghai Lu 
6333f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge)
6347cc5997dSYinghai Lu {
6357cc5997dSYinghai Lu 	struct resource *res;
6367cc5997dSYinghai Lu 	struct pci_bus_region region;
6377cc5997dSYinghai Lu 	u32 l, bu, lu;
6381da177e4SLinus Torvalds 
6391da177e4SLinus Torvalds 	/* Clear out the upper 32 bits of PREF limit.
6401da177e4SLinus Torvalds 	   If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
6411da177e4SLinus Torvalds 	   disables PREF range, which is ok. */
6421da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
6431da177e4SLinus Torvalds 
6441da177e4SLinus Torvalds 	/* Set up PREF base/limit. */
645c40a22e0SBenjamin Herrenschmidt 	bu = lu = 0;
6463f2f4dc4SYinghai Lu 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
647fc279850SYinghai Lu 	pcibios_resource_to_bus(bridge->bus, &region, res);
648c7dabef8SBjorn Helgaas 	if (res->flags & IORESOURCE_PREFETCH) {
6491da177e4SLinus Torvalds 		l = (region.start >> 16) & 0xfff0;
6501da177e4SLinus Torvalds 		l |= region.end & 0xfff00000;
651c7dabef8SBjorn Helgaas 		if (res->flags & IORESOURCE_MEM_64) {
65213d36c24SAndrew Morton 			bu = upper_32_bits(region.start);
65313d36c24SAndrew Morton 			lu = upper_32_bits(region.end);
6541f82de10SYinghai Lu 		}
6557506dc79SFrederick Lawler 		pci_info(bridge, "  bridge window %pR\n", res);
6567cc5997dSYinghai Lu 	} else {
6571da177e4SLinus Torvalds 		l = 0x0000fff0;
6581da177e4SLinus Torvalds 	}
6591da177e4SLinus Torvalds 	pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
6601da177e4SLinus Torvalds 
661c40a22e0SBenjamin Herrenschmidt 	/* Set the upper 32 bits of PREF base & limit. */
662c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
663c40a22e0SBenjamin Herrenschmidt 	pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
6647cc5997dSYinghai Lu }
6657cc5997dSYinghai Lu 
6667cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
6677cc5997dSYinghai Lu {
6687cc5997dSYinghai Lu 	struct pci_dev *bridge = bus->self;
6697cc5997dSYinghai Lu 
6707506dc79SFrederick Lawler 	pci_info(bridge, "PCI bridge to %pR\n",
671b918c62eSYinghai Lu 		 &bus->busn_res);
6727cc5997dSYinghai Lu 
6737cc5997dSYinghai Lu 	if (type & IORESOURCE_IO)
6743f2f4dc4SYinghai Lu 		pci_setup_bridge_io(bridge);
6757cc5997dSYinghai Lu 
6767cc5997dSYinghai Lu 	if (type & IORESOURCE_MEM)
6773f2f4dc4SYinghai Lu 		pci_setup_bridge_mmio(bridge);
6787cc5997dSYinghai Lu 
6797cc5997dSYinghai Lu 	if (type & IORESOURCE_PREFETCH)
6803f2f4dc4SYinghai Lu 		pci_setup_bridge_mmio_pref(bridge);
6811da177e4SLinus Torvalds 
6821da177e4SLinus Torvalds 	pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
6831da177e4SLinus Torvalds }
6841da177e4SLinus Torvalds 
685d366d28cSGavin Shan void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
686d366d28cSGavin Shan {
687d366d28cSGavin Shan }
688d366d28cSGavin Shan 
689e2444273SBenjamin Herrenschmidt void pci_setup_bridge(struct pci_bus *bus)
6907cc5997dSYinghai Lu {
6917cc5997dSYinghai Lu 	unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
6927cc5997dSYinghai Lu 				  IORESOURCE_PREFETCH;
6937cc5997dSYinghai Lu 
694d366d28cSGavin Shan 	pcibios_setup_bridge(bus, type);
6957cc5997dSYinghai Lu 	__pci_setup_bridge(bus, type);
6967cc5997dSYinghai Lu }
6977cc5997dSYinghai Lu 
6988505e729SYinghai Lu 
6998505e729SYinghai Lu int pci_claim_bridge_resource(struct pci_dev *bridge, int i)
7008505e729SYinghai Lu {
7018505e729SYinghai Lu 	if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END)
7028505e729SYinghai Lu 		return 0;
7038505e729SYinghai Lu 
7048505e729SYinghai Lu 	if (pci_claim_resource(bridge, i) == 0)
7058505e729SYinghai Lu 		return 0;	/* claimed the window */
7068505e729SYinghai Lu 
7078505e729SYinghai Lu 	if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI)
7088505e729SYinghai Lu 		return 0;
7098505e729SYinghai Lu 
7108505e729SYinghai Lu 	if (!pci_bus_clip_resource(bridge, i))
7118505e729SYinghai Lu 		return -EINVAL;	/* clipping didn't change anything */
7128505e729SYinghai Lu 
7138505e729SYinghai Lu 	switch (i - PCI_BRIDGE_RESOURCES) {
7148505e729SYinghai Lu 	case 0:
7158505e729SYinghai Lu 		pci_setup_bridge_io(bridge);
7168505e729SYinghai Lu 		break;
7178505e729SYinghai Lu 	case 1:
7188505e729SYinghai Lu 		pci_setup_bridge_mmio(bridge);
7198505e729SYinghai Lu 		break;
7208505e729SYinghai Lu 	case 2:
7218505e729SYinghai Lu 		pci_setup_bridge_mmio_pref(bridge);
7228505e729SYinghai Lu 		break;
7238505e729SYinghai Lu 	default:
7248505e729SYinghai Lu 		return -EINVAL;
7258505e729SYinghai Lu 	}
7268505e729SYinghai Lu 
7278505e729SYinghai Lu 	if (pci_claim_resource(bridge, i) == 0)
7288505e729SYinghai Lu 		return 0;	/* claimed a smaller window */
7298505e729SYinghai Lu 
7308505e729SYinghai Lu 	return -EINVAL;
7318505e729SYinghai Lu }
7328505e729SYinghai Lu 
7331da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and
7341da177e4SLinus Torvalds    prefetchable memory ranges. If not, the respective
7351da177e4SLinus Torvalds    base/limit registers must be read-only and read as 0. */
73696bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus)
7371da177e4SLinus Torvalds {
7381da177e4SLinus Torvalds 	u16 io;
7391da177e4SLinus Torvalds 	u32 pmem;
7401da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
7411da177e4SLinus Torvalds 	struct resource *b_res;
7421da177e4SLinus Torvalds 
7431da177e4SLinus Torvalds 	b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
7441da177e4SLinus Torvalds 	b_res[1].flags |= IORESOURCE_MEM;
7451da177e4SLinus Torvalds 
7461da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_IO_BASE, &io);
7471da177e4SLinus Torvalds 	if (!io) {
748d2f54d9bSBjorn Helgaas 		pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
7491da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_IO_BASE, &io);
7501da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
7511da177e4SLinus Torvalds 	}
7521da177e4SLinus Torvalds 	if (io)
7531da177e4SLinus Torvalds 		b_res[0].flags |= IORESOURCE_IO;
754d2f54d9bSBjorn Helgaas 
7551da177e4SLinus Torvalds 	/*  DECchip 21050 pass 2 errata: the bridge may miss an address
7561da177e4SLinus Torvalds 	    disconnect boundary by one PCI data phase.
7571da177e4SLinus Torvalds 	    Workaround: do not use prefetching on this device. */
7581da177e4SLinus Torvalds 	if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
7591da177e4SLinus Torvalds 		return;
760d2f54d9bSBjorn Helgaas 
7611da177e4SLinus Torvalds 	pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
7621da177e4SLinus Torvalds 	if (!pmem) {
7631da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
764d2f54d9bSBjorn Helgaas 					       0xffe0fff0);
7651da177e4SLinus Torvalds 		pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
7661da177e4SLinus Torvalds 		pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
7671da177e4SLinus Torvalds 	}
7681f82de10SYinghai Lu 	if (pmem) {
7691da177e4SLinus Torvalds 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
77099586105SYinghai Lu 		if ((pmem & PCI_PREF_RANGE_TYPE_MASK) ==
77199586105SYinghai Lu 		    PCI_PREF_RANGE_TYPE_64) {
7721f82de10SYinghai Lu 			b_res[2].flags |= IORESOURCE_MEM_64;
77399586105SYinghai Lu 			b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
77499586105SYinghai Lu 		}
7751f82de10SYinghai Lu 	}
7761f82de10SYinghai Lu 
7771f82de10SYinghai Lu 	/* double check if bridge does support 64 bit pref */
7781f82de10SYinghai Lu 	if (b_res[2].flags & IORESOURCE_MEM_64) {
7791f82de10SYinghai Lu 		u32 mem_base_hi, tmp;
7801f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
7811f82de10SYinghai Lu 					 &mem_base_hi);
7821f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
7831f82de10SYinghai Lu 					       0xffffffff);
7841f82de10SYinghai Lu 		pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
7851f82de10SYinghai Lu 		if (!tmp)
7861f82de10SYinghai Lu 			b_res[2].flags &= ~IORESOURCE_MEM_64;
7871f82de10SYinghai Lu 		pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
7881f82de10SYinghai Lu 				       mem_base_hi);
7891f82de10SYinghai Lu 	}
7901da177e4SLinus Torvalds }
7911da177e4SLinus Torvalds 
7921da177e4SLinus Torvalds /* Helper function for sizing routines: find first available
7931da177e4SLinus Torvalds    bus resource of a given type. Note: we intentionally skip
7941da177e4SLinus Torvalds    the bus resources which have already been assigned (that is,
7951da177e4SLinus Torvalds    have non-NULL parent resource). */
7965b285415SYinghai Lu static struct resource *find_free_bus_resource(struct pci_bus *bus,
7975b285415SYinghai Lu 			 unsigned long type_mask, unsigned long type)
7981da177e4SLinus Torvalds {
7991da177e4SLinus Torvalds 	int i;
8001da177e4SLinus Torvalds 	struct resource *r;
8011da177e4SLinus Torvalds 
80289a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, r, i) {
803299de034SIvan Kokshaysky 		if (r == &ioport_resource || r == &iomem_resource)
804299de034SIvan Kokshaysky 			continue;
80555a10984SJesse Barnes 		if (r && (r->flags & type_mask) == type && !r->parent)
8061da177e4SLinus Torvalds 			return r;
8071da177e4SLinus Torvalds 	}
8081da177e4SLinus Torvalds 	return NULL;
8091da177e4SLinus Torvalds }
8101da177e4SLinus Torvalds 
81113583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size,
81213583b16SRam Pai 		resource_size_t min_size,
81313583b16SRam Pai 		resource_size_t size1,
81413583b16SRam Pai 		resource_size_t old_size,
81513583b16SRam Pai 		resource_size_t align)
81613583b16SRam Pai {
81713583b16SRam Pai 	if (size < min_size)
81813583b16SRam Pai 		size = min_size;
81913583b16SRam Pai 	if (old_size == 1)
82013583b16SRam Pai 		old_size = 0;
82113583b16SRam Pai 	/* To be fixed in 2.5: we should have sort of HAVE_ISA
82213583b16SRam Pai 	   flag in the struct pci_bus. */
82313583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
82413583b16SRam Pai 	size = (size & 0xff) + ((size & ~0xffUL) << 2);
82513583b16SRam Pai #endif
82613583b16SRam Pai 	size = ALIGN(size + size1, align);
82713583b16SRam Pai 	if (size < old_size)
82813583b16SRam Pai 		size = old_size;
82913583b16SRam Pai 	return size;
83013583b16SRam Pai }
83113583b16SRam Pai 
83213583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size,
83313583b16SRam Pai 		resource_size_t min_size,
83413583b16SRam Pai 		resource_size_t size1,
83513583b16SRam Pai 		resource_size_t old_size,
83613583b16SRam Pai 		resource_size_t align)
83713583b16SRam Pai {
83813583b16SRam Pai 	if (size < min_size)
83913583b16SRam Pai 		size = min_size;
84013583b16SRam Pai 	if (old_size == 1)
84113583b16SRam Pai 		old_size = 0;
84213583b16SRam Pai 	if (size < old_size)
84313583b16SRam Pai 		size = old_size;
84413583b16SRam Pai 	size = ALIGN(size + size1, align);
84513583b16SRam Pai 	return size;
84613583b16SRam Pai }
84713583b16SRam Pai 
848ac5ad93eSGavin Shan resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
849ac5ad93eSGavin Shan 						unsigned long type)
850ac5ad93eSGavin Shan {
851ac5ad93eSGavin Shan 	return 1;
852ac5ad93eSGavin Shan }
853ac5ad93eSGavin Shan 
854ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_MEM_ALIGN	0x100000	/* 1MiB */
855ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN	0x1000		/* 4KiB */
856ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN_1K	0x400		/* 1KiB */
857ac5ad93eSGavin Shan 
858ac5ad93eSGavin Shan static resource_size_t window_alignment(struct pci_bus *bus,
859ac5ad93eSGavin Shan 					unsigned long type)
860ac5ad93eSGavin Shan {
861ac5ad93eSGavin Shan 	resource_size_t align = 1, arch_align;
862ac5ad93eSGavin Shan 
863ac5ad93eSGavin Shan 	if (type & IORESOURCE_MEM)
864ac5ad93eSGavin Shan 		align = PCI_P2P_DEFAULT_MEM_ALIGN;
865ac5ad93eSGavin Shan 	else if (type & IORESOURCE_IO) {
866ac5ad93eSGavin Shan 		/*
867ac5ad93eSGavin Shan 		 * Per spec, I/O windows are 4K-aligned, but some
868ac5ad93eSGavin Shan 		 * bridges have an extension to support 1K alignment.
869ac5ad93eSGavin Shan 		 */
870ac5ad93eSGavin Shan 		if (bus->self->io_window_1k)
871ac5ad93eSGavin Shan 			align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
872ac5ad93eSGavin Shan 		else
873ac5ad93eSGavin Shan 			align = PCI_P2P_DEFAULT_IO_ALIGN;
874ac5ad93eSGavin Shan 	}
875ac5ad93eSGavin Shan 
876ac5ad93eSGavin Shan 	arch_align = pcibios_window_alignment(bus, type);
877ac5ad93eSGavin Shan 	return max(align, arch_align);
878ac5ad93eSGavin Shan }
879ac5ad93eSGavin Shan 
880c8adf9a3SRam Pai /**
881c8adf9a3SRam Pai  * pbus_size_io() - size the io window of a given bus
882c8adf9a3SRam Pai  *
883c8adf9a3SRam Pai  * @bus : the bus
884c8adf9a3SRam Pai  * @min_size : the minimum io window that must to be allocated
885c8adf9a3SRam Pai  * @add_size : additional optional io window
8869e8bf93aSRam Pai  * @realloc_head : track the additional io window on this list
887c8adf9a3SRam Pai  *
888c8adf9a3SRam Pai  * Sizing the IO windows of the PCI-PCI bridge is trivial,
889fd591341SYinghai Lu  * since these windows have 1K or 4K granularity and the IO ranges
890c8adf9a3SRam Pai  * of non-bridge PCI devices are limited to 256 bytes.
891c8adf9a3SRam Pai  * We must be careful with the ISA aliasing though.
892c8adf9a3SRam Pai  */
893c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
894bdc4abecSYinghai Lu 		resource_size_t add_size, struct list_head *realloc_head)
8951da177e4SLinus Torvalds {
8961da177e4SLinus Torvalds 	struct pci_dev *dev;
8975b285415SYinghai Lu 	struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO,
8985b285415SYinghai Lu 							IORESOURCE_IO);
89911251a86SWei Yang 	resource_size_t size = 0, size0 = 0, size1 = 0;
900be768912SYinghai Lu 	resource_size_t children_add_size = 0;
9012d1d6678SBjorn Helgaas 	resource_size_t min_align, align;
9021da177e4SLinus Torvalds 
9031da177e4SLinus Torvalds 	if (!b_res)
9041da177e4SLinus Torvalds 		return;
9051da177e4SLinus Torvalds 
9062d1d6678SBjorn Helgaas 	min_align = window_alignment(bus, IORESOURCE_IO);
9071da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
9081da177e4SLinus Torvalds 		int i;
9091da177e4SLinus Torvalds 
9101da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
9111da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
9121da177e4SLinus Torvalds 			unsigned long r_size;
9131da177e4SLinus Torvalds 
9141da177e4SLinus Torvalds 			if (r->parent || !(r->flags & IORESOURCE_IO))
9151da177e4SLinus Torvalds 				continue;
916022edd86SZhao, Yu 			r_size = resource_size(r);
9171da177e4SLinus Torvalds 
9181da177e4SLinus Torvalds 			if (r_size < 0x400)
9191da177e4SLinus Torvalds 				/* Might be re-aligned for ISA */
9201da177e4SLinus Torvalds 				size += r_size;
9211da177e4SLinus Torvalds 			else
9221da177e4SLinus Torvalds 				size1 += r_size;
923be768912SYinghai Lu 
924fd591341SYinghai Lu 			align = pci_resource_alignment(dev, r);
925fd591341SYinghai Lu 			if (align > min_align)
926fd591341SYinghai Lu 				min_align = align;
927fd591341SYinghai Lu 
9289e8bf93aSRam Pai 			if (realloc_head)
9299e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
9301da177e4SLinus Torvalds 		}
9311da177e4SLinus Torvalds 	}
932fd591341SYinghai Lu 
933c8adf9a3SRam Pai 	size0 = calculate_iosize(size, min_size, size1,
934fd591341SYinghai Lu 			resource_size(b_res), min_align);
935be768912SYinghai Lu 	if (children_add_size > add_size)
936be768912SYinghai Lu 		add_size = children_add_size;
9379e8bf93aSRam Pai 	size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
938a4ac9feaSYinghai Lu 		calculate_iosize(size, min_size, add_size + size1,
939fd591341SYinghai Lu 			resource_size(b_res), min_align);
940c8adf9a3SRam Pai 	if (!size0 && !size1) {
941865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
9427506dc79SFrederick Lawler 			pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
943227f0647SRyan Desfosses 				 b_res, &bus->busn_res);
9441da177e4SLinus Torvalds 		b_res->flags = 0;
9451da177e4SLinus Torvalds 		return;
9461da177e4SLinus Torvalds 	}
947fd591341SYinghai Lu 
948fd591341SYinghai Lu 	b_res->start = min_align;
949c8adf9a3SRam Pai 	b_res->end = b_res->start + size0 - 1;
95088452565SIvan Kokshaysky 	b_res->flags |= IORESOURCE_STARTALIGN;
951b592443dSYinghai Lu 	if (size1 > size0 && realloc_head) {
952fd591341SYinghai Lu 		add_to_list(realloc_head, bus->self, b_res, size1-size0,
953fd591341SYinghai Lu 			    min_align);
9547506dc79SFrederick Lawler 		pci_printk(KERN_DEBUG, bus->self, "bridge window %pR to %pR add_size %llx\n",
955227f0647SRyan Desfosses 			   b_res, &bus->busn_res,
95611251a86SWei Yang 			   (unsigned long long)size1-size0);
957b592443dSYinghai Lu 	}
9581da177e4SLinus Torvalds }
9591da177e4SLinus Torvalds 
960c121504eSGavin Shan static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
961c121504eSGavin Shan 						  int max_order)
962c121504eSGavin Shan {
963c121504eSGavin Shan 	resource_size_t align = 0;
964c121504eSGavin Shan 	resource_size_t min_align = 0;
965c121504eSGavin Shan 	int order;
966c121504eSGavin Shan 
967c121504eSGavin Shan 	for (order = 0; order <= max_order; order++) {
968c121504eSGavin Shan 		resource_size_t align1 = 1;
969c121504eSGavin Shan 
970c121504eSGavin Shan 		align1 <<= (order + 20);
971c121504eSGavin Shan 
972c121504eSGavin Shan 		if (!align)
973c121504eSGavin Shan 			min_align = align1;
974c121504eSGavin Shan 		else if (ALIGN(align + min_align, min_align) < align1)
975c121504eSGavin Shan 			min_align = align1 >> 1;
976c121504eSGavin Shan 		align += aligns[order];
977c121504eSGavin Shan 	}
978c121504eSGavin Shan 
979c121504eSGavin Shan 	return min_align;
980c121504eSGavin Shan }
981c121504eSGavin Shan 
982c8adf9a3SRam Pai /**
983c8adf9a3SRam Pai  * pbus_size_mem() - size the memory window of a given bus
984c8adf9a3SRam Pai  *
985c8adf9a3SRam Pai  * @bus : the bus
986496f70cfSWei Yang  * @mask: mask the resource flag, then compare it with type
987496f70cfSWei Yang  * @type: the type of free resource from bridge
9885b285415SYinghai Lu  * @type2: second match type
9895b285415SYinghai Lu  * @type3: third match type
990c8adf9a3SRam Pai  * @min_size : the minimum memory window that must to be allocated
991c8adf9a3SRam Pai  * @add_size : additional optional memory window
9929e8bf93aSRam Pai  * @realloc_head : track the additional memory window on this list
993c8adf9a3SRam Pai  *
994c8adf9a3SRam Pai  * Calculate the size of the bus and minimal alignment which
995c8adf9a3SRam Pai  * guarantees that all child resources fit in this size.
99630afe8d0SBjorn Helgaas  *
99730afe8d0SBjorn Helgaas  * Returns -ENOSPC if there's no available bus resource of the desired type.
99830afe8d0SBjorn Helgaas  * Otherwise, sets the bus resource start/end to indicate the required
99930afe8d0SBjorn Helgaas  * size, adds things to realloc_head (if supplied), and returns 0.
1000c8adf9a3SRam Pai  */
100128760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
10025b285415SYinghai Lu 			 unsigned long type, unsigned long type2,
10035b285415SYinghai Lu 			 unsigned long type3,
10045b285415SYinghai Lu 			 resource_size_t min_size, resource_size_t add_size,
1005bdc4abecSYinghai Lu 			 struct list_head *realloc_head)
10061da177e4SLinus Torvalds {
10071da177e4SLinus Torvalds 	struct pci_dev *dev;
1008c8adf9a3SRam Pai 	resource_size_t min_align, align, size, size0, size1;
1009096d4221SYinghai Lu 	resource_size_t aligns[18];	/* Alignments from 1Mb to 128Gb */
10101da177e4SLinus Torvalds 	int order, max_order;
10115b285415SYinghai Lu 	struct resource *b_res = find_free_bus_resource(bus,
10125b285415SYinghai Lu 					mask | IORESOURCE_PREFETCH, type);
1013be768912SYinghai Lu 	resource_size_t children_add_size = 0;
1014d74b9027SWei Yang 	resource_size_t children_add_align = 0;
1015d74b9027SWei Yang 	resource_size_t add_align = 0;
10161da177e4SLinus Torvalds 
10171da177e4SLinus Torvalds 	if (!b_res)
101830afe8d0SBjorn Helgaas 		return -ENOSPC;
10191da177e4SLinus Torvalds 
10201da177e4SLinus Torvalds 	memset(aligns, 0, sizeof(aligns));
10211da177e4SLinus Torvalds 	max_order = 0;
10221da177e4SLinus Torvalds 	size = 0;
10231da177e4SLinus Torvalds 
10241da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
10251da177e4SLinus Torvalds 		int i;
10261da177e4SLinus Torvalds 
10271da177e4SLinus Torvalds 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
10281da177e4SLinus Torvalds 			struct resource *r = &dev->resource[i];
1029c40a22e0SBenjamin Herrenschmidt 			resource_size_t r_size;
10301da177e4SLinus Torvalds 
1031a2220d80SDavid Daney 			if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) ||
1032a2220d80SDavid Daney 			    ((r->flags & mask) != type &&
10335b285415SYinghai Lu 			     (r->flags & mask) != type2 &&
10345b285415SYinghai Lu 			     (r->flags & mask) != type3))
10351da177e4SLinus Torvalds 				continue;
1036022edd86SZhao, Yu 			r_size = resource_size(r);
10372aceefcbSYinghai Lu #ifdef CONFIG_PCI_IOV
10382aceefcbSYinghai Lu 			/* put SRIOV requested res to the optional list */
10399e8bf93aSRam Pai 			if (realloc_head && i >= PCI_IOV_RESOURCES &&
10402aceefcbSYinghai Lu 					i <= PCI_IOV_RESOURCE_END) {
1041d74b9027SWei Yang 				add_align = max(pci_resource_alignment(dev, r), add_align);
10422aceefcbSYinghai Lu 				r->end = r->start - 1;
1043f7625980SBjorn Helgaas 				add_to_list(realloc_head, dev, r, r_size, 0/* don't care */);
10442aceefcbSYinghai Lu 				children_add_size += r_size;
10452aceefcbSYinghai Lu 				continue;
10462aceefcbSYinghai Lu 			}
10472aceefcbSYinghai Lu #endif
104814c8530dSAlan 			/*
104914c8530dSAlan 			 * aligns[0] is for 1MB (since bridge memory
105014c8530dSAlan 			 * windows are always at least 1MB aligned), so
105114c8530dSAlan 			 * keep "order" from being negative for smaller
105214c8530dSAlan 			 * resources.
105314c8530dSAlan 			 */
10546faf17f6SChris Wright 			align = pci_resource_alignment(dev, r);
10551da177e4SLinus Torvalds 			order = __ffs(align) - 20;
105614c8530dSAlan 			if (order < 0)
105714c8530dSAlan 				order = 0;
105814c8530dSAlan 			if (order >= ARRAY_SIZE(aligns)) {
10597506dc79SFrederick Lawler 				pci_warn(dev, "disabling BAR %d: %pR (bad alignment %#llx)\n",
1060227f0647SRyan Desfosses 					 i, r, (unsigned long long) align);
10611da177e4SLinus Torvalds 				r->flags = 0;
10621da177e4SLinus Torvalds 				continue;
10631da177e4SLinus Torvalds 			}
1064c9c75143SYongji Xie 			size += max(r_size, align);
10651da177e4SLinus Torvalds 			/* Exclude ranges with size > align from
10661da177e4SLinus Torvalds 			   calculation of the alignment. */
1067c9c75143SYongji Xie 			if (r_size <= align)
10681da177e4SLinus Torvalds 				aligns[order] += align;
10691da177e4SLinus Torvalds 			if (order > max_order)
10701da177e4SLinus Torvalds 				max_order = order;
1071be768912SYinghai Lu 
1072d74b9027SWei Yang 			if (realloc_head) {
10739e8bf93aSRam Pai 				children_add_size += get_res_add_size(realloc_head, r);
1074d74b9027SWei Yang 				children_add_align = get_res_add_align(realloc_head, r);
1075d74b9027SWei Yang 				add_align = max(add_align, children_add_align);
1076d74b9027SWei Yang 			}
10771da177e4SLinus Torvalds 		}
10781da177e4SLinus Torvalds 	}
10798308c54dSJeremy Fitzhardinge 
1080c121504eSGavin Shan 	min_align = calculate_mem_align(aligns, max_order);
10813ad94b0dSWei Yang 	min_align = max(min_align, window_alignment(bus, b_res->flags));
1082b42282e5SLinus Torvalds 	size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align);
1083d74b9027SWei Yang 	add_align = max(min_align, add_align);
1084be768912SYinghai Lu 	if (children_add_size > add_size)
1085be768912SYinghai Lu 		add_size = children_add_size;
10869e8bf93aSRam Pai 	size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
1087a4ac9feaSYinghai Lu 		calculate_memsize(size, min_size, add_size,
1088d74b9027SWei Yang 				resource_size(b_res), add_align);
1089c8adf9a3SRam Pai 	if (!size0 && !size1) {
1090865df576SBjorn Helgaas 		if (b_res->start || b_res->end)
10917506dc79SFrederick Lawler 			pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
1092227f0647SRyan Desfosses 				 b_res, &bus->busn_res);
10931da177e4SLinus Torvalds 		b_res->flags = 0;
109430afe8d0SBjorn Helgaas 		return 0;
10951da177e4SLinus Torvalds 	}
10961da177e4SLinus Torvalds 	b_res->start = min_align;
1097c8adf9a3SRam Pai 	b_res->end = size0 + min_align - 1;
10985b285415SYinghai Lu 	b_res->flags |= IORESOURCE_STARTALIGN;
1099b592443dSYinghai Lu 	if (size1 > size0 && realloc_head) {
1100d74b9027SWei Yang 		add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align);
11017506dc79SFrederick Lawler 		pci_printk(KERN_DEBUG, bus->self, "bridge window %pR to %pR add_size %llx add_align %llx\n",
1102227f0647SRyan Desfosses 			   b_res, &bus->busn_res,
1103d74b9027SWei Yang 			   (unsigned long long) (size1 - size0),
1104d74b9027SWei Yang 			   (unsigned long long) add_align);
1105b592443dSYinghai Lu 	}
110630afe8d0SBjorn Helgaas 	return 0;
11071da177e4SLinus Torvalds }
11081da177e4SLinus Torvalds 
11090a2daa1cSRam Pai unsigned long pci_cardbus_resource_alignment(struct resource *res)
11100a2daa1cSRam Pai {
11110a2daa1cSRam Pai 	if (res->flags & IORESOURCE_IO)
11120a2daa1cSRam Pai 		return pci_cardbus_io_size;
11130a2daa1cSRam Pai 	if (res->flags & IORESOURCE_MEM)
11140a2daa1cSRam Pai 		return pci_cardbus_mem_size;
11150a2daa1cSRam Pai 	return 0;
11160a2daa1cSRam Pai }
11170a2daa1cSRam Pai 
11180a2daa1cSRam Pai static void pci_bus_size_cardbus(struct pci_bus *bus,
1119bdc4abecSYinghai Lu 			struct list_head *realloc_head)
11201da177e4SLinus Torvalds {
11211da177e4SLinus Torvalds 	struct pci_dev *bridge = bus->self;
11221da177e4SLinus Torvalds 	struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
112311848934SYinghai Lu 	resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
11241da177e4SLinus Torvalds 	u16 ctrl;
11251da177e4SLinus Torvalds 
11263796f1e2SYinghai Lu 	if (b_res[0].parent)
11273796f1e2SYinghai Lu 		goto handle_b_res_1;
11281da177e4SLinus Torvalds 	/*
11291da177e4SLinus Torvalds 	 * Reserve some resources for CardBus.  We reserve
11301da177e4SLinus Torvalds 	 * a fixed amount of bus space for CardBus bridges.
11311da177e4SLinus Torvalds 	 */
113211848934SYinghai Lu 	b_res[0].start = pci_cardbus_io_size;
113311848934SYinghai Lu 	b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
113411848934SYinghai Lu 	b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
113511848934SYinghai Lu 	if (realloc_head) {
113611848934SYinghai Lu 		b_res[0].end -= pci_cardbus_io_size;
113711848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
113811848934SYinghai Lu 				pci_cardbus_io_size);
113911848934SYinghai Lu 	}
11401da177e4SLinus Torvalds 
11413796f1e2SYinghai Lu handle_b_res_1:
11423796f1e2SYinghai Lu 	if (b_res[1].parent)
11433796f1e2SYinghai Lu 		goto handle_b_res_2;
114411848934SYinghai Lu 	b_res[1].start = pci_cardbus_io_size;
114511848934SYinghai Lu 	b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
114611848934SYinghai Lu 	b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
114711848934SYinghai Lu 	if (realloc_head) {
114811848934SYinghai Lu 		b_res[1].end -= pci_cardbus_io_size;
114911848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size,
115011848934SYinghai Lu 				 pci_cardbus_io_size);
115111848934SYinghai Lu 	}
11521da177e4SLinus Torvalds 
11533796f1e2SYinghai Lu handle_b_res_2:
1154dcef0d06SYinghai Lu 	/* MEM1 must not be pref mmio */
1155dcef0d06SYinghai Lu 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1156dcef0d06SYinghai Lu 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1157dcef0d06SYinghai Lu 		ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1158dcef0d06SYinghai Lu 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1159dcef0d06SYinghai Lu 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1160dcef0d06SYinghai Lu 	}
1161dcef0d06SYinghai Lu 
11621da177e4SLinus Torvalds 	/*
11631da177e4SLinus Torvalds 	 * Check whether prefetchable memory is supported
11641da177e4SLinus Torvalds 	 * by this bridge.
11651da177e4SLinus Torvalds 	 */
11661da177e4SLinus Torvalds 	pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
11671da177e4SLinus Torvalds 	if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
11681da177e4SLinus Torvalds 		ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
11691da177e4SLinus Torvalds 		pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
11701da177e4SLinus Torvalds 		pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
11711da177e4SLinus Torvalds 	}
11721da177e4SLinus Torvalds 
11733796f1e2SYinghai Lu 	if (b_res[2].parent)
11743796f1e2SYinghai Lu 		goto handle_b_res_3;
11751da177e4SLinus Torvalds 	/*
11761da177e4SLinus Torvalds 	 * If we have prefetchable memory support, allocate
11771da177e4SLinus Torvalds 	 * two regions.  Otherwise, allocate one region of
11781da177e4SLinus Torvalds 	 * twice the size.
11791da177e4SLinus Torvalds 	 */
11801da177e4SLinus Torvalds 	if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
118111848934SYinghai Lu 		b_res[2].start = pci_cardbus_mem_size;
118211848934SYinghai Lu 		b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
118311848934SYinghai Lu 		b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
118411848934SYinghai Lu 				  IORESOURCE_STARTALIGN;
118511848934SYinghai Lu 		if (realloc_head) {
118611848934SYinghai Lu 			b_res[2].end -= pci_cardbus_mem_size;
118711848934SYinghai Lu 			add_to_list(realloc_head, bridge, b_res+2,
118811848934SYinghai Lu 				 pci_cardbus_mem_size, pci_cardbus_mem_size);
11891da177e4SLinus Torvalds 		}
11900a2daa1cSRam Pai 
119111848934SYinghai Lu 		/* reduce that to half */
119211848934SYinghai Lu 		b_res_3_size = pci_cardbus_mem_size;
119311848934SYinghai Lu 	}
119411848934SYinghai Lu 
11953796f1e2SYinghai Lu handle_b_res_3:
11963796f1e2SYinghai Lu 	if (b_res[3].parent)
11973796f1e2SYinghai Lu 		goto handle_done;
119811848934SYinghai Lu 	b_res[3].start = pci_cardbus_mem_size;
119911848934SYinghai Lu 	b_res[3].end = b_res[3].start + b_res_3_size - 1;
120011848934SYinghai Lu 	b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
120111848934SYinghai Lu 	if (realloc_head) {
120211848934SYinghai Lu 		b_res[3].end -= b_res_3_size;
120311848934SYinghai Lu 		add_to_list(realloc_head, bridge, b_res+3, b_res_3_size,
120411848934SYinghai Lu 				 pci_cardbus_mem_size);
120511848934SYinghai Lu 	}
12063796f1e2SYinghai Lu 
12073796f1e2SYinghai Lu handle_done:
12083796f1e2SYinghai Lu 	;
12091da177e4SLinus Torvalds }
12101da177e4SLinus Torvalds 
121110874f5aSBjorn Helgaas void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head)
12121da177e4SLinus Torvalds {
12131da177e4SLinus Torvalds 	struct pci_dev *dev;
12145b285415SYinghai Lu 	unsigned long mask, prefmask, type2 = 0, type3 = 0;
1215c8adf9a3SRam Pai 	resource_size_t additional_mem_size = 0, additional_io_size = 0;
12165b285415SYinghai Lu 	struct resource *b_res;
121730afe8d0SBjorn Helgaas 	int ret;
12181da177e4SLinus Torvalds 
12191da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
12201da177e4SLinus Torvalds 		struct pci_bus *b = dev->subordinate;
12211da177e4SLinus Torvalds 		if (!b)
12221da177e4SLinus Torvalds 			continue;
12231da177e4SLinus Torvalds 
12241da177e4SLinus Torvalds 		switch (dev->class >> 8) {
12251da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
12269e8bf93aSRam Pai 			pci_bus_size_cardbus(b, realloc_head);
12271da177e4SLinus Torvalds 			break;
12281da177e4SLinus Torvalds 
12291da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
12301da177e4SLinus Torvalds 		default:
12319e8bf93aSRam Pai 			__pci_bus_size_bridges(b, realloc_head);
12321da177e4SLinus Torvalds 			break;
12331da177e4SLinus Torvalds 		}
12341da177e4SLinus Torvalds 	}
12351da177e4SLinus Torvalds 
12361da177e4SLinus Torvalds 	/* The root bus? */
12372ba29e27SWei Yang 	if (pci_is_root_bus(bus))
12381da177e4SLinus Torvalds 		return;
12391da177e4SLinus Torvalds 
12401da177e4SLinus Torvalds 	switch (bus->self->class >> 8) {
12411da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_CARDBUS:
12421da177e4SLinus Torvalds 		/* don't size cardbuses yet. */
12431da177e4SLinus Torvalds 		break;
12441da177e4SLinus Torvalds 
12451da177e4SLinus Torvalds 	case PCI_CLASS_BRIDGE_PCI:
12461da177e4SLinus Torvalds 		pci_bridge_check_ranges(bus);
124728760489SEric W. Biederman 		if (bus->self->is_hotplug_bridge) {
1248c8adf9a3SRam Pai 			additional_io_size  = pci_hotplug_io_size;
1249c8adf9a3SRam Pai 			additional_mem_size = pci_hotplug_mem_size;
125028760489SEric W. Biederman 		}
125167d29b5cSBjorn Helgaas 		/* Fall through */
12521da177e4SLinus Torvalds 	default:
125319aa7ee4SYinghai Lu 		pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
125419aa7ee4SYinghai Lu 			     additional_io_size, realloc_head);
125567d29b5cSBjorn Helgaas 
125667d29b5cSBjorn Helgaas 		/*
125767d29b5cSBjorn Helgaas 		 * If there's a 64-bit prefetchable MMIO window, compute
125867d29b5cSBjorn Helgaas 		 * the size required to put all 64-bit prefetchable
125967d29b5cSBjorn Helgaas 		 * resources in it.
126067d29b5cSBjorn Helgaas 		 */
12615b285415SYinghai Lu 		b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES];
12621da177e4SLinus Torvalds 		mask = IORESOURCE_MEM;
12631da177e4SLinus Torvalds 		prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
12645b285415SYinghai Lu 		if (b_res[2].flags & IORESOURCE_MEM_64) {
12655b285415SYinghai Lu 			prefmask |= IORESOURCE_MEM_64;
126630afe8d0SBjorn Helgaas 			ret = pbus_size_mem(bus, prefmask, prefmask,
12675b285415SYinghai Lu 				  prefmask, prefmask,
126819aa7ee4SYinghai Lu 				  realloc_head ? 0 : additional_mem_size,
126930afe8d0SBjorn Helgaas 				  additional_mem_size, realloc_head);
127067d29b5cSBjorn Helgaas 
12715b285415SYinghai Lu 			/*
127267d29b5cSBjorn Helgaas 			 * If successful, all non-prefetchable resources
127367d29b5cSBjorn Helgaas 			 * and any 32-bit prefetchable resources will go in
127467d29b5cSBjorn Helgaas 			 * the non-prefetchable window.
127567d29b5cSBjorn Helgaas 			 */
127667d29b5cSBjorn Helgaas 			if (ret == 0) {
12775b285415SYinghai Lu 				mask = prefmask;
12785b285415SYinghai Lu 				type2 = prefmask & ~IORESOURCE_MEM_64;
12795b285415SYinghai Lu 				type3 = prefmask & ~IORESOURCE_PREFETCH;
12805b285415SYinghai Lu 			}
12815b285415SYinghai Lu 		}
128267d29b5cSBjorn Helgaas 
128367d29b5cSBjorn Helgaas 		/*
128467d29b5cSBjorn Helgaas 		 * If there is no 64-bit prefetchable window, compute the
128567d29b5cSBjorn Helgaas 		 * size required to put all prefetchable resources in the
128667d29b5cSBjorn Helgaas 		 * 32-bit prefetchable window (if there is one).
128767d29b5cSBjorn Helgaas 		 */
12885b285415SYinghai Lu 		if (!type2) {
12895b285415SYinghai Lu 			prefmask &= ~IORESOURCE_MEM_64;
129030afe8d0SBjorn Helgaas 			ret = pbus_size_mem(bus, prefmask, prefmask,
12915b285415SYinghai Lu 					 prefmask, prefmask,
12925b285415SYinghai Lu 					 realloc_head ? 0 : additional_mem_size,
129330afe8d0SBjorn Helgaas 					 additional_mem_size, realloc_head);
129467d29b5cSBjorn Helgaas 
129567d29b5cSBjorn Helgaas 			/*
129667d29b5cSBjorn Helgaas 			 * If successful, only non-prefetchable resources
129767d29b5cSBjorn Helgaas 			 * will go in the non-prefetchable window.
129867d29b5cSBjorn Helgaas 			 */
129967d29b5cSBjorn Helgaas 			if (ret == 0)
13005b285415SYinghai Lu 				mask = prefmask;
130128760489SEric W. Biederman 			else
1302c8adf9a3SRam Pai 				additional_mem_size += additional_mem_size;
130367d29b5cSBjorn Helgaas 
13045b285415SYinghai Lu 			type2 = type3 = IORESOURCE_MEM;
13055b285415SYinghai Lu 		}
130667d29b5cSBjorn Helgaas 
130767d29b5cSBjorn Helgaas 		/*
130867d29b5cSBjorn Helgaas 		 * Compute the size required to put everything else in the
130967d29b5cSBjorn Helgaas 		 * non-prefetchable window.  This includes:
131067d29b5cSBjorn Helgaas 		 *
131167d29b5cSBjorn Helgaas 		 *   - all non-prefetchable resources
131267d29b5cSBjorn Helgaas 		 *   - 32-bit prefetchable resources if there's a 64-bit
131367d29b5cSBjorn Helgaas 		 *     prefetchable window or no prefetchable window at all
131467d29b5cSBjorn Helgaas 		 *   - 64-bit prefetchable resources if there's no
131567d29b5cSBjorn Helgaas 		 *     prefetchable window at all
131667d29b5cSBjorn Helgaas 		 *
131767d29b5cSBjorn Helgaas 		 * Note that the strategy in __pci_assign_resource() must
131867d29b5cSBjorn Helgaas 		 * match that used here.  Specifically, we cannot put a
131967d29b5cSBjorn Helgaas 		 * 32-bit prefetchable resource in a 64-bit prefetchable
132067d29b5cSBjorn Helgaas 		 * window.
132167d29b5cSBjorn Helgaas 		 */
13225b285415SYinghai Lu 		pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3,
132319aa7ee4SYinghai Lu 				realloc_head ? 0 : additional_mem_size,
132419aa7ee4SYinghai Lu 				additional_mem_size, realloc_head);
13251da177e4SLinus Torvalds 		break;
13261da177e4SLinus Torvalds 	}
13271da177e4SLinus Torvalds }
1328c8adf9a3SRam Pai 
132910874f5aSBjorn Helgaas void pci_bus_size_bridges(struct pci_bus *bus)
1330c8adf9a3SRam Pai {
1331c8adf9a3SRam Pai 	__pci_bus_size_bridges(bus, NULL);
1332c8adf9a3SRam Pai }
13331da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges);
13341da177e4SLinus Torvalds 
1335d04d0111SDavid Daney static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r)
1336d04d0111SDavid Daney {
1337d04d0111SDavid Daney 	int i;
1338d04d0111SDavid Daney 	struct resource *parent_r;
1339d04d0111SDavid Daney 	unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM |
1340d04d0111SDavid Daney 			     IORESOURCE_PREFETCH;
1341d04d0111SDavid Daney 
1342d04d0111SDavid Daney 	pci_bus_for_each_resource(b, parent_r, i) {
1343d04d0111SDavid Daney 		if (!parent_r)
1344d04d0111SDavid Daney 			continue;
1345d04d0111SDavid Daney 
1346d04d0111SDavid Daney 		if ((r->flags & mask) == (parent_r->flags & mask) &&
1347d04d0111SDavid Daney 		    resource_contains(parent_r, r))
1348d04d0111SDavid Daney 			request_resource(parent_r, r);
1349d04d0111SDavid Daney 	}
1350d04d0111SDavid Daney }
1351d04d0111SDavid Daney 
1352d04d0111SDavid Daney /*
1353d04d0111SDavid Daney  * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they
1354d04d0111SDavid Daney  * are skipped by pbus_assign_resources_sorted().
1355d04d0111SDavid Daney  */
1356d04d0111SDavid Daney static void pdev_assign_fixed_resources(struct pci_dev *dev)
1357d04d0111SDavid Daney {
1358d04d0111SDavid Daney 	int i;
1359d04d0111SDavid Daney 
1360d04d0111SDavid Daney 	for (i = 0; i <  PCI_NUM_RESOURCES; i++) {
1361d04d0111SDavid Daney 		struct pci_bus *b;
1362d04d0111SDavid Daney 		struct resource *r = &dev->resource[i];
1363d04d0111SDavid Daney 
1364d04d0111SDavid Daney 		if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) ||
1365d04d0111SDavid Daney 		    !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
1366d04d0111SDavid Daney 			continue;
1367d04d0111SDavid Daney 
1368d04d0111SDavid Daney 		b = dev->bus;
1369d04d0111SDavid Daney 		while (b && !r->parent) {
1370d04d0111SDavid Daney 			assign_fixed_resource_on_bus(b, r);
1371d04d0111SDavid Daney 			b = b->parent;
1372d04d0111SDavid Daney 		}
1373d04d0111SDavid Daney 	}
1374d04d0111SDavid Daney }
1375d04d0111SDavid Daney 
137610874f5aSBjorn Helgaas void __pci_bus_assign_resources(const struct pci_bus *bus,
1377bdc4abecSYinghai Lu 				struct list_head *realloc_head,
1378bdc4abecSYinghai Lu 				struct list_head *fail_head)
13791da177e4SLinus Torvalds {
13801da177e4SLinus Torvalds 	struct pci_bus *b;
13811da177e4SLinus Torvalds 	struct pci_dev *dev;
13821da177e4SLinus Torvalds 
13839e8bf93aSRam Pai 	pbus_assign_resources_sorted(bus, realloc_head, fail_head);
13841da177e4SLinus Torvalds 
13851da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
1386d04d0111SDavid Daney 		pdev_assign_fixed_resources(dev);
1387d04d0111SDavid Daney 
13881da177e4SLinus Torvalds 		b = dev->subordinate;
13891da177e4SLinus Torvalds 		if (!b)
13901da177e4SLinus Torvalds 			continue;
13911da177e4SLinus Torvalds 
13929e8bf93aSRam Pai 		__pci_bus_assign_resources(b, realloc_head, fail_head);
13931da177e4SLinus Torvalds 
13941da177e4SLinus Torvalds 		switch (dev->class >> 8) {
13951da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
13966841ec68SYinghai Lu 			if (!pci_is_enabled(dev))
13971da177e4SLinus Torvalds 				pci_setup_bridge(b);
13981da177e4SLinus Torvalds 			break;
13991da177e4SLinus Torvalds 
14001da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
14011da177e4SLinus Torvalds 			pci_setup_cardbus(b);
14021da177e4SLinus Torvalds 			break;
14031da177e4SLinus Torvalds 
14041da177e4SLinus Torvalds 		default:
14057506dc79SFrederick Lawler 			pci_info(dev, "not setting up bridge for bus %04x:%02x\n",
1406227f0647SRyan Desfosses 				 pci_domain_nr(b), b->number);
14071da177e4SLinus Torvalds 			break;
14081da177e4SLinus Torvalds 		}
14091da177e4SLinus Torvalds 	}
14101da177e4SLinus Torvalds }
1411568ddef8SYinghai Lu 
141210874f5aSBjorn Helgaas void pci_bus_assign_resources(const struct pci_bus *bus)
1413568ddef8SYinghai Lu {
1414c8adf9a3SRam Pai 	__pci_bus_assign_resources(bus, NULL, NULL);
1415568ddef8SYinghai Lu }
14161da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources);
14171da177e4SLinus Torvalds 
1418765bf9b7SLorenzo Pieralisi static void pci_claim_device_resources(struct pci_dev *dev)
1419765bf9b7SLorenzo Pieralisi {
1420765bf9b7SLorenzo Pieralisi 	int i;
1421765bf9b7SLorenzo Pieralisi 
1422765bf9b7SLorenzo Pieralisi 	for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
1423765bf9b7SLorenzo Pieralisi 		struct resource *r = &dev->resource[i];
1424765bf9b7SLorenzo Pieralisi 
1425765bf9b7SLorenzo Pieralisi 		if (!r->flags || r->parent)
1426765bf9b7SLorenzo Pieralisi 			continue;
1427765bf9b7SLorenzo Pieralisi 
1428765bf9b7SLorenzo Pieralisi 		pci_claim_resource(dev, i);
1429765bf9b7SLorenzo Pieralisi 	}
1430765bf9b7SLorenzo Pieralisi }
1431765bf9b7SLorenzo Pieralisi 
1432765bf9b7SLorenzo Pieralisi static void pci_claim_bridge_resources(struct pci_dev *dev)
1433765bf9b7SLorenzo Pieralisi {
1434765bf9b7SLorenzo Pieralisi 	int i;
1435765bf9b7SLorenzo Pieralisi 
1436765bf9b7SLorenzo Pieralisi 	for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
1437765bf9b7SLorenzo Pieralisi 		struct resource *r = &dev->resource[i];
1438765bf9b7SLorenzo Pieralisi 
1439765bf9b7SLorenzo Pieralisi 		if (!r->flags || r->parent)
1440765bf9b7SLorenzo Pieralisi 			continue;
1441765bf9b7SLorenzo Pieralisi 
1442765bf9b7SLorenzo Pieralisi 		pci_claim_bridge_resource(dev, i);
1443765bf9b7SLorenzo Pieralisi 	}
1444765bf9b7SLorenzo Pieralisi }
1445765bf9b7SLorenzo Pieralisi 
1446765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_dev_resources(struct pci_bus *b)
1447765bf9b7SLorenzo Pieralisi {
1448765bf9b7SLorenzo Pieralisi 	struct pci_dev *dev;
1449765bf9b7SLorenzo Pieralisi 	struct pci_bus *child;
1450765bf9b7SLorenzo Pieralisi 
1451765bf9b7SLorenzo Pieralisi 	list_for_each_entry(dev, &b->devices, bus_list) {
1452765bf9b7SLorenzo Pieralisi 		pci_claim_device_resources(dev);
1453765bf9b7SLorenzo Pieralisi 
1454765bf9b7SLorenzo Pieralisi 		child = dev->subordinate;
1455765bf9b7SLorenzo Pieralisi 		if (child)
1456765bf9b7SLorenzo Pieralisi 			pci_bus_allocate_dev_resources(child);
1457765bf9b7SLorenzo Pieralisi 	}
1458765bf9b7SLorenzo Pieralisi }
1459765bf9b7SLorenzo Pieralisi 
1460765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_resources(struct pci_bus *b)
1461765bf9b7SLorenzo Pieralisi {
1462765bf9b7SLorenzo Pieralisi 	struct pci_bus *child;
1463765bf9b7SLorenzo Pieralisi 
1464765bf9b7SLorenzo Pieralisi 	/*
1465765bf9b7SLorenzo Pieralisi 	 * Carry out a depth-first search on the PCI bus
1466765bf9b7SLorenzo Pieralisi 	 * tree to allocate bridge apertures. Read the
1467765bf9b7SLorenzo Pieralisi 	 * programmed bridge bases and recursively claim
1468765bf9b7SLorenzo Pieralisi 	 * the respective bridge resources.
1469765bf9b7SLorenzo Pieralisi 	 */
1470765bf9b7SLorenzo Pieralisi 	if (b->self) {
1471765bf9b7SLorenzo Pieralisi 		pci_read_bridge_bases(b);
1472765bf9b7SLorenzo Pieralisi 		pci_claim_bridge_resources(b->self);
1473765bf9b7SLorenzo Pieralisi 	}
1474765bf9b7SLorenzo Pieralisi 
1475765bf9b7SLorenzo Pieralisi 	list_for_each_entry(child, &b->children, node)
1476765bf9b7SLorenzo Pieralisi 		pci_bus_allocate_resources(child);
1477765bf9b7SLorenzo Pieralisi }
1478765bf9b7SLorenzo Pieralisi 
1479765bf9b7SLorenzo Pieralisi void pci_bus_claim_resources(struct pci_bus *b)
1480765bf9b7SLorenzo Pieralisi {
1481765bf9b7SLorenzo Pieralisi 	pci_bus_allocate_resources(b);
1482765bf9b7SLorenzo Pieralisi 	pci_bus_allocate_dev_resources(b);
1483765bf9b7SLorenzo Pieralisi }
1484765bf9b7SLorenzo Pieralisi EXPORT_SYMBOL(pci_bus_claim_resources);
1485765bf9b7SLorenzo Pieralisi 
148610874f5aSBjorn Helgaas static void __pci_bridge_assign_resources(const struct pci_dev *bridge,
1487bdc4abecSYinghai Lu 					  struct list_head *add_head,
1488bdc4abecSYinghai Lu 					  struct list_head *fail_head)
14896841ec68SYinghai Lu {
14906841ec68SYinghai Lu 	struct pci_bus *b;
14916841ec68SYinghai Lu 
14928424d759SYinghai Lu 	pdev_assign_resources_sorted((struct pci_dev *)bridge,
14938424d759SYinghai Lu 					 add_head, fail_head);
14946841ec68SYinghai Lu 
14956841ec68SYinghai Lu 	b = bridge->subordinate;
14966841ec68SYinghai Lu 	if (!b)
14976841ec68SYinghai Lu 		return;
14986841ec68SYinghai Lu 
14998424d759SYinghai Lu 	__pci_bus_assign_resources(b, add_head, fail_head);
15006841ec68SYinghai Lu 
15016841ec68SYinghai Lu 	switch (bridge->class >> 8) {
15026841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_PCI:
15036841ec68SYinghai Lu 		pci_setup_bridge(b);
15046841ec68SYinghai Lu 		break;
15056841ec68SYinghai Lu 
15066841ec68SYinghai Lu 	case PCI_CLASS_BRIDGE_CARDBUS:
15076841ec68SYinghai Lu 		pci_setup_cardbus(b);
15086841ec68SYinghai Lu 		break;
15096841ec68SYinghai Lu 
15106841ec68SYinghai Lu 	default:
15117506dc79SFrederick Lawler 		pci_info(bridge, "not setting up bridge for bus %04x:%02x\n",
1512227f0647SRyan Desfosses 			 pci_domain_nr(b), b->number);
15136841ec68SYinghai Lu 		break;
15146841ec68SYinghai Lu 	}
15156841ec68SYinghai Lu }
1516cb21bc94SChristian König 
1517cb21bc94SChristian König #define PCI_RES_TYPE_MASK \
1518cb21bc94SChristian König 	(IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH |\
1519cb21bc94SChristian König 	 IORESOURCE_MEM_64)
1520cb21bc94SChristian König 
15215009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus,
15225009b460SYinghai Lu 					  unsigned long type)
15235009b460SYinghai Lu {
15245b285415SYinghai Lu 	struct pci_dev *dev = bus->self;
15255009b460SYinghai Lu 	struct resource *r;
15265b285415SYinghai Lu 	unsigned old_flags = 0;
15275b285415SYinghai Lu 	struct resource *b_res;
15285b285415SYinghai Lu 	int idx = 1;
15295009b460SYinghai Lu 
15305b285415SYinghai Lu 	b_res = &dev->resource[PCI_BRIDGE_RESOURCES];
15315b285415SYinghai Lu 
15325b285415SYinghai Lu 	/*
15335b285415SYinghai Lu 	 *     1. if there is io port assign fail, will release bridge
15345b285415SYinghai Lu 	 *	  io port.
15355b285415SYinghai Lu 	 *     2. if there is non pref mmio assign fail, release bridge
15365b285415SYinghai Lu 	 *	  nonpref mmio.
15375b285415SYinghai Lu 	 *     3. if there is 64bit pref mmio assign fail, and bridge pref
15385b285415SYinghai Lu 	 *	  is 64bit, release bridge pref mmio.
15395b285415SYinghai Lu 	 *     4. if there is pref mmio assign fail, and bridge pref is
15405b285415SYinghai Lu 	 *	  32bit mmio, release bridge pref mmio
15415b285415SYinghai Lu 	 *     5. if there is pref mmio assign fail, and bridge pref is not
15425b285415SYinghai Lu 	 *	  assigned, release bridge nonpref mmio.
15435b285415SYinghai Lu 	 */
15445b285415SYinghai Lu 	if (type & IORESOURCE_IO)
15455b285415SYinghai Lu 		idx = 0;
15465b285415SYinghai Lu 	else if (!(type & IORESOURCE_PREFETCH))
15475b285415SYinghai Lu 		idx = 1;
15485b285415SYinghai Lu 	else if ((type & IORESOURCE_MEM_64) &&
15495b285415SYinghai Lu 		 (b_res[2].flags & IORESOURCE_MEM_64))
15505b285415SYinghai Lu 		idx = 2;
15515b285415SYinghai Lu 	else if (!(b_res[2].flags & IORESOURCE_MEM_64) &&
15525b285415SYinghai Lu 		 (b_res[2].flags & IORESOURCE_PREFETCH))
15535b285415SYinghai Lu 		idx = 2;
15545b285415SYinghai Lu 	else
15555b285415SYinghai Lu 		idx = 1;
15565b285415SYinghai Lu 
15575b285415SYinghai Lu 	r = &b_res[idx];
15585b285415SYinghai Lu 
15595009b460SYinghai Lu 	if (!r->parent)
15605b285415SYinghai Lu 		return;
15615b285415SYinghai Lu 
15625009b460SYinghai Lu 	/*
15635009b460SYinghai Lu 	 * if there are children under that, we should release them
15645009b460SYinghai Lu 	 *  all
15655009b460SYinghai Lu 	 */
15665009b460SYinghai Lu 	release_child_resources(r);
15675009b460SYinghai Lu 	if (!release_resource(r)) {
1568cb21bc94SChristian König 		type = old_flags = r->flags & PCI_RES_TYPE_MASK;
15697506dc79SFrederick Lawler 		pci_printk(KERN_DEBUG, dev, "resource %d %pR released\n",
15705b285415SYinghai Lu 					PCI_BRIDGE_RESOURCES + idx, r);
15715009b460SYinghai Lu 		/* keep the old size */
15725009b460SYinghai Lu 		r->end = resource_size(r) - 1;
15735009b460SYinghai Lu 		r->start = 0;
15745009b460SYinghai Lu 		r->flags = 0;
15755009b460SYinghai Lu 
15765009b460SYinghai Lu 		/* avoiding touch the one without PREF */
15775009b460SYinghai Lu 		if (type & IORESOURCE_PREFETCH)
15785009b460SYinghai Lu 			type = IORESOURCE_PREFETCH;
15795009b460SYinghai Lu 		__pci_setup_bridge(bus, type);
15805b285415SYinghai Lu 		/* for next child res under same bridge */
15815b285415SYinghai Lu 		r->flags = old_flags;
15825009b460SYinghai Lu 	}
15835009b460SYinghai Lu }
15845009b460SYinghai Lu 
15855009b460SYinghai Lu enum release_type {
15865009b460SYinghai Lu 	leaf_only,
15875009b460SYinghai Lu 	whole_subtree,
15885009b460SYinghai Lu };
15895009b460SYinghai Lu /*
15905009b460SYinghai Lu  * try to release pci bridge resources that is from leaf bridge,
15915009b460SYinghai Lu  * so we can allocate big new one later
15925009b460SYinghai Lu  */
159310874f5aSBjorn Helgaas static void pci_bus_release_bridge_resources(struct pci_bus *bus,
15945009b460SYinghai Lu 					     unsigned long type,
15955009b460SYinghai Lu 					     enum release_type rel_type)
15965009b460SYinghai Lu {
15975009b460SYinghai Lu 	struct pci_dev *dev;
15985009b460SYinghai Lu 	bool is_leaf_bridge = true;
15995009b460SYinghai Lu 
16005009b460SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
16015009b460SYinghai Lu 		struct pci_bus *b = dev->subordinate;
16025009b460SYinghai Lu 		if (!b)
16035009b460SYinghai Lu 			continue;
16045009b460SYinghai Lu 
16055009b460SYinghai Lu 		is_leaf_bridge = false;
16065009b460SYinghai Lu 
16075009b460SYinghai Lu 		if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
16085009b460SYinghai Lu 			continue;
16095009b460SYinghai Lu 
16105009b460SYinghai Lu 		if (rel_type == whole_subtree)
16115009b460SYinghai Lu 			pci_bus_release_bridge_resources(b, type,
16125009b460SYinghai Lu 						 whole_subtree);
16135009b460SYinghai Lu 	}
16145009b460SYinghai Lu 
16155009b460SYinghai Lu 	if (pci_is_root_bus(bus))
16165009b460SYinghai Lu 		return;
16175009b460SYinghai Lu 
16185009b460SYinghai Lu 	if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
16195009b460SYinghai Lu 		return;
16205009b460SYinghai Lu 
16215009b460SYinghai Lu 	if ((rel_type == whole_subtree) || is_leaf_bridge)
16225009b460SYinghai Lu 		pci_bridge_release_resources(bus, type);
16235009b460SYinghai Lu }
16245009b460SYinghai Lu 
162576fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus)
162676fbc263SYinghai Lu {
162789a74eccSBjorn Helgaas 	struct resource *res;
162876fbc263SYinghai Lu 	int i;
162976fbc263SYinghai Lu 
163089a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
16317c9342b8SYinghai Lu 		if (!res || !res->end || !res->flags)
163276fbc263SYinghai Lu 			continue;
163376fbc263SYinghai Lu 
1634c7dabef8SBjorn Helgaas 		dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
163576fbc263SYinghai Lu 	}
163676fbc263SYinghai Lu }
163776fbc263SYinghai Lu 
163876fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus)
163976fbc263SYinghai Lu {
164076fbc263SYinghai Lu 	struct pci_bus *b;
164176fbc263SYinghai Lu 	struct pci_dev *dev;
164276fbc263SYinghai Lu 
164376fbc263SYinghai Lu 
164476fbc263SYinghai Lu 	pci_bus_dump_res(bus);
164576fbc263SYinghai Lu 
164676fbc263SYinghai Lu 	list_for_each_entry(dev, &bus->devices, bus_list) {
164776fbc263SYinghai Lu 		b = dev->subordinate;
164876fbc263SYinghai Lu 		if (!b)
164976fbc263SYinghai Lu 			continue;
165076fbc263SYinghai Lu 
165176fbc263SYinghai Lu 		pci_bus_dump_resources(b);
165276fbc263SYinghai Lu 	}
165376fbc263SYinghai Lu }
165476fbc263SYinghai Lu 
1655ff35147cSYinghai Lu static int pci_bus_get_depth(struct pci_bus *bus)
1656da7822e5SYinghai Lu {
1657da7822e5SYinghai Lu 	int depth = 0;
1658f2a230bdSWei Yang 	struct pci_bus *child_bus;
1659da7822e5SYinghai Lu 
1660f2a230bdSWei Yang 	list_for_each_entry(child_bus, &bus->children, node) {
1661da7822e5SYinghai Lu 		int ret;
1662da7822e5SYinghai Lu 
1663f2a230bdSWei Yang 		ret = pci_bus_get_depth(child_bus);
1664da7822e5SYinghai Lu 		if (ret + 1 > depth)
1665da7822e5SYinghai Lu 			depth = ret + 1;
1666da7822e5SYinghai Lu 	}
1667da7822e5SYinghai Lu 
1668da7822e5SYinghai Lu 	return depth;
1669da7822e5SYinghai Lu }
1670da7822e5SYinghai Lu 
1671b55438fdSYinghai Lu /*
1672b55438fdSYinghai Lu  * -1: undefined, will auto detect later
1673b55438fdSYinghai Lu  *  0: disabled by user
1674b55438fdSYinghai Lu  *  1: disabled by auto detect
1675b55438fdSYinghai Lu  *  2: enabled by user
1676b55438fdSYinghai Lu  *  3: enabled by auto detect
1677b55438fdSYinghai Lu  */
1678b55438fdSYinghai Lu enum enable_type {
1679b55438fdSYinghai Lu 	undefined = -1,
1680b55438fdSYinghai Lu 	user_disabled,
1681b55438fdSYinghai Lu 	auto_disabled,
1682b55438fdSYinghai Lu 	user_enabled,
1683b55438fdSYinghai Lu 	auto_enabled,
1684b55438fdSYinghai Lu };
1685b55438fdSYinghai Lu 
1686ff35147cSYinghai Lu static enum enable_type pci_realloc_enable = undefined;
1687b55438fdSYinghai Lu void __init pci_realloc_get_opt(char *str)
1688b55438fdSYinghai Lu {
1689b55438fdSYinghai Lu 	if (!strncmp(str, "off", 3))
1690b55438fdSYinghai Lu 		pci_realloc_enable = user_disabled;
1691b55438fdSYinghai Lu 	else if (!strncmp(str, "on", 2))
1692b55438fdSYinghai Lu 		pci_realloc_enable = user_enabled;
1693b55438fdSYinghai Lu }
1694ff35147cSYinghai Lu static bool pci_realloc_enabled(enum enable_type enable)
1695b55438fdSYinghai Lu {
1696967260cdSYinghai Lu 	return enable >= user_enabled;
1697b55438fdSYinghai Lu }
1698f483d392SRam Pai 
1699b07f2ebcSYinghai Lu #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
1700ff35147cSYinghai Lu static int iov_resources_unassigned(struct pci_dev *dev, void *data)
1701223d96fcSYinghai Lu {
1702b07f2ebcSYinghai Lu 	int i;
1703223d96fcSYinghai Lu 	bool *unassigned = data;
1704b07f2ebcSYinghai Lu 
1705b07f2ebcSYinghai Lu 	for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) {
1706b07f2ebcSYinghai Lu 		struct resource *r = &dev->resource[i];
1707fa216bf4SYinghai Lu 		struct pci_bus_region region;
1708b07f2ebcSYinghai Lu 
1709223d96fcSYinghai Lu 		/* Not assigned or rejected by kernel? */
1710fa216bf4SYinghai Lu 		if (!r->flags)
1711fa216bf4SYinghai Lu 			continue;
1712b07f2ebcSYinghai Lu 
1713fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &region, r);
1714fa216bf4SYinghai Lu 		if (!region.start) {
1715223d96fcSYinghai Lu 			*unassigned = true;
1716223d96fcSYinghai Lu 			return 1; /* return early from pci_walk_bus() */
1717b07f2ebcSYinghai Lu 		}
1718b07f2ebcSYinghai Lu 	}
1719b07f2ebcSYinghai Lu 
1720223d96fcSYinghai Lu 	return 0;
1721223d96fcSYinghai Lu }
1722223d96fcSYinghai Lu 
1723ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1724967260cdSYinghai Lu 			 enum enable_type enable_local)
1725223d96fcSYinghai Lu {
1726223d96fcSYinghai Lu 	bool unassigned = false;
1727223d96fcSYinghai Lu 
1728967260cdSYinghai Lu 	if (enable_local != undefined)
1729967260cdSYinghai Lu 		return enable_local;
1730223d96fcSYinghai Lu 
1731223d96fcSYinghai Lu 	pci_walk_bus(bus, iov_resources_unassigned, &unassigned);
1732967260cdSYinghai Lu 	if (unassigned)
1733967260cdSYinghai Lu 		return auto_enabled;
1734967260cdSYinghai Lu 
1735967260cdSYinghai Lu 	return enable_local;
1736b07f2ebcSYinghai Lu }
1737223d96fcSYinghai Lu #else
1738ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus,
1739967260cdSYinghai Lu 			 enum enable_type enable_local)
1740967260cdSYinghai Lu {
1741967260cdSYinghai Lu 	return enable_local;
1742b07f2ebcSYinghai Lu }
1743b07f2ebcSYinghai Lu #endif
1744b07f2ebcSYinghai Lu 
1745da7822e5SYinghai Lu /*
1746da7822e5SYinghai Lu  * first try will not touch pci bridge res
1747da7822e5SYinghai Lu  * second and later try will clear small leaf bridge res
1748f7625980SBjorn Helgaas  * will stop till to the max depth if can not find good one
1749da7822e5SYinghai Lu  */
175039772038SYinghai Lu void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus)
17511da177e4SLinus Torvalds {
1752bdc4abecSYinghai Lu 	LIST_HEAD(realloc_head); /* list of resources that
1753c8adf9a3SRam Pai 					want additional resources */
1754bdc4abecSYinghai Lu 	struct list_head *add_list = NULL;
1755da7822e5SYinghai Lu 	int tried_times = 0;
1756da7822e5SYinghai Lu 	enum release_type rel_type = leaf_only;
1757bdc4abecSYinghai Lu 	LIST_HEAD(fail_head);
1758b9b0bba9SYinghai Lu 	struct pci_dev_resource *fail_res;
175919aa7ee4SYinghai Lu 	int pci_try_num = 1;
176055ed83a6SYinghai Lu 	enum enable_type enable_local;
1761da7822e5SYinghai Lu 
176219aa7ee4SYinghai Lu 	/* don't realloc if asked to do so */
176355ed83a6SYinghai Lu 	enable_local = pci_realloc_detect(bus, pci_realloc_enable);
1764967260cdSYinghai Lu 	if (pci_realloc_enabled(enable_local)) {
176555ed83a6SYinghai Lu 		int max_depth = pci_bus_get_depth(bus);
176619aa7ee4SYinghai Lu 
1767da7822e5SYinghai Lu 		pci_try_num = max_depth + 1;
176855ed83a6SYinghai Lu 		dev_printk(KERN_DEBUG, &bus->dev,
176955ed83a6SYinghai Lu 			   "max bus depth: %d pci_try_num: %d\n",
1770da7822e5SYinghai Lu 			   max_depth, pci_try_num);
177119aa7ee4SYinghai Lu 	}
1772da7822e5SYinghai Lu 
1773da7822e5SYinghai Lu again:
177419aa7ee4SYinghai Lu 	/*
177519aa7ee4SYinghai Lu 	 * last try will use add_list, otherwise will try good to have as
177619aa7ee4SYinghai Lu 	 * must have, so can realloc parent bridge resource
177719aa7ee4SYinghai Lu 	 */
177819aa7ee4SYinghai Lu 	if (tried_times + 1 == pci_try_num)
1779bdc4abecSYinghai Lu 		add_list = &realloc_head;
17801da177e4SLinus Torvalds 	/* Depth first, calculate sizes and alignments of all
17811da177e4SLinus Torvalds 	   subordinate buses. */
178219aa7ee4SYinghai Lu 	__pci_bus_size_bridges(bus, add_list);
1783c8adf9a3SRam Pai 
17841da177e4SLinus Torvalds 	/* Depth last, allocate resources and update the hardware. */
1785bdc4abecSYinghai Lu 	__pci_bus_assign_resources(bus, add_list, &fail_head);
178619aa7ee4SYinghai Lu 	if (add_list)
1787bdc4abecSYinghai Lu 		BUG_ON(!list_empty(add_list));
1788da7822e5SYinghai Lu 	tried_times++;
1789da7822e5SYinghai Lu 
1790da7822e5SYinghai Lu 	/* any device complain? */
1791bdc4abecSYinghai Lu 	if (list_empty(&fail_head))
1792928bea96SYinghai Lu 		goto dump;
1793f483d392SRam Pai 
17940c5be0cbSYinghai Lu 	if (tried_times >= pci_try_num) {
1795967260cdSYinghai Lu 		if (enable_local == undefined)
179655ed83a6SYinghai Lu 			dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n");
1797967260cdSYinghai Lu 		else if (enable_local == auto_enabled)
179855ed83a6SYinghai Lu 			dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
1799eb572e7cSYinghai Lu 
1800bffc56d4SYinghai Lu 		free_list(&fail_head);
1801928bea96SYinghai Lu 		goto dump;
1802da7822e5SYinghai Lu 	}
1803da7822e5SYinghai Lu 
180455ed83a6SYinghai Lu 	dev_printk(KERN_DEBUG, &bus->dev,
180555ed83a6SYinghai Lu 		   "No. %d try to assign unassigned res\n", tried_times + 1);
1806da7822e5SYinghai Lu 
1807da7822e5SYinghai Lu 	/* third times and later will not check if it is leaf */
1808da7822e5SYinghai Lu 	if ((tried_times + 1) > 2)
1809da7822e5SYinghai Lu 		rel_type = whole_subtree;
1810da7822e5SYinghai Lu 
1811da7822e5SYinghai Lu 	/*
1812da7822e5SYinghai Lu 	 * Try to release leaf bridge's resources that doesn't fit resource of
1813da7822e5SYinghai Lu 	 * child device under that bridge
1814da7822e5SYinghai Lu 	 */
181561e83cddSYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list)
181661e83cddSYinghai Lu 		pci_bus_release_bridge_resources(fail_res->dev->bus,
1817cb21bc94SChristian König 						 fail_res->flags & PCI_RES_TYPE_MASK,
1818da7822e5SYinghai Lu 						 rel_type);
181961e83cddSYinghai Lu 
1820da7822e5SYinghai Lu 	/* restore size and flags */
1821b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
1822b9b0bba9SYinghai Lu 		struct resource *res = fail_res->res;
1823da7822e5SYinghai Lu 
1824b9b0bba9SYinghai Lu 		res->start = fail_res->start;
1825b9b0bba9SYinghai Lu 		res->end = fail_res->end;
1826b9b0bba9SYinghai Lu 		res->flags = fail_res->flags;
1827b9b0bba9SYinghai Lu 		if (fail_res->dev->subordinate)
1828da7822e5SYinghai Lu 			res->flags = 0;
1829da7822e5SYinghai Lu 	}
1830bffc56d4SYinghai Lu 	free_list(&fail_head);
1831da7822e5SYinghai Lu 
1832da7822e5SYinghai Lu 	goto again;
1833da7822e5SYinghai Lu 
1834928bea96SYinghai Lu dump:
183576fbc263SYinghai Lu 	/* dump the resource on buses */
183676fbc263SYinghai Lu 	pci_bus_dump_resources(bus);
183776fbc263SYinghai Lu }
18386841ec68SYinghai Lu 
183955ed83a6SYinghai Lu void __init pci_assign_unassigned_resources(void)
184055ed83a6SYinghai Lu {
184155ed83a6SYinghai Lu 	struct pci_bus *root_bus;
184255ed83a6SYinghai Lu 
1843584c5c42SRui Wang 	list_for_each_entry(root_bus, &pci_root_buses, node) {
184455ed83a6SYinghai Lu 		pci_assign_unassigned_root_bus_resources(root_bus);
1845d9c149d6SRui Wang 
1846d9c149d6SRui Wang 		/* Make sure the root bridge has a companion ACPI device: */
1847d9c149d6SRui Wang 		if (ACPI_HANDLE(root_bus->bridge))
1848584c5c42SRui Wang 			acpi_ioapic_add(ACPI_HANDLE(root_bus->bridge));
1849584c5c42SRui Wang 	}
185055ed83a6SYinghai Lu }
185155ed83a6SYinghai Lu 
18521a576772SMika Westerberg static void extend_bridge_window(struct pci_dev *bridge, struct resource *res,
18531a576772SMika Westerberg 			struct list_head *add_list, resource_size_t available)
18541a576772SMika Westerberg {
18551a576772SMika Westerberg 	struct pci_dev_resource *dev_res;
18561a576772SMika Westerberg 
18571a576772SMika Westerberg 	if (res->parent)
18581a576772SMika Westerberg 		return;
18591a576772SMika Westerberg 
18601a576772SMika Westerberg 	if (resource_size(res) >= available)
18611a576772SMika Westerberg 		return;
18621a576772SMika Westerberg 
18631a576772SMika Westerberg 	dev_res = res_to_dev_res(add_list, res);
18641a576772SMika Westerberg 	if (!dev_res)
18651a576772SMika Westerberg 		return;
18661a576772SMika Westerberg 
18671a576772SMika Westerberg 	/* Is there room to extend the window? */
18681a576772SMika Westerberg 	if (available - resource_size(res) <= dev_res->add_size)
18691a576772SMika Westerberg 		return;
18701a576772SMika Westerberg 
18711a576772SMika Westerberg 	dev_res->add_size = available - resource_size(res);
18727506dc79SFrederick Lawler 	pci_dbg(bridge, "bridge window %pR extended by %pa\n", res,
18731a576772SMika Westerberg 		&dev_res->add_size);
18741a576772SMika Westerberg }
18751a576772SMika Westerberg 
18761a576772SMika Westerberg static void pci_bus_distribute_available_resources(struct pci_bus *bus,
18771a576772SMika Westerberg 	struct list_head *add_list, resource_size_t available_io,
18781a576772SMika Westerberg 	resource_size_t available_mmio, resource_size_t available_mmio_pref)
18791a576772SMika Westerberg {
18801a576772SMika Westerberg 	resource_size_t remaining_io, remaining_mmio, remaining_mmio_pref;
18811a576772SMika Westerberg 	unsigned int normal_bridges = 0, hotplug_bridges = 0;
18821a576772SMika Westerberg 	struct resource *io_res, *mmio_res, *mmio_pref_res;
18831a576772SMika Westerberg 	struct pci_dev *dev, *bridge = bus->self;
18841a576772SMika Westerberg 
18851a576772SMika Westerberg 	io_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
18861a576772SMika Westerberg 	mmio_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
18871a576772SMika Westerberg 	mmio_pref_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
18881a576772SMika Westerberg 
18891a576772SMika Westerberg 	/*
18901a576772SMika Westerberg 	 * Update additional resource list (add_list) to fill all the
18911a576772SMika Westerberg 	 * extra resource space available for this port except the space
18921a576772SMika Westerberg 	 * calculated in __pci_bus_size_bridges() which covers all the
18931a576772SMika Westerberg 	 * devices currently connected to the port and below.
18941a576772SMika Westerberg 	 */
18951a576772SMika Westerberg 	extend_bridge_window(bridge, io_res, add_list, available_io);
18961a576772SMika Westerberg 	extend_bridge_window(bridge, mmio_res, add_list, available_mmio);
18971a576772SMika Westerberg 	extend_bridge_window(bridge, mmio_pref_res, add_list,
18981a576772SMika Westerberg 			     available_mmio_pref);
18991a576772SMika Westerberg 
19001a576772SMika Westerberg 	/*
19011a576772SMika Westerberg 	 * Calculate the total amount of extra resource space we can
19021a576772SMika Westerberg 	 * pass to bridges below this one. This is basically the
19031a576772SMika Westerberg 	 * extra space reduced by the minimal required space for the
19041a576772SMika Westerberg 	 * non-hotplug bridges.
19051a576772SMika Westerberg 	 */
19061a576772SMika Westerberg 	remaining_io = available_io;
19071a576772SMika Westerberg 	remaining_mmio = available_mmio;
19081a576772SMika Westerberg 	remaining_mmio_pref = available_mmio_pref;
19091a576772SMika Westerberg 
19101a576772SMika Westerberg 	/*
19111a576772SMika Westerberg 	 * Calculate how many hotplug bridges and normal bridges there
19121a576772SMika Westerberg 	 * are on this bus. We will distribute the additional available
19131a576772SMika Westerberg 	 * resources between hotplug bridges.
19141a576772SMika Westerberg 	 */
19151a576772SMika Westerberg 	for_each_pci_bridge(dev, bus) {
19161a576772SMika Westerberg 		if (dev->is_hotplug_bridge)
19171a576772SMika Westerberg 			hotplug_bridges++;
19181a576772SMika Westerberg 		else
19191a576772SMika Westerberg 			normal_bridges++;
19201a576772SMika Westerberg 	}
19211a576772SMika Westerberg 
19221a576772SMika Westerberg 	for_each_pci_bridge(dev, bus) {
19231a576772SMika Westerberg 		const struct resource *res;
19241a576772SMika Westerberg 
19251a576772SMika Westerberg 		if (dev->is_hotplug_bridge)
19261a576772SMika Westerberg 			continue;
19271a576772SMika Westerberg 
19281a576772SMika Westerberg 		/*
19291a576772SMika Westerberg 		 * Reduce the available resource space by what the
19301a576772SMika Westerberg 		 * bridge and devices below it occupy.
19311a576772SMika Westerberg 		 */
19321a576772SMika Westerberg 		res = &dev->resource[PCI_BRIDGE_RESOURCES + 0];
19331a576772SMika Westerberg 		if (!res->parent && available_io > resource_size(res))
19341a576772SMika Westerberg 			remaining_io -= resource_size(res);
19351a576772SMika Westerberg 
19361a576772SMika Westerberg 		res = &dev->resource[PCI_BRIDGE_RESOURCES + 1];
19371a576772SMika Westerberg 		if (!res->parent && available_mmio > resource_size(res))
19381a576772SMika Westerberg 			remaining_mmio -= resource_size(res);
19391a576772SMika Westerberg 
19401a576772SMika Westerberg 		res = &dev->resource[PCI_BRIDGE_RESOURCES + 2];
19411a576772SMika Westerberg 		if (!res->parent && available_mmio_pref > resource_size(res))
19421a576772SMika Westerberg 			remaining_mmio_pref -= resource_size(res);
19431a576772SMika Westerberg 	}
19441a576772SMika Westerberg 
19451a576772SMika Westerberg 	/*
1946*14fe5951SMika Westerberg 	 * There is only one bridge on the bus so it gets all available
1947*14fe5951SMika Westerberg 	 * resources which it can then distribute to the possible
1948*14fe5951SMika Westerberg 	 * hotplug bridges below.
1949*14fe5951SMika Westerberg 	 */
1950*14fe5951SMika Westerberg 	if (hotplug_bridges + normal_bridges == 1) {
1951*14fe5951SMika Westerberg 		dev = list_first_entry(&bus->devices, struct pci_dev, bus_list);
1952*14fe5951SMika Westerberg 		if (dev->subordinate) {
1953*14fe5951SMika Westerberg 			pci_bus_distribute_available_resources(dev->subordinate,
1954*14fe5951SMika Westerberg 				add_list, available_io, available_mmio,
1955*14fe5951SMika Westerberg 				available_mmio_pref);
1956*14fe5951SMika Westerberg 		}
1957*14fe5951SMika Westerberg 		return;
1958*14fe5951SMika Westerberg 	}
1959*14fe5951SMika Westerberg 
1960*14fe5951SMika Westerberg 	/*
19611a576772SMika Westerberg 	 * Go over devices on this bus and distribute the remaining
19621a576772SMika Westerberg 	 * resource space between hotplug bridges.
19631a576772SMika Westerberg 	 */
19641a576772SMika Westerberg 	for_each_pci_bridge(dev, bus) {
1965*14fe5951SMika Westerberg 		resource_size_t align, io, mmio, mmio_pref;
19661a576772SMika Westerberg 		struct pci_bus *b;
19671a576772SMika Westerberg 
19681a576772SMika Westerberg 		b = dev->subordinate;
1969*14fe5951SMika Westerberg 		if (!b || !dev->is_hotplug_bridge)
19701a576772SMika Westerberg 			continue;
19711a576772SMika Westerberg 
19721a576772SMika Westerberg 		/*
1973*14fe5951SMika Westerberg 		 * Distribute available extra resources equally between
1974*14fe5951SMika Westerberg 		 * hotplug-capable downstream ports taking alignment into
1975*14fe5951SMika Westerberg 		 * account.
19761a576772SMika Westerberg 		 *
19771a576772SMika Westerberg 		 * Here hotplug_bridges is always != 0.
19781a576772SMika Westerberg 		 */
19791a576772SMika Westerberg 		align = pci_resource_alignment(bridge, io_res);
19801a576772SMika Westerberg 		io = div64_ul(available_io, hotplug_bridges);
19811a576772SMika Westerberg 		io = min(ALIGN(io, align), remaining_io);
19821a576772SMika Westerberg 		remaining_io -= io;
19831a576772SMika Westerberg 
19841a576772SMika Westerberg 		align = pci_resource_alignment(bridge, mmio_res);
19851a576772SMika Westerberg 		mmio = div64_ul(available_mmio, hotplug_bridges);
19861a576772SMika Westerberg 		mmio = min(ALIGN(mmio, align), remaining_mmio);
19871a576772SMika Westerberg 		remaining_mmio -= mmio;
19881a576772SMika Westerberg 
19891a576772SMika Westerberg 		align = pci_resource_alignment(bridge, mmio_pref_res);
1990*14fe5951SMika Westerberg 		mmio_pref = div64_ul(available_mmio_pref, hotplug_bridges);
1991*14fe5951SMika Westerberg 		mmio_pref = min(ALIGN(mmio_pref, align), remaining_mmio_pref);
19921a576772SMika Westerberg 		remaining_mmio_pref -= mmio_pref;
19931a576772SMika Westerberg 
1994*14fe5951SMika Westerberg 		pci_bus_distribute_available_resources(b, add_list, io, mmio,
1995*14fe5951SMika Westerberg 						       mmio_pref);
19961a576772SMika Westerberg 	}
19971a576772SMika Westerberg }
19981a576772SMika Westerberg 
19991a576772SMika Westerberg static void
20001a576772SMika Westerberg pci_bridge_distribute_available_resources(struct pci_dev *bridge,
20011a576772SMika Westerberg 					  struct list_head *add_list)
20021a576772SMika Westerberg {
20031a576772SMika Westerberg 	resource_size_t available_io, available_mmio, available_mmio_pref;
20041a576772SMika Westerberg 	const struct resource *res;
20051a576772SMika Westerberg 
20061a576772SMika Westerberg 	if (!bridge->is_hotplug_bridge)
20071a576772SMika Westerberg 		return;
20081a576772SMika Westerberg 
20091a576772SMika Westerberg 	/* Take the initial extra resources from the hotplug port */
20101a576772SMika Westerberg 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
20111a576772SMika Westerberg 	available_io = resource_size(res);
20121a576772SMika Westerberg 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
20131a576772SMika Westerberg 	available_mmio = resource_size(res);
20141a576772SMika Westerberg 	res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
20151a576772SMika Westerberg 	available_mmio_pref = resource_size(res);
20161a576772SMika Westerberg 
20171a576772SMika Westerberg 	pci_bus_distribute_available_resources(bridge->subordinate,
20181a576772SMika Westerberg 		add_list, available_io, available_mmio, available_mmio_pref);
20191a576772SMika Westerberg }
20201a576772SMika Westerberg 
20216841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
20226841ec68SYinghai Lu {
20236841ec68SYinghai Lu 	struct pci_bus *parent = bridge->subordinate;
2024bdc4abecSYinghai Lu 	LIST_HEAD(add_list); /* list of resources that
20258424d759SYinghai Lu 					want additional resources */
202632180e40SYinghai Lu 	int tried_times = 0;
2027bdc4abecSYinghai Lu 	LIST_HEAD(fail_head);
2028b9b0bba9SYinghai Lu 	struct pci_dev_resource *fail_res;
20296841ec68SYinghai Lu 	int retval;
20306841ec68SYinghai Lu 
203132180e40SYinghai Lu again:
20328424d759SYinghai Lu 	__pci_bus_size_bridges(parent, &add_list);
20331a576772SMika Westerberg 
20341a576772SMika Westerberg 	/*
20351a576772SMika Westerberg 	 * Distribute remaining resources (if any) equally between
20361a576772SMika Westerberg 	 * hotplug bridges below. This makes it possible to extend the
20371a576772SMika Westerberg 	 * hierarchy later without running out of resources.
20381a576772SMika Westerberg 	 */
20391a576772SMika Westerberg 	pci_bridge_distribute_available_resources(bridge, &add_list);
20401a576772SMika Westerberg 
2041bdc4abecSYinghai Lu 	__pci_bridge_assign_resources(bridge, &add_list, &fail_head);
2042bdc4abecSYinghai Lu 	BUG_ON(!list_empty(&add_list));
204332180e40SYinghai Lu 	tried_times++;
204432180e40SYinghai Lu 
2045bdc4abecSYinghai Lu 	if (list_empty(&fail_head))
20463f579c34SYinghai Lu 		goto enable_all;
204732180e40SYinghai Lu 
204832180e40SYinghai Lu 	if (tried_times >= 2) {
204932180e40SYinghai Lu 		/* still fail, don't need to try more */
2050bffc56d4SYinghai Lu 		free_list(&fail_head);
20513f579c34SYinghai Lu 		goto enable_all;
205232180e40SYinghai Lu 	}
205332180e40SYinghai Lu 
205432180e40SYinghai Lu 	printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
205532180e40SYinghai Lu 			 tried_times + 1);
205632180e40SYinghai Lu 
205732180e40SYinghai Lu 	/*
205832180e40SYinghai Lu 	 * Try to release leaf bridge's resources that doesn't fit resource of
205932180e40SYinghai Lu 	 * child device under that bridge
206032180e40SYinghai Lu 	 */
206161e83cddSYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list)
206261e83cddSYinghai Lu 		pci_bus_release_bridge_resources(fail_res->dev->bus,
2063cb21bc94SChristian König 						 fail_res->flags & PCI_RES_TYPE_MASK,
206432180e40SYinghai Lu 						 whole_subtree);
206561e83cddSYinghai Lu 
206632180e40SYinghai Lu 	/* restore size and flags */
2067b9b0bba9SYinghai Lu 	list_for_each_entry(fail_res, &fail_head, list) {
2068b9b0bba9SYinghai Lu 		struct resource *res = fail_res->res;
206932180e40SYinghai Lu 
2070b9b0bba9SYinghai Lu 		res->start = fail_res->start;
2071b9b0bba9SYinghai Lu 		res->end = fail_res->end;
2072b9b0bba9SYinghai Lu 		res->flags = fail_res->flags;
2073b9b0bba9SYinghai Lu 		if (fail_res->dev->subordinate)
207432180e40SYinghai Lu 			res->flags = 0;
207532180e40SYinghai Lu 	}
2076bffc56d4SYinghai Lu 	free_list(&fail_head);
207732180e40SYinghai Lu 
207832180e40SYinghai Lu 	goto again;
20793f579c34SYinghai Lu 
20803f579c34SYinghai Lu enable_all:
20813f579c34SYinghai Lu 	retval = pci_reenable_device(bridge);
20829fc9eea0SBjorn Helgaas 	if (retval)
20837506dc79SFrederick Lawler 		pci_err(bridge, "Error reenabling bridge (%d)\n", retval);
20843f579c34SYinghai Lu 	pci_set_master(bridge);
20856841ec68SYinghai Lu }
20866841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
20879b03088fSYinghai Lu 
20888bb705e3SChristian König int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type)
20898bb705e3SChristian König {
20908bb705e3SChristian König 	struct pci_dev_resource *dev_res;
20918bb705e3SChristian König 	struct pci_dev *next;
20928bb705e3SChristian König 	LIST_HEAD(saved);
20938bb705e3SChristian König 	LIST_HEAD(added);
20948bb705e3SChristian König 	LIST_HEAD(failed);
20958bb705e3SChristian König 	unsigned int i;
20968bb705e3SChristian König 	int ret;
20978bb705e3SChristian König 
20988bb705e3SChristian König 	/* Walk to the root hub, releasing bridge BARs when possible */
20998bb705e3SChristian König 	next = bridge;
21008bb705e3SChristian König 	do {
21018bb705e3SChristian König 		bridge = next;
21028bb705e3SChristian König 		for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCE_END;
21038bb705e3SChristian König 		     i++) {
21048bb705e3SChristian König 			struct resource *res = &bridge->resource[i];
21058bb705e3SChristian König 
21068bb705e3SChristian König 			if ((res->flags ^ type) & PCI_RES_TYPE_MASK)
21078bb705e3SChristian König 				continue;
21088bb705e3SChristian König 
21098bb705e3SChristian König 			/* Ignore BARs which are still in use */
21108bb705e3SChristian König 			if (res->child)
21118bb705e3SChristian König 				continue;
21128bb705e3SChristian König 
21138bb705e3SChristian König 			ret = add_to_list(&saved, bridge, res, 0, 0);
21148bb705e3SChristian König 			if (ret)
21158bb705e3SChristian König 				goto cleanup;
21168bb705e3SChristian König 
21177506dc79SFrederick Lawler 			pci_info(bridge, "BAR %d: releasing %pR\n",
21188bb705e3SChristian König 				 i, res);
21198bb705e3SChristian König 
21208bb705e3SChristian König 			if (res->parent)
21218bb705e3SChristian König 				release_resource(res);
21228bb705e3SChristian König 			res->start = 0;
21238bb705e3SChristian König 			res->end = 0;
21248bb705e3SChristian König 			break;
21258bb705e3SChristian König 		}
21268bb705e3SChristian König 		if (i == PCI_BRIDGE_RESOURCE_END)
21278bb705e3SChristian König 			break;
21288bb705e3SChristian König 
21298bb705e3SChristian König 		next = bridge->bus ? bridge->bus->self : NULL;
21308bb705e3SChristian König 	} while (next);
21318bb705e3SChristian König 
21328bb705e3SChristian König 	if (list_empty(&saved))
21338bb705e3SChristian König 		return -ENOENT;
21348bb705e3SChristian König 
21358bb705e3SChristian König 	__pci_bus_size_bridges(bridge->subordinate, &added);
21368bb705e3SChristian König 	__pci_bridge_assign_resources(bridge, &added, &failed);
21378bb705e3SChristian König 	BUG_ON(!list_empty(&added));
21388bb705e3SChristian König 
21398bb705e3SChristian König 	if (!list_empty(&failed)) {
21408bb705e3SChristian König 		ret = -ENOSPC;
21418bb705e3SChristian König 		goto cleanup;
21428bb705e3SChristian König 	}
21438bb705e3SChristian König 
21448bb705e3SChristian König 	list_for_each_entry(dev_res, &saved, list) {
21458bb705e3SChristian König 		/* Skip the bridge we just assigned resources for. */
21468bb705e3SChristian König 		if (bridge == dev_res->dev)
21478bb705e3SChristian König 			continue;
21488bb705e3SChristian König 
21498bb705e3SChristian König 		bridge = dev_res->dev;
21508bb705e3SChristian König 		pci_setup_bridge(bridge->subordinate);
21518bb705e3SChristian König 	}
21528bb705e3SChristian König 
21538bb705e3SChristian König 	free_list(&saved);
21548bb705e3SChristian König 	return 0;
21558bb705e3SChristian König 
21568bb705e3SChristian König cleanup:
21578bb705e3SChristian König 	/* restore size and flags */
21588bb705e3SChristian König 	list_for_each_entry(dev_res, &failed, list) {
21598bb705e3SChristian König 		struct resource *res = dev_res->res;
21608bb705e3SChristian König 
21618bb705e3SChristian König 		res->start = dev_res->start;
21628bb705e3SChristian König 		res->end = dev_res->end;
21638bb705e3SChristian König 		res->flags = dev_res->flags;
21648bb705e3SChristian König 	}
21658bb705e3SChristian König 	free_list(&failed);
21668bb705e3SChristian König 
21678bb705e3SChristian König 	/* Revert to the old configuration */
21688bb705e3SChristian König 	list_for_each_entry(dev_res, &saved, list) {
21698bb705e3SChristian König 		struct resource *res = dev_res->res;
21708bb705e3SChristian König 
21718bb705e3SChristian König 		bridge = dev_res->dev;
21728bb705e3SChristian König 		i = res - bridge->resource;
21738bb705e3SChristian König 
21748bb705e3SChristian König 		res->start = dev_res->start;
21758bb705e3SChristian König 		res->end = dev_res->end;
21768bb705e3SChristian König 		res->flags = dev_res->flags;
21778bb705e3SChristian König 
21788bb705e3SChristian König 		pci_claim_resource(bridge, i);
21798bb705e3SChristian König 		pci_setup_bridge(bridge->subordinate);
21808bb705e3SChristian König 	}
21818bb705e3SChristian König 	free_list(&saved);
21828bb705e3SChristian König 
21838bb705e3SChristian König 	return ret;
21848bb705e3SChristian König }
21858bb705e3SChristian König 
218617787940SYinghai Lu void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
21879b03088fSYinghai Lu {
21889b03088fSYinghai Lu 	struct pci_dev *dev;
2189bdc4abecSYinghai Lu 	LIST_HEAD(add_list); /* list of resources that
21909b03088fSYinghai Lu 					want additional resources */
21919b03088fSYinghai Lu 
21929b03088fSYinghai Lu 	down_read(&pci_bus_sem);
219324a0c654SAndy Shevchenko 	for_each_pci_bridge(dev, bus)
219424a0c654SAndy Shevchenko 		if (pci_has_subordinate(dev))
219524a0c654SAndy Shevchenko 			__pci_bus_size_bridges(dev->subordinate, &add_list);
21969b03088fSYinghai Lu 	up_read(&pci_bus_sem);
21979b03088fSYinghai Lu 	__pci_bus_assign_resources(bus, &add_list, NULL);
2198bdc4abecSYinghai Lu 	BUG_ON(!list_empty(&add_list));
219917787940SYinghai Lu }
2200e6b29deaSRay Jui EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources);
2201