11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * drivers/pci/setup-bus.c 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Extruded from code written by 51da177e4SLinus Torvalds * Dave Rusling (david.rusling@reo.mts.dec.com) 61da177e4SLinus Torvalds * David Mosberger (davidm@cs.arizona.edu) 71da177e4SLinus Torvalds * David Miller (davem@redhat.com) 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * Support routines for initializing a PCI subsystem. 101da177e4SLinus Torvalds */ 111da177e4SLinus Torvalds 121da177e4SLinus Torvalds /* 131da177e4SLinus Torvalds * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 141da177e4SLinus Torvalds * PCI-PCI bridges cleanup, sorted resource allocation. 151da177e4SLinus Torvalds * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 161da177e4SLinus Torvalds * Converted to allocation in 3 passes, which gives 171da177e4SLinus Torvalds * tighter packing. Prefetchable range support. 181da177e4SLinus Torvalds */ 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds #include <linux/init.h> 211da177e4SLinus Torvalds #include <linux/kernel.h> 221da177e4SLinus Torvalds #include <linux/module.h> 231da177e4SLinus Torvalds #include <linux/pci.h> 241da177e4SLinus Torvalds #include <linux/errno.h> 251da177e4SLinus Torvalds #include <linux/ioport.h> 261da177e4SLinus Torvalds #include <linux/cache.h> 271da177e4SLinus Torvalds #include <linux/slab.h> 286faf17f6SChris Wright #include "pci.h" 291da177e4SLinus Torvalds 30568ddef8SYinghai Lu struct resource_list_x { 31568ddef8SYinghai Lu struct resource_list_x *next; 32568ddef8SYinghai Lu struct resource *res; 33568ddef8SYinghai Lu struct pci_dev *dev; 34568ddef8SYinghai Lu resource_size_t start; 35568ddef8SYinghai Lu resource_size_t end; 36568ddef8SYinghai Lu unsigned long flags; 37568ddef8SYinghai Lu }; 38568ddef8SYinghai Lu 39568ddef8SYinghai Lu static void add_to_failed_list(struct resource_list_x *head, 40568ddef8SYinghai Lu struct pci_dev *dev, struct resource *res) 41568ddef8SYinghai Lu { 42568ddef8SYinghai Lu struct resource_list_x *list = head; 43568ddef8SYinghai Lu struct resource_list_x *ln = list->next; 44568ddef8SYinghai Lu struct resource_list_x *tmp; 45568ddef8SYinghai Lu 46568ddef8SYinghai Lu tmp = kmalloc(sizeof(*tmp), GFP_KERNEL); 47568ddef8SYinghai Lu if (!tmp) { 48568ddef8SYinghai Lu pr_warning("add_to_failed_list: kmalloc() failed!\n"); 49568ddef8SYinghai Lu return; 50568ddef8SYinghai Lu } 51568ddef8SYinghai Lu 52568ddef8SYinghai Lu tmp->next = ln; 53568ddef8SYinghai Lu tmp->res = res; 54568ddef8SYinghai Lu tmp->dev = dev; 55568ddef8SYinghai Lu tmp->start = res->start; 56568ddef8SYinghai Lu tmp->end = res->end; 57568ddef8SYinghai Lu tmp->flags = res->flags; 58568ddef8SYinghai Lu list->next = tmp; 59568ddef8SYinghai Lu } 60568ddef8SYinghai Lu 61568ddef8SYinghai Lu static void free_failed_list(struct resource_list_x *head) 62568ddef8SYinghai Lu { 63568ddef8SYinghai Lu struct resource_list_x *list, *tmp; 64568ddef8SYinghai Lu 65568ddef8SYinghai Lu for (list = head->next; list;) { 66568ddef8SYinghai Lu tmp = list; 67568ddef8SYinghai Lu list = list->next; 68568ddef8SYinghai Lu kfree(tmp); 69568ddef8SYinghai Lu } 70568ddef8SYinghai Lu 71568ddef8SYinghai Lu head->next = NULL; 72568ddef8SYinghai Lu } 73568ddef8SYinghai Lu 746841ec68SYinghai Lu static void __dev_sort_resources(struct pci_dev *dev, 756841ec68SYinghai Lu struct resource_list *head) 761da177e4SLinus Torvalds { 771da177e4SLinus Torvalds u16 class = dev->class >> 8; 781da177e4SLinus Torvalds 799bded00bSKenji Kaneshige /* Don't touch classless devices or host bridges or ioapics. */ 806841ec68SYinghai Lu if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) 816841ec68SYinghai Lu return; 821da177e4SLinus Torvalds 839bded00bSKenji Kaneshige /* Don't touch ioapic devices already enabled by firmware */ 8423186279SSatoru Takeuchi if (class == PCI_CLASS_SYSTEM_PIC) { 859bded00bSKenji Kaneshige u16 command; 869bded00bSKenji Kaneshige pci_read_config_word(dev, PCI_COMMAND, &command); 879bded00bSKenji Kaneshige if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) 886841ec68SYinghai Lu return; 8923186279SSatoru Takeuchi } 9023186279SSatoru Takeuchi 916841ec68SYinghai Lu pdev_sort_resources(dev, head); 921da177e4SLinus Torvalds } 931da177e4SLinus Torvalds 946841ec68SYinghai Lu static void __assign_resources_sorted(struct resource_list *head, 956841ec68SYinghai Lu struct resource_list_x *fail_head) 966841ec68SYinghai Lu { 976841ec68SYinghai Lu struct resource *res; 986841ec68SYinghai Lu struct resource_list *list, *tmp; 996841ec68SYinghai Lu int idx; 1006841ec68SYinghai Lu 1016841ec68SYinghai Lu for (list = head->next; list;) { 1021da177e4SLinus Torvalds res = list->res; 1031da177e4SLinus Torvalds idx = res - &list->dev->resource[0]; 1049a928660SYinghai Lu 105542df5deSRajesh Shah if (pci_assign_resource(list->dev, idx)) { 1069a928660SYinghai Lu if (fail_head && !pci_is_root_bus(list->dev->bus)) { 1079a928660SYinghai Lu /* 1089a928660SYinghai Lu * if the failed res is for ROM BAR, and it will 1099a928660SYinghai Lu * be enabled later, don't add it to the list 1109a928660SYinghai Lu */ 1119a928660SYinghai Lu if (!((idx == PCI_ROM_RESOURCE) && 1129a928660SYinghai Lu (!(res->flags & IORESOURCE_ROM_ENABLE)))) 113568ddef8SYinghai Lu add_to_failed_list(fail_head, list->dev, res); 1149a928660SYinghai Lu } 115542df5deSRajesh Shah res->start = 0; 116960b8466SIvan Kokshaysky res->end = 0; 117542df5deSRajesh Shah res->flags = 0; 118542df5deSRajesh Shah } 1191da177e4SLinus Torvalds tmp = list; 1201da177e4SLinus Torvalds list = list->next; 1211da177e4SLinus Torvalds kfree(tmp); 1221da177e4SLinus Torvalds } 1231da177e4SLinus Torvalds } 1241da177e4SLinus Torvalds 1256841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev, 1266841ec68SYinghai Lu struct resource_list_x *fail_head) 1276841ec68SYinghai Lu { 1286841ec68SYinghai Lu struct resource_list head; 1296841ec68SYinghai Lu 1306841ec68SYinghai Lu head.next = NULL; 1316841ec68SYinghai Lu __dev_sort_resources(dev, &head); 1326841ec68SYinghai Lu __assign_resources_sorted(&head, fail_head); 1336841ec68SYinghai Lu 1346841ec68SYinghai Lu } 1356841ec68SYinghai Lu 1366841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus, 1376841ec68SYinghai Lu struct resource_list_x *fail_head) 1386841ec68SYinghai Lu { 1396841ec68SYinghai Lu struct pci_dev *dev; 1406841ec68SYinghai Lu struct resource_list head; 1416841ec68SYinghai Lu 1426841ec68SYinghai Lu head.next = NULL; 1436841ec68SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) 1446841ec68SYinghai Lu __dev_sort_resources(dev, &head); 1456841ec68SYinghai Lu 1466841ec68SYinghai Lu __assign_resources_sorted(&head, fail_head); 1476841ec68SYinghai Lu } 1486841ec68SYinghai Lu 149b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus) 1501da177e4SLinus Torvalds { 1511da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 152c7dabef8SBjorn Helgaas struct resource *res; 1531da177e4SLinus Torvalds struct pci_bus_region region; 1541da177e4SLinus Torvalds 155865df576SBjorn Helgaas dev_info(&bridge->dev, "CardBus bridge to [bus %02x-%02x]\n", 156865df576SBjorn Helgaas bus->secondary, bus->subordinate); 1571da177e4SLinus Torvalds 158c7dabef8SBjorn Helgaas res = bus->resource[0]; 159c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 160c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 1611da177e4SLinus Torvalds /* 1621da177e4SLinus Torvalds * The IO resource is allocated a range twice as large as it 1631da177e4SLinus Torvalds * would normally need. This allows us to set both IO regs. 1641da177e4SLinus Torvalds */ 165c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 1661da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, 1671da177e4SLinus Torvalds region.start); 1681da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, 1691da177e4SLinus Torvalds region.end); 1701da177e4SLinus Torvalds } 1711da177e4SLinus Torvalds 172c7dabef8SBjorn Helgaas res = bus->resource[1]; 173c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 174c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 175c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 1761da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, 1771da177e4SLinus Torvalds region.start); 1781da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, 1791da177e4SLinus Torvalds region.end); 1801da177e4SLinus Torvalds } 1811da177e4SLinus Torvalds 182c7dabef8SBjorn Helgaas res = bus->resource[2]; 183c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 184c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 185c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 1861da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, 1871da177e4SLinus Torvalds region.start); 1881da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, 1891da177e4SLinus Torvalds region.end); 1901da177e4SLinus Torvalds } 1911da177e4SLinus Torvalds 192c7dabef8SBjorn Helgaas res = bus->resource[3]; 193c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 194c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 195c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 1961da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, 1971da177e4SLinus Torvalds region.start); 1981da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, 1991da177e4SLinus Torvalds region.end); 2001da177e4SLinus Torvalds } 2011da177e4SLinus Torvalds } 202b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus); 2031da177e4SLinus Torvalds 2041da177e4SLinus Torvalds /* Initialize bridges with base/limit values we have collected. 2051da177e4SLinus Torvalds PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998) 2061da177e4SLinus Torvalds requires that if there is no I/O ports or memory behind the 2071da177e4SLinus Torvalds bridge, corresponding range must be turned off by writing base 2081da177e4SLinus Torvalds value greater than limit to the bridge's base/limit registers. 2091da177e4SLinus Torvalds 2101da177e4SLinus Torvalds Note: care must be taken when updating I/O base/limit registers 2111da177e4SLinus Torvalds of bridges which support 32-bit I/O. This update requires two 2121da177e4SLinus Torvalds config space writes, so it's quite possible that an I/O window of 2131da177e4SLinus Torvalds the bridge will have some undesirable address (e.g. 0) after the 2141da177e4SLinus Torvalds first write. Ditto 64-bit prefetchable MMIO. */ 2157cc5997dSYinghai Lu static void pci_setup_bridge_io(struct pci_bus *bus) 2161da177e4SLinus Torvalds { 2171da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 218c7dabef8SBjorn Helgaas struct resource *res; 2191da177e4SLinus Torvalds struct pci_bus_region region; 2207cc5997dSYinghai Lu u32 l, io_upper16; 2211da177e4SLinus Torvalds 2221da177e4SLinus Torvalds /* Set up the top and bottom of the PCI I/O segment for this bus. */ 223c7dabef8SBjorn Helgaas res = bus->resource[0]; 224c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 225c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 2261da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_IO_BASE, &l); 2271da177e4SLinus Torvalds l &= 0xffff0000; 2281da177e4SLinus Torvalds l |= (region.start >> 8) & 0x00f0; 2291da177e4SLinus Torvalds l |= region.end & 0xf000; 2301da177e4SLinus Torvalds /* Set up upper 16 bits of I/O base/limit. */ 2311da177e4SLinus Torvalds io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); 232c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 2337cc5997dSYinghai Lu } else { 2341da177e4SLinus Torvalds /* Clear upper 16 bits of I/O base/limit. */ 2351da177e4SLinus Torvalds io_upper16 = 0; 2361da177e4SLinus Torvalds l = 0x00f0; 237c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window [io disabled]\n"); 2381da177e4SLinus Torvalds } 2391da177e4SLinus Torvalds /* Temporarily disable the I/O range before updating PCI_IO_BASE. */ 2401da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); 2411da177e4SLinus Torvalds /* Update lower 16 bits of I/O base/limit. */ 2421da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE, l); 2431da177e4SLinus Torvalds /* Update upper 16 bits of I/O base/limit. */ 2441da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); 2457cc5997dSYinghai Lu } 2461da177e4SLinus Torvalds 2477cc5997dSYinghai Lu static void pci_setup_bridge_mmio(struct pci_bus *bus) 2487cc5997dSYinghai Lu { 2497cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 2507cc5997dSYinghai Lu struct resource *res; 2517cc5997dSYinghai Lu struct pci_bus_region region; 2527cc5997dSYinghai Lu u32 l; 2537cc5997dSYinghai Lu 2547cc5997dSYinghai Lu /* Set up the top and bottom of the PCI Memory segment for this bus. */ 255c7dabef8SBjorn Helgaas res = bus->resource[1]; 256c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 257c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 2581da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 2591da177e4SLinus Torvalds l |= region.end & 0xfff00000; 260c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 2617cc5997dSYinghai Lu } else { 2621da177e4SLinus Torvalds l = 0x0000fff0; 263c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window [mem disabled]\n"); 2641da177e4SLinus Torvalds } 2651da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); 2667cc5997dSYinghai Lu } 2677cc5997dSYinghai Lu 2687cc5997dSYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_bus *bus) 2697cc5997dSYinghai Lu { 2707cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 2717cc5997dSYinghai Lu struct resource *res; 2727cc5997dSYinghai Lu struct pci_bus_region region; 2737cc5997dSYinghai Lu u32 l, bu, lu; 2741da177e4SLinus Torvalds 2751da177e4SLinus Torvalds /* Clear out the upper 32 bits of PREF limit. 2761da177e4SLinus Torvalds If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily 2771da177e4SLinus Torvalds disables PREF range, which is ok. */ 2781da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); 2791da177e4SLinus Torvalds 2801da177e4SLinus Torvalds /* Set up PREF base/limit. */ 281c40a22e0SBenjamin Herrenschmidt bu = lu = 0; 282c7dabef8SBjorn Helgaas res = bus->resource[2]; 283c7dabef8SBjorn Helgaas pcibios_resource_to_bus(bridge, ®ion, res); 284c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_PREFETCH) { 2851da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 2861da177e4SLinus Torvalds l |= region.end & 0xfff00000; 287c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM_64) { 28813d36c24SAndrew Morton bu = upper_32_bits(region.start); 28913d36c24SAndrew Morton lu = upper_32_bits(region.end); 2901f82de10SYinghai Lu } 291c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window %pR\n", res); 2927cc5997dSYinghai Lu } else { 2931da177e4SLinus Torvalds l = 0x0000fff0; 294c7dabef8SBjorn Helgaas dev_info(&bridge->dev, " bridge window [mem pref disabled]\n"); 2951da177e4SLinus Torvalds } 2961da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); 2971da177e4SLinus Torvalds 298c40a22e0SBenjamin Herrenschmidt /* Set the upper 32 bits of PREF base & limit. */ 299c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); 300c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); 3017cc5997dSYinghai Lu } 3027cc5997dSYinghai Lu 3037cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) 3047cc5997dSYinghai Lu { 3057cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 3067cc5997dSYinghai Lu 3077cc5997dSYinghai Lu dev_info(&bridge->dev, "PCI bridge to [bus %02x-%02x]\n", 3087cc5997dSYinghai Lu bus->secondary, bus->subordinate); 3097cc5997dSYinghai Lu 3107cc5997dSYinghai Lu if (type & IORESOURCE_IO) 3117cc5997dSYinghai Lu pci_setup_bridge_io(bus); 3127cc5997dSYinghai Lu 3137cc5997dSYinghai Lu if (type & IORESOURCE_MEM) 3147cc5997dSYinghai Lu pci_setup_bridge_mmio(bus); 3157cc5997dSYinghai Lu 3167cc5997dSYinghai Lu if (type & IORESOURCE_PREFETCH) 3177cc5997dSYinghai Lu pci_setup_bridge_mmio_pref(bus); 3181da177e4SLinus Torvalds 3191da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); 3201da177e4SLinus Torvalds } 3211da177e4SLinus Torvalds 3227cc5997dSYinghai Lu static void pci_setup_bridge(struct pci_bus *bus) 3237cc5997dSYinghai Lu { 3247cc5997dSYinghai Lu unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | 3257cc5997dSYinghai Lu IORESOURCE_PREFETCH; 3267cc5997dSYinghai Lu 3277cc5997dSYinghai Lu __pci_setup_bridge(bus, type); 3287cc5997dSYinghai Lu } 3297cc5997dSYinghai Lu 3301da177e4SLinus Torvalds /* Check whether the bridge supports optional I/O and 3311da177e4SLinus Torvalds prefetchable memory ranges. If not, the respective 3321da177e4SLinus Torvalds base/limit registers must be read-only and read as 0. */ 33396bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus) 3341da177e4SLinus Torvalds { 3351da177e4SLinus Torvalds u16 io; 3361da177e4SLinus Torvalds u32 pmem; 3371da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 3381da177e4SLinus Torvalds struct resource *b_res; 3391da177e4SLinus Torvalds 3401da177e4SLinus Torvalds b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 3411da177e4SLinus Torvalds b_res[1].flags |= IORESOURCE_MEM; 3421da177e4SLinus Torvalds 3431da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 3441da177e4SLinus Torvalds if (!io) { 3451da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0); 3461da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_IO_BASE, &io); 3471da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_IO_BASE, 0x0); 3481da177e4SLinus Torvalds } 3491da177e4SLinus Torvalds if (io) 3501da177e4SLinus Torvalds b_res[0].flags |= IORESOURCE_IO; 3511da177e4SLinus Torvalds /* DECchip 21050 pass 2 errata: the bridge may miss an address 3521da177e4SLinus Torvalds disconnect boundary by one PCI data phase. 3531da177e4SLinus Torvalds Workaround: do not use prefetching on this device. */ 3541da177e4SLinus Torvalds if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) 3551da177e4SLinus Torvalds return; 3561da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 3571da177e4SLinus Torvalds if (!pmem) { 3581da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 3591da177e4SLinus Torvalds 0xfff0fff0); 3601da177e4SLinus Torvalds pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 3611da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); 3621da177e4SLinus Torvalds } 3631f82de10SYinghai Lu if (pmem) { 3641da177e4SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; 36599586105SYinghai Lu if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == 36699586105SYinghai Lu PCI_PREF_RANGE_TYPE_64) { 3671f82de10SYinghai Lu b_res[2].flags |= IORESOURCE_MEM_64; 36899586105SYinghai Lu b_res[2].flags |= PCI_PREF_RANGE_TYPE_64; 36999586105SYinghai Lu } 3701f82de10SYinghai Lu } 3711f82de10SYinghai Lu 3721f82de10SYinghai Lu /* double check if bridge does support 64 bit pref */ 3731f82de10SYinghai Lu if (b_res[2].flags & IORESOURCE_MEM_64) { 3741f82de10SYinghai Lu u32 mem_base_hi, tmp; 3751f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, 3761f82de10SYinghai Lu &mem_base_hi); 3771f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 3781f82de10SYinghai Lu 0xffffffff); 3791f82de10SYinghai Lu pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); 3801f82de10SYinghai Lu if (!tmp) 3811f82de10SYinghai Lu b_res[2].flags &= ~IORESOURCE_MEM_64; 3821f82de10SYinghai Lu pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 3831f82de10SYinghai Lu mem_base_hi); 3841f82de10SYinghai Lu } 3851da177e4SLinus Torvalds } 3861da177e4SLinus Torvalds 3871da177e4SLinus Torvalds /* Helper function for sizing routines: find first available 3881da177e4SLinus Torvalds bus resource of a given type. Note: we intentionally skip 3891da177e4SLinus Torvalds the bus resources which have already been assigned (that is, 3901da177e4SLinus Torvalds have non-NULL parent resource). */ 39196bde06aSSam Ravnborg static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type) 3921da177e4SLinus Torvalds { 3931da177e4SLinus Torvalds int i; 3941da177e4SLinus Torvalds struct resource *r; 3951da177e4SLinus Torvalds unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 3961da177e4SLinus Torvalds IORESOURCE_PREFETCH; 3971da177e4SLinus Torvalds 39889a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, r, i) { 399299de034SIvan Kokshaysky if (r == &ioport_resource || r == &iomem_resource) 400299de034SIvan Kokshaysky continue; 40155a10984SJesse Barnes if (r && (r->flags & type_mask) == type && !r->parent) 4021da177e4SLinus Torvalds return r; 4031da177e4SLinus Torvalds } 4041da177e4SLinus Torvalds return NULL; 4051da177e4SLinus Torvalds } 4061da177e4SLinus Torvalds 407*13583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size, 408*13583b16SRam Pai resource_size_t min_size, 409*13583b16SRam Pai resource_size_t size1, 410*13583b16SRam Pai resource_size_t old_size, 411*13583b16SRam Pai resource_size_t align) 412*13583b16SRam Pai { 413*13583b16SRam Pai if (size < min_size) 414*13583b16SRam Pai size = min_size; 415*13583b16SRam Pai if (old_size == 1 ) 416*13583b16SRam Pai old_size = 0; 417*13583b16SRam Pai /* To be fixed in 2.5: we should have sort of HAVE_ISA 418*13583b16SRam Pai flag in the struct pci_bus. */ 419*13583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA) 420*13583b16SRam Pai size = (size & 0xff) + ((size & ~0xffUL) << 2); 421*13583b16SRam Pai #endif 422*13583b16SRam Pai size = ALIGN(size + size1, align); 423*13583b16SRam Pai if (size < old_size) 424*13583b16SRam Pai size = old_size; 425*13583b16SRam Pai return size; 426*13583b16SRam Pai } 427*13583b16SRam Pai 428*13583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size, 429*13583b16SRam Pai resource_size_t min_size, 430*13583b16SRam Pai resource_size_t size1, 431*13583b16SRam Pai resource_size_t old_size, 432*13583b16SRam Pai resource_size_t align) 433*13583b16SRam Pai { 434*13583b16SRam Pai if (size < min_size) 435*13583b16SRam Pai size = min_size; 436*13583b16SRam Pai if (old_size == 1 ) 437*13583b16SRam Pai old_size = 0; 438*13583b16SRam Pai if (size < old_size) 439*13583b16SRam Pai size = old_size; 440*13583b16SRam Pai size = ALIGN(size + size1, align); 441*13583b16SRam Pai return size; 442*13583b16SRam Pai } 443*13583b16SRam Pai 4441da177e4SLinus Torvalds /* Sizing the IO windows of the PCI-PCI bridge is trivial, 4451da177e4SLinus Torvalds since these windows have 4K granularity and the IO ranges 4461da177e4SLinus Torvalds of non-bridge PCI devices are limited to 256 bytes. 4471da177e4SLinus Torvalds We must be careful with the ISA aliasing though. */ 44828760489SEric W. Biederman static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size) 4491da177e4SLinus Torvalds { 4501da177e4SLinus Torvalds struct pci_dev *dev; 4511da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO); 452*13583b16SRam Pai unsigned long size = 0, size1 = 0; 4531da177e4SLinus Torvalds 4541da177e4SLinus Torvalds if (!b_res) 4551da177e4SLinus Torvalds return; 4561da177e4SLinus Torvalds 4571da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 4581da177e4SLinus Torvalds int i; 4591da177e4SLinus Torvalds 4601da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 4611da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 4621da177e4SLinus Torvalds unsigned long r_size; 4631da177e4SLinus Torvalds 4641da177e4SLinus Torvalds if (r->parent || !(r->flags & IORESOURCE_IO)) 4651da177e4SLinus Torvalds continue; 466022edd86SZhao, Yu r_size = resource_size(r); 4671da177e4SLinus Torvalds 4681da177e4SLinus Torvalds if (r_size < 0x400) 4691da177e4SLinus Torvalds /* Might be re-aligned for ISA */ 4701da177e4SLinus Torvalds size += r_size; 4711da177e4SLinus Torvalds else 4721da177e4SLinus Torvalds size1 += r_size; 4731da177e4SLinus Torvalds } 4741da177e4SLinus Torvalds } 475*13583b16SRam Pai size = calculate_iosize(size, min_size, size1, 476*13583b16SRam Pai resource_size(b_res), 4096); 4771da177e4SLinus Torvalds if (!size) { 478865df576SBjorn Helgaas if (b_res->start || b_res->end) 479865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 480865df576SBjorn Helgaas "%pR to [bus %02x-%02x] (unused)\n", b_res, 481865df576SBjorn Helgaas bus->secondary, bus->subordinate); 4821da177e4SLinus Torvalds b_res->flags = 0; 4831da177e4SLinus Torvalds return; 4841da177e4SLinus Torvalds } 4851da177e4SLinus Torvalds /* Alignment of the IO window is always 4K */ 4861da177e4SLinus Torvalds b_res->start = 4096; 4871da177e4SLinus Torvalds b_res->end = b_res->start + size - 1; 48888452565SIvan Kokshaysky b_res->flags |= IORESOURCE_STARTALIGN; 4891da177e4SLinus Torvalds } 4901da177e4SLinus Torvalds 4911da177e4SLinus Torvalds /* Calculate the size of the bus and minimal alignment which 4921da177e4SLinus Torvalds guarantees that all child resources fit in this size. */ 49328760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, 49428760489SEric W. Biederman unsigned long type, resource_size_t min_size) 4951da177e4SLinus Torvalds { 4961da177e4SLinus Torvalds struct pci_dev *dev; 497*13583b16SRam Pai resource_size_t min_align, align, size; 498c40a22e0SBenjamin Herrenschmidt resource_size_t aligns[12]; /* Alignments from 1Mb to 2Gb */ 4991da177e4SLinus Torvalds int order, max_order; 5001da177e4SLinus Torvalds struct resource *b_res = find_free_bus_resource(bus, type); 5011f82de10SYinghai Lu unsigned int mem64_mask = 0; 5021da177e4SLinus Torvalds 5031da177e4SLinus Torvalds if (!b_res) 5041da177e4SLinus Torvalds return 0; 5051da177e4SLinus Torvalds 5061da177e4SLinus Torvalds memset(aligns, 0, sizeof(aligns)); 5071da177e4SLinus Torvalds max_order = 0; 5081da177e4SLinus Torvalds size = 0; 5091da177e4SLinus Torvalds 5101f82de10SYinghai Lu mem64_mask = b_res->flags & IORESOURCE_MEM_64; 5111f82de10SYinghai Lu b_res->flags &= ~IORESOURCE_MEM_64; 5121f82de10SYinghai Lu 5131da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 5141da177e4SLinus Torvalds int i; 5151da177e4SLinus Torvalds 5161da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 5171da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 518c40a22e0SBenjamin Herrenschmidt resource_size_t r_size; 5191da177e4SLinus Torvalds 5201da177e4SLinus Torvalds if (r->parent || (r->flags & mask) != type) 5211da177e4SLinus Torvalds continue; 522022edd86SZhao, Yu r_size = resource_size(r); 5231da177e4SLinus Torvalds /* For bridges size != alignment */ 5246faf17f6SChris Wright align = pci_resource_alignment(dev, r); 5251da177e4SLinus Torvalds order = __ffs(align) - 20; 5261da177e4SLinus Torvalds if (order > 11) { 527865df576SBjorn Helgaas dev_warn(&dev->dev, "disabling BAR %d: %pR " 528865df576SBjorn Helgaas "(bad alignment %#llx)\n", i, r, 529865df576SBjorn Helgaas (unsigned long long) align); 5301da177e4SLinus Torvalds r->flags = 0; 5311da177e4SLinus Torvalds continue; 5321da177e4SLinus Torvalds } 5331da177e4SLinus Torvalds size += r_size; 5341da177e4SLinus Torvalds if (order < 0) 5351da177e4SLinus Torvalds order = 0; 5361da177e4SLinus Torvalds /* Exclude ranges with size > align from 5371da177e4SLinus Torvalds calculation of the alignment. */ 5381da177e4SLinus Torvalds if (r_size == align) 5391da177e4SLinus Torvalds aligns[order] += align; 5401da177e4SLinus Torvalds if (order > max_order) 5411da177e4SLinus Torvalds max_order = order; 5421f82de10SYinghai Lu mem64_mask &= r->flags & IORESOURCE_MEM_64; 5431da177e4SLinus Torvalds } 5441da177e4SLinus Torvalds } 5451da177e4SLinus Torvalds align = 0; 5461da177e4SLinus Torvalds min_align = 0; 5471da177e4SLinus Torvalds for (order = 0; order <= max_order; order++) { 5488308c54dSJeremy Fitzhardinge resource_size_t align1 = 1; 5498308c54dSJeremy Fitzhardinge 5508308c54dSJeremy Fitzhardinge align1 <<= (order + 20); 5518308c54dSJeremy Fitzhardinge 5521da177e4SLinus Torvalds if (!align) 5531da177e4SLinus Torvalds min_align = align1; 5546f6f8c2fSMilind Arun Choudhary else if (ALIGN(align + min_align, min_align) < align1) 5551da177e4SLinus Torvalds min_align = align1 >> 1; 5561da177e4SLinus Torvalds align += aligns[order]; 5571da177e4SLinus Torvalds } 558*13583b16SRam Pai size = calculate_memsize(size, min_size, 0, resource_size(b_res), align); 5591da177e4SLinus Torvalds if (!size) { 560865df576SBjorn Helgaas if (b_res->start || b_res->end) 561865df576SBjorn Helgaas dev_info(&bus->self->dev, "disabling bridge window " 562865df576SBjorn Helgaas "%pR to [bus %02x-%02x] (unused)\n", b_res, 563865df576SBjorn Helgaas bus->secondary, bus->subordinate); 5641da177e4SLinus Torvalds b_res->flags = 0; 5651da177e4SLinus Torvalds return 1; 5661da177e4SLinus Torvalds } 5671da177e4SLinus Torvalds b_res->start = min_align; 5681da177e4SLinus Torvalds b_res->end = size + min_align - 1; 56988452565SIvan Kokshaysky b_res->flags |= IORESOURCE_STARTALIGN; 5701f82de10SYinghai Lu b_res->flags |= mem64_mask; 5711da177e4SLinus Torvalds return 1; 5721da177e4SLinus Torvalds } 5731da177e4SLinus Torvalds 5745468ae61SAdrian Bunk static void pci_bus_size_cardbus(struct pci_bus *bus) 5751da177e4SLinus Torvalds { 5761da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 5771da177e4SLinus Torvalds struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 5781da177e4SLinus Torvalds u16 ctrl; 5791da177e4SLinus Torvalds 5801da177e4SLinus Torvalds /* 5811da177e4SLinus Torvalds * Reserve some resources for CardBus. We reserve 5821da177e4SLinus Torvalds * a fixed amount of bus space for CardBus bridges. 5831da177e4SLinus Torvalds */ 584934b7024SLinus Torvalds b_res[0].start = 0; 585934b7024SLinus Torvalds b_res[0].end = pci_cardbus_io_size - 1; 586934b7024SLinus Torvalds b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; 5871da177e4SLinus Torvalds 588934b7024SLinus Torvalds b_res[1].start = 0; 589934b7024SLinus Torvalds b_res[1].end = pci_cardbus_io_size - 1; 590934b7024SLinus Torvalds b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; 5911da177e4SLinus Torvalds 5921da177e4SLinus Torvalds /* 5931da177e4SLinus Torvalds * Check whether prefetchable memory is supported 5941da177e4SLinus Torvalds * by this bridge. 5951da177e4SLinus Torvalds */ 5961da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 5971da177e4SLinus Torvalds if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { 5981da177e4SLinus Torvalds ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; 5991da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 6001da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 6011da177e4SLinus Torvalds } 6021da177e4SLinus Torvalds 6031da177e4SLinus Torvalds /* 6041da177e4SLinus Torvalds * If we have prefetchable memory support, allocate 6051da177e4SLinus Torvalds * two regions. Otherwise, allocate one region of 6061da177e4SLinus Torvalds * twice the size. 6071da177e4SLinus Torvalds */ 6081da177e4SLinus Torvalds if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { 609934b7024SLinus Torvalds b_res[2].start = 0; 610934b7024SLinus Torvalds b_res[2].end = pci_cardbus_mem_size - 1; 611934b7024SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN; 6121da177e4SLinus Torvalds 613934b7024SLinus Torvalds b_res[3].start = 0; 614934b7024SLinus Torvalds b_res[3].end = pci_cardbus_mem_size - 1; 615934b7024SLinus Torvalds b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; 6161da177e4SLinus Torvalds } else { 617934b7024SLinus Torvalds b_res[3].start = 0; 618934b7024SLinus Torvalds b_res[3].end = pci_cardbus_mem_size * 2 - 1; 619934b7024SLinus Torvalds b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; 6201da177e4SLinus Torvalds } 6211da177e4SLinus Torvalds } 6221da177e4SLinus Torvalds 623451124a7SSam Ravnborg void __ref pci_bus_size_bridges(struct pci_bus *bus) 6241da177e4SLinus Torvalds { 6251da177e4SLinus Torvalds struct pci_dev *dev; 6261da177e4SLinus Torvalds unsigned long mask, prefmask; 62728760489SEric W. Biederman resource_size_t min_mem_size = 0, min_io_size = 0; 6281da177e4SLinus Torvalds 6291da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 6301da177e4SLinus Torvalds struct pci_bus *b = dev->subordinate; 6311da177e4SLinus Torvalds if (!b) 6321da177e4SLinus Torvalds continue; 6331da177e4SLinus Torvalds 6341da177e4SLinus Torvalds switch (dev->class >> 8) { 6351da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 6361da177e4SLinus Torvalds pci_bus_size_cardbus(b); 6371da177e4SLinus Torvalds break; 6381da177e4SLinus Torvalds 6391da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 6401da177e4SLinus Torvalds default: 6411da177e4SLinus Torvalds pci_bus_size_bridges(b); 6421da177e4SLinus Torvalds break; 6431da177e4SLinus Torvalds } 6441da177e4SLinus Torvalds } 6451da177e4SLinus Torvalds 6461da177e4SLinus Torvalds /* The root bus? */ 6471da177e4SLinus Torvalds if (!bus->self) 6481da177e4SLinus Torvalds return; 6491da177e4SLinus Torvalds 6501da177e4SLinus Torvalds switch (bus->self->class >> 8) { 6511da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 6521da177e4SLinus Torvalds /* don't size cardbuses yet. */ 6531da177e4SLinus Torvalds break; 6541da177e4SLinus Torvalds 6551da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 6561da177e4SLinus Torvalds pci_bridge_check_ranges(bus); 65728760489SEric W. Biederman if (bus->self->is_hotplug_bridge) { 65828760489SEric W. Biederman min_io_size = pci_hotplug_io_size; 65928760489SEric W. Biederman min_mem_size = pci_hotplug_mem_size; 66028760489SEric W. Biederman } 6611da177e4SLinus Torvalds default: 66228760489SEric W. Biederman pbus_size_io(bus, min_io_size); 6631da177e4SLinus Torvalds /* If the bridge supports prefetchable range, size it 6641da177e4SLinus Torvalds separately. If it doesn't, or its prefetchable window 6651da177e4SLinus Torvalds has already been allocated by arch code, try 6661da177e4SLinus Torvalds non-prefetchable range for both types of PCI memory 6671da177e4SLinus Torvalds resources. */ 6681da177e4SLinus Torvalds mask = IORESOURCE_MEM; 6691da177e4SLinus Torvalds prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; 67028760489SEric W. Biederman if (pbus_size_mem(bus, prefmask, prefmask, min_mem_size)) 6711da177e4SLinus Torvalds mask = prefmask; /* Success, size non-prefetch only. */ 67228760489SEric W. Biederman else 67328760489SEric W. Biederman min_mem_size += min_mem_size; 67428760489SEric W. Biederman pbus_size_mem(bus, mask, IORESOURCE_MEM, min_mem_size); 6751da177e4SLinus Torvalds break; 6761da177e4SLinus Torvalds } 6771da177e4SLinus Torvalds } 6781da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges); 6791da177e4SLinus Torvalds 680568ddef8SYinghai Lu static void __ref __pci_bus_assign_resources(const struct pci_bus *bus, 681568ddef8SYinghai Lu struct resource_list_x *fail_head) 6821da177e4SLinus Torvalds { 6831da177e4SLinus Torvalds struct pci_bus *b; 6841da177e4SLinus Torvalds struct pci_dev *dev; 6851da177e4SLinus Torvalds 686568ddef8SYinghai Lu pbus_assign_resources_sorted(bus, fail_head); 6871da177e4SLinus Torvalds 6881da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 6891da177e4SLinus Torvalds b = dev->subordinate; 6901da177e4SLinus Torvalds if (!b) 6911da177e4SLinus Torvalds continue; 6921da177e4SLinus Torvalds 693568ddef8SYinghai Lu __pci_bus_assign_resources(b, fail_head); 6941da177e4SLinus Torvalds 6951da177e4SLinus Torvalds switch (dev->class >> 8) { 6961da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_PCI: 6976841ec68SYinghai Lu if (!pci_is_enabled(dev)) 6981da177e4SLinus Torvalds pci_setup_bridge(b); 6991da177e4SLinus Torvalds break; 7001da177e4SLinus Torvalds 7011da177e4SLinus Torvalds case PCI_CLASS_BRIDGE_CARDBUS: 7021da177e4SLinus Torvalds pci_setup_cardbus(b); 7031da177e4SLinus Torvalds break; 7041da177e4SLinus Torvalds 7051da177e4SLinus Torvalds default: 70680ccba11SBjorn Helgaas dev_info(&dev->dev, "not setting up bridge for bus " 70780ccba11SBjorn Helgaas "%04x:%02x\n", pci_domain_nr(b), b->number); 7081da177e4SLinus Torvalds break; 7091da177e4SLinus Torvalds } 7101da177e4SLinus Torvalds } 7111da177e4SLinus Torvalds } 712568ddef8SYinghai Lu 713568ddef8SYinghai Lu void __ref pci_bus_assign_resources(const struct pci_bus *bus) 714568ddef8SYinghai Lu { 715568ddef8SYinghai Lu __pci_bus_assign_resources(bus, NULL); 716568ddef8SYinghai Lu } 7171da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources); 7181da177e4SLinus Torvalds 7196841ec68SYinghai Lu static void __ref __pci_bridge_assign_resources(const struct pci_dev *bridge, 7206841ec68SYinghai Lu struct resource_list_x *fail_head) 7216841ec68SYinghai Lu { 7226841ec68SYinghai Lu struct pci_bus *b; 7236841ec68SYinghai Lu 7246841ec68SYinghai Lu pdev_assign_resources_sorted((struct pci_dev *)bridge, fail_head); 7256841ec68SYinghai Lu 7266841ec68SYinghai Lu b = bridge->subordinate; 7276841ec68SYinghai Lu if (!b) 7286841ec68SYinghai Lu return; 7296841ec68SYinghai Lu 7306841ec68SYinghai Lu __pci_bus_assign_resources(b, fail_head); 7316841ec68SYinghai Lu 7326841ec68SYinghai Lu switch (bridge->class >> 8) { 7336841ec68SYinghai Lu case PCI_CLASS_BRIDGE_PCI: 7346841ec68SYinghai Lu pci_setup_bridge(b); 7356841ec68SYinghai Lu break; 7366841ec68SYinghai Lu 7376841ec68SYinghai Lu case PCI_CLASS_BRIDGE_CARDBUS: 7386841ec68SYinghai Lu pci_setup_cardbus(b); 7396841ec68SYinghai Lu break; 7406841ec68SYinghai Lu 7416841ec68SYinghai Lu default: 7426841ec68SYinghai Lu dev_info(&bridge->dev, "not setting up bridge for bus " 7436841ec68SYinghai Lu "%04x:%02x\n", pci_domain_nr(b), b->number); 7446841ec68SYinghai Lu break; 7456841ec68SYinghai Lu } 7466841ec68SYinghai Lu } 7475009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus, 7485009b460SYinghai Lu unsigned long type) 7495009b460SYinghai Lu { 7505009b460SYinghai Lu int idx; 7515009b460SYinghai Lu bool changed = false; 7525009b460SYinghai Lu struct pci_dev *dev; 7535009b460SYinghai Lu struct resource *r; 7545009b460SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 7555009b460SYinghai Lu IORESOURCE_PREFETCH; 7565009b460SYinghai Lu 7575009b460SYinghai Lu dev = bus->self; 7585009b460SYinghai Lu for (idx = PCI_BRIDGE_RESOURCES; idx <= PCI_BRIDGE_RESOURCE_END; 7595009b460SYinghai Lu idx++) { 7605009b460SYinghai Lu r = &dev->resource[idx]; 7615009b460SYinghai Lu if ((r->flags & type_mask) != type) 7625009b460SYinghai Lu continue; 7635009b460SYinghai Lu if (!r->parent) 7645009b460SYinghai Lu continue; 7655009b460SYinghai Lu /* 7665009b460SYinghai Lu * if there are children under that, we should release them 7675009b460SYinghai Lu * all 7685009b460SYinghai Lu */ 7695009b460SYinghai Lu release_child_resources(r); 7705009b460SYinghai Lu if (!release_resource(r)) { 7715009b460SYinghai Lu dev_printk(KERN_DEBUG, &dev->dev, 7725009b460SYinghai Lu "resource %d %pR released\n", idx, r); 7735009b460SYinghai Lu /* keep the old size */ 7745009b460SYinghai Lu r->end = resource_size(r) - 1; 7755009b460SYinghai Lu r->start = 0; 7765009b460SYinghai Lu r->flags = 0; 7775009b460SYinghai Lu changed = true; 7785009b460SYinghai Lu } 7795009b460SYinghai Lu } 7805009b460SYinghai Lu 7815009b460SYinghai Lu if (changed) { 7825009b460SYinghai Lu /* avoiding touch the one without PREF */ 7835009b460SYinghai Lu if (type & IORESOURCE_PREFETCH) 7845009b460SYinghai Lu type = IORESOURCE_PREFETCH; 7855009b460SYinghai Lu __pci_setup_bridge(bus, type); 7865009b460SYinghai Lu } 7875009b460SYinghai Lu } 7885009b460SYinghai Lu 7895009b460SYinghai Lu enum release_type { 7905009b460SYinghai Lu leaf_only, 7915009b460SYinghai Lu whole_subtree, 7925009b460SYinghai Lu }; 7935009b460SYinghai Lu /* 7945009b460SYinghai Lu * try to release pci bridge resources that is from leaf bridge, 7955009b460SYinghai Lu * so we can allocate big new one later 7965009b460SYinghai Lu */ 7975009b460SYinghai Lu static void __ref pci_bus_release_bridge_resources(struct pci_bus *bus, 7985009b460SYinghai Lu unsigned long type, 7995009b460SYinghai Lu enum release_type rel_type) 8005009b460SYinghai Lu { 8015009b460SYinghai Lu struct pci_dev *dev; 8025009b460SYinghai Lu bool is_leaf_bridge = true; 8035009b460SYinghai Lu 8045009b460SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 8055009b460SYinghai Lu struct pci_bus *b = dev->subordinate; 8065009b460SYinghai Lu if (!b) 8075009b460SYinghai Lu continue; 8085009b460SYinghai Lu 8095009b460SYinghai Lu is_leaf_bridge = false; 8105009b460SYinghai Lu 8115009b460SYinghai Lu if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) 8125009b460SYinghai Lu continue; 8135009b460SYinghai Lu 8145009b460SYinghai Lu if (rel_type == whole_subtree) 8155009b460SYinghai Lu pci_bus_release_bridge_resources(b, type, 8165009b460SYinghai Lu whole_subtree); 8175009b460SYinghai Lu } 8185009b460SYinghai Lu 8195009b460SYinghai Lu if (pci_is_root_bus(bus)) 8205009b460SYinghai Lu return; 8215009b460SYinghai Lu 8225009b460SYinghai Lu if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) 8235009b460SYinghai Lu return; 8245009b460SYinghai Lu 8255009b460SYinghai Lu if ((rel_type == whole_subtree) || is_leaf_bridge) 8265009b460SYinghai Lu pci_bridge_release_resources(bus, type); 8275009b460SYinghai Lu } 8285009b460SYinghai Lu 82976fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus) 83076fbc263SYinghai Lu { 83189a74eccSBjorn Helgaas struct resource *res; 83276fbc263SYinghai Lu int i; 83376fbc263SYinghai Lu 83489a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 8357c9342b8SYinghai Lu if (!res || !res->end || !res->flags) 83676fbc263SYinghai Lu continue; 83776fbc263SYinghai Lu 838c7dabef8SBjorn Helgaas dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); 83976fbc263SYinghai Lu } 84076fbc263SYinghai Lu } 84176fbc263SYinghai Lu 84276fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus) 84376fbc263SYinghai Lu { 84476fbc263SYinghai Lu struct pci_bus *b; 84576fbc263SYinghai Lu struct pci_dev *dev; 84676fbc263SYinghai Lu 84776fbc263SYinghai Lu 84876fbc263SYinghai Lu pci_bus_dump_res(bus); 84976fbc263SYinghai Lu 85076fbc263SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 85176fbc263SYinghai Lu b = dev->subordinate; 85276fbc263SYinghai Lu if (!b) 85376fbc263SYinghai Lu continue; 85476fbc263SYinghai Lu 85576fbc263SYinghai Lu pci_bus_dump_resources(b); 85676fbc263SYinghai Lu } 85776fbc263SYinghai Lu } 85876fbc263SYinghai Lu 8591da177e4SLinus Torvalds void __init 8601da177e4SLinus Torvalds pci_assign_unassigned_resources(void) 8611da177e4SLinus Torvalds { 8621da177e4SLinus Torvalds struct pci_bus *bus; 8631da177e4SLinus Torvalds 8641da177e4SLinus Torvalds /* Depth first, calculate sizes and alignments of all 8651da177e4SLinus Torvalds subordinate buses. */ 8661da177e4SLinus Torvalds list_for_each_entry(bus, &pci_root_buses, node) { 8671da177e4SLinus Torvalds pci_bus_size_bridges(bus); 8681da177e4SLinus Torvalds } 8691da177e4SLinus Torvalds /* Depth last, allocate resources and update the hardware. */ 8701da177e4SLinus Torvalds list_for_each_entry(bus, &pci_root_buses, node) { 871769d9968SLinus Torvalds pci_bus_assign_resources(bus); 872977d17bbSYinghai Lu pci_enable_bridges(bus); 873769d9968SLinus Torvalds } 87476fbc263SYinghai Lu 87576fbc263SYinghai Lu /* dump the resource on buses */ 87676fbc263SYinghai Lu list_for_each_entry(bus, &pci_root_buses, node) { 87776fbc263SYinghai Lu pci_bus_dump_resources(bus); 87876fbc263SYinghai Lu } 8791da177e4SLinus Torvalds } 8806841ec68SYinghai Lu 8816841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) 8826841ec68SYinghai Lu { 8836841ec68SYinghai Lu struct pci_bus *parent = bridge->subordinate; 88432180e40SYinghai Lu int tried_times = 0; 88532180e40SYinghai Lu struct resource_list_x head, *list; 8866841ec68SYinghai Lu int retval; 88732180e40SYinghai Lu unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | 88832180e40SYinghai Lu IORESOURCE_PREFETCH; 8896841ec68SYinghai Lu 89032180e40SYinghai Lu head.next = NULL; 89132180e40SYinghai Lu 89232180e40SYinghai Lu again: 8936841ec68SYinghai Lu pci_bus_size_bridges(parent); 89432180e40SYinghai Lu __pci_bridge_assign_resources(bridge, &head); 89532180e40SYinghai Lu 89632180e40SYinghai Lu tried_times++; 89732180e40SYinghai Lu 89832180e40SYinghai Lu if (!head.next) 8993f579c34SYinghai Lu goto enable_all; 90032180e40SYinghai Lu 90132180e40SYinghai Lu if (tried_times >= 2) { 90232180e40SYinghai Lu /* still fail, don't need to try more */ 90332180e40SYinghai Lu free_failed_list(&head); 9043f579c34SYinghai Lu goto enable_all; 90532180e40SYinghai Lu } 90632180e40SYinghai Lu 90732180e40SYinghai Lu printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", 90832180e40SYinghai Lu tried_times + 1); 90932180e40SYinghai Lu 91032180e40SYinghai Lu /* 91132180e40SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 91232180e40SYinghai Lu * child device under that bridge 91332180e40SYinghai Lu */ 91432180e40SYinghai Lu for (list = head.next; list;) { 91532180e40SYinghai Lu struct pci_bus *bus = list->dev->bus; 91632180e40SYinghai Lu unsigned long flags = list->flags; 91732180e40SYinghai Lu 91832180e40SYinghai Lu pci_bus_release_bridge_resources(bus, flags & type_mask, 91932180e40SYinghai Lu whole_subtree); 92032180e40SYinghai Lu list = list->next; 92132180e40SYinghai Lu } 92232180e40SYinghai Lu /* restore size and flags */ 92332180e40SYinghai Lu for (list = head.next; list;) { 92432180e40SYinghai Lu struct resource *res = list->res; 92532180e40SYinghai Lu 92632180e40SYinghai Lu res->start = list->start; 92732180e40SYinghai Lu res->end = list->end; 92832180e40SYinghai Lu res->flags = list->flags; 92932180e40SYinghai Lu if (list->dev->subordinate) 93032180e40SYinghai Lu res->flags = 0; 93132180e40SYinghai Lu 93232180e40SYinghai Lu list = list->next; 93332180e40SYinghai Lu } 93432180e40SYinghai Lu free_failed_list(&head); 93532180e40SYinghai Lu 93632180e40SYinghai Lu goto again; 9373f579c34SYinghai Lu 9383f579c34SYinghai Lu enable_all: 9393f579c34SYinghai Lu retval = pci_reenable_device(bridge); 9403f579c34SYinghai Lu pci_set_master(bridge); 9413f579c34SYinghai Lu pci_enable_bridges(parent); 9426841ec68SYinghai Lu } 9436841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); 944