17328c8f4SBjorn Helgaas // SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvalds /* 3df62ab5eSBjorn Helgaas * Support routines for initializing a PCI subsystem 41da177e4SLinus Torvalds * 51da177e4SLinus Torvalds * Extruded from code written by 61da177e4SLinus Torvalds * Dave Rusling (david.rusling@reo.mts.dec.com) 71da177e4SLinus Torvalds * David Mosberger (davidm@cs.arizona.edu) 81da177e4SLinus Torvalds * David Miller (davem@redhat.com) 91da177e4SLinus Torvalds * 101da177e4SLinus Torvalds * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 111da177e4SLinus Torvalds * PCI-PCI bridges cleanup, sorted resource allocation. 121da177e4SLinus Torvalds * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> 131da177e4SLinus Torvalds * Converted to allocation in 3 passes, which gives 141da177e4SLinus Torvalds * tighter packing. Prefetchable range support. 151da177e4SLinus Torvalds */ 161da177e4SLinus Torvalds 171da177e4SLinus Torvalds #include <linux/init.h> 181da177e4SLinus Torvalds #include <linux/kernel.h> 191da177e4SLinus Torvalds #include <linux/module.h> 201da177e4SLinus Torvalds #include <linux/pci.h> 211da177e4SLinus Torvalds #include <linux/errno.h> 221da177e4SLinus Torvalds #include <linux/ioport.h> 231da177e4SLinus Torvalds #include <linux/cache.h> 241da177e4SLinus Torvalds #include <linux/slab.h> 25584c5c42SRui Wang #include <linux/acpi.h> 266faf17f6SChris Wright #include "pci.h" 271da177e4SLinus Torvalds 28844393f4SBjorn Helgaas unsigned int pci_flags; 2947087700SBjorn Helgaas 30bdc4abecSYinghai Lu struct pci_dev_resource { 31bdc4abecSYinghai Lu struct list_head list; 322934a0deSYinghai Lu struct resource *res; 332934a0deSYinghai Lu struct pci_dev *dev; 34568ddef8SYinghai Lu resource_size_t start; 35568ddef8SYinghai Lu resource_size_t end; 36c8adf9a3SRam Pai resource_size_t add_size; 372bbc6942SRam Pai resource_size_t min_align; 38568ddef8SYinghai Lu unsigned long flags; 39568ddef8SYinghai Lu }; 40568ddef8SYinghai Lu 41bffc56d4SYinghai Lu static void free_list(struct list_head *head) 42bffc56d4SYinghai Lu { 43bffc56d4SYinghai Lu struct pci_dev_resource *dev_res, *tmp; 44bffc56d4SYinghai Lu 45bffc56d4SYinghai Lu list_for_each_entry_safe(dev_res, tmp, head, list) { 46bffc56d4SYinghai Lu list_del(&dev_res->list); 47bffc56d4SYinghai Lu kfree(dev_res); 48bffc56d4SYinghai Lu } 49bffc56d4SYinghai Lu } 50094732a5SRam Pai 51c8adf9a3SRam Pai /** 52*0d607618SNicholas Johnson * add_to_list() - Add a new resource tracker to the list 53c8adf9a3SRam Pai * @head: Head of the list 54*0d607618SNicholas Johnson * @dev: Device to which the resource belongs 55*0d607618SNicholas Johnson * @res: Resource to be tracked 56*0d607618SNicholas Johnson * @add_size: Additional size to be optionally added to the resource 57c8adf9a3SRam Pai */ 58*0d607618SNicholas Johnson static int add_to_list(struct list_head *head, struct pci_dev *dev, 59*0d607618SNicholas Johnson struct resource *res, resource_size_t add_size, 60*0d607618SNicholas Johnson resource_size_t min_align) 61568ddef8SYinghai Lu { 62764242a0SYinghai Lu struct pci_dev_resource *tmp; 63568ddef8SYinghai Lu 64bdc4abecSYinghai Lu tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); 65c7abb235SMarkus Elfring if (!tmp) 66ef62dfefSYinghai Lu return -ENOMEM; 67568ddef8SYinghai Lu 68568ddef8SYinghai Lu tmp->res = res; 69568ddef8SYinghai Lu tmp->dev = dev; 70568ddef8SYinghai Lu tmp->start = res->start; 71568ddef8SYinghai Lu tmp->end = res->end; 72568ddef8SYinghai Lu tmp->flags = res->flags; 73c8adf9a3SRam Pai tmp->add_size = add_size; 742bbc6942SRam Pai tmp->min_align = min_align; 75bdc4abecSYinghai Lu 76bdc4abecSYinghai Lu list_add(&tmp->list, head); 77ef62dfefSYinghai Lu 78ef62dfefSYinghai Lu return 0; 79568ddef8SYinghai Lu } 80568ddef8SYinghai Lu 81*0d607618SNicholas Johnson static void remove_from_list(struct list_head *head, struct resource *res) 823e6e0d80SYinghai Lu { 83b9b0bba9SYinghai Lu struct pci_dev_resource *dev_res, *tmp; 843e6e0d80SYinghai Lu 85b9b0bba9SYinghai Lu list_for_each_entry_safe(dev_res, tmp, head, list) { 86b9b0bba9SYinghai Lu if (dev_res->res == res) { 87b9b0bba9SYinghai Lu list_del(&dev_res->list); 88b9b0bba9SYinghai Lu kfree(dev_res); 89bdc4abecSYinghai Lu break; 903e6e0d80SYinghai Lu } 913e6e0d80SYinghai Lu } 923e6e0d80SYinghai Lu } 933e6e0d80SYinghai Lu 94d74b9027SWei Yang static struct pci_dev_resource *res_to_dev_res(struct list_head *head, 951c372353SYinghai Lu struct resource *res) 961c372353SYinghai Lu { 97b9b0bba9SYinghai Lu struct pci_dev_resource *dev_res; 981c372353SYinghai Lu 99b9b0bba9SYinghai Lu list_for_each_entry(dev_res, head, list) { 10025e77388SBjorn Helgaas if (dev_res->res == res) 101d74b9027SWei Yang return dev_res; 102bdc4abecSYinghai Lu } 1031c372353SYinghai Lu 104d74b9027SWei Yang return NULL; 1051c372353SYinghai Lu } 1061c372353SYinghai Lu 107d74b9027SWei Yang static resource_size_t get_res_add_size(struct list_head *head, 108d74b9027SWei Yang struct resource *res) 109d74b9027SWei Yang { 110d74b9027SWei Yang struct pci_dev_resource *dev_res; 111d74b9027SWei Yang 112d74b9027SWei Yang dev_res = res_to_dev_res(head, res); 113d74b9027SWei Yang return dev_res ? dev_res->add_size : 0; 114d74b9027SWei Yang } 115d74b9027SWei Yang 116d74b9027SWei Yang static resource_size_t get_res_add_align(struct list_head *head, 117d74b9027SWei Yang struct resource *res) 118d74b9027SWei Yang { 119d74b9027SWei Yang struct pci_dev_resource *dev_res; 120d74b9027SWei Yang 121d74b9027SWei Yang dev_res = res_to_dev_res(head, res); 122d74b9027SWei Yang return dev_res ? dev_res->min_align : 0; 123d74b9027SWei Yang } 124d74b9027SWei Yang 125d74b9027SWei Yang 12678c3b329SYinghai Lu /* Sort resources by alignment */ 127bdc4abecSYinghai Lu static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head) 12878c3b329SYinghai Lu { 12978c3b329SYinghai Lu int i; 13078c3b329SYinghai Lu 13178c3b329SYinghai Lu for (i = 0; i < PCI_NUM_RESOURCES; i++) { 13278c3b329SYinghai Lu struct resource *r; 133bdc4abecSYinghai Lu struct pci_dev_resource *dev_res, *tmp; 13478c3b329SYinghai Lu resource_size_t r_align; 135bdc4abecSYinghai Lu struct list_head *n; 13678c3b329SYinghai Lu 13778c3b329SYinghai Lu r = &dev->resource[i]; 13878c3b329SYinghai Lu 13978c3b329SYinghai Lu if (r->flags & IORESOURCE_PCI_FIXED) 14078c3b329SYinghai Lu continue; 14178c3b329SYinghai Lu 14278c3b329SYinghai Lu if (!(r->flags) || r->parent) 14378c3b329SYinghai Lu continue; 14478c3b329SYinghai Lu 14578c3b329SYinghai Lu r_align = pci_resource_alignment(dev, r); 14678c3b329SYinghai Lu if (!r_align) { 1477506dc79SFrederick Lawler pci_warn(dev, "BAR %d: %pR has bogus alignment\n", 14878c3b329SYinghai Lu i, r); 14978c3b329SYinghai Lu continue; 15078c3b329SYinghai Lu } 15178c3b329SYinghai Lu 152bdc4abecSYinghai Lu tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); 15378c3b329SYinghai Lu if (!tmp) 154227f0647SRyan Desfosses panic("pdev_sort_resources(): kmalloc() failed!\n"); 15578c3b329SYinghai Lu tmp->res = r; 15678c3b329SYinghai Lu tmp->dev = dev; 157bdc4abecSYinghai Lu 158*0d607618SNicholas Johnson /* Fallback is smallest one or list is empty */ 159bdc4abecSYinghai Lu n = head; 160bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 161bdc4abecSYinghai Lu resource_size_t align; 162bdc4abecSYinghai Lu 163bdc4abecSYinghai Lu align = pci_resource_alignment(dev_res->dev, 164bdc4abecSYinghai Lu dev_res->res); 165bdc4abecSYinghai Lu 166bdc4abecSYinghai Lu if (r_align > align) { 167bdc4abecSYinghai Lu n = &dev_res->list; 16878c3b329SYinghai Lu break; 16978c3b329SYinghai Lu } 17078c3b329SYinghai Lu } 171bdc4abecSYinghai Lu /* Insert it just before n */ 172bdc4abecSYinghai Lu list_add_tail(&tmp->list, n); 17378c3b329SYinghai Lu } 17478c3b329SYinghai Lu } 17578c3b329SYinghai Lu 176*0d607618SNicholas Johnson static void __dev_sort_resources(struct pci_dev *dev, struct list_head *head) 1771da177e4SLinus Torvalds { 1781da177e4SLinus Torvalds u16 class = dev->class >> 8; 1791da177e4SLinus Torvalds 180*0d607618SNicholas Johnson /* Don't touch classless devices or host bridges or IOAPICs */ 1816841ec68SYinghai Lu if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) 1826841ec68SYinghai Lu return; 1831da177e4SLinus Torvalds 184*0d607618SNicholas Johnson /* Don't touch IOAPIC devices already enabled by firmware */ 18523186279SSatoru Takeuchi if (class == PCI_CLASS_SYSTEM_PIC) { 1869bded00bSKenji Kaneshige u16 command; 1879bded00bSKenji Kaneshige pci_read_config_word(dev, PCI_COMMAND, &command); 1889bded00bSKenji Kaneshige if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) 1896841ec68SYinghai Lu return; 19023186279SSatoru Takeuchi } 19123186279SSatoru Takeuchi 1926841ec68SYinghai Lu pdev_sort_resources(dev, head); 1931da177e4SLinus Torvalds } 1941da177e4SLinus Torvalds 195fc075e1dSRam Pai static inline void reset_resource(struct resource *res) 196fc075e1dSRam Pai { 197fc075e1dSRam Pai res->start = 0; 198fc075e1dSRam Pai res->end = 0; 199fc075e1dSRam Pai res->flags = 0; 200fc075e1dSRam Pai } 201fc075e1dSRam Pai 202c8adf9a3SRam Pai /** 203*0d607618SNicholas Johnson * reassign_resources_sorted() - Satisfy any additional resource requests 204c8adf9a3SRam Pai * 205*0d607618SNicholas Johnson * @realloc_head: Head of the list tracking requests requiring 206*0d607618SNicholas Johnson * additional resources 207*0d607618SNicholas Johnson * @head: Head of the list tracking requests with allocated 208c8adf9a3SRam Pai * resources 209c8adf9a3SRam Pai * 210*0d607618SNicholas Johnson * Walk through each element of the realloc_head and try to procure additional 211*0d607618SNicholas Johnson * resources for the element, provided the element is in the head list. 212c8adf9a3SRam Pai */ 213bdc4abecSYinghai Lu static void reassign_resources_sorted(struct list_head *realloc_head, 214bdc4abecSYinghai Lu struct list_head *head) 215c8adf9a3SRam Pai { 216c8adf9a3SRam Pai struct resource *res; 217b9b0bba9SYinghai Lu struct pci_dev_resource *add_res, *tmp; 218bdc4abecSYinghai Lu struct pci_dev_resource *dev_res; 219d74b9027SWei Yang resource_size_t add_size, align; 220c8adf9a3SRam Pai int idx; 221c8adf9a3SRam Pai 222b9b0bba9SYinghai Lu list_for_each_entry_safe(add_res, tmp, realloc_head, list) { 223bdc4abecSYinghai Lu bool found_match = false; 224bdc4abecSYinghai Lu 225b9b0bba9SYinghai Lu res = add_res->res; 226*0d607618SNicholas Johnson /* Skip resource that has been reset */ 227c8adf9a3SRam Pai if (!res->flags) 228c8adf9a3SRam Pai goto out; 229c8adf9a3SRam Pai 230*0d607618SNicholas Johnson /* Skip this resource if not found in head list */ 231bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 232bdc4abecSYinghai Lu if (dev_res->res == res) { 233bdc4abecSYinghai Lu found_match = true; 234bdc4abecSYinghai Lu break; 235c8adf9a3SRam Pai } 236bdc4abecSYinghai Lu } 237*0d607618SNicholas Johnson if (!found_match) /* Just skip */ 238bdc4abecSYinghai Lu continue; 239c8adf9a3SRam Pai 240b9b0bba9SYinghai Lu idx = res - &add_res->dev->resource[0]; 241b9b0bba9SYinghai Lu add_size = add_res->add_size; 242d74b9027SWei Yang align = add_res->min_align; 2432bbc6942SRam Pai if (!resource_size(res)) { 244d74b9027SWei Yang res->start = align; 245c8adf9a3SRam Pai res->end = res->start + add_size - 1; 246b9b0bba9SYinghai Lu if (pci_assign_resource(add_res->dev, idx)) 247c8adf9a3SRam Pai reset_resource(res); 2482bbc6942SRam Pai } else { 249b9b0bba9SYinghai Lu res->flags |= add_res->flags & 250bdc4abecSYinghai Lu (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN); 251b9b0bba9SYinghai Lu if (pci_reassign_resource(add_res->dev, idx, 252bdc4abecSYinghai Lu add_size, align)) 2537506dc79SFrederick Lawler pci_printk(KERN_DEBUG, add_res->dev, 254b592443dSYinghai Lu "failed to add %llx res[%d]=%pR\n", 255b592443dSYinghai Lu (unsigned long long)add_size, 256b592443dSYinghai Lu idx, res); 257c8adf9a3SRam Pai } 258c8adf9a3SRam Pai out: 259b9b0bba9SYinghai Lu list_del(&add_res->list); 260b9b0bba9SYinghai Lu kfree(add_res); 261c8adf9a3SRam Pai } 262c8adf9a3SRam Pai } 263c8adf9a3SRam Pai 264c8adf9a3SRam Pai /** 265*0d607618SNicholas Johnson * assign_requested_resources_sorted() - Satisfy resource requests 266c8adf9a3SRam Pai * 267*0d607618SNicholas Johnson * @head: Head of the list tracking requests for resources 268*0d607618SNicholas Johnson * @fail_head: Head of the list tracking requests that could not be 269*0d607618SNicholas Johnson * allocated 270c8adf9a3SRam Pai * 271*0d607618SNicholas Johnson * Satisfy resource requests of each element in the list. Add requests that 272*0d607618SNicholas Johnson * could not be satisfied to the failed_list. 273c8adf9a3SRam Pai */ 274bdc4abecSYinghai Lu static void assign_requested_resources_sorted(struct list_head *head, 275bdc4abecSYinghai Lu struct list_head *fail_head) 2766841ec68SYinghai Lu { 2776841ec68SYinghai Lu struct resource *res; 278bdc4abecSYinghai Lu struct pci_dev_resource *dev_res; 2796841ec68SYinghai Lu int idx; 2806841ec68SYinghai Lu 281bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 282bdc4abecSYinghai Lu res = dev_res->res; 283bdc4abecSYinghai Lu idx = res - &dev_res->dev->resource[0]; 284bdc4abecSYinghai Lu if (resource_size(res) && 285bdc4abecSYinghai Lu pci_assign_resource(dev_res->dev, idx)) { 286a3cb999dSYinghai Lu if (fail_head) { 2879a928660SYinghai Lu /* 288*0d607618SNicholas Johnson * If the failed resource is a ROM BAR and 289*0d607618SNicholas Johnson * it will be enabled later, don't add it 290*0d607618SNicholas Johnson * to the list. 2919a928660SYinghai Lu */ 2929a928660SYinghai Lu if (!((idx == PCI_ROM_RESOURCE) && 2939a928660SYinghai Lu (!(res->flags & IORESOURCE_ROM_ENABLE)))) 29467cc7e26SYinghai Lu add_to_list(fail_head, 29567cc7e26SYinghai Lu dev_res->dev, res, 296f7625980SBjorn Helgaas 0 /* don't care */, 297f7625980SBjorn Helgaas 0 /* don't care */); 2989a928660SYinghai Lu } 299fc075e1dSRam Pai reset_resource(res); 300542df5deSRajesh Shah } 3011da177e4SLinus Torvalds } 3021da177e4SLinus Torvalds } 3031da177e4SLinus Torvalds 304aa914f5eSYinghai Lu static unsigned long pci_fail_res_type_mask(struct list_head *fail_head) 305aa914f5eSYinghai Lu { 306aa914f5eSYinghai Lu struct pci_dev_resource *fail_res; 307aa914f5eSYinghai Lu unsigned long mask = 0; 308aa914f5eSYinghai Lu 309*0d607618SNicholas Johnson /* Check failed type */ 310aa914f5eSYinghai Lu list_for_each_entry(fail_res, fail_head, list) 311aa914f5eSYinghai Lu mask |= fail_res->flags; 312aa914f5eSYinghai Lu 313aa914f5eSYinghai Lu /* 314*0d607618SNicholas Johnson * One pref failed resource will set IORESOURCE_MEM, as we can 315*0d607618SNicholas Johnson * allocate pref in non-pref range. Will release all assigned 316*0d607618SNicholas Johnson * non-pref sibling resources according to that bit. 317aa914f5eSYinghai Lu */ 318aa914f5eSYinghai Lu return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH); 319aa914f5eSYinghai Lu } 320aa914f5eSYinghai Lu 321aa914f5eSYinghai Lu static bool pci_need_to_release(unsigned long mask, struct resource *res) 322aa914f5eSYinghai Lu { 323aa914f5eSYinghai Lu if (res->flags & IORESOURCE_IO) 324aa914f5eSYinghai Lu return !!(mask & IORESOURCE_IO); 325aa914f5eSYinghai Lu 326*0d607618SNicholas Johnson /* Check pref at first */ 327aa914f5eSYinghai Lu if (res->flags & IORESOURCE_PREFETCH) { 328aa914f5eSYinghai Lu if (mask & IORESOURCE_PREFETCH) 329aa914f5eSYinghai Lu return true; 330*0d607618SNicholas Johnson /* Count pref if its parent is non-pref */ 331aa914f5eSYinghai Lu else if ((mask & IORESOURCE_MEM) && 332aa914f5eSYinghai Lu !(res->parent->flags & IORESOURCE_PREFETCH)) 333aa914f5eSYinghai Lu return true; 334aa914f5eSYinghai Lu else 335aa914f5eSYinghai Lu return false; 336aa914f5eSYinghai Lu } 337aa914f5eSYinghai Lu 338aa914f5eSYinghai Lu if (res->flags & IORESOURCE_MEM) 339aa914f5eSYinghai Lu return !!(mask & IORESOURCE_MEM); 340aa914f5eSYinghai Lu 341*0d607618SNicholas Johnson return false; /* Should not get here */ 342aa914f5eSYinghai Lu } 343aa914f5eSYinghai Lu 344bdc4abecSYinghai Lu static void __assign_resources_sorted(struct list_head *head, 345bdc4abecSYinghai Lu struct list_head *realloc_head, 346bdc4abecSYinghai Lu struct list_head *fail_head) 347c8adf9a3SRam Pai { 3483e6e0d80SYinghai Lu /* 349*0d607618SNicholas Johnson * Should not assign requested resources at first. They could be 350*0d607618SNicholas Johnson * adjacent, so later reassign can not reallocate them one by one in 351*0d607618SNicholas Johnson * parent resource window. 352*0d607618SNicholas Johnson * 353*0d607618SNicholas Johnson * Try to assign requested + add_size at beginning. If could do that, 354*0d607618SNicholas Johnson * could get out early. If could not do that, we still try to assign 355*0d607618SNicholas Johnson * requested at first, then try to reassign add_size for some resources. 356aa914f5eSYinghai Lu * 357aa914f5eSYinghai Lu * Separate three resource type checking if we need to release 358aa914f5eSYinghai Lu * assigned resource after requested + add_size try. 359*0d607618SNicholas Johnson * 360*0d607618SNicholas Johnson * 1. If IO port assignment fails, will release assigned IO 361*0d607618SNicholas Johnson * port. 362*0d607618SNicholas Johnson * 2. If pref MMIO assignment fails, release assigned pref 363*0d607618SNicholas Johnson * MMIO. If assigned pref MMIO's parent is non-pref MMIO 364*0d607618SNicholas Johnson * and non-pref MMIO assignment fails, will release that 365*0d607618SNicholas Johnson * assigned pref MMIO. 366*0d607618SNicholas Johnson * 3. If non-pref MMIO assignment fails or pref MMIO 367*0d607618SNicholas Johnson * assignment fails, will release assigned non-pref MMIO. 3683e6e0d80SYinghai Lu */ 369bdc4abecSYinghai Lu LIST_HEAD(save_head); 370bdc4abecSYinghai Lu LIST_HEAD(local_fail_head); 371b9b0bba9SYinghai Lu struct pci_dev_resource *save_res; 372d74b9027SWei Yang struct pci_dev_resource *dev_res, *tmp_res, *dev_res2; 373aa914f5eSYinghai Lu unsigned long fail_type; 374d74b9027SWei Yang resource_size_t add_align, align; 3753e6e0d80SYinghai Lu 3763e6e0d80SYinghai Lu /* Check if optional add_size is there */ 377bdc4abecSYinghai Lu if (!realloc_head || list_empty(realloc_head)) 3783e6e0d80SYinghai Lu goto requested_and_reassign; 3793e6e0d80SYinghai Lu 3803e6e0d80SYinghai Lu /* Save original start, end, flags etc at first */ 381bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) { 382bdc4abecSYinghai Lu if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) { 383bffc56d4SYinghai Lu free_list(&save_head); 3843e6e0d80SYinghai Lu goto requested_and_reassign; 3853e6e0d80SYinghai Lu } 386bdc4abecSYinghai Lu } 3873e6e0d80SYinghai Lu 3883e6e0d80SYinghai Lu /* Update res in head list with add_size in realloc_head list */ 389d74b9027SWei Yang list_for_each_entry_safe(dev_res, tmp_res, head, list) { 390bdc4abecSYinghai Lu dev_res->res->end += get_res_add_size(realloc_head, 391bdc4abecSYinghai Lu dev_res->res); 3923e6e0d80SYinghai Lu 393d74b9027SWei Yang /* 394d74b9027SWei Yang * There are two kinds of additional resources in the list: 395d74b9027SWei Yang * 1. bridge resource -- IORESOURCE_STARTALIGN 396d74b9027SWei Yang * 2. SR-IOV resource -- IORESOURCE_SIZEALIGN 397d74b9027SWei Yang * Here just fix the additional alignment for bridge 398d74b9027SWei Yang */ 399d74b9027SWei Yang if (!(dev_res->res->flags & IORESOURCE_STARTALIGN)) 400d74b9027SWei Yang continue; 401d74b9027SWei Yang 402d74b9027SWei Yang add_align = get_res_add_align(realloc_head, dev_res->res); 403d74b9027SWei Yang 404d74b9027SWei Yang /* 405*0d607618SNicholas Johnson * The "head" list is sorted by alignment so resources with 406*0d607618SNicholas Johnson * bigger alignment will be assigned first. After we 407*0d607618SNicholas Johnson * change the alignment of a dev_res in "head" list, we 408*0d607618SNicholas Johnson * need to reorder the list by alignment to make it 409d74b9027SWei Yang * consistent. 410d74b9027SWei Yang */ 411d74b9027SWei Yang if (add_align > dev_res->res->start) { 412552bc94eSYinghai Lu resource_size_t r_size = resource_size(dev_res->res); 413552bc94eSYinghai Lu 414d74b9027SWei Yang dev_res->res->start = add_align; 415552bc94eSYinghai Lu dev_res->res->end = add_align + r_size - 1; 416d74b9027SWei Yang 417d74b9027SWei Yang list_for_each_entry(dev_res2, head, list) { 418d74b9027SWei Yang align = pci_resource_alignment(dev_res2->dev, 419d74b9027SWei Yang dev_res2->res); 420a6b65983SWei Yang if (add_align > align) { 421d74b9027SWei Yang list_move_tail(&dev_res->list, 422d74b9027SWei Yang &dev_res2->list); 423a6b65983SWei Yang break; 424a6b65983SWei Yang } 425d74b9027SWei Yang } 426d74b9027SWei Yang } 427d74b9027SWei Yang 428d74b9027SWei Yang } 429d74b9027SWei Yang 4303e6e0d80SYinghai Lu /* Try updated head list with add_size added */ 4313e6e0d80SYinghai Lu assign_requested_resources_sorted(head, &local_fail_head); 4323e6e0d80SYinghai Lu 433*0d607618SNicholas Johnson /* All assigned with add_size? */ 434bdc4abecSYinghai Lu if (list_empty(&local_fail_head)) { 4353e6e0d80SYinghai Lu /* Remove head list from realloc_head list */ 436bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) 437bdc4abecSYinghai Lu remove_from_list(realloc_head, dev_res->res); 438bffc56d4SYinghai Lu free_list(&save_head); 439bffc56d4SYinghai Lu free_list(head); 4403e6e0d80SYinghai Lu return; 4413e6e0d80SYinghai Lu } 4423e6e0d80SYinghai Lu 443*0d607618SNicholas Johnson /* Check failed type */ 444aa914f5eSYinghai Lu fail_type = pci_fail_res_type_mask(&local_fail_head); 445*0d607618SNicholas Johnson /* Remove not need to be released assigned res from head list etc */ 446aa914f5eSYinghai Lu list_for_each_entry_safe(dev_res, tmp_res, head, list) 447aa914f5eSYinghai Lu if (dev_res->res->parent && 448aa914f5eSYinghai Lu !pci_need_to_release(fail_type, dev_res->res)) { 449*0d607618SNicholas Johnson /* Remove it from realloc_head list */ 450aa914f5eSYinghai Lu remove_from_list(realloc_head, dev_res->res); 451aa914f5eSYinghai Lu remove_from_list(&save_head, dev_res->res); 452aa914f5eSYinghai Lu list_del(&dev_res->list); 453aa914f5eSYinghai Lu kfree(dev_res); 454aa914f5eSYinghai Lu } 455aa914f5eSYinghai Lu 456bffc56d4SYinghai Lu free_list(&local_fail_head); 4573e6e0d80SYinghai Lu /* Release assigned resource */ 458bdc4abecSYinghai Lu list_for_each_entry(dev_res, head, list) 459bdc4abecSYinghai Lu if (dev_res->res->parent) 460bdc4abecSYinghai Lu release_resource(dev_res->res); 4613e6e0d80SYinghai Lu /* Restore start/end/flags from saved list */ 462b9b0bba9SYinghai Lu list_for_each_entry(save_res, &save_head, list) { 463b9b0bba9SYinghai Lu struct resource *res = save_res->res; 4643e6e0d80SYinghai Lu 465b9b0bba9SYinghai Lu res->start = save_res->start; 466b9b0bba9SYinghai Lu res->end = save_res->end; 467b9b0bba9SYinghai Lu res->flags = save_res->flags; 4683e6e0d80SYinghai Lu } 469bffc56d4SYinghai Lu free_list(&save_head); 4703e6e0d80SYinghai Lu 4713e6e0d80SYinghai Lu requested_and_reassign: 472c8adf9a3SRam Pai /* Satisfy the must-have resource requests */ 473c8adf9a3SRam Pai assign_requested_resources_sorted(head, fail_head); 474c8adf9a3SRam Pai 475*0d607618SNicholas Johnson /* Try to satisfy any additional optional resource requests */ 4769e8bf93aSRam Pai if (realloc_head) 4779e8bf93aSRam Pai reassign_resources_sorted(realloc_head, head); 478bffc56d4SYinghai Lu free_list(head); 479c8adf9a3SRam Pai } 480c8adf9a3SRam Pai 4816841ec68SYinghai Lu static void pdev_assign_resources_sorted(struct pci_dev *dev, 482bdc4abecSYinghai Lu struct list_head *add_head, 483bdc4abecSYinghai Lu struct list_head *fail_head) 4846841ec68SYinghai Lu { 485bdc4abecSYinghai Lu LIST_HEAD(head); 4866841ec68SYinghai Lu 4876841ec68SYinghai Lu __dev_sort_resources(dev, &head); 4888424d759SYinghai Lu __assign_resources_sorted(&head, add_head, fail_head); 4896841ec68SYinghai Lu 4906841ec68SYinghai Lu } 4916841ec68SYinghai Lu 4926841ec68SYinghai Lu static void pbus_assign_resources_sorted(const struct pci_bus *bus, 493bdc4abecSYinghai Lu struct list_head *realloc_head, 494bdc4abecSYinghai Lu struct list_head *fail_head) 4956841ec68SYinghai Lu { 4966841ec68SYinghai Lu struct pci_dev *dev; 497bdc4abecSYinghai Lu LIST_HEAD(head); 4986841ec68SYinghai Lu 4996841ec68SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) 5006841ec68SYinghai Lu __dev_sort_resources(dev, &head); 5016841ec68SYinghai Lu 5029e8bf93aSRam Pai __assign_resources_sorted(&head, realloc_head, fail_head); 5036841ec68SYinghai Lu } 5046841ec68SYinghai Lu 505b3743fa4SDominik Brodowski void pci_setup_cardbus(struct pci_bus *bus) 5061da177e4SLinus Torvalds { 5071da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 508c7dabef8SBjorn Helgaas struct resource *res; 5091da177e4SLinus Torvalds struct pci_bus_region region; 5101da177e4SLinus Torvalds 5117506dc79SFrederick Lawler pci_info(bridge, "CardBus bridge to %pR\n", 512b918c62eSYinghai Lu &bus->busn_res); 5131da177e4SLinus Torvalds 514c7dabef8SBjorn Helgaas res = bus->resource[0]; 515fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 516c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 5171da177e4SLinus Torvalds /* 5181da177e4SLinus Torvalds * The IO resource is allocated a range twice as large as it 5191da177e4SLinus Torvalds * would normally need. This allows us to set both IO regs. 5201da177e4SLinus Torvalds */ 5217506dc79SFrederick Lawler pci_info(bridge, " bridge window %pR\n", res); 5221da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, 5231da177e4SLinus Torvalds region.start); 5241da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, 5251da177e4SLinus Torvalds region.end); 5261da177e4SLinus Torvalds } 5271da177e4SLinus Torvalds 528c7dabef8SBjorn Helgaas res = bus->resource[1]; 529fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 530c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 5317506dc79SFrederick Lawler pci_info(bridge, " bridge window %pR\n", res); 5321da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, 5331da177e4SLinus Torvalds region.start); 5341da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, 5351da177e4SLinus Torvalds region.end); 5361da177e4SLinus Torvalds } 5371da177e4SLinus Torvalds 538c7dabef8SBjorn Helgaas res = bus->resource[2]; 539fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 540c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 5417506dc79SFrederick Lawler pci_info(bridge, " bridge window %pR\n", res); 5421da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, 5431da177e4SLinus Torvalds region.start); 5441da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, 5451da177e4SLinus Torvalds region.end); 5461da177e4SLinus Torvalds } 5471da177e4SLinus Torvalds 548c7dabef8SBjorn Helgaas res = bus->resource[3]; 549fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 550c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 5517506dc79SFrederick Lawler pci_info(bridge, " bridge window %pR\n", res); 5521da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, 5531da177e4SLinus Torvalds region.start); 5541da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, 5551da177e4SLinus Torvalds region.end); 5561da177e4SLinus Torvalds } 5571da177e4SLinus Torvalds } 558b3743fa4SDominik Brodowski EXPORT_SYMBOL(pci_setup_cardbus); 5591da177e4SLinus Torvalds 560*0d607618SNicholas Johnson /* 561*0d607618SNicholas Johnson * Initialize bridges with base/limit values we have collected. PCI-to-PCI 562*0d607618SNicholas Johnson * Bridge Architecture Specification rev. 1.1 (1998) requires that if there 563*0d607618SNicholas Johnson * are no I/O ports or memory behind the bridge, the corresponding range 564*0d607618SNicholas Johnson * must be turned off by writing base value greater than limit to the 565*0d607618SNicholas Johnson * bridge's base/limit registers. 566*0d607618SNicholas Johnson * 567*0d607618SNicholas Johnson * Note: care must be taken when updating I/O base/limit registers of 568*0d607618SNicholas Johnson * bridges which support 32-bit I/O. This update requires two config space 569*0d607618SNicholas Johnson * writes, so it's quite possible that an I/O window of the bridge will 570*0d607618SNicholas Johnson * have some undesirable address (e.g. 0) after the first write. Ditto 571*0d607618SNicholas Johnson * 64-bit prefetchable MMIO. 572*0d607618SNicholas Johnson */ 5733f2f4dc4SYinghai Lu static void pci_setup_bridge_io(struct pci_dev *bridge) 5741da177e4SLinus Torvalds { 575c7dabef8SBjorn Helgaas struct resource *res; 5761da177e4SLinus Torvalds struct pci_bus_region region; 5772b28ae19SBjorn Helgaas unsigned long io_mask; 5782b28ae19SBjorn Helgaas u8 io_base_lo, io_limit_lo; 5795b764b83SBjorn Helgaas u16 l; 5805b764b83SBjorn Helgaas u32 io_upper16; 5811da177e4SLinus Torvalds 5822b28ae19SBjorn Helgaas io_mask = PCI_IO_RANGE_MASK; 5832b28ae19SBjorn Helgaas if (bridge->io_window_1k) 5842b28ae19SBjorn Helgaas io_mask = PCI_IO_1K_RANGE_MASK; 5852b28ae19SBjorn Helgaas 586*0d607618SNicholas Johnson /* Set up the top and bottom of the PCI I/O segment for this bus */ 5873f2f4dc4SYinghai Lu res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0]; 588fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 589c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_IO) { 5905b764b83SBjorn Helgaas pci_read_config_word(bridge, PCI_IO_BASE, &l); 5912b28ae19SBjorn Helgaas io_base_lo = (region.start >> 8) & io_mask; 5922b28ae19SBjorn Helgaas io_limit_lo = (region.end >> 8) & io_mask; 5935b764b83SBjorn Helgaas l = ((u16) io_limit_lo << 8) | io_base_lo; 594*0d607618SNicholas Johnson /* Set up upper 16 bits of I/O base/limit */ 5951da177e4SLinus Torvalds io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); 5967506dc79SFrederick Lawler pci_info(bridge, " bridge window %pR\n", res); 5977cc5997dSYinghai Lu } else { 598*0d607618SNicholas Johnson /* Clear upper 16 bits of I/O base/limit */ 5991da177e4SLinus Torvalds io_upper16 = 0; 6001da177e4SLinus Torvalds l = 0x00f0; 6011da177e4SLinus Torvalds } 602*0d607618SNicholas Johnson /* Temporarily disable the I/O range before updating PCI_IO_BASE */ 6031da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); 604*0d607618SNicholas Johnson /* Update lower 16 bits of I/O base/limit */ 6055b764b83SBjorn Helgaas pci_write_config_word(bridge, PCI_IO_BASE, l); 606*0d607618SNicholas Johnson /* Update upper 16 bits of I/O base/limit */ 6071da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); 6087cc5997dSYinghai Lu } 6091da177e4SLinus Torvalds 6103f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio(struct pci_dev *bridge) 6117cc5997dSYinghai Lu { 6127cc5997dSYinghai Lu struct resource *res; 6137cc5997dSYinghai Lu struct pci_bus_region region; 6147cc5997dSYinghai Lu u32 l; 6157cc5997dSYinghai Lu 616*0d607618SNicholas Johnson /* Set up the top and bottom of the PCI Memory segment for this bus */ 6173f2f4dc4SYinghai Lu res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1]; 618fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 619c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM) { 6201da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 6211da177e4SLinus Torvalds l |= region.end & 0xfff00000; 6227506dc79SFrederick Lawler pci_info(bridge, " bridge window %pR\n", res); 6237cc5997dSYinghai Lu } else { 6241da177e4SLinus Torvalds l = 0x0000fff0; 6251da177e4SLinus Torvalds } 6261da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); 6277cc5997dSYinghai Lu } 6287cc5997dSYinghai Lu 6293f2f4dc4SYinghai Lu static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge) 6307cc5997dSYinghai Lu { 6317cc5997dSYinghai Lu struct resource *res; 6327cc5997dSYinghai Lu struct pci_bus_region region; 6337cc5997dSYinghai Lu u32 l, bu, lu; 6341da177e4SLinus Torvalds 635*0d607618SNicholas Johnson /* 636*0d607618SNicholas Johnson * Clear out the upper 32 bits of PREF limit. If 637*0d607618SNicholas Johnson * PCI_PREF_BASE_UPPER32 was non-zero, this temporarily disables 638*0d607618SNicholas Johnson * PREF range, which is ok. 639*0d607618SNicholas Johnson */ 6401da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); 6411da177e4SLinus Torvalds 642*0d607618SNicholas Johnson /* Set up PREF base/limit */ 643c40a22e0SBenjamin Herrenschmidt bu = lu = 0; 6443f2f4dc4SYinghai Lu res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2]; 645fc279850SYinghai Lu pcibios_resource_to_bus(bridge->bus, ®ion, res); 646c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_PREFETCH) { 6471da177e4SLinus Torvalds l = (region.start >> 16) & 0xfff0; 6481da177e4SLinus Torvalds l |= region.end & 0xfff00000; 649c7dabef8SBjorn Helgaas if (res->flags & IORESOURCE_MEM_64) { 65013d36c24SAndrew Morton bu = upper_32_bits(region.start); 65113d36c24SAndrew Morton lu = upper_32_bits(region.end); 6521f82de10SYinghai Lu } 6537506dc79SFrederick Lawler pci_info(bridge, " bridge window %pR\n", res); 6547cc5997dSYinghai Lu } else { 6551da177e4SLinus Torvalds l = 0x0000fff0; 6561da177e4SLinus Torvalds } 6571da177e4SLinus Torvalds pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); 6581da177e4SLinus Torvalds 659*0d607618SNicholas Johnson /* Set the upper 32 bits of PREF base & limit */ 660c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); 661c40a22e0SBenjamin Herrenschmidt pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); 6627cc5997dSYinghai Lu } 6637cc5997dSYinghai Lu 6647cc5997dSYinghai Lu static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) 6657cc5997dSYinghai Lu { 6667cc5997dSYinghai Lu struct pci_dev *bridge = bus->self; 6677cc5997dSYinghai Lu 6687506dc79SFrederick Lawler pci_info(bridge, "PCI bridge to %pR\n", 669b918c62eSYinghai Lu &bus->busn_res); 6707cc5997dSYinghai Lu 6717cc5997dSYinghai Lu if (type & IORESOURCE_IO) 6723f2f4dc4SYinghai Lu pci_setup_bridge_io(bridge); 6737cc5997dSYinghai Lu 6747cc5997dSYinghai Lu if (type & IORESOURCE_MEM) 6753f2f4dc4SYinghai Lu pci_setup_bridge_mmio(bridge); 6767cc5997dSYinghai Lu 6777cc5997dSYinghai Lu if (type & IORESOURCE_PREFETCH) 6783f2f4dc4SYinghai Lu pci_setup_bridge_mmio_pref(bridge); 6791da177e4SLinus Torvalds 6801da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); 6811da177e4SLinus Torvalds } 6821da177e4SLinus Torvalds 683d366d28cSGavin Shan void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type) 684d366d28cSGavin Shan { 685d366d28cSGavin Shan } 686d366d28cSGavin Shan 687e2444273SBenjamin Herrenschmidt void pci_setup_bridge(struct pci_bus *bus) 6887cc5997dSYinghai Lu { 6897cc5997dSYinghai Lu unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | 6907cc5997dSYinghai Lu IORESOURCE_PREFETCH; 6917cc5997dSYinghai Lu 692d366d28cSGavin Shan pcibios_setup_bridge(bus, type); 6937cc5997dSYinghai Lu __pci_setup_bridge(bus, type); 6947cc5997dSYinghai Lu } 6957cc5997dSYinghai Lu 6968505e729SYinghai Lu 6978505e729SYinghai Lu int pci_claim_bridge_resource(struct pci_dev *bridge, int i) 6988505e729SYinghai Lu { 6998505e729SYinghai Lu if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END) 7008505e729SYinghai Lu return 0; 7018505e729SYinghai Lu 7028505e729SYinghai Lu if (pci_claim_resource(bridge, i) == 0) 703*0d607618SNicholas Johnson return 0; /* Claimed the window */ 7048505e729SYinghai Lu 7058505e729SYinghai Lu if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI) 7068505e729SYinghai Lu return 0; 7078505e729SYinghai Lu 7088505e729SYinghai Lu if (!pci_bus_clip_resource(bridge, i)) 709*0d607618SNicholas Johnson return -EINVAL; /* Clipping didn't change anything */ 7108505e729SYinghai Lu 7118505e729SYinghai Lu switch (i - PCI_BRIDGE_RESOURCES) { 7128505e729SYinghai Lu case 0: 7138505e729SYinghai Lu pci_setup_bridge_io(bridge); 7148505e729SYinghai Lu break; 7158505e729SYinghai Lu case 1: 7168505e729SYinghai Lu pci_setup_bridge_mmio(bridge); 7178505e729SYinghai Lu break; 7188505e729SYinghai Lu case 2: 7198505e729SYinghai Lu pci_setup_bridge_mmio_pref(bridge); 7208505e729SYinghai Lu break; 7218505e729SYinghai Lu default: 7228505e729SYinghai Lu return -EINVAL; 7238505e729SYinghai Lu } 7248505e729SYinghai Lu 7258505e729SYinghai Lu if (pci_claim_resource(bridge, i) == 0) 726*0d607618SNicholas Johnson return 0; /* Claimed a smaller window */ 7278505e729SYinghai Lu 7288505e729SYinghai Lu return -EINVAL; 7298505e729SYinghai Lu } 7308505e729SYinghai Lu 731*0d607618SNicholas Johnson /* 732*0d607618SNicholas Johnson * Check whether the bridge supports optional I/O and prefetchable memory 733*0d607618SNicholas Johnson * ranges. If not, the respective base/limit registers must be read-only 734*0d607618SNicholas Johnson * and read as 0. 735*0d607618SNicholas Johnson */ 73696bde06aSSam Ravnborg static void pci_bridge_check_ranges(struct pci_bus *bus) 7371da177e4SLinus Torvalds { 7381da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 73951c48b31SBjorn Helgaas struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 7401da177e4SLinus Torvalds 7411da177e4SLinus Torvalds b_res[1].flags |= IORESOURCE_MEM; 7421da177e4SLinus Torvalds 74351c48b31SBjorn Helgaas if (bridge->io_window) 7441da177e4SLinus Torvalds b_res[0].flags |= IORESOURCE_IO; 745d2f54d9bSBjorn Helgaas 74651c48b31SBjorn Helgaas if (bridge->pref_window) { 7471da177e4SLinus Torvalds b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; 74851c48b31SBjorn Helgaas if (bridge->pref_64_window) { 7491f82de10SYinghai Lu b_res[2].flags |= IORESOURCE_MEM_64; 75099586105SYinghai Lu b_res[2].flags |= PCI_PREF_RANGE_TYPE_64; 75199586105SYinghai Lu } 7521f82de10SYinghai Lu } 7531da177e4SLinus Torvalds } 7541da177e4SLinus Torvalds 755*0d607618SNicholas Johnson /* 756*0d607618SNicholas Johnson * Helper function for sizing routines: find first available bus resource 757*0d607618SNicholas Johnson * of a given type. Note: we intentionally skip the bus resources which 758*0d607618SNicholas Johnson * have already been assigned (that is, have non-NULL parent resource). 759*0d607618SNicholas Johnson */ 7605b285415SYinghai Lu static struct resource *find_free_bus_resource(struct pci_bus *bus, 761*0d607618SNicholas Johnson unsigned long type_mask, 762*0d607618SNicholas Johnson unsigned long type) 7631da177e4SLinus Torvalds { 7641da177e4SLinus Torvalds int i; 7651da177e4SLinus Torvalds struct resource *r; 7661da177e4SLinus Torvalds 76789a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, r, i) { 768299de034SIvan Kokshaysky if (r == &ioport_resource || r == &iomem_resource) 769299de034SIvan Kokshaysky continue; 77055a10984SJesse Barnes if (r && (r->flags & type_mask) == type && !r->parent) 7711da177e4SLinus Torvalds return r; 7721da177e4SLinus Torvalds } 7731da177e4SLinus Torvalds return NULL; 7741da177e4SLinus Torvalds } 7751da177e4SLinus Torvalds 77613583b16SRam Pai static resource_size_t calculate_iosize(resource_size_t size, 77713583b16SRam Pai resource_size_t min_size, 77813583b16SRam Pai resource_size_t size1, 779de3ffa30SJon Derrick resource_size_t add_size, 780de3ffa30SJon Derrick resource_size_t children_add_size, 78113583b16SRam Pai resource_size_t old_size, 78213583b16SRam Pai resource_size_t align) 78313583b16SRam Pai { 78413583b16SRam Pai if (size < min_size) 78513583b16SRam Pai size = min_size; 78613583b16SRam Pai if (old_size == 1) 78713583b16SRam Pai old_size = 0; 788*0d607618SNicholas Johnson /* 789*0d607618SNicholas Johnson * To be fixed in 2.5: we should have sort of HAVE_ISA flag in the 790*0d607618SNicholas Johnson * struct pci_bus. 791*0d607618SNicholas Johnson */ 79213583b16SRam Pai #if defined(CONFIG_ISA) || defined(CONFIG_EISA) 79313583b16SRam Pai size = (size & 0xff) + ((size & ~0xffUL) << 2); 79413583b16SRam Pai #endif 795de3ffa30SJon Derrick size = size + size1; 79613583b16SRam Pai if (size < old_size) 79713583b16SRam Pai size = old_size; 798de3ffa30SJon Derrick 799de3ffa30SJon Derrick size = ALIGN(max(size, add_size) + children_add_size, align); 80013583b16SRam Pai return size; 80113583b16SRam Pai } 80213583b16SRam Pai 80313583b16SRam Pai static resource_size_t calculate_memsize(resource_size_t size, 80413583b16SRam Pai resource_size_t min_size, 805de3ffa30SJon Derrick resource_size_t add_size, 806de3ffa30SJon Derrick resource_size_t children_add_size, 80713583b16SRam Pai resource_size_t old_size, 80813583b16SRam Pai resource_size_t align) 80913583b16SRam Pai { 81013583b16SRam Pai if (size < min_size) 81113583b16SRam Pai size = min_size; 81213583b16SRam Pai if (old_size == 1) 81313583b16SRam Pai old_size = 0; 81413583b16SRam Pai if (size < old_size) 81513583b16SRam Pai size = old_size; 816de3ffa30SJon Derrick 817de3ffa30SJon Derrick size = ALIGN(max(size, add_size) + children_add_size, align); 81813583b16SRam Pai return size; 81913583b16SRam Pai } 82013583b16SRam Pai 821ac5ad93eSGavin Shan resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus, 822ac5ad93eSGavin Shan unsigned long type) 823ac5ad93eSGavin Shan { 824ac5ad93eSGavin Shan return 1; 825ac5ad93eSGavin Shan } 826ac5ad93eSGavin Shan 827ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */ 828ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */ 829ac5ad93eSGavin Shan #define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */ 830ac5ad93eSGavin Shan 831*0d607618SNicholas Johnson static resource_size_t window_alignment(struct pci_bus *bus, unsigned long type) 832ac5ad93eSGavin Shan { 833ac5ad93eSGavin Shan resource_size_t align = 1, arch_align; 834ac5ad93eSGavin Shan 835ac5ad93eSGavin Shan if (type & IORESOURCE_MEM) 836ac5ad93eSGavin Shan align = PCI_P2P_DEFAULT_MEM_ALIGN; 837ac5ad93eSGavin Shan else if (type & IORESOURCE_IO) { 838ac5ad93eSGavin Shan /* 839*0d607618SNicholas Johnson * Per spec, I/O windows are 4K-aligned, but some bridges have 840*0d607618SNicholas Johnson * an extension to support 1K alignment. 841ac5ad93eSGavin Shan */ 842ac5ad93eSGavin Shan if (bus->self->io_window_1k) 843ac5ad93eSGavin Shan align = PCI_P2P_DEFAULT_IO_ALIGN_1K; 844ac5ad93eSGavin Shan else 845ac5ad93eSGavin Shan align = PCI_P2P_DEFAULT_IO_ALIGN; 846ac5ad93eSGavin Shan } 847ac5ad93eSGavin Shan 848ac5ad93eSGavin Shan arch_align = pcibios_window_alignment(bus, type); 849ac5ad93eSGavin Shan return max(align, arch_align); 850ac5ad93eSGavin Shan } 851ac5ad93eSGavin Shan 852c8adf9a3SRam Pai /** 853*0d607618SNicholas Johnson * pbus_size_io() - Size the I/O window of a given bus 854c8adf9a3SRam Pai * 855*0d607618SNicholas Johnson * @bus: The bus 856*0d607618SNicholas Johnson * @min_size: The minimum I/O window that must be allocated 857*0d607618SNicholas Johnson * @add_size: Additional optional I/O window 858*0d607618SNicholas Johnson * @realloc_head: Track the additional I/O window on this list 859c8adf9a3SRam Pai * 860*0d607618SNicholas Johnson * Sizing the I/O windows of the PCI-PCI bridge is trivial, since these 861*0d607618SNicholas Johnson * windows have 1K or 4K granularity and the I/O ranges of non-bridge PCI 862*0d607618SNicholas Johnson * devices are limited to 256 bytes. We must be careful with the ISA 863*0d607618SNicholas Johnson * aliasing though. 864c8adf9a3SRam Pai */ 865c8adf9a3SRam Pai static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size, 866*0d607618SNicholas Johnson resource_size_t add_size, 867*0d607618SNicholas Johnson struct list_head *realloc_head) 8681da177e4SLinus Torvalds { 8691da177e4SLinus Torvalds struct pci_dev *dev; 8705b285415SYinghai Lu struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO, 8715b285415SYinghai Lu IORESOURCE_IO); 87211251a86SWei Yang resource_size_t size = 0, size0 = 0, size1 = 0; 873be768912SYinghai Lu resource_size_t children_add_size = 0; 8742d1d6678SBjorn Helgaas resource_size_t min_align, align; 8751da177e4SLinus Torvalds 8761da177e4SLinus Torvalds if (!b_res) 8771da177e4SLinus Torvalds return; 8781da177e4SLinus Torvalds 8792d1d6678SBjorn Helgaas min_align = window_alignment(bus, IORESOURCE_IO); 8801da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 8811da177e4SLinus Torvalds int i; 8821da177e4SLinus Torvalds 8831da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 8841da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 8851da177e4SLinus Torvalds unsigned long r_size; 8861da177e4SLinus Torvalds 8871da177e4SLinus Torvalds if (r->parent || !(r->flags & IORESOURCE_IO)) 8881da177e4SLinus Torvalds continue; 889022edd86SZhao, Yu r_size = resource_size(r); 8901da177e4SLinus Torvalds 8911da177e4SLinus Torvalds if (r_size < 0x400) 8921da177e4SLinus Torvalds /* Might be re-aligned for ISA */ 8931da177e4SLinus Torvalds size += r_size; 8941da177e4SLinus Torvalds else 8951da177e4SLinus Torvalds size1 += r_size; 896be768912SYinghai Lu 897fd591341SYinghai Lu align = pci_resource_alignment(dev, r); 898fd591341SYinghai Lu if (align > min_align) 899fd591341SYinghai Lu min_align = align; 900fd591341SYinghai Lu 9019e8bf93aSRam Pai if (realloc_head) 9029e8bf93aSRam Pai children_add_size += get_res_add_size(realloc_head, r); 9031da177e4SLinus Torvalds } 9041da177e4SLinus Torvalds } 905fd591341SYinghai Lu 906de3ffa30SJon Derrick size0 = calculate_iosize(size, min_size, size1, 0, 0, 907fd591341SYinghai Lu resource_size(b_res), min_align); 908de3ffa30SJon Derrick size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 : 909de3ffa30SJon Derrick calculate_iosize(size, min_size, size1, add_size, children_add_size, 910fd591341SYinghai Lu resource_size(b_res), min_align); 911c8adf9a3SRam Pai if (!size0 && !size1) { 912865df576SBjorn Helgaas if (b_res->start || b_res->end) 9137506dc79SFrederick Lawler pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n", 914227f0647SRyan Desfosses b_res, &bus->busn_res); 9151da177e4SLinus Torvalds b_res->flags = 0; 9161da177e4SLinus Torvalds return; 9171da177e4SLinus Torvalds } 918fd591341SYinghai Lu 919fd591341SYinghai Lu b_res->start = min_align; 920c8adf9a3SRam Pai b_res->end = b_res->start + size0 - 1; 92188452565SIvan Kokshaysky b_res->flags |= IORESOURCE_STARTALIGN; 922b592443dSYinghai Lu if (size1 > size0 && realloc_head) { 923fd591341SYinghai Lu add_to_list(realloc_head, bus->self, b_res, size1-size0, 924fd591341SYinghai Lu min_align); 9257506dc79SFrederick Lawler pci_printk(KERN_DEBUG, bus->self, "bridge window %pR to %pR add_size %llx\n", 926227f0647SRyan Desfosses b_res, &bus->busn_res, 92711251a86SWei Yang (unsigned long long)size1-size0); 928b592443dSYinghai Lu } 9291da177e4SLinus Torvalds } 9301da177e4SLinus Torvalds 931c121504eSGavin Shan static inline resource_size_t calculate_mem_align(resource_size_t *aligns, 932c121504eSGavin Shan int max_order) 933c121504eSGavin Shan { 934c121504eSGavin Shan resource_size_t align = 0; 935c121504eSGavin Shan resource_size_t min_align = 0; 936c121504eSGavin Shan int order; 937c121504eSGavin Shan 938c121504eSGavin Shan for (order = 0; order <= max_order; order++) { 939c121504eSGavin Shan resource_size_t align1 = 1; 940c121504eSGavin Shan 941c121504eSGavin Shan align1 <<= (order + 20); 942c121504eSGavin Shan 943c121504eSGavin Shan if (!align) 944c121504eSGavin Shan min_align = align1; 945c121504eSGavin Shan else if (ALIGN(align + min_align, min_align) < align1) 946c121504eSGavin Shan min_align = align1 >> 1; 947c121504eSGavin Shan align += aligns[order]; 948c121504eSGavin Shan } 949c121504eSGavin Shan 950c121504eSGavin Shan return min_align; 951c121504eSGavin Shan } 952c121504eSGavin Shan 953c8adf9a3SRam Pai /** 954*0d607618SNicholas Johnson * pbus_size_mem() - Size the memory window of a given bus 955c8adf9a3SRam Pai * 956*0d607618SNicholas Johnson * @bus: The bus 957*0d607618SNicholas Johnson * @mask: Mask the resource flag, then compare it with type 958*0d607618SNicholas Johnson * @type: The type of free resource from bridge 959*0d607618SNicholas Johnson * @type2: Second match type 960*0d607618SNicholas Johnson * @type3: Third match type 961*0d607618SNicholas Johnson * @min_size: The minimum memory window that must be allocated 962*0d607618SNicholas Johnson * @add_size: Additional optional memory window 963*0d607618SNicholas Johnson * @realloc_head: Track the additional memory window on this list 964c8adf9a3SRam Pai * 965*0d607618SNicholas Johnson * Calculate the size of the bus and minimal alignment which guarantees 966*0d607618SNicholas Johnson * that all child resources fit in this size. 96730afe8d0SBjorn Helgaas * 968*0d607618SNicholas Johnson * Return -ENOSPC if there's no available bus resource of the desired 969*0d607618SNicholas Johnson * type. Otherwise, set the bus resource start/end to indicate the 970*0d607618SNicholas Johnson * required size, add things to realloc_head (if supplied), and return 0. 971c8adf9a3SRam Pai */ 97228760489SEric W. Biederman static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, 9735b285415SYinghai Lu unsigned long type, unsigned long type2, 974*0d607618SNicholas Johnson unsigned long type3, resource_size_t min_size, 975*0d607618SNicholas Johnson resource_size_t add_size, 976bdc4abecSYinghai Lu struct list_head *realloc_head) 9771da177e4SLinus Torvalds { 9781da177e4SLinus Torvalds struct pci_dev *dev; 979c8adf9a3SRam Pai resource_size_t min_align, align, size, size0, size1; 980*0d607618SNicholas Johnson resource_size_t aligns[18]; /* Alignments from 1MB to 128GB */ 9811da177e4SLinus Torvalds int order, max_order; 9825b285415SYinghai Lu struct resource *b_res = find_free_bus_resource(bus, 9835b285415SYinghai Lu mask | IORESOURCE_PREFETCH, type); 984be768912SYinghai Lu resource_size_t children_add_size = 0; 985d74b9027SWei Yang resource_size_t children_add_align = 0; 986d74b9027SWei Yang resource_size_t add_align = 0; 9871da177e4SLinus Torvalds 9881da177e4SLinus Torvalds if (!b_res) 98930afe8d0SBjorn Helgaas return -ENOSPC; 9901da177e4SLinus Torvalds 9911da177e4SLinus Torvalds memset(aligns, 0, sizeof(aligns)); 9921da177e4SLinus Torvalds max_order = 0; 9931da177e4SLinus Torvalds size = 0; 9941da177e4SLinus Torvalds 9951da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 9961da177e4SLinus Torvalds int i; 9971da177e4SLinus Torvalds 9981da177e4SLinus Torvalds for (i = 0; i < PCI_NUM_RESOURCES; i++) { 9991da177e4SLinus Torvalds struct resource *r = &dev->resource[i]; 1000c40a22e0SBenjamin Herrenschmidt resource_size_t r_size; 10011da177e4SLinus Torvalds 1002a2220d80SDavid Daney if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) || 1003a2220d80SDavid Daney ((r->flags & mask) != type && 10045b285415SYinghai Lu (r->flags & mask) != type2 && 10055b285415SYinghai Lu (r->flags & mask) != type3)) 10061da177e4SLinus Torvalds continue; 1007022edd86SZhao, Yu r_size = resource_size(r); 10082aceefcbSYinghai Lu #ifdef CONFIG_PCI_IOV 1009*0d607618SNicholas Johnson /* Put SRIOV requested res to the optional list */ 10109e8bf93aSRam Pai if (realloc_head && i >= PCI_IOV_RESOURCES && 10112aceefcbSYinghai Lu i <= PCI_IOV_RESOURCE_END) { 1012d74b9027SWei Yang add_align = max(pci_resource_alignment(dev, r), add_align); 10132aceefcbSYinghai Lu r->end = r->start - 1; 1014*0d607618SNicholas Johnson add_to_list(realloc_head, dev, r, r_size, 0 /* Don't care */); 10152aceefcbSYinghai Lu children_add_size += r_size; 10162aceefcbSYinghai Lu continue; 10172aceefcbSYinghai Lu } 10182aceefcbSYinghai Lu #endif 101914c8530dSAlan /* 102014c8530dSAlan * aligns[0] is for 1MB (since bridge memory 102114c8530dSAlan * windows are always at least 1MB aligned), so 102214c8530dSAlan * keep "order" from being negative for smaller 102314c8530dSAlan * resources. 102414c8530dSAlan */ 10256faf17f6SChris Wright align = pci_resource_alignment(dev, r); 10261da177e4SLinus Torvalds order = __ffs(align) - 20; 102714c8530dSAlan if (order < 0) 102814c8530dSAlan order = 0; 102914c8530dSAlan if (order >= ARRAY_SIZE(aligns)) { 10307506dc79SFrederick Lawler pci_warn(dev, "disabling BAR %d: %pR (bad alignment %#llx)\n", 1031227f0647SRyan Desfosses i, r, (unsigned long long) align); 10321da177e4SLinus Torvalds r->flags = 0; 10331da177e4SLinus Torvalds continue; 10341da177e4SLinus Torvalds } 1035c9c75143SYongji Xie size += max(r_size, align); 1036*0d607618SNicholas Johnson /* 1037*0d607618SNicholas Johnson * Exclude ranges with size > align from calculation of 1038*0d607618SNicholas Johnson * the alignment. 1039*0d607618SNicholas Johnson */ 1040c9c75143SYongji Xie if (r_size <= align) 10411da177e4SLinus Torvalds aligns[order] += align; 10421da177e4SLinus Torvalds if (order > max_order) 10431da177e4SLinus Torvalds max_order = order; 1044be768912SYinghai Lu 1045d74b9027SWei Yang if (realloc_head) { 10469e8bf93aSRam Pai children_add_size += get_res_add_size(realloc_head, r); 1047d74b9027SWei Yang children_add_align = get_res_add_align(realloc_head, r); 1048d74b9027SWei Yang add_align = max(add_align, children_add_align); 1049d74b9027SWei Yang } 10501da177e4SLinus Torvalds } 10511da177e4SLinus Torvalds } 10528308c54dSJeremy Fitzhardinge 1053c121504eSGavin Shan min_align = calculate_mem_align(aligns, max_order); 10543ad94b0dSWei Yang min_align = max(min_align, window_alignment(bus, b_res->flags)); 1055de3ffa30SJon Derrick size0 = calculate_memsize(size, min_size, 0, 0, resource_size(b_res), min_align); 1056d74b9027SWei Yang add_align = max(min_align, add_align); 1057de3ffa30SJon Derrick size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 : 1058de3ffa30SJon Derrick calculate_memsize(size, min_size, add_size, children_add_size, 1059d74b9027SWei Yang resource_size(b_res), add_align); 1060c8adf9a3SRam Pai if (!size0 && !size1) { 1061865df576SBjorn Helgaas if (b_res->start || b_res->end) 10627506dc79SFrederick Lawler pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n", 1063227f0647SRyan Desfosses b_res, &bus->busn_res); 10641da177e4SLinus Torvalds b_res->flags = 0; 106530afe8d0SBjorn Helgaas return 0; 10661da177e4SLinus Torvalds } 10671da177e4SLinus Torvalds b_res->start = min_align; 1068c8adf9a3SRam Pai b_res->end = size0 + min_align - 1; 10695b285415SYinghai Lu b_res->flags |= IORESOURCE_STARTALIGN; 1070b592443dSYinghai Lu if (size1 > size0 && realloc_head) { 1071d74b9027SWei Yang add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align); 10727506dc79SFrederick Lawler pci_printk(KERN_DEBUG, bus->self, "bridge window %pR to %pR add_size %llx add_align %llx\n", 1073227f0647SRyan Desfosses b_res, &bus->busn_res, 1074d74b9027SWei Yang (unsigned long long) (size1 - size0), 1075d74b9027SWei Yang (unsigned long long) add_align); 1076b592443dSYinghai Lu } 107730afe8d0SBjorn Helgaas return 0; 10781da177e4SLinus Torvalds } 10791da177e4SLinus Torvalds 10800a2daa1cSRam Pai unsigned long pci_cardbus_resource_alignment(struct resource *res) 10810a2daa1cSRam Pai { 10820a2daa1cSRam Pai if (res->flags & IORESOURCE_IO) 10830a2daa1cSRam Pai return pci_cardbus_io_size; 10840a2daa1cSRam Pai if (res->flags & IORESOURCE_MEM) 10850a2daa1cSRam Pai return pci_cardbus_mem_size; 10860a2daa1cSRam Pai return 0; 10870a2daa1cSRam Pai } 10880a2daa1cSRam Pai 10890a2daa1cSRam Pai static void pci_bus_size_cardbus(struct pci_bus *bus, 1090bdc4abecSYinghai Lu struct list_head *realloc_head) 10911da177e4SLinus Torvalds { 10921da177e4SLinus Torvalds struct pci_dev *bridge = bus->self; 10931da177e4SLinus Torvalds struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; 109411848934SYinghai Lu resource_size_t b_res_3_size = pci_cardbus_mem_size * 2; 10951da177e4SLinus Torvalds u16 ctrl; 10961da177e4SLinus Torvalds 10973796f1e2SYinghai Lu if (b_res[0].parent) 10983796f1e2SYinghai Lu goto handle_b_res_1; 10991da177e4SLinus Torvalds /* 1100*0d607618SNicholas Johnson * Reserve some resources for CardBus. We reserve a fixed amount 1101*0d607618SNicholas Johnson * of bus space for CardBus bridges. 11021da177e4SLinus Torvalds */ 110311848934SYinghai Lu b_res[0].start = pci_cardbus_io_size; 110411848934SYinghai Lu b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1; 110511848934SYinghai Lu b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; 110611848934SYinghai Lu if (realloc_head) { 110711848934SYinghai Lu b_res[0].end -= pci_cardbus_io_size; 110811848934SYinghai Lu add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size, 110911848934SYinghai Lu pci_cardbus_io_size); 111011848934SYinghai Lu } 11111da177e4SLinus Torvalds 11123796f1e2SYinghai Lu handle_b_res_1: 11133796f1e2SYinghai Lu if (b_res[1].parent) 11143796f1e2SYinghai Lu goto handle_b_res_2; 111511848934SYinghai Lu b_res[1].start = pci_cardbus_io_size; 111611848934SYinghai Lu b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1; 111711848934SYinghai Lu b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; 111811848934SYinghai Lu if (realloc_head) { 111911848934SYinghai Lu b_res[1].end -= pci_cardbus_io_size; 112011848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size, 112111848934SYinghai Lu pci_cardbus_io_size); 112211848934SYinghai Lu } 11231da177e4SLinus Torvalds 11243796f1e2SYinghai Lu handle_b_res_2: 1125*0d607618SNicholas Johnson /* MEM1 must not be pref MMIO */ 1126dcef0d06SYinghai Lu pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 1127dcef0d06SYinghai Lu if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) { 1128dcef0d06SYinghai Lu ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1; 1129dcef0d06SYinghai Lu pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 1130dcef0d06SYinghai Lu pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 1131dcef0d06SYinghai Lu } 1132dcef0d06SYinghai Lu 1133*0d607618SNicholas Johnson /* Check whether prefetchable memory is supported by this bridge. */ 11341da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 11351da177e4SLinus Torvalds if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { 11361da177e4SLinus Torvalds ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; 11371da177e4SLinus Torvalds pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); 11381da177e4SLinus Torvalds pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); 11391da177e4SLinus Torvalds } 11401da177e4SLinus Torvalds 11413796f1e2SYinghai Lu if (b_res[2].parent) 11423796f1e2SYinghai Lu goto handle_b_res_3; 11431da177e4SLinus Torvalds /* 1144*0d607618SNicholas Johnson * If we have prefetchable memory support, allocate two regions. 1145*0d607618SNicholas Johnson * Otherwise, allocate one region of twice the size. 11461da177e4SLinus Torvalds */ 11471da177e4SLinus Torvalds if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { 114811848934SYinghai Lu b_res[2].start = pci_cardbus_mem_size; 114911848934SYinghai Lu b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1; 115011848934SYinghai Lu b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | 115111848934SYinghai Lu IORESOURCE_STARTALIGN; 115211848934SYinghai Lu if (realloc_head) { 115311848934SYinghai Lu b_res[2].end -= pci_cardbus_mem_size; 115411848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+2, 115511848934SYinghai Lu pci_cardbus_mem_size, pci_cardbus_mem_size); 11561da177e4SLinus Torvalds } 11570a2daa1cSRam Pai 1158*0d607618SNicholas Johnson /* Reduce that to half */ 115911848934SYinghai Lu b_res_3_size = pci_cardbus_mem_size; 116011848934SYinghai Lu } 116111848934SYinghai Lu 11623796f1e2SYinghai Lu handle_b_res_3: 11633796f1e2SYinghai Lu if (b_res[3].parent) 11643796f1e2SYinghai Lu goto handle_done; 116511848934SYinghai Lu b_res[3].start = pci_cardbus_mem_size; 116611848934SYinghai Lu b_res[3].end = b_res[3].start + b_res_3_size - 1; 116711848934SYinghai Lu b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN; 116811848934SYinghai Lu if (realloc_head) { 116911848934SYinghai Lu b_res[3].end -= b_res_3_size; 117011848934SYinghai Lu add_to_list(realloc_head, bridge, b_res+3, b_res_3_size, 117111848934SYinghai Lu pci_cardbus_mem_size); 117211848934SYinghai Lu } 11733796f1e2SYinghai Lu 11743796f1e2SYinghai Lu handle_done: 11753796f1e2SYinghai Lu ; 11761da177e4SLinus Torvalds } 11771da177e4SLinus Torvalds 117810874f5aSBjorn Helgaas void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head) 11791da177e4SLinus Torvalds { 11801da177e4SLinus Torvalds struct pci_dev *dev; 11815b285415SYinghai Lu unsigned long mask, prefmask, type2 = 0, type3 = 0; 1182c8adf9a3SRam Pai resource_size_t additional_mem_size = 0, additional_io_size = 0; 11835b285415SYinghai Lu struct resource *b_res; 118430afe8d0SBjorn Helgaas int ret; 11851da177e4SLinus Torvalds 11861da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 11871da177e4SLinus Torvalds struct pci_bus *b = dev->subordinate; 11881da177e4SLinus Torvalds if (!b) 11891da177e4SLinus Torvalds continue; 11901da177e4SLinus Torvalds 1191b2fb5cc5SHonghui Zhang switch (dev->hdr_type) { 1192b2fb5cc5SHonghui Zhang case PCI_HEADER_TYPE_CARDBUS: 11939e8bf93aSRam Pai pci_bus_size_cardbus(b, realloc_head); 11941da177e4SLinus Torvalds break; 11951da177e4SLinus Torvalds 1196b2fb5cc5SHonghui Zhang case PCI_HEADER_TYPE_BRIDGE: 11971da177e4SLinus Torvalds default: 11989e8bf93aSRam Pai __pci_bus_size_bridges(b, realloc_head); 11991da177e4SLinus Torvalds break; 12001da177e4SLinus Torvalds } 12011da177e4SLinus Torvalds } 12021da177e4SLinus Torvalds 12031da177e4SLinus Torvalds /* The root bus? */ 12042ba29e27SWei Yang if (pci_is_root_bus(bus)) 12051da177e4SLinus Torvalds return; 12061da177e4SLinus Torvalds 1207b2fb5cc5SHonghui Zhang switch (bus->self->hdr_type) { 1208b2fb5cc5SHonghui Zhang case PCI_HEADER_TYPE_CARDBUS: 1209*0d607618SNicholas Johnson /* Don't size CardBuses yet */ 12101da177e4SLinus Torvalds break; 12111da177e4SLinus Torvalds 1212b2fb5cc5SHonghui Zhang case PCI_HEADER_TYPE_BRIDGE: 12131da177e4SLinus Torvalds pci_bridge_check_ranges(bus); 121428760489SEric W. Biederman if (bus->self->is_hotplug_bridge) { 1215c8adf9a3SRam Pai additional_io_size = pci_hotplug_io_size; 1216c8adf9a3SRam Pai additional_mem_size = pci_hotplug_mem_size; 121728760489SEric W. Biederman } 121867d29b5cSBjorn Helgaas /* Fall through */ 12191da177e4SLinus Torvalds default: 122019aa7ee4SYinghai Lu pbus_size_io(bus, realloc_head ? 0 : additional_io_size, 122119aa7ee4SYinghai Lu additional_io_size, realloc_head); 122267d29b5cSBjorn Helgaas 122367d29b5cSBjorn Helgaas /* 122467d29b5cSBjorn Helgaas * If there's a 64-bit prefetchable MMIO window, compute 122567d29b5cSBjorn Helgaas * the size required to put all 64-bit prefetchable 122667d29b5cSBjorn Helgaas * resources in it. 122767d29b5cSBjorn Helgaas */ 12285b285415SYinghai Lu b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES]; 12291da177e4SLinus Torvalds mask = IORESOURCE_MEM; 12301da177e4SLinus Torvalds prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; 12315b285415SYinghai Lu if (b_res[2].flags & IORESOURCE_MEM_64) { 12325b285415SYinghai Lu prefmask |= IORESOURCE_MEM_64; 123330afe8d0SBjorn Helgaas ret = pbus_size_mem(bus, prefmask, prefmask, 12345b285415SYinghai Lu prefmask, prefmask, 123519aa7ee4SYinghai Lu realloc_head ? 0 : additional_mem_size, 123630afe8d0SBjorn Helgaas additional_mem_size, realloc_head); 123767d29b5cSBjorn Helgaas 12385b285415SYinghai Lu /* 123967d29b5cSBjorn Helgaas * If successful, all non-prefetchable resources 124067d29b5cSBjorn Helgaas * and any 32-bit prefetchable resources will go in 124167d29b5cSBjorn Helgaas * the non-prefetchable window. 124267d29b5cSBjorn Helgaas */ 124367d29b5cSBjorn Helgaas if (ret == 0) { 12445b285415SYinghai Lu mask = prefmask; 12455b285415SYinghai Lu type2 = prefmask & ~IORESOURCE_MEM_64; 12465b285415SYinghai Lu type3 = prefmask & ~IORESOURCE_PREFETCH; 12475b285415SYinghai Lu } 12485b285415SYinghai Lu } 124967d29b5cSBjorn Helgaas 125067d29b5cSBjorn Helgaas /* 125167d29b5cSBjorn Helgaas * If there is no 64-bit prefetchable window, compute the 125267d29b5cSBjorn Helgaas * size required to put all prefetchable resources in the 125367d29b5cSBjorn Helgaas * 32-bit prefetchable window (if there is one). 125467d29b5cSBjorn Helgaas */ 12555b285415SYinghai Lu if (!type2) { 12565b285415SYinghai Lu prefmask &= ~IORESOURCE_MEM_64; 125730afe8d0SBjorn Helgaas ret = pbus_size_mem(bus, prefmask, prefmask, 12585b285415SYinghai Lu prefmask, prefmask, 12595b285415SYinghai Lu realloc_head ? 0 : additional_mem_size, 126030afe8d0SBjorn Helgaas additional_mem_size, realloc_head); 126167d29b5cSBjorn Helgaas 126267d29b5cSBjorn Helgaas /* 126367d29b5cSBjorn Helgaas * If successful, only non-prefetchable resources 126467d29b5cSBjorn Helgaas * will go in the non-prefetchable window. 126567d29b5cSBjorn Helgaas */ 126667d29b5cSBjorn Helgaas if (ret == 0) 12675b285415SYinghai Lu mask = prefmask; 126828760489SEric W. Biederman else 1269c8adf9a3SRam Pai additional_mem_size += additional_mem_size; 127067d29b5cSBjorn Helgaas 12715b285415SYinghai Lu type2 = type3 = IORESOURCE_MEM; 12725b285415SYinghai Lu } 127367d29b5cSBjorn Helgaas 127467d29b5cSBjorn Helgaas /* 127567d29b5cSBjorn Helgaas * Compute the size required to put everything else in the 127667d29b5cSBjorn Helgaas * non-prefetchable window. This includes: 127767d29b5cSBjorn Helgaas * 127867d29b5cSBjorn Helgaas * - all non-prefetchable resources 127967d29b5cSBjorn Helgaas * - 32-bit prefetchable resources if there's a 64-bit 128067d29b5cSBjorn Helgaas * prefetchable window or no prefetchable window at all 1281*0d607618SNicholas Johnson * - 64-bit prefetchable resources if there's no prefetchable 1282*0d607618SNicholas Johnson * window at all 128367d29b5cSBjorn Helgaas * 1284*0d607618SNicholas Johnson * Note that the strategy in __pci_assign_resource() must match 1285*0d607618SNicholas Johnson * that used here. Specifically, we cannot put a 32-bit 1286*0d607618SNicholas Johnson * prefetchable resource in a 64-bit prefetchable window. 128767d29b5cSBjorn Helgaas */ 12885b285415SYinghai Lu pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3, 128919aa7ee4SYinghai Lu realloc_head ? 0 : additional_mem_size, 129019aa7ee4SYinghai Lu additional_mem_size, realloc_head); 12911da177e4SLinus Torvalds break; 12921da177e4SLinus Torvalds } 12931da177e4SLinus Torvalds } 1294c8adf9a3SRam Pai 129510874f5aSBjorn Helgaas void pci_bus_size_bridges(struct pci_bus *bus) 1296c8adf9a3SRam Pai { 1297c8adf9a3SRam Pai __pci_bus_size_bridges(bus, NULL); 1298c8adf9a3SRam Pai } 12991da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_size_bridges); 13001da177e4SLinus Torvalds 1301d04d0111SDavid Daney static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r) 1302d04d0111SDavid Daney { 1303d04d0111SDavid Daney int i; 1304d04d0111SDavid Daney struct resource *parent_r; 1305d04d0111SDavid Daney unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM | 1306d04d0111SDavid Daney IORESOURCE_PREFETCH; 1307d04d0111SDavid Daney 1308d04d0111SDavid Daney pci_bus_for_each_resource(b, parent_r, i) { 1309d04d0111SDavid Daney if (!parent_r) 1310d04d0111SDavid Daney continue; 1311d04d0111SDavid Daney 1312d04d0111SDavid Daney if ((r->flags & mask) == (parent_r->flags & mask) && 1313d04d0111SDavid Daney resource_contains(parent_r, r)) 1314d04d0111SDavid Daney request_resource(parent_r, r); 1315d04d0111SDavid Daney } 1316d04d0111SDavid Daney } 1317d04d0111SDavid Daney 1318d04d0111SDavid Daney /* 1319*0d607618SNicholas Johnson * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they are 1320*0d607618SNicholas Johnson * skipped by pbus_assign_resources_sorted(). 1321d04d0111SDavid Daney */ 1322d04d0111SDavid Daney static void pdev_assign_fixed_resources(struct pci_dev *dev) 1323d04d0111SDavid Daney { 1324d04d0111SDavid Daney int i; 1325d04d0111SDavid Daney 1326d04d0111SDavid Daney for (i = 0; i < PCI_NUM_RESOURCES; i++) { 1327d04d0111SDavid Daney struct pci_bus *b; 1328d04d0111SDavid Daney struct resource *r = &dev->resource[i]; 1329d04d0111SDavid Daney 1330d04d0111SDavid Daney if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) || 1331d04d0111SDavid Daney !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM))) 1332d04d0111SDavid Daney continue; 1333d04d0111SDavid Daney 1334d04d0111SDavid Daney b = dev->bus; 1335d04d0111SDavid Daney while (b && !r->parent) { 1336d04d0111SDavid Daney assign_fixed_resource_on_bus(b, r); 1337d04d0111SDavid Daney b = b->parent; 1338d04d0111SDavid Daney } 1339d04d0111SDavid Daney } 1340d04d0111SDavid Daney } 1341d04d0111SDavid Daney 134210874f5aSBjorn Helgaas void __pci_bus_assign_resources(const struct pci_bus *bus, 1343bdc4abecSYinghai Lu struct list_head *realloc_head, 1344bdc4abecSYinghai Lu struct list_head *fail_head) 13451da177e4SLinus Torvalds { 13461da177e4SLinus Torvalds struct pci_bus *b; 13471da177e4SLinus Torvalds struct pci_dev *dev; 13481da177e4SLinus Torvalds 13499e8bf93aSRam Pai pbus_assign_resources_sorted(bus, realloc_head, fail_head); 13501da177e4SLinus Torvalds 13511da177e4SLinus Torvalds list_for_each_entry(dev, &bus->devices, bus_list) { 1352d04d0111SDavid Daney pdev_assign_fixed_resources(dev); 1353d04d0111SDavid Daney 13541da177e4SLinus Torvalds b = dev->subordinate; 13551da177e4SLinus Torvalds if (!b) 13561da177e4SLinus Torvalds continue; 13571da177e4SLinus Torvalds 13589e8bf93aSRam Pai __pci_bus_assign_resources(b, realloc_head, fail_head); 13591da177e4SLinus Torvalds 1360b2fb5cc5SHonghui Zhang switch (dev->hdr_type) { 1361b2fb5cc5SHonghui Zhang case PCI_HEADER_TYPE_BRIDGE: 13626841ec68SYinghai Lu if (!pci_is_enabled(dev)) 13631da177e4SLinus Torvalds pci_setup_bridge(b); 13641da177e4SLinus Torvalds break; 13651da177e4SLinus Torvalds 1366b2fb5cc5SHonghui Zhang case PCI_HEADER_TYPE_CARDBUS: 13671da177e4SLinus Torvalds pci_setup_cardbus(b); 13681da177e4SLinus Torvalds break; 13691da177e4SLinus Torvalds 13701da177e4SLinus Torvalds default: 13717506dc79SFrederick Lawler pci_info(dev, "not setting up bridge for bus %04x:%02x\n", 1372227f0647SRyan Desfosses pci_domain_nr(b), b->number); 13731da177e4SLinus Torvalds break; 13741da177e4SLinus Torvalds } 13751da177e4SLinus Torvalds } 13761da177e4SLinus Torvalds } 1377568ddef8SYinghai Lu 137810874f5aSBjorn Helgaas void pci_bus_assign_resources(const struct pci_bus *bus) 1379568ddef8SYinghai Lu { 1380c8adf9a3SRam Pai __pci_bus_assign_resources(bus, NULL, NULL); 1381568ddef8SYinghai Lu } 13821da177e4SLinus Torvalds EXPORT_SYMBOL(pci_bus_assign_resources); 13831da177e4SLinus Torvalds 1384765bf9b7SLorenzo Pieralisi static void pci_claim_device_resources(struct pci_dev *dev) 1385765bf9b7SLorenzo Pieralisi { 1386765bf9b7SLorenzo Pieralisi int i; 1387765bf9b7SLorenzo Pieralisi 1388765bf9b7SLorenzo Pieralisi for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) { 1389765bf9b7SLorenzo Pieralisi struct resource *r = &dev->resource[i]; 1390765bf9b7SLorenzo Pieralisi 1391765bf9b7SLorenzo Pieralisi if (!r->flags || r->parent) 1392765bf9b7SLorenzo Pieralisi continue; 1393765bf9b7SLorenzo Pieralisi 1394765bf9b7SLorenzo Pieralisi pci_claim_resource(dev, i); 1395765bf9b7SLorenzo Pieralisi } 1396765bf9b7SLorenzo Pieralisi } 1397765bf9b7SLorenzo Pieralisi 1398765bf9b7SLorenzo Pieralisi static void pci_claim_bridge_resources(struct pci_dev *dev) 1399765bf9b7SLorenzo Pieralisi { 1400765bf9b7SLorenzo Pieralisi int i; 1401765bf9b7SLorenzo Pieralisi 1402765bf9b7SLorenzo Pieralisi for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) { 1403765bf9b7SLorenzo Pieralisi struct resource *r = &dev->resource[i]; 1404765bf9b7SLorenzo Pieralisi 1405765bf9b7SLorenzo Pieralisi if (!r->flags || r->parent) 1406765bf9b7SLorenzo Pieralisi continue; 1407765bf9b7SLorenzo Pieralisi 1408765bf9b7SLorenzo Pieralisi pci_claim_bridge_resource(dev, i); 1409765bf9b7SLorenzo Pieralisi } 1410765bf9b7SLorenzo Pieralisi } 1411765bf9b7SLorenzo Pieralisi 1412765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_dev_resources(struct pci_bus *b) 1413765bf9b7SLorenzo Pieralisi { 1414765bf9b7SLorenzo Pieralisi struct pci_dev *dev; 1415765bf9b7SLorenzo Pieralisi struct pci_bus *child; 1416765bf9b7SLorenzo Pieralisi 1417765bf9b7SLorenzo Pieralisi list_for_each_entry(dev, &b->devices, bus_list) { 1418765bf9b7SLorenzo Pieralisi pci_claim_device_resources(dev); 1419765bf9b7SLorenzo Pieralisi 1420765bf9b7SLorenzo Pieralisi child = dev->subordinate; 1421765bf9b7SLorenzo Pieralisi if (child) 1422765bf9b7SLorenzo Pieralisi pci_bus_allocate_dev_resources(child); 1423765bf9b7SLorenzo Pieralisi } 1424765bf9b7SLorenzo Pieralisi } 1425765bf9b7SLorenzo Pieralisi 1426765bf9b7SLorenzo Pieralisi static void pci_bus_allocate_resources(struct pci_bus *b) 1427765bf9b7SLorenzo Pieralisi { 1428765bf9b7SLorenzo Pieralisi struct pci_bus *child; 1429765bf9b7SLorenzo Pieralisi 1430765bf9b7SLorenzo Pieralisi /* 1431*0d607618SNicholas Johnson * Carry out a depth-first search on the PCI bus tree to allocate 1432*0d607618SNicholas Johnson * bridge apertures. Read the programmed bridge bases and 1433*0d607618SNicholas Johnson * recursively claim the respective bridge resources. 1434765bf9b7SLorenzo Pieralisi */ 1435765bf9b7SLorenzo Pieralisi if (b->self) { 1436765bf9b7SLorenzo Pieralisi pci_read_bridge_bases(b); 1437765bf9b7SLorenzo Pieralisi pci_claim_bridge_resources(b->self); 1438765bf9b7SLorenzo Pieralisi } 1439765bf9b7SLorenzo Pieralisi 1440765bf9b7SLorenzo Pieralisi list_for_each_entry(child, &b->children, node) 1441765bf9b7SLorenzo Pieralisi pci_bus_allocate_resources(child); 1442765bf9b7SLorenzo Pieralisi } 1443765bf9b7SLorenzo Pieralisi 1444765bf9b7SLorenzo Pieralisi void pci_bus_claim_resources(struct pci_bus *b) 1445765bf9b7SLorenzo Pieralisi { 1446765bf9b7SLorenzo Pieralisi pci_bus_allocate_resources(b); 1447765bf9b7SLorenzo Pieralisi pci_bus_allocate_dev_resources(b); 1448765bf9b7SLorenzo Pieralisi } 1449765bf9b7SLorenzo Pieralisi EXPORT_SYMBOL(pci_bus_claim_resources); 1450765bf9b7SLorenzo Pieralisi 145110874f5aSBjorn Helgaas static void __pci_bridge_assign_resources(const struct pci_dev *bridge, 1452bdc4abecSYinghai Lu struct list_head *add_head, 1453bdc4abecSYinghai Lu struct list_head *fail_head) 14546841ec68SYinghai Lu { 14556841ec68SYinghai Lu struct pci_bus *b; 14566841ec68SYinghai Lu 14578424d759SYinghai Lu pdev_assign_resources_sorted((struct pci_dev *)bridge, 14588424d759SYinghai Lu add_head, fail_head); 14596841ec68SYinghai Lu 14606841ec68SYinghai Lu b = bridge->subordinate; 14616841ec68SYinghai Lu if (!b) 14626841ec68SYinghai Lu return; 14636841ec68SYinghai Lu 14648424d759SYinghai Lu __pci_bus_assign_resources(b, add_head, fail_head); 14656841ec68SYinghai Lu 14666841ec68SYinghai Lu switch (bridge->class >> 8) { 14676841ec68SYinghai Lu case PCI_CLASS_BRIDGE_PCI: 14686841ec68SYinghai Lu pci_setup_bridge(b); 14696841ec68SYinghai Lu break; 14706841ec68SYinghai Lu 14716841ec68SYinghai Lu case PCI_CLASS_BRIDGE_CARDBUS: 14726841ec68SYinghai Lu pci_setup_cardbus(b); 14736841ec68SYinghai Lu break; 14746841ec68SYinghai Lu 14756841ec68SYinghai Lu default: 14767506dc79SFrederick Lawler pci_info(bridge, "not setting up bridge for bus %04x:%02x\n", 1477227f0647SRyan Desfosses pci_domain_nr(b), b->number); 14786841ec68SYinghai Lu break; 14796841ec68SYinghai Lu } 14806841ec68SYinghai Lu } 1481cb21bc94SChristian König 1482cb21bc94SChristian König #define PCI_RES_TYPE_MASK \ 1483cb21bc94SChristian König (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH |\ 1484cb21bc94SChristian König IORESOURCE_MEM_64) 1485cb21bc94SChristian König 14865009b460SYinghai Lu static void pci_bridge_release_resources(struct pci_bus *bus, 14875009b460SYinghai Lu unsigned long type) 14885009b460SYinghai Lu { 14895b285415SYinghai Lu struct pci_dev *dev = bus->self; 14905009b460SYinghai Lu struct resource *r; 14915b285415SYinghai Lu unsigned old_flags = 0; 14925b285415SYinghai Lu struct resource *b_res; 14935b285415SYinghai Lu int idx = 1; 14945009b460SYinghai Lu 14955b285415SYinghai Lu b_res = &dev->resource[PCI_BRIDGE_RESOURCES]; 14965b285415SYinghai Lu 14975b285415SYinghai Lu /* 1498*0d607618SNicholas Johnson * 1. If IO port assignment fails, release bridge IO port. 1499*0d607618SNicholas Johnson * 2. If non pref MMIO assignment fails, release bridge nonpref MMIO. 1500*0d607618SNicholas Johnson * 3. If 64bit pref MMIO assignment fails, and bridge pref is 64bit, 1501*0d607618SNicholas Johnson * release bridge pref MMIO. 1502*0d607618SNicholas Johnson * 4. If pref MMIO assignment fails, and bridge pref is 32bit, 1503*0d607618SNicholas Johnson * release bridge pref MMIO. 1504*0d607618SNicholas Johnson * 5. If pref MMIO assignment fails, and bridge pref is not 1505*0d607618SNicholas Johnson * assigned, release bridge nonpref MMIO. 15065b285415SYinghai Lu */ 15075b285415SYinghai Lu if (type & IORESOURCE_IO) 15085b285415SYinghai Lu idx = 0; 15095b285415SYinghai Lu else if (!(type & IORESOURCE_PREFETCH)) 15105b285415SYinghai Lu idx = 1; 15115b285415SYinghai Lu else if ((type & IORESOURCE_MEM_64) && 15125b285415SYinghai Lu (b_res[2].flags & IORESOURCE_MEM_64)) 15135b285415SYinghai Lu idx = 2; 15145b285415SYinghai Lu else if (!(b_res[2].flags & IORESOURCE_MEM_64) && 15155b285415SYinghai Lu (b_res[2].flags & IORESOURCE_PREFETCH)) 15165b285415SYinghai Lu idx = 2; 15175b285415SYinghai Lu else 15185b285415SYinghai Lu idx = 1; 15195b285415SYinghai Lu 15205b285415SYinghai Lu r = &b_res[idx]; 15215b285415SYinghai Lu 15225009b460SYinghai Lu if (!r->parent) 15235b285415SYinghai Lu return; 15245b285415SYinghai Lu 1525*0d607618SNicholas Johnson /* If there are children, release them all */ 15265009b460SYinghai Lu release_child_resources(r); 15275009b460SYinghai Lu if (!release_resource(r)) { 1528cb21bc94SChristian König type = old_flags = r->flags & PCI_RES_TYPE_MASK; 15297506dc79SFrederick Lawler pci_printk(KERN_DEBUG, dev, "resource %d %pR released\n", 15305b285415SYinghai Lu PCI_BRIDGE_RESOURCES + idx, r); 1531*0d607618SNicholas Johnson /* Keep the old size */ 15325009b460SYinghai Lu r->end = resource_size(r) - 1; 15335009b460SYinghai Lu r->start = 0; 15345009b460SYinghai Lu r->flags = 0; 15355009b460SYinghai Lu 1536*0d607618SNicholas Johnson /* Avoiding touch the one without PREF */ 15375009b460SYinghai Lu if (type & IORESOURCE_PREFETCH) 15385009b460SYinghai Lu type = IORESOURCE_PREFETCH; 15395009b460SYinghai Lu __pci_setup_bridge(bus, type); 1540*0d607618SNicholas Johnson /* For next child res under same bridge */ 15415b285415SYinghai Lu r->flags = old_flags; 15425009b460SYinghai Lu } 15435009b460SYinghai Lu } 15445009b460SYinghai Lu 15455009b460SYinghai Lu enum release_type { 15465009b460SYinghai Lu leaf_only, 15475009b460SYinghai Lu whole_subtree, 15485009b460SYinghai Lu }; 1549*0d607618SNicholas Johnson 15505009b460SYinghai Lu /* 1551*0d607618SNicholas Johnson * Try to release PCI bridge resources from leaf bridge, so we can allocate 1552*0d607618SNicholas Johnson * a larger window later. 15535009b460SYinghai Lu */ 155410874f5aSBjorn Helgaas static void pci_bus_release_bridge_resources(struct pci_bus *bus, 15555009b460SYinghai Lu unsigned long type, 15565009b460SYinghai Lu enum release_type rel_type) 15575009b460SYinghai Lu { 15585009b460SYinghai Lu struct pci_dev *dev; 15595009b460SYinghai Lu bool is_leaf_bridge = true; 15605009b460SYinghai Lu 15615009b460SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 15625009b460SYinghai Lu struct pci_bus *b = dev->subordinate; 15635009b460SYinghai Lu if (!b) 15645009b460SYinghai Lu continue; 15655009b460SYinghai Lu 15665009b460SYinghai Lu is_leaf_bridge = false; 15675009b460SYinghai Lu 15685009b460SYinghai Lu if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) 15695009b460SYinghai Lu continue; 15705009b460SYinghai Lu 15715009b460SYinghai Lu if (rel_type == whole_subtree) 15725009b460SYinghai Lu pci_bus_release_bridge_resources(b, type, 15735009b460SYinghai Lu whole_subtree); 15745009b460SYinghai Lu } 15755009b460SYinghai Lu 15765009b460SYinghai Lu if (pci_is_root_bus(bus)) 15775009b460SYinghai Lu return; 15785009b460SYinghai Lu 15795009b460SYinghai Lu if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) 15805009b460SYinghai Lu return; 15815009b460SYinghai Lu 15825009b460SYinghai Lu if ((rel_type == whole_subtree) || is_leaf_bridge) 15835009b460SYinghai Lu pci_bridge_release_resources(bus, type); 15845009b460SYinghai Lu } 15855009b460SYinghai Lu 158676fbc263SYinghai Lu static void pci_bus_dump_res(struct pci_bus *bus) 158776fbc263SYinghai Lu { 158889a74eccSBjorn Helgaas struct resource *res; 158976fbc263SYinghai Lu int i; 159076fbc263SYinghai Lu 159189a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 15927c9342b8SYinghai Lu if (!res || !res->end || !res->flags) 159376fbc263SYinghai Lu continue; 159476fbc263SYinghai Lu 1595c7dabef8SBjorn Helgaas dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); 159676fbc263SYinghai Lu } 159776fbc263SYinghai Lu } 159876fbc263SYinghai Lu 159976fbc263SYinghai Lu static void pci_bus_dump_resources(struct pci_bus *bus) 160076fbc263SYinghai Lu { 160176fbc263SYinghai Lu struct pci_bus *b; 160276fbc263SYinghai Lu struct pci_dev *dev; 160376fbc263SYinghai Lu 160476fbc263SYinghai Lu 160576fbc263SYinghai Lu pci_bus_dump_res(bus); 160676fbc263SYinghai Lu 160776fbc263SYinghai Lu list_for_each_entry(dev, &bus->devices, bus_list) { 160876fbc263SYinghai Lu b = dev->subordinate; 160976fbc263SYinghai Lu if (!b) 161076fbc263SYinghai Lu continue; 161176fbc263SYinghai Lu 161276fbc263SYinghai Lu pci_bus_dump_resources(b); 161376fbc263SYinghai Lu } 161476fbc263SYinghai Lu } 161576fbc263SYinghai Lu 1616ff35147cSYinghai Lu static int pci_bus_get_depth(struct pci_bus *bus) 1617da7822e5SYinghai Lu { 1618da7822e5SYinghai Lu int depth = 0; 1619f2a230bdSWei Yang struct pci_bus *child_bus; 1620da7822e5SYinghai Lu 1621f2a230bdSWei Yang list_for_each_entry(child_bus, &bus->children, node) { 1622da7822e5SYinghai Lu int ret; 1623da7822e5SYinghai Lu 1624f2a230bdSWei Yang ret = pci_bus_get_depth(child_bus); 1625da7822e5SYinghai Lu if (ret + 1 > depth) 1626da7822e5SYinghai Lu depth = ret + 1; 1627da7822e5SYinghai Lu } 1628da7822e5SYinghai Lu 1629da7822e5SYinghai Lu return depth; 1630da7822e5SYinghai Lu } 1631da7822e5SYinghai Lu 1632b55438fdSYinghai Lu /* 1633b55438fdSYinghai Lu * -1: undefined, will auto detect later 1634b55438fdSYinghai Lu * 0: disabled by user 1635b55438fdSYinghai Lu * 1: disabled by auto detect 1636b55438fdSYinghai Lu * 2: enabled by user 1637b55438fdSYinghai Lu * 3: enabled by auto detect 1638b55438fdSYinghai Lu */ 1639b55438fdSYinghai Lu enum enable_type { 1640b55438fdSYinghai Lu undefined = -1, 1641b55438fdSYinghai Lu user_disabled, 1642b55438fdSYinghai Lu auto_disabled, 1643b55438fdSYinghai Lu user_enabled, 1644b55438fdSYinghai Lu auto_enabled, 1645b55438fdSYinghai Lu }; 1646b55438fdSYinghai Lu 1647ff35147cSYinghai Lu static enum enable_type pci_realloc_enable = undefined; 1648b55438fdSYinghai Lu void __init pci_realloc_get_opt(char *str) 1649b55438fdSYinghai Lu { 1650b55438fdSYinghai Lu if (!strncmp(str, "off", 3)) 1651b55438fdSYinghai Lu pci_realloc_enable = user_disabled; 1652b55438fdSYinghai Lu else if (!strncmp(str, "on", 2)) 1653b55438fdSYinghai Lu pci_realloc_enable = user_enabled; 1654b55438fdSYinghai Lu } 1655ff35147cSYinghai Lu static bool pci_realloc_enabled(enum enable_type enable) 1656b55438fdSYinghai Lu { 1657967260cdSYinghai Lu return enable >= user_enabled; 1658b55438fdSYinghai Lu } 1659f483d392SRam Pai 1660b07f2ebcSYinghai Lu #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO) 1661ff35147cSYinghai Lu static int iov_resources_unassigned(struct pci_dev *dev, void *data) 1662223d96fcSYinghai Lu { 1663b07f2ebcSYinghai Lu int i; 1664223d96fcSYinghai Lu bool *unassigned = data; 1665b07f2ebcSYinghai Lu 1666b07f2ebcSYinghai Lu for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) { 1667b07f2ebcSYinghai Lu struct resource *r = &dev->resource[i]; 1668fa216bf4SYinghai Lu struct pci_bus_region region; 1669b07f2ebcSYinghai Lu 1670223d96fcSYinghai Lu /* Not assigned or rejected by kernel? */ 1671fa216bf4SYinghai Lu if (!r->flags) 1672fa216bf4SYinghai Lu continue; 1673b07f2ebcSYinghai Lu 1674fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®ion, r); 1675fa216bf4SYinghai Lu if (!region.start) { 1676223d96fcSYinghai Lu *unassigned = true; 1677*0d607618SNicholas Johnson return 1; /* Return early from pci_walk_bus() */ 1678b07f2ebcSYinghai Lu } 1679b07f2ebcSYinghai Lu } 1680b07f2ebcSYinghai Lu 1681223d96fcSYinghai Lu return 0; 1682223d96fcSYinghai Lu } 1683223d96fcSYinghai Lu 1684ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus, 1685967260cdSYinghai Lu enum enable_type enable_local) 1686223d96fcSYinghai Lu { 1687223d96fcSYinghai Lu bool unassigned = false; 1688223d96fcSYinghai Lu 1689967260cdSYinghai Lu if (enable_local != undefined) 1690967260cdSYinghai Lu return enable_local; 1691223d96fcSYinghai Lu 1692223d96fcSYinghai Lu pci_walk_bus(bus, iov_resources_unassigned, &unassigned); 1693967260cdSYinghai Lu if (unassigned) 1694967260cdSYinghai Lu return auto_enabled; 1695967260cdSYinghai Lu 1696967260cdSYinghai Lu return enable_local; 1697b07f2ebcSYinghai Lu } 1698223d96fcSYinghai Lu #else 1699ff35147cSYinghai Lu static enum enable_type pci_realloc_detect(struct pci_bus *bus, 1700967260cdSYinghai Lu enum enable_type enable_local) 1701967260cdSYinghai Lu { 1702967260cdSYinghai Lu return enable_local; 1703b07f2ebcSYinghai Lu } 1704b07f2ebcSYinghai Lu #endif 1705b07f2ebcSYinghai Lu 1706da7822e5SYinghai Lu /* 1707*0d607618SNicholas Johnson * First try will not touch PCI bridge res. 1708*0d607618SNicholas Johnson * Second and later try will clear small leaf bridge res. 1709*0d607618SNicholas Johnson * Will stop till to the max depth if can not find good one. 1710da7822e5SYinghai Lu */ 171139772038SYinghai Lu void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus) 17121da177e4SLinus Torvalds { 1713*0d607618SNicholas Johnson LIST_HEAD(realloc_head); 1714*0d607618SNicholas Johnson /* List of resources that want additional resources */ 1715bdc4abecSYinghai Lu struct list_head *add_list = NULL; 1716da7822e5SYinghai Lu int tried_times = 0; 1717da7822e5SYinghai Lu enum release_type rel_type = leaf_only; 1718bdc4abecSYinghai Lu LIST_HEAD(fail_head); 1719b9b0bba9SYinghai Lu struct pci_dev_resource *fail_res; 172019aa7ee4SYinghai Lu int pci_try_num = 1; 172155ed83a6SYinghai Lu enum enable_type enable_local; 1722da7822e5SYinghai Lu 1723*0d607618SNicholas Johnson /* Don't realloc if asked to do so */ 172455ed83a6SYinghai Lu enable_local = pci_realloc_detect(bus, pci_realloc_enable); 1725967260cdSYinghai Lu if (pci_realloc_enabled(enable_local)) { 172655ed83a6SYinghai Lu int max_depth = pci_bus_get_depth(bus); 172719aa7ee4SYinghai Lu 1728da7822e5SYinghai Lu pci_try_num = max_depth + 1; 172955ed83a6SYinghai Lu dev_printk(KERN_DEBUG, &bus->dev, 173055ed83a6SYinghai Lu "max bus depth: %d pci_try_num: %d\n", 1731da7822e5SYinghai Lu max_depth, pci_try_num); 173219aa7ee4SYinghai Lu } 1733da7822e5SYinghai Lu 1734da7822e5SYinghai Lu again: 173519aa7ee4SYinghai Lu /* 1736*0d607618SNicholas Johnson * Last try will use add_list, otherwise will try good to have as must 1737*0d607618SNicholas Johnson * have, so can realloc parent bridge resource 173819aa7ee4SYinghai Lu */ 173919aa7ee4SYinghai Lu if (tried_times + 1 == pci_try_num) 1740bdc4abecSYinghai Lu add_list = &realloc_head; 1741*0d607618SNicholas Johnson /* 1742*0d607618SNicholas Johnson * Depth first, calculate sizes and alignments of all subordinate buses. 1743*0d607618SNicholas Johnson */ 174419aa7ee4SYinghai Lu __pci_bus_size_bridges(bus, add_list); 1745c8adf9a3SRam Pai 17461da177e4SLinus Torvalds /* Depth last, allocate resources and update the hardware. */ 1747bdc4abecSYinghai Lu __pci_bus_assign_resources(bus, add_list, &fail_head); 174819aa7ee4SYinghai Lu if (add_list) 1749bdc4abecSYinghai Lu BUG_ON(!list_empty(add_list)); 1750da7822e5SYinghai Lu tried_times++; 1751da7822e5SYinghai Lu 1752*0d607618SNicholas Johnson /* Any device complain? */ 1753bdc4abecSYinghai Lu if (list_empty(&fail_head)) 1754928bea96SYinghai Lu goto dump; 1755f483d392SRam Pai 17560c5be0cbSYinghai Lu if (tried_times >= pci_try_num) { 1757967260cdSYinghai Lu if (enable_local == undefined) 175855ed83a6SYinghai Lu dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n"); 1759967260cdSYinghai Lu else if (enable_local == auto_enabled) 176055ed83a6SYinghai Lu dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n"); 1761eb572e7cSYinghai Lu 1762bffc56d4SYinghai Lu free_list(&fail_head); 1763928bea96SYinghai Lu goto dump; 1764da7822e5SYinghai Lu } 1765da7822e5SYinghai Lu 176655ed83a6SYinghai Lu dev_printk(KERN_DEBUG, &bus->dev, 176755ed83a6SYinghai Lu "No. %d try to assign unassigned res\n", tried_times + 1); 1768da7822e5SYinghai Lu 1769*0d607618SNicholas Johnson /* Third times and later will not check if it is leaf */ 1770da7822e5SYinghai Lu if ((tried_times + 1) > 2) 1771da7822e5SYinghai Lu rel_type = whole_subtree; 1772da7822e5SYinghai Lu 1773da7822e5SYinghai Lu /* 1774da7822e5SYinghai Lu * Try to release leaf bridge's resources that doesn't fit resource of 1775*0d607618SNicholas Johnson * child device under that bridge. 1776da7822e5SYinghai Lu */ 177761e83cddSYinghai Lu list_for_each_entry(fail_res, &fail_head, list) 177861e83cddSYinghai Lu pci_bus_release_bridge_resources(fail_res->dev->bus, 1779cb21bc94SChristian König fail_res->flags & PCI_RES_TYPE_MASK, 1780da7822e5SYinghai Lu rel_type); 178161e83cddSYinghai Lu 1782*0d607618SNicholas Johnson /* Restore size and flags */ 1783b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 1784b9b0bba9SYinghai Lu struct resource *res = fail_res->res; 1785da7822e5SYinghai Lu 1786b9b0bba9SYinghai Lu res->start = fail_res->start; 1787b9b0bba9SYinghai Lu res->end = fail_res->end; 1788b9b0bba9SYinghai Lu res->flags = fail_res->flags; 1789b9b0bba9SYinghai Lu if (fail_res->dev->subordinate) 1790da7822e5SYinghai Lu res->flags = 0; 1791da7822e5SYinghai Lu } 1792bffc56d4SYinghai Lu free_list(&fail_head); 1793da7822e5SYinghai Lu 1794da7822e5SYinghai Lu goto again; 1795da7822e5SYinghai Lu 1796928bea96SYinghai Lu dump: 1797*0d607618SNicholas Johnson /* Dump the resource on buses */ 179876fbc263SYinghai Lu pci_bus_dump_resources(bus); 179976fbc263SYinghai Lu } 18006841ec68SYinghai Lu 180155ed83a6SYinghai Lu void __init pci_assign_unassigned_resources(void) 180255ed83a6SYinghai Lu { 180355ed83a6SYinghai Lu struct pci_bus *root_bus; 180455ed83a6SYinghai Lu 1805584c5c42SRui Wang list_for_each_entry(root_bus, &pci_root_buses, node) { 180655ed83a6SYinghai Lu pci_assign_unassigned_root_bus_resources(root_bus); 1807d9c149d6SRui Wang 1808*0d607618SNicholas Johnson /* Make sure the root bridge has a companion ACPI device */ 1809d9c149d6SRui Wang if (ACPI_HANDLE(root_bus->bridge)) 1810584c5c42SRui Wang acpi_ioapic_add(ACPI_HANDLE(root_bus->bridge)); 1811584c5c42SRui Wang } 181255ed83a6SYinghai Lu } 181355ed83a6SYinghai Lu 18141a576772SMika Westerberg static void extend_bridge_window(struct pci_dev *bridge, struct resource *res, 1815*0d607618SNicholas Johnson struct list_head *add_list, 1816*0d607618SNicholas Johnson resource_size_t available) 18171a576772SMika Westerberg { 18181a576772SMika Westerberg struct pci_dev_resource *dev_res; 18191a576772SMika Westerberg 18201a576772SMika Westerberg if (res->parent) 18211a576772SMika Westerberg return; 18221a576772SMika Westerberg 18231a576772SMika Westerberg if (resource_size(res) >= available) 18241a576772SMika Westerberg return; 18251a576772SMika Westerberg 18261a576772SMika Westerberg dev_res = res_to_dev_res(add_list, res); 18271a576772SMika Westerberg if (!dev_res) 18281a576772SMika Westerberg return; 18291a576772SMika Westerberg 18301a576772SMika Westerberg /* Is there room to extend the window? */ 18311a576772SMika Westerberg if (available - resource_size(res) <= dev_res->add_size) 18321a576772SMika Westerberg return; 18331a576772SMika Westerberg 18341a576772SMika Westerberg dev_res->add_size = available - resource_size(res); 18357506dc79SFrederick Lawler pci_dbg(bridge, "bridge window %pR extended by %pa\n", res, 18361a576772SMika Westerberg &dev_res->add_size); 18371a576772SMika Westerberg } 18381a576772SMika Westerberg 18391a576772SMika Westerberg static void pci_bus_distribute_available_resources(struct pci_bus *bus, 1840*0d607618SNicholas Johnson struct list_head *add_list, 1841*0d607618SNicholas Johnson resource_size_t available_io, 1842*0d607618SNicholas Johnson resource_size_t available_mmio, 1843*0d607618SNicholas Johnson resource_size_t available_mmio_pref) 18441a576772SMika Westerberg { 18451a576772SMika Westerberg resource_size_t remaining_io, remaining_mmio, remaining_mmio_pref; 18461a576772SMika Westerberg unsigned int normal_bridges = 0, hotplug_bridges = 0; 18471a576772SMika Westerberg struct resource *io_res, *mmio_res, *mmio_pref_res; 18481a576772SMika Westerberg struct pci_dev *dev, *bridge = bus->self; 18491a576772SMika Westerberg 18501a576772SMika Westerberg io_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0]; 18511a576772SMika Westerberg mmio_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1]; 18521a576772SMika Westerberg mmio_pref_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2]; 18531a576772SMika Westerberg 18541a576772SMika Westerberg /* 18551a576772SMika Westerberg * Update additional resource list (add_list) to fill all the 18561a576772SMika Westerberg * extra resource space available for this port except the space 18571a576772SMika Westerberg * calculated in __pci_bus_size_bridges() which covers all the 18581a576772SMika Westerberg * devices currently connected to the port and below. 18591a576772SMika Westerberg */ 18601a576772SMika Westerberg extend_bridge_window(bridge, io_res, add_list, available_io); 18611a576772SMika Westerberg extend_bridge_window(bridge, mmio_res, add_list, available_mmio); 18621a576772SMika Westerberg extend_bridge_window(bridge, mmio_pref_res, add_list, 18631a576772SMika Westerberg available_mmio_pref); 18641a576772SMika Westerberg 18651a576772SMika Westerberg /* 18661a576772SMika Westerberg * Calculate the total amount of extra resource space we can 18671a576772SMika Westerberg * pass to bridges below this one. This is basically the 18681a576772SMika Westerberg * extra space reduced by the minimal required space for the 18691a576772SMika Westerberg * non-hotplug bridges. 18701a576772SMika Westerberg */ 18711a576772SMika Westerberg remaining_io = available_io; 18721a576772SMika Westerberg remaining_mmio = available_mmio; 18731a576772SMika Westerberg remaining_mmio_pref = available_mmio_pref; 18741a576772SMika Westerberg 18751a576772SMika Westerberg /* 18761a576772SMika Westerberg * Calculate how many hotplug bridges and normal bridges there 18771a576772SMika Westerberg * are on this bus. We will distribute the additional available 18781a576772SMika Westerberg * resources between hotplug bridges. 18791a576772SMika Westerberg */ 18801a576772SMika Westerberg for_each_pci_bridge(dev, bus) { 18811a576772SMika Westerberg if (dev->is_hotplug_bridge) 18821a576772SMika Westerberg hotplug_bridges++; 18831a576772SMika Westerberg else 18841a576772SMika Westerberg normal_bridges++; 18851a576772SMika Westerberg } 18861a576772SMika Westerberg 18871a576772SMika Westerberg for_each_pci_bridge(dev, bus) { 18881a576772SMika Westerberg const struct resource *res; 18891a576772SMika Westerberg 18901a576772SMika Westerberg if (dev->is_hotplug_bridge) 18911a576772SMika Westerberg continue; 18921a576772SMika Westerberg 18931a576772SMika Westerberg /* 18941a576772SMika Westerberg * Reduce the available resource space by what the 18951a576772SMika Westerberg * bridge and devices below it occupy. 18961a576772SMika Westerberg */ 18971a576772SMika Westerberg res = &dev->resource[PCI_BRIDGE_RESOURCES + 0]; 18981a576772SMika Westerberg if (!res->parent && available_io > resource_size(res)) 18991a576772SMika Westerberg remaining_io -= resource_size(res); 19001a576772SMika Westerberg 19011a576772SMika Westerberg res = &dev->resource[PCI_BRIDGE_RESOURCES + 1]; 19021a576772SMika Westerberg if (!res->parent && available_mmio > resource_size(res)) 19031a576772SMika Westerberg remaining_mmio -= resource_size(res); 19041a576772SMika Westerberg 19051a576772SMika Westerberg res = &dev->resource[PCI_BRIDGE_RESOURCES + 2]; 19061a576772SMika Westerberg if (!res->parent && available_mmio_pref > resource_size(res)) 19071a576772SMika Westerberg remaining_mmio_pref -= resource_size(res); 19081a576772SMika Westerberg } 19091a576772SMika Westerberg 19101a576772SMika Westerberg /* 191114fe5951SMika Westerberg * There is only one bridge on the bus so it gets all available 1912*0d607618SNicholas Johnson * resources which it can then distribute to the possible hotplug 1913*0d607618SNicholas Johnson * bridges below. 191414fe5951SMika Westerberg */ 191514fe5951SMika Westerberg if (hotplug_bridges + normal_bridges == 1) { 191614fe5951SMika Westerberg dev = list_first_entry(&bus->devices, struct pci_dev, bus_list); 191714fe5951SMika Westerberg if (dev->subordinate) { 191814fe5951SMika Westerberg pci_bus_distribute_available_resources(dev->subordinate, 191914fe5951SMika Westerberg add_list, available_io, available_mmio, 192014fe5951SMika Westerberg available_mmio_pref); 192114fe5951SMika Westerberg } 192214fe5951SMika Westerberg return; 192314fe5951SMika Westerberg } 192414fe5951SMika Westerberg 192514fe5951SMika Westerberg /* 19261a576772SMika Westerberg * Go over devices on this bus and distribute the remaining 19271a576772SMika Westerberg * resource space between hotplug bridges. 19281a576772SMika Westerberg */ 19291a576772SMika Westerberg for_each_pci_bridge(dev, bus) { 193014fe5951SMika Westerberg resource_size_t align, io, mmio, mmio_pref; 19311a576772SMika Westerberg struct pci_bus *b; 19321a576772SMika Westerberg 19331a576772SMika Westerberg b = dev->subordinate; 193414fe5951SMika Westerberg if (!b || !dev->is_hotplug_bridge) 19351a576772SMika Westerberg continue; 19361a576772SMika Westerberg 19371a576772SMika Westerberg /* 193814fe5951SMika Westerberg * Distribute available extra resources equally between 193914fe5951SMika Westerberg * hotplug-capable downstream ports taking alignment into 194014fe5951SMika Westerberg * account. 19411a576772SMika Westerberg * 19421a576772SMika Westerberg * Here hotplug_bridges is always != 0. 19431a576772SMika Westerberg */ 19441a576772SMika Westerberg align = pci_resource_alignment(bridge, io_res); 19451a576772SMika Westerberg io = div64_ul(available_io, hotplug_bridges); 19461a576772SMika Westerberg io = min(ALIGN(io, align), remaining_io); 19471a576772SMika Westerberg remaining_io -= io; 19481a576772SMika Westerberg 19491a576772SMika Westerberg align = pci_resource_alignment(bridge, mmio_res); 19501a576772SMika Westerberg mmio = div64_ul(available_mmio, hotplug_bridges); 19511a576772SMika Westerberg mmio = min(ALIGN(mmio, align), remaining_mmio); 19521a576772SMika Westerberg remaining_mmio -= mmio; 19531a576772SMika Westerberg 19541a576772SMika Westerberg align = pci_resource_alignment(bridge, mmio_pref_res); 195514fe5951SMika Westerberg mmio_pref = div64_ul(available_mmio_pref, hotplug_bridges); 195614fe5951SMika Westerberg mmio_pref = min(ALIGN(mmio_pref, align), remaining_mmio_pref); 19571a576772SMika Westerberg remaining_mmio_pref -= mmio_pref; 19581a576772SMika Westerberg 195914fe5951SMika Westerberg pci_bus_distribute_available_resources(b, add_list, io, mmio, 196014fe5951SMika Westerberg mmio_pref); 19611a576772SMika Westerberg } 19621a576772SMika Westerberg } 19631a576772SMika Westerberg 1964*0d607618SNicholas Johnson static void pci_bridge_distribute_available_resources(struct pci_dev *bridge, 19651a576772SMika Westerberg struct list_head *add_list) 19661a576772SMika Westerberg { 19671a576772SMika Westerberg resource_size_t available_io, available_mmio, available_mmio_pref; 19681a576772SMika Westerberg const struct resource *res; 19691a576772SMika Westerberg 19701a576772SMika Westerberg if (!bridge->is_hotplug_bridge) 19711a576772SMika Westerberg return; 19721a576772SMika Westerberg 19731a576772SMika Westerberg /* Take the initial extra resources from the hotplug port */ 19741a576772SMika Westerberg res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0]; 19751a576772SMika Westerberg available_io = resource_size(res); 19761a576772SMika Westerberg res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1]; 19771a576772SMika Westerberg available_mmio = resource_size(res); 19781a576772SMika Westerberg res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2]; 19791a576772SMika Westerberg available_mmio_pref = resource_size(res); 19801a576772SMika Westerberg 19811a576772SMika Westerberg pci_bus_distribute_available_resources(bridge->subordinate, 1982*0d607618SNicholas Johnson add_list, available_io, 1983*0d607618SNicholas Johnson available_mmio, 1984*0d607618SNicholas Johnson available_mmio_pref); 19851a576772SMika Westerberg } 19861a576772SMika Westerberg 19876841ec68SYinghai Lu void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) 19886841ec68SYinghai Lu { 19896841ec68SYinghai Lu struct pci_bus *parent = bridge->subordinate; 1990*0d607618SNicholas Johnson /* List of resources that want additional resources */ 1991*0d607618SNicholas Johnson LIST_HEAD(add_list); 1992*0d607618SNicholas Johnson 199332180e40SYinghai Lu int tried_times = 0; 1994bdc4abecSYinghai Lu LIST_HEAD(fail_head); 1995b9b0bba9SYinghai Lu struct pci_dev_resource *fail_res; 19966841ec68SYinghai Lu int retval; 19976841ec68SYinghai Lu 199832180e40SYinghai Lu again: 19998424d759SYinghai Lu __pci_bus_size_bridges(parent, &add_list); 20001a576772SMika Westerberg 20011a576772SMika Westerberg /* 2002*0d607618SNicholas Johnson * Distribute remaining resources (if any) equally between hotplug 2003*0d607618SNicholas Johnson * bridges below. This makes it possible to extend the hierarchy 2004*0d607618SNicholas Johnson * later without running out of resources. 20051a576772SMika Westerberg */ 20061a576772SMika Westerberg pci_bridge_distribute_available_resources(bridge, &add_list); 20071a576772SMika Westerberg 2008bdc4abecSYinghai Lu __pci_bridge_assign_resources(bridge, &add_list, &fail_head); 2009bdc4abecSYinghai Lu BUG_ON(!list_empty(&add_list)); 201032180e40SYinghai Lu tried_times++; 201132180e40SYinghai Lu 2012bdc4abecSYinghai Lu if (list_empty(&fail_head)) 20133f579c34SYinghai Lu goto enable_all; 201432180e40SYinghai Lu 201532180e40SYinghai Lu if (tried_times >= 2) { 2016*0d607618SNicholas Johnson /* Still fail, don't need to try more */ 2017bffc56d4SYinghai Lu free_list(&fail_head); 20183f579c34SYinghai Lu goto enable_all; 201932180e40SYinghai Lu } 202032180e40SYinghai Lu 202132180e40SYinghai Lu printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", 202232180e40SYinghai Lu tried_times + 1); 202332180e40SYinghai Lu 202432180e40SYinghai Lu /* 2025*0d607618SNicholas Johnson * Try to release leaf bridge's resources that aren't big enough 2026*0d607618SNicholas Johnson * to contain child device resources. 202732180e40SYinghai Lu */ 202861e83cddSYinghai Lu list_for_each_entry(fail_res, &fail_head, list) 202961e83cddSYinghai Lu pci_bus_release_bridge_resources(fail_res->dev->bus, 2030cb21bc94SChristian König fail_res->flags & PCI_RES_TYPE_MASK, 203132180e40SYinghai Lu whole_subtree); 203261e83cddSYinghai Lu 2033*0d607618SNicholas Johnson /* Restore size and flags */ 2034b9b0bba9SYinghai Lu list_for_each_entry(fail_res, &fail_head, list) { 2035b9b0bba9SYinghai Lu struct resource *res = fail_res->res; 203632180e40SYinghai Lu 2037b9b0bba9SYinghai Lu res->start = fail_res->start; 2038b9b0bba9SYinghai Lu res->end = fail_res->end; 2039b9b0bba9SYinghai Lu res->flags = fail_res->flags; 2040b9b0bba9SYinghai Lu if (fail_res->dev->subordinate) 204132180e40SYinghai Lu res->flags = 0; 204232180e40SYinghai Lu } 2043bffc56d4SYinghai Lu free_list(&fail_head); 204432180e40SYinghai Lu 204532180e40SYinghai Lu goto again; 20463f579c34SYinghai Lu 20473f579c34SYinghai Lu enable_all: 20483f579c34SYinghai Lu retval = pci_reenable_device(bridge); 20499fc9eea0SBjorn Helgaas if (retval) 20507506dc79SFrederick Lawler pci_err(bridge, "Error reenabling bridge (%d)\n", retval); 20513f579c34SYinghai Lu pci_set_master(bridge); 20526841ec68SYinghai Lu } 20536841ec68SYinghai Lu EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); 20549b03088fSYinghai Lu 20558bb705e3SChristian König int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type) 20568bb705e3SChristian König { 20578bb705e3SChristian König struct pci_dev_resource *dev_res; 20588bb705e3SChristian König struct pci_dev *next; 20598bb705e3SChristian König LIST_HEAD(saved); 20608bb705e3SChristian König LIST_HEAD(added); 20618bb705e3SChristian König LIST_HEAD(failed); 20628bb705e3SChristian König unsigned int i; 20638bb705e3SChristian König int ret; 20648bb705e3SChristian König 20658bb705e3SChristian König /* Walk to the root hub, releasing bridge BARs when possible */ 20668bb705e3SChristian König next = bridge; 20678bb705e3SChristian König do { 20688bb705e3SChristian König bridge = next; 20698bb705e3SChristian König for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCE_END; 20708bb705e3SChristian König i++) { 20718bb705e3SChristian König struct resource *res = &bridge->resource[i]; 20728bb705e3SChristian König 20738bb705e3SChristian König if ((res->flags ^ type) & PCI_RES_TYPE_MASK) 20748bb705e3SChristian König continue; 20758bb705e3SChristian König 20768bb705e3SChristian König /* Ignore BARs which are still in use */ 20778bb705e3SChristian König if (res->child) 20788bb705e3SChristian König continue; 20798bb705e3SChristian König 20808bb705e3SChristian König ret = add_to_list(&saved, bridge, res, 0, 0); 20818bb705e3SChristian König if (ret) 20828bb705e3SChristian König goto cleanup; 20838bb705e3SChristian König 20847506dc79SFrederick Lawler pci_info(bridge, "BAR %d: releasing %pR\n", 20858bb705e3SChristian König i, res); 20868bb705e3SChristian König 20878bb705e3SChristian König if (res->parent) 20888bb705e3SChristian König release_resource(res); 20898bb705e3SChristian König res->start = 0; 20908bb705e3SChristian König res->end = 0; 20918bb705e3SChristian König break; 20928bb705e3SChristian König } 20938bb705e3SChristian König if (i == PCI_BRIDGE_RESOURCE_END) 20948bb705e3SChristian König break; 20958bb705e3SChristian König 20968bb705e3SChristian König next = bridge->bus ? bridge->bus->self : NULL; 20978bb705e3SChristian König } while (next); 20988bb705e3SChristian König 20998bb705e3SChristian König if (list_empty(&saved)) 21008bb705e3SChristian König return -ENOENT; 21018bb705e3SChristian König 21028bb705e3SChristian König __pci_bus_size_bridges(bridge->subordinate, &added); 21038bb705e3SChristian König __pci_bridge_assign_resources(bridge, &added, &failed); 21048bb705e3SChristian König BUG_ON(!list_empty(&added)); 21058bb705e3SChristian König 21068bb705e3SChristian König if (!list_empty(&failed)) { 21078bb705e3SChristian König ret = -ENOSPC; 21088bb705e3SChristian König goto cleanup; 21098bb705e3SChristian König } 21108bb705e3SChristian König 21118bb705e3SChristian König list_for_each_entry(dev_res, &saved, list) { 2112*0d607618SNicholas Johnson /* Skip the bridge we just assigned resources for */ 21138bb705e3SChristian König if (bridge == dev_res->dev) 21148bb705e3SChristian König continue; 21158bb705e3SChristian König 21168bb705e3SChristian König bridge = dev_res->dev; 21178bb705e3SChristian König pci_setup_bridge(bridge->subordinate); 21188bb705e3SChristian König } 21198bb705e3SChristian König 21208bb705e3SChristian König free_list(&saved); 21218bb705e3SChristian König return 0; 21228bb705e3SChristian König 21238bb705e3SChristian König cleanup: 2124*0d607618SNicholas Johnson /* Restore size and flags */ 21258bb705e3SChristian König list_for_each_entry(dev_res, &failed, list) { 21268bb705e3SChristian König struct resource *res = dev_res->res; 21278bb705e3SChristian König 21288bb705e3SChristian König res->start = dev_res->start; 21298bb705e3SChristian König res->end = dev_res->end; 21308bb705e3SChristian König res->flags = dev_res->flags; 21318bb705e3SChristian König } 21328bb705e3SChristian König free_list(&failed); 21338bb705e3SChristian König 21348bb705e3SChristian König /* Revert to the old configuration */ 21358bb705e3SChristian König list_for_each_entry(dev_res, &saved, list) { 21368bb705e3SChristian König struct resource *res = dev_res->res; 21378bb705e3SChristian König 21388bb705e3SChristian König bridge = dev_res->dev; 21398bb705e3SChristian König i = res - bridge->resource; 21408bb705e3SChristian König 21418bb705e3SChristian König res->start = dev_res->start; 21428bb705e3SChristian König res->end = dev_res->end; 21438bb705e3SChristian König res->flags = dev_res->flags; 21448bb705e3SChristian König 21458bb705e3SChristian König pci_claim_resource(bridge, i); 21468bb705e3SChristian König pci_setup_bridge(bridge->subordinate); 21478bb705e3SChristian König } 21488bb705e3SChristian König free_list(&saved); 21498bb705e3SChristian König 21508bb705e3SChristian König return ret; 21518bb705e3SChristian König } 21528bb705e3SChristian König 215317787940SYinghai Lu void pci_assign_unassigned_bus_resources(struct pci_bus *bus) 21549b03088fSYinghai Lu { 21559b03088fSYinghai Lu struct pci_dev *dev; 2156*0d607618SNicholas Johnson /* List of resources that want additional resources */ 2157*0d607618SNicholas Johnson LIST_HEAD(add_list); 21589b03088fSYinghai Lu 21599b03088fSYinghai Lu down_read(&pci_bus_sem); 216024a0c654SAndy Shevchenko for_each_pci_bridge(dev, bus) 216124a0c654SAndy Shevchenko if (pci_has_subordinate(dev)) 216224a0c654SAndy Shevchenko __pci_bus_size_bridges(dev->subordinate, &add_list); 21639b03088fSYinghai Lu up_read(&pci_bus_sem); 21649b03088fSYinghai Lu __pci_bus_assign_resources(bus, &add_list, NULL); 2165bdc4abecSYinghai Lu BUG_ON(!list_empty(&add_list)); 216617787940SYinghai Lu } 2167e6b29deaSRay Jui EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources); 2168