17328c8f4SBjorn Helgaas // SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvalds /*
3df62ab5eSBjorn Helgaas * PCI detection and setup code
41da177e4SLinus Torvalds */
51da177e4SLinus Torvalds
61da177e4SLinus Torvalds #include <linux/kernel.h>
71da177e4SLinus Torvalds #include <linux/delay.h>
81da177e4SLinus Torvalds #include <linux/init.h>
91da177e4SLinus Torvalds #include <linux/pci.h>
10bbd8810dSKrzysztof Wilczynski #include <linux/msi.h>
11de335bb4SMurali Karicheri #include <linux/of_pci.h>
12589fcc23SBjorn Helgaas #include <linux/pci_hotplug.h>
131da177e4SLinus Torvalds #include <linux/slab.h>
141da177e4SLinus Torvalds #include <linux/module.h>
151da177e4SLinus Torvalds #include <linux/cpumask.h>
16b07461a8STaku Izumi #include <linux/aer.h>
1729dbe1f0SSuthikulpanit, Suravee #include <linux/acpi.h>
18690f4304SJan Kiszka #include <linux/hypervisor.h>
19788858ebSJake Oshins #include <linux/irqdomain.h>
20d963f651SMika Westerberg #include <linux/pm_runtime.h>
2169139244SAmey Narkhede #include <linux/bitfield.h>
22bc56b9e0SGreg KH #include "pci.h"
231da177e4SLinus Torvalds
241da177e4SLinus Torvalds #define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
251da177e4SLinus Torvalds #define CARDBUS_RESERVE_BUSNR 3
261da177e4SLinus Torvalds
270b950f0fSStephen Hemminger static struct resource busn_resource = {
2867cdc827SYinghai Lu .name = "PCI busn",
2967cdc827SYinghai Lu .start = 0,
3067cdc827SYinghai Lu .end = 255,
3167cdc827SYinghai Lu .flags = IORESOURCE_BUS,
3267cdc827SYinghai Lu };
3367cdc827SYinghai Lu
341da177e4SLinus Torvalds /* Ugh. Need to stop exporting this to modules. */
351da177e4SLinus Torvalds LIST_HEAD(pci_root_buses);
361da177e4SLinus Torvalds EXPORT_SYMBOL(pci_root_buses);
371da177e4SLinus Torvalds
385cc62c20SYinghai Lu static LIST_HEAD(pci_domain_busn_res_list);
395cc62c20SYinghai Lu
405cc62c20SYinghai Lu struct pci_domain_busn_res {
415cc62c20SYinghai Lu struct list_head list;
425cc62c20SYinghai Lu struct resource res;
435cc62c20SYinghai Lu int domain_nr;
445cc62c20SYinghai Lu };
455cc62c20SYinghai Lu
get_pci_domain_busn_res(int domain_nr)465cc62c20SYinghai Lu static struct resource *get_pci_domain_busn_res(int domain_nr)
475cc62c20SYinghai Lu {
485cc62c20SYinghai Lu struct pci_domain_busn_res *r;
495cc62c20SYinghai Lu
505cc62c20SYinghai Lu list_for_each_entry(r, &pci_domain_busn_res_list, list)
515cc62c20SYinghai Lu if (r->domain_nr == domain_nr)
525cc62c20SYinghai Lu return &r->res;
535cc62c20SYinghai Lu
545cc62c20SYinghai Lu r = kzalloc(sizeof(*r), GFP_KERNEL);
555cc62c20SYinghai Lu if (!r)
565cc62c20SYinghai Lu return NULL;
575cc62c20SYinghai Lu
585cc62c20SYinghai Lu r->domain_nr = domain_nr;
595cc62c20SYinghai Lu r->res.start = 0;
605cc62c20SYinghai Lu r->res.end = 0xff;
615cc62c20SYinghai Lu r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
625cc62c20SYinghai Lu
635cc62c20SYinghai Lu list_add_tail(&r->list, &pci_domain_busn_res_list);
645cc62c20SYinghai Lu
655cc62c20SYinghai Lu return &r->res;
665cc62c20SYinghai Lu }
675cc62c20SYinghai Lu
68ed4aaadbSZhang, Yanmin /*
693e466e2dSBjorn Helgaas * Some device drivers need know if PCI is initiated.
703e466e2dSBjorn Helgaas * Basically, we think PCI is not initiated when there
7170308923SGreg Kroah-Hartman * is no device to be found on the pci_bus_type.
72ed4aaadbSZhang, Yanmin */
no_pci_devices(void)73ed4aaadbSZhang, Yanmin int no_pci_devices(void)
74ed4aaadbSZhang, Yanmin {
7570308923SGreg Kroah-Hartman struct device *dev;
7670308923SGreg Kroah-Hartman int no_devices;
77ed4aaadbSZhang, Yanmin
786bf85ba9SSuzuki K Poulose dev = bus_find_next_device(&pci_bus_type, NULL);
7970308923SGreg Kroah-Hartman no_devices = (dev == NULL);
8070308923SGreg Kroah-Hartman put_device(dev);
8170308923SGreg Kroah-Hartman return no_devices;
8270308923SGreg Kroah-Hartman }
83ed4aaadbSZhang, Yanmin EXPORT_SYMBOL(no_pci_devices);
84ed4aaadbSZhang, Yanmin
851da177e4SLinus Torvalds /*
861da177e4SLinus Torvalds * PCI Bus Class
871da177e4SLinus Torvalds */
release_pcibus_dev(struct device * dev)88fd7d1cedSGreg Kroah-Hartman static void release_pcibus_dev(struct device *dev)
891da177e4SLinus Torvalds {
90fd7d1cedSGreg Kroah-Hartman struct pci_bus *pci_bus = to_pci_bus(dev);
911da177e4SLinus Torvalds
921da177e4SLinus Torvalds put_device(pci_bus->bridge);
932fe2abf8SBjorn Helgaas pci_bus_remove_resources(pci_bus);
9498d9f30cSBenjamin Herrenschmidt pci_release_bus_of_node(pci_bus);
951da177e4SLinus Torvalds kfree(pci_bus);
961da177e4SLinus Torvalds }
971da177e4SLinus Torvalds
981da177e4SLinus Torvalds static struct class pcibus_class = {
991da177e4SLinus Torvalds .name = "pci_bus",
100fd7d1cedSGreg Kroah-Hartman .dev_release = &release_pcibus_dev,
10156039e65SGreg Kroah-Hartman .dev_groups = pcibus_groups,
1021da177e4SLinus Torvalds };
1031da177e4SLinus Torvalds
pcibus_class_init(void)1041da177e4SLinus Torvalds static int __init pcibus_class_init(void)
1051da177e4SLinus Torvalds {
1061da177e4SLinus Torvalds return class_register(&pcibus_class);
1071da177e4SLinus Torvalds }
1081da177e4SLinus Torvalds postcore_initcall(pcibus_class_init);
1091da177e4SLinus Torvalds
pci_size(u64 base,u64 maxbase,u64 mask)1106ac665c6SMatthew Wilcox static u64 pci_size(u64 base, u64 maxbase, u64 mask)
11107eddf3dSYinghai Lu {
11207eddf3dSYinghai Lu u64 size = mask & maxbase; /* Find the significant bits */
11307eddf3dSYinghai Lu if (!size)
11407eddf3dSYinghai Lu return 0;
11507eddf3dSYinghai Lu
1163e466e2dSBjorn Helgaas /*
1173e466e2dSBjorn Helgaas * Get the lowest of them to find the decode size, and from that
1183e466e2dSBjorn Helgaas * the extent.
1193e466e2dSBjorn Helgaas */
12001b37f85SDu Changbin size = size & ~(size-1);
12107eddf3dSYinghai Lu
1223e466e2dSBjorn Helgaas /*
1233e466e2dSBjorn Helgaas * base == maxbase can be valid only if the BAR has already been
1243e466e2dSBjorn Helgaas * programmed with all 1s.
1253e466e2dSBjorn Helgaas */
12601b37f85SDu Changbin if (base == maxbase && ((base | (size - 1)) & mask) != mask)
12707eddf3dSYinghai Lu return 0;
12807eddf3dSYinghai Lu
12907eddf3dSYinghai Lu return size;
13007eddf3dSYinghai Lu }
13107eddf3dSYinghai Lu
decode_bar(struct pci_dev * dev,u32 bar)13228c6821aSBjorn Helgaas static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
13307eddf3dSYinghai Lu {
1348d6a6a47SBjorn Helgaas u32 mem_type;
13528c6821aSBjorn Helgaas unsigned long flags;
1368d6a6a47SBjorn Helgaas
1376ac665c6SMatthew Wilcox if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
13828c6821aSBjorn Helgaas flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
13928c6821aSBjorn Helgaas flags |= IORESOURCE_IO;
14028c6821aSBjorn Helgaas return flags;
1416ac665c6SMatthew Wilcox }
1426ac665c6SMatthew Wilcox
14328c6821aSBjorn Helgaas flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
14428c6821aSBjorn Helgaas flags |= IORESOURCE_MEM;
14528c6821aSBjorn Helgaas if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
14628c6821aSBjorn Helgaas flags |= IORESOURCE_PREFETCH;
1476ac665c6SMatthew Wilcox
1488d6a6a47SBjorn Helgaas mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
1498d6a6a47SBjorn Helgaas switch (mem_type) {
1508d6a6a47SBjorn Helgaas case PCI_BASE_ADDRESS_MEM_TYPE_32:
1518d6a6a47SBjorn Helgaas break;
1528d6a6a47SBjorn Helgaas case PCI_BASE_ADDRESS_MEM_TYPE_1M:
1530ff9514bSBjorn Helgaas /* 1M mem BAR treated as 32-bit BAR */
1548d6a6a47SBjorn Helgaas break;
1558d6a6a47SBjorn Helgaas case PCI_BASE_ADDRESS_MEM_TYPE_64:
15628c6821aSBjorn Helgaas flags |= IORESOURCE_MEM_64;
15728c6821aSBjorn Helgaas break;
1588d6a6a47SBjorn Helgaas default:
1590ff9514bSBjorn Helgaas /* mem unknown type treated as 32-bit BAR */
1608d6a6a47SBjorn Helgaas break;
1618d6a6a47SBjorn Helgaas }
16228c6821aSBjorn Helgaas return flags;
1636ac665c6SMatthew Wilcox }
1646ac665c6SMatthew Wilcox
165808e34e2SZoltan Kiss #define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
166808e34e2SZoltan Kiss
1670b400c7eSYu Zhao /**
1682f0cd59cSMauro Carvalho Chehab * __pci_read_base - Read a PCI BAR
1690b400c7eSYu Zhao * @dev: the PCI device
1700b400c7eSYu Zhao * @type: type of the BAR
1710b400c7eSYu Zhao * @res: resource buffer to be filled in
1720b400c7eSYu Zhao * @pos: BAR position in the config space
1730b400c7eSYu Zhao *
1740b400c7eSYu Zhao * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
1756ac665c6SMatthew Wilcox */
__pci_read_base(struct pci_dev * dev,enum pci_bar_type type,struct resource * res,unsigned int pos)1760b400c7eSYu Zhao int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
1776ac665c6SMatthew Wilcox struct resource *res, unsigned int pos)
1786ac665c6SMatthew Wilcox {
179dc5205efSMarc Gonzalez u32 l = 0, sz = 0, mask;
18023b13bc7SBjorn Helgaas u64 l64, sz64, mask64;
181253d2e54SJacob Pan u16 orig_cmd;
182cf4d1cf5SKevin Hao struct pci_bus_region region, inverted_region;
1836ac665c6SMatthew Wilcox
1841ed67439SMichael S. Tsirkin mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
1856ac665c6SMatthew Wilcox
1860ff9514bSBjorn Helgaas /* No printks while decoding is disabled! */
187253d2e54SJacob Pan if (!dev->mmio_always_on) {
188253d2e54SJacob Pan pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
189808e34e2SZoltan Kiss if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
190253d2e54SJacob Pan pci_write_config_word(dev, PCI_COMMAND,
191808e34e2SZoltan Kiss orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
192808e34e2SZoltan Kiss }
193253d2e54SJacob Pan }
194253d2e54SJacob Pan
1956ac665c6SMatthew Wilcox res->name = pci_name(dev);
1966ac665c6SMatthew Wilcox
1976ac665c6SMatthew Wilcox pci_read_config_dword(dev, pos, &l);
1981ed67439SMichael S. Tsirkin pci_write_config_dword(dev, pos, l | mask);
1996ac665c6SMatthew Wilcox pci_read_config_dword(dev, pos, &sz);
2006ac665c6SMatthew Wilcox pci_write_config_dword(dev, pos, l);
2016ac665c6SMatthew Wilcox
2026ac665c6SMatthew Wilcox /*
2036ac665c6SMatthew Wilcox * All bits set in sz means the device isn't working properly.
20445aa23b4SBjorn Helgaas * If the BAR isn't implemented, all bits must be 0. If it's a
20545aa23b4SBjorn Helgaas * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
20645aa23b4SBjorn Helgaas * 1 must be clear.
2076ac665c6SMatthew Wilcox */
208fa52b644SNaveen Naidu if (PCI_POSSIBLE_ERROR(sz))
209f795d86aSMyron Stowe sz = 0;
2106ac665c6SMatthew Wilcox
2116ac665c6SMatthew Wilcox /*
2126ac665c6SMatthew Wilcox * I don't know how l can have all bits set. Copied from old code.
2136ac665c6SMatthew Wilcox * Maybe it fixes a bug on some ancient platform.
2146ac665c6SMatthew Wilcox */
215fa52b644SNaveen Naidu if (PCI_POSSIBLE_ERROR(l))
2166ac665c6SMatthew Wilcox l = 0;
2176ac665c6SMatthew Wilcox
2186ac665c6SMatthew Wilcox if (type == pci_bar_unknown) {
21928c6821aSBjorn Helgaas res->flags = decode_bar(dev, l);
22028c6821aSBjorn Helgaas res->flags |= IORESOURCE_SIZEALIGN;
22128c6821aSBjorn Helgaas if (res->flags & IORESOURCE_IO) {
222f795d86aSMyron Stowe l64 = l & PCI_BASE_ADDRESS_IO_MASK;
223f795d86aSMyron Stowe sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
224f795d86aSMyron Stowe mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
2256ac665c6SMatthew Wilcox } else {
226f795d86aSMyron Stowe l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
227f795d86aSMyron Stowe sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
228f795d86aSMyron Stowe mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
2296ac665c6SMatthew Wilcox }
2306ac665c6SMatthew Wilcox } else {
2317a6d312bSBjorn Helgaas if (l & PCI_ROM_ADDRESS_ENABLE)
2327a6d312bSBjorn Helgaas res->flags |= IORESOURCE_ROM_ENABLE;
233f795d86aSMyron Stowe l64 = l & PCI_ROM_ADDRESS_MASK;
234f795d86aSMyron Stowe sz64 = sz & PCI_ROM_ADDRESS_MASK;
23576dc5268SMatthias Kaehlcke mask64 = PCI_ROM_ADDRESS_MASK;
2366ac665c6SMatthew Wilcox }
2376ac665c6SMatthew Wilcox
23828c6821aSBjorn Helgaas if (res->flags & IORESOURCE_MEM_64) {
2396ac665c6SMatthew Wilcox pci_read_config_dword(dev, pos + 4, &l);
2406ac665c6SMatthew Wilcox pci_write_config_dword(dev, pos + 4, ~0);
2416ac665c6SMatthew Wilcox pci_read_config_dword(dev, pos + 4, &sz);
2426ac665c6SMatthew Wilcox pci_write_config_dword(dev, pos + 4, l);
2436ac665c6SMatthew Wilcox
2446ac665c6SMatthew Wilcox l64 |= ((u64)l << 32);
2456ac665c6SMatthew Wilcox sz64 |= ((u64)sz << 32);
246f795d86aSMyron Stowe mask64 |= ((u64)~0 << 32);
247f795d86aSMyron Stowe }
2486ac665c6SMatthew Wilcox
249f795d86aSMyron Stowe if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
250f795d86aSMyron Stowe pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
2516ac665c6SMatthew Wilcox
2526ac665c6SMatthew Wilcox if (!sz64)
2536ac665c6SMatthew Wilcox goto fail;
2546ac665c6SMatthew Wilcox
255f795d86aSMyron Stowe sz64 = pci_size(l64, sz64, mask64);
2567e79c5f8SMyron Stowe if (!sz64) {
2577506dc79SFrederick Lawler pci_info(dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
2587e79c5f8SMyron Stowe pos);
259f795d86aSMyron Stowe goto fail;
2607e79c5f8SMyron Stowe }
261f795d86aSMyron Stowe
262f795d86aSMyron Stowe if (res->flags & IORESOURCE_MEM_64) {
2633a9ad0b4SYinghai Lu if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
2643a9ad0b4SYinghai Lu && sz64 > 0x100000000ULL) {
26523b13bc7SBjorn Helgaas res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
26623b13bc7SBjorn Helgaas res->start = 0;
26723b13bc7SBjorn Helgaas res->end = 0;
2687506dc79SFrederick Lawler pci_err(dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
269f795d86aSMyron Stowe pos, (unsigned long long)sz64);
27023b13bc7SBjorn Helgaas goto out;
271c7dabef8SBjorn Helgaas }
272c7dabef8SBjorn Helgaas
2733a9ad0b4SYinghai Lu if ((sizeof(pci_bus_addr_t) < 8) && l) {
27431e9dd25SBjorn Helgaas /* Above 32-bit boundary; try to reallocate */
275c83bd900SBjorn Helgaas res->flags |= IORESOURCE_UNSET;
27672dc5601SBjorn Helgaas res->start = 0;
27701b37f85SDu Changbin res->end = sz64 - 1;
2787506dc79SFrederick Lawler pci_info(dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
279f795d86aSMyron Stowe pos, (unsigned long long)l64);
28072dc5601SBjorn Helgaas goto out;
281f795d86aSMyron Stowe }
282f795d86aSMyron Stowe }
283f795d86aSMyron Stowe
2845bfa14edSBjorn Helgaas region.start = l64;
28501b37f85SDu Changbin region.end = l64 + sz64 - 1;
2866ac665c6SMatthew Wilcox
287fc279850SYinghai Lu pcibios_bus_to_resource(dev->bus, res, ®ion);
288fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, &inverted_region, res);
289cf4d1cf5SKevin Hao
290cf4d1cf5SKevin Hao /*
291cf4d1cf5SKevin Hao * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
292cf4d1cf5SKevin Hao * the corresponding resource address (the physical address used by
293cf4d1cf5SKevin Hao * the CPU. Converting that resource address back to a bus address
294cf4d1cf5SKevin Hao * should yield the original BAR value:
295cf4d1cf5SKevin Hao *
296cf4d1cf5SKevin Hao * resource_to_bus(bus_to_resource(A)) == A
297cf4d1cf5SKevin Hao *
298cf4d1cf5SKevin Hao * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
299cf4d1cf5SKevin Hao * be claimed by the device.
300cf4d1cf5SKevin Hao */
301cf4d1cf5SKevin Hao if (inverted_region.start != region.start) {
302cf4d1cf5SKevin Hao res->flags |= IORESOURCE_UNSET;
303cf4d1cf5SKevin Hao res->start = 0;
30426370fc6SBjorn Helgaas res->end = region.end - region.start;
3057506dc79SFrederick Lawler pci_info(dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
306f795d86aSMyron Stowe pos, (unsigned long long)region.start);
307cf4d1cf5SKevin Hao }
30896ddef25SKevin Hao
3090ff9514bSBjorn Helgaas goto out;
3100ff9514bSBjorn Helgaas
3110ff9514bSBjorn Helgaas
3120ff9514bSBjorn Helgaas fail:
3130ff9514bSBjorn Helgaas res->flags = 0;
3146ac665c6SMatthew Wilcox out:
31531e9dd25SBjorn Helgaas if (res->flags)
31634c6b710SMohan Kumar pci_info(dev, "reg 0x%x: %pR\n", pos, res);
3170ff9514bSBjorn Helgaas
31828c6821aSBjorn Helgaas return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
31907eddf3dSYinghai Lu }
32007eddf3dSYinghai Lu
pci_read_bases(struct pci_dev * dev,unsigned int howmany,int rom)3211da177e4SLinus Torvalds static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
3221da177e4SLinus Torvalds {
3236ac665c6SMatthew Wilcox unsigned int pos, reg;
3241da177e4SLinus Torvalds
325ad67b437SPrarit Bhargava if (dev->non_compliant_bars)
326ad67b437SPrarit Bhargava return;
327ad67b437SPrarit Bhargava
328bf4447fdSKarimAllah Ahmed /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
329bf4447fdSKarimAllah Ahmed if (dev->is_virtfn)
330bf4447fdSKarimAllah Ahmed return;
331bf4447fdSKarimAllah Ahmed
3326ac665c6SMatthew Wilcox for (pos = 0; pos < howmany; pos++) {
3336ac665c6SMatthew Wilcox struct resource *res = &dev->resource[pos];
3341da177e4SLinus Torvalds reg = PCI_BASE_ADDRESS_0 + (pos << 2);
3356ac665c6SMatthew Wilcox pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
3361da177e4SLinus Torvalds }
33707eddf3dSYinghai Lu
3381da177e4SLinus Torvalds if (rom) {
3396ac665c6SMatthew Wilcox struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
3401da177e4SLinus Torvalds dev->rom_base_reg = rom;
3416ac665c6SMatthew Wilcox res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
34292b19ff5SDan Williams IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
3436ac665c6SMatthew Wilcox __pci_read_base(dev, pci_bar_mem32, res, rom);
3441da177e4SLinus Torvalds }
3451da177e4SLinus Torvalds }
3461da177e4SLinus Torvalds
pci_read_bridge_windows(struct pci_dev * bridge)34751c48b31SBjorn Helgaas static void pci_read_bridge_windows(struct pci_dev *bridge)
34851c48b31SBjorn Helgaas {
34951c48b31SBjorn Helgaas u16 io;
35051c48b31SBjorn Helgaas u32 pmem, tmp;
35151c48b31SBjorn Helgaas
35251c48b31SBjorn Helgaas pci_read_config_word(bridge, PCI_IO_BASE, &io);
35351c48b31SBjorn Helgaas if (!io) {
35451c48b31SBjorn Helgaas pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
35551c48b31SBjorn Helgaas pci_read_config_word(bridge, PCI_IO_BASE, &io);
35651c48b31SBjorn Helgaas pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
35751c48b31SBjorn Helgaas }
35851c48b31SBjorn Helgaas if (io)
35951c48b31SBjorn Helgaas bridge->io_window = 1;
36051c48b31SBjorn Helgaas
36151c48b31SBjorn Helgaas /*
36251c48b31SBjorn Helgaas * DECchip 21050 pass 2 errata: the bridge may miss an address
36351c48b31SBjorn Helgaas * disconnect boundary by one PCI data phase. Workaround: do not
36451c48b31SBjorn Helgaas * use prefetching on this device.
36551c48b31SBjorn Helgaas */
36651c48b31SBjorn Helgaas if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
36751c48b31SBjorn Helgaas return;
36851c48b31SBjorn Helgaas
36951c48b31SBjorn Helgaas pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
37051c48b31SBjorn Helgaas if (!pmem) {
37151c48b31SBjorn Helgaas pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
37251c48b31SBjorn Helgaas 0xffe0fff0);
37351c48b31SBjorn Helgaas pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
37451c48b31SBjorn Helgaas pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
37551c48b31SBjorn Helgaas }
37651c48b31SBjorn Helgaas if (!pmem)
37751c48b31SBjorn Helgaas return;
37851c48b31SBjorn Helgaas
37951c48b31SBjorn Helgaas bridge->pref_window = 1;
38051c48b31SBjorn Helgaas
38151c48b31SBjorn Helgaas if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
38251c48b31SBjorn Helgaas
38351c48b31SBjorn Helgaas /*
38451c48b31SBjorn Helgaas * Bridge claims to have a 64-bit prefetchable memory
38551c48b31SBjorn Helgaas * window; verify that the upper bits are actually
38651c48b31SBjorn Helgaas * writable.
38751c48b31SBjorn Helgaas */
38851c48b31SBjorn Helgaas pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &pmem);
38951c48b31SBjorn Helgaas pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
39051c48b31SBjorn Helgaas 0xffffffff);
39151c48b31SBjorn Helgaas pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
39251c48b31SBjorn Helgaas pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, pmem);
39351c48b31SBjorn Helgaas if (tmp)
39451c48b31SBjorn Helgaas bridge->pref_64_window = 1;
39551c48b31SBjorn Helgaas }
39651c48b31SBjorn Helgaas }
39751c48b31SBjorn Helgaas
pci_read_bridge_io(struct pci_bus * child)39815856ad5SBill Pemberton static void pci_read_bridge_io(struct pci_bus *child)
3991da177e4SLinus Torvalds {
4001da177e4SLinus Torvalds struct pci_dev *dev = child->self;
4011da177e4SLinus Torvalds u8 io_base_lo, io_limit_lo;
4022b28ae19SBjorn Helgaas unsigned long io_mask, io_granularity, base, limit;
4035bfa14edSBjorn Helgaas struct pci_bus_region region;
4042b28ae19SBjorn Helgaas struct resource *res;
4052b28ae19SBjorn Helgaas
4062b28ae19SBjorn Helgaas io_mask = PCI_IO_RANGE_MASK;
4072b28ae19SBjorn Helgaas io_granularity = 0x1000;
4082b28ae19SBjorn Helgaas if (dev->io_window_1k) {
4092b28ae19SBjorn Helgaas /* Support 1K I/O space granularity */
4102b28ae19SBjorn Helgaas io_mask = PCI_IO_1K_RANGE_MASK;
4112b28ae19SBjorn Helgaas io_granularity = 0x400;
4122b28ae19SBjorn Helgaas }
4131da177e4SLinus Torvalds
4141da177e4SLinus Torvalds res = child->resource[0];
4151da177e4SLinus Torvalds pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
4161da177e4SLinus Torvalds pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
4172b28ae19SBjorn Helgaas base = (io_base_lo & io_mask) << 8;
4182b28ae19SBjorn Helgaas limit = (io_limit_lo & io_mask) << 8;
4191da177e4SLinus Torvalds
4201da177e4SLinus Torvalds if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
4211da177e4SLinus Torvalds u16 io_base_hi, io_limit_hi;
4228f38eacaSBjorn Helgaas
4231da177e4SLinus Torvalds pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
4241da177e4SLinus Torvalds pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
4258f38eacaSBjorn Helgaas base |= ((unsigned long) io_base_hi << 16);
4268f38eacaSBjorn Helgaas limit |= ((unsigned long) io_limit_hi << 16);
4271da177e4SLinus Torvalds }
4281da177e4SLinus Torvalds
4295dde383eSBjorn Helgaas if (base <= limit) {
4301da177e4SLinus Torvalds res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
4315bfa14edSBjorn Helgaas region.start = base;
4322b28ae19SBjorn Helgaas region.end = limit + io_granularity - 1;
433fc279850SYinghai Lu pcibios_bus_to_resource(dev->bus, res, ®ion);
43434c6b710SMohan Kumar pci_info(dev, " bridge window %pR\n", res);
4351da177e4SLinus Torvalds }
436fa27b2d1SBjorn Helgaas }
437fa27b2d1SBjorn Helgaas
pci_read_bridge_mmio(struct pci_bus * child)43815856ad5SBill Pemberton static void pci_read_bridge_mmio(struct pci_bus *child)
439fa27b2d1SBjorn Helgaas {
440fa27b2d1SBjorn Helgaas struct pci_dev *dev = child->self;
441fa27b2d1SBjorn Helgaas u16 mem_base_lo, mem_limit_lo;
442fa27b2d1SBjorn Helgaas unsigned long base, limit;
4435bfa14edSBjorn Helgaas struct pci_bus_region region;
444fa27b2d1SBjorn Helgaas struct resource *res;
4451da177e4SLinus Torvalds
4461da177e4SLinus Torvalds res = child->resource[1];
4471da177e4SLinus Torvalds pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
4481da177e4SLinus Torvalds pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
4498f38eacaSBjorn Helgaas base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
4508f38eacaSBjorn Helgaas limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
4515dde383eSBjorn Helgaas if (base <= limit) {
4521da177e4SLinus Torvalds res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
4535bfa14edSBjorn Helgaas region.start = base;
4545bfa14edSBjorn Helgaas region.end = limit + 0xfffff;
455fc279850SYinghai Lu pcibios_bus_to_resource(dev->bus, res, ®ion);
45634c6b710SMohan Kumar pci_info(dev, " bridge window %pR\n", res);
4571da177e4SLinus Torvalds }
458fa27b2d1SBjorn Helgaas }
459fa27b2d1SBjorn Helgaas
pci_read_bridge_mmio_pref(struct pci_bus * child)46015856ad5SBill Pemberton static void pci_read_bridge_mmio_pref(struct pci_bus *child)
461fa27b2d1SBjorn Helgaas {
462fa27b2d1SBjorn Helgaas struct pci_dev *dev = child->self;
463fa27b2d1SBjorn Helgaas u16 mem_base_lo, mem_limit_lo;
4647fc986d8SYinghai Lu u64 base64, limit64;
4653a9ad0b4SYinghai Lu pci_bus_addr_t base, limit;
4665bfa14edSBjorn Helgaas struct pci_bus_region region;
467fa27b2d1SBjorn Helgaas struct resource *res;
4681da177e4SLinus Torvalds
4691da177e4SLinus Torvalds res = child->resource[2];
4701da177e4SLinus Torvalds pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
4711da177e4SLinus Torvalds pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
4727fc986d8SYinghai Lu base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
4737fc986d8SYinghai Lu limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
4741da177e4SLinus Torvalds
4751da177e4SLinus Torvalds if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
4761da177e4SLinus Torvalds u32 mem_base_hi, mem_limit_hi;
4778f38eacaSBjorn Helgaas
4781da177e4SLinus Torvalds pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
4791da177e4SLinus Torvalds pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
4801da177e4SLinus Torvalds
4811da177e4SLinus Torvalds /*
4821da177e4SLinus Torvalds * Some bridges set the base > limit by default, and some
4831da177e4SLinus Torvalds * (broken) BIOSes do not initialize them. If we find
4841da177e4SLinus Torvalds * this, just assume they are not being used.
4851da177e4SLinus Torvalds */
4861da177e4SLinus Torvalds if (mem_base_hi <= mem_limit_hi) {
4877fc986d8SYinghai Lu base64 |= (u64) mem_base_hi << 32;
4887fc986d8SYinghai Lu limit64 |= (u64) mem_limit_hi << 32;
4897fc986d8SYinghai Lu }
4907fc986d8SYinghai Lu }
4917fc986d8SYinghai Lu
4923a9ad0b4SYinghai Lu base = (pci_bus_addr_t) base64;
4933a9ad0b4SYinghai Lu limit = (pci_bus_addr_t) limit64;
4947fc986d8SYinghai Lu
4957fc986d8SYinghai Lu if (base != base64) {
4967506dc79SFrederick Lawler pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
4977fc986d8SYinghai Lu (unsigned long long) base64);
4981da177e4SLinus Torvalds return;
4991da177e4SLinus Torvalds }
5007fc986d8SYinghai Lu
5015dde383eSBjorn Helgaas if (base <= limit) {
5021f82de10SYinghai Lu res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
5031f82de10SYinghai Lu IORESOURCE_MEM | IORESOURCE_PREFETCH;
5041f82de10SYinghai Lu if (res->flags & PCI_PREF_RANGE_TYPE_64)
5051f82de10SYinghai Lu res->flags |= IORESOURCE_MEM_64;
5065bfa14edSBjorn Helgaas region.start = base;
5075bfa14edSBjorn Helgaas region.end = limit + 0xfffff;
508fc279850SYinghai Lu pcibios_bus_to_resource(dev->bus, res, ®ion);
50934c6b710SMohan Kumar pci_info(dev, " bridge window %pR\n", res);
5101da177e4SLinus Torvalds }
5111da177e4SLinus Torvalds }
5121da177e4SLinus Torvalds
pci_read_bridge_bases(struct pci_bus * child)51315856ad5SBill Pemberton void pci_read_bridge_bases(struct pci_bus *child)
514fa27b2d1SBjorn Helgaas {
515fa27b2d1SBjorn Helgaas struct pci_dev *dev = child->self;
5162fe2abf8SBjorn Helgaas struct resource *res;
517fa27b2d1SBjorn Helgaas int i;
518fa27b2d1SBjorn Helgaas
519fa27b2d1SBjorn Helgaas if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
520fa27b2d1SBjorn Helgaas return;
521fa27b2d1SBjorn Helgaas
5227506dc79SFrederick Lawler pci_info(dev, "PCI bridge to %pR%s\n",
523b918c62eSYinghai Lu &child->busn_res,
524fa27b2d1SBjorn Helgaas dev->transparent ? " (subtractive decode)" : "");
525fa27b2d1SBjorn Helgaas
5262fe2abf8SBjorn Helgaas pci_bus_remove_resources(child);
5272fe2abf8SBjorn Helgaas for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
5282fe2abf8SBjorn Helgaas child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
5292fe2abf8SBjorn Helgaas
530fa27b2d1SBjorn Helgaas pci_read_bridge_io(child);
531fa27b2d1SBjorn Helgaas pci_read_bridge_mmio(child);
532fa27b2d1SBjorn Helgaas pci_read_bridge_mmio_pref(child);
5332adf7516SBjorn Helgaas
5342adf7516SBjorn Helgaas if (dev->transparent) {
53502992064SAndy Shevchenko pci_bus_for_each_resource(child->parent, res) {
536d739a099SBjorn Helgaas if (res && res->flags) {
5372fe2abf8SBjorn Helgaas pci_bus_add_resource(child, res,
5382fe2abf8SBjorn Helgaas PCI_SUBTRACTIVE_DECODE);
53934c6b710SMohan Kumar pci_info(dev, " bridge window %pR (subtractive decode)\n",
5402fe2abf8SBjorn Helgaas res);
5412fe2abf8SBjorn Helgaas }
5422adf7516SBjorn Helgaas }
5432adf7516SBjorn Helgaas }
544fa27b2d1SBjorn Helgaas }
545fa27b2d1SBjorn Helgaas
pci_alloc_bus(struct pci_bus * parent)546670ba0c8SCatalin Marinas static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
5471da177e4SLinus Torvalds {
5481da177e4SLinus Torvalds struct pci_bus *b;
5491da177e4SLinus Torvalds
550f5afe806SEric Sesterhenn b = kzalloc(sizeof(*b), GFP_KERNEL);
55105013486SBjorn Helgaas if (!b)
55205013486SBjorn Helgaas return NULL;
55305013486SBjorn Helgaas
5541da177e4SLinus Torvalds INIT_LIST_HEAD(&b->node);
5551da177e4SLinus Torvalds INIT_LIST_HEAD(&b->children);
5561da177e4SLinus Torvalds INIT_LIST_HEAD(&b->devices);
557f46753c5SAlex Chiang INIT_LIST_HEAD(&b->slots);
5582fe2abf8SBjorn Helgaas INIT_LIST_HEAD(&b->resources);
5593749c51aSMatthew Wilcox b->max_bus_speed = PCI_SPEED_UNKNOWN;
5603749c51aSMatthew Wilcox b->cur_bus_speed = PCI_SPEED_UNKNOWN;
561670ba0c8SCatalin Marinas #ifdef CONFIG_PCI_DOMAINS_GENERIC
562670ba0c8SCatalin Marinas if (parent)
563670ba0c8SCatalin Marinas b->domain_nr = parent->domain_nr;
564670ba0c8SCatalin Marinas #endif
5651da177e4SLinus Torvalds return b;
5661da177e4SLinus Torvalds }
5671da177e4SLinus Torvalds
pci_release_host_bridge_dev(struct device * dev)5689885440bSRob Herring static void pci_release_host_bridge_dev(struct device *dev)
56970efde2aSJiang Liu {
57070efde2aSJiang Liu struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
57170efde2aSJiang Liu
57270efde2aSJiang Liu if (bridge->release_fn)
57370efde2aSJiang Liu bridge->release_fn(bridge);
5743bbce531SJan Kiszka
5753bbce531SJan Kiszka pci_free_resource_list(&bridge->windows);
5767608158dSRob Herring pci_free_resource_list(&bridge->dma_ranges);
5779885440bSRob Herring kfree(bridge);
57870efde2aSJiang Liu }
57970efde2aSJiang Liu
pci_init_host_bridge(struct pci_host_bridge * bridge)5806302bf3eSJean-Philippe Brucker static void pci_init_host_bridge(struct pci_host_bridge *bridge)
5817b543663SYinghai Lu {
5827b543663SYinghai Lu INIT_LIST_HEAD(&bridge->windows);
583e80a91adSSrinath Mannam INIT_LIST_HEAD(&bridge->dma_ranges);
58437d6a0a6SArnd Bergmann
58502bfeb48SBjorn Helgaas /*
58602bfeb48SBjorn Helgaas * We assume we can manage these PCIe features. Some systems may
58702bfeb48SBjorn Helgaas * reserve these for use by the platform itself, e.g., an ACPI BIOS
58802bfeb48SBjorn Helgaas * may implement its own AER handling and use _OSC to prevent the
58902bfeb48SBjorn Helgaas * OS from interfering.
59002bfeb48SBjorn Helgaas */
59102bfeb48SBjorn Helgaas bridge->native_aer = 1;
5929310f0dcSMika Westerberg bridge->native_pcie_hotplug = 1;
5931df81a6dSMika Westerberg bridge->native_shpc_hotplug = 1;
59402bfeb48SBjorn Helgaas bridge->native_pme = 1;
595af8bb9f8SBjorn Helgaas bridge->native_ltr = 1;
596ac1c8e35SKuppuswamy Sathyanarayanan bridge->native_dpc = 1;
59715d82ca2SBoqun Feng bridge->domain_nr = PCI_DOMAIN_NR_NOT_SET;
598589c3357SIra Weiny bridge->native_cxl_error = 1;
5999885440bSRob Herring
6009885440bSRob Herring device_initialize(&bridge->dev);
6016302bf3eSJean-Philippe Brucker }
6026302bf3eSJean-Philippe Brucker
pci_alloc_host_bridge(size_t priv)6036302bf3eSJean-Philippe Brucker struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
6046302bf3eSJean-Philippe Brucker {
6056302bf3eSJean-Philippe Brucker struct pci_host_bridge *bridge;
6066302bf3eSJean-Philippe Brucker
6076302bf3eSJean-Philippe Brucker bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
6086302bf3eSJean-Philippe Brucker if (!bridge)
6096302bf3eSJean-Philippe Brucker return NULL;
6106302bf3eSJean-Philippe Brucker
6116302bf3eSJean-Philippe Brucker pci_init_host_bridge(bridge);
6126302bf3eSJean-Philippe Brucker bridge->dev.release = pci_release_host_bridge_dev;
61302bfeb48SBjorn Helgaas
6147b543663SYinghai Lu return bridge;
6157b543663SYinghai Lu }
616a52d1443SThierry Reding EXPORT_SYMBOL(pci_alloc_host_bridge);
6177b543663SYinghai Lu
devm_pci_alloc_host_bridge_release(void * data)6189885440bSRob Herring static void devm_pci_alloc_host_bridge_release(void *data)
6199885440bSRob Herring {
6209885440bSRob Herring pci_free_host_bridge(data);
6219885440bSRob Herring }
6229885440bSRob Herring
devm_pci_alloc_host_bridge(struct device * dev,size_t priv)6235c3f18ccSLorenzo Pieralisi struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
6245c3f18ccSLorenzo Pieralisi size_t priv)
6255c3f18ccSLorenzo Pieralisi {
6269885440bSRob Herring int ret;
6275c3f18ccSLorenzo Pieralisi struct pci_host_bridge *bridge;
6285c3f18ccSLorenzo Pieralisi
6299885440bSRob Herring bridge = pci_alloc_host_bridge(priv);
6305c3f18ccSLorenzo Pieralisi if (!bridge)
6315c3f18ccSLorenzo Pieralisi return NULL;
6325c3f18ccSLorenzo Pieralisi
6336a589900SRob Herring bridge->dev.parent = dev;
6346a589900SRob Herring
6359885440bSRob Herring ret = devm_add_action_or_reset(dev, devm_pci_alloc_host_bridge_release,
6369885440bSRob Herring bridge);
6379885440bSRob Herring if (ret)
6389885440bSRob Herring return NULL;
6395c3f18ccSLorenzo Pieralisi
640669cbc70SRob Herring ret = devm_of_pci_bridge_init(dev, bridge);
641669cbc70SRob Herring if (ret)
642669cbc70SRob Herring return NULL;
643669cbc70SRob Herring
6445c3f18ccSLorenzo Pieralisi return bridge;
6455c3f18ccSLorenzo Pieralisi }
6465c3f18ccSLorenzo Pieralisi EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
6475c3f18ccSLorenzo Pieralisi
pci_free_host_bridge(struct pci_host_bridge * bridge)648dff79b91SLorenzo Pieralisi void pci_free_host_bridge(struct pci_host_bridge *bridge)
649dff79b91SLorenzo Pieralisi {
6509885440bSRob Herring put_device(&bridge->dev);
651dff79b91SLorenzo Pieralisi }
652dff79b91SLorenzo Pieralisi EXPORT_SYMBOL(pci_free_host_bridge);
653dff79b91SLorenzo Pieralisi
654e56faff5SBjorn Helgaas /* Indexed by PCI_X_SSTATUS_FREQ (secondary bus mode and frequency) */
6550b950f0fSStephen Hemminger static const unsigned char pcix_bus_speed[] = {
6569be60ca0SMatthew Wilcox PCI_SPEED_UNKNOWN, /* 0 */
6579be60ca0SMatthew Wilcox PCI_SPEED_66MHz_PCIX, /* 1 */
6589be60ca0SMatthew Wilcox PCI_SPEED_100MHz_PCIX, /* 2 */
6599be60ca0SMatthew Wilcox PCI_SPEED_133MHz_PCIX, /* 3 */
6609be60ca0SMatthew Wilcox PCI_SPEED_UNKNOWN, /* 4 */
6619be60ca0SMatthew Wilcox PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
6629be60ca0SMatthew Wilcox PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
6639be60ca0SMatthew Wilcox PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
6649be60ca0SMatthew Wilcox PCI_SPEED_UNKNOWN, /* 8 */
6659be60ca0SMatthew Wilcox PCI_SPEED_66MHz_PCIX_266, /* 9 */
6669be60ca0SMatthew Wilcox PCI_SPEED_100MHz_PCIX_266, /* A */
6679be60ca0SMatthew Wilcox PCI_SPEED_133MHz_PCIX_266, /* B */
6689be60ca0SMatthew Wilcox PCI_SPEED_UNKNOWN, /* C */
6699be60ca0SMatthew Wilcox PCI_SPEED_66MHz_PCIX_533, /* D */
6709be60ca0SMatthew Wilcox PCI_SPEED_100MHz_PCIX_533, /* E */
6719be60ca0SMatthew Wilcox PCI_SPEED_133MHz_PCIX_533 /* F */
6729be60ca0SMatthew Wilcox };
6739be60ca0SMatthew Wilcox
674e56faff5SBjorn Helgaas /* Indexed by PCI_EXP_LNKCAP_SLS, PCI_EXP_LNKSTA_CLS */
675343e51aeSJacob Keller const unsigned char pcie_link_speed[] = {
6763749c51aSMatthew Wilcox PCI_SPEED_UNKNOWN, /* 0 */
6773749c51aSMatthew Wilcox PCIE_SPEED_2_5GT, /* 1 */
6783749c51aSMatthew Wilcox PCIE_SPEED_5_0GT, /* 2 */
6799dfd97feSMatthew Wilcox PCIE_SPEED_8_0GT, /* 3 */
6801acfb9b7SJay Fang PCIE_SPEED_16_0GT, /* 4 */
681de76cda2SGustavo Pimentel PCIE_SPEED_32_0GT, /* 5 */
68234191749SGustavo Pimentel PCIE_SPEED_64_0GT, /* 6 */
6833749c51aSMatthew Wilcox PCI_SPEED_UNKNOWN, /* 7 */
6843749c51aSMatthew Wilcox PCI_SPEED_UNKNOWN, /* 8 */
6853749c51aSMatthew Wilcox PCI_SPEED_UNKNOWN, /* 9 */
6863749c51aSMatthew Wilcox PCI_SPEED_UNKNOWN, /* A */
6873749c51aSMatthew Wilcox PCI_SPEED_UNKNOWN, /* B */
6883749c51aSMatthew Wilcox PCI_SPEED_UNKNOWN, /* C */
6893749c51aSMatthew Wilcox PCI_SPEED_UNKNOWN, /* D */
6903749c51aSMatthew Wilcox PCI_SPEED_UNKNOWN, /* E */
6913749c51aSMatthew Wilcox PCI_SPEED_UNKNOWN /* F */
6923749c51aSMatthew Wilcox };
693e56faff5SBjorn Helgaas EXPORT_SYMBOL_GPL(pcie_link_speed);
694e56faff5SBjorn Helgaas
pci_speed_string(enum pci_bus_speed speed)695e56faff5SBjorn Helgaas const char *pci_speed_string(enum pci_bus_speed speed)
696e56faff5SBjorn Helgaas {
697e56faff5SBjorn Helgaas /* Indexed by the pci_bus_speed enum */
698e56faff5SBjorn Helgaas static const char *speed_strings[] = {
699e56faff5SBjorn Helgaas "33 MHz PCI", /* 0x00 */
700e56faff5SBjorn Helgaas "66 MHz PCI", /* 0x01 */
701e56faff5SBjorn Helgaas "66 MHz PCI-X", /* 0x02 */
702e56faff5SBjorn Helgaas "100 MHz PCI-X", /* 0x03 */
703e56faff5SBjorn Helgaas "133 MHz PCI-X", /* 0x04 */
704e56faff5SBjorn Helgaas NULL, /* 0x05 */
705e56faff5SBjorn Helgaas NULL, /* 0x06 */
706e56faff5SBjorn Helgaas NULL, /* 0x07 */
707e56faff5SBjorn Helgaas NULL, /* 0x08 */
708e56faff5SBjorn Helgaas "66 MHz PCI-X 266", /* 0x09 */
709e56faff5SBjorn Helgaas "100 MHz PCI-X 266", /* 0x0a */
710e56faff5SBjorn Helgaas "133 MHz PCI-X 266", /* 0x0b */
711e56faff5SBjorn Helgaas "Unknown AGP", /* 0x0c */
712e56faff5SBjorn Helgaas "1x AGP", /* 0x0d */
713e56faff5SBjorn Helgaas "2x AGP", /* 0x0e */
714e56faff5SBjorn Helgaas "4x AGP", /* 0x0f */
715e56faff5SBjorn Helgaas "8x AGP", /* 0x10 */
716e56faff5SBjorn Helgaas "66 MHz PCI-X 533", /* 0x11 */
717e56faff5SBjorn Helgaas "100 MHz PCI-X 533", /* 0x12 */
718e56faff5SBjorn Helgaas "133 MHz PCI-X 533", /* 0x13 */
719e56faff5SBjorn Helgaas "2.5 GT/s PCIe", /* 0x14 */
720e56faff5SBjorn Helgaas "5.0 GT/s PCIe", /* 0x15 */
721e56faff5SBjorn Helgaas "8.0 GT/s PCIe", /* 0x16 */
722e56faff5SBjorn Helgaas "16.0 GT/s PCIe", /* 0x17 */
723e56faff5SBjorn Helgaas "32.0 GT/s PCIe", /* 0x18 */
72434191749SGustavo Pimentel "64.0 GT/s PCIe", /* 0x19 */
725e56faff5SBjorn Helgaas };
726e56faff5SBjorn Helgaas
727e56faff5SBjorn Helgaas if (speed < ARRAY_SIZE(speed_strings))
728e56faff5SBjorn Helgaas return speed_strings[speed];
729e56faff5SBjorn Helgaas return "Unknown";
730e56faff5SBjorn Helgaas }
731e56faff5SBjorn Helgaas EXPORT_SYMBOL_GPL(pci_speed_string);
7323749c51aSMatthew Wilcox
pcie_update_link_speed(struct pci_bus * bus,u16 linksta)7333749c51aSMatthew Wilcox void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
7343749c51aSMatthew Wilcox {
735231afea1SBjorn Helgaas bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
7363749c51aSMatthew Wilcox }
7373749c51aSMatthew Wilcox EXPORT_SYMBOL_GPL(pcie_update_link_speed);
7383749c51aSMatthew Wilcox
73945b4cdd5SMatthew Wilcox static unsigned char agp_speeds[] = {
74045b4cdd5SMatthew Wilcox AGP_UNKNOWN,
74145b4cdd5SMatthew Wilcox AGP_1X,
74245b4cdd5SMatthew Wilcox AGP_2X,
74345b4cdd5SMatthew Wilcox AGP_4X,
74445b4cdd5SMatthew Wilcox AGP_8X
74545b4cdd5SMatthew Wilcox };
74645b4cdd5SMatthew Wilcox
agp_speed(int agp3,int agpstat)74745b4cdd5SMatthew Wilcox static enum pci_bus_speed agp_speed(int agp3, int agpstat)
74845b4cdd5SMatthew Wilcox {
74945b4cdd5SMatthew Wilcox int index = 0;
75045b4cdd5SMatthew Wilcox
75145b4cdd5SMatthew Wilcox if (agpstat & 4)
75245b4cdd5SMatthew Wilcox index = 3;
75345b4cdd5SMatthew Wilcox else if (agpstat & 2)
75445b4cdd5SMatthew Wilcox index = 2;
75545b4cdd5SMatthew Wilcox else if (agpstat & 1)
75645b4cdd5SMatthew Wilcox index = 1;
75745b4cdd5SMatthew Wilcox else
75845b4cdd5SMatthew Wilcox goto out;
75945b4cdd5SMatthew Wilcox
76045b4cdd5SMatthew Wilcox if (agp3) {
76145b4cdd5SMatthew Wilcox index += 2;
76245b4cdd5SMatthew Wilcox if (index == 5)
76345b4cdd5SMatthew Wilcox index = 0;
76445b4cdd5SMatthew Wilcox }
76545b4cdd5SMatthew Wilcox
76645b4cdd5SMatthew Wilcox out:
76745b4cdd5SMatthew Wilcox return agp_speeds[index];
76845b4cdd5SMatthew Wilcox }
76945b4cdd5SMatthew Wilcox
pci_set_bus_speed(struct pci_bus * bus)7709be60ca0SMatthew Wilcox static void pci_set_bus_speed(struct pci_bus *bus)
7719be60ca0SMatthew Wilcox {
7729be60ca0SMatthew Wilcox struct pci_dev *bridge = bus->self;
7739be60ca0SMatthew Wilcox int pos;
7749be60ca0SMatthew Wilcox
77545b4cdd5SMatthew Wilcox pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
77645b4cdd5SMatthew Wilcox if (!pos)
77745b4cdd5SMatthew Wilcox pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
77845b4cdd5SMatthew Wilcox if (pos) {
77945b4cdd5SMatthew Wilcox u32 agpstat, agpcmd;
78045b4cdd5SMatthew Wilcox
78145b4cdd5SMatthew Wilcox pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
78245b4cdd5SMatthew Wilcox bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
78345b4cdd5SMatthew Wilcox
78445b4cdd5SMatthew Wilcox pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
78545b4cdd5SMatthew Wilcox bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
78645b4cdd5SMatthew Wilcox }
78745b4cdd5SMatthew Wilcox
7889be60ca0SMatthew Wilcox pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
7899be60ca0SMatthew Wilcox if (pos) {
7909be60ca0SMatthew Wilcox u16 status;
7919be60ca0SMatthew Wilcox enum pci_bus_speed max;
7929be60ca0SMatthew Wilcox
7937793eeabSBjorn Helgaas pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
7947793eeabSBjorn Helgaas &status);
7957793eeabSBjorn Helgaas
7967793eeabSBjorn Helgaas if (status & PCI_X_SSTATUS_533MHZ) {
7979be60ca0SMatthew Wilcox max = PCI_SPEED_133MHz_PCIX_533;
7987793eeabSBjorn Helgaas } else if (status & PCI_X_SSTATUS_266MHZ) {
7999be60ca0SMatthew Wilcox max = PCI_SPEED_133MHz_PCIX_266;
8007793eeabSBjorn Helgaas } else if (status & PCI_X_SSTATUS_133MHZ) {
8013c78bc61SRyan Desfosses if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
8029be60ca0SMatthew Wilcox max = PCI_SPEED_133MHz_PCIX_ECC;
8033c78bc61SRyan Desfosses else
8049be60ca0SMatthew Wilcox max = PCI_SPEED_133MHz_PCIX;
8059be60ca0SMatthew Wilcox } else {
8069be60ca0SMatthew Wilcox max = PCI_SPEED_66MHz_PCIX;
8079be60ca0SMatthew Wilcox }
8089be60ca0SMatthew Wilcox
8099be60ca0SMatthew Wilcox bus->max_bus_speed = max;
8107793eeabSBjorn Helgaas bus->cur_bus_speed = pcix_bus_speed[
8117793eeabSBjorn Helgaas (status & PCI_X_SSTATUS_FREQ) >> 6];
8129be60ca0SMatthew Wilcox
8139be60ca0SMatthew Wilcox return;
8149be60ca0SMatthew Wilcox }
8159be60ca0SMatthew Wilcox
816fdfe1511SYijing Wang if (pci_is_pcie(bridge)) {
8179be60ca0SMatthew Wilcox u32 linkcap;
8189be60ca0SMatthew Wilcox u16 linksta;
8199be60ca0SMatthew Wilcox
82059875ae4SJiang Liu pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
821231afea1SBjorn Helgaas bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
8229be60ca0SMatthew Wilcox
82359875ae4SJiang Liu pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
8249be60ca0SMatthew Wilcox pcie_update_link_speed(bus, linksta);
8259be60ca0SMatthew Wilcox }
8269be60ca0SMatthew Wilcox }
8279be60ca0SMatthew Wilcox
pci_host_bridge_msi_domain(struct pci_bus * bus)82844aa0c65SMarc Zyngier static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
82944aa0c65SMarc Zyngier {
830b165e2b6SMarc Zyngier struct irq_domain *d;
831b165e2b6SMarc Zyngier
83241dd40fdSBoqun Feng /* If the host bridge driver sets a MSI domain of the bridge, use it */
83341dd40fdSBoqun Feng d = dev_get_msi_domain(bus->bridge);
83441dd40fdSBoqun Feng
83544aa0c65SMarc Zyngier /*
83644aa0c65SMarc Zyngier * Any firmware interface that can resolve the msi_domain
83744aa0c65SMarc Zyngier * should be called from here.
83844aa0c65SMarc Zyngier */
83941dd40fdSBoqun Feng if (!d)
840b165e2b6SMarc Zyngier d = pci_host_bridge_of_msi_domain(bus);
841471036b2SSuravee Suthikulpanit if (!d)
842471036b2SSuravee Suthikulpanit d = pci_host_bridge_acpi_msi_domain(bus);
84344aa0c65SMarc Zyngier
844788858ebSJake Oshins /*
845788858ebSJake Oshins * If no IRQ domain was found via the OF tree, try looking it up
846788858ebSJake Oshins * directly through the fwnode_handle.
847788858ebSJake Oshins */
848788858ebSJake Oshins if (!d) {
849788858ebSJake Oshins struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
850788858ebSJake Oshins
851788858ebSJake Oshins if (fwnode)
852788858ebSJake Oshins d = irq_find_matching_fwnode(fwnode,
853788858ebSJake Oshins DOMAIN_BUS_PCI_MSI);
854788858ebSJake Oshins }
855788858ebSJake Oshins
856b165e2b6SMarc Zyngier return d;
85744aa0c65SMarc Zyngier }
85844aa0c65SMarc Zyngier
pci_set_bus_msi_domain(struct pci_bus * bus)85944aa0c65SMarc Zyngier static void pci_set_bus_msi_domain(struct pci_bus *bus)
86044aa0c65SMarc Zyngier {
86144aa0c65SMarc Zyngier struct irq_domain *d;
86238ea72bdSAlex Williamson struct pci_bus *b;
86344aa0c65SMarc Zyngier
86444aa0c65SMarc Zyngier /*
86538ea72bdSAlex Williamson * The bus can be a root bus, a subordinate bus, or a virtual bus
86638ea72bdSAlex Williamson * created by an SR-IOV device. Walk up to the first bridge device
86738ea72bdSAlex Williamson * found or derive the domain from the host bridge.
86844aa0c65SMarc Zyngier */
86938ea72bdSAlex Williamson for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
87038ea72bdSAlex Williamson if (b->self)
87138ea72bdSAlex Williamson d = dev_get_msi_domain(&b->self->dev);
87238ea72bdSAlex Williamson }
87338ea72bdSAlex Williamson
87438ea72bdSAlex Williamson if (!d)
87538ea72bdSAlex Williamson d = pci_host_bridge_msi_domain(b);
87644aa0c65SMarc Zyngier
87744aa0c65SMarc Zyngier dev_set_msi_domain(&bus->dev, d);
87844aa0c65SMarc Zyngier }
87944aa0c65SMarc Zyngier
pci_register_host_bridge(struct pci_host_bridge * bridge)880cea9bc0bSLorenzo Pieralisi static int pci_register_host_bridge(struct pci_host_bridge *bridge)
88137d6a0a6SArnd Bergmann {
88237d6a0a6SArnd Bergmann struct device *parent = bridge->dev.parent;
8837c3855c4SKai-Heng Feng struct resource_entry *window, *next, *n;
88437d6a0a6SArnd Bergmann struct pci_bus *bus, *b;
8857c3855c4SKai-Heng Feng resource_size_t offset, next_offset;
88637d6a0a6SArnd Bergmann LIST_HEAD(resources);
8877c3855c4SKai-Heng Feng struct resource *res, *next_res;
88837d6a0a6SArnd Bergmann char addr[64], *fmt;
88937d6a0a6SArnd Bergmann const char *name;
89037d6a0a6SArnd Bergmann int err;
89137d6a0a6SArnd Bergmann
89237d6a0a6SArnd Bergmann bus = pci_alloc_bus(NULL);
89337d6a0a6SArnd Bergmann if (!bus)
89437d6a0a6SArnd Bergmann return -ENOMEM;
89537d6a0a6SArnd Bergmann
89637d6a0a6SArnd Bergmann bridge->bus = bus;
89737d6a0a6SArnd Bergmann
89837d6a0a6SArnd Bergmann bus->sysdata = bridge->sysdata;
89937d6a0a6SArnd Bergmann bus->ops = bridge->ops;
90037d6a0a6SArnd Bergmann bus->number = bus->busn_res.start = bridge->busnr;
90137d6a0a6SArnd Bergmann #ifdef CONFIG_PCI_DOMAINS_GENERIC
90215d82ca2SBoqun Feng if (bridge->domain_nr == PCI_DOMAIN_NR_NOT_SET)
90337d6a0a6SArnd Bergmann bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
90415d82ca2SBoqun Feng else
90515d82ca2SBoqun Feng bus->domain_nr = bridge->domain_nr;
906c14f7cccSPali Rohár if (bus->domain_nr < 0) {
907c14f7cccSPali Rohár err = bus->domain_nr;
908c14f7cccSPali Rohár goto free;
909c14f7cccSPali Rohár }
91037d6a0a6SArnd Bergmann #endif
91137d6a0a6SArnd Bergmann
91237d6a0a6SArnd Bergmann b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
91337d6a0a6SArnd Bergmann if (b) {
9143e466e2dSBjorn Helgaas /* Ignore it if we already got here via a different bridge */
91537d6a0a6SArnd Bergmann dev_dbg(&b->dev, "bus already known\n");
91637d6a0a6SArnd Bergmann err = -EEXIST;
91737d6a0a6SArnd Bergmann goto free;
91837d6a0a6SArnd Bergmann }
91937d6a0a6SArnd Bergmann
92037d6a0a6SArnd Bergmann dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
92137d6a0a6SArnd Bergmann bridge->busnr);
92237d6a0a6SArnd Bergmann
92337d6a0a6SArnd Bergmann err = pcibios_root_bridge_prepare(bridge);
92437d6a0a6SArnd Bergmann if (err)
92537d6a0a6SArnd Bergmann goto free;
92637d6a0a6SArnd Bergmann
927661c4c4fSSergio Paracuellos /* Temporarily move resources off the list */
928661c4c4fSSergio Paracuellos list_splice_init(&bridge->windows, &resources);
9299885440bSRob Herring err = device_add(&bridge->dev);
9301b54ae83SRob Herring if (err) {
93137d6a0a6SArnd Bergmann put_device(&bridge->dev);
9321b54ae83SRob Herring goto free;
9331b54ae83SRob Herring }
93437d6a0a6SArnd Bergmann bus->bridge = get_device(&bridge->dev);
93537d6a0a6SArnd Bergmann device_enable_async_suspend(bus->bridge);
93637d6a0a6SArnd Bergmann pci_set_bus_of_node(bus);
93737d6a0a6SArnd Bergmann pci_set_bus_msi_domain(bus);
93885aabbd7SJean-Philippe Brucker if (bridge->msi_domain && !dev_get_msi_domain(&bus->dev) &&
93985aabbd7SJean-Philippe Brucker !pci_host_of_has_msi_map(parent))
94094e89b14SMarc Zyngier bus->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
94137d6a0a6SArnd Bergmann
94237d6a0a6SArnd Bergmann if (!parent)
94337d6a0a6SArnd Bergmann set_dev_node(bus->bridge, pcibus_to_node(bus));
94437d6a0a6SArnd Bergmann
94537d6a0a6SArnd Bergmann bus->dev.class = &pcibus_class;
94637d6a0a6SArnd Bergmann bus->dev.parent = bus->bridge;
94737d6a0a6SArnd Bergmann
94837d6a0a6SArnd Bergmann dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
94937d6a0a6SArnd Bergmann name = dev_name(&bus->dev);
95037d6a0a6SArnd Bergmann
95137d6a0a6SArnd Bergmann err = device_register(&bus->dev);
95237d6a0a6SArnd Bergmann if (err)
95337d6a0a6SArnd Bergmann goto unregister;
95437d6a0a6SArnd Bergmann
95537d6a0a6SArnd Bergmann pcibios_add_bus(bus);
95637d6a0a6SArnd Bergmann
9576e8e104dSRob Herring if (bus->ops->add_bus) {
9586e8e104dSRob Herring err = bus->ops->add_bus(bus);
9596e8e104dSRob Herring if (WARN_ON(err < 0))
9606e8e104dSRob Herring dev_err(&bus->dev, "failed to add bus: %d\n", err);
9616e8e104dSRob Herring }
9626e8e104dSRob Herring
96337d6a0a6SArnd Bergmann /* Create legacy_io and legacy_mem files for this bus */
96437d6a0a6SArnd Bergmann pci_create_legacy_files(bus);
96537d6a0a6SArnd Bergmann
96637d6a0a6SArnd Bergmann if (parent)
96737d6a0a6SArnd Bergmann dev_info(parent, "PCI host bridge to bus %s\n", name);
96837d6a0a6SArnd Bergmann else
96937d6a0a6SArnd Bergmann pr_info("PCI host bridge to bus %s\n", name);
97037d6a0a6SArnd Bergmann
971ad508610SYunsheng Lin if (nr_node_ids > 1 && pcibus_to_node(bus) == NUMA_NO_NODE)
972ad508610SYunsheng Lin dev_warn(&bus->dev, "Unknown NUMA node; performance will be reduced\n");
973ad508610SYunsheng Lin
9747c3855c4SKai-Heng Feng /* Coalesce contiguous windows */
97565db0405SKai-Heng Feng resource_list_for_each_entry_safe(window, n, &resources) {
9767c3855c4SKai-Heng Feng if (list_is_last(&window->node, &resources))
9777c3855c4SKai-Heng Feng break;
9787c3855c4SKai-Heng Feng
9797c3855c4SKai-Heng Feng next = list_next_entry(window, node);
98065db0405SKai-Heng Feng offset = window->offset;
98165db0405SKai-Heng Feng res = window->res;
9827c3855c4SKai-Heng Feng next_offset = next->offset;
9837c3855c4SKai-Heng Feng next_res = next->res;
9847c3855c4SKai-Heng Feng
9857c3855c4SKai-Heng Feng if (res->flags != next_res->flags || offset != next_offset)
9867c3855c4SKai-Heng Feng continue;
9877c3855c4SKai-Heng Feng
9887c3855c4SKai-Heng Feng if (res->end + 1 == next_res->start) {
9897c3855c4SKai-Heng Feng next_res->start = res->start;
9907c3855c4SKai-Heng Feng res->flags = res->start = res->end = 0;
9917c3855c4SKai-Heng Feng }
9927c3855c4SKai-Heng Feng }
9937c3855c4SKai-Heng Feng
9947c3855c4SKai-Heng Feng /* Add initial resources to the bus */
9957c3855c4SKai-Heng Feng resource_list_for_each_entry_safe(window, n, &resources) {
9967c3855c4SKai-Heng Feng offset = window->offset;
9977c3855c4SKai-Heng Feng res = window->res;
998e5422327SRoss Lagerwall if (!res->flags && !res->start && !res->end) {
999e5422327SRoss Lagerwall release_resource(res);
10008ec9c1d5SRoss Lagerwall resource_list_destroy_entry(window);
10017c3855c4SKai-Heng Feng continue;
1002e5422327SRoss Lagerwall }
10037c3855c4SKai-Heng Feng
10047c3855c4SKai-Heng Feng list_move_tail(&window->node, &bridge->windows);
100537d6a0a6SArnd Bergmann
100637d6a0a6SArnd Bergmann if (res->flags & IORESOURCE_BUS)
100737d6a0a6SArnd Bergmann pci_bus_insert_busn_res(bus, bus->number, res->end);
100837d6a0a6SArnd Bergmann else
100937d6a0a6SArnd Bergmann pci_bus_add_resource(bus, res, 0);
101037d6a0a6SArnd Bergmann
101137d6a0a6SArnd Bergmann if (offset) {
101237d6a0a6SArnd Bergmann if (resource_type(res) == IORESOURCE_IO)
101337d6a0a6SArnd Bergmann fmt = " (bus address [%#06llx-%#06llx])";
101437d6a0a6SArnd Bergmann else
101537d6a0a6SArnd Bergmann fmt = " (bus address [%#010llx-%#010llx])";
101637d6a0a6SArnd Bergmann
101737d6a0a6SArnd Bergmann snprintf(addr, sizeof(addr), fmt,
101837d6a0a6SArnd Bergmann (unsigned long long)(res->start - offset),
101937d6a0a6SArnd Bergmann (unsigned long long)(res->end - offset));
102037d6a0a6SArnd Bergmann } else
102137d6a0a6SArnd Bergmann addr[0] = '\0';
102237d6a0a6SArnd Bergmann
102337d6a0a6SArnd Bergmann dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
102437d6a0a6SArnd Bergmann }
102537d6a0a6SArnd Bergmann
102637d6a0a6SArnd Bergmann down_write(&pci_bus_sem);
102737d6a0a6SArnd Bergmann list_add_tail(&bus->node, &pci_root_buses);
102837d6a0a6SArnd Bergmann up_write(&pci_bus_sem);
102937d6a0a6SArnd Bergmann
103037d6a0a6SArnd Bergmann return 0;
103137d6a0a6SArnd Bergmann
103237d6a0a6SArnd Bergmann unregister:
103337d6a0a6SArnd Bergmann put_device(&bridge->dev);
10349885440bSRob Herring device_del(&bridge->dev);
103537d6a0a6SArnd Bergmann
103637d6a0a6SArnd Bergmann free:
1037c14f7cccSPali Rohár #ifdef CONFIG_PCI_DOMAINS_GENERIC
1038c14f7cccSPali Rohár pci_bus_release_domain_nr(bus, parent);
1039c14f7cccSPali Rohár #endif
104037d6a0a6SArnd Bergmann kfree(bus);
104137d6a0a6SArnd Bergmann return err;
104237d6a0a6SArnd Bergmann }
104337d6a0a6SArnd Bergmann
pci_bridge_child_ext_cfg_accessible(struct pci_dev * bridge)104417e8f0d4SGilles Buloz static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev *bridge)
104517e8f0d4SGilles Buloz {
104617e8f0d4SGilles Buloz int pos;
104717e8f0d4SGilles Buloz u32 status;
104817e8f0d4SGilles Buloz
104917e8f0d4SGilles Buloz /*
105017e8f0d4SGilles Buloz * If extended config space isn't accessible on a bridge's primary
105117e8f0d4SGilles Buloz * bus, we certainly can't access it on the secondary bus.
105217e8f0d4SGilles Buloz */
105317e8f0d4SGilles Buloz if (bridge->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
105417e8f0d4SGilles Buloz return false;
105517e8f0d4SGilles Buloz
105617e8f0d4SGilles Buloz /*
105717e8f0d4SGilles Buloz * PCIe Root Ports and switch ports are PCIe on both sides, so if
105817e8f0d4SGilles Buloz * extended config space is accessible on the primary, it's also
105917e8f0d4SGilles Buloz * accessible on the secondary.
106017e8f0d4SGilles Buloz */
106117e8f0d4SGilles Buloz if (pci_is_pcie(bridge) &&
106217e8f0d4SGilles Buloz (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT ||
106317e8f0d4SGilles Buloz pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM ||
106417e8f0d4SGilles Buloz pci_pcie_type(bridge) == PCI_EXP_TYPE_DOWNSTREAM))
106517e8f0d4SGilles Buloz return true;
106617e8f0d4SGilles Buloz
106717e8f0d4SGilles Buloz /*
106817e8f0d4SGilles Buloz * For the other bridge types:
106917e8f0d4SGilles Buloz * - PCI-to-PCI bridges
107017e8f0d4SGilles Buloz * - PCIe-to-PCI/PCI-X forward bridges
107117e8f0d4SGilles Buloz * - PCI/PCI-X-to-PCIe reverse bridges
107217e8f0d4SGilles Buloz * extended config space on the secondary side is only accessible
107317e8f0d4SGilles Buloz * if the bridge supports PCI-X Mode 2.
107417e8f0d4SGilles Buloz */
107517e8f0d4SGilles Buloz pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
107617e8f0d4SGilles Buloz if (!pos)
107717e8f0d4SGilles Buloz return false;
107817e8f0d4SGilles Buloz
107917e8f0d4SGilles Buloz pci_read_config_dword(bridge, pos + PCI_X_STATUS, &status);
108017e8f0d4SGilles Buloz return status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ);
108117e8f0d4SGilles Buloz }
108217e8f0d4SGilles Buloz
pci_alloc_child_bus(struct pci_bus * parent,struct pci_dev * bridge,int busnr)1083cbd4e055SAdrian Bunk static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
1084cbd4e055SAdrian Bunk struct pci_dev *bridge, int busnr)
10851da177e4SLinus Torvalds {
10861da177e4SLinus Torvalds struct pci_bus *child;
108707e29295SRob Herring struct pci_host_bridge *host;
10881da177e4SLinus Torvalds int i;
10894f535093SYinghai Lu int ret;
10901da177e4SLinus Torvalds
10913e466e2dSBjorn Helgaas /* Allocate a new bus and inherit stuff from the parent */
1092670ba0c8SCatalin Marinas child = pci_alloc_bus(parent);
10931da177e4SLinus Torvalds if (!child)
10941da177e4SLinus Torvalds return NULL;
10951da177e4SLinus Torvalds
10961da177e4SLinus Torvalds child->parent = parent;
10971da177e4SLinus Torvalds child->sysdata = parent->sysdata;
10986e325a62SMichael S. Tsirkin child->bus_flags = parent->bus_flags;
10991da177e4SLinus Torvalds
110007e29295SRob Herring host = pci_find_host_bridge(parent);
110107e29295SRob Herring if (host->child_ops)
110207e29295SRob Herring child->ops = host->child_ops;
110307e29295SRob Herring else
110407e29295SRob Herring child->ops = parent->ops;
110507e29295SRob Herring
11063e466e2dSBjorn Helgaas /*
11073e466e2dSBjorn Helgaas * Initialize some portions of the bus device, but don't register
11083e466e2dSBjorn Helgaas * it now as the parent is not properly set up yet.
1109fd7d1cedSGreg Kroah-Hartman */
1110fd7d1cedSGreg Kroah-Hartman child->dev.class = &pcibus_class;
11111a927133SKay Sievers dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
11121da177e4SLinus Torvalds
11133e466e2dSBjorn Helgaas /* Set up the primary, secondary and subordinate bus numbers */
1114b918c62eSYinghai Lu child->number = child->busn_res.start = busnr;
1115b918c62eSYinghai Lu child->primary = parent->busn_res.start;
1116b918c62eSYinghai Lu child->busn_res.end = 0xff;
11171da177e4SLinus Torvalds
11184f535093SYinghai Lu if (!bridge) {
11194f535093SYinghai Lu child->dev.parent = parent->bridge;
11204f535093SYinghai Lu goto add_dev;
11214f535093SYinghai Lu }
11223789fa8aSYu Zhao
11233789fa8aSYu Zhao child->self = bridge;
11243789fa8aSYu Zhao child->bridge = get_device(&bridge->dev);
11254f535093SYinghai Lu child->dev.parent = child->bridge;
112698d9f30cSBenjamin Herrenschmidt pci_set_bus_of_node(child);
11279be60ca0SMatthew Wilcox pci_set_bus_speed(child);
11289be60ca0SMatthew Wilcox
112917e8f0d4SGilles Buloz /*
113017e8f0d4SGilles Buloz * Check whether extended config space is accessible on the child
113117e8f0d4SGilles Buloz * bus. Note that we currently assume it is always accessible on
113217e8f0d4SGilles Buloz * the root bus.
113317e8f0d4SGilles Buloz */
113417e8f0d4SGilles Buloz if (!pci_bridge_child_ext_cfg_accessible(bridge)) {
113517e8f0d4SGilles Buloz child->bus_flags |= PCI_BUS_FLAGS_NO_EXTCFG;
113617e8f0d4SGilles Buloz pci_info(child, "extended config space not accessible\n");
113717e8f0d4SGilles Buloz }
113817e8f0d4SGilles Buloz
11393e466e2dSBjorn Helgaas /* Set up default resource pointers and names */
1140fde09c6dSYu Zhao for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
11411da177e4SLinus Torvalds child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
11421da177e4SLinus Torvalds child->resource[i]->name = child->name;
11431da177e4SLinus Torvalds }
11441da177e4SLinus Torvalds bridge->subordinate = child;
11451da177e4SLinus Torvalds
11464f535093SYinghai Lu add_dev:
114744aa0c65SMarc Zyngier pci_set_bus_msi_domain(child);
11484f535093SYinghai Lu ret = device_register(&child->dev);
11494f535093SYinghai Lu WARN_ON(ret < 0);
11504f535093SYinghai Lu
115110a95747SJiang Liu pcibios_add_bus(child);
115210a95747SJiang Liu
1153057bd2e0SThierry Reding if (child->ops->add_bus) {
1154057bd2e0SThierry Reding ret = child->ops->add_bus(child);
1155057bd2e0SThierry Reding if (WARN_ON(ret < 0))
1156057bd2e0SThierry Reding dev_err(&child->dev, "failed to add bus: %d\n", ret);
1157057bd2e0SThierry Reding }
1158057bd2e0SThierry Reding
11594f535093SYinghai Lu /* Create legacy_io and legacy_mem files for this bus */
11604f535093SYinghai Lu pci_create_legacy_files(child);
11614f535093SYinghai Lu
11621da177e4SLinus Torvalds return child;
11631da177e4SLinus Torvalds }
11641da177e4SLinus Torvalds
pci_add_new_bus(struct pci_bus * parent,struct pci_dev * dev,int busnr)11653c78bc61SRyan Desfosses struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
11663c78bc61SRyan Desfosses int busnr)
11671da177e4SLinus Torvalds {
11681da177e4SLinus Torvalds struct pci_bus *child;
11691da177e4SLinus Torvalds
11701da177e4SLinus Torvalds child = pci_alloc_child_bus(parent, dev, busnr);
1171e4ea9bb7SRajesh Shah if (child) {
1172d71374daSZhang Yanmin down_write(&pci_bus_sem);
11731da177e4SLinus Torvalds list_add_tail(&child->node, &parent->children);
1174d71374daSZhang Yanmin up_write(&pci_bus_sem);
1175e4ea9bb7SRajesh Shah }
11761da177e4SLinus Torvalds return child;
11771da177e4SLinus Torvalds }
1178b7fe9434SRyan Desfosses EXPORT_SYMBOL(pci_add_new_bus);
11791da177e4SLinus Torvalds
pci_enable_crs(struct pci_dev * pdev)1180f3dbd802SRajat Jain static void pci_enable_crs(struct pci_dev *pdev)
1181f3dbd802SRajat Jain {
1182f3dbd802SRajat Jain u16 root_cap = 0;
1183f3dbd802SRajat Jain
1184f3dbd802SRajat Jain /* Enable CRS Software Visibility if supported */
1185f3dbd802SRajat Jain pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
1186f3dbd802SRajat Jain if (root_cap & PCI_EXP_RTCAP_CRSVIS)
1187f3dbd802SRajat Jain pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
1188f3dbd802SRajat Jain PCI_EXP_RTCTL_CRSSVE);
1189f3dbd802SRajat Jain }
1190f3dbd802SRajat Jain
11911c02ea81SMika Westerberg static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
11921c02ea81SMika Westerberg unsigned int available_buses);
11932dbce590SSubbaraya Sundeep /**
11942dbce590SSubbaraya Sundeep * pci_ea_fixed_busnrs() - Read fixed Secondary and Subordinate bus
11952dbce590SSubbaraya Sundeep * numbers from EA capability.
11962dbce590SSubbaraya Sundeep * @dev: Bridge
11972dbce590SSubbaraya Sundeep * @sec: updated with secondary bus number from EA
11982dbce590SSubbaraya Sundeep * @sub: updated with subordinate bus number from EA
11992dbce590SSubbaraya Sundeep *
120073884a70SSubbaraya Sundeep * If @dev is a bridge with EA capability that specifies valid secondary
120173884a70SSubbaraya Sundeep * and subordinate bus numbers, return true with the bus numbers in @sec
120273884a70SSubbaraya Sundeep * and @sub. Otherwise return false.
12032dbce590SSubbaraya Sundeep */
pci_ea_fixed_busnrs(struct pci_dev * dev,u8 * sec,u8 * sub)12042dbce590SSubbaraya Sundeep static bool pci_ea_fixed_busnrs(struct pci_dev *dev, u8 *sec, u8 *sub)
12052dbce590SSubbaraya Sundeep {
12062dbce590SSubbaraya Sundeep int ea, offset;
12072dbce590SSubbaraya Sundeep u32 dw;
120873884a70SSubbaraya Sundeep u8 ea_sec, ea_sub;
12092dbce590SSubbaraya Sundeep
12102dbce590SSubbaraya Sundeep if (dev->hdr_type != PCI_HEADER_TYPE_BRIDGE)
12112dbce590SSubbaraya Sundeep return false;
12122dbce590SSubbaraya Sundeep
12132dbce590SSubbaraya Sundeep /* find PCI EA capability in list */
12142dbce590SSubbaraya Sundeep ea = pci_find_capability(dev, PCI_CAP_ID_EA);
12152dbce590SSubbaraya Sundeep if (!ea)
12162dbce590SSubbaraya Sundeep return false;
12172dbce590SSubbaraya Sundeep
12182dbce590SSubbaraya Sundeep offset = ea + PCI_EA_FIRST_ENT;
12192dbce590SSubbaraya Sundeep pci_read_config_dword(dev, offset, &dw);
122073884a70SSubbaraya Sundeep ea_sec = dw & PCI_EA_SEC_BUS_MASK;
122173884a70SSubbaraya Sundeep ea_sub = (dw & PCI_EA_SUB_BUS_MASK) >> PCI_EA_SUB_BUS_SHIFT;
122273884a70SSubbaraya Sundeep if (ea_sec == 0 || ea_sub < ea_sec)
122373884a70SSubbaraya Sundeep return false;
122473884a70SSubbaraya Sundeep
122573884a70SSubbaraya Sundeep *sec = ea_sec;
122673884a70SSubbaraya Sundeep *sub = ea_sub;
12272dbce590SSubbaraya Sundeep return true;
12282dbce590SSubbaraya Sundeep }
12291c02ea81SMika Westerberg
12301da177e4SLinus Torvalds /*
12311c02ea81SMika Westerberg * pci_scan_bridge_extend() - Scan buses behind a bridge
12321c02ea81SMika Westerberg * @bus: Parent bus the bridge is on
12331c02ea81SMika Westerberg * @dev: Bridge itself
12341c02ea81SMika Westerberg * @max: Starting subordinate number of buses behind this bridge
12351c02ea81SMika Westerberg * @available_buses: Total number of buses available for this bridge and
12361c02ea81SMika Westerberg * the devices below. After the minimal bus space has
12371c02ea81SMika Westerberg * been allocated the remaining buses will be
12381c02ea81SMika Westerberg * distributed equally between hotplug-capable bridges.
12391c02ea81SMika Westerberg * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
12401c02ea81SMika Westerberg * that need to be reconfigured.
12411c02ea81SMika Westerberg *
12421da177e4SLinus Torvalds * If it's a bridge, configure it and scan the bus behind it.
12431da177e4SLinus Torvalds * For CardBus bridges, we don't scan behind as the devices will
12441da177e4SLinus Torvalds * be handled by the bridge driver itself.
12451da177e4SLinus Torvalds *
12461da177e4SLinus Torvalds * We need to process bridges in two passes -- first we scan those
12471da177e4SLinus Torvalds * already configured by the BIOS and after we are done with all of
12481da177e4SLinus Torvalds * them, we proceed to assigning numbers to the remaining buses in
12491da177e4SLinus Torvalds * order to avoid overlaps between old and new bus numbers.
125070f7880dSMika Westerberg *
125170f7880dSMika Westerberg * Return: New subordinate number covering all buses behind this bridge.
12521da177e4SLinus Torvalds */
pci_scan_bridge_extend(struct pci_bus * bus,struct pci_dev * dev,int max,unsigned int available_buses,int pass)12531c02ea81SMika Westerberg static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev,
12541c02ea81SMika Westerberg int max, unsigned int available_buses,
12551c02ea81SMika Westerberg int pass)
12561da177e4SLinus Torvalds {
12571da177e4SLinus Torvalds struct pci_bus *child;
12581da177e4SLinus Torvalds int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
125949887941SDominik Brodowski u32 buses, i, j = 0;
12601da177e4SLinus Torvalds u16 bctl;
126199ddd552SBjorn Helgaas u8 primary, secondary, subordinate;
1262a1c19894SBenjamin Herrenschmidt int broken = 0;
12632dbce590SSubbaraya Sundeep bool fixed_buses;
12642dbce590SSubbaraya Sundeep u8 fixed_sec, fixed_sub;
12652dbce590SSubbaraya Sundeep int next_busnr;
12661da177e4SLinus Torvalds
1267d963f651SMika Westerberg /*
1268d963f651SMika Westerberg * Make sure the bridge is powered on to be able to access config
1269d963f651SMika Westerberg * space of devices below it.
1270d963f651SMika Westerberg */
1271d963f651SMika Westerberg pm_runtime_get_sync(&dev->dev);
1272d963f651SMika Westerberg
12731da177e4SLinus Torvalds pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
127499ddd552SBjorn Helgaas primary = buses & 0xFF;
127599ddd552SBjorn Helgaas secondary = (buses >> 8) & 0xFF;
127699ddd552SBjorn Helgaas subordinate = (buses >> 16) & 0xFF;
12771da177e4SLinus Torvalds
12787506dc79SFrederick Lawler pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
127999ddd552SBjorn Helgaas secondary, subordinate, pass);
12801da177e4SLinus Torvalds
128171f6bd4aSYinghai Lu if (!primary && (primary != bus->number) && secondary && subordinate) {
12827506dc79SFrederick Lawler pci_warn(dev, "Primary bus is hard wired to 0\n");
128371f6bd4aSYinghai Lu primary = bus->number;
128471f6bd4aSYinghai Lu }
128571f6bd4aSYinghai Lu
1286a1c19894SBenjamin Herrenschmidt /* Check if setup is sensible at all */
1287a1c19894SBenjamin Herrenschmidt if (!pass &&
12881965f66eSYinghai Lu (primary != bus->number || secondary <= bus->number ||
128912d87069SBjorn Helgaas secondary > subordinate)) {
12907506dc79SFrederick Lawler pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
12911965f66eSYinghai Lu secondary, subordinate);
1292a1c19894SBenjamin Herrenschmidt broken = 1;
1293a1c19894SBenjamin Herrenschmidt }
1294a1c19894SBenjamin Herrenschmidt
12953e466e2dSBjorn Helgaas /*
12963e466e2dSBjorn Helgaas * Disable Master-Abort Mode during probing to avoid reporting of
12973e466e2dSBjorn Helgaas * bus errors in some architectures.
12983e466e2dSBjorn Helgaas */
12991da177e4SLinus Torvalds pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
13001da177e4SLinus Torvalds pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
13011da177e4SLinus Torvalds bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
13021da177e4SLinus Torvalds
1303f3dbd802SRajat Jain pci_enable_crs(dev);
1304f3dbd802SRajat Jain
130599ddd552SBjorn Helgaas if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
130699ddd552SBjorn Helgaas !is_cardbus && !broken) {
130749ad31e9SMika Westerberg unsigned int cmax, buses;
13083e466e2dSBjorn Helgaas
13091da177e4SLinus Torvalds /*
13103e466e2dSBjorn Helgaas * Bus already configured by firmware, process it in the
13113e466e2dSBjorn Helgaas * first pass and just note the configuration.
13121da177e4SLinus Torvalds */
13131da177e4SLinus Torvalds if (pass)
1314bbe8f9a3SRalf Baechle goto out;
13151da177e4SLinus Torvalds
13161da177e4SLinus Torvalds /*
13173e466e2dSBjorn Helgaas * The bus might already exist for two reasons: Either we
13183e466e2dSBjorn Helgaas * are rescanning the bus or the bus is reachable through
13193e466e2dSBjorn Helgaas * more than one bridge. The second case can happen with
13203e466e2dSBjorn Helgaas * the i450NX chipset.
13211da177e4SLinus Torvalds */
132299ddd552SBjorn Helgaas child = pci_find_bus(pci_domain_nr(bus), secondary);
132374710dedSAlex Chiang if (!child) {
132499ddd552SBjorn Helgaas child = pci_add_new_bus(bus, dev, secondary);
13251da177e4SLinus Torvalds if (!child)
1326bbe8f9a3SRalf Baechle goto out;
132799ddd552SBjorn Helgaas child->primary = primary;
1328bc76b731SYinghai Lu pci_bus_insert_busn_res(child, secondary, subordinate);
132911949255SGary Hade child->bridge_ctl = bctl;
133074710dedSAlex Chiang }
13311da177e4SLinus Torvalds
133249ad31e9SMika Westerberg buses = subordinate - secondary;
133349ad31e9SMika Westerberg cmax = pci_scan_child_bus_extend(child, buses);
1334c95b0bd6SAndreas Noever if (cmax > subordinate)
13357506dc79SFrederick Lawler pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n",
1336c95b0bd6SAndreas Noever subordinate, cmax);
13373e466e2dSBjorn Helgaas
13383e466e2dSBjorn Helgaas /* Subordinate should equal child->busn_res.end */
1339c95b0bd6SAndreas Noever if (subordinate > max)
1340c95b0bd6SAndreas Noever max = subordinate;
13411da177e4SLinus Torvalds } else {
13423e466e2dSBjorn Helgaas
13431da177e4SLinus Torvalds /*
13441da177e4SLinus Torvalds * We need to assign a number to this bus which we always
13451da177e4SLinus Torvalds * do in the second pass.
13461da177e4SLinus Torvalds */
134712f44f46SIvan Kokshaysky if (!pass) {
1348619c8c31SAndreas Noever if (pcibios_assign_all_busses() || broken || is_cardbus)
13493e466e2dSBjorn Helgaas
13503e466e2dSBjorn Helgaas /*
13513e466e2dSBjorn Helgaas * Temporarily disable forwarding of the
13523e466e2dSBjorn Helgaas * configuration cycles on all bridges in
13533e466e2dSBjorn Helgaas * this bus segment to avoid possible
13543e466e2dSBjorn Helgaas * conflicts in the second pass between two
13553e466e2dSBjorn Helgaas * bridges programmed with overlapping bus
13563e466e2dSBjorn Helgaas * ranges.
13573e466e2dSBjorn Helgaas */
135812f44f46SIvan Kokshaysky pci_write_config_dword(dev, PCI_PRIMARY_BUS,
135912f44f46SIvan Kokshaysky buses & ~0xffffff);
1360bbe8f9a3SRalf Baechle goto out;
136112f44f46SIvan Kokshaysky }
13621da177e4SLinus Torvalds
13631da177e4SLinus Torvalds /* Clear errors */
13641da177e4SLinus Torvalds pci_write_config_word(dev, PCI_STATUS, 0xffff);
13651da177e4SLinus Torvalds
13662dbce590SSubbaraya Sundeep /* Read bus numbers from EA Capability (if present) */
13672dbce590SSubbaraya Sundeep fixed_buses = pci_ea_fixed_busnrs(dev, &fixed_sec, &fixed_sub);
13682dbce590SSubbaraya Sundeep if (fixed_buses)
13692dbce590SSubbaraya Sundeep next_busnr = fixed_sec;
13702dbce590SSubbaraya Sundeep else
13712dbce590SSubbaraya Sundeep next_busnr = max + 1;
13722dbce590SSubbaraya Sundeep
13733e466e2dSBjorn Helgaas /*
13743e466e2dSBjorn Helgaas * Prevent assigning a bus number that already exists.
13753e466e2dSBjorn Helgaas * This can happen when a bridge is hot-plugged, so in this
13763e466e2dSBjorn Helgaas * case we only re-scan this bus.
13773e466e2dSBjorn Helgaas */
13782dbce590SSubbaraya Sundeep child = pci_find_bus(pci_domain_nr(bus), next_busnr);
1379b1a98b69STiejun Chen if (!child) {
13802dbce590SSubbaraya Sundeep child = pci_add_new_bus(bus, dev, next_busnr);
13817c867c88SJesper Juhl if (!child)
13827c867c88SJesper Juhl goto out;
13832dbce590SSubbaraya Sundeep pci_bus_insert_busn_res(child, next_busnr,
1384a20c7f36SMika Westerberg bus->busn_res.end);
1385b1a98b69STiejun Chen }
13869a4d7d87SAndreas Noever max++;
13871c02ea81SMika Westerberg if (available_buses)
13881c02ea81SMika Westerberg available_buses--;
13891c02ea81SMika Westerberg
13901da177e4SLinus Torvalds buses = (buses & 0xff000000)
13911da177e4SLinus Torvalds | ((unsigned int)(child->primary) << 0)
1392b918c62eSYinghai Lu | ((unsigned int)(child->busn_res.start) << 8)
1393b918c62eSYinghai Lu | ((unsigned int)(child->busn_res.end) << 16);
13941da177e4SLinus Torvalds
13951da177e4SLinus Torvalds /*
13961da177e4SLinus Torvalds * yenta.c forces a secondary latency timer of 176.
13971da177e4SLinus Torvalds * Copy that behaviour here.
13981da177e4SLinus Torvalds */
13991da177e4SLinus Torvalds if (is_cardbus) {
14001da177e4SLinus Torvalds buses &= ~0xff000000;
14011da177e4SLinus Torvalds buses |= CARDBUS_LATENCY_TIMER << 24;
14021da177e4SLinus Torvalds }
14031da177e4SLinus Torvalds
14043e466e2dSBjorn Helgaas /* We need to blast all three values with a single write */
14051da177e4SLinus Torvalds pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
14061da177e4SLinus Torvalds
14071da177e4SLinus Torvalds if (!is_cardbus) {
140811949255SGary Hade child->bridge_ctl = bctl;
14091c02ea81SMika Westerberg max = pci_scan_child_bus_extend(child, available_buses);
14101da177e4SLinus Torvalds } else {
14113e466e2dSBjorn Helgaas
14121da177e4SLinus Torvalds /*
14133e466e2dSBjorn Helgaas * For CardBus bridges, we leave 4 bus numbers as
14143e466e2dSBjorn Helgaas * cards with a PCI-to-PCI bridge can be inserted
14153e466e2dSBjorn Helgaas * later.
14161da177e4SLinus Torvalds */
141749887941SDominik Brodowski for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
141849887941SDominik Brodowski struct pci_bus *parent = bus;
1419cc57450fSRajesh Shah if (pci_find_bus(pci_domain_nr(bus),
1420cc57450fSRajesh Shah max+i+1))
1421cc57450fSRajesh Shah break;
142249887941SDominik Brodowski while (parent->parent) {
142349887941SDominik Brodowski if ((!pcibios_assign_all_busses()) &&
1424b918c62eSYinghai Lu (parent->busn_res.end > max) &&
1425b918c62eSYinghai Lu (parent->busn_res.end <= max+i)) {
142649887941SDominik Brodowski j = 1;
142749887941SDominik Brodowski }
142849887941SDominik Brodowski parent = parent->parent;
142949887941SDominik Brodowski }
143049887941SDominik Brodowski if (j) {
14313e466e2dSBjorn Helgaas
143249887941SDominik Brodowski /*
14333e466e2dSBjorn Helgaas * Often, there are two CardBus
14343e466e2dSBjorn Helgaas * bridges -- try to leave one
14353e466e2dSBjorn Helgaas * valid bus number for each one.
143649887941SDominik Brodowski */
143749887941SDominik Brodowski i /= 2;
143849887941SDominik Brodowski break;
143949887941SDominik Brodowski }
144049887941SDominik Brodowski }
1441cc57450fSRajesh Shah max += i;
14421da177e4SLinus Torvalds }
14433e466e2dSBjorn Helgaas
14442dbce590SSubbaraya Sundeep /*
14452dbce590SSubbaraya Sundeep * Set subordinate bus number to its real value.
14462dbce590SSubbaraya Sundeep * If fixed subordinate bus number exists from EA
14472dbce590SSubbaraya Sundeep * capability then use it.
14482dbce590SSubbaraya Sundeep */
14492dbce590SSubbaraya Sundeep if (fixed_buses)
14502dbce590SSubbaraya Sundeep max = fixed_sub;
1451bc76b731SYinghai Lu pci_bus_update_busn_res_end(child, max);
14521da177e4SLinus Torvalds pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
14531da177e4SLinus Torvalds }
14541da177e4SLinus Torvalds
1455cb3576faSGary Hade sprintf(child->name,
1456cb3576faSGary Hade (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1457cb3576faSGary Hade pci_domain_nr(bus), child->number);
14581da177e4SLinus Torvalds
1459e412d63dSMika Westerberg /* Check that all devices are accessible */
146049887941SDominik Brodowski while (bus->parent) {
1461b918c62eSYinghai Lu if ((child->busn_res.end > bus->busn_res.end) ||
1462b918c62eSYinghai Lu (child->number > bus->busn_res.end) ||
146349887941SDominik Brodowski (child->number < bus->number) ||
1464b918c62eSYinghai Lu (child->busn_res.end < bus->number)) {
1465e412d63dSMika Westerberg dev_info(&dev->dev, "devices behind bridge are unusable because %pR cannot be assigned for them\n",
1466e412d63dSMika Westerberg &child->busn_res);
1467e412d63dSMika Westerberg break;
146849887941SDominik Brodowski }
146949887941SDominik Brodowski bus = bus->parent;
147049887941SDominik Brodowski }
147149887941SDominik Brodowski
1472bbe8f9a3SRalf Baechle out:
1473bbe8f9a3SRalf Baechle pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1474bbe8f9a3SRalf Baechle
1475d963f651SMika Westerberg pm_runtime_put(&dev->dev);
1476d963f651SMika Westerberg
14771da177e4SLinus Torvalds return max;
14781da177e4SLinus Torvalds }
14791c02ea81SMika Westerberg
14801c02ea81SMika Westerberg /*
14811c02ea81SMika Westerberg * pci_scan_bridge() - Scan buses behind a bridge
14821c02ea81SMika Westerberg * @bus: Parent bus the bridge is on
14831c02ea81SMika Westerberg * @dev: Bridge itself
14841c02ea81SMika Westerberg * @max: Starting subordinate number of buses behind this bridge
14851c02ea81SMika Westerberg * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
14861c02ea81SMika Westerberg * that need to be reconfigured.
14871c02ea81SMika Westerberg *
14881c02ea81SMika Westerberg * If it's a bridge, configure it and scan the bus behind it.
14891c02ea81SMika Westerberg * For CardBus bridges, we don't scan behind as the devices will
14901c02ea81SMika Westerberg * be handled by the bridge driver itself.
14911c02ea81SMika Westerberg *
14921c02ea81SMika Westerberg * We need to process bridges in two passes -- first we scan those
14931c02ea81SMika Westerberg * already configured by the BIOS and after we are done with all of
14941c02ea81SMika Westerberg * them, we proceed to assigning numbers to the remaining buses in
14951c02ea81SMika Westerberg * order to avoid overlaps between old and new bus numbers.
149670f7880dSMika Westerberg *
149770f7880dSMika Westerberg * Return: New subordinate number covering all buses behind this bridge.
14981c02ea81SMika Westerberg */
pci_scan_bridge(struct pci_bus * bus,struct pci_dev * dev,int max,int pass)14991c02ea81SMika Westerberg int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
15001c02ea81SMika Westerberg {
15011c02ea81SMika Westerberg return pci_scan_bridge_extend(bus, dev, max, 0, pass);
15021c02ea81SMika Westerberg }
1503b7fe9434SRyan Desfosses EXPORT_SYMBOL(pci_scan_bridge);
15041da177e4SLinus Torvalds
15051da177e4SLinus Torvalds /*
15061da177e4SLinus Torvalds * Read interrupt line and base address registers.
15071da177e4SLinus Torvalds * The architecture-dependent code can tweak these, of course.
15081da177e4SLinus Torvalds */
pci_read_irq(struct pci_dev * dev)15091da177e4SLinus Torvalds static void pci_read_irq(struct pci_dev *dev)
15101da177e4SLinus Torvalds {
15111da177e4SLinus Torvalds unsigned char irq;
15121da177e4SLinus Torvalds
1513be20f6b0SKarimAllah Ahmed /* VFs are not allowed to use INTx, so skip the config reads */
1514be20f6b0SKarimAllah Ahmed if (dev->is_virtfn) {
1515be20f6b0SKarimAllah Ahmed dev->pin = 0;
1516be20f6b0SKarimAllah Ahmed dev->irq = 0;
1517be20f6b0SKarimAllah Ahmed return;
1518be20f6b0SKarimAllah Ahmed }
1519be20f6b0SKarimAllah Ahmed
15201da177e4SLinus Torvalds pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
1521ffeff788SKristen Accardi dev->pin = irq;
15221da177e4SLinus Torvalds if (irq)
15231da177e4SLinus Torvalds pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
15241da177e4SLinus Torvalds dev->irq = irq;
15251da177e4SLinus Torvalds }
15261da177e4SLinus Torvalds
set_pcie_port_type(struct pci_dev * pdev)1527bb209c82SBenjamin Herrenschmidt void set_pcie_port_type(struct pci_dev *pdev)
1528480b93b7SYu Zhao {
1529480b93b7SYu Zhao int pos;
1530480b93b7SYu Zhao u16 reg16;
153142adbdc7SMaciej W. Rozycki u32 reg32;
1532d0751b98SYijing Wang int type;
1533d0751b98SYijing Wang struct pci_dev *parent;
1534480b93b7SYu Zhao
1535480b93b7SYu Zhao pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1536480b93b7SYu Zhao if (!pos)
1537480b93b7SYu Zhao return;
153851ebfc92SBjorn Helgaas
15390efea000SKenji Kaneshige pdev->pcie_cap = pos;
1540480b93b7SYu Zhao pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16);
1541786e2288SYijing Wang pdev->pcie_flags_reg = reg16;
154269139244SAmey Narkhede pci_read_config_dword(pdev, pos + PCI_EXP_DEVCAP, &pdev->devcap);
154369139244SAmey Narkhede pdev->pcie_mpss = FIELD_GET(PCI_EXP_DEVCAP_PAYLOAD, pdev->devcap);
1544d0751b98SYijing Wang
154542adbdc7SMaciej W. Rozycki pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, ®32);
154642adbdc7SMaciej W. Rozycki if (reg32 & PCI_EXP_LNKCAP_DLLLARC)
154742adbdc7SMaciej W. Rozycki pdev->link_active_reporting = 1;
154842adbdc7SMaciej W. Rozycki
1549d0751b98SYijing Wang parent = pci_upstream_bridge(pdev);
1550ca784104SMika Westerberg if (!parent)
1551ca784104SMika Westerberg return;
1552b35b1df5SYijing Wang
1553b35b1df5SYijing Wang /*
1554ca784104SMika Westerberg * Some systems do not identify their upstream/downstream ports
1555ca784104SMika Westerberg * correctly so detect impossible configurations here and correct
1556ca784104SMika Westerberg * the port type accordingly.
1557b35b1df5SYijing Wang */
1558ca784104SMika Westerberg type = pci_pcie_type(pdev);
1559ca784104SMika Westerberg if (type == PCI_EXP_TYPE_DOWNSTREAM) {
1560ca784104SMika Westerberg /*
1561ca784104SMika Westerberg * If pdev claims to be downstream port but the parent
1562ca784104SMika Westerberg * device is also downstream port assume pdev is actually
1563ca784104SMika Westerberg * upstream port.
1564ca784104SMika Westerberg */
1565ca784104SMika Westerberg if (pcie_downstream_port(parent)) {
1566ca784104SMika Westerberg pci_info(pdev, "claims to be downstream port but is acting as upstream port, correcting type\n");
1567ca784104SMika Westerberg pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1568ca784104SMika Westerberg pdev->pcie_flags_reg |= PCI_EXP_TYPE_UPSTREAM;
1569ca784104SMika Westerberg }
1570ca784104SMika Westerberg } else if (type == PCI_EXP_TYPE_UPSTREAM) {
1571ca784104SMika Westerberg /*
1572ca784104SMika Westerberg * If pdev claims to be upstream port but the parent
1573ca784104SMika Westerberg * device is also upstream port assume pdev is actually
1574ca784104SMika Westerberg * downstream port.
1575ca784104SMika Westerberg */
1576ca784104SMika Westerberg if (pci_pcie_type(parent) == PCI_EXP_TYPE_UPSTREAM) {
1577ca784104SMika Westerberg pci_info(pdev, "claims to be upstream port but is acting as downstream port, correcting type\n");
1578ca784104SMika Westerberg pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1579ca784104SMika Westerberg pdev->pcie_flags_reg |= PCI_EXP_TYPE_DOWNSTREAM;
1580ca784104SMika Westerberg }
1581d0751b98SYijing Wang }
1582480b93b7SYu Zhao }
1583480b93b7SYu Zhao
set_pcie_hotplug_bridge(struct pci_dev * pdev)1584bb209c82SBenjamin Herrenschmidt void set_pcie_hotplug_bridge(struct pci_dev *pdev)
158528760489SEric W. Biederman {
158628760489SEric W. Biederman u32 reg32;
158728760489SEric W. Biederman
158859875ae4SJiang Liu pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, ®32);
158928760489SEric W. Biederman if (reg32 & PCI_EXP_SLTCAP_HPC)
159028760489SEric W. Biederman pdev->is_hotplug_bridge = 1;
159128760489SEric W. Biederman }
159228760489SEric W. Biederman
set_pcie_thunderbolt(struct pci_dev * dev)15938531e283SLukas Wunner static void set_pcie_thunderbolt(struct pci_dev *dev)
15948531e283SLukas Wunner {
1595d2c64f98SAndy Shevchenko u16 vsec;
15968531e283SLukas Wunner
15978531e283SLukas Wunner /* Is the device part of a Thunderbolt controller? */
1598d2c64f98SAndy Shevchenko vsec = pci_find_vsec_capability(dev, PCI_VENDOR_ID_INTEL, PCI_VSEC_ID_INTEL_TBT);
1599d2c64f98SAndy Shevchenko if (vsec)
16008531e283SLukas Wunner dev->is_thunderbolt = 1;
16018531e283SLukas Wunner }
16028531e283SLukas Wunner
set_pcie_untrusted(struct pci_dev * dev)1603617654aaSMika Westerberg static void set_pcie_untrusted(struct pci_dev *dev)
1604617654aaSMika Westerberg {
1605b824ea2aSEsther Shimanovich struct pci_dev *parent = pci_upstream_bridge(dev);
1606617654aaSMika Westerberg
1607b824ea2aSEsther Shimanovich if (!parent)
1608b824ea2aSEsther Shimanovich return;
1609617654aaSMika Westerberg /*
1610b824ea2aSEsther Shimanovich * If the upstream bridge is untrusted we treat this device as
1611617654aaSMika Westerberg * untrusted as well.
1612617654aaSMika Westerberg */
1613b824ea2aSEsther Shimanovich if (parent->untrusted) {
1614617654aaSMika Westerberg dev->untrusted = true;
1615b824ea2aSEsther Shimanovich return;
1616b824ea2aSEsther Shimanovich }
1617b824ea2aSEsther Shimanovich
1618b824ea2aSEsther Shimanovich if (arch_pci_dev_is_removable(dev)) {
1619b824ea2aSEsther Shimanovich pci_dbg(dev, "marking as untrusted\n");
1620b824ea2aSEsther Shimanovich dev->untrusted = true;
1621b824ea2aSEsther Shimanovich }
1622617654aaSMika Westerberg }
1623617654aaSMika Westerberg
pci_set_removable(struct pci_dev * dev)1624c037b6c8SRajat Jain static void pci_set_removable(struct pci_dev *dev)
1625c037b6c8SRajat Jain {
1626c037b6c8SRajat Jain struct pci_dev *parent = pci_upstream_bridge(dev);
1627c037b6c8SRajat Jain
1628b824ea2aSEsther Shimanovich if (!parent)
1629b824ea2aSEsther Shimanovich return;
1630c037b6c8SRajat Jain /*
1631b824ea2aSEsther Shimanovich * We (only) consider everything tunneled below an external_facing
1632c037b6c8SRajat Jain * device to be removable by the user. We're mainly concerned with
1633c037b6c8SRajat Jain * consumer platforms with user accessible thunderbolt ports that are
1634c037b6c8SRajat Jain * vulnerable to DMA attacks, and we expect those ports to be marked by
1635c037b6c8SRajat Jain * the firmware as external_facing. Devices in traditional hotplug
1636c037b6c8SRajat Jain * slots can technically be removed, but the expectation is that unless
1637c037b6c8SRajat Jain * the port is marked with external_facing, such devices are less
1638c037b6c8SRajat Jain * accessible to user / may not be removed by end user, and thus not
1639c037b6c8SRajat Jain * exposed as "removable" to userspace.
1640c037b6c8SRajat Jain */
1641b824ea2aSEsther Shimanovich if (dev_is_removable(&parent->dev)) {
1642c037b6c8SRajat Jain dev_set_removable(&dev->dev, DEVICE_REMOVABLE);
1643b824ea2aSEsther Shimanovich return;
1644b824ea2aSEsther Shimanovich }
1645b824ea2aSEsther Shimanovich
1646b824ea2aSEsther Shimanovich if (arch_pci_dev_is_removable(dev)) {
1647b824ea2aSEsther Shimanovich pci_dbg(dev, "marking as removable\n");
1648b824ea2aSEsther Shimanovich dev_set_removable(&dev->dev, DEVICE_REMOVABLE);
1649b824ea2aSEsther Shimanovich }
1650c037b6c8SRajat Jain }
1651c037b6c8SRajat Jain
16520b950f0fSStephen Hemminger /**
16533e466e2dSBjorn Helgaas * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
165478916b00SAlex Williamson * @dev: PCI device
165578916b00SAlex Williamson *
165678916b00SAlex Williamson * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
165778916b00SAlex Williamson * when forwarding a type1 configuration request the bridge must check that
165878916b00SAlex Williamson * the extended register address field is zero. The bridge is not permitted
165978916b00SAlex Williamson * to forward the transactions and must handle it as an Unsupported Request.
166078916b00SAlex Williamson * Some bridges do not follow this rule and simply drop the extended register
166178916b00SAlex Williamson * bits, resulting in the standard config space being aliased, every 256
166278916b00SAlex Williamson * bytes across the entire configuration space. Test for this condition by
166378916b00SAlex Williamson * comparing the first dword of each potential alias to the vendor/device ID.
166478916b00SAlex Williamson * Known offenders:
166578916b00SAlex Williamson * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
166678916b00SAlex Williamson * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
166778916b00SAlex Williamson */
pci_ext_cfg_is_aliased(struct pci_dev * dev)166878916b00SAlex Williamson static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
166978916b00SAlex Williamson {
167078916b00SAlex Williamson #ifdef CONFIG_PCI_QUIRKS
1671eaea9f7bSIlpo Järvinen int pos, ret;
167278916b00SAlex Williamson u32 header, tmp;
167378916b00SAlex Williamson
167478916b00SAlex Williamson pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
167578916b00SAlex Williamson
167678916b00SAlex Williamson for (pos = PCI_CFG_SPACE_SIZE;
167778916b00SAlex Williamson pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1678eaea9f7bSIlpo Järvinen ret = pci_read_config_dword(dev, pos, &tmp);
1679eaea9f7bSIlpo Järvinen if ((ret != PCIBIOS_SUCCESSFUL) || (header != tmp))
168078916b00SAlex Williamson return false;
168178916b00SAlex Williamson }
168278916b00SAlex Williamson
168378916b00SAlex Williamson return true;
168478916b00SAlex Williamson #else
168578916b00SAlex Williamson return false;
168678916b00SAlex Williamson #endif
168778916b00SAlex Williamson }
168878916b00SAlex Williamson
168978916b00SAlex Williamson /**
16902f0cd59cSMauro Carvalho Chehab * pci_cfg_space_size_ext - Get the configuration space size of the PCI device
16910b950f0fSStephen Hemminger * @dev: PCI device
16920b950f0fSStephen Hemminger *
16930b950f0fSStephen Hemminger * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
16940b950f0fSStephen Hemminger * have 4096 bytes. Even if the device is capable, that doesn't mean we can
16950b950f0fSStephen Hemminger * access it. Maybe we don't have a way to generate extended config space
16960b950f0fSStephen Hemminger * accesses, or the device is behind a reverse Express bridge. So we try
16970b950f0fSStephen Hemminger * reading the dword at 0x100 which must either be 0 or a valid extended
16980b950f0fSStephen Hemminger * capability header.
16990b950f0fSStephen Hemminger */
pci_cfg_space_size_ext(struct pci_dev * dev)17000b950f0fSStephen Hemminger static int pci_cfg_space_size_ext(struct pci_dev *dev)
17010b950f0fSStephen Hemminger {
17020b950f0fSStephen Hemminger u32 status;
17030b950f0fSStephen Hemminger int pos = PCI_CFG_SPACE_SIZE;
17040b950f0fSStephen Hemminger
17050b950f0fSStephen Hemminger if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
17068e5a395aSBjorn Helgaas return PCI_CFG_SPACE_SIZE;
1707fa52b644SNaveen Naidu if (PCI_POSSIBLE_ERROR(status) || pci_ext_cfg_is_aliased(dev))
17088e5a395aSBjorn Helgaas return PCI_CFG_SPACE_SIZE;
17090b950f0fSStephen Hemminger
17100b950f0fSStephen Hemminger return PCI_CFG_SPACE_EXP_SIZE;
17110b950f0fSStephen Hemminger }
17120b950f0fSStephen Hemminger
pci_cfg_space_size(struct pci_dev * dev)17130b950f0fSStephen Hemminger int pci_cfg_space_size(struct pci_dev *dev)
17140b950f0fSStephen Hemminger {
17150b950f0fSStephen Hemminger int pos;
17160b950f0fSStephen Hemminger u32 status;
17170b950f0fSStephen Hemminger u16 class;
17180b950f0fSStephen Hemminger
1719975bb8b4SKarimAllah Ahmed #ifdef CONFIG_PCI_IOV
172006013b64SAlex Williamson /*
172106013b64SAlex Williamson * Per the SR-IOV specification (rev 1.1, sec 3.5), VFs are required to
172206013b64SAlex Williamson * implement a PCIe capability and therefore must implement extended
172306013b64SAlex Williamson * config space. We can skip the NO_EXTCFG test below and the
172406013b64SAlex Williamson * reachability/aliasing test in pci_cfg_space_size_ext() by virtue of
172506013b64SAlex Williamson * the fact that the SR-IOV capability on the PF resides in extended
172606013b64SAlex Williamson * config space and must be accessible and non-aliased to have enabled
172706013b64SAlex Williamson * support for this VF. This is a micro performance optimization for
172806013b64SAlex Williamson * systems supporting many VFs.
172906013b64SAlex Williamson */
173006013b64SAlex Williamson if (dev->is_virtfn)
173106013b64SAlex Williamson return PCI_CFG_SPACE_EXP_SIZE;
1732975bb8b4SKarimAllah Ahmed #endif
1733975bb8b4SKarimAllah Ahmed
173417e8f0d4SGilles Buloz if (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
173517e8f0d4SGilles Buloz return PCI_CFG_SPACE_SIZE;
173617e8f0d4SGilles Buloz
17370b950f0fSStephen Hemminger class = dev->class >> 8;
17380b950f0fSStephen Hemminger if (class == PCI_CLASS_BRIDGE_HOST)
17390b950f0fSStephen Hemminger return pci_cfg_space_size_ext(dev);
17400b950f0fSStephen Hemminger
17418e5a395aSBjorn Helgaas if (pci_is_pcie(dev))
17420b950f0fSStephen Hemminger return pci_cfg_space_size_ext(dev);
17430b950f0fSStephen Hemminger
17448e5a395aSBjorn Helgaas pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
17458e5a395aSBjorn Helgaas if (!pos)
17468e5a395aSBjorn Helgaas return PCI_CFG_SPACE_SIZE;
17478e5a395aSBjorn Helgaas
17488e5a395aSBjorn Helgaas pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
17498e5a395aSBjorn Helgaas if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
17508e5a395aSBjorn Helgaas return pci_cfg_space_size_ext(dev);
17518e5a395aSBjorn Helgaas
17520b950f0fSStephen Hemminger return PCI_CFG_SPACE_SIZE;
17530b950f0fSStephen Hemminger }
17540b950f0fSStephen Hemminger
pci_class(struct pci_dev * dev)1755cf0921beSKarimAllah Ahmed static u32 pci_class(struct pci_dev *dev)
1756cf0921beSKarimAllah Ahmed {
1757cf0921beSKarimAllah Ahmed u32 class;
1758cf0921beSKarimAllah Ahmed
1759cf0921beSKarimAllah Ahmed #ifdef CONFIG_PCI_IOV
1760cf0921beSKarimAllah Ahmed if (dev->is_virtfn)
1761cf0921beSKarimAllah Ahmed return dev->physfn->sriov->class;
1762cf0921beSKarimAllah Ahmed #endif
1763cf0921beSKarimAllah Ahmed pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
1764cf0921beSKarimAllah Ahmed return class;
1765cf0921beSKarimAllah Ahmed }
1766cf0921beSKarimAllah Ahmed
pci_subsystem_ids(struct pci_dev * dev,u16 * vendor,u16 * device)1767cf0921beSKarimAllah Ahmed static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device)
1768cf0921beSKarimAllah Ahmed {
1769cf0921beSKarimAllah Ahmed #ifdef CONFIG_PCI_IOV
1770cf0921beSKarimAllah Ahmed if (dev->is_virtfn) {
1771cf0921beSKarimAllah Ahmed *vendor = dev->physfn->sriov->subsystem_vendor;
1772cf0921beSKarimAllah Ahmed *device = dev->physfn->sriov->subsystem_device;
1773cf0921beSKarimAllah Ahmed return;
1774cf0921beSKarimAllah Ahmed }
1775cf0921beSKarimAllah Ahmed #endif
1776cf0921beSKarimAllah Ahmed pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor);
1777cf0921beSKarimAllah Ahmed pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device);
1778cf0921beSKarimAllah Ahmed }
1779cf0921beSKarimAllah Ahmed
pci_hdr_type(struct pci_dev * dev)1780cf0921beSKarimAllah Ahmed static u8 pci_hdr_type(struct pci_dev *dev)
1781cf0921beSKarimAllah Ahmed {
1782cf0921beSKarimAllah Ahmed u8 hdr_type;
1783cf0921beSKarimAllah Ahmed
1784cf0921beSKarimAllah Ahmed #ifdef CONFIG_PCI_IOV
1785cf0921beSKarimAllah Ahmed if (dev->is_virtfn)
1786cf0921beSKarimAllah Ahmed return dev->physfn->sriov->hdr_type;
1787cf0921beSKarimAllah Ahmed #endif
1788cf0921beSKarimAllah Ahmed pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
1789cf0921beSKarimAllah Ahmed return hdr_type;
1790cf0921beSKarimAllah Ahmed }
1791cf0921beSKarimAllah Ahmed
179201abc2aaSBartlomiej Zolnierkiewicz #define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
179376e6a1d6SRandy Dunlap
17941da177e4SLinus Torvalds /**
17953e466e2dSBjorn Helgaas * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
179699b3c58fSPiotr Gregor * @dev: PCI device
179799b3c58fSPiotr Gregor *
179899b3c58fSPiotr Gregor * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
179999b3c58fSPiotr Gregor * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
180099b3c58fSPiotr Gregor */
pci_intx_mask_broken(struct pci_dev * dev)180199b3c58fSPiotr Gregor static int pci_intx_mask_broken(struct pci_dev *dev)
180299b3c58fSPiotr Gregor {
180399b3c58fSPiotr Gregor u16 orig, toggle, new;
180499b3c58fSPiotr Gregor
180599b3c58fSPiotr Gregor pci_read_config_word(dev, PCI_COMMAND, &orig);
180699b3c58fSPiotr Gregor toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
180799b3c58fSPiotr Gregor pci_write_config_word(dev, PCI_COMMAND, toggle);
180899b3c58fSPiotr Gregor pci_read_config_word(dev, PCI_COMMAND, &new);
180999b3c58fSPiotr Gregor
181099b3c58fSPiotr Gregor pci_write_config_word(dev, PCI_COMMAND, orig);
181199b3c58fSPiotr Gregor
181299b3c58fSPiotr Gregor /*
181399b3c58fSPiotr Gregor * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
181499b3c58fSPiotr Gregor * r2.3, so strictly speaking, a device is not *broken* if it's not
181599b3c58fSPiotr Gregor * writable. But we'll live with the misnomer for now.
181699b3c58fSPiotr Gregor */
181799b3c58fSPiotr Gregor if (new != toggle)
181899b3c58fSPiotr Gregor return 1;
181999b3c58fSPiotr Gregor return 0;
182099b3c58fSPiotr Gregor }
182199b3c58fSPiotr Gregor
early_dump_pci_device(struct pci_dev * pdev)182211eb0e0eSSinan Kaya static void early_dump_pci_device(struct pci_dev *pdev)
182311eb0e0eSSinan Kaya {
182411eb0e0eSSinan Kaya u32 value[256 / 4];
182511eb0e0eSSinan Kaya int i;
182611eb0e0eSSinan Kaya
182711eb0e0eSSinan Kaya pci_info(pdev, "config space:\n");
182811eb0e0eSSinan Kaya
182911eb0e0eSSinan Kaya for (i = 0; i < 256; i += 4)
183011eb0e0eSSinan Kaya pci_read_config_dword(pdev, i, &value[i / 4]);
183111eb0e0eSSinan Kaya
183211eb0e0eSSinan Kaya print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1,
183311eb0e0eSSinan Kaya value, 256, false);
183411eb0e0eSSinan Kaya }
183511eb0e0eSSinan Kaya
183699b3c58fSPiotr Gregor /**
18373e466e2dSBjorn Helgaas * pci_setup_device - Fill in class and map information of a device
18381da177e4SLinus Torvalds * @dev: the device structure to fill
18391da177e4SLinus Torvalds *
18401da177e4SLinus Torvalds * Initialize the device structure with information about the device's
18411da177e4SLinus Torvalds * vendor,class,memory and IO-space addresses, IRQ lines etc.
18421da177e4SLinus Torvalds * Called at initialisation of the PCI subsystem and by CardBus services.
1843480b93b7SYu Zhao * Returns 0 on success and negative if unknown type of device (not normal,
1844480b93b7SYu Zhao * bridge or CardBus).
18451da177e4SLinus Torvalds */
pci_setup_device(struct pci_dev * dev)1846480b93b7SYu Zhao int pci_setup_device(struct pci_dev *dev)
18471da177e4SLinus Torvalds {
18481da177e4SLinus Torvalds u32 class;
1849b84106b4SBjorn Helgaas u16 cmd;
1850480b93b7SYu Zhao u8 hdr_type;
18510d21e71aSRob Herring int err, pos = 0;
18525bfa14edSBjorn Helgaas struct pci_bus_region region;
18535bfa14edSBjorn Helgaas struct resource *res;
1854480b93b7SYu Zhao
1855cf0921beSKarimAllah Ahmed hdr_type = pci_hdr_type(dev);
1856480b93b7SYu Zhao
1857480b93b7SYu Zhao dev->sysdata = dev->bus->sysdata;
1858480b93b7SYu Zhao dev->dev.parent = dev->bus->bridge;
1859480b93b7SYu Zhao dev->dev.bus = &pci_bus_type;
1860480b93b7SYu Zhao dev->hdr_type = hdr_type & 0x7f;
1861480b93b7SYu Zhao dev->multifunction = !!(hdr_type & 0x80);
1862480b93b7SYu Zhao dev->error_state = pci_channel_io_normal;
1863480b93b7SYu Zhao set_pcie_port_type(dev);
1864480b93b7SYu Zhao
18650d21e71aSRob Herring err = pci_set_of_node(dev);
18660d21e71aSRob Herring if (err)
18670d21e71aSRob Herring return err;
1868375553a9SShanker Donthineni pci_set_acpi_fwnode(dev);
1869375553a9SShanker Donthineni
1870017ffe64SYijing Wang pci_dev_assign_slot(dev);
18713e466e2dSBjorn Helgaas
18723e466e2dSBjorn Helgaas /*
18733e466e2dSBjorn Helgaas * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
18743e466e2dSBjorn Helgaas * set this higher, assuming the system even supports it.
18753e466e2dSBjorn Helgaas */
1876480b93b7SYu Zhao dev->dma_mask = 0xffffffff;
18771da177e4SLinus Torvalds
1878eebfcfb5SGreg Kroah-Hartman dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1879eebfcfb5SGreg Kroah-Hartman dev->bus->number, PCI_SLOT(dev->devfn),
1880eebfcfb5SGreg Kroah-Hartman PCI_FUNC(dev->devfn));
18811da177e4SLinus Torvalds
1882cf0921beSKarimAllah Ahmed class = pci_class(dev);
1883cf0921beSKarimAllah Ahmed
1884b8a3a521SAuke Kok dev->revision = class & 0xff;
18852dd8ba92SYinghai Lu dev->class = class >> 8; /* upper 3 bytes */
18861da177e4SLinus Torvalds
188711eb0e0eSSinan Kaya if (pci_early_dump)
188811eb0e0eSSinan Kaya early_dump_pci_device(dev);
188911eb0e0eSSinan Kaya
18903e466e2dSBjorn Helgaas /* Need to have dev->class ready */
1891853346e4SYu Zhao dev->cfg_size = pci_cfg_space_size(dev);
1892853346e4SYu Zhao
18933e466e2dSBjorn Helgaas /* Need to have dev->cfg_size ready */
18948531e283SLukas Wunner set_pcie_thunderbolt(dev);
18958531e283SLukas Wunner
1896617654aaSMika Westerberg set_pcie_untrusted(dev);
1897617654aaSMika Westerberg
18981da177e4SLinus Torvalds /* "Unknown power state" */
18993fe9d19fSDaniel Ritz dev->current_state = PCI_UNKNOWN;
19001da177e4SLinus Torvalds
19011da177e4SLinus Torvalds /* Early fixups, before probing the BARs */
19021da177e4SLinus Torvalds pci_fixup_device(pci_fixup_early, dev);
19033e466e2dSBjorn Helgaas
1904c037b6c8SRajat Jain pci_set_removable(dev);
1905c037b6c8SRajat Jain
1906b7360f60STiezhu Yang pci_info(dev, "[%04x:%04x] type %02x class %#08x\n",
1907b7360f60STiezhu Yang dev->vendor, dev->device, dev->hdr_type, dev->class);
1908b7360f60STiezhu Yang
19093e466e2dSBjorn Helgaas /* Device class may be changed after fixup */
1910f79b1b14SYu Zhao class = dev->class >> 8;
19111da177e4SLinus Torvalds
1912b6caa1d8SJiaxun Yang if (dev->non_compliant_bars && !dev->mmio_always_on) {
1913b84106b4SBjorn Helgaas pci_read_config_word(dev, PCI_COMMAND, &cmd);
1914b84106b4SBjorn Helgaas if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
19157506dc79SFrederick Lawler pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1916b84106b4SBjorn Helgaas cmd &= ~PCI_COMMAND_IO;
1917b84106b4SBjorn Helgaas cmd &= ~PCI_COMMAND_MEMORY;
1918b84106b4SBjorn Helgaas pci_write_config_word(dev, PCI_COMMAND, cmd);
1919b84106b4SBjorn Helgaas }
1920b84106b4SBjorn Helgaas }
1921b84106b4SBjorn Helgaas
192299b3c58fSPiotr Gregor dev->broken_intx_masking = pci_intx_mask_broken(dev);
192399b3c58fSPiotr Gregor
19241da177e4SLinus Torvalds switch (dev->hdr_type) { /* header type */
19251da177e4SLinus Torvalds case PCI_HEADER_TYPE_NORMAL: /* standard header */
19261da177e4SLinus Torvalds if (class == PCI_CLASS_BRIDGE_PCI)
19271da177e4SLinus Torvalds goto bad;
19281da177e4SLinus Torvalds pci_read_irq(dev);
19291da177e4SLinus Torvalds pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1930cf0921beSKarimAllah Ahmed
1931cf0921beSKarimAllah Ahmed pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device);
1932368c73d4SAlan Cox
1933368c73d4SAlan Cox /*
1934368c73d4SAlan Cox * Do the ugly legacy mode stuff here rather than broken chip
1935368c73d4SAlan Cox * quirk code. Legacy mode ATA controllers have fixed
1936368c73d4SAlan Cox * addresses. These are not always echoed in BAR0-3, and
1937368c73d4SAlan Cox * BAR0-3 in a few cases contain junk!
1938368c73d4SAlan Cox */
1939368c73d4SAlan Cox if (class == PCI_CLASS_STORAGE_IDE) {
1940368c73d4SAlan Cox u8 progif;
1941368c73d4SAlan Cox pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1942368c73d4SAlan Cox if ((progif & 1) == 0) {
19435bfa14edSBjorn Helgaas region.start = 0x1F0;
19445bfa14edSBjorn Helgaas region.end = 0x1F7;
19455bfa14edSBjorn Helgaas res = &dev->resource[0];
19465bfa14edSBjorn Helgaas res->flags = LEGACY_IO_RESOURCE;
1947fc279850SYinghai Lu pcibios_bus_to_resource(dev->bus, res, ®ion);
19487506dc79SFrederick Lawler pci_info(dev, "legacy IDE quirk: reg 0x10: %pR\n",
1949075eb9e3SBjorn Helgaas res);
19505bfa14edSBjorn Helgaas region.start = 0x3F6;
19515bfa14edSBjorn Helgaas region.end = 0x3F6;
19525bfa14edSBjorn Helgaas res = &dev->resource[1];
19535bfa14edSBjorn Helgaas res->flags = LEGACY_IO_RESOURCE;
1954fc279850SYinghai Lu pcibios_bus_to_resource(dev->bus, res, ®ion);
19557506dc79SFrederick Lawler pci_info(dev, "legacy IDE quirk: reg 0x14: %pR\n",
1956075eb9e3SBjorn Helgaas res);
1957368c73d4SAlan Cox }
1958368c73d4SAlan Cox if ((progif & 4) == 0) {
19595bfa14edSBjorn Helgaas region.start = 0x170;
19605bfa14edSBjorn Helgaas region.end = 0x177;
19615bfa14edSBjorn Helgaas res = &dev->resource[2];
19625bfa14edSBjorn Helgaas res->flags = LEGACY_IO_RESOURCE;
1963fc279850SYinghai Lu pcibios_bus_to_resource(dev->bus, res, ®ion);
19647506dc79SFrederick Lawler pci_info(dev, "legacy IDE quirk: reg 0x18: %pR\n",
1965075eb9e3SBjorn Helgaas res);
19665bfa14edSBjorn Helgaas region.start = 0x376;
19675bfa14edSBjorn Helgaas region.end = 0x376;
19685bfa14edSBjorn Helgaas res = &dev->resource[3];
19695bfa14edSBjorn Helgaas res->flags = LEGACY_IO_RESOURCE;
1970fc279850SYinghai Lu pcibios_bus_to_resource(dev->bus, res, ®ion);
19717506dc79SFrederick Lawler pci_info(dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1972075eb9e3SBjorn Helgaas res);
1973368c73d4SAlan Cox }
1974368c73d4SAlan Cox }
19751da177e4SLinus Torvalds break;
19761da177e4SLinus Torvalds
19771da177e4SLinus Torvalds case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
19783e466e2dSBjorn Helgaas /*
19793e466e2dSBjorn Helgaas * The PCI-to-PCI bridge spec requires that subtractive
19803e466e2dSBjorn Helgaas * decoding (i.e. transparent) bridge must have programming
19813e466e2dSBjorn Helgaas * interface code of 0x01.
19823e466e2dSBjorn Helgaas */
19833efd273bSKristen Accardi pci_read_irq(dev);
19841da177e4SLinus Torvalds dev->transparent = ((dev->class & 0xff) == 1);
19851da177e4SLinus Torvalds pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
198651c48b31SBjorn Helgaas pci_read_bridge_windows(dev);
198728760489SEric W. Biederman set_pcie_hotplug_bridge(dev);
1988bc577d2bSGabe Black pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1989bc577d2bSGabe Black if (pos) {
1990bc577d2bSGabe Black pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1991bc577d2bSGabe Black pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1992bc577d2bSGabe Black }
19931da177e4SLinus Torvalds break;
19941da177e4SLinus Torvalds
19951da177e4SLinus Torvalds case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
19961da177e4SLinus Torvalds if (class != PCI_CLASS_BRIDGE_CARDBUS)
19971da177e4SLinus Torvalds goto bad;
19981da177e4SLinus Torvalds pci_read_irq(dev);
19991da177e4SLinus Torvalds pci_read_bases(dev, 1, 0);
20001da177e4SLinus Torvalds pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
20011da177e4SLinus Torvalds pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
20021da177e4SLinus Torvalds break;
20031da177e4SLinus Torvalds
20041da177e4SLinus Torvalds default: /* unknown header */
20057506dc79SFrederick Lawler pci_err(dev, "unknown header type %02x, ignoring device\n",
2006227f0647SRyan Desfosses dev->hdr_type);
2007375553a9SShanker Donthineni pci_release_of_node(dev);
2008480b93b7SYu Zhao return -EIO;
20091da177e4SLinus Torvalds
20101da177e4SLinus Torvalds bad:
20117506dc79SFrederick Lawler pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n",
2012227f0647SRyan Desfosses dev->class, dev->hdr_type);
20132b4aed1dSBjorn Helgaas dev->class = PCI_CLASS_NOT_DEFINED << 8;
20141da177e4SLinus Torvalds }
20151da177e4SLinus Torvalds
20161da177e4SLinus Torvalds /* We found a fine healthy device, go go go... */
20171da177e4SLinus Torvalds return 0;
20181da177e4SLinus Torvalds }
20191da177e4SLinus Torvalds
pci_configure_mps(struct pci_dev * dev)20209dae3a97SBjorn Helgaas static void pci_configure_mps(struct pci_dev *dev)
20219dae3a97SBjorn Helgaas {
20229dae3a97SBjorn Helgaas struct pci_dev *bridge = pci_upstream_bridge(dev);
20239f0e8935SMyron Stowe int mps, mpss, p_mps, rc;
20249dae3a97SBjorn Helgaas
2025aa0ce96dSAshok Raj if (!pci_is_pcie(dev))
20269dae3a97SBjorn Helgaas return;
20279dae3a97SBjorn Helgaas
20283dbe97efSMyron Stowe /* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */
20293dbe97efSMyron Stowe if (dev->is_virtfn)
20303dbe97efSMyron Stowe return;
20313dbe97efSMyron Stowe
2032aa0ce96dSAshok Raj /*
2033aa0ce96dSAshok Raj * For Root Complex Integrated Endpoints, program the maximum
2034aa0ce96dSAshok Raj * supported value unless limited by the PCIE_BUS_PEER2PEER case.
2035aa0ce96dSAshok Raj */
2036aa0ce96dSAshok Raj if (pci_pcie_type(dev) == PCI_EXP_TYPE_RC_END) {
2037aa0ce96dSAshok Raj if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2038aa0ce96dSAshok Raj mps = 128;
2039aa0ce96dSAshok Raj else
2040aa0ce96dSAshok Raj mps = 128 << dev->pcie_mpss;
2041aa0ce96dSAshok Raj rc = pcie_set_mps(dev, mps);
2042aa0ce96dSAshok Raj if (rc) {
2043aa0ce96dSAshok Raj pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2044aa0ce96dSAshok Raj mps);
2045aa0ce96dSAshok Raj }
2046aa0ce96dSAshok Raj return;
2047aa0ce96dSAshok Raj }
2048aa0ce96dSAshok Raj
2049aa0ce96dSAshok Raj if (!bridge || !pci_is_pcie(bridge))
2050aa0ce96dSAshok Raj return;
2051aa0ce96dSAshok Raj
20529dae3a97SBjorn Helgaas mps = pcie_get_mps(dev);
20539dae3a97SBjorn Helgaas p_mps = pcie_get_mps(bridge);
20549dae3a97SBjorn Helgaas
20559dae3a97SBjorn Helgaas if (mps == p_mps)
20569dae3a97SBjorn Helgaas return;
20579dae3a97SBjorn Helgaas
20589dae3a97SBjorn Helgaas if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
20597506dc79SFrederick Lawler pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
20609dae3a97SBjorn Helgaas mps, pci_name(bridge), p_mps);
20619dae3a97SBjorn Helgaas return;
20629dae3a97SBjorn Helgaas }
206327d868b5SKeith Busch
206427d868b5SKeith Busch /*
206527d868b5SKeith Busch * Fancier MPS configuration is done later by
206627d868b5SKeith Busch * pcie_bus_configure_settings()
206727d868b5SKeith Busch */
206827d868b5SKeith Busch if (pcie_bus_config != PCIE_BUS_DEFAULT)
206927d868b5SKeith Busch return;
207027d868b5SKeith Busch
20719f0e8935SMyron Stowe mpss = 128 << dev->pcie_mpss;
20729f0e8935SMyron Stowe if (mpss < p_mps && pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
20739f0e8935SMyron Stowe pcie_set_mps(bridge, mpss);
20749f0e8935SMyron Stowe pci_info(dev, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n",
20759f0e8935SMyron Stowe mpss, p_mps, 128 << bridge->pcie_mpss);
20769f0e8935SMyron Stowe p_mps = pcie_get_mps(bridge);
20779f0e8935SMyron Stowe }
20789f0e8935SMyron Stowe
207927d868b5SKeith Busch rc = pcie_set_mps(dev, p_mps);
208027d868b5SKeith Busch if (rc) {
20817506dc79SFrederick Lawler pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
208227d868b5SKeith Busch p_mps);
208327d868b5SKeith Busch return;
208427d868b5SKeith Busch }
208527d868b5SKeith Busch
20867506dc79SFrederick Lawler pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n",
20879f0e8935SMyron Stowe p_mps, mps, mpss);
20889dae3a97SBjorn Helgaas }
20899dae3a97SBjorn Helgaas
pci_configure_extended_tags(struct pci_dev * dev,void * ign)209062ce94a7SSinan Kaya int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
209160db3a4dSSinan Kaya {
209262ce94a7SSinan Kaya struct pci_host_bridge *host;
209362ce94a7SSinan Kaya u32 cap;
209462ce94a7SSinan Kaya u16 ctl;
209560db3a4dSSinan Kaya int ret;
209660db3a4dSSinan Kaya
209760db3a4dSSinan Kaya if (!pci_is_pcie(dev))
209862ce94a7SSinan Kaya return 0;
209960db3a4dSSinan Kaya
210062ce94a7SSinan Kaya ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
210160db3a4dSSinan Kaya if (ret)
210262ce94a7SSinan Kaya return 0;
210360db3a4dSSinan Kaya
210462ce94a7SSinan Kaya if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
210562ce94a7SSinan Kaya return 0;
210662ce94a7SSinan Kaya
210762ce94a7SSinan Kaya ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
210862ce94a7SSinan Kaya if (ret)
210962ce94a7SSinan Kaya return 0;
211062ce94a7SSinan Kaya
211162ce94a7SSinan Kaya host = pci_find_host_bridge(dev->bus);
211262ce94a7SSinan Kaya if (!host)
211362ce94a7SSinan Kaya return 0;
211462ce94a7SSinan Kaya
211562ce94a7SSinan Kaya /*
211662ce94a7SSinan Kaya * If some device in the hierarchy doesn't handle Extended Tags
211762ce94a7SSinan Kaya * correctly, make sure they're disabled.
211862ce94a7SSinan Kaya */
211962ce94a7SSinan Kaya if (host->no_ext_tags) {
212062ce94a7SSinan Kaya if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
21217506dc79SFrederick Lawler pci_info(dev, "disabling Extended Tags\n");
212262ce94a7SSinan Kaya pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
212362ce94a7SSinan Kaya PCI_EXP_DEVCTL_EXT_TAG);
212462ce94a7SSinan Kaya }
212562ce94a7SSinan Kaya return 0;
212662ce94a7SSinan Kaya }
212762ce94a7SSinan Kaya
212862ce94a7SSinan Kaya if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
21297506dc79SFrederick Lawler pci_info(dev, "enabling Extended Tags\n");
213060db3a4dSSinan Kaya pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
213160db3a4dSSinan Kaya PCI_EXP_DEVCTL_EXT_TAG);
213260db3a4dSSinan Kaya }
213362ce94a7SSinan Kaya return 0;
213462ce94a7SSinan Kaya }
213560db3a4dSSinan Kaya
2136a99b646aSdingtianhong /**
2137a99b646aSdingtianhong * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
2138a99b646aSdingtianhong * @dev: PCI device to query
2139a99b646aSdingtianhong *
2140a99b646aSdingtianhong * Returns true if the device has enabled relaxed ordering attribute.
2141a99b646aSdingtianhong */
pcie_relaxed_ordering_enabled(struct pci_dev * dev)2142a99b646aSdingtianhong bool pcie_relaxed_ordering_enabled(struct pci_dev *dev)
2143a99b646aSdingtianhong {
2144a99b646aSdingtianhong u16 v;
2145a99b646aSdingtianhong
2146a99b646aSdingtianhong pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v);
2147a99b646aSdingtianhong
2148a99b646aSdingtianhong return !!(v & PCI_EXP_DEVCTL_RELAX_EN);
2149a99b646aSdingtianhong }
2150a99b646aSdingtianhong EXPORT_SYMBOL(pcie_relaxed_ordering_enabled);
2151a99b646aSdingtianhong
pci_configure_relaxed_ordering(struct pci_dev * dev)2152a99b646aSdingtianhong static void pci_configure_relaxed_ordering(struct pci_dev *dev)
2153a99b646aSdingtianhong {
2154a99b646aSdingtianhong struct pci_dev *root;
2155a99b646aSdingtianhong
215686b4ad7dSBjorn Helgaas /* PCI_EXP_DEVCTL_RELAX_EN is RsvdP in VFs */
2157a99b646aSdingtianhong if (dev->is_virtfn)
2158a99b646aSdingtianhong return;
2159a99b646aSdingtianhong
2160a99b646aSdingtianhong if (!pcie_relaxed_ordering_enabled(dev))
2161a99b646aSdingtianhong return;
2162a99b646aSdingtianhong
2163a99b646aSdingtianhong /*
2164a99b646aSdingtianhong * For now, we only deal with Relaxed Ordering issues with Root
2165a99b646aSdingtianhong * Ports. Peer-to-Peer DMA is another can of worms.
2166a99b646aSdingtianhong */
21676ae72bfaSYicong Yang root = pcie_find_root_port(dev);
2168a99b646aSdingtianhong if (!root)
2169a99b646aSdingtianhong return;
2170a99b646aSdingtianhong
2171a99b646aSdingtianhong if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) {
2172a99b646aSdingtianhong pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2173a99b646aSdingtianhong PCI_EXP_DEVCTL_RELAX_EN);
21747506dc79SFrederick Lawler pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n");
2175a99b646aSdingtianhong }
2176a99b646aSdingtianhong }
2177a99b646aSdingtianhong
pci_configure_ltr(struct pci_dev * dev)2178c46fd358SBjorn Helgaas static void pci_configure_ltr(struct pci_dev *dev)
2179c46fd358SBjorn Helgaas {
2180c46fd358SBjorn Helgaas #ifdef CONFIG_PCIEASPM
2181af8bb9f8SBjorn Helgaas struct pci_host_bridge *host = pci_find_host_bridge(dev->bus);
2182c46fd358SBjorn Helgaas struct pci_dev *bridge;
218310ecc818SBjorn Helgaas u32 cap, ctl;
2184af8bb9f8SBjorn Helgaas
2185c46fd358SBjorn Helgaas if (!pci_is_pcie(dev))
2186c46fd358SBjorn Helgaas return;
2187c46fd358SBjorn Helgaas
2188ecdf57b4SSaheed O. Bolarinwa /* Read L1 PM substate capabilities */
2189ecdf57b4SSaheed O. Bolarinwa dev->l1ss = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_L1SS);
2190ecdf57b4SSaheed O. Bolarinwa
2191c46fd358SBjorn Helgaas pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2192c46fd358SBjorn Helgaas if (!(cap & PCI_EXP_DEVCAP2_LTR))
2193c46fd358SBjorn Helgaas return;
2194c46fd358SBjorn Helgaas
219510ecc818SBjorn Helgaas pcie_capability_read_dword(dev, PCI_EXP_DEVCTL2, &ctl);
219610ecc818SBjorn Helgaas if (ctl & PCI_EXP_DEVCTL2_LTR_EN) {
219710ecc818SBjorn Helgaas if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) {
2198c46fd358SBjorn Helgaas dev->ltr_path = 1;
219910ecc818SBjorn Helgaas return;
220010ecc818SBjorn Helgaas }
220110ecc818SBjorn Helgaas
2202c46fd358SBjorn Helgaas bridge = pci_upstream_bridge(dev);
2203c46fd358SBjorn Helgaas if (bridge && bridge->ltr_path)
2204c46fd358SBjorn Helgaas dev->ltr_path = 1;
220510ecc818SBjorn Helgaas
220610ecc818SBjorn Helgaas return;
2207c46fd358SBjorn Helgaas }
2208c46fd358SBjorn Helgaas
220910ecc818SBjorn Helgaas if (!host->native_ltr)
221010ecc818SBjorn Helgaas return;
221110ecc818SBjorn Helgaas
221210ecc818SBjorn Helgaas /*
221310ecc818SBjorn Helgaas * Software must not enable LTR in an Endpoint unless the Root
221410ecc818SBjorn Helgaas * Complex and all intermediate Switches indicate support for LTR.
221510ecc818SBjorn Helgaas * PCIe r4.0, sec 6.18.
221610ecc818SBjorn Helgaas */
2217e1b0d0bbSMingchuang Qiao if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) {
2218e1b0d0bbSMingchuang Qiao pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2219e1b0d0bbSMingchuang Qiao PCI_EXP_DEVCTL2_LTR_EN);
2220e1b0d0bbSMingchuang Qiao dev->ltr_path = 1;
2221e1b0d0bbSMingchuang Qiao return;
2222e1b0d0bbSMingchuang Qiao }
2223e1b0d0bbSMingchuang Qiao
2224e1b0d0bbSMingchuang Qiao /*
2225e1b0d0bbSMingchuang Qiao * If we're configuring a hot-added device, LTR was likely
2226e1b0d0bbSMingchuang Qiao * disabled in the upstream bridge, so re-enable it before enabling
2227e1b0d0bbSMingchuang Qiao * it in the new device.
2228e1b0d0bbSMingchuang Qiao */
2229e1b0d0bbSMingchuang Qiao bridge = pci_upstream_bridge(dev);
2230e1b0d0bbSMingchuang Qiao if (bridge && bridge->ltr_path) {
2231e1b0d0bbSMingchuang Qiao pci_bridge_reconfigure_ltr(dev);
2232c46fd358SBjorn Helgaas pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2233c46fd358SBjorn Helgaas PCI_EXP_DEVCTL2_LTR_EN);
223410ecc818SBjorn Helgaas dev->ltr_path = 1;
223510ecc818SBjorn Helgaas }
2236c46fd358SBjorn Helgaas #endif
2237c46fd358SBjorn Helgaas }
2238c46fd358SBjorn Helgaas
pci_configure_eetlp_prefix(struct pci_dev * dev)22397ce3f912SSinan Kaya static void pci_configure_eetlp_prefix(struct pci_dev *dev)
22407ce3f912SSinan Kaya {
22417ce3f912SSinan Kaya #ifdef CONFIG_PCI_PASID
22427ce3f912SSinan Kaya struct pci_dev *bridge;
22439d27e39dSFelix Kuehling int pcie_type;
22447ce3f912SSinan Kaya u32 cap;
22457ce3f912SSinan Kaya
22467ce3f912SSinan Kaya if (!pci_is_pcie(dev))
22477ce3f912SSinan Kaya return;
22487ce3f912SSinan Kaya
22497ce3f912SSinan Kaya pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
22507ce3f912SSinan Kaya if (!(cap & PCI_EXP_DEVCAP2_EE_PREFIX))
22517ce3f912SSinan Kaya return;
22527ce3f912SSinan Kaya
22539d27e39dSFelix Kuehling pcie_type = pci_pcie_type(dev);
22549d27e39dSFelix Kuehling if (pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
22559d27e39dSFelix Kuehling pcie_type == PCI_EXP_TYPE_RC_END)
22567ce3f912SSinan Kaya dev->eetlp_prefix_path = 1;
22577ce3f912SSinan Kaya else {
22587ce3f912SSinan Kaya bridge = pci_upstream_bridge(dev);
22597ce3f912SSinan Kaya if (bridge && bridge->eetlp_prefix_path)
22607ce3f912SSinan Kaya dev->eetlp_prefix_path = 1;
22617ce3f912SSinan Kaya }
22627ce3f912SSinan Kaya #endif
22637ce3f912SSinan Kaya }
22647ce3f912SSinan Kaya
pci_configure_serr(struct pci_dev * dev)2265b4f6dcb9SBharat Kumar Gogada static void pci_configure_serr(struct pci_dev *dev)
2266b4f6dcb9SBharat Kumar Gogada {
2267b4f6dcb9SBharat Kumar Gogada u16 control;
2268b4f6dcb9SBharat Kumar Gogada
2269b4f6dcb9SBharat Kumar Gogada if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
2270b4f6dcb9SBharat Kumar Gogada
2271b4f6dcb9SBharat Kumar Gogada /*
2272b4f6dcb9SBharat Kumar Gogada * A bridge will not forward ERR_ messages coming from an
2273b4f6dcb9SBharat Kumar Gogada * endpoint unless SERR# forwarding is enabled.
2274b4f6dcb9SBharat Kumar Gogada */
2275b4f6dcb9SBharat Kumar Gogada pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &control);
2276b4f6dcb9SBharat Kumar Gogada if (!(control & PCI_BRIDGE_CTL_SERR)) {
2277b4f6dcb9SBharat Kumar Gogada control |= PCI_BRIDGE_CTL_SERR;
2278b4f6dcb9SBharat Kumar Gogada pci_write_config_word(dev, PCI_BRIDGE_CONTROL, control);
2279b4f6dcb9SBharat Kumar Gogada }
2280b4f6dcb9SBharat Kumar Gogada }
2281b4f6dcb9SBharat Kumar Gogada }
2282b4f6dcb9SBharat Kumar Gogada
pci_configure_device(struct pci_dev * dev)22836cd33649SBjorn Helgaas static void pci_configure_device(struct pci_dev *dev)
22846cd33649SBjorn Helgaas {
22859dae3a97SBjorn Helgaas pci_configure_mps(dev);
228662ce94a7SSinan Kaya pci_configure_extended_tags(dev, NULL);
2287a99b646aSdingtianhong pci_configure_relaxed_ordering(dev);
2288c46fd358SBjorn Helgaas pci_configure_ltr(dev);
22897ce3f912SSinan Kaya pci_configure_eetlp_prefix(dev);
2290b4f6dcb9SBharat Kumar Gogada pci_configure_serr(dev);
22919dae3a97SBjorn Helgaas
22924a2dbeddSKrzysztof Wilczynski pci_acpi_program_hp_params(dev);
22936cd33649SBjorn Helgaas }
22946cd33649SBjorn Helgaas
pci_release_capabilities(struct pci_dev * dev)2295201de56eSZhao, Yu static void pci_release_capabilities(struct pci_dev *dev)
2296201de56eSZhao, Yu {
2297db89ccbeSRajat Jain pci_aer_exit(dev);
229890655631SSean V Kelley pci_rcec_exit(dev);
2299d1b054daSYu Zhao pci_iov_release(dev);
2300f796841eSYinghai Lu pci_free_cap_save_buffers(dev);
2301201de56eSZhao, Yu }
2302201de56eSZhao, Yu
23031da177e4SLinus Torvalds /**
23043e466e2dSBjorn Helgaas * pci_release_dev - Free a PCI device structure when all users of it are
23053e466e2dSBjorn Helgaas * finished
23061da177e4SLinus Torvalds * @dev: device that's been disconnected
23071da177e4SLinus Torvalds *
23083e466e2dSBjorn Helgaas * Will be called only by the device core when all users of this PCI device are
23091da177e4SLinus Torvalds * done.
23101da177e4SLinus Torvalds */
pci_release_dev(struct device * dev)23111da177e4SLinus Torvalds static void pci_release_dev(struct device *dev)
23121da177e4SLinus Torvalds {
231304480094SRafael J. Wysocki struct pci_dev *pci_dev;
23141da177e4SLinus Torvalds
231504480094SRafael J. Wysocki pci_dev = to_pci_dev(dev);
2316201de56eSZhao, Yu pci_release_capabilities(pci_dev);
231798d9f30cSBenjamin Herrenschmidt pci_release_of_node(pci_dev);
23186ae32c53SSebastian Ott pcibios_release_device(pci_dev);
23198b1fce04SGu Zheng pci_bus_put(pci_dev->bus);
2320782a985dSAlex Williamson kfree(pci_dev->driver_override);
2321c6635792SAndy Shevchenko bitmap_free(pci_dev->dma_alias_mask);
2322ea4aae05SNiklas Schnelle dev_dbg(dev, "device released\n");
23231da177e4SLinus Torvalds kfree(pci_dev);
23241da177e4SLinus Torvalds }
23251da177e4SLinus Torvalds
pci_alloc_dev(struct pci_bus * bus)23263c6e6ae7SGu Zheng struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
232765891215SMichael Ellerman {
232865891215SMichael Ellerman struct pci_dev *dev;
232965891215SMichael Ellerman
233065891215SMichael Ellerman dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
233165891215SMichael Ellerman if (!dev)
233265891215SMichael Ellerman return NULL;
233365891215SMichael Ellerman
233465891215SMichael Ellerman INIT_LIST_HEAD(&dev->bus_list);
233588e7b167SBrian King dev->dev.type = &pci_dev_type;
23363c6e6ae7SGu Zheng dev->bus = pci_bus_get(bus);
233727829479SIra Weiny dev->driver_exclusive_resource = (struct resource) {
233827829479SIra Weiny .name = "PCI Exclusive",
233927829479SIra Weiny .start = 0,
234027829479SIra Weiny .end = -1,
234127829479SIra Weiny };
234227829479SIra Weiny
23435e70d0acSIlpo Järvinen spin_lock_init(&dev->pcie_cap_lock);
2344cd119b09SThomas Gleixner #ifdef CONFIG_PCI_MSI
2345cd119b09SThomas Gleixner raw_spin_lock_init(&dev->msi_lock);
2346cd119b09SThomas Gleixner #endif
234765891215SMichael Ellerman return dev;
234865891215SMichael Ellerman }
23493c6e6ae7SGu Zheng EXPORT_SYMBOL(pci_alloc_dev);
23503c6e6ae7SGu Zheng
pci_bus_crs_vendor_id(u32 l)235162bc6a6fSSinan Kaya static bool pci_bus_crs_vendor_id(u32 l)
235262bc6a6fSSinan Kaya {
2353b559afd5SIra Weiny return (l & 0xffff) == PCI_VENDOR_ID_PCI_SIG;
235462bc6a6fSSinan Kaya }
235562bc6a6fSSinan Kaya
pci_bus_wait_crs(struct pci_bus * bus,int devfn,u32 * l,int timeout)23566a802ef0SSinan Kaya static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
23576a802ef0SSinan Kaya int timeout)
2358efdc87daSYinghai Lu {
2359efdc87daSYinghai Lu int delay = 1;
2360efdc87daSYinghai Lu
23616a802ef0SSinan Kaya if (!pci_bus_crs_vendor_id(*l))
23626a802ef0SSinan Kaya return true; /* not a CRS completion */
2363efdc87daSYinghai Lu
23646a802ef0SSinan Kaya if (!timeout)
23656a802ef0SSinan Kaya return false; /* CRS, but caller doesn't want to wait */
2366efdc87daSYinghai Lu
236789665a6aSRajat Jain /*
23686a802ef0SSinan Kaya * We got the reserved Vendor ID that indicates a completion with
23696a802ef0SSinan Kaya * Configuration Request Retry Status (CRS). Retry until we get a
23706a802ef0SSinan Kaya * valid Vendor ID or we time out.
237189665a6aSRajat Jain */
237262bc6a6fSSinan Kaya while (pci_bus_crs_vendor_id(*l)) {
23736a802ef0SSinan Kaya if (delay > timeout) {
2374e78e661fSSinan Kaya pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2375e78e661fSSinan Kaya pci_domain_nr(bus), bus->number,
2376e78e661fSSinan Kaya PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2377e78e661fSSinan Kaya
2378efdc87daSYinghai Lu return false;
2379efdc87daSYinghai Lu }
2380e78e661fSSinan Kaya if (delay >= 1000)
2381e78e661fSSinan Kaya pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2382e78e661fSSinan Kaya pci_domain_nr(bus), bus->number,
2383e78e661fSSinan Kaya PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
23849f982756SBjorn Helgaas
23859f982756SBjorn Helgaas msleep(delay);
23869f982756SBjorn Helgaas delay *= 2;
23879f982756SBjorn Helgaas
23889f982756SBjorn Helgaas if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
23899f982756SBjorn Helgaas return false;
2390efdc87daSYinghai Lu }
2391efdc87daSYinghai Lu
2392e78e661fSSinan Kaya if (delay >= 1000)
2393e78e661fSSinan Kaya pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2394e78e661fSSinan Kaya pci_domain_nr(bus), bus->number,
2395e78e661fSSinan Kaya PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2396e78e661fSSinan Kaya
2397efdc87daSYinghai Lu return true;
2398efdc87daSYinghai Lu }
23996a802ef0SSinan Kaya
pci_bus_generic_read_dev_vendor_id(struct pci_bus * bus,int devfn,u32 * l,int timeout)2400aa667c64SJames Puthukattukaran bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
24016a802ef0SSinan Kaya int timeout)
24026a802ef0SSinan Kaya {
2403efdc87daSYinghai Lu if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2404efdc87daSYinghai Lu return false;
2405efdc87daSYinghai Lu
2406fa52b644SNaveen Naidu /* Some broken boards return 0 or ~0 (PCI_ERROR_RESPONSE) if a slot is empty: */
2407fa52b644SNaveen Naidu if (PCI_POSSIBLE_ERROR(*l) || *l == 0x00000000 ||
2408efdc87daSYinghai Lu *l == 0x0000ffff || *l == 0xffff0000)
2409efdc87daSYinghai Lu return false;
2410efdc87daSYinghai Lu
24116a802ef0SSinan Kaya if (pci_bus_crs_vendor_id(*l))
24126a802ef0SSinan Kaya return pci_bus_wait_crs(bus, devfn, l, timeout);
2413efdc87daSYinghai Lu
2414efdc87daSYinghai Lu return true;
2415efdc87daSYinghai Lu }
2416aa667c64SJames Puthukattukaran
pci_bus_read_dev_vendor_id(struct pci_bus * bus,int devfn,u32 * l,int timeout)2417aa667c64SJames Puthukattukaran bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2418aa667c64SJames Puthukattukaran int timeout)
2419aa667c64SJames Puthukattukaran {
2420aa667c64SJames Puthukattukaran #ifdef CONFIG_PCI_QUIRKS
2421aa667c64SJames Puthukattukaran struct pci_dev *bridge = bus->self;
2422aa667c64SJames Puthukattukaran
2423aa667c64SJames Puthukattukaran /*
2424aa667c64SJames Puthukattukaran * Certain IDT switches have an issue where they improperly trigger
2425aa667c64SJames Puthukattukaran * ACS Source Validation errors on completions for config reads.
2426aa667c64SJames Puthukattukaran */
2427aa667c64SJames Puthukattukaran if (bridge && bridge->vendor == PCI_VENDOR_ID_IDT &&
2428aa667c64SJames Puthukattukaran bridge->device == 0x80b5)
2429aa667c64SJames Puthukattukaran return pci_idt_bus_quirk(bus, devfn, l, timeout);
2430aa667c64SJames Puthukattukaran #endif
2431aa667c64SJames Puthukattukaran
2432aa667c64SJames Puthukattukaran return pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
2433aa667c64SJames Puthukattukaran }
2434efdc87daSYinghai Lu EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
2435efdc87daSYinghai Lu
24361da177e4SLinus Torvalds /*
24373e466e2dSBjorn Helgaas * Read the config data for a PCI device, sanity-check it,
24383e466e2dSBjorn Helgaas * and fill in the dev structure.
24391da177e4SLinus Torvalds */
pci_scan_device(struct pci_bus * bus,int devfn)24407f7b5de2SAdrian Bunk static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
24411da177e4SLinus Torvalds {
24421da177e4SLinus Torvalds struct pci_dev *dev;
24431da177e4SLinus Torvalds u32 l;
24441da177e4SLinus Torvalds
2445efdc87daSYinghai Lu if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
24461da177e4SLinus Torvalds return NULL;
24471da177e4SLinus Torvalds
24488b1fce04SGu Zheng dev = pci_alloc_dev(bus);
24491da177e4SLinus Torvalds if (!dev)
24501da177e4SLinus Torvalds return NULL;
24511da177e4SLinus Torvalds
24521da177e4SLinus Torvalds dev->devfn = devfn;
24531da177e4SLinus Torvalds dev->vendor = l & 0xffff;
24541da177e4SLinus Torvalds dev->device = (l >> 16) & 0xffff;
24551da177e4SLinus Torvalds
2456480b93b7SYu Zhao if (pci_setup_device(dev)) {
24578b1fce04SGu Zheng pci_bus_put(dev->bus);
24581da177e4SLinus Torvalds kfree(dev);
24591da177e4SLinus Torvalds return NULL;
24601da177e4SLinus Torvalds }
2461cdb9b9f7SPaul Mackerras
2462cdb9b9f7SPaul Mackerras return dev;
2463cdb9b9f7SPaul Mackerras }
2464cdb9b9f7SPaul Mackerras
pcie_report_downtraining(struct pci_dev * dev)24650fa635aeSLukas Wunner void pcie_report_downtraining(struct pci_dev *dev)
24662d1ce5ecSAlexandru Gagniuc {
24672d1ce5ecSAlexandru Gagniuc if (!pci_is_pcie(dev))
24682d1ce5ecSAlexandru Gagniuc return;
24692d1ce5ecSAlexandru Gagniuc
24702d1ce5ecSAlexandru Gagniuc /* Look from the device up to avoid downstream ports with no devices */
24712d1ce5ecSAlexandru Gagniuc if ((pci_pcie_type(dev) != PCI_EXP_TYPE_ENDPOINT) &&
24722d1ce5ecSAlexandru Gagniuc (pci_pcie_type(dev) != PCI_EXP_TYPE_LEG_END) &&
24732d1ce5ecSAlexandru Gagniuc (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM))
24742d1ce5ecSAlexandru Gagniuc return;
24752d1ce5ecSAlexandru Gagniuc
24762d1ce5ecSAlexandru Gagniuc /* Multi-function PCIe devices share the same link/status */
24772d1ce5ecSAlexandru Gagniuc if (PCI_FUNC(dev->devfn) != 0 || dev->is_virtfn)
24782d1ce5ecSAlexandru Gagniuc return;
24792d1ce5ecSAlexandru Gagniuc
24802d1ce5ecSAlexandru Gagniuc /* Print link status only if the device is constrained by the fabric */
24812d1ce5ecSAlexandru Gagniuc __pcie_print_link_status(dev, false);
24822d1ce5ecSAlexandru Gagniuc }
24832d1ce5ecSAlexandru Gagniuc
pci_init_capabilities(struct pci_dev * dev)2484201de56eSZhao, Yu static void pci_init_capabilities(struct pci_dev *dev)
2485201de56eSZhao, Yu {
24869d8b738bSBjorn Helgaas pci_ea_init(dev); /* Enhanced Allocation */
2487cbc40d5cSBjorn Helgaas pci_msi_init(dev); /* Disable MSI */
2488cbc40d5cSBjorn Helgaas pci_msix_init(dev); /* Disable MSI-X */
2489201de56eSZhao, Yu
249063f4898aSRafael J. Wysocki /* Buffers for saving PCIe and PCI-X capabilities */
249163f4898aSRafael J. Wysocki pci_allocate_cap_save_buffers(dev);
249263f4898aSRafael J. Wysocki
24939d8b738bSBjorn Helgaas pci_pm_init(dev); /* Power Management */
24949d8b738bSBjorn Helgaas pci_vpd_init(dev); /* Vital Product Data */
24959d8b738bSBjorn Helgaas pci_configure_ari(dev); /* Alternative Routing-ID Forwarding */
24969d8b738bSBjorn Helgaas pci_iov_init(dev); /* Single Root I/O Virtualization */
24979d8b738bSBjorn Helgaas pci_ats_init(dev); /* Address Translation Services */
24987e124c40SBjorn Helgaas pci_pri_init(dev); /* Page Request Interface */
24997e124c40SBjorn Helgaas pci_pasid_init(dev); /* Process Address Space ID */
250052fbf5bdSRajat Jain pci_acs_init(dev); /* Access Control Services */
25019d8b738bSBjorn Helgaas pci_ptm_init(dev); /* Precision Time Measurement */
25029d8b738bSBjorn Helgaas pci_aer_init(dev); /* Advanced Error Reporting */
250327005618SKuppuswamy Sathyanarayanan pci_dpc_init(dev); /* Downstream Port Containment */
250490655631SSean V Kelley pci_rcec_init(dev); /* Root Complex Event Collector */
2505ac048403SLukas Wunner pci_doe_init(dev); /* Data Object Exchange */
25065b0764caSBjorn Helgaas
25072d1ce5ecSAlexandru Gagniuc pcie_report_downtraining(dev);
2508e20afa06SAmey Narkhede pci_init_reset_methods(dev);
2509201de56eSZhao, Yu }
2510201de56eSZhao, Yu
2511098259ebSMarc Zyngier /*
25123e466e2dSBjorn Helgaas * This is the equivalent of pci_host_bridge_msi_domain() that acts on
2513098259ebSMarc Zyngier * devices. Firmware interfaces that can select the MSI domain on a
2514098259ebSMarc Zyngier * per-device basis should be called from here.
2515098259ebSMarc Zyngier */
pci_dev_msi_domain(struct pci_dev * dev)2516098259ebSMarc Zyngier static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
2517098259ebSMarc Zyngier {
2518098259ebSMarc Zyngier struct irq_domain *d;
2519098259ebSMarc Zyngier
2520098259ebSMarc Zyngier /*
252106dc660eSOliver O'Halloran * If a domain has been set through the pcibios_device_add()
2522098259ebSMarc Zyngier * callback, then this is the one (platform code knows best).
2523098259ebSMarc Zyngier */
2524098259ebSMarc Zyngier d = dev_get_msi_domain(&dev->dev);
2525098259ebSMarc Zyngier if (d)
2526098259ebSMarc Zyngier return d;
2527098259ebSMarc Zyngier
252854fa97eeSMarc Zyngier /*
252954fa97eeSMarc Zyngier * Let's see if we have a firmware interface able to provide
253054fa97eeSMarc Zyngier * the domain.
253154fa97eeSMarc Zyngier */
253254fa97eeSMarc Zyngier d = pci_msi_get_device_domain(dev);
253354fa97eeSMarc Zyngier if (d)
253454fa97eeSMarc Zyngier return d;
253554fa97eeSMarc Zyngier
2536098259ebSMarc Zyngier return NULL;
2537098259ebSMarc Zyngier }
2538098259ebSMarc Zyngier
pci_set_msi_domain(struct pci_dev * dev)253944aa0c65SMarc Zyngier static void pci_set_msi_domain(struct pci_dev *dev)
254044aa0c65SMarc Zyngier {
2541098259ebSMarc Zyngier struct irq_domain *d;
2542098259ebSMarc Zyngier
254344aa0c65SMarc Zyngier /*
2544098259ebSMarc Zyngier * If the platform or firmware interfaces cannot supply a
2545098259ebSMarc Zyngier * device-specific MSI domain, then inherit the default domain
2546098259ebSMarc Zyngier * from the host bridge itself.
254744aa0c65SMarc Zyngier */
2548098259ebSMarc Zyngier d = pci_dev_msi_domain(dev);
2549098259ebSMarc Zyngier if (!d)
2550098259ebSMarc Zyngier d = dev_get_msi_domain(&dev->bus->dev);
2551098259ebSMarc Zyngier
2552098259ebSMarc Zyngier dev_set_msi_domain(&dev->dev, d);
255344aa0c65SMarc Zyngier }
255444aa0c65SMarc Zyngier
pci_device_add(struct pci_dev * dev,struct pci_bus * bus)255596bde06aSSam Ravnborg void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
2556cdb9b9f7SPaul Mackerras {
25574f535093SYinghai Lu int ret;
25584f535093SYinghai Lu
25596cd33649SBjorn Helgaas pci_configure_device(dev);
25606cd33649SBjorn Helgaas
25611da177e4SLinus Torvalds device_initialize(&dev->dev);
25621da177e4SLinus Torvalds dev->dev.release = pci_release_dev;
25631da177e4SLinus Torvalds
25647629d19aSYinghai Lu set_dev_node(&dev->dev, pcibus_to_node(bus));
25651da177e4SLinus Torvalds dev->dev.dma_mask = &dev->dma_mask;
25664d57cdfaSFUJITA Tomonori dev->dev.dma_parms = &dev->dma_parms;
25671da177e4SLinus Torvalds dev->dev.coherent_dma_mask = 0xffffffffull;
25681da177e4SLinus Torvalds
2569b0da3498SChristoph Hellwig dma_set_max_seg_size(&dev->dev, 65536);
2570a6f44cf9SChristoph Hellwig dma_set_seg_boundary(&dev->dev, 0xffffffff);
25714d57cdfaSFUJITA Tomonori
2572a89c8224SMaciej W. Rozycki pcie_failed_link_retrain(dev);
2573a89c8224SMaciej W. Rozycki
25741da177e4SLinus Torvalds /* Fix up broken headers */
25751da177e4SLinus Torvalds pci_fixup_device(pci_fixup_header, dev);
25761da177e4SLinus Torvalds
25772069ecfbSYinghai Lu pci_reassigndev_resource_alignment(dev);
25782069ecfbSYinghai Lu
25794b77b0a2SRafael J. Wysocki dev->state_saved = false;
25804b77b0a2SRafael J. Wysocki
2581201de56eSZhao, Yu pci_init_capabilities(dev);
2582eb9d0fe4SRafael J. Wysocki
25831da177e4SLinus Torvalds /*
25841da177e4SLinus Torvalds * Add the device to our list of discovered devices
25851da177e4SLinus Torvalds * and the bus list for fixup functions, etc.
25861da177e4SLinus Torvalds */
2587d71374daSZhang Yanmin down_write(&pci_bus_sem);
25881da177e4SLinus Torvalds list_add_tail(&dev->bus_list, &bus->devices);
2589d71374daSZhang Yanmin up_write(&pci_bus_sem);
25904f535093SYinghai Lu
259106dc660eSOliver O'Halloran ret = pcibios_device_add(dev);
25924f535093SYinghai Lu WARN_ON(ret < 0);
25934f535093SYinghai Lu
25943e466e2dSBjorn Helgaas /* Set up MSI IRQ domain */
259544aa0c65SMarc Zyngier pci_set_msi_domain(dev);
259644aa0c65SMarc Zyngier
25974f535093SYinghai Lu /* Notifier could use PCI capabilities */
25984f535093SYinghai Lu dev->match_driver = false;
25994f535093SYinghai Lu ret = device_add(&dev->dev);
26004f535093SYinghai Lu WARN_ON(ret < 0);
2601cdb9b9f7SPaul Mackerras }
2602cdb9b9f7SPaul Mackerras
pci_scan_single_device(struct pci_bus * bus,int devfn)260310874f5aSBjorn Helgaas struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
2604cdb9b9f7SPaul Mackerras {
2605cdb9b9f7SPaul Mackerras struct pci_dev *dev;
2606cdb9b9f7SPaul Mackerras
260790bdb311STrent Piepho dev = pci_get_slot(bus, devfn);
260890bdb311STrent Piepho if (dev) {
260990bdb311STrent Piepho pci_dev_put(dev);
261090bdb311STrent Piepho return dev;
261190bdb311STrent Piepho }
261290bdb311STrent Piepho
2613cdb9b9f7SPaul Mackerras dev = pci_scan_device(bus, devfn);
2614cdb9b9f7SPaul Mackerras if (!dev)
2615cdb9b9f7SPaul Mackerras return NULL;
2616cdb9b9f7SPaul Mackerras
2617cdb9b9f7SPaul Mackerras pci_device_add(dev, bus);
26181da177e4SLinus Torvalds
26191da177e4SLinus Torvalds return dev;
26201da177e4SLinus Torvalds }
2621b73e9687SAdrian Bunk EXPORT_SYMBOL(pci_scan_single_device);
26221da177e4SLinus Torvalds
next_ari_fn(struct pci_bus * bus,struct pci_dev * dev,int fn)2623fbed59edSNiklas Schnelle static int next_ari_fn(struct pci_bus *bus, struct pci_dev *dev, int fn)
2624f07852d6SMatthew Wilcox {
2625b1bd58e4SYijing Wang int pos;
2626b1bd58e4SYijing Wang u16 cap = 0;
2627fd1ae23bSKrzysztof Wilczyński unsigned int next_fn;
26284fb88c1aSMatthew Wilcox
26294fb88c1aSMatthew Wilcox if (!dev)
2630c3df83e0SNiklas Schnelle return -ENODEV;
2631fbed59edSNiklas Schnelle
26324fb88c1aSMatthew Wilcox pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2633f07852d6SMatthew Wilcox if (!pos)
2634c3df83e0SNiklas Schnelle return -ENODEV;
2635b1bd58e4SYijing Wang
2636b1bd58e4SYijing Wang pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2637b1bd58e4SYijing Wang next_fn = PCI_ARI_CAP_NFN(cap);
26384fb88c1aSMatthew Wilcox if (next_fn <= fn)
2639c3df83e0SNiklas Schnelle return -ENODEV; /* protect against malformed list */
2640b1bd58e4SYijing Wang
26414fb88c1aSMatthew Wilcox return next_fn;
2642f07852d6SMatthew Wilcox }
2643f07852d6SMatthew Wilcox
next_fn(struct pci_bus * bus,struct pci_dev * dev,int fn)2644fbed59edSNiklas Schnelle static int next_fn(struct pci_bus *bus, struct pci_dev *dev, int fn)
2645fbed59edSNiklas Schnelle {
2646fbed59edSNiklas Schnelle if (pci_ari_enabled(bus))
2647fbed59edSNiklas Schnelle return next_ari_fn(bus, dev, fn);
2648fbed59edSNiklas Schnelle
2649c3df83e0SNiklas Schnelle if (fn >= 7)
2650c3df83e0SNiklas Schnelle return -ENODEV;
2651c3df83e0SNiklas Schnelle /* only multifunction devices may have more functions */
2652c3df83e0SNiklas Schnelle if (dev && !dev->multifunction)
2653c3df83e0SNiklas Schnelle return -ENODEV;
2654f07852d6SMatthew Wilcox
2655c3df83e0SNiklas Schnelle return fn + 1;
2656f07852d6SMatthew Wilcox }
2657f07852d6SMatthew Wilcox
only_one_child(struct pci_bus * bus)2658f07852d6SMatthew Wilcox static int only_one_child(struct pci_bus *bus)
2659f07852d6SMatthew Wilcox {
2660d57f0b8cSBjorn Helgaas struct pci_dev *bridge = bus->self;
26615bbe029fSBjorn Helgaas
26625bbe029fSBjorn Helgaas /*
2663d57f0b8cSBjorn Helgaas * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2664d57f0b8cSBjorn Helgaas * we scan for all possible devices, not just Device 0.
26655bbe029fSBjorn Helgaas */
2666d57f0b8cSBjorn Helgaas if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
2667d57f0b8cSBjorn Helgaas return 0;
2668d57f0b8cSBjorn Helgaas
2669d57f0b8cSBjorn Helgaas /*
2670d57f0b8cSBjorn Helgaas * A PCIe Downstream Port normally leads to a Link with only Device
2671d57f0b8cSBjorn Helgaas * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan
2672d57f0b8cSBjorn Helgaas * only for Device 0 in that situation.
2673d57f0b8cSBjorn Helgaas */
2674ca784104SMika Westerberg if (bridge && pci_is_pcie(bridge) && pcie_downstream_port(bridge))
2675f07852d6SMatthew Wilcox return 1;
2676d57f0b8cSBjorn Helgaas
2677f07852d6SMatthew Wilcox return 0;
2678f07852d6SMatthew Wilcox }
2679f07852d6SMatthew Wilcox
26801da177e4SLinus Torvalds /**
26813e466e2dSBjorn Helgaas * pci_scan_slot - Scan a PCI slot on a bus for devices
26821da177e4SLinus Torvalds * @bus: PCI bus to scan
26833e466e2dSBjorn Helgaas * @devfn: slot number to scan (must have zero function)
26841da177e4SLinus Torvalds *
26851da177e4SLinus Torvalds * Scan a PCI slot on the specified PCI bus for devices, adding
26861da177e4SLinus Torvalds * discovered devices to the @bus->devices list. New devices
26878a1bc901SGreg Kroah-Hartman * will not have is_added set.
26881b69dfc6STrent Piepho *
26891b69dfc6STrent Piepho * Returns the number of new devices found.
26901da177e4SLinus Torvalds */
pci_scan_slot(struct pci_bus * bus,int devfn)269196bde06aSSam Ravnborg int pci_scan_slot(struct pci_bus *bus, int devfn)
26921da177e4SLinus Torvalds {
26931da177e4SLinus Torvalds struct pci_dev *dev;
2694c3df83e0SNiklas Schnelle int fn = 0, nr = 0;
2695f07852d6SMatthew Wilcox
2696f07852d6SMatthew Wilcox if (only_one_child(bus) && (devfn > 0))
2697f07852d6SMatthew Wilcox return 0; /* Already scanned the entire slot */
26981da177e4SLinus Torvalds
2699c3df83e0SNiklas Schnelle do {
27001b69dfc6STrent Piepho dev = pci_scan_single_device(bus, devfn + fn);
27011b69dfc6STrent Piepho if (dev) {
270244bda4b7SHari Vyas if (!pci_dev_is_added(dev))
27031b69dfc6STrent Piepho nr++;
2704c3df83e0SNiklas Schnelle if (fn > 0)
27051da177e4SLinus Torvalds dev->multifunction = 1;
2706c3df83e0SNiklas Schnelle } else if (fn == 0) {
2707db360b1eSNiklas Schnelle /*
2708db360b1eSNiklas Schnelle * Function 0 is required unless we are running on
2709db360b1eSNiklas Schnelle * a hypervisor that passes through individual PCI
2710db360b1eSNiklas Schnelle * functions.
2711db360b1eSNiklas Schnelle */
2712189c6c33SNiklas Schnelle if (!hypervisor_isolated_pci_functions())
2713c3df83e0SNiklas Schnelle break;
27141da177e4SLinus Torvalds }
2715c3df83e0SNiklas Schnelle fn = next_fn(bus, dev, fn);
2716c3df83e0SNiklas Schnelle } while (fn >= 0);
27177d715a6cSShaohua Li
27183e466e2dSBjorn Helgaas /* Only one slot has PCIe device */
2719149e1637SShaohua Li if (bus->self && nr)
27207d715a6cSShaohua Li pcie_aspm_init_link_state(bus->self);
27217d715a6cSShaohua Li
27221da177e4SLinus Torvalds return nr;
27231da177e4SLinus Torvalds }
2724b7fe9434SRyan Desfosses EXPORT_SYMBOL(pci_scan_slot);
27251da177e4SLinus Torvalds
pcie_find_smpss(struct pci_dev * dev,void * data)2726b03e7495SJon Mason static int pcie_find_smpss(struct pci_dev *dev, void *data)
2727b03e7495SJon Mason {
2728b03e7495SJon Mason u8 *smpss = data;
2729b03e7495SJon Mason
2730b03e7495SJon Mason if (!pci_is_pcie(dev))
2731b03e7495SJon Mason return 0;
2732b03e7495SJon Mason
2733d4aa68f6SYijing Wang /*
2734d4aa68f6SYijing Wang * We don't have a way to change MPS settings on devices that have
2735d4aa68f6SYijing Wang * drivers attached. A hot-added device might support only the minimum
2736d4aa68f6SYijing Wang * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2737d4aa68f6SYijing Wang * where devices may be hot-added, we limit the fabric MPS to 128 so
2738d4aa68f6SYijing Wang * hot-added devices will work correctly.
2739d4aa68f6SYijing Wang *
2740d4aa68f6SYijing Wang * However, if we hot-add a device to a slot directly below a Root
2741d4aa68f6SYijing Wang * Port, it's impossible for there to be other existing devices below
2742d4aa68f6SYijing Wang * the port. We don't limit the MPS in this case because we can
2743d4aa68f6SYijing Wang * reconfigure MPS on both the Root Port and the hot-added device,
2744d4aa68f6SYijing Wang * and there are no other devices involved.
2745d4aa68f6SYijing Wang *
2746d4aa68f6SYijing Wang * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
2747b03e7495SJon Mason */
2748d4aa68f6SYijing Wang if (dev->is_hotplug_bridge &&
2749d4aa68f6SYijing Wang pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
2750b03e7495SJon Mason *smpss = 0;
2751b03e7495SJon Mason
2752b03e7495SJon Mason if (*smpss > dev->pcie_mpss)
2753b03e7495SJon Mason *smpss = dev->pcie_mpss;
2754b03e7495SJon Mason
2755b03e7495SJon Mason return 0;
2756b03e7495SJon Mason }
2757b03e7495SJon Mason
pcie_write_mps(struct pci_dev * dev,int mps)2758b03e7495SJon Mason static void pcie_write_mps(struct pci_dev *dev, int mps)
2759b03e7495SJon Mason {
276062f392eaSJon Mason int rc;
2761b03e7495SJon Mason
2762b03e7495SJon Mason if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
276362f392eaSJon Mason mps = 128 << dev->pcie_mpss;
2764b03e7495SJon Mason
276562f87c0eSYijing Wang if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
276662f87c0eSYijing Wang dev->bus->self)
27673e466e2dSBjorn Helgaas
27683e466e2dSBjorn Helgaas /*
27693e466e2dSBjorn Helgaas * For "Performance", the assumption is made that
2770b03e7495SJon Mason * downstream communication will never be larger than
2771b03e7495SJon Mason * the MRRS. So, the MPS only needs to be configured
2772b03e7495SJon Mason * for the upstream communication. This being the case,
2773b03e7495SJon Mason * walk from the top down and set the MPS of the child
2774b03e7495SJon Mason * to that of the parent bus.
277562f392eaSJon Mason *
277662f392eaSJon Mason * Configure the device MPS with the smaller of the
277762f392eaSJon Mason * device MPSS or the bridge MPS (which is assumed to be
277862f392eaSJon Mason * properly configured at this point to the largest
277962f392eaSJon Mason * allowable MPS based on its parent bus).
2780b03e7495SJon Mason */
278162f392eaSJon Mason mps = min(mps, pcie_get_mps(dev->bus->self));
2782b03e7495SJon Mason }
2783b03e7495SJon Mason
2784b03e7495SJon Mason rc = pcie_set_mps(dev, mps);
2785b03e7495SJon Mason if (rc)
27867506dc79SFrederick Lawler pci_err(dev, "Failed attempting to set the MPS\n");
2787b03e7495SJon Mason }
2788b03e7495SJon Mason
pcie_write_mrrs(struct pci_dev * dev)278962f392eaSJon Mason static void pcie_write_mrrs(struct pci_dev *dev)
2790b03e7495SJon Mason {
279162f392eaSJon Mason int rc, mrrs;
2792b03e7495SJon Mason
27933e466e2dSBjorn Helgaas /*
27943e466e2dSBjorn Helgaas * In the "safe" case, do not configure the MRRS. There appear to be
2795ed2888e9SJon Mason * issues with setting MRRS to 0 on a number of devices.
2796b03e7495SJon Mason */
2797ed2888e9SJon Mason if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2798ed2888e9SJon Mason return;
2799ed2888e9SJon Mason
28003e466e2dSBjorn Helgaas /*
28013e466e2dSBjorn Helgaas * For max performance, the MRRS must be set to the largest supported
2802ed2888e9SJon Mason * value. However, it cannot be configured larger than the MPS the
280362f392eaSJon Mason * device or the bus can support. This should already be properly
28043e466e2dSBjorn Helgaas * configured by a prior call to pcie_write_mps().
2805ed2888e9SJon Mason */
280662f392eaSJon Mason mrrs = pcie_get_mps(dev);
2807b03e7495SJon Mason
28083e466e2dSBjorn Helgaas /*
28093e466e2dSBjorn Helgaas * MRRS is a R/W register. Invalid values can be written, but a
2810ed2888e9SJon Mason * subsequent read will verify if the value is acceptable or not.
2811b03e7495SJon Mason * If the MRRS value provided is not acceptable (e.g., too large),
2812b03e7495SJon Mason * shrink the value until it is acceptable to the HW.
2813b03e7495SJon Mason */
2814b03e7495SJon Mason while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2815b03e7495SJon Mason rc = pcie_set_readrq(dev, mrrs);
281662f392eaSJon Mason if (!rc)
281762f392eaSJon Mason break;
2818b03e7495SJon Mason
28197506dc79SFrederick Lawler pci_warn(dev, "Failed attempting to set the MRRS\n");
2820b03e7495SJon Mason mrrs /= 2;
2821b03e7495SJon Mason }
282262f392eaSJon Mason
282362f392eaSJon Mason if (mrrs < 128)
28247506dc79SFrederick Lawler pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
2825b03e7495SJon Mason }
2826b03e7495SJon Mason
pcie_bus_configure_set(struct pci_dev * dev,void * data)2827b03e7495SJon Mason static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2828b03e7495SJon Mason {
2829a513a99aSJon Mason int mps, orig_mps;
2830b03e7495SJon Mason
2831b03e7495SJon Mason if (!pci_is_pcie(dev))
2832b03e7495SJon Mason return 0;
2833b03e7495SJon Mason
283427d868b5SKeith Busch if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
283527d868b5SKeith Busch pcie_bus_config == PCIE_BUS_DEFAULT)
28365895af79SYijing Wang return 0;
28375895af79SYijing Wang
2838a513a99aSJon Mason mps = 128 << *(u8 *)data;
2839a513a99aSJon Mason orig_mps = pcie_get_mps(dev);
2840b03e7495SJon Mason
2841b03e7495SJon Mason pcie_write_mps(dev, mps);
284262f392eaSJon Mason pcie_write_mrrs(dev);
2843b03e7495SJon Mason
28447506dc79SFrederick Lawler pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
2845227f0647SRyan Desfosses pcie_get_mps(dev), 128 << dev->pcie_mpss,
2846a513a99aSJon Mason orig_mps, pcie_get_readrq(dev));
2847b03e7495SJon Mason
2848b03e7495SJon Mason return 0;
2849b03e7495SJon Mason }
2850b03e7495SJon Mason
28513e466e2dSBjorn Helgaas /*
28523e466e2dSBjorn Helgaas * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
2853b03e7495SJon Mason * parents then children fashion. If this changes, then this code will not
2854b03e7495SJon Mason * work as designed.
2855b03e7495SJon Mason */
pcie_bus_configure_settings(struct pci_bus * bus)2856a58674ffSBjorn Helgaas void pcie_bus_configure_settings(struct pci_bus *bus)
2857b03e7495SJon Mason {
28581e358f94SBjorn Helgaas u8 smpss = 0;
2859b03e7495SJon Mason
2860a58674ffSBjorn Helgaas if (!bus->self)
2861a58674ffSBjorn Helgaas return;
2862a58674ffSBjorn Helgaas
2863b03e7495SJon Mason if (!pci_is_pcie(bus->self))
2864b03e7495SJon Mason return;
2865b03e7495SJon Mason
28663e466e2dSBjorn Helgaas /*
28673e466e2dSBjorn Helgaas * FIXME - Peer to peer DMA is possible, though the endpoint would need
28683315472cSJon Mason * to be aware of the MPS of the destination. To work around this,
28695f39e670SJon Mason * simply force the MPS of the entire system to the smallest possible.
28705f39e670SJon Mason */
28715f39e670SJon Mason if (pcie_bus_config == PCIE_BUS_PEER2PEER)
28725f39e670SJon Mason smpss = 0;
28735f39e670SJon Mason
2874b03e7495SJon Mason if (pcie_bus_config == PCIE_BUS_SAFE) {
2875a58674ffSBjorn Helgaas smpss = bus->self->pcie_mpss;
28765f39e670SJon Mason
2877b03e7495SJon Mason pcie_find_smpss(bus->self, &smpss);
2878b03e7495SJon Mason pci_walk_bus(bus, pcie_find_smpss, &smpss);
2879b03e7495SJon Mason }
2880b03e7495SJon Mason
2881b03e7495SJon Mason pcie_bus_configure_set(bus->self, &smpss);
2882b03e7495SJon Mason pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2883b03e7495SJon Mason }
2884debc3b77SJon Mason EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
2885b03e7495SJon Mason
2886bccf90d6SPalmer Dabbelt /*
2887bccf90d6SPalmer Dabbelt * Called after each bus is probed, but before its children are examined. This
2888bccf90d6SPalmer Dabbelt * is marked as __weak because multiple architectures define it.
2889bccf90d6SPalmer Dabbelt */
pcibios_fixup_bus(struct pci_bus * bus)2890bccf90d6SPalmer Dabbelt void __weak pcibios_fixup_bus(struct pci_bus *bus)
2891bccf90d6SPalmer Dabbelt {
2892bccf90d6SPalmer Dabbelt /* nothing to do, expected to be removed in the future */
2893bccf90d6SPalmer Dabbelt }
2894bccf90d6SPalmer Dabbelt
28951c02ea81SMika Westerberg /**
28961c02ea81SMika Westerberg * pci_scan_child_bus_extend() - Scan devices below a bus
28971c02ea81SMika Westerberg * @bus: Bus to scan for devices
28981c02ea81SMika Westerberg * @available_buses: Total number of buses available (%0 does not try to
28991c02ea81SMika Westerberg * extend beyond the minimal)
29001c02ea81SMika Westerberg *
29011c02ea81SMika Westerberg * Scans devices below @bus including subordinate buses. Returns new
29021c02ea81SMika Westerberg * subordinate number including all the found devices. Passing
29031c02ea81SMika Westerberg * @available_buses causes the remaining bus space to be distributed
29041c02ea81SMika Westerberg * equally between hotplug-capable bridges to allow future extension of the
29051c02ea81SMika Westerberg * hierarchy.
29061c02ea81SMika Westerberg */
pci_scan_child_bus_extend(struct pci_bus * bus,unsigned int available_buses)29071c02ea81SMika Westerberg static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
29081c02ea81SMika Westerberg unsigned int available_buses)
29091da177e4SLinus Torvalds {
29101c02ea81SMika Westerberg unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0;
29111c02ea81SMika Westerberg unsigned int start = bus->busn_res.start;
2912db360b1eSNiklas Schnelle unsigned int devfn, cmax, max = start;
29131da177e4SLinus Torvalds struct pci_dev *dev;
29141da177e4SLinus Torvalds
29150207c356SBjorn Helgaas dev_dbg(&bus->dev, "scanning bus\n");
29161da177e4SLinus Torvalds
29171da177e4SLinus Torvalds /* Go find them, Rover! */
2918db360b1eSNiklas Schnelle for (devfn = 0; devfn < 256; devfn += 8)
2919db360b1eSNiklas Schnelle pci_scan_slot(bus, devfn);
29201da177e4SLinus Torvalds
29213e466e2dSBjorn Helgaas /* Reserve buses for SR-IOV capability */
29221c02ea81SMika Westerberg used_buses = pci_iov_bus_range(bus);
29231c02ea81SMika Westerberg max += used_buses;
2924a28724b0SYu Zhao
29251da177e4SLinus Torvalds /*
29261da177e4SLinus Torvalds * After performing arch-dependent fixup of the bus, look behind
29271da177e4SLinus Torvalds * all PCI-to-PCI bridges on this bus.
29281da177e4SLinus Torvalds */
292974710dedSAlex Chiang if (!bus->is_added) {
29300207c356SBjorn Helgaas dev_dbg(&bus->dev, "fixups for bus\n");
29311da177e4SLinus Torvalds pcibios_fixup_bus(bus);
293274710dedSAlex Chiang bus->is_added = 1;
293374710dedSAlex Chiang }
293474710dedSAlex Chiang
29354147c2fdSMika Westerberg /*
29361c02ea81SMika Westerberg * Calculate how many hotplug bridges and normal bridges there
29371c02ea81SMika Westerberg * are on this bus. We will distribute the additional available
29381c02ea81SMika Westerberg * buses between hotplug bridges.
29391c02ea81SMika Westerberg */
29401c02ea81SMika Westerberg for_each_pci_bridge(dev, bus) {
29411c02ea81SMika Westerberg if (dev->is_hotplug_bridge)
29421c02ea81SMika Westerberg hotplug_bridges++;
29431c02ea81SMika Westerberg else
29441c02ea81SMika Westerberg normal_bridges++;
29451c02ea81SMika Westerberg }
29461c02ea81SMika Westerberg
29471c02ea81SMika Westerberg /*
29484147c2fdSMika Westerberg * Scan bridges that are already configured. We don't touch them
29494147c2fdSMika Westerberg * unless they are misconfigured (which will be done in the second
29504147c2fdSMika Westerberg * scan below).
29514147c2fdSMika Westerberg */
29521c02ea81SMika Westerberg for_each_pci_bridge(dev, bus) {
29531c02ea81SMika Westerberg cmax = max;
29541c02ea81SMika Westerberg max = pci_scan_bridge_extend(bus, dev, max, 0, 0);
29553374c545SMika Westerberg
29563374c545SMika Westerberg /*
29573374c545SMika Westerberg * Reserve one bus for each bridge now to avoid extending
29583374c545SMika Westerberg * hotplug bridges too much during the second scan below.
29593374c545SMika Westerberg */
29603374c545SMika Westerberg used_buses++;
29618066cc86SMika Westerberg if (max - cmax > 1)
29628066cc86SMika Westerberg used_buses += max - cmax - 1;
29631c02ea81SMika Westerberg }
29644147c2fdSMika Westerberg
29654147c2fdSMika Westerberg /* Scan bridges that need to be reconfigured */
29661c02ea81SMika Westerberg for_each_pci_bridge(dev, bus) {
29671c02ea81SMika Westerberg unsigned int buses = 0;
29681c02ea81SMika Westerberg
29691c02ea81SMika Westerberg if (!hotplug_bridges && normal_bridges == 1) {
29701c02ea81SMika Westerberg /*
29711c02ea81SMika Westerberg * There is only one bridge on the bus (upstream
29721c02ea81SMika Westerberg * port) so it gets all available buses which it
29731c02ea81SMika Westerberg * can then distribute to the possible hotplug
29741c02ea81SMika Westerberg * bridges below.
29751c02ea81SMika Westerberg */
29761c02ea81SMika Westerberg buses = available_buses;
29771c02ea81SMika Westerberg } else if (dev->is_hotplug_bridge) {
29781c02ea81SMika Westerberg /*
29791c02ea81SMika Westerberg * Distribute the extra buses between hotplug
29801c02ea81SMika Westerberg * bridges if any.
29811c02ea81SMika Westerberg */
29821c02ea81SMika Westerberg buses = available_buses / hotplug_bridges;
29833374c545SMika Westerberg buses = min(buses, available_buses - used_buses + 1);
29841c02ea81SMika Westerberg }
29851c02ea81SMika Westerberg
29861c02ea81SMika Westerberg cmax = max;
29871c02ea81SMika Westerberg max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1);
29883374c545SMika Westerberg /* One bus is already accounted so don't add it again */
29893374c545SMika Westerberg if (max - cmax > 1)
29903374c545SMika Westerberg used_buses += max - cmax - 1;
29911c02ea81SMika Westerberg }
29921da177e4SLinus Torvalds
29931da177e4SLinus Torvalds /*
2994e16b4660SKeith Busch * Make sure a hotplug bridge has at least the minimum requested
29951c02ea81SMika Westerberg * number of buses but allow it to grow up to the maximum available
299658e01160SMika Westerberg * bus number if there is room.
2997e16b4660SKeith Busch */
29981c02ea81SMika Westerberg if (bus->self && bus->self->is_hotplug_bridge) {
29991c02ea81SMika Westerberg used_buses = max_t(unsigned int, available_buses,
30001c02ea81SMika Westerberg pci_hotplug_bus_size - 1);
30011c02ea81SMika Westerberg if (max - start < used_buses) {
30021c02ea81SMika Westerberg max = start + used_buses;
3003a20c7f36SMika Westerberg
3004a20c7f36SMika Westerberg /* Do not allocate more buses than we have room left */
3005a20c7f36SMika Westerberg if (max > bus->busn_res.end)
3006a20c7f36SMika Westerberg max = bus->busn_res.end;
30071c02ea81SMika Westerberg
30081c02ea81SMika Westerberg dev_dbg(&bus->dev, "%pR extended by %#02x\n",
30091c02ea81SMika Westerberg &bus->busn_res, max - start);
30101c02ea81SMika Westerberg }
3011e16b4660SKeith Busch }
3012e16b4660SKeith Busch
3013e16b4660SKeith Busch /*
30141da177e4SLinus Torvalds * We've scanned the bus and so we know all about what's on
30151da177e4SLinus Torvalds * the other side of any bridges that may be on this bus plus
30161da177e4SLinus Torvalds * any devices.
30171da177e4SLinus Torvalds *
30181da177e4SLinus Torvalds * Return how far we've got finding sub-buses.
30191da177e4SLinus Torvalds */
30200207c356SBjorn Helgaas dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
30211da177e4SLinus Torvalds return max;
30221da177e4SLinus Torvalds }
30231c02ea81SMika Westerberg
30241c02ea81SMika Westerberg /**
30251c02ea81SMika Westerberg * pci_scan_child_bus() - Scan devices below a bus
30261c02ea81SMika Westerberg * @bus: Bus to scan for devices
30271c02ea81SMika Westerberg *
30281c02ea81SMika Westerberg * Scans devices below @bus including subordinate buses. Returns new
30291c02ea81SMika Westerberg * subordinate number including all the found devices.
30301c02ea81SMika Westerberg */
pci_scan_child_bus(struct pci_bus * bus)30311c02ea81SMika Westerberg unsigned int pci_scan_child_bus(struct pci_bus *bus)
30321c02ea81SMika Westerberg {
30331c02ea81SMika Westerberg return pci_scan_child_bus_extend(bus, 0);
30341c02ea81SMika Westerberg }
3035b7fe9434SRyan Desfosses EXPORT_SYMBOL_GPL(pci_scan_child_bus);
30361da177e4SLinus Torvalds
30376c0cc950SRafael J. Wysocki /**
30383e466e2dSBjorn Helgaas * pcibios_root_bridge_prepare - Platform-specific host bridge setup
30393e466e2dSBjorn Helgaas * @bridge: Host bridge to set up
30406c0cc950SRafael J. Wysocki *
30416c0cc950SRafael J. Wysocki * Default empty implementation. Replace with an architecture-specific setup
30426c0cc950SRafael J. Wysocki * routine, if necessary.
30436c0cc950SRafael J. Wysocki */
pcibios_root_bridge_prepare(struct pci_host_bridge * bridge)30446c0cc950SRafael J. Wysocki int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
30456c0cc950SRafael J. Wysocki {
30466c0cc950SRafael J. Wysocki return 0;
30476c0cc950SRafael J. Wysocki }
30486c0cc950SRafael J. Wysocki
pcibios_add_bus(struct pci_bus * bus)304910a95747SJiang Liu void __weak pcibios_add_bus(struct pci_bus *bus)
305010a95747SJiang Liu {
305110a95747SJiang Liu }
305210a95747SJiang Liu
pcibios_remove_bus(struct pci_bus * bus)305310a95747SJiang Liu void __weak pcibios_remove_bus(struct pci_bus *bus)
305410a95747SJiang Liu {
305510a95747SJiang Liu }
305610a95747SJiang Liu
pci_create_root_bus(struct device * parent,int bus,struct pci_ops * ops,void * sysdata,struct list_head * resources)30579ee8a1c4SLorenzo Pieralisi struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
30589ee8a1c4SLorenzo Pieralisi struct pci_ops *ops, void *sysdata, struct list_head *resources)
30591da177e4SLinus Torvalds {
30600efd5aabSBjorn Helgaas int error;
30615a21d70dSBjorn Helgaas struct pci_host_bridge *bridge;
30621da177e4SLinus Torvalds
306359094065SThierry Reding bridge = pci_alloc_host_bridge(0);
30647b543663SYinghai Lu if (!bridge)
306537d6a0a6SArnd Bergmann return NULL;
30667b543663SYinghai Lu
30677b543663SYinghai Lu bridge->dev.parent = parent;
306837d6a0a6SArnd Bergmann
306937d6a0a6SArnd Bergmann list_splice_init(resources, &bridge->windows);
307037d6a0a6SArnd Bergmann bridge->sysdata = sysdata;
307137d6a0a6SArnd Bergmann bridge->busnr = bus;
307237d6a0a6SArnd Bergmann bridge->ops = ops;
307337d6a0a6SArnd Bergmann
307437d6a0a6SArnd Bergmann error = pci_register_host_bridge(bridge);
307537d6a0a6SArnd Bergmann if (error < 0)
3076343df771SJiang Liu goto err_out;
30776c0cc950SRafael J. Wysocki
307837d6a0a6SArnd Bergmann return bridge->bus;
30791da177e4SLinus Torvalds
30807b543663SYinghai Lu err_out:
30819885440bSRob Herring put_device(&bridge->dev);
30821da177e4SLinus Torvalds return NULL;
30831da177e4SLinus Torvalds }
3084e6b29deaSRay Jui EXPORT_SYMBOL_GPL(pci_create_root_bus);
3085cdb9b9f7SPaul Mackerras
pci_host_probe(struct pci_host_bridge * bridge)308649b8e3f3SCyrille Pitchen int pci_host_probe(struct pci_host_bridge *bridge)
308749b8e3f3SCyrille Pitchen {
308849b8e3f3SCyrille Pitchen struct pci_bus *bus, *child;
308949b8e3f3SCyrille Pitchen int ret;
309049b8e3f3SCyrille Pitchen
309149b8e3f3SCyrille Pitchen ret = pci_scan_root_bus_bridge(bridge);
309249b8e3f3SCyrille Pitchen if (ret < 0) {
309349b8e3f3SCyrille Pitchen dev_err(bridge->dev.parent, "Scanning root bridge failed");
309449b8e3f3SCyrille Pitchen return ret;
309549b8e3f3SCyrille Pitchen }
309649b8e3f3SCyrille Pitchen
309749b8e3f3SCyrille Pitchen bus = bridge->bus;
309849b8e3f3SCyrille Pitchen
30993e221877SVidya Sagar /*
3100*bcb9678bSTerry Tritton * We insert PCI resources into the iomem_resource and
3101*bcb9678bSTerry Tritton * ioport_resource trees in either pci_bus_claim_resources()
3102*bcb9678bSTerry Tritton * or pci_bus_assign_resources().
31033e221877SVidya Sagar */
3104*bcb9678bSTerry Tritton if (pci_has_flag(PCI_PROBE_ONLY)) {
3105*bcb9678bSTerry Tritton pci_bus_claim_resources(bus);
3106*bcb9678bSTerry Tritton } else {
3107*bcb9678bSTerry Tritton pci_bus_size_bridges(bus);
3108*bcb9678bSTerry Tritton pci_bus_assign_resources(bus);
310949b8e3f3SCyrille Pitchen
311049b8e3f3SCyrille Pitchen list_for_each_entry(child, &bus->children, node)
311149b8e3f3SCyrille Pitchen pcie_bus_configure_settings(child);
3112*bcb9678bSTerry Tritton }
311349b8e3f3SCyrille Pitchen
311449b8e3f3SCyrille Pitchen pci_bus_add_devices(bus);
311549b8e3f3SCyrille Pitchen return 0;
311649b8e3f3SCyrille Pitchen }
311749b8e3f3SCyrille Pitchen EXPORT_SYMBOL_GPL(pci_host_probe);
311849b8e3f3SCyrille Pitchen
pci_bus_insert_busn_res(struct pci_bus * b,int bus,int bus_max)311998a35831SYinghai Lu int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
312098a35831SYinghai Lu {
312198a35831SYinghai Lu struct resource *res = &b->busn_res;
312298a35831SYinghai Lu struct resource *parent_res, *conflict;
312398a35831SYinghai Lu
312498a35831SYinghai Lu res->start = bus;
312598a35831SYinghai Lu res->end = bus_max;
312698a35831SYinghai Lu res->flags = IORESOURCE_BUS;
312798a35831SYinghai Lu
312898a35831SYinghai Lu if (!pci_is_root_bus(b))
312998a35831SYinghai Lu parent_res = &b->parent->busn_res;
313098a35831SYinghai Lu else {
313198a35831SYinghai Lu parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
313298a35831SYinghai Lu res->flags |= IORESOURCE_PCI_FIXED;
313398a35831SYinghai Lu }
313498a35831SYinghai Lu
3135ced04d15SAndreas Noever conflict = request_resource_conflict(parent_res, res);
313698a35831SYinghai Lu
313798a35831SYinghai Lu if (conflict)
313834c6b710SMohan Kumar dev_info(&b->dev,
313998a35831SYinghai Lu "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
314098a35831SYinghai Lu res, pci_is_root_bus(b) ? "domain " : "",
314198a35831SYinghai Lu parent_res, conflict->name, conflict);
314298a35831SYinghai Lu
314398a35831SYinghai Lu return conflict == NULL;
314498a35831SYinghai Lu }
314598a35831SYinghai Lu
pci_bus_update_busn_res_end(struct pci_bus * b,int bus_max)314698a35831SYinghai Lu int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
314798a35831SYinghai Lu {
314898a35831SYinghai Lu struct resource *res = &b->busn_res;
314998a35831SYinghai Lu struct resource old_res = *res;
315098a35831SYinghai Lu resource_size_t size;
315198a35831SYinghai Lu int ret;
315298a35831SYinghai Lu
315398a35831SYinghai Lu if (res->start > bus_max)
315498a35831SYinghai Lu return -EINVAL;
315598a35831SYinghai Lu
315698a35831SYinghai Lu size = bus_max - res->start + 1;
315798a35831SYinghai Lu ret = adjust_resource(res, res->start, size);
315834c6b710SMohan Kumar dev_info(&b->dev, "busn_res: %pR end %s updated to %02x\n",
315998a35831SYinghai Lu &old_res, ret ? "can not be" : "is", bus_max);
316098a35831SYinghai Lu
316198a35831SYinghai Lu if (!ret && !res->parent)
316298a35831SYinghai Lu pci_bus_insert_busn_res(b, res->start, res->end);
316398a35831SYinghai Lu
316498a35831SYinghai Lu return ret;
316598a35831SYinghai Lu }
316698a35831SYinghai Lu
pci_bus_release_busn_res(struct pci_bus * b)316798a35831SYinghai Lu void pci_bus_release_busn_res(struct pci_bus *b)
316898a35831SYinghai Lu {
316998a35831SYinghai Lu struct resource *res = &b->busn_res;
317098a35831SYinghai Lu int ret;
317198a35831SYinghai Lu
317298a35831SYinghai Lu if (!res->flags || !res->parent)
317398a35831SYinghai Lu return;
317498a35831SYinghai Lu
317598a35831SYinghai Lu ret = release_resource(res);
317634c6b710SMohan Kumar dev_info(&b->dev, "busn_res: %pR %s released\n",
317798a35831SYinghai Lu res, ret ? "can not be" : "is");
317898a35831SYinghai Lu }
317998a35831SYinghai Lu
pci_scan_root_bus_bridge(struct pci_host_bridge * bridge)31801228c4b6SLorenzo Pieralisi int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
31811228c4b6SLorenzo Pieralisi {
31821228c4b6SLorenzo Pieralisi struct resource_entry *window;
31831228c4b6SLorenzo Pieralisi bool found = false;
31841228c4b6SLorenzo Pieralisi struct pci_bus *b;
31851228c4b6SLorenzo Pieralisi int max, bus, ret;
31861228c4b6SLorenzo Pieralisi
31871228c4b6SLorenzo Pieralisi if (!bridge)
31881228c4b6SLorenzo Pieralisi return -EINVAL;
31891228c4b6SLorenzo Pieralisi
31901228c4b6SLorenzo Pieralisi resource_list_for_each_entry(window, &bridge->windows)
31911228c4b6SLorenzo Pieralisi if (window->res->flags & IORESOURCE_BUS) {
31924f5c883dSRob Herring bridge->busnr = window->res->start;
31931228c4b6SLorenzo Pieralisi found = true;
31941228c4b6SLorenzo Pieralisi break;
31951228c4b6SLorenzo Pieralisi }
31961228c4b6SLorenzo Pieralisi
31971228c4b6SLorenzo Pieralisi ret = pci_register_host_bridge(bridge);
31981228c4b6SLorenzo Pieralisi if (ret < 0)
31991228c4b6SLorenzo Pieralisi return ret;
32001228c4b6SLorenzo Pieralisi
32011228c4b6SLorenzo Pieralisi b = bridge->bus;
32021228c4b6SLorenzo Pieralisi bus = bridge->busnr;
32031228c4b6SLorenzo Pieralisi
32041228c4b6SLorenzo Pieralisi if (!found) {
32051228c4b6SLorenzo Pieralisi dev_info(&b->dev,
32061228c4b6SLorenzo Pieralisi "No busn resource found for root bus, will use [bus %02x-ff]\n",
32071228c4b6SLorenzo Pieralisi bus);
32081228c4b6SLorenzo Pieralisi pci_bus_insert_busn_res(b, bus, 255);
32091228c4b6SLorenzo Pieralisi }
32101228c4b6SLorenzo Pieralisi
32111228c4b6SLorenzo Pieralisi max = pci_scan_child_bus(b);
32121228c4b6SLorenzo Pieralisi
32131228c4b6SLorenzo Pieralisi if (!found)
32141228c4b6SLorenzo Pieralisi pci_bus_update_busn_res_end(b, max);
32151228c4b6SLorenzo Pieralisi
32161228c4b6SLorenzo Pieralisi return 0;
32171228c4b6SLorenzo Pieralisi }
32181228c4b6SLorenzo Pieralisi EXPORT_SYMBOL(pci_scan_root_bus_bridge);
32191228c4b6SLorenzo Pieralisi
pci_scan_root_bus(struct device * parent,int bus,struct pci_ops * ops,void * sysdata,struct list_head * resources)32209ee8a1c4SLorenzo Pieralisi struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
32219ee8a1c4SLorenzo Pieralisi struct pci_ops *ops, void *sysdata, struct list_head *resources)
3222a2ebb827SBjorn Helgaas {
322314d76b68SJiang Liu struct resource_entry *window;
32244d99f524SYinghai Lu bool found = false;
3225a2ebb827SBjorn Helgaas struct pci_bus *b;
32264d99f524SYinghai Lu int max;
32274d99f524SYinghai Lu
322814d76b68SJiang Liu resource_list_for_each_entry(window, resources)
32294d99f524SYinghai Lu if (window->res->flags & IORESOURCE_BUS) {
32304d99f524SYinghai Lu found = true;
32314d99f524SYinghai Lu break;
32324d99f524SYinghai Lu }
3233a2ebb827SBjorn Helgaas
32349ee8a1c4SLorenzo Pieralisi b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
3235a2ebb827SBjorn Helgaas if (!b)
3236a2ebb827SBjorn Helgaas return NULL;
3237a2ebb827SBjorn Helgaas
32384d99f524SYinghai Lu if (!found) {
32394d99f524SYinghai Lu dev_info(&b->dev,
32404d99f524SYinghai Lu "No busn resource found for root bus, will use [bus %02x-ff]\n",
32414d99f524SYinghai Lu bus);
32424d99f524SYinghai Lu pci_bus_insert_busn_res(b, bus, 255);
32434d99f524SYinghai Lu }
32444d99f524SYinghai Lu
32454d99f524SYinghai Lu max = pci_scan_child_bus(b);
32464d99f524SYinghai Lu
32474d99f524SYinghai Lu if (!found)
32484d99f524SYinghai Lu pci_bus_update_busn_res_end(b, max);
32494d99f524SYinghai Lu
3250a2ebb827SBjorn Helgaas return b;
3251a2ebb827SBjorn Helgaas }
3252a2ebb827SBjorn Helgaas EXPORT_SYMBOL(pci_scan_root_bus);
3253a2ebb827SBjorn Helgaas
pci_scan_bus(int bus,struct pci_ops * ops,void * sysdata)325415856ad5SBill Pemberton struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
3255de4b2f76SBjorn Helgaas void *sysdata)
3256de4b2f76SBjorn Helgaas {
3257de4b2f76SBjorn Helgaas LIST_HEAD(resources);
3258de4b2f76SBjorn Helgaas struct pci_bus *b;
3259de4b2f76SBjorn Helgaas
3260de4b2f76SBjorn Helgaas pci_add_resource(&resources, &ioport_resource);
3261de4b2f76SBjorn Helgaas pci_add_resource(&resources, &iomem_resource);
3262857c3b66SYinghai Lu pci_add_resource(&resources, &busn_resource);
3263de4b2f76SBjorn Helgaas b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
3264de4b2f76SBjorn Helgaas if (b) {
3265857c3b66SYinghai Lu pci_scan_child_bus(b);
3266de4b2f76SBjorn Helgaas } else {
3267de4b2f76SBjorn Helgaas pci_free_resource_list(&resources);
3268de4b2f76SBjorn Helgaas }
3269de4b2f76SBjorn Helgaas return b;
3270de4b2f76SBjorn Helgaas }
3271de4b2f76SBjorn Helgaas EXPORT_SYMBOL(pci_scan_bus);
3272de4b2f76SBjorn Helgaas
32733ed4fd96SAlex Chiang /**
32743e466e2dSBjorn Helgaas * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
32752f320521SYinghai Lu * @bridge: PCI bridge for the bus to scan
32762f320521SYinghai Lu *
32772f320521SYinghai Lu * Scan a PCI bus and child buses for new devices, add them,
32782f320521SYinghai Lu * and enable them, resizing bridge mmio/io resource if necessary
32792f320521SYinghai Lu * and possible. The caller must ensure the child devices are already
32802f320521SYinghai Lu * removed for resizing to occur.
32812f320521SYinghai Lu *
32822f320521SYinghai Lu * Returns the max number of subordinate bus discovered.
32832f320521SYinghai Lu */
pci_rescan_bus_bridge_resize(struct pci_dev * bridge)328410874f5aSBjorn Helgaas unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
32852f320521SYinghai Lu {
32862f320521SYinghai Lu unsigned int max;
32872f320521SYinghai Lu struct pci_bus *bus = bridge->subordinate;
32882f320521SYinghai Lu
32892f320521SYinghai Lu max = pci_scan_child_bus(bus);
32902f320521SYinghai Lu
32912f320521SYinghai Lu pci_assign_unassigned_bridge_resources(bridge);
32922f320521SYinghai Lu
32932f320521SYinghai Lu pci_bus_add_devices(bus);
32942f320521SYinghai Lu
32952f320521SYinghai Lu return max;
32962f320521SYinghai Lu }
32972f320521SYinghai Lu
3298a5213a31SYinghai Lu /**
32993e466e2dSBjorn Helgaas * pci_rescan_bus - Scan a PCI bus for devices
3300a5213a31SYinghai Lu * @bus: PCI bus to scan
3301a5213a31SYinghai Lu *
33023e466e2dSBjorn Helgaas * Scan a PCI bus and child buses for new devices, add them,
33033e466e2dSBjorn Helgaas * and enable them.
3304a5213a31SYinghai Lu *
3305a5213a31SYinghai Lu * Returns the max number of subordinate bus discovered.
3306a5213a31SYinghai Lu */
pci_rescan_bus(struct pci_bus * bus)330710874f5aSBjorn Helgaas unsigned int pci_rescan_bus(struct pci_bus *bus)
3308a5213a31SYinghai Lu {
3309a5213a31SYinghai Lu unsigned int max;
3310a5213a31SYinghai Lu
3311a5213a31SYinghai Lu max = pci_scan_child_bus(bus);
3312a5213a31SYinghai Lu pci_assign_unassigned_bus_resources(bus);
3313a5213a31SYinghai Lu pci_bus_add_devices(bus);
3314a5213a31SYinghai Lu
3315a5213a31SYinghai Lu return max;
3316a5213a31SYinghai Lu }
3317a5213a31SYinghai Lu EXPORT_SYMBOL_GPL(pci_rescan_bus);
3318a5213a31SYinghai Lu
33199d16947bSRafael J. Wysocki /*
33209d16947bSRafael J. Wysocki * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
33219d16947bSRafael J. Wysocki * routines should always be executed under this mutex.
33229d16947bSRafael J. Wysocki */
33239d16947bSRafael J. Wysocki static DEFINE_MUTEX(pci_rescan_remove_lock);
33249d16947bSRafael J. Wysocki
pci_lock_rescan_remove(void)33259d16947bSRafael J. Wysocki void pci_lock_rescan_remove(void)
33269d16947bSRafael J. Wysocki {
33279d16947bSRafael J. Wysocki mutex_lock(&pci_rescan_remove_lock);
33289d16947bSRafael J. Wysocki }
33299d16947bSRafael J. Wysocki EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
33309d16947bSRafael J. Wysocki
pci_unlock_rescan_remove(void)33319d16947bSRafael J. Wysocki void pci_unlock_rescan_remove(void)
33329d16947bSRafael J. Wysocki {
33339d16947bSRafael J. Wysocki mutex_unlock(&pci_rescan_remove_lock);
33349d16947bSRafael J. Wysocki }
33359d16947bSRafael J. Wysocki EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
33369d16947bSRafael J. Wysocki
pci_sort_bf_cmp(const struct device * d_a,const struct device * d_b)33373c78bc61SRyan Desfosses static int __init pci_sort_bf_cmp(const struct device *d_a,
33383c78bc61SRyan Desfosses const struct device *d_b)
33396b4b78feSMatt Domsch {
334099178b03SGreg Kroah-Hartman const struct pci_dev *a = to_pci_dev(d_a);
334199178b03SGreg Kroah-Hartman const struct pci_dev *b = to_pci_dev(d_b);
334299178b03SGreg Kroah-Hartman
33436b4b78feSMatt Domsch if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
33446b4b78feSMatt Domsch else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
33456b4b78feSMatt Domsch
33466b4b78feSMatt Domsch if (a->bus->number < b->bus->number) return -1;
33476b4b78feSMatt Domsch else if (a->bus->number > b->bus->number) return 1;
33486b4b78feSMatt Domsch
33496b4b78feSMatt Domsch if (a->devfn < b->devfn) return -1;
33506b4b78feSMatt Domsch else if (a->devfn > b->devfn) return 1;
33516b4b78feSMatt Domsch
33526b4b78feSMatt Domsch return 0;
33536b4b78feSMatt Domsch }
33546b4b78feSMatt Domsch
pci_sort_breadthfirst(void)33555ff580c1SGreg Kroah-Hartman void __init pci_sort_breadthfirst(void)
33566b4b78feSMatt Domsch {
335799178b03SGreg Kroah-Hartman bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
33586b4b78feSMatt Domsch }
335995e3ba97SMika Westerberg
pci_hp_add_bridge(struct pci_dev * dev)336095e3ba97SMika Westerberg int pci_hp_add_bridge(struct pci_dev *dev)
336195e3ba97SMika Westerberg {
336295e3ba97SMika Westerberg struct pci_bus *parent = dev->bus;
33634147c2fdSMika Westerberg int busnr, start = parent->busn_res.start;
33641c02ea81SMika Westerberg unsigned int available_buses = 0;
336595e3ba97SMika Westerberg int end = parent->busn_res.end;
336695e3ba97SMika Westerberg
336795e3ba97SMika Westerberg for (busnr = start; busnr <= end; busnr++) {
336895e3ba97SMika Westerberg if (!pci_find_bus(pci_domain_nr(parent), busnr))
336995e3ba97SMika Westerberg break;
337095e3ba97SMika Westerberg }
337195e3ba97SMika Westerberg if (busnr-- > end) {
33727506dc79SFrederick Lawler pci_err(dev, "No bus number available for hot-added bridge\n");
337395e3ba97SMika Westerberg return -1;
337495e3ba97SMika Westerberg }
33754147c2fdSMika Westerberg
33764147c2fdSMika Westerberg /* Scan bridges that are already configured */
33774147c2fdSMika Westerberg busnr = pci_scan_bridge(parent, dev, busnr, 0);
33784147c2fdSMika Westerberg
33791c02ea81SMika Westerberg /*
33801c02ea81SMika Westerberg * Distribute the available bus numbers between hotplug-capable
33811c02ea81SMika Westerberg * bridges to make extending the chain later possible.
33821c02ea81SMika Westerberg */
33831c02ea81SMika Westerberg available_buses = end - busnr;
33841c02ea81SMika Westerberg
33854147c2fdSMika Westerberg /* Scan bridges that need to be reconfigured */
33861c02ea81SMika Westerberg pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1);
33874147c2fdSMika Westerberg
338895e3ba97SMika Westerberg if (!dev->subordinate)
338995e3ba97SMika Westerberg return -1;
339095e3ba97SMika Westerberg
339195e3ba97SMika Westerberg return 0;
339295e3ba97SMika Westerberg }
339395e3ba97SMika Westerberg EXPORT_SYMBOL_GPL(pci_hp_add_bridge);
3394