1736759efSBjorn Helgaas // SPDX-License-Identifier: GPL-2.0+
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds * IBM Hot Plug Controller Driver
41da177e4SLinus Torvalds *
51da177e4SLinus Torvalds * Written By: Jyoti Shah, IBM Corporation
61da177e4SLinus Torvalds *
71da177e4SLinus Torvalds * Copyright (C) 2001-2003 IBM Corp.
81da177e4SLinus Torvalds *
91da177e4SLinus Torvalds * All rights reserved.
101da177e4SLinus Torvalds *
111da177e4SLinus Torvalds * Send feedback to <gregkh@us.ibm.com>
121da177e4SLinus Torvalds * <jshah@us.ibm.com>
131da177e4SLinus Torvalds *
141da177e4SLinus Torvalds */
151da177e4SLinus Torvalds
161da177e4SLinus Torvalds #include <linux/wait.h>
171da177e4SLinus Torvalds #include <linux/time.h>
18*2a727f60SArnd Bergmann #include <linux/completion.h>
191da177e4SLinus Torvalds #include <linux/delay.h>
201da177e4SLinus Torvalds #include <linux/module.h>
211da177e4SLinus Torvalds #include <linux/pci.h>
221da177e4SLinus Torvalds #include <linux/init.h>
236aa4cdd0SIngo Molnar #include <linux/mutex.h>
24e8edc6e0SAlexey Dobriyan #include <linux/sched.h>
252d100fe8SKristen Carlson Accardi #include <linux/kthread.h>
261da177e4SLinus Torvalds #include "ibmphp.h"
271da177e4SLinus Torvalds
28dc6712d1SKristen Accardi static int to_debug = 0;
291da177e4SLinus Torvalds #define debug_polling(fmt, arg...) do { if (to_debug) debug(fmt, arg); } while (0)
301da177e4SLinus Torvalds
311da177e4SLinus Torvalds //----------------------------------------------------------------------------
321da177e4SLinus Torvalds // timeout values
331da177e4SLinus Torvalds //----------------------------------------------------------------------------
341da177e4SLinus Torvalds #define CMD_COMPLETE_TOUT_SEC 60 // give HPC 60 sec to finish cmd
351da177e4SLinus Torvalds #define HPC_CTLR_WORKING_TOUT 60 // give HPC 60 sec to finish cmd
361da177e4SLinus Torvalds #define HPC_GETACCESS_TIMEOUT 60 // seconds
371da177e4SLinus Torvalds #define POLL_INTERVAL_SEC 2 // poll HPC every 2 seconds
381da177e4SLinus Torvalds #define POLL_LATCH_CNT 5 // poll latch 5 times, then poll slots
391da177e4SLinus Torvalds
401da177e4SLinus Torvalds //----------------------------------------------------------------------------
411da177e4SLinus Torvalds // Winnipeg Architected Register Offsets
421da177e4SLinus Torvalds //----------------------------------------------------------------------------
431da177e4SLinus Torvalds #define WPG_I2CMBUFL_OFFSET 0x08 // I2C Message Buffer Low
441da177e4SLinus Torvalds #define WPG_I2CMOSUP_OFFSET 0x10 // I2C Master Operation Setup Reg
451da177e4SLinus Torvalds #define WPG_I2CMCNTL_OFFSET 0x20 // I2C Master Control Register
461da177e4SLinus Torvalds #define WPG_I2CPARM_OFFSET 0x40 // I2C Parameter Register
471da177e4SLinus Torvalds #define WPG_I2CSTAT_OFFSET 0x70 // I2C Status Register
481da177e4SLinus Torvalds
491da177e4SLinus Torvalds //----------------------------------------------------------------------------
501da177e4SLinus Torvalds // Winnipeg Store Type commands (Add this commands to the register offset)
511da177e4SLinus Torvalds //----------------------------------------------------------------------------
521da177e4SLinus Torvalds #define WPG_I2C_AND 0x1000 // I2C AND operation
531da177e4SLinus Torvalds #define WPG_I2C_OR 0x2000 // I2C OR operation
541da177e4SLinus Torvalds
551da177e4SLinus Torvalds //----------------------------------------------------------------------------
56eaae4b3aSSteven Cole // Command set for I2C Master Operation Setup Register
571da177e4SLinus Torvalds //----------------------------------------------------------------------------
581da177e4SLinus Torvalds #define WPG_READATADDR_MASK 0x00010000 // read,bytes,I2C shifted,index
591da177e4SLinus Torvalds #define WPG_WRITEATADDR_MASK 0x40010000 // write,bytes,I2C shifted,index
601da177e4SLinus Torvalds #define WPG_READDIRECT_MASK 0x10010000
611da177e4SLinus Torvalds #define WPG_WRITEDIRECT_MASK 0x60010000
621da177e4SLinus Torvalds
631da177e4SLinus Torvalds
641da177e4SLinus Torvalds //----------------------------------------------------------------------------
651da177e4SLinus Torvalds // bit masks for I2C Master Control Register
661da177e4SLinus Torvalds //----------------------------------------------------------------------------
671da177e4SLinus Torvalds #define WPG_I2CMCNTL_STARTOP_MASK 0x00000002 // Start the Operation
681da177e4SLinus Torvalds
691da177e4SLinus Torvalds //----------------------------------------------------------------------------
701da177e4SLinus Torvalds //
711da177e4SLinus Torvalds //----------------------------------------------------------------------------
721da177e4SLinus Torvalds #define WPG_I2C_IOREMAP_SIZE 0x2044 // size of linear address interval
731da177e4SLinus Torvalds
741da177e4SLinus Torvalds //----------------------------------------------------------------------------
751da177e4SLinus Torvalds // command index
761da177e4SLinus Torvalds //----------------------------------------------------------------------------
771da177e4SLinus Torvalds #define WPG_1ST_SLOT_INDEX 0x01 // index - 1st slot for ctlr
781da177e4SLinus Torvalds #define WPG_CTLR_INDEX 0x0F // index - ctlr
791da177e4SLinus Torvalds #define WPG_1ST_EXTSLOT_INDEX 0x10 // index - 1st ext slot for ctlr
801da177e4SLinus Torvalds #define WPG_1ST_BUS_INDEX 0x1F // index - 1st bus for ctlr
811da177e4SLinus Torvalds
821da177e4SLinus Torvalds //----------------------------------------------------------------------------
831da177e4SLinus Torvalds // macro utilities
841da177e4SLinus Torvalds //----------------------------------------------------------------------------
85dc6712d1SKristen Accardi // if bits 20,22,25,26,27,29,30 are OFF return 1
86dc6712d1SKristen Accardi #define HPC_I2CSTATUS_CHECK(s) ((u8)((s & 0x00000A76) ? 0 : 1))
871da177e4SLinus Torvalds
881da177e4SLinus Torvalds //----------------------------------------------------------------------------
891da177e4SLinus Torvalds // global variables
901da177e4SLinus Torvalds //----------------------------------------------------------------------------
91*2a727f60SArnd Bergmann static DEFINE_MUTEX(sem_hpcaccess); // lock access to HPC
92*2a727f60SArnd Bergmann static DEFINE_MUTEX(operations_mutex); // lock all operations and
931da177e4SLinus Torvalds // access to data structures
94*2a727f60SArnd Bergmann static DECLARE_COMPLETION(exit_complete); // make sure polling thread goes away
952d100fe8SKristen Carlson Accardi static struct task_struct *ibmphp_poll_thread;
961da177e4SLinus Torvalds //----------------------------------------------------------------------------
971da177e4SLinus Torvalds // local function prototypes
981da177e4SLinus Torvalds //----------------------------------------------------------------------------
991da177e4SLinus Torvalds static u8 i2c_ctrl_read(struct controller *, void __iomem *, u8);
1001da177e4SLinus Torvalds static u8 i2c_ctrl_write(struct controller *, void __iomem *, u8, u8);
1011da177e4SLinus Torvalds static u8 hpc_writecmdtoindex(u8, u8);
1021da177e4SLinus Torvalds static u8 hpc_readcmdtoindex(u8, u8);
1031da177e4SLinus Torvalds static void get_hpc_access(void);
1041da177e4SLinus Torvalds static void free_hpc_access(void);
1052d100fe8SKristen Carlson Accardi static int poll_hpc(void *data);
1061da177e4SLinus Torvalds static int process_changeinstatus(struct slot *, struct slot *);
1071da177e4SLinus Torvalds static int process_changeinlatch(u8, u8, struct controller *);
1081da177e4SLinus Torvalds static int hpc_wait_ctlr_notworking(int, struct controller *, void __iomem *, u8 *);
1091da177e4SLinus Torvalds //----------------------------------------------------------------------------
1101da177e4SLinus Torvalds
1111da177e4SLinus Torvalds
1121da177e4SLinus Torvalds /*----------------------------------------------------------------------
1131da177e4SLinus Torvalds * Name: i2c_ctrl_read
1141da177e4SLinus Torvalds *
1151da177e4SLinus Torvalds * Action: read from HPC over I2C
1161da177e4SLinus Torvalds *
1171da177e4SLinus Torvalds *---------------------------------------------------------------------*/
i2c_ctrl_read(struct controller * ctlr_ptr,void __iomem * WPGBbar,u8 index)1181da177e4SLinus Torvalds static u8 i2c_ctrl_read(struct controller *ctlr_ptr, void __iomem *WPGBbar, u8 index)
1191da177e4SLinus Torvalds {
1201da177e4SLinus Torvalds u8 status;
1211da177e4SLinus Torvalds int i;
1221da177e4SLinus Torvalds void __iomem *wpg_addr; // base addr + offset
1231da177e4SLinus Torvalds unsigned long wpg_data; // data to/from WPG LOHI format
1241da177e4SLinus Torvalds unsigned long ultemp;
1251da177e4SLinus Torvalds unsigned long data; // actual data HILO format
1261da177e4SLinus Torvalds
12766bef8c0SHarvey Harrison debug_polling("%s - Entry WPGBbar[%p] index[%x] \n", __func__, WPGBbar, index);
1281da177e4SLinus Torvalds
1291da177e4SLinus Torvalds //--------------------------------------------------------------------
1301da177e4SLinus Torvalds // READ - step 1
1311da177e4SLinus Torvalds // read at address, byte length, I2C address (shifted), index
1321da177e4SLinus Torvalds // or read direct, byte length, index
1331da177e4SLinus Torvalds if (ctlr_ptr->ctlr_type == 0x02) {
1341da177e4SLinus Torvalds data = WPG_READATADDR_MASK;
1351da177e4SLinus Torvalds // fill in I2C address
1361da177e4SLinus Torvalds ultemp = (unsigned long)ctlr_ptr->u.wpeg_ctlr.i2c_addr;
1371da177e4SLinus Torvalds ultemp = ultemp >> 1;
1381da177e4SLinus Torvalds data |= (ultemp << 8);
1391da177e4SLinus Torvalds
1401da177e4SLinus Torvalds // fill in index
1411da177e4SLinus Torvalds data |= (unsigned long)index;
1421da177e4SLinus Torvalds } else if (ctlr_ptr->ctlr_type == 0x04) {
1431da177e4SLinus Torvalds data = WPG_READDIRECT_MASK;
1441da177e4SLinus Torvalds
1451da177e4SLinus Torvalds // fill in index
1461da177e4SLinus Torvalds ultemp = (unsigned long)index;
1471da177e4SLinus Torvalds ultemp = ultemp << 8;
1481da177e4SLinus Torvalds data |= ultemp;
1491da177e4SLinus Torvalds } else {
1501da177e4SLinus Torvalds err("this controller type is not supported \n");
1511da177e4SLinus Torvalds return HPC_ERROR;
1521da177e4SLinus Torvalds }
1531da177e4SLinus Torvalds
1541da177e4SLinus Torvalds wpg_data = swab32(data); // swap data before writing
1551da177e4SLinus Torvalds wpg_addr = WPGBbar + WPG_I2CMOSUP_OFFSET;
1561da177e4SLinus Torvalds writel(wpg_data, wpg_addr);
1571da177e4SLinus Torvalds
1581da177e4SLinus Torvalds //--------------------------------------------------------------------
1591da177e4SLinus Torvalds // READ - step 2 : clear the message buffer
1601da177e4SLinus Torvalds data = 0x00000000;
1611da177e4SLinus Torvalds wpg_data = swab32(data);
1621da177e4SLinus Torvalds wpg_addr = WPGBbar + WPG_I2CMBUFL_OFFSET;
1631da177e4SLinus Torvalds writel(wpg_data, wpg_addr);
1641da177e4SLinus Torvalds
1651da177e4SLinus Torvalds //--------------------------------------------------------------------
1661da177e4SLinus Torvalds // READ - step 3 : issue start operation, I2C master control bit 30:ON
1671da177e4SLinus Torvalds // 2020 : [20] OR operation at [20] offset 0x20
1681da177e4SLinus Torvalds data = WPG_I2CMCNTL_STARTOP_MASK;
1691da177e4SLinus Torvalds wpg_data = swab32(data);
1701da177e4SLinus Torvalds wpg_addr = WPGBbar + WPG_I2CMCNTL_OFFSET + WPG_I2C_OR;
1711da177e4SLinus Torvalds writel(wpg_data, wpg_addr);
1721da177e4SLinus Torvalds
1731da177e4SLinus Torvalds //--------------------------------------------------------------------
1741da177e4SLinus Torvalds // READ - step 4 : wait until start operation bit clears
1751da177e4SLinus Torvalds i = CMD_COMPLETE_TOUT_SEC;
1761da177e4SLinus Torvalds while (i) {
1771da177e4SLinus Torvalds msleep(10);
1781da177e4SLinus Torvalds wpg_addr = WPGBbar + WPG_I2CMCNTL_OFFSET;
1791da177e4SLinus Torvalds wpg_data = readl(wpg_addr);
1801da177e4SLinus Torvalds data = swab32(wpg_data);
1811da177e4SLinus Torvalds if (!(data & WPG_I2CMCNTL_STARTOP_MASK))
1821da177e4SLinus Torvalds break;
1831da177e4SLinus Torvalds i--;
1841da177e4SLinus Torvalds }
1851da177e4SLinus Torvalds if (i == 0) {
18666bef8c0SHarvey Harrison debug("%s - Error : WPG timeout\n", __func__);
1871da177e4SLinus Torvalds return HPC_ERROR;
1881da177e4SLinus Torvalds }
1891da177e4SLinus Torvalds //--------------------------------------------------------------------
1901da177e4SLinus Torvalds // READ - step 5 : read I2C status register
1911da177e4SLinus Torvalds i = CMD_COMPLETE_TOUT_SEC;
1921da177e4SLinus Torvalds while (i) {
1931da177e4SLinus Torvalds msleep(10);
1941da177e4SLinus Torvalds wpg_addr = WPGBbar + WPG_I2CSTAT_OFFSET;
1951da177e4SLinus Torvalds wpg_data = readl(wpg_addr);
1961da177e4SLinus Torvalds data = swab32(wpg_data);
1971da177e4SLinus Torvalds if (HPC_I2CSTATUS_CHECK(data))
1981da177e4SLinus Torvalds break;
1991da177e4SLinus Torvalds i--;
2001da177e4SLinus Torvalds }
2011da177e4SLinus Torvalds if (i == 0) {
2021da177e4SLinus Torvalds debug("ctrl_read - Exit Error:I2C timeout\n");
2031da177e4SLinus Torvalds return HPC_ERROR;
2041da177e4SLinus Torvalds }
2051da177e4SLinus Torvalds
2061da177e4SLinus Torvalds //--------------------------------------------------------------------
2071da177e4SLinus Torvalds // READ - step 6 : get DATA
2081da177e4SLinus Torvalds wpg_addr = WPGBbar + WPG_I2CMBUFL_OFFSET;
2091da177e4SLinus Torvalds wpg_data = readl(wpg_addr);
2101da177e4SLinus Torvalds data = swab32(wpg_data);
2111da177e4SLinus Torvalds
2121da177e4SLinus Torvalds status = (u8) data;
2131da177e4SLinus Torvalds
21466bef8c0SHarvey Harrison debug_polling("%s - Exit index[%x] status[%x]\n", __func__, index, status);
2151da177e4SLinus Torvalds
2161da177e4SLinus Torvalds return (status);
2171da177e4SLinus Torvalds }
2181da177e4SLinus Torvalds
2191da177e4SLinus Torvalds /*----------------------------------------------------------------------
2201da177e4SLinus Torvalds * Name: i2c_ctrl_write
2211da177e4SLinus Torvalds *
2221da177e4SLinus Torvalds * Action: write to HPC over I2C
2231da177e4SLinus Torvalds *
2241da177e4SLinus Torvalds * Return 0 or error codes
2251da177e4SLinus Torvalds *---------------------------------------------------------------------*/
i2c_ctrl_write(struct controller * ctlr_ptr,void __iomem * WPGBbar,u8 index,u8 cmd)2261da177e4SLinus Torvalds static u8 i2c_ctrl_write(struct controller *ctlr_ptr, void __iomem *WPGBbar, u8 index, u8 cmd)
2271da177e4SLinus Torvalds {
2281da177e4SLinus Torvalds u8 rc;
2291da177e4SLinus Torvalds void __iomem *wpg_addr; // base addr + offset
2301da177e4SLinus Torvalds unsigned long wpg_data; // data to/from WPG LOHI format
2311da177e4SLinus Torvalds unsigned long ultemp;
2321da177e4SLinus Torvalds unsigned long data; // actual data HILO format
2331da177e4SLinus Torvalds int i;
2341da177e4SLinus Torvalds
23566bef8c0SHarvey Harrison debug_polling("%s - Entry WPGBbar[%p] index[%x] cmd[%x]\n", __func__, WPGBbar, index, cmd);
2361da177e4SLinus Torvalds
2371da177e4SLinus Torvalds rc = 0;
2381da177e4SLinus Torvalds //--------------------------------------------------------------------
2391da177e4SLinus Torvalds // WRITE - step 1
2401da177e4SLinus Torvalds // write at address, byte length, I2C address (shifted), index
2411da177e4SLinus Torvalds // or write direct, byte length, index
2421da177e4SLinus Torvalds data = 0x00000000;
2431da177e4SLinus Torvalds
2441da177e4SLinus Torvalds if (ctlr_ptr->ctlr_type == 0x02) {
2451da177e4SLinus Torvalds data = WPG_WRITEATADDR_MASK;
2461da177e4SLinus Torvalds // fill in I2C address
2471da177e4SLinus Torvalds ultemp = (unsigned long)ctlr_ptr->u.wpeg_ctlr.i2c_addr;
2481da177e4SLinus Torvalds ultemp = ultemp >> 1;
2491da177e4SLinus Torvalds data |= (ultemp << 8);
2501da177e4SLinus Torvalds
2511da177e4SLinus Torvalds // fill in index
2521da177e4SLinus Torvalds data |= (unsigned long)index;
2531da177e4SLinus Torvalds } else if (ctlr_ptr->ctlr_type == 0x04) {
2541da177e4SLinus Torvalds data = WPG_WRITEDIRECT_MASK;
2551da177e4SLinus Torvalds
2561da177e4SLinus Torvalds // fill in index
2571da177e4SLinus Torvalds ultemp = (unsigned long)index;
2581da177e4SLinus Torvalds ultemp = ultemp << 8;
2591da177e4SLinus Torvalds data |= ultemp;
2601da177e4SLinus Torvalds } else {
2611da177e4SLinus Torvalds err("this controller type is not supported \n");
2621da177e4SLinus Torvalds return HPC_ERROR;
2631da177e4SLinus Torvalds }
2641da177e4SLinus Torvalds
2651da177e4SLinus Torvalds wpg_data = swab32(data); // swap data before writing
2661da177e4SLinus Torvalds wpg_addr = WPGBbar + WPG_I2CMOSUP_OFFSET;
2671da177e4SLinus Torvalds writel(wpg_data, wpg_addr);
2681da177e4SLinus Torvalds
2691da177e4SLinus Torvalds //--------------------------------------------------------------------
2701da177e4SLinus Torvalds // WRITE - step 2 : clear the message buffer
2711da177e4SLinus Torvalds data = 0x00000000 | (unsigned long)cmd;
2721da177e4SLinus Torvalds wpg_data = swab32(data);
2731da177e4SLinus Torvalds wpg_addr = WPGBbar + WPG_I2CMBUFL_OFFSET;
2741da177e4SLinus Torvalds writel(wpg_data, wpg_addr);
2751da177e4SLinus Torvalds
2761da177e4SLinus Torvalds //--------------------------------------------------------------------
2771da177e4SLinus Torvalds // WRITE - step 3 : issue start operation,I2C master control bit 30:ON
2781da177e4SLinus Torvalds // 2020 : [20] OR operation at [20] offset 0x20
2791da177e4SLinus Torvalds data = WPG_I2CMCNTL_STARTOP_MASK;
2801da177e4SLinus Torvalds wpg_data = swab32(data);
2811da177e4SLinus Torvalds wpg_addr = WPGBbar + WPG_I2CMCNTL_OFFSET + WPG_I2C_OR;
2821da177e4SLinus Torvalds writel(wpg_data, wpg_addr);
2831da177e4SLinus Torvalds
2841da177e4SLinus Torvalds //--------------------------------------------------------------------
2851da177e4SLinus Torvalds // WRITE - step 4 : wait until start operation bit clears
2861da177e4SLinus Torvalds i = CMD_COMPLETE_TOUT_SEC;
2871da177e4SLinus Torvalds while (i) {
2881da177e4SLinus Torvalds msleep(10);
2891da177e4SLinus Torvalds wpg_addr = WPGBbar + WPG_I2CMCNTL_OFFSET;
2901da177e4SLinus Torvalds wpg_data = readl(wpg_addr);
2911da177e4SLinus Torvalds data = swab32(wpg_data);
2921da177e4SLinus Torvalds if (!(data & WPG_I2CMCNTL_STARTOP_MASK))
2931da177e4SLinus Torvalds break;
2941da177e4SLinus Torvalds i--;
2951da177e4SLinus Torvalds }
2961da177e4SLinus Torvalds if (i == 0) {
29766bef8c0SHarvey Harrison debug("%s - Exit Error:WPG timeout\n", __func__);
2981da177e4SLinus Torvalds rc = HPC_ERROR;
2991da177e4SLinus Torvalds }
3001da177e4SLinus Torvalds
3011da177e4SLinus Torvalds //--------------------------------------------------------------------
3021da177e4SLinus Torvalds // WRITE - step 5 : read I2C status register
3031da177e4SLinus Torvalds i = CMD_COMPLETE_TOUT_SEC;
3041da177e4SLinus Torvalds while (i) {
3051da177e4SLinus Torvalds msleep(10);
3061da177e4SLinus Torvalds wpg_addr = WPGBbar + WPG_I2CSTAT_OFFSET;
3071da177e4SLinus Torvalds wpg_data = readl(wpg_addr);
3081da177e4SLinus Torvalds data = swab32(wpg_data);
3091da177e4SLinus Torvalds if (HPC_I2CSTATUS_CHECK(data))
3101da177e4SLinus Torvalds break;
3111da177e4SLinus Torvalds i--;
3121da177e4SLinus Torvalds }
3131da177e4SLinus Torvalds if (i == 0) {
3141da177e4SLinus Torvalds debug("ctrl_read - Error : I2C timeout\n");
3151da177e4SLinus Torvalds rc = HPC_ERROR;
3161da177e4SLinus Torvalds }
3171da177e4SLinus Torvalds
31866bef8c0SHarvey Harrison debug_polling("%s Exit rc[%x]\n", __func__, rc);
3191da177e4SLinus Torvalds return (rc);
3201da177e4SLinus Torvalds }
3211da177e4SLinus Torvalds
3221da177e4SLinus Torvalds //------------------------------------------------------------
3231da177e4SLinus Torvalds // Read from ISA type HPC
3241da177e4SLinus Torvalds //------------------------------------------------------------
isa_ctrl_read(struct controller * ctlr_ptr,u8 offset)3251da177e4SLinus Torvalds static u8 isa_ctrl_read(struct controller *ctlr_ptr, u8 offset)
3261da177e4SLinus Torvalds {
3271da177e4SLinus Torvalds u16 start_address;
3281da177e4SLinus Torvalds u8 data;
3291da177e4SLinus Torvalds
3301da177e4SLinus Torvalds start_address = ctlr_ptr->u.isa_ctlr.io_start;
3311da177e4SLinus Torvalds data = inb(start_address + offset);
3321da177e4SLinus Torvalds return data;
3331da177e4SLinus Torvalds }
3341da177e4SLinus Torvalds
3351da177e4SLinus Torvalds //--------------------------------------------------------------
3361da177e4SLinus Torvalds // Write to ISA type HPC
3371da177e4SLinus Torvalds //--------------------------------------------------------------
isa_ctrl_write(struct controller * ctlr_ptr,u8 offset,u8 data)3381da177e4SLinus Torvalds static void isa_ctrl_write(struct controller *ctlr_ptr, u8 offset, u8 data)
3391da177e4SLinus Torvalds {
3401da177e4SLinus Torvalds u16 start_address;
3411da177e4SLinus Torvalds u16 port_address;
3421da177e4SLinus Torvalds
3431da177e4SLinus Torvalds start_address = ctlr_ptr->u.isa_ctlr.io_start;
3441da177e4SLinus Torvalds port_address = start_address + (u16) offset;
3451da177e4SLinus Torvalds outb(data, port_address);
3461da177e4SLinus Torvalds }
3471da177e4SLinus Torvalds
pci_ctrl_read(struct controller * ctrl,u8 offset)3481da177e4SLinus Torvalds static u8 pci_ctrl_read(struct controller *ctrl, u8 offset)
3491da177e4SLinus Torvalds {
3501da177e4SLinus Torvalds u8 data = 0x00;
3511da177e4SLinus Torvalds debug("inside pci_ctrl_read\n");
3521da177e4SLinus Torvalds if (ctrl->ctrl_dev)
3531da177e4SLinus Torvalds pci_read_config_byte(ctrl->ctrl_dev, HPC_PCI_OFFSET + offset, &data);
3541da177e4SLinus Torvalds return data;
3551da177e4SLinus Torvalds }
3561da177e4SLinus Torvalds
pci_ctrl_write(struct controller * ctrl,u8 offset,u8 data)3571da177e4SLinus Torvalds static u8 pci_ctrl_write(struct controller *ctrl, u8 offset, u8 data)
3581da177e4SLinus Torvalds {
3591da177e4SLinus Torvalds u8 rc = -ENODEV;
3601da177e4SLinus Torvalds debug("inside pci_ctrl_write\n");
3611da177e4SLinus Torvalds if (ctrl->ctrl_dev) {
3621da177e4SLinus Torvalds pci_write_config_byte(ctrl->ctrl_dev, HPC_PCI_OFFSET + offset, data);
3631da177e4SLinus Torvalds rc = 0;
3641da177e4SLinus Torvalds }
3651da177e4SLinus Torvalds return rc;
3661da177e4SLinus Torvalds }
3671da177e4SLinus Torvalds
ctrl_read(struct controller * ctlr,void __iomem * base,u8 offset)3681da177e4SLinus Torvalds static u8 ctrl_read(struct controller *ctlr, void __iomem *base, u8 offset)
3691da177e4SLinus Torvalds {
3701da177e4SLinus Torvalds u8 rc;
3711da177e4SLinus Torvalds switch (ctlr->ctlr_type) {
3721da177e4SLinus Torvalds case 0:
3731da177e4SLinus Torvalds rc = isa_ctrl_read(ctlr, offset);
3741da177e4SLinus Torvalds break;
3751da177e4SLinus Torvalds case 1:
3761da177e4SLinus Torvalds rc = pci_ctrl_read(ctlr, offset);
3771da177e4SLinus Torvalds break;
3781da177e4SLinus Torvalds case 2:
3791da177e4SLinus Torvalds case 4:
3801da177e4SLinus Torvalds rc = i2c_ctrl_read(ctlr, base, offset);
3811da177e4SLinus Torvalds break;
3821da177e4SLinus Torvalds default:
3831da177e4SLinus Torvalds return -ENODEV;
3841da177e4SLinus Torvalds }
3851da177e4SLinus Torvalds return rc;
3861da177e4SLinus Torvalds }
3871da177e4SLinus Torvalds
ctrl_write(struct controller * ctlr,void __iomem * base,u8 offset,u8 data)3881da177e4SLinus Torvalds static u8 ctrl_write(struct controller *ctlr, void __iomem *base, u8 offset, u8 data)
3891da177e4SLinus Torvalds {
3901da177e4SLinus Torvalds u8 rc = 0;
3911da177e4SLinus Torvalds switch (ctlr->ctlr_type) {
3921da177e4SLinus Torvalds case 0:
3931da177e4SLinus Torvalds isa_ctrl_write(ctlr, offset, data);
3941da177e4SLinus Torvalds break;
3951da177e4SLinus Torvalds case 1:
3961da177e4SLinus Torvalds rc = pci_ctrl_write(ctlr, offset, data);
3971da177e4SLinus Torvalds break;
3981da177e4SLinus Torvalds case 2:
3991da177e4SLinus Torvalds case 4:
4001da177e4SLinus Torvalds rc = i2c_ctrl_write(ctlr, base, offset, data);
4011da177e4SLinus Torvalds break;
4021da177e4SLinus Torvalds default:
4031da177e4SLinus Torvalds return -ENODEV;
4041da177e4SLinus Torvalds }
4051da177e4SLinus Torvalds return rc;
4061da177e4SLinus Torvalds }
4071da177e4SLinus Torvalds /*----------------------------------------------------------------------
4081da177e4SLinus Torvalds * Name: hpc_writecmdtoindex()
4091da177e4SLinus Torvalds *
4101da177e4SLinus Torvalds * Action: convert a write command to proper index within a controller
4111da177e4SLinus Torvalds *
4121da177e4SLinus Torvalds * Return index, HPC_ERROR
4131da177e4SLinus Torvalds *---------------------------------------------------------------------*/
hpc_writecmdtoindex(u8 cmd,u8 index)4141da177e4SLinus Torvalds static u8 hpc_writecmdtoindex(u8 cmd, u8 index)
4151da177e4SLinus Torvalds {
4161da177e4SLinus Torvalds u8 rc;
4171da177e4SLinus Torvalds
4181da177e4SLinus Torvalds switch (cmd) {
4191da177e4SLinus Torvalds case HPC_CTLR_ENABLEIRQ: // 0x00.N.15
4201da177e4SLinus Torvalds case HPC_CTLR_CLEARIRQ: // 0x06.N.15
4211da177e4SLinus Torvalds case HPC_CTLR_RESET: // 0x07.N.15
4221da177e4SLinus Torvalds case HPC_CTLR_IRQSTEER: // 0x08.N.15
4231da177e4SLinus Torvalds case HPC_CTLR_DISABLEIRQ: // 0x01.N.15
4241da177e4SLinus Torvalds case HPC_ALLSLOT_ON: // 0x11.N.15
4251da177e4SLinus Torvalds case HPC_ALLSLOT_OFF: // 0x12.N.15
4261da177e4SLinus Torvalds rc = 0x0F;
4271da177e4SLinus Torvalds break;
4281da177e4SLinus Torvalds
4291da177e4SLinus Torvalds case HPC_SLOT_OFF: // 0x02.Y.0-14
4301da177e4SLinus Torvalds case HPC_SLOT_ON: // 0x03.Y.0-14
4311da177e4SLinus Torvalds case HPC_SLOT_ATTNOFF: // 0x04.N.0-14
4321da177e4SLinus Torvalds case HPC_SLOT_ATTNON: // 0x05.N.0-14
4331da177e4SLinus Torvalds case HPC_SLOT_BLINKLED: // 0x13.N.0-14
4341da177e4SLinus Torvalds rc = index;
4351da177e4SLinus Torvalds break;
4361da177e4SLinus Torvalds
4371da177e4SLinus Torvalds case HPC_BUS_33CONVMODE:
4381da177e4SLinus Torvalds case HPC_BUS_66CONVMODE:
4391da177e4SLinus Torvalds case HPC_BUS_66PCIXMODE:
4401da177e4SLinus Torvalds case HPC_BUS_100PCIXMODE:
4411da177e4SLinus Torvalds case HPC_BUS_133PCIXMODE:
4421da177e4SLinus Torvalds rc = index + WPG_1ST_BUS_INDEX - 1;
4431da177e4SLinus Torvalds break;
4441da177e4SLinus Torvalds
4451da177e4SLinus Torvalds default:
4461da177e4SLinus Torvalds err("hpc_writecmdtoindex - Error invalid cmd[%x]\n", cmd);
4471da177e4SLinus Torvalds rc = HPC_ERROR;
4481da177e4SLinus Torvalds }
4491da177e4SLinus Torvalds
4501da177e4SLinus Torvalds return rc;
4511da177e4SLinus Torvalds }
4521da177e4SLinus Torvalds
4531da177e4SLinus Torvalds /*----------------------------------------------------------------------
4541da177e4SLinus Torvalds * Name: hpc_readcmdtoindex()
4551da177e4SLinus Torvalds *
4561da177e4SLinus Torvalds * Action: convert a read command to proper index within a controller
4571da177e4SLinus Torvalds *
4581da177e4SLinus Torvalds * Return index, HPC_ERROR
4591da177e4SLinus Torvalds *---------------------------------------------------------------------*/
hpc_readcmdtoindex(u8 cmd,u8 index)4601da177e4SLinus Torvalds static u8 hpc_readcmdtoindex(u8 cmd, u8 index)
4611da177e4SLinus Torvalds {
4621da177e4SLinus Torvalds u8 rc;
4631da177e4SLinus Torvalds
4641da177e4SLinus Torvalds switch (cmd) {
4651da177e4SLinus Torvalds case READ_CTLRSTATUS:
4661da177e4SLinus Torvalds rc = 0x0F;
4671da177e4SLinus Torvalds break;
4681da177e4SLinus Torvalds case READ_SLOTSTATUS:
4691da177e4SLinus Torvalds case READ_ALLSTAT:
4701da177e4SLinus Torvalds rc = index;
4711da177e4SLinus Torvalds break;
4721da177e4SLinus Torvalds case READ_EXTSLOTSTATUS:
4731da177e4SLinus Torvalds rc = index + WPG_1ST_EXTSLOT_INDEX;
4741da177e4SLinus Torvalds break;
4751da177e4SLinus Torvalds case READ_BUSSTATUS:
4761da177e4SLinus Torvalds rc = index + WPG_1ST_BUS_INDEX - 1;
4771da177e4SLinus Torvalds break;
4781da177e4SLinus Torvalds case READ_SLOTLATCHLOWREG:
4791da177e4SLinus Torvalds rc = 0x28;
4801da177e4SLinus Torvalds break;
4811da177e4SLinus Torvalds case READ_REVLEVEL:
4821da177e4SLinus Torvalds rc = 0x25;
4831da177e4SLinus Torvalds break;
4841da177e4SLinus Torvalds case READ_HPCOPTIONS:
4851da177e4SLinus Torvalds rc = 0x27;
4861da177e4SLinus Torvalds break;
4871da177e4SLinus Torvalds default:
4881da177e4SLinus Torvalds rc = HPC_ERROR;
4891da177e4SLinus Torvalds }
4901da177e4SLinus Torvalds return rc;
4911da177e4SLinus Torvalds }
4921da177e4SLinus Torvalds
4931da177e4SLinus Torvalds /*----------------------------------------------------------------------
4941da177e4SLinus Torvalds * Name: HPCreadslot()
4951da177e4SLinus Torvalds *
4961da177e4SLinus Torvalds * Action: issue a READ command to HPC
4971da177e4SLinus Torvalds *
4981da177e4SLinus Torvalds * Input: pslot - cannot be NULL for READ_ALLSTAT
4991da177e4SLinus Torvalds * pstatus - can be NULL for READ_ALLSTAT
5001da177e4SLinus Torvalds *
5011da177e4SLinus Torvalds * Return 0 or error codes
5021da177e4SLinus Torvalds *---------------------------------------------------------------------*/
ibmphp_hpc_readslot(struct slot * pslot,u8 cmd,u8 * pstatus)5031da177e4SLinus Torvalds int ibmphp_hpc_readslot(struct slot *pslot, u8 cmd, u8 *pstatus)
5041da177e4SLinus Torvalds {
5051da177e4SLinus Torvalds void __iomem *wpg_bbar = NULL;
5061da177e4SLinus Torvalds struct controller *ctlr_ptr;
5071da177e4SLinus Torvalds u8 index, status;
5081da177e4SLinus Torvalds int rc = 0;
5091da177e4SLinus Torvalds int busindex;
5101da177e4SLinus Torvalds
51166bef8c0SHarvey Harrison debug_polling("%s - Entry pslot[%p] cmd[%x] pstatus[%p]\n", __func__, pslot, cmd, pstatus);
5121da177e4SLinus Torvalds
5131da177e4SLinus Torvalds if ((pslot == NULL)
5141da177e4SLinus Torvalds || ((pstatus == NULL) && (cmd != READ_ALLSTAT) && (cmd != READ_BUSSTATUS))) {
5151da177e4SLinus Torvalds rc = -EINVAL;
51666bef8c0SHarvey Harrison err("%s - Error invalid pointer, rc[%d]\n", __func__, rc);
5171da177e4SLinus Torvalds return rc;
5181da177e4SLinus Torvalds }
5191da177e4SLinus Torvalds
5201da177e4SLinus Torvalds if (cmd == READ_BUSSTATUS) {
5211da177e4SLinus Torvalds busindex = ibmphp_get_bus_index(pslot->bus);
5221da177e4SLinus Torvalds if (busindex < 0) {
5231da177e4SLinus Torvalds rc = -EINVAL;
52466bef8c0SHarvey Harrison err("%s - Exit Error:invalid bus, rc[%d]\n", __func__, rc);
5251da177e4SLinus Torvalds return rc;
5261da177e4SLinus Torvalds } else
5271da177e4SLinus Torvalds index = (u8) busindex;
5281da177e4SLinus Torvalds } else
5291da177e4SLinus Torvalds index = pslot->ctlr_index;
5301da177e4SLinus Torvalds
5311da177e4SLinus Torvalds index = hpc_readcmdtoindex(cmd, index);
5321da177e4SLinus Torvalds
5331da177e4SLinus Torvalds if (index == HPC_ERROR) {
5341da177e4SLinus Torvalds rc = -EINVAL;
53566bef8c0SHarvey Harrison err("%s - Exit Error:invalid index, rc[%d]\n", __func__, rc);
5361da177e4SLinus Torvalds return rc;
5371da177e4SLinus Torvalds }
5381da177e4SLinus Torvalds
5391da177e4SLinus Torvalds ctlr_ptr = pslot->ctrl;
5401da177e4SLinus Torvalds
5411da177e4SLinus Torvalds get_hpc_access();
5421da177e4SLinus Torvalds
5431da177e4SLinus Torvalds //--------------------------------------------------------------------
5441da177e4SLinus Torvalds // map physical address to logical address
5451da177e4SLinus Torvalds //--------------------------------------------------------------------
5461da177e4SLinus Torvalds if ((ctlr_ptr->ctlr_type == 2) || (ctlr_ptr->ctlr_type == 4))
5471da177e4SLinus Torvalds wpg_bbar = ioremap(ctlr_ptr->u.wpeg_ctlr.wpegbbar, WPG_I2C_IOREMAP_SIZE);
5481da177e4SLinus Torvalds
5491da177e4SLinus Torvalds //--------------------------------------------------------------------
5501da177e4SLinus Torvalds // check controller status before reading
5511da177e4SLinus Torvalds //--------------------------------------------------------------------
5521da177e4SLinus Torvalds rc = hpc_wait_ctlr_notworking(HPC_CTLR_WORKING_TOUT, ctlr_ptr, wpg_bbar, &status);
5531da177e4SLinus Torvalds if (!rc) {
5541da177e4SLinus Torvalds switch (cmd) {
5551da177e4SLinus Torvalds case READ_ALLSTAT:
5561da177e4SLinus Torvalds // update the slot structure
5571da177e4SLinus Torvalds pslot->ctrl->status = status;
5581da177e4SLinus Torvalds pslot->status = ctrl_read(ctlr_ptr, wpg_bbar, index);
5591da177e4SLinus Torvalds rc = hpc_wait_ctlr_notworking(HPC_CTLR_WORKING_TOUT, ctlr_ptr, wpg_bbar,
5601da177e4SLinus Torvalds &status);
5611da177e4SLinus Torvalds if (!rc)
5621da177e4SLinus Torvalds pslot->ext_status = ctrl_read(ctlr_ptr, wpg_bbar, index + WPG_1ST_EXTSLOT_INDEX);
5631da177e4SLinus Torvalds
5641da177e4SLinus Torvalds break;
5651da177e4SLinus Torvalds
5661da177e4SLinus Torvalds case READ_SLOTSTATUS:
5671da177e4SLinus Torvalds // DO NOT update the slot structure
5681da177e4SLinus Torvalds *pstatus = ctrl_read(ctlr_ptr, wpg_bbar, index);
5691da177e4SLinus Torvalds break;
5701da177e4SLinus Torvalds
5711da177e4SLinus Torvalds case READ_EXTSLOTSTATUS:
5721da177e4SLinus Torvalds // DO NOT update the slot structure
5731da177e4SLinus Torvalds *pstatus = ctrl_read(ctlr_ptr, wpg_bbar, index);
5741da177e4SLinus Torvalds break;
5751da177e4SLinus Torvalds
5761da177e4SLinus Torvalds case READ_CTLRSTATUS:
5771da177e4SLinus Torvalds // DO NOT update the slot structure
5781da177e4SLinus Torvalds *pstatus = status;
5791da177e4SLinus Torvalds break;
5801da177e4SLinus Torvalds
5811da177e4SLinus Torvalds case READ_BUSSTATUS:
5821da177e4SLinus Torvalds pslot->busstatus = ctrl_read(ctlr_ptr, wpg_bbar, index);
5831da177e4SLinus Torvalds break;
5841da177e4SLinus Torvalds case READ_REVLEVEL:
5851da177e4SLinus Torvalds *pstatus = ctrl_read(ctlr_ptr, wpg_bbar, index);
5861da177e4SLinus Torvalds break;
5871da177e4SLinus Torvalds case READ_HPCOPTIONS:
5881da177e4SLinus Torvalds *pstatus = ctrl_read(ctlr_ptr, wpg_bbar, index);
5891da177e4SLinus Torvalds break;
5901da177e4SLinus Torvalds case READ_SLOTLATCHLOWREG:
5911da177e4SLinus Torvalds // DO NOT update the slot structure
5921da177e4SLinus Torvalds *pstatus = ctrl_read(ctlr_ptr, wpg_bbar, index);
5931da177e4SLinus Torvalds break;
5941da177e4SLinus Torvalds
5951da177e4SLinus Torvalds // Not used
5961da177e4SLinus Torvalds case READ_ALLSLOT:
5972ac83cccSGeliang Tang list_for_each_entry(pslot, &ibmphp_slot_head,
5982ac83cccSGeliang Tang ibm_slot_list) {
5991da177e4SLinus Torvalds index = pslot->ctlr_index;
6001da177e4SLinus Torvalds rc = hpc_wait_ctlr_notworking(HPC_CTLR_WORKING_TOUT, ctlr_ptr,
6011da177e4SLinus Torvalds wpg_bbar, &status);
6021da177e4SLinus Torvalds if (!rc) {
6031da177e4SLinus Torvalds pslot->status = ctrl_read(ctlr_ptr, wpg_bbar, index);
6041da177e4SLinus Torvalds rc = hpc_wait_ctlr_notworking(HPC_CTLR_WORKING_TOUT,
6051da177e4SLinus Torvalds ctlr_ptr, wpg_bbar, &status);
6061da177e4SLinus Torvalds if (!rc)
6071da177e4SLinus Torvalds pslot->ext_status =
6081da177e4SLinus Torvalds ctrl_read(ctlr_ptr, wpg_bbar,
6091da177e4SLinus Torvalds index + WPG_1ST_EXTSLOT_INDEX);
6101da177e4SLinus Torvalds } else {
61166bef8c0SHarvey Harrison err("%s - Error ctrl_read failed\n", __func__);
6121da177e4SLinus Torvalds rc = -EINVAL;
6131da177e4SLinus Torvalds break;
6141da177e4SLinus Torvalds }
6151da177e4SLinus Torvalds }
6161da177e4SLinus Torvalds break;
6171da177e4SLinus Torvalds default:
6181da177e4SLinus Torvalds rc = -EINVAL;
6191da177e4SLinus Torvalds break;
6201da177e4SLinus Torvalds }
6211da177e4SLinus Torvalds }
6221da177e4SLinus Torvalds //--------------------------------------------------------------------
6231da177e4SLinus Torvalds // cleanup
6241da177e4SLinus Torvalds //--------------------------------------------------------------------
6251da177e4SLinus Torvalds
6261da177e4SLinus Torvalds // remove physical to logical address mapping
6271da177e4SLinus Torvalds if ((ctlr_ptr->ctlr_type == 2) || (ctlr_ptr->ctlr_type == 4))
6281da177e4SLinus Torvalds iounmap(wpg_bbar);
6291da177e4SLinus Torvalds
6301da177e4SLinus Torvalds free_hpc_access();
6311da177e4SLinus Torvalds
63266bef8c0SHarvey Harrison debug_polling("%s - Exit rc[%d]\n", __func__, rc);
6331da177e4SLinus Torvalds return rc;
6341da177e4SLinus Torvalds }
6351da177e4SLinus Torvalds
6361da177e4SLinus Torvalds /*----------------------------------------------------------------------
6371da177e4SLinus Torvalds * Name: ibmphp_hpc_writeslot()
6381da177e4SLinus Torvalds *
6391da177e4SLinus Torvalds * Action: issue a WRITE command to HPC
6401da177e4SLinus Torvalds *---------------------------------------------------------------------*/
ibmphp_hpc_writeslot(struct slot * pslot,u8 cmd)6411da177e4SLinus Torvalds int ibmphp_hpc_writeslot(struct slot *pslot, u8 cmd)
6421da177e4SLinus Torvalds {
6431da177e4SLinus Torvalds void __iomem *wpg_bbar = NULL;
6441da177e4SLinus Torvalds struct controller *ctlr_ptr;
6451da177e4SLinus Torvalds u8 index, status;
6461da177e4SLinus Torvalds int busindex;
6471da177e4SLinus Torvalds u8 done;
6481da177e4SLinus Torvalds int rc = 0;
6491da177e4SLinus Torvalds int timeout;
6501da177e4SLinus Torvalds
65166bef8c0SHarvey Harrison debug_polling("%s - Entry pslot[%p] cmd[%x]\n", __func__, pslot, cmd);
6521da177e4SLinus Torvalds if (pslot == NULL) {
6531da177e4SLinus Torvalds rc = -EINVAL;
65466bef8c0SHarvey Harrison err("%s - Error Exit rc[%d]\n", __func__, rc);
6551da177e4SLinus Torvalds return rc;
6561da177e4SLinus Torvalds }
6571da177e4SLinus Torvalds
6581da177e4SLinus Torvalds if ((cmd == HPC_BUS_33CONVMODE) || (cmd == HPC_BUS_66CONVMODE) ||
6591da177e4SLinus Torvalds (cmd == HPC_BUS_66PCIXMODE) || (cmd == HPC_BUS_100PCIXMODE) ||
6601da177e4SLinus Torvalds (cmd == HPC_BUS_133PCIXMODE)) {
6611da177e4SLinus Torvalds busindex = ibmphp_get_bus_index(pslot->bus);
6621da177e4SLinus Torvalds if (busindex < 0) {
6631da177e4SLinus Torvalds rc = -EINVAL;
66466bef8c0SHarvey Harrison err("%s - Exit Error:invalid bus, rc[%d]\n", __func__, rc);
6651da177e4SLinus Torvalds return rc;
6661da177e4SLinus Torvalds } else
6671da177e4SLinus Torvalds index = (u8) busindex;
6681da177e4SLinus Torvalds } else
6691da177e4SLinus Torvalds index = pslot->ctlr_index;
6701da177e4SLinus Torvalds
6711da177e4SLinus Torvalds index = hpc_writecmdtoindex(cmd, index);
6721da177e4SLinus Torvalds
6731da177e4SLinus Torvalds if (index == HPC_ERROR) {
6741da177e4SLinus Torvalds rc = -EINVAL;
67566bef8c0SHarvey Harrison err("%s - Error Exit rc[%d]\n", __func__, rc);
6761da177e4SLinus Torvalds return rc;
6771da177e4SLinus Torvalds }
6781da177e4SLinus Torvalds
6791da177e4SLinus Torvalds ctlr_ptr = pslot->ctrl;
6801da177e4SLinus Torvalds
6811da177e4SLinus Torvalds get_hpc_access();
6821da177e4SLinus Torvalds
6831da177e4SLinus Torvalds //--------------------------------------------------------------------
6841da177e4SLinus Torvalds // map physical address to logical address
6851da177e4SLinus Torvalds //--------------------------------------------------------------------
6861da177e4SLinus Torvalds if ((ctlr_ptr->ctlr_type == 2) || (ctlr_ptr->ctlr_type == 4)) {
6871da177e4SLinus Torvalds wpg_bbar = ioremap(ctlr_ptr->u.wpeg_ctlr.wpegbbar, WPG_I2C_IOREMAP_SIZE);
6881da177e4SLinus Torvalds
68966bef8c0SHarvey Harrison debug("%s - ctlr id[%x] physical[%lx] logical[%lx] i2c[%x]\n", __func__,
6901da177e4SLinus Torvalds ctlr_ptr->ctlr_id, (ulong) (ctlr_ptr->u.wpeg_ctlr.wpegbbar), (ulong) wpg_bbar,
6911da177e4SLinus Torvalds ctlr_ptr->u.wpeg_ctlr.i2c_addr);
6921da177e4SLinus Torvalds }
6931da177e4SLinus Torvalds //--------------------------------------------------------------------
6941da177e4SLinus Torvalds // check controller status before writing
6951da177e4SLinus Torvalds //--------------------------------------------------------------------
6961da177e4SLinus Torvalds rc = hpc_wait_ctlr_notworking(HPC_CTLR_WORKING_TOUT, ctlr_ptr, wpg_bbar, &status);
6971da177e4SLinus Torvalds if (!rc) {
6981da177e4SLinus Torvalds
6991da177e4SLinus Torvalds ctrl_write(ctlr_ptr, wpg_bbar, index, cmd);
7001da177e4SLinus Torvalds
7011da177e4SLinus Torvalds //--------------------------------------------------------------------
7021da177e4SLinus Torvalds // check controller is still not working on the command
7031da177e4SLinus Torvalds //--------------------------------------------------------------------
7041da177e4SLinus Torvalds timeout = CMD_COMPLETE_TOUT_SEC;
705dc6712d1SKristen Accardi done = 0;
7061da177e4SLinus Torvalds while (!done) {
7071da177e4SLinus Torvalds rc = hpc_wait_ctlr_notworking(HPC_CTLR_WORKING_TOUT, ctlr_ptr, wpg_bbar,
7081da177e4SLinus Torvalds &status);
7091da177e4SLinus Torvalds if (!rc) {
7101da177e4SLinus Torvalds if (NEEDTOCHECK_CMDSTATUS(cmd)) {
7111da177e4SLinus Torvalds if (CTLR_FINISHED(status) == HPC_CTLR_FINISHED_YES)
712dc6712d1SKristen Accardi done = 1;
7131da177e4SLinus Torvalds } else
714dc6712d1SKristen Accardi done = 1;
7151da177e4SLinus Torvalds }
7161da177e4SLinus Torvalds if (!done) {
7171da177e4SLinus Torvalds msleep(1000);
7181da177e4SLinus Torvalds if (timeout < 1) {
719dc6712d1SKristen Accardi done = 1;
72066bef8c0SHarvey Harrison err("%s - Error command complete timeout\n", __func__);
7211da177e4SLinus Torvalds rc = -EFAULT;
7221da177e4SLinus Torvalds } else
7231da177e4SLinus Torvalds timeout--;
7241da177e4SLinus Torvalds }
7251da177e4SLinus Torvalds }
7261da177e4SLinus Torvalds ctlr_ptr->status = status;
7271da177e4SLinus Torvalds }
7281da177e4SLinus Torvalds // cleanup
7291da177e4SLinus Torvalds
7301da177e4SLinus Torvalds // remove physical to logical address mapping
7311da177e4SLinus Torvalds if ((ctlr_ptr->ctlr_type == 2) || (ctlr_ptr->ctlr_type == 4))
7321da177e4SLinus Torvalds iounmap(wpg_bbar);
7331da177e4SLinus Torvalds free_hpc_access();
7341da177e4SLinus Torvalds
73566bef8c0SHarvey Harrison debug_polling("%s - Exit rc[%d]\n", __func__, rc);
7361da177e4SLinus Torvalds return rc;
7371da177e4SLinus Torvalds }
7381da177e4SLinus Torvalds
7391da177e4SLinus Torvalds /*----------------------------------------------------------------------
7401da177e4SLinus Torvalds * Name: get_hpc_access()
7411da177e4SLinus Torvalds *
7421da177e4SLinus Torvalds * Action: make sure only one process can access HPC at one time
7431da177e4SLinus Torvalds *---------------------------------------------------------------------*/
get_hpc_access(void)7441da177e4SLinus Torvalds static void get_hpc_access(void)
7451da177e4SLinus Torvalds {
7466aa4cdd0SIngo Molnar mutex_lock(&sem_hpcaccess);
7471da177e4SLinus Torvalds }
7481da177e4SLinus Torvalds
7491da177e4SLinus Torvalds /*----------------------------------------------------------------------
7501da177e4SLinus Torvalds * Name: free_hpc_access()
7511da177e4SLinus Torvalds *---------------------------------------------------------------------*/
free_hpc_access(void)7521da177e4SLinus Torvalds void free_hpc_access(void)
7531da177e4SLinus Torvalds {
7546aa4cdd0SIngo Molnar mutex_unlock(&sem_hpcaccess);
7551da177e4SLinus Torvalds }
7561da177e4SLinus Torvalds
7571da177e4SLinus Torvalds /*----------------------------------------------------------------------
7581da177e4SLinus Torvalds * Name: ibmphp_lock_operations()
7591da177e4SLinus Torvalds *
7601da177e4SLinus Torvalds * Action: make sure only one process can change the data structure
7611da177e4SLinus Torvalds *---------------------------------------------------------------------*/
ibmphp_lock_operations(void)7621da177e4SLinus Torvalds void ibmphp_lock_operations(void)
7631da177e4SLinus Torvalds {
764*2a727f60SArnd Bergmann mutex_lock(&operations_mutex);
765dc6712d1SKristen Accardi to_debug = 1;
7661da177e4SLinus Torvalds }
7671da177e4SLinus Torvalds
7681da177e4SLinus Torvalds /*----------------------------------------------------------------------
7691da177e4SLinus Torvalds * Name: ibmphp_unlock_operations()
7701da177e4SLinus Torvalds *---------------------------------------------------------------------*/
ibmphp_unlock_operations(void)7711da177e4SLinus Torvalds void ibmphp_unlock_operations(void)
7721da177e4SLinus Torvalds {
77366bef8c0SHarvey Harrison debug("%s - Entry\n", __func__);
774*2a727f60SArnd Bergmann mutex_unlock(&operations_mutex);
775dc6712d1SKristen Accardi to_debug = 0;
77666bef8c0SHarvey Harrison debug("%s - Exit\n", __func__);
7771da177e4SLinus Torvalds }
7781da177e4SLinus Torvalds
7791da177e4SLinus Torvalds /*----------------------------------------------------------------------
7801da177e4SLinus Torvalds * Name: poll_hpc()
7811da177e4SLinus Torvalds *---------------------------------------------------------------------*/
7821da177e4SLinus Torvalds #define POLL_LATCH_REGISTER 0
7831da177e4SLinus Torvalds #define POLL_SLOTS 1
7841da177e4SLinus Torvalds #define POLL_SLEEP 2
poll_hpc(void * data)7852d100fe8SKristen Carlson Accardi static int poll_hpc(void *data)
7861da177e4SLinus Torvalds {
7871da177e4SLinus Torvalds struct slot myslot;
7881da177e4SLinus Torvalds struct slot *pslot = NULL;
7891da177e4SLinus Torvalds int rc;
7901da177e4SLinus Torvalds int poll_state = POLL_LATCH_REGISTER;
7911da177e4SLinus Torvalds u8 oldlatchlow = 0x00;
7921da177e4SLinus Torvalds u8 curlatchlow = 0x00;
7931da177e4SLinus Torvalds int poll_count = 0;
7941da177e4SLinus Torvalds u8 ctrl_count = 0x00;
7951da177e4SLinus Torvalds
79666bef8c0SHarvey Harrison debug("%s - Entry\n", __func__);
7971da177e4SLinus Torvalds
7982d100fe8SKristen Carlson Accardi while (!kthread_should_stop()) {
799eaae4b3aSSteven Cole /* try to get the lock to do some kind of hardware access */
800*2a727f60SArnd Bergmann mutex_lock(&operations_mutex);
8011da177e4SLinus Torvalds
8021da177e4SLinus Torvalds switch (poll_state) {
8031da177e4SLinus Torvalds case POLL_LATCH_REGISTER:
8041da177e4SLinus Torvalds oldlatchlow = curlatchlow;
8051da177e4SLinus Torvalds ctrl_count = 0x00;
8062ac83cccSGeliang Tang list_for_each_entry(pslot, &ibmphp_slot_head,
8072ac83cccSGeliang Tang ibm_slot_list) {
8081da177e4SLinus Torvalds if (ctrl_count >= ibmphp_get_total_controllers())
8091da177e4SLinus Torvalds break;
8101da177e4SLinus Torvalds if (pslot->ctrl->ctlr_relative_id == ctrl_count) {
8111da177e4SLinus Torvalds ctrl_count++;
8121da177e4SLinus Torvalds if (READ_SLOT_LATCH(pslot->ctrl)) {
8131da177e4SLinus Torvalds rc = ibmphp_hpc_readslot(pslot,
8141da177e4SLinus Torvalds READ_SLOTLATCHLOWREG,
8151da177e4SLinus Torvalds &curlatchlow);
8161da177e4SLinus Torvalds if (oldlatchlow != curlatchlow)
8171da177e4SLinus Torvalds process_changeinlatch(oldlatchlow,
8181da177e4SLinus Torvalds curlatchlow,
8191da177e4SLinus Torvalds pslot->ctrl);
8201da177e4SLinus Torvalds }
8211da177e4SLinus Torvalds }
8221da177e4SLinus Torvalds }
8231da177e4SLinus Torvalds ++poll_count;
8241da177e4SLinus Torvalds poll_state = POLL_SLEEP;
8251da177e4SLinus Torvalds break;
8261da177e4SLinus Torvalds case POLL_SLOTS:
8272ac83cccSGeliang Tang list_for_each_entry(pslot, &ibmphp_slot_head,
8282ac83cccSGeliang Tang ibm_slot_list) {
8291da177e4SLinus Torvalds // make a copy of the old status
8301da177e4SLinus Torvalds memcpy((void *) &myslot, (void *) pslot,
8311da177e4SLinus Torvalds sizeof(struct slot));
8321da177e4SLinus Torvalds rc = ibmphp_hpc_readslot(pslot, READ_ALLSTAT, NULL);
8331da177e4SLinus Torvalds if ((myslot.status != pslot->status)
8341da177e4SLinus Torvalds || (myslot.ext_status != pslot->ext_status))
8351da177e4SLinus Torvalds process_changeinstatus(pslot, &myslot);
8361da177e4SLinus Torvalds }
8371da177e4SLinus Torvalds ctrl_count = 0x00;
8382ac83cccSGeliang Tang list_for_each_entry(pslot, &ibmphp_slot_head,
8392ac83cccSGeliang Tang ibm_slot_list) {
8401da177e4SLinus Torvalds if (ctrl_count >= ibmphp_get_total_controllers())
8411da177e4SLinus Torvalds break;
8421da177e4SLinus Torvalds if (pslot->ctrl->ctlr_relative_id == ctrl_count) {
8431da177e4SLinus Torvalds ctrl_count++;
8441da177e4SLinus Torvalds if (READ_SLOT_LATCH(pslot->ctrl))
8451da177e4SLinus Torvalds rc = ibmphp_hpc_readslot(pslot,
8461da177e4SLinus Torvalds READ_SLOTLATCHLOWREG,
8471da177e4SLinus Torvalds &curlatchlow);
8481da177e4SLinus Torvalds }
8491da177e4SLinus Torvalds }
8501da177e4SLinus Torvalds ++poll_count;
8511da177e4SLinus Torvalds poll_state = POLL_SLEEP;
8521da177e4SLinus Torvalds break;
8531da177e4SLinus Torvalds case POLL_SLEEP:
8541da177e4SLinus Torvalds /* don't sleep with a lock on the hardware */
855*2a727f60SArnd Bergmann mutex_unlock(&operations_mutex);
8561da177e4SLinus Torvalds msleep(POLL_INTERVAL_SEC * 1000);
8571da177e4SLinus Torvalds
8582d100fe8SKristen Carlson Accardi if (kthread_should_stop())
8595c788a69SJesse Barnes goto out_sleep;
8601da177e4SLinus Torvalds
861*2a727f60SArnd Bergmann mutex_lock(&operations_mutex);
8621da177e4SLinus Torvalds
8631da177e4SLinus Torvalds if (poll_count >= POLL_LATCH_CNT) {
8641da177e4SLinus Torvalds poll_count = 0;
8651da177e4SLinus Torvalds poll_state = POLL_SLOTS;
8661da177e4SLinus Torvalds } else
8671da177e4SLinus Torvalds poll_state = POLL_LATCH_REGISTER;
8681da177e4SLinus Torvalds break;
8691da177e4SLinus Torvalds }
870eaae4b3aSSteven Cole /* give up the hardware semaphore */
871*2a727f60SArnd Bergmann mutex_unlock(&operations_mutex);
8721da177e4SLinus Torvalds /* sleep for a short time just for good measure */
8735c788a69SJesse Barnes out_sleep:
8741da177e4SLinus Torvalds msleep(100);
8751da177e4SLinus Torvalds }
876*2a727f60SArnd Bergmann complete(&exit_complete);
87766bef8c0SHarvey Harrison debug("%s - Exit\n", __func__);
8782d100fe8SKristen Carlson Accardi return 0;
8791da177e4SLinus Torvalds }
8801da177e4SLinus Torvalds
8811da177e4SLinus Torvalds
8821da177e4SLinus Torvalds /*----------------------------------------------------------------------
8831da177e4SLinus Torvalds * Name: process_changeinstatus
8841da177e4SLinus Torvalds *
8851da177e4SLinus Torvalds * Action: compare old and new slot status, process the change in status
8861da177e4SLinus Torvalds *
8871da177e4SLinus Torvalds * Input: pointer to slot struct, old slot struct
8881da177e4SLinus Torvalds *
8891da177e4SLinus Torvalds * Return 0 or error codes
8901da177e4SLinus Torvalds * Value:
8911da177e4SLinus Torvalds *
8921da177e4SLinus Torvalds * Side
8931da177e4SLinus Torvalds * Effects: None.
8941da177e4SLinus Torvalds *
8951da177e4SLinus Torvalds * Notes:
8961da177e4SLinus Torvalds *---------------------------------------------------------------------*/
process_changeinstatus(struct slot * pslot,struct slot * poldslot)8971da177e4SLinus Torvalds static int process_changeinstatus(struct slot *pslot, struct slot *poldslot)
8981da177e4SLinus Torvalds {
8991da177e4SLinus Torvalds u8 status;
9001da177e4SLinus Torvalds int rc = 0;
901dc6712d1SKristen Accardi u8 disable = 0;
902dc6712d1SKristen Accardi u8 update = 0;
9031da177e4SLinus Torvalds
9041da177e4SLinus Torvalds debug("process_changeinstatus - Entry pslot[%p], poldslot[%p]\n", pslot, poldslot);
9051da177e4SLinus Torvalds
9061da177e4SLinus Torvalds // bit 0 - HPC_SLOT_POWER
9071da177e4SLinus Torvalds if ((pslot->status & 0x01) != (poldslot->status & 0x01))
908dc6712d1SKristen Accardi update = 1;
9091da177e4SLinus Torvalds
9101da177e4SLinus Torvalds // bit 1 - HPC_SLOT_CONNECT
9111da177e4SLinus Torvalds // ignore
9121da177e4SLinus Torvalds
9131da177e4SLinus Torvalds // bit 2 - HPC_SLOT_ATTN
9141da177e4SLinus Torvalds if ((pslot->status & 0x04) != (poldslot->status & 0x04))
915dc6712d1SKristen Accardi update = 1;
9161da177e4SLinus Torvalds
9171da177e4SLinus Torvalds // bit 3 - HPC_SLOT_PRSNT2
9181da177e4SLinus Torvalds // bit 4 - HPC_SLOT_PRSNT1
9191da177e4SLinus Torvalds if (((pslot->status & 0x08) != (poldslot->status & 0x08))
9201da177e4SLinus Torvalds || ((pslot->status & 0x10) != (poldslot->status & 0x10)))
921dc6712d1SKristen Accardi update = 1;
9221da177e4SLinus Torvalds
9231da177e4SLinus Torvalds // bit 5 - HPC_SLOT_PWRGD
9241da177e4SLinus Torvalds if ((pslot->status & 0x20) != (poldslot->status & 0x20))
9251da177e4SLinus Torvalds // OFF -> ON: ignore, ON -> OFF: disable slot
9261da177e4SLinus Torvalds if ((poldslot->status & 0x20) && (SLOT_CONNECT(poldslot->status) == HPC_SLOT_CONNECTED) && (SLOT_PRESENT(poldslot->status)))
927dc6712d1SKristen Accardi disable = 1;
9281da177e4SLinus Torvalds
9291da177e4SLinus Torvalds // bit 6 - HPC_SLOT_BUS_SPEED
9301da177e4SLinus Torvalds // ignore
9311da177e4SLinus Torvalds
9321da177e4SLinus Torvalds // bit 7 - HPC_SLOT_LATCH
9331da177e4SLinus Torvalds if ((pslot->status & 0x80) != (poldslot->status & 0x80)) {
934dc6712d1SKristen Accardi update = 1;
9351da177e4SLinus Torvalds // OPEN -> CLOSE
9361da177e4SLinus Torvalds if (pslot->status & 0x80) {
9371da177e4SLinus Torvalds if (SLOT_PWRGD(pslot->status)) {
9381da177e4SLinus Torvalds // power goes on and off after closing latch
9391da177e4SLinus Torvalds // check again to make sure power is still ON
9401da177e4SLinus Torvalds msleep(1000);
9411da177e4SLinus Torvalds rc = ibmphp_hpc_readslot(pslot, READ_SLOTSTATUS, &status);
9421da177e4SLinus Torvalds if (SLOT_PWRGD(status))
943dc6712d1SKristen Accardi update = 1;
9441da177e4SLinus Torvalds else // overwrite power in pslot to OFF
9451da177e4SLinus Torvalds pslot->status &= ~HPC_SLOT_POWER;
9461da177e4SLinus Torvalds }
9471da177e4SLinus Torvalds }
9481da177e4SLinus Torvalds // CLOSE -> OPEN
9491da177e4SLinus Torvalds else if ((SLOT_PWRGD(poldslot->status) == HPC_SLOT_PWRGD_GOOD)
9501da177e4SLinus Torvalds && (SLOT_CONNECT(poldslot->status) == HPC_SLOT_CONNECTED) && (SLOT_PRESENT(poldslot->status))) {
951dc6712d1SKristen Accardi disable = 1;
9521da177e4SLinus Torvalds }
9531da177e4SLinus Torvalds // else - ignore
9541da177e4SLinus Torvalds }
9551da177e4SLinus Torvalds // bit 4 - HPC_SLOT_BLINK_ATTN
9561da177e4SLinus Torvalds if ((pslot->ext_status & 0x08) != (poldslot->ext_status & 0x08))
957dc6712d1SKristen Accardi update = 1;
9581da177e4SLinus Torvalds
9591da177e4SLinus Torvalds if (disable) {
9601da177e4SLinus Torvalds debug("process_changeinstatus - disable slot\n");
961dc6712d1SKristen Accardi pslot->flag = 0;
9621da177e4SLinus Torvalds rc = ibmphp_do_disable_slot(pslot);
9631da177e4SLinus Torvalds }
9641da177e4SLinus Torvalds
965656f978fSQuentin Lambert if (update || disable)
9661da177e4SLinus Torvalds ibmphp_update_slot_info(pslot);
9671da177e4SLinus Torvalds
96866bef8c0SHarvey Harrison debug("%s - Exit rc[%d] disable[%x] update[%x]\n", __func__, rc, disable, update);
9691da177e4SLinus Torvalds
9701da177e4SLinus Torvalds return rc;
9711da177e4SLinus Torvalds }
9721da177e4SLinus Torvalds
9731da177e4SLinus Torvalds /*----------------------------------------------------------------------
9741da177e4SLinus Torvalds * Name: process_changeinlatch
9751da177e4SLinus Torvalds *
9761da177e4SLinus Torvalds * Action: compare old and new latch reg status, process the change
9771da177e4SLinus Torvalds *
9781da177e4SLinus Torvalds * Input: old and current latch register status
9791da177e4SLinus Torvalds *
9801da177e4SLinus Torvalds * Return 0 or error codes
9811da177e4SLinus Torvalds * Value:
9821da177e4SLinus Torvalds *---------------------------------------------------------------------*/
process_changeinlatch(u8 old,u8 new,struct controller * ctrl)9831da177e4SLinus Torvalds static int process_changeinlatch(u8 old, u8 new, struct controller *ctrl)
9841da177e4SLinus Torvalds {
9851da177e4SLinus Torvalds struct slot myslot, *pslot;
9861da177e4SLinus Torvalds u8 i;
9871da177e4SLinus Torvalds u8 mask;
9881da177e4SLinus Torvalds int rc = 0;
9891da177e4SLinus Torvalds
99066bef8c0SHarvey Harrison debug("%s - Entry old[%x], new[%x]\n", __func__, old, new);
9911da177e4SLinus Torvalds // bit 0 reserved, 0 is LSB, check bit 1-6 for 6 slots
9921da177e4SLinus Torvalds
9931da177e4SLinus Torvalds for (i = ctrl->starting_slot_num; i <= ctrl->ending_slot_num; i++) {
9941da177e4SLinus Torvalds mask = 0x01 << i;
9951da177e4SLinus Torvalds if ((mask & old) != (mask & new)) {
9961da177e4SLinus Torvalds pslot = ibmphp_get_slot_from_physical_num(i);
9971da177e4SLinus Torvalds if (pslot) {
9981da177e4SLinus Torvalds memcpy((void *) &myslot, (void *) pslot, sizeof(struct slot));
9991da177e4SLinus Torvalds rc = ibmphp_hpc_readslot(pslot, READ_ALLSTAT, NULL);
100066bef8c0SHarvey Harrison debug("%s - call process_changeinstatus for slot[%d]\n", __func__, i);
10011da177e4SLinus Torvalds process_changeinstatus(pslot, &myslot);
10021da177e4SLinus Torvalds } else {
10031da177e4SLinus Torvalds rc = -EINVAL;
100466bef8c0SHarvey Harrison err("%s - Error bad pointer for slot[%d]\n", __func__, i);
10051da177e4SLinus Torvalds }
10061da177e4SLinus Torvalds }
10071da177e4SLinus Torvalds }
100866bef8c0SHarvey Harrison debug("%s - Exit rc[%d]\n", __func__, rc);
10091da177e4SLinus Torvalds return rc;
10101da177e4SLinus Torvalds }
10111da177e4SLinus Torvalds
10121da177e4SLinus Torvalds /*----------------------------------------------------------------------
10131da177e4SLinus Torvalds * Name: ibmphp_hpc_start_poll_thread
10141da177e4SLinus Torvalds *
10151da177e4SLinus Torvalds * Action: start polling thread
10161da177e4SLinus Torvalds *---------------------------------------------------------------------*/
ibmphp_hpc_start_poll_thread(void)10171da177e4SLinus Torvalds int __init ibmphp_hpc_start_poll_thread(void)
10181da177e4SLinus Torvalds {
101966bef8c0SHarvey Harrison debug("%s - Entry\n", __func__);
10201da177e4SLinus Torvalds
10212d100fe8SKristen Carlson Accardi ibmphp_poll_thread = kthread_run(poll_hpc, NULL, "hpc_poll");
10222d100fe8SKristen Carlson Accardi if (IS_ERR(ibmphp_poll_thread)) {
102366bef8c0SHarvey Harrison err("%s - Error, thread not started\n", __func__);
10242d100fe8SKristen Carlson Accardi return PTR_ERR(ibmphp_poll_thread);
10251da177e4SLinus Torvalds }
10262d100fe8SKristen Carlson Accardi return 0;
10271da177e4SLinus Torvalds }
10281da177e4SLinus Torvalds
10291da177e4SLinus Torvalds /*----------------------------------------------------------------------
10301da177e4SLinus Torvalds * Name: ibmphp_hpc_stop_poll_thread
10311da177e4SLinus Torvalds *
10321da177e4SLinus Torvalds * Action: stop polling thread and cleanup
10331da177e4SLinus Torvalds *---------------------------------------------------------------------*/
ibmphp_hpc_stop_poll_thread(void)10341da177e4SLinus Torvalds void __exit ibmphp_hpc_stop_poll_thread(void)
10351da177e4SLinus Torvalds {
103666bef8c0SHarvey Harrison debug("%s - Entry\n", __func__);
10371da177e4SLinus Torvalds
10382d100fe8SKristen Carlson Accardi kthread_stop(ibmphp_poll_thread);
10391da177e4SLinus Torvalds debug("before locking operations\n");
10401da177e4SLinus Torvalds ibmphp_lock_operations();
10411da177e4SLinus Torvalds debug("after locking operations\n");
10421da177e4SLinus Torvalds
10431da177e4SLinus Torvalds // wait for poll thread to exit
1044*2a727f60SArnd Bergmann debug("before exit_complete down\n");
1045*2a727f60SArnd Bergmann wait_for_completion(&exit_complete);
1046*2a727f60SArnd Bergmann debug("after exit_completion down\n");
10471da177e4SLinus Torvalds
10481da177e4SLinus Torvalds // cleanup
10491da177e4SLinus Torvalds debug("before free_hpc_access\n");
10501da177e4SLinus Torvalds free_hpc_access();
10511da177e4SLinus Torvalds debug("after free_hpc_access\n");
10521da177e4SLinus Torvalds ibmphp_unlock_operations();
10531da177e4SLinus Torvalds debug("after unlock operations\n");
10541da177e4SLinus Torvalds
105566bef8c0SHarvey Harrison debug("%s - Exit\n", __func__);
10561da177e4SLinus Torvalds }
10571da177e4SLinus Torvalds
10581da177e4SLinus Torvalds /*----------------------------------------------------------------------
10591da177e4SLinus Torvalds * Name: hpc_wait_ctlr_notworking
10601da177e4SLinus Torvalds *
10611da177e4SLinus Torvalds * Action: wait until the controller is in a not working state
10621da177e4SLinus Torvalds *
10631da177e4SLinus Torvalds * Return 0, HPC_ERROR
10641da177e4SLinus Torvalds * Value:
10651da177e4SLinus Torvalds *---------------------------------------------------------------------*/
hpc_wait_ctlr_notworking(int timeout,struct controller * ctlr_ptr,void __iomem * wpg_bbar,u8 * pstatus)10661da177e4SLinus Torvalds static int hpc_wait_ctlr_notworking(int timeout, struct controller *ctlr_ptr, void __iomem *wpg_bbar,
10671da177e4SLinus Torvalds u8 *pstatus)
10681da177e4SLinus Torvalds {
10691da177e4SLinus Torvalds int rc = 0;
1070dc6712d1SKristen Accardi u8 done = 0;
10711da177e4SLinus Torvalds
10721da177e4SLinus Torvalds debug_polling("hpc_wait_ctlr_notworking - Entry timeout[%d]\n", timeout);
10731da177e4SLinus Torvalds
10741da177e4SLinus Torvalds while (!done) {
10751da177e4SLinus Torvalds *pstatus = ctrl_read(ctlr_ptr, wpg_bbar, WPG_CTLR_INDEX);
10761da177e4SLinus Torvalds if (*pstatus == HPC_ERROR) {
10771da177e4SLinus Torvalds rc = HPC_ERROR;
1078dc6712d1SKristen Accardi done = 1;
10791da177e4SLinus Torvalds }
10801da177e4SLinus Torvalds if (CTLR_WORKING(*pstatus) == HPC_CTLR_WORKING_NO)
1081dc6712d1SKristen Accardi done = 1;
10821da177e4SLinus Torvalds if (!done) {
10831da177e4SLinus Torvalds msleep(1000);
10841da177e4SLinus Torvalds if (timeout < 1) {
1085dc6712d1SKristen Accardi done = 1;
10861da177e4SLinus Torvalds err("HPCreadslot - Error ctlr timeout\n");
10871da177e4SLinus Torvalds rc = HPC_ERROR;
10881da177e4SLinus Torvalds } else
10891da177e4SLinus Torvalds timeout--;
10901da177e4SLinus Torvalds }
10911da177e4SLinus Torvalds }
10921da177e4SLinus Torvalds debug_polling("hpc_wait_ctlr_notworking - Exit rc[%x] status[%x]\n", rc, *pstatus);
10931da177e4SLinus Torvalds return rc;
10941da177e4SLinus Torvalds }
1095