1d29ad70aSHou Zhiqiang // SPDX-License-Identifier: GPL-2.0 2d29ad70aSHou Zhiqiang /* 3d29ad70aSHou Zhiqiang * PCIe Gen4 host controller driver for NXP Layerscape SoCs 4d29ad70aSHou Zhiqiang * 5d29ad70aSHou Zhiqiang * Copyright 2019-2020 NXP 6d29ad70aSHou Zhiqiang * 7d29ad70aSHou Zhiqiang * Author: Zhiqiang Hou <Zhiqiang.Hou@nxp.com> 8d29ad70aSHou Zhiqiang */ 9d29ad70aSHou Zhiqiang 10d29ad70aSHou Zhiqiang #include <linux/kernel.h> 11d29ad70aSHou Zhiqiang #include <linux/interrupt.h> 12d29ad70aSHou Zhiqiang #include <linux/init.h> 13d29ad70aSHou Zhiqiang #include <linux/of_pci.h> 14d29ad70aSHou Zhiqiang #include <linux/of_platform.h> 15d29ad70aSHou Zhiqiang #include <linux/of_irq.h> 16d29ad70aSHou Zhiqiang #include <linux/of_address.h> 17d29ad70aSHou Zhiqiang #include <linux/pci.h> 18d29ad70aSHou Zhiqiang #include <linux/platform_device.h> 19d29ad70aSHou Zhiqiang #include <linux/resource.h> 20d29ad70aSHou Zhiqiang #include <linux/mfd/syscon.h> 21d29ad70aSHou Zhiqiang #include <linux/regmap.h> 22d29ad70aSHou Zhiqiang 23d29ad70aSHou Zhiqiang #include "pcie-mobiveil.h" 24d29ad70aSHou Zhiqiang 25d29ad70aSHou Zhiqiang /* LUT and PF control registers */ 26d29ad70aSHou Zhiqiang #define PCIE_LUT_OFF 0x80000 27d29ad70aSHou Zhiqiang #define PCIE_PF_OFF 0xc0000 28d29ad70aSHou Zhiqiang #define PCIE_PF_INT_STAT 0x18 29d29ad70aSHou Zhiqiang #define PF_INT_STAT_PABRST BIT(31) 30d29ad70aSHou Zhiqiang 31d29ad70aSHou Zhiqiang #define PCIE_PF_DBG 0x7fc 32d29ad70aSHou Zhiqiang #define PF_DBG_LTSSM_MASK 0x3f 33d29ad70aSHou Zhiqiang #define PF_DBG_LTSSM_L0 0x2d /* L0 state */ 34d29ad70aSHou Zhiqiang #define PF_DBG_WE BIT(31) 35d29ad70aSHou Zhiqiang #define PF_DBG_PABR BIT(27) 36d29ad70aSHou Zhiqiang 37d29ad70aSHou Zhiqiang #define to_ls_pcie_g4(x) platform_get_drvdata((x)->pdev) 38d29ad70aSHou Zhiqiang 39d29ad70aSHou Zhiqiang struct ls_pcie_g4 { 40d29ad70aSHou Zhiqiang struct mobiveil_pcie pci; 41d29ad70aSHou Zhiqiang struct delayed_work dwork; 42d29ad70aSHou Zhiqiang int irq; 43d29ad70aSHou Zhiqiang }; 44d29ad70aSHou Zhiqiang 45d29ad70aSHou Zhiqiang static inline u32 ls_pcie_g4_lut_readl(struct ls_pcie_g4 *pcie, u32 off) 46d29ad70aSHou Zhiqiang { 47d29ad70aSHou Zhiqiang return ioread32(pcie->pci.csr_axi_slave_base + PCIE_LUT_OFF + off); 48d29ad70aSHou Zhiqiang } 49d29ad70aSHou Zhiqiang 50d29ad70aSHou Zhiqiang static inline void ls_pcie_g4_lut_writel(struct ls_pcie_g4 *pcie, 51d29ad70aSHou Zhiqiang u32 off, u32 val) 52d29ad70aSHou Zhiqiang { 53d29ad70aSHou Zhiqiang iowrite32(val, pcie->pci.csr_axi_slave_base + PCIE_LUT_OFF + off); 54d29ad70aSHou Zhiqiang } 55d29ad70aSHou Zhiqiang 56d29ad70aSHou Zhiqiang static inline u32 ls_pcie_g4_pf_readl(struct ls_pcie_g4 *pcie, u32 off) 57d29ad70aSHou Zhiqiang { 58d29ad70aSHou Zhiqiang return ioread32(pcie->pci.csr_axi_slave_base + PCIE_PF_OFF + off); 59d29ad70aSHou Zhiqiang } 60d29ad70aSHou Zhiqiang 61d29ad70aSHou Zhiqiang static inline void ls_pcie_g4_pf_writel(struct ls_pcie_g4 *pcie, 62d29ad70aSHou Zhiqiang u32 off, u32 val) 63d29ad70aSHou Zhiqiang { 64d29ad70aSHou Zhiqiang iowrite32(val, pcie->pci.csr_axi_slave_base + PCIE_PF_OFF + off); 65d29ad70aSHou Zhiqiang } 66d29ad70aSHou Zhiqiang 67d29ad70aSHou Zhiqiang static int ls_pcie_g4_link_up(struct mobiveil_pcie *pci) 68d29ad70aSHou Zhiqiang { 69d29ad70aSHou Zhiqiang struct ls_pcie_g4 *pcie = to_ls_pcie_g4(pci); 70d29ad70aSHou Zhiqiang u32 state; 71d29ad70aSHou Zhiqiang 72d29ad70aSHou Zhiqiang state = ls_pcie_g4_pf_readl(pcie, PCIE_PF_DBG); 73d29ad70aSHou Zhiqiang state = state & PF_DBG_LTSSM_MASK; 74d29ad70aSHou Zhiqiang 75d29ad70aSHou Zhiqiang if (state == PF_DBG_LTSSM_L0) 76d29ad70aSHou Zhiqiang return 1; 77d29ad70aSHou Zhiqiang 78d29ad70aSHou Zhiqiang return 0; 79d29ad70aSHou Zhiqiang } 80d29ad70aSHou Zhiqiang 81d29ad70aSHou Zhiqiang static void ls_pcie_g4_disable_interrupt(struct ls_pcie_g4 *pcie) 82d29ad70aSHou Zhiqiang { 83d29ad70aSHou Zhiqiang struct mobiveil_pcie *mv_pci = &pcie->pci; 84d29ad70aSHou Zhiqiang 85d29ad70aSHou Zhiqiang mobiveil_csr_writel(mv_pci, 0, PAB_INTP_AMBA_MISC_ENB); 86d29ad70aSHou Zhiqiang } 87d29ad70aSHou Zhiqiang 88d29ad70aSHou Zhiqiang static void ls_pcie_g4_enable_interrupt(struct ls_pcie_g4 *pcie) 89d29ad70aSHou Zhiqiang { 90d29ad70aSHou Zhiqiang struct mobiveil_pcie *mv_pci = &pcie->pci; 91d29ad70aSHou Zhiqiang u32 val; 92d29ad70aSHou Zhiqiang 93d29ad70aSHou Zhiqiang /* Clear the interrupt status */ 94d29ad70aSHou Zhiqiang mobiveil_csr_writel(mv_pci, 0xffffffff, PAB_INTP_AMBA_MISC_STAT); 95d29ad70aSHou Zhiqiang 96d29ad70aSHou Zhiqiang val = PAB_INTP_INTX_MASK | PAB_INTP_MSI | PAB_INTP_RESET | 97d29ad70aSHou Zhiqiang PAB_INTP_PCIE_UE | PAB_INTP_IE_PMREDI | PAB_INTP_IE_EC; 98d29ad70aSHou Zhiqiang mobiveil_csr_writel(mv_pci, val, PAB_INTP_AMBA_MISC_ENB); 99d29ad70aSHou Zhiqiang } 100d29ad70aSHou Zhiqiang 101d29ad70aSHou Zhiqiang static int ls_pcie_g4_reinit_hw(struct ls_pcie_g4 *pcie) 102d29ad70aSHou Zhiqiang { 103d29ad70aSHou Zhiqiang struct mobiveil_pcie *mv_pci = &pcie->pci; 104d29ad70aSHou Zhiqiang struct device *dev = &mv_pci->pdev->dev; 105d29ad70aSHou Zhiqiang u32 val, act_stat; 106d29ad70aSHou Zhiqiang int to = 100; 107d29ad70aSHou Zhiqiang 108d29ad70aSHou Zhiqiang /* Poll for pab_csb_reset to set and PAB activity to clear */ 109d29ad70aSHou Zhiqiang do { 110d29ad70aSHou Zhiqiang usleep_range(10, 15); 111d29ad70aSHou Zhiqiang val = ls_pcie_g4_pf_readl(pcie, PCIE_PF_INT_STAT); 112d29ad70aSHou Zhiqiang act_stat = mobiveil_csr_readl(mv_pci, PAB_ACTIVITY_STAT); 113d29ad70aSHou Zhiqiang } while (((val & PF_INT_STAT_PABRST) == 0 || act_stat) && to--); 114d29ad70aSHou Zhiqiang if (to < 0) { 115d29ad70aSHou Zhiqiang dev_err(dev, "Poll PABRST&PABACT timeout\n"); 116d29ad70aSHou Zhiqiang return -EIO; 117d29ad70aSHou Zhiqiang } 118d29ad70aSHou Zhiqiang 119d29ad70aSHou Zhiqiang /* clear PEX_RESET bit in PEX_PF0_DBG register */ 120d29ad70aSHou Zhiqiang val = ls_pcie_g4_pf_readl(pcie, PCIE_PF_DBG); 121d29ad70aSHou Zhiqiang val |= PF_DBG_WE; 122d29ad70aSHou Zhiqiang ls_pcie_g4_pf_writel(pcie, PCIE_PF_DBG, val); 123d29ad70aSHou Zhiqiang 124d29ad70aSHou Zhiqiang val = ls_pcie_g4_pf_readl(pcie, PCIE_PF_DBG); 125d29ad70aSHou Zhiqiang val |= PF_DBG_PABR; 126d29ad70aSHou Zhiqiang ls_pcie_g4_pf_writel(pcie, PCIE_PF_DBG, val); 127d29ad70aSHou Zhiqiang 128d29ad70aSHou Zhiqiang val = ls_pcie_g4_pf_readl(pcie, PCIE_PF_DBG); 129d29ad70aSHou Zhiqiang val &= ~PF_DBG_WE; 130d29ad70aSHou Zhiqiang ls_pcie_g4_pf_writel(pcie, PCIE_PF_DBG, val); 131d29ad70aSHou Zhiqiang 132d29ad70aSHou Zhiqiang mobiveil_host_init(mv_pci, true); 133d29ad70aSHou Zhiqiang 134d29ad70aSHou Zhiqiang to = 100; 135d29ad70aSHou Zhiqiang while (!ls_pcie_g4_link_up(mv_pci) && to--) 136d29ad70aSHou Zhiqiang usleep_range(200, 250); 137d29ad70aSHou Zhiqiang if (to < 0) { 138d29ad70aSHou Zhiqiang dev_err(dev, "PCIe link training timeout\n"); 139d29ad70aSHou Zhiqiang return -EIO; 140d29ad70aSHou Zhiqiang } 141d29ad70aSHou Zhiqiang 142d29ad70aSHou Zhiqiang return 0; 143d29ad70aSHou Zhiqiang } 144d29ad70aSHou Zhiqiang 145d29ad70aSHou Zhiqiang static irqreturn_t ls_pcie_g4_isr(int irq, void *dev_id) 146d29ad70aSHou Zhiqiang { 147d29ad70aSHou Zhiqiang struct ls_pcie_g4 *pcie = (struct ls_pcie_g4 *)dev_id; 148d29ad70aSHou Zhiqiang struct mobiveil_pcie *mv_pci = &pcie->pci; 149d29ad70aSHou Zhiqiang u32 val; 150d29ad70aSHou Zhiqiang 151d29ad70aSHou Zhiqiang val = mobiveil_csr_readl(mv_pci, PAB_INTP_AMBA_MISC_STAT); 152d29ad70aSHou Zhiqiang if (!val) 153d29ad70aSHou Zhiqiang return IRQ_NONE; 154d29ad70aSHou Zhiqiang 155d29ad70aSHou Zhiqiang if (val & PAB_INTP_RESET) { 156d29ad70aSHou Zhiqiang ls_pcie_g4_disable_interrupt(pcie); 157d29ad70aSHou Zhiqiang schedule_delayed_work(&pcie->dwork, msecs_to_jiffies(1)); 158d29ad70aSHou Zhiqiang } 159d29ad70aSHou Zhiqiang 160d29ad70aSHou Zhiqiang mobiveil_csr_writel(mv_pci, val, PAB_INTP_AMBA_MISC_STAT); 161d29ad70aSHou Zhiqiang 162d29ad70aSHou Zhiqiang return IRQ_HANDLED; 163d29ad70aSHou Zhiqiang } 164d29ad70aSHou Zhiqiang 165d29ad70aSHou Zhiqiang static int ls_pcie_g4_interrupt_init(struct mobiveil_pcie *mv_pci) 166d29ad70aSHou Zhiqiang { 167d29ad70aSHou Zhiqiang struct ls_pcie_g4 *pcie = to_ls_pcie_g4(mv_pci); 168d29ad70aSHou Zhiqiang struct platform_device *pdev = mv_pci->pdev; 169d29ad70aSHou Zhiqiang struct device *dev = &pdev->dev; 170d29ad70aSHou Zhiqiang int ret; 171d29ad70aSHou Zhiqiang 172d29ad70aSHou Zhiqiang pcie->irq = platform_get_irq_byname(pdev, "intr"); 173*caecb05cSKrzysztof Wilczyński if (pcie->irq < 0) 174d29ad70aSHou Zhiqiang return pcie->irq; 175*caecb05cSKrzysztof Wilczyński 176d29ad70aSHou Zhiqiang ret = devm_request_irq(dev, pcie->irq, ls_pcie_g4_isr, 177d29ad70aSHou Zhiqiang IRQF_SHARED, pdev->name, pcie); 178d29ad70aSHou Zhiqiang if (ret) { 179d29ad70aSHou Zhiqiang dev_err(dev, "Can't register PCIe IRQ, errno = %d\n", ret); 180d29ad70aSHou Zhiqiang return ret; 181d29ad70aSHou Zhiqiang } 182d29ad70aSHou Zhiqiang 183d29ad70aSHou Zhiqiang return 0; 184d29ad70aSHou Zhiqiang } 185d29ad70aSHou Zhiqiang 186d29ad70aSHou Zhiqiang static void ls_pcie_g4_reset(struct work_struct *work) 187d29ad70aSHou Zhiqiang { 188d29ad70aSHou Zhiqiang struct delayed_work *dwork = container_of(work, struct delayed_work, 189d29ad70aSHou Zhiqiang work); 190d29ad70aSHou Zhiqiang struct ls_pcie_g4 *pcie = container_of(dwork, struct ls_pcie_g4, dwork); 191d29ad70aSHou Zhiqiang struct mobiveil_pcie *mv_pci = &pcie->pci; 192d29ad70aSHou Zhiqiang u16 ctrl; 193d29ad70aSHou Zhiqiang 194d29ad70aSHou Zhiqiang ctrl = mobiveil_csr_readw(mv_pci, PCI_BRIDGE_CONTROL); 195d29ad70aSHou Zhiqiang ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET; 196d29ad70aSHou Zhiqiang mobiveil_csr_writew(mv_pci, ctrl, PCI_BRIDGE_CONTROL); 197d29ad70aSHou Zhiqiang 198d29ad70aSHou Zhiqiang if (!ls_pcie_g4_reinit_hw(pcie)) 199d29ad70aSHou Zhiqiang return; 200d29ad70aSHou Zhiqiang 201d29ad70aSHou Zhiqiang ls_pcie_g4_enable_interrupt(pcie); 202d29ad70aSHou Zhiqiang } 203d29ad70aSHou Zhiqiang 204d29ad70aSHou Zhiqiang static struct mobiveil_rp_ops ls_pcie_g4_rp_ops = { 205d29ad70aSHou Zhiqiang .interrupt_init = ls_pcie_g4_interrupt_init, 206d29ad70aSHou Zhiqiang }; 207d29ad70aSHou Zhiqiang 208d29ad70aSHou Zhiqiang static const struct mobiveil_pab_ops ls_pcie_g4_pab_ops = { 209d29ad70aSHou Zhiqiang .link_up = ls_pcie_g4_link_up, 210d29ad70aSHou Zhiqiang }; 211d29ad70aSHou Zhiqiang 212d29ad70aSHou Zhiqiang static int __init ls_pcie_g4_probe(struct platform_device *pdev) 213d29ad70aSHou Zhiqiang { 214d29ad70aSHou Zhiqiang struct device *dev = &pdev->dev; 215d29ad70aSHou Zhiqiang struct pci_host_bridge *bridge; 216d29ad70aSHou Zhiqiang struct mobiveil_pcie *mv_pci; 217d29ad70aSHou Zhiqiang struct ls_pcie_g4 *pcie; 218d29ad70aSHou Zhiqiang struct device_node *np = dev->of_node; 219d29ad70aSHou Zhiqiang int ret; 220d29ad70aSHou Zhiqiang 221d29ad70aSHou Zhiqiang if (!of_parse_phandle(np, "msi-parent", 0)) { 222d29ad70aSHou Zhiqiang dev_err(dev, "Failed to find msi-parent\n"); 223d29ad70aSHou Zhiqiang return -EINVAL; 224d29ad70aSHou Zhiqiang } 225d29ad70aSHou Zhiqiang 226d29ad70aSHou Zhiqiang bridge = devm_pci_alloc_host_bridge(dev, sizeof(*pcie)); 227d29ad70aSHou Zhiqiang if (!bridge) 228d29ad70aSHou Zhiqiang return -ENOMEM; 229d29ad70aSHou Zhiqiang 230d29ad70aSHou Zhiqiang pcie = pci_host_bridge_priv(bridge); 231d29ad70aSHou Zhiqiang mv_pci = &pcie->pci; 232d29ad70aSHou Zhiqiang 233d29ad70aSHou Zhiqiang mv_pci->pdev = pdev; 234d29ad70aSHou Zhiqiang mv_pci->ops = &ls_pcie_g4_pab_ops; 235d29ad70aSHou Zhiqiang mv_pci->rp.ops = &ls_pcie_g4_rp_ops; 236d29ad70aSHou Zhiqiang mv_pci->rp.bridge = bridge; 237d29ad70aSHou Zhiqiang 238d29ad70aSHou Zhiqiang platform_set_drvdata(pdev, pcie); 239d29ad70aSHou Zhiqiang 240d29ad70aSHou Zhiqiang INIT_DELAYED_WORK(&pcie->dwork, ls_pcie_g4_reset); 241d29ad70aSHou Zhiqiang 242d29ad70aSHou Zhiqiang ret = mobiveil_pcie_host_probe(mv_pci); 243d29ad70aSHou Zhiqiang if (ret) { 244d29ad70aSHou Zhiqiang dev_err(dev, "Fail to probe\n"); 245d29ad70aSHou Zhiqiang return ret; 246d29ad70aSHou Zhiqiang } 247d29ad70aSHou Zhiqiang 248d29ad70aSHou Zhiqiang ls_pcie_g4_enable_interrupt(pcie); 249d29ad70aSHou Zhiqiang 250d29ad70aSHou Zhiqiang return 0; 251d29ad70aSHou Zhiqiang } 252d29ad70aSHou Zhiqiang 253d29ad70aSHou Zhiqiang static const struct of_device_id ls_pcie_g4_of_match[] = { 254d29ad70aSHou Zhiqiang { .compatible = "fsl,lx2160a-pcie", }, 255d29ad70aSHou Zhiqiang { }, 256d29ad70aSHou Zhiqiang }; 257d29ad70aSHou Zhiqiang 258d29ad70aSHou Zhiqiang static struct platform_driver ls_pcie_g4_driver = { 259d29ad70aSHou Zhiqiang .driver = { 260d29ad70aSHou Zhiqiang .name = "layerscape-pcie-gen4", 261d29ad70aSHou Zhiqiang .of_match_table = ls_pcie_g4_of_match, 262d29ad70aSHou Zhiqiang .suppress_bind_attrs = true, 263d29ad70aSHou Zhiqiang }, 264d29ad70aSHou Zhiqiang }; 265d29ad70aSHou Zhiqiang 266d29ad70aSHou Zhiqiang builtin_platform_driver_probe(ls_pcie_g4_driver, ls_pcie_g4_probe); 267