xref: /openbmc/linux/drivers/net/wireless/realtek/rtw88/phy.c (revision fe7bc23a8c5eba8a49061c1d15d0a9d45ef18130)
1e3037485SYan-Hsuan Chuang // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2e3037485SYan-Hsuan Chuang /* Copyright(c) 2018-2019  Realtek Corporation
3e3037485SYan-Hsuan Chuang  */
4e3037485SYan-Hsuan Chuang 
5e3037485SYan-Hsuan Chuang #include <linux/bcd.h>
6e3037485SYan-Hsuan Chuang 
7e3037485SYan-Hsuan Chuang #include "main.h"
8e3037485SYan-Hsuan Chuang #include "reg.h"
9e3037485SYan-Hsuan Chuang #include "fw.h"
10e3037485SYan-Hsuan Chuang #include "phy.h"
11e3037485SYan-Hsuan Chuang #include "debug.h"
12f8509c38SZong-Zhe Yang #include "regd.h"
13e3037485SYan-Hsuan Chuang 
14e3037485SYan-Hsuan Chuang struct phy_cfg_pair {
15e3037485SYan-Hsuan Chuang 	u32 addr;
16e3037485SYan-Hsuan Chuang 	u32 data;
17e3037485SYan-Hsuan Chuang };
18e3037485SYan-Hsuan Chuang 
19e3037485SYan-Hsuan Chuang union phy_table_tile {
20e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond;
21e3037485SYan-Hsuan Chuang 	struct phy_cfg_pair cfg;
22e3037485SYan-Hsuan Chuang };
23e3037485SYan-Hsuan Chuang 
24e3037485SYan-Hsuan Chuang static const u32 db_invert_table[12][8] = {
25e3037485SYan-Hsuan Chuang 	{10,		13,		16,		20,
26e3037485SYan-Hsuan Chuang 	 25,		32,		40,		50},
27e3037485SYan-Hsuan Chuang 	{64,		80,		101,		128,
28e3037485SYan-Hsuan Chuang 	 160,		201,		256,		318},
29e3037485SYan-Hsuan Chuang 	{401,		505,		635,		800,
30e3037485SYan-Hsuan Chuang 	 1007,		1268,		1596,		2010},
31e3037485SYan-Hsuan Chuang 	{316,		398,		501,		631,
32e3037485SYan-Hsuan Chuang 	 794,		1000,		1259,		1585},
33e3037485SYan-Hsuan Chuang 	{1995,		2512,		3162,		3981,
34e3037485SYan-Hsuan Chuang 	 5012,		6310,		7943,		10000},
35e3037485SYan-Hsuan Chuang 	{12589,		15849,		19953,		25119,
36e3037485SYan-Hsuan Chuang 	 31623,		39811,		50119,		63098},
37e3037485SYan-Hsuan Chuang 	{79433,		100000,		125893,		158489,
38e3037485SYan-Hsuan Chuang 	 199526,	251189,		316228,		398107},
39e3037485SYan-Hsuan Chuang 	{501187,	630957,		794328,		1000000,
40e3037485SYan-Hsuan Chuang 	 1258925,	1584893,	1995262,	2511886},
41e3037485SYan-Hsuan Chuang 	{3162278,	3981072,	5011872,	6309573,
42e3037485SYan-Hsuan Chuang 	 7943282,	1000000,	12589254,	15848932},
43e3037485SYan-Hsuan Chuang 	{19952623,	25118864,	31622777,	39810717,
44e3037485SYan-Hsuan Chuang 	 50118723,	63095734,	79432823,	100000000},
45e3037485SYan-Hsuan Chuang 	{125892541,	158489319,	199526232,	251188643,
46e3037485SYan-Hsuan Chuang 	 316227766,	398107171,	501187234,	630957345},
47e3037485SYan-Hsuan Chuang 	{794328235,	1000000000,	1258925412,	1584893192,
48e3037485SYan-Hsuan Chuang 	 1995262315,	2511886432U,	3162277660U,	3981071706U}
49e3037485SYan-Hsuan Chuang };
50e3037485SYan-Hsuan Chuang 
51fa6dfe6bSYan-Hsuan Chuang u8 rtw_cck_rates[] = { DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M, DESC_RATE11M };
52fa6dfe6bSYan-Hsuan Chuang u8 rtw_ofdm_rates[] = {
53fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE6M,  DESC_RATE9M,  DESC_RATE12M,
54fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE18M, DESC_RATE24M, DESC_RATE36M,
55fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE48M, DESC_RATE54M
56fa6dfe6bSYan-Hsuan Chuang };
57fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_1s_rates[] = {
58fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2,
59fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5,
60fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS6, DESC_RATEMCS7
61fa6dfe6bSYan-Hsuan Chuang };
62fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_2s_rates[] = {
63fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS8,  DESC_RATEMCS9,  DESC_RATEMCS10,
64fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS11, DESC_RATEMCS12, DESC_RATEMCS13,
65fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS14, DESC_RATEMCS15
66fa6dfe6bSYan-Hsuan Chuang };
67fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_1s_rates[] = {
68fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1,
69fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3,
70fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5,
71fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7,
72fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9
73fa6dfe6bSYan-Hsuan Chuang };
74fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_2s_rates[] = {
75fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1,
76fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3,
77fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5,
78fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7,
79fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9
80fa6dfe6bSYan-Hsuan Chuang };
81fa6dfe6bSYan-Hsuan Chuang u8 *rtw_rate_section[RTW_RATE_SECTION_MAX] = {
82fa6dfe6bSYan-Hsuan Chuang 	rtw_cck_rates, rtw_ofdm_rates,
83fa6dfe6bSYan-Hsuan Chuang 	rtw_ht_1s_rates, rtw_ht_2s_rates,
84fa6dfe6bSYan-Hsuan Chuang 	rtw_vht_1s_rates, rtw_vht_2s_rates
85fa6dfe6bSYan-Hsuan Chuang };
86449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_rate_section);
87449be866SZong-Zhe Yang 
88fa6dfe6bSYan-Hsuan Chuang u8 rtw_rate_size[RTW_RATE_SECTION_MAX] = {
89fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_cck_rates),
90fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ofdm_rates),
91fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_1s_rates),
92fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_2s_rates),
93fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_1s_rates),
94fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_2s_rates)
95fa6dfe6bSYan-Hsuan Chuang };
96449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_rate_size);
97449be866SZong-Zhe Yang 
98fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_cck_size = ARRAY_SIZE(rtw_cck_rates);
99fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ofdm_size = ARRAY_SIZE(rtw_ofdm_rates);
100fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_1s_size = ARRAY_SIZE(rtw_ht_1s_rates);
101fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_2s_size = ARRAY_SIZE(rtw_ht_2s_rates);
102fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_1s_size = ARRAY_SIZE(rtw_vht_1s_rates);
103fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_2s_size = ARRAY_SIZE(rtw_vht_2s_rates);
104fa6dfe6bSYan-Hsuan Chuang 
105e3037485SYan-Hsuan Chuang enum rtw_phy_band_type {
106e3037485SYan-Hsuan Chuang 	PHY_BAND_2G	= 0,
107e3037485SYan-Hsuan Chuang 	PHY_BAND_5G	= 1,
108e3037485SYan-Hsuan Chuang };
109e3037485SYan-Hsuan Chuang 
110479c4ee9STzu-En Huang static void rtw_phy_cck_pd_init(struct rtw_dev *rtwdev)
111479c4ee9STzu-En Huang {
112479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
113479c4ee9STzu-En Huang 	u8 i, j;
114479c4ee9STzu-En Huang 
115479c4ee9STzu-En Huang 	for (i = 0; i <= RTW_CHANNEL_WIDTH_40; i++) {
116479c4ee9STzu-En Huang 		for (j = 0; j < RTW_RF_PATH_MAX; j++)
11718a0696eSTzu-En Huang 			dm_info->cck_pd_lv[i][j] = CCK_PD_LV0;
118479c4ee9STzu-En Huang 	}
119479c4ee9STzu-En Huang 
120479c4ee9STzu-En Huang 	dm_info->cck_fa_avg = CCK_FA_AVG_RESET;
121479c4ee9STzu-En Huang }
122479c4ee9STzu-En Huang 
1237285eb96SZong-Zhe Yang void rtw_phy_set_edcca_th(struct rtw_dev *rtwdev, u8 l2h, u8 h2l)
1247285eb96SZong-Zhe Yang {
1257285eb96SZong-Zhe Yang 	struct rtw_hw_reg_offset *edcca_th = rtwdev->chip->edcca_th;
1267285eb96SZong-Zhe Yang 
1277285eb96SZong-Zhe Yang 	rtw_write32_mask(rtwdev,
1287285eb96SZong-Zhe Yang 			 edcca_th[EDCCA_TH_L2H_IDX].hw_reg.addr,
1297285eb96SZong-Zhe Yang 			 edcca_th[EDCCA_TH_L2H_IDX].hw_reg.mask,
1307285eb96SZong-Zhe Yang 			 l2h + edcca_th[EDCCA_TH_L2H_IDX].offset);
1317285eb96SZong-Zhe Yang 	rtw_write32_mask(rtwdev,
1327285eb96SZong-Zhe Yang 			 edcca_th[EDCCA_TH_H2L_IDX].hw_reg.addr,
1337285eb96SZong-Zhe Yang 			 edcca_th[EDCCA_TH_H2L_IDX].hw_reg.mask,
1347285eb96SZong-Zhe Yang 			 h2l + edcca_th[EDCCA_TH_H2L_IDX].offset);
1357285eb96SZong-Zhe Yang }
1367285eb96SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_set_edcca_th);
1377285eb96SZong-Zhe Yang 
1387285eb96SZong-Zhe Yang void rtw_phy_adaptivity_set_mode(struct rtw_dev *rtwdev)
1397285eb96SZong-Zhe Yang {
1407285eb96SZong-Zhe Yang 	struct rtw_chip_info *chip = rtwdev->chip;
1417285eb96SZong-Zhe Yang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1427285eb96SZong-Zhe Yang 
1437285eb96SZong-Zhe Yang 	/* turn off in debugfs for debug usage */
1447285eb96SZong-Zhe Yang 	if (!rtw_edcca_enabled) {
1457285eb96SZong-Zhe Yang 		dm_info->edcca_mode = RTW_EDCCA_NORMAL;
1467285eb96SZong-Zhe Yang 		rtw_dbg(rtwdev, RTW_DBG_PHY, "EDCCA disabled, cannot be set\n");
1477285eb96SZong-Zhe Yang 		return;
1487285eb96SZong-Zhe Yang 	}
1497285eb96SZong-Zhe Yang 
1507285eb96SZong-Zhe Yang 	switch (rtwdev->regd.dfs_region) {
1517285eb96SZong-Zhe Yang 	case NL80211_DFS_ETSI:
1527285eb96SZong-Zhe Yang 		dm_info->edcca_mode = RTW_EDCCA_ADAPTIVITY;
1537285eb96SZong-Zhe Yang 		dm_info->l2h_th_ini = chip->l2h_th_ini_ad;
1547285eb96SZong-Zhe Yang 		break;
1557285eb96SZong-Zhe Yang 	case NL80211_DFS_JP:
1567285eb96SZong-Zhe Yang 		dm_info->edcca_mode = RTW_EDCCA_ADAPTIVITY;
1577285eb96SZong-Zhe Yang 		dm_info->l2h_th_ini = chip->l2h_th_ini_cs;
1587285eb96SZong-Zhe Yang 		break;
1597285eb96SZong-Zhe Yang 	default:
1607285eb96SZong-Zhe Yang 		dm_info->edcca_mode = RTW_EDCCA_NORMAL;
1617285eb96SZong-Zhe Yang 		break;
1627285eb96SZong-Zhe Yang 	}
1637285eb96SZong-Zhe Yang }
1647285eb96SZong-Zhe Yang 
1657285eb96SZong-Zhe Yang static void rtw_phy_adaptivity_init(struct rtw_dev *rtwdev)
1667285eb96SZong-Zhe Yang {
1677285eb96SZong-Zhe Yang 	struct rtw_chip_info *chip = rtwdev->chip;
1687285eb96SZong-Zhe Yang 
1697285eb96SZong-Zhe Yang 	rtw_phy_adaptivity_set_mode(rtwdev);
1707285eb96SZong-Zhe Yang 	if (chip->ops->adaptivity_init)
1717285eb96SZong-Zhe Yang 		chip->ops->adaptivity_init(rtwdev);
1727285eb96SZong-Zhe Yang }
1737285eb96SZong-Zhe Yang 
1747285eb96SZong-Zhe Yang static void rtw_phy_adaptivity(struct rtw_dev *rtwdev)
1757285eb96SZong-Zhe Yang {
1767285eb96SZong-Zhe Yang 	if (rtwdev->chip->ops->adaptivity)
1777285eb96SZong-Zhe Yang 		rtwdev->chip->ops->adaptivity(rtwdev);
1787285eb96SZong-Zhe Yang }
1797285eb96SZong-Zhe Yang 
180fb8517f4SPo-Hao Huang static void rtw_phy_cfo_init(struct rtw_dev *rtwdev)
181fb8517f4SPo-Hao Huang {
182fb8517f4SPo-Hao Huang 	struct rtw_chip_info *chip = rtwdev->chip;
183fb8517f4SPo-Hao Huang 
184fb8517f4SPo-Hao Huang 	if (chip->ops->cfo_init)
185fb8517f4SPo-Hao Huang 		chip->ops->cfo_init(rtwdev);
186fb8517f4SPo-Hao Huang }
187fb8517f4SPo-Hao Huang 
1881188301fSPo-Hao Huang static void rtw_phy_tx_path_div_init(struct rtw_dev *rtwdev)
1891188301fSPo-Hao Huang {
1901188301fSPo-Hao Huang 	struct rtw_path_div *path_div = &rtwdev->dm_path_div;
1911188301fSPo-Hao Huang 
1921188301fSPo-Hao Huang 	path_div->current_tx_path = rtwdev->chip->default_1ss_tx_path;
1931188301fSPo-Hao Huang 	path_div->path_a_cnt = 0;
1941188301fSPo-Hao Huang 	path_div->path_a_sum = 0;
1951188301fSPo-Hao Huang 	path_div->path_b_cnt = 0;
1961188301fSPo-Hao Huang 	path_div->path_b_sum = 0;
1971188301fSPo-Hao Huang }
1981188301fSPo-Hao Huang 
199e3037485SYan-Hsuan Chuang void rtw_phy_init(struct rtw_dev *rtwdev)
200e3037485SYan-Hsuan Chuang {
201e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
202e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
203e3037485SYan-Hsuan Chuang 	u32 addr, mask;
204e3037485SYan-Hsuan Chuang 
205e3037485SYan-Hsuan Chuang 	dm_info->fa_history[3] = 0;
206e3037485SYan-Hsuan Chuang 	dm_info->fa_history[2] = 0;
207e3037485SYan-Hsuan Chuang 	dm_info->fa_history[1] = 0;
208e3037485SYan-Hsuan Chuang 	dm_info->fa_history[0] = 0;
209e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = 0;
210e3037485SYan-Hsuan Chuang 	dm_info->igi_history[3] = 0;
211e3037485SYan-Hsuan Chuang 	dm_info->igi_history[2] = 0;
212e3037485SYan-Hsuan Chuang 	dm_info->igi_history[1] = 0;
213e3037485SYan-Hsuan Chuang 
214e3037485SYan-Hsuan Chuang 	addr = chip->dig[0].addr;
215e3037485SYan-Hsuan Chuang 	mask = chip->dig[0].mask;
216e3037485SYan-Hsuan Chuang 	dm_info->igi_history[0] = rtw_read32_mask(rtwdev, addr, mask);
217479c4ee9STzu-En Huang 	rtw_phy_cck_pd_init(rtwdev);
2181d229e88SPing-Ke Shih 
2191d229e88SPing-Ke Shih 	dm_info->iqk.done = false;
2207285eb96SZong-Zhe Yang 	rtw_phy_adaptivity_init(rtwdev);
221fb8517f4SPo-Hao Huang 	rtw_phy_cfo_init(rtwdev);
2221188301fSPo-Hao Huang 	rtw_phy_tx_path_div_init(rtwdev);
223e3037485SYan-Hsuan Chuang }
224449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_init);
225e3037485SYan-Hsuan Chuang 
226e3037485SYan-Hsuan Chuang void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi)
227e3037485SYan-Hsuan Chuang {
228e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
229e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
230e3037485SYan-Hsuan Chuang 	u32 addr, mask;
231e3037485SYan-Hsuan Chuang 	u8 path;
232e3037485SYan-Hsuan Chuang 
23322b726cbSBrian Norris 	if (chip->dig_cck) {
23422b726cbSBrian Norris 		const struct rtw_hw_reg *dig_cck = &chip->dig_cck[0];
235fc637a86SPing-Ke Shih 		rtw_write32_mask(rtwdev, dig_cck->addr, dig_cck->mask, igi >> 1);
23622b726cbSBrian Norris 	}
237fc637a86SPing-Ke Shih 
238e3037485SYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++) {
239e3037485SYan-Hsuan Chuang 		addr = chip->dig[path].addr;
240e3037485SYan-Hsuan Chuang 		mask = chip->dig[path].mask;
241e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, addr, mask, igi);
242e3037485SYan-Hsuan Chuang 	}
243e3037485SYan-Hsuan Chuang }
244e3037485SYan-Hsuan Chuang 
245e3037485SYan-Hsuan Chuang static void rtw_phy_stat_false_alarm(struct rtw_dev *rtwdev)
246e3037485SYan-Hsuan Chuang {
247e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
248e3037485SYan-Hsuan Chuang 
249e3037485SYan-Hsuan Chuang 	chip->ops->false_alarm_statistics(rtwdev);
250e3037485SYan-Hsuan Chuang }
251e3037485SYan-Hsuan Chuang 
252e3037485SYan-Hsuan Chuang #define RA_FLOOR_TABLE_SIZE	7
253e3037485SYan-Hsuan Chuang #define RA_FLOOR_UP_GAP		3
254e3037485SYan-Hsuan Chuang 
255e3037485SYan-Hsuan Chuang static u8 rtw_phy_get_rssi_level(u8 old_level, u8 rssi)
256e3037485SYan-Hsuan Chuang {
257e3037485SYan-Hsuan Chuang 	u8 table[RA_FLOOR_TABLE_SIZE] = {20, 34, 38, 42, 46, 50, 100};
258e3037485SYan-Hsuan Chuang 	u8 new_level = 0;
259e3037485SYan-Hsuan Chuang 	int i;
260e3037485SYan-Hsuan Chuang 
261e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++)
262e3037485SYan-Hsuan Chuang 		if (i >= old_level)
263e3037485SYan-Hsuan Chuang 			table[i] += RA_FLOOR_UP_GAP;
264e3037485SYan-Hsuan Chuang 
265e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) {
266e3037485SYan-Hsuan Chuang 		if (rssi < table[i]) {
267e3037485SYan-Hsuan Chuang 			new_level = i;
268e3037485SYan-Hsuan Chuang 			break;
269e3037485SYan-Hsuan Chuang 		}
270e3037485SYan-Hsuan Chuang 	}
271e3037485SYan-Hsuan Chuang 
272e3037485SYan-Hsuan Chuang 	return new_level;
273e3037485SYan-Hsuan Chuang }
274e3037485SYan-Hsuan Chuang 
275e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data {
276e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev;
277e3037485SYan-Hsuan Chuang 	u8 min_rssi;
278e3037485SYan-Hsuan Chuang };
279e3037485SYan-Hsuan Chuang 
280e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi_iter(void *data, struct ieee80211_sta *sta)
281e3037485SYan-Hsuan Chuang {
282e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data *iter_data = data;
283e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = iter_data->rtwdev;
284e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
285a24bad74SYan-Hsuan Chuang 	u8 rssi;
286e3037485SYan-Hsuan Chuang 
287e3037485SYan-Hsuan Chuang 	rssi = ewma_rssi_read(&si->avg_rssi);
288a24bad74SYan-Hsuan Chuang 	si->rssi_level = rtw_phy_get_rssi_level(si->rssi_level, rssi);
289e3037485SYan-Hsuan Chuang 
290e3037485SYan-Hsuan Chuang 	rtw_fw_send_rssi_info(rtwdev, si);
291e3037485SYan-Hsuan Chuang 
292e3037485SYan-Hsuan Chuang 	iter_data->min_rssi = min_t(u8, rssi, iter_data->min_rssi);
293e3037485SYan-Hsuan Chuang }
294e3037485SYan-Hsuan Chuang 
295e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi(struct rtw_dev *rtwdev)
296e3037485SYan-Hsuan Chuang {
297e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
298e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data data = {};
299e3037485SYan-Hsuan Chuang 
300e3037485SYan-Hsuan Chuang 	data.rtwdev = rtwdev;
301e3037485SYan-Hsuan Chuang 	data.min_rssi = U8_MAX;
302e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_stat_rssi_iter, &data);
303e3037485SYan-Hsuan Chuang 
304e3037485SYan-Hsuan Chuang 	dm_info->pre_min_rssi = dm_info->min_rssi;
305e3037485SYan-Hsuan Chuang 	dm_info->min_rssi = data.min_rssi;
306e3037485SYan-Hsuan Chuang }
307e3037485SYan-Hsuan Chuang 
308082a36dcSTsang-Shian Lin static void rtw_phy_stat_rate_cnt(struct rtw_dev *rtwdev)
309082a36dcSTsang-Shian Lin {
310082a36dcSTsang-Shian Lin 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
311082a36dcSTsang-Shian Lin 
312082a36dcSTsang-Shian Lin 	dm_info->last_pkt_count = dm_info->cur_pkt_count;
313082a36dcSTsang-Shian Lin 	memset(&dm_info->cur_pkt_count, 0, sizeof(dm_info->cur_pkt_count));
314082a36dcSTsang-Shian Lin }
315082a36dcSTsang-Shian Lin 
316e3037485SYan-Hsuan Chuang static void rtw_phy_statistics(struct rtw_dev *rtwdev)
317e3037485SYan-Hsuan Chuang {
318e3037485SYan-Hsuan Chuang 	rtw_phy_stat_rssi(rtwdev);
319e3037485SYan-Hsuan Chuang 	rtw_phy_stat_false_alarm(rtwdev);
320082a36dcSTsang-Shian Lin 	rtw_phy_stat_rate_cnt(rtwdev);
321e3037485SYan-Hsuan Chuang }
322e3037485SYan-Hsuan Chuang 
323e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_LOW			250
324e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_HIGH			500
325e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_EXTRA_HIGH		750
326e3037485SYan-Hsuan Chuang #define DIG_PERF_MAX				0x5a
327e3037485SYan-Hsuan Chuang #define DIG_PERF_MID				0x40
328e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_LOW			2000
329e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_HIGH			4000
330e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_EXTRA_HIGH		5000
331e3037485SYan-Hsuan Chuang #define DIG_CVRG_MAX				0x2a
332e3037485SYan-Hsuan Chuang #define DIG_CVRG_MID				0x26
333e3037485SYan-Hsuan Chuang #define DIG_CVRG_MIN				0x1c
334e3037485SYan-Hsuan Chuang #define DIG_RSSI_GAIN_OFFSET			15
335e3037485SYan-Hsuan Chuang 
336e3037485SYan-Hsuan Chuang static bool
337e3037485SYan-Hsuan Chuang rtw_phy_dig_check_damping(struct rtw_dm_info *dm_info)
338e3037485SYan-Hsuan Chuang {
339e3037485SYan-Hsuan Chuang 	u16 fa_lo = DIG_PERF_FA_TH_LOW;
340e3037485SYan-Hsuan Chuang 	u16 fa_hi = DIG_PERF_FA_TH_HIGH;
341e3037485SYan-Hsuan Chuang 	u16 *fa_history;
342e3037485SYan-Hsuan Chuang 	u8 *igi_history;
343e3037485SYan-Hsuan Chuang 	u8 damping_rssi;
344e3037485SYan-Hsuan Chuang 	u8 min_rssi;
345e3037485SYan-Hsuan Chuang 	u8 diff;
346e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
347e3037485SYan-Hsuan Chuang 	bool damping = false;
348e3037485SYan-Hsuan Chuang 
349e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
350e3037485SYan-Hsuan Chuang 	if (dm_info->damping) {
351e3037485SYan-Hsuan Chuang 		damping_rssi = dm_info->damping_rssi;
352e3037485SYan-Hsuan Chuang 		diff = min_rssi > damping_rssi ? min_rssi - damping_rssi :
353e3037485SYan-Hsuan Chuang 						 damping_rssi - min_rssi;
354e3037485SYan-Hsuan Chuang 		if (diff > 3 || dm_info->damping_cnt++ > 20) {
355e3037485SYan-Hsuan Chuang 			dm_info->damping = false;
356e3037485SYan-Hsuan Chuang 			return false;
357e3037485SYan-Hsuan Chuang 		}
358e3037485SYan-Hsuan Chuang 
359e3037485SYan-Hsuan Chuang 		return true;
360e3037485SYan-Hsuan Chuang 	}
361e3037485SYan-Hsuan Chuang 
362e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
363e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
364e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap & 0xf;
365e3037485SYan-Hsuan Chuang 	switch (igi_bitmap) {
366e3037485SYan-Hsuan Chuang 	case 5:
367e3037485SYan-Hsuan Chuang 		/* down -> up -> down -> up */
368e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
369e3037485SYan-Hsuan Chuang 		    igi_history[2] > igi_history[3] &&
370e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 2 &&
371e3037485SYan-Hsuan Chuang 		    igi_history[2] - igi_history[3] >= 2 &&
372e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
373e3037485SYan-Hsuan Chuang 		    fa_history[2] > fa_hi && fa_history[3] < fa_lo)
374e3037485SYan-Hsuan Chuang 			damping = true;
375e3037485SYan-Hsuan Chuang 		break;
376e3037485SYan-Hsuan Chuang 	case 9:
377e3037485SYan-Hsuan Chuang 		/* up -> down -> down -> up */
378e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
379e3037485SYan-Hsuan Chuang 		    igi_history[3] > igi_history[2] &&
380e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 4 &&
381e3037485SYan-Hsuan Chuang 		    igi_history[3] - igi_history[2] >= 2 &&
382e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
383e3037485SYan-Hsuan Chuang 		    fa_history[2] < fa_lo && fa_history[3] > fa_hi)
384e3037485SYan-Hsuan Chuang 			damping = true;
385e3037485SYan-Hsuan Chuang 		break;
386e3037485SYan-Hsuan Chuang 	default:
387e3037485SYan-Hsuan Chuang 		return false;
388e3037485SYan-Hsuan Chuang 	}
389e3037485SYan-Hsuan Chuang 
390e3037485SYan-Hsuan Chuang 	if (damping) {
391e3037485SYan-Hsuan Chuang 		dm_info->damping = true;
392e3037485SYan-Hsuan Chuang 		dm_info->damping_cnt = 0;
393e3037485SYan-Hsuan Chuang 		dm_info->damping_rssi = min_rssi;
394e3037485SYan-Hsuan Chuang 	}
395e3037485SYan-Hsuan Chuang 
396e3037485SYan-Hsuan Chuang 	return damping;
397e3037485SYan-Hsuan Chuang }
398e3037485SYan-Hsuan Chuang 
39976325506SZong-Zhe Yang static void rtw_phy_dig_get_boundary(struct rtw_dev *rtwdev,
40076325506SZong-Zhe Yang 				     struct rtw_dm_info *dm_info,
401e3037485SYan-Hsuan Chuang 				     u8 *upper, u8 *lower, bool linked)
402e3037485SYan-Hsuan Chuang {
403e3037485SYan-Hsuan Chuang 	u8 dig_max, dig_min, dig_mid;
404e3037485SYan-Hsuan Chuang 	u8 min_rssi;
405e3037485SYan-Hsuan Chuang 
406e3037485SYan-Hsuan Chuang 	if (linked) {
407e3037485SYan-Hsuan Chuang 		dig_max = DIG_PERF_MAX;
408e3037485SYan-Hsuan Chuang 		dig_mid = DIG_PERF_MID;
40976325506SZong-Zhe Yang 		dig_min = rtwdev->chip->dig_min;
410e3037485SYan-Hsuan Chuang 		min_rssi = max_t(u8, dm_info->min_rssi, dig_min);
411e3037485SYan-Hsuan Chuang 	} else {
412e3037485SYan-Hsuan Chuang 		dig_max = DIG_CVRG_MAX;
413e3037485SYan-Hsuan Chuang 		dig_mid = DIG_CVRG_MID;
414e3037485SYan-Hsuan Chuang 		dig_min = DIG_CVRG_MIN;
415e3037485SYan-Hsuan Chuang 		min_rssi = dig_min;
416e3037485SYan-Hsuan Chuang 	}
417e3037485SYan-Hsuan Chuang 
418e3037485SYan-Hsuan Chuang 	/* DIG MAX should be bounded by minimum RSSI with offset +15 */
419e3037485SYan-Hsuan Chuang 	dig_max = min_t(u8, dig_max, min_rssi + DIG_RSSI_GAIN_OFFSET);
420e3037485SYan-Hsuan Chuang 
421e3037485SYan-Hsuan Chuang 	*lower = clamp_t(u8, min_rssi, dig_min, dig_mid);
422e3037485SYan-Hsuan Chuang 	*upper = clamp_t(u8, *lower + DIG_RSSI_GAIN_OFFSET, dig_min, dig_max);
423e3037485SYan-Hsuan Chuang }
424e3037485SYan-Hsuan Chuang 
425e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_threshold(struct rtw_dm_info *dm_info,
426e3037485SYan-Hsuan Chuang 				      u16 *fa_th, u8 *step, bool linked)
427e3037485SYan-Hsuan Chuang {
428e3037485SYan-Hsuan Chuang 	u8 min_rssi, pre_min_rssi;
429e3037485SYan-Hsuan Chuang 
430e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
431e3037485SYan-Hsuan Chuang 	pre_min_rssi = dm_info->pre_min_rssi;
432e3037485SYan-Hsuan Chuang 	step[0] = 4;
433e3037485SYan-Hsuan Chuang 	step[1] = 3;
434e3037485SYan-Hsuan Chuang 	step[2] = 2;
435e3037485SYan-Hsuan Chuang 
436e3037485SYan-Hsuan Chuang 	if (linked) {
437e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_PERF_FA_TH_EXTRA_HIGH;
438e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_PERF_FA_TH_HIGH;
439e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_PERF_FA_TH_LOW;
440e3037485SYan-Hsuan Chuang 		if (pre_min_rssi > min_rssi) {
441e3037485SYan-Hsuan Chuang 			step[0] = 6;
442e3037485SYan-Hsuan Chuang 			step[1] = 4;
443e3037485SYan-Hsuan Chuang 			step[2] = 2;
444e3037485SYan-Hsuan Chuang 		}
445e3037485SYan-Hsuan Chuang 	} else {
446e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_CVRG_FA_TH_EXTRA_HIGH;
447e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_CVRG_FA_TH_HIGH;
448e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_CVRG_FA_TH_LOW;
449e3037485SYan-Hsuan Chuang 	}
450e3037485SYan-Hsuan Chuang }
451e3037485SYan-Hsuan Chuang 
452e3037485SYan-Hsuan Chuang static void rtw_phy_dig_recorder(struct rtw_dm_info *dm_info, u8 igi, u16 fa)
453e3037485SYan-Hsuan Chuang {
454e3037485SYan-Hsuan Chuang 	u8 *igi_history;
455e3037485SYan-Hsuan Chuang 	u16 *fa_history;
456e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
457e3037485SYan-Hsuan Chuang 	bool up;
458e3037485SYan-Hsuan Chuang 
459e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap << 1 & 0xfe;
460e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
461e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
462e3037485SYan-Hsuan Chuang 
463e3037485SYan-Hsuan Chuang 	up = igi > igi_history[0];
464e3037485SYan-Hsuan Chuang 	igi_bitmap |= up;
465e3037485SYan-Hsuan Chuang 
466e3037485SYan-Hsuan Chuang 	igi_history[3] = igi_history[2];
467e3037485SYan-Hsuan Chuang 	igi_history[2] = igi_history[1];
468e3037485SYan-Hsuan Chuang 	igi_history[1] = igi_history[0];
469e3037485SYan-Hsuan Chuang 	igi_history[0] = igi;
470e3037485SYan-Hsuan Chuang 
471e3037485SYan-Hsuan Chuang 	fa_history[3] = fa_history[2];
472e3037485SYan-Hsuan Chuang 	fa_history[2] = fa_history[1];
473e3037485SYan-Hsuan Chuang 	fa_history[1] = fa_history[0];
474e3037485SYan-Hsuan Chuang 	fa_history[0] = fa;
475e3037485SYan-Hsuan Chuang 
476e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = igi_bitmap;
477e3037485SYan-Hsuan Chuang }
478e3037485SYan-Hsuan Chuang 
479e3037485SYan-Hsuan Chuang static void rtw_phy_dig(struct rtw_dev *rtwdev)
480e3037485SYan-Hsuan Chuang {
481e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
482e3037485SYan-Hsuan Chuang 	u8 upper_bound, lower_bound;
483e3037485SYan-Hsuan Chuang 	u8 pre_igi, cur_igi;
484e3037485SYan-Hsuan Chuang 	u16 fa_th[3], fa_cnt;
485e3037485SYan-Hsuan Chuang 	u8 level;
486e3037485SYan-Hsuan Chuang 	u8 step[3];
487e3037485SYan-Hsuan Chuang 	bool linked;
488e3037485SYan-Hsuan Chuang 
4893c519605SYan-Hsuan Chuang 	if (test_bit(RTW_FLAG_DIG_DISABLE, rtwdev->flags))
490e3037485SYan-Hsuan Chuang 		return;
491e3037485SYan-Hsuan Chuang 
492e3037485SYan-Hsuan Chuang 	if (rtw_phy_dig_check_damping(dm_info))
493e3037485SYan-Hsuan Chuang 		return;
494e3037485SYan-Hsuan Chuang 
495e3037485SYan-Hsuan Chuang 	linked = !!rtwdev->sta_cnt;
496e3037485SYan-Hsuan Chuang 
497e3037485SYan-Hsuan Chuang 	fa_cnt = dm_info->total_fa_cnt;
498e3037485SYan-Hsuan Chuang 	pre_igi = dm_info->igi_history[0];
499e3037485SYan-Hsuan Chuang 
500e3037485SYan-Hsuan Chuang 	rtw_phy_dig_get_threshold(dm_info, fa_th, step, linked);
501e3037485SYan-Hsuan Chuang 
502e3037485SYan-Hsuan Chuang 	/* test the false alarm count from the highest threshold level first,
503e3037485SYan-Hsuan Chuang 	 * and increase it by corresponding step size
504e3037485SYan-Hsuan Chuang 	 *
505e3037485SYan-Hsuan Chuang 	 * note that the step size is offset by -2, compensate it afterall
506e3037485SYan-Hsuan Chuang 	 */
507e3037485SYan-Hsuan Chuang 	cur_igi = pre_igi;
508e3037485SYan-Hsuan Chuang 	for (level = 0; level < 3; level++) {
509e3037485SYan-Hsuan Chuang 		if (fa_cnt > fa_th[level]) {
510e3037485SYan-Hsuan Chuang 			cur_igi += step[level];
511e3037485SYan-Hsuan Chuang 			break;
512e3037485SYan-Hsuan Chuang 		}
513e3037485SYan-Hsuan Chuang 	}
514e3037485SYan-Hsuan Chuang 	cur_igi -= 2;
515e3037485SYan-Hsuan Chuang 
516e3037485SYan-Hsuan Chuang 	/* calculate the upper/lower bound by the minimum rssi we have among
517e3037485SYan-Hsuan Chuang 	 * the peers connected with us, meanwhile make sure the igi value does
518e3037485SYan-Hsuan Chuang 	 * not beyond the hardware limitation
519e3037485SYan-Hsuan Chuang 	 */
52076325506SZong-Zhe Yang 	rtw_phy_dig_get_boundary(rtwdev, dm_info, &upper_bound, &lower_bound,
52176325506SZong-Zhe Yang 				 linked);
522e3037485SYan-Hsuan Chuang 	cur_igi = clamp_t(u8, cur_igi, lower_bound, upper_bound);
523e3037485SYan-Hsuan Chuang 
524e3037485SYan-Hsuan Chuang 	/* record current igi value and false alarm statistics for further
525e3037485SYan-Hsuan Chuang 	 * damping checks, and record the trend of igi values
526e3037485SYan-Hsuan Chuang 	 */
527e3037485SYan-Hsuan Chuang 	rtw_phy_dig_recorder(dm_info, cur_igi, fa_cnt);
528e3037485SYan-Hsuan Chuang 
529e3037485SYan-Hsuan Chuang 	if (cur_igi != pre_igi)
530e3037485SYan-Hsuan Chuang 		rtw_phy_dig_write(rtwdev, cur_igi);
531e3037485SYan-Hsuan Chuang }
532e3037485SYan-Hsuan Chuang 
533e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update_iter(void *data, struct ieee80211_sta *sta)
534e3037485SYan-Hsuan Chuang {
535e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = data;
536e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
537e3037485SYan-Hsuan Chuang 
538e3037485SYan-Hsuan Chuang 	rtw_update_sta_info(rtwdev, si);
539e3037485SYan-Hsuan Chuang }
540e3037485SYan-Hsuan Chuang 
541e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update(struct rtw_dev *rtwdev)
542e3037485SYan-Hsuan Chuang {
543e3037485SYan-Hsuan Chuang 	if (rtwdev->watch_dog_cnt & 0x3)
544e3037485SYan-Hsuan Chuang 		return;
545e3037485SYan-Hsuan Chuang 
546e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_ra_info_update_iter, rtwdev);
547e3037485SYan-Hsuan Chuang }
548e3037485SYan-Hsuan Chuang 
54948308726SPo-Hao Huang static u32 rtw_phy_get_rrsr_mask(struct rtw_dev *rtwdev, u8 rate_idx)
55048308726SPo-Hao Huang {
55148308726SPo-Hao Huang 	u8 rate_order;
55248308726SPo-Hao Huang 
55348308726SPo-Hao Huang 	rate_order = rate_idx;
55448308726SPo-Hao Huang 
55548308726SPo-Hao Huang 	if (rate_idx >= DESC_RATEVHT4SS_MCS0)
55648308726SPo-Hao Huang 		rate_order -= DESC_RATEVHT4SS_MCS0;
55748308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEVHT3SS_MCS0)
55848308726SPo-Hao Huang 		rate_order -= DESC_RATEVHT3SS_MCS0;
55948308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEVHT2SS_MCS0)
56048308726SPo-Hao Huang 		rate_order -= DESC_RATEVHT2SS_MCS0;
56148308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEVHT1SS_MCS0)
56248308726SPo-Hao Huang 		rate_order -= DESC_RATEVHT1SS_MCS0;
56348308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEMCS24)
56448308726SPo-Hao Huang 		rate_order -= DESC_RATEMCS24;
56548308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEMCS16)
56648308726SPo-Hao Huang 		rate_order -= DESC_RATEMCS16;
56748308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEMCS8)
56848308726SPo-Hao Huang 		rate_order -= DESC_RATEMCS8;
56948308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEMCS0)
57048308726SPo-Hao Huang 		rate_order -= DESC_RATEMCS0;
57148308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATE6M)
57248308726SPo-Hao Huang 		rate_order -= DESC_RATE6M;
57348308726SPo-Hao Huang 	else
57448308726SPo-Hao Huang 		rate_order -= DESC_RATE1M;
57548308726SPo-Hao Huang 
57648308726SPo-Hao Huang 	if (rate_idx >= DESC_RATEMCS0 || rate_order == 0)
57748308726SPo-Hao Huang 		rate_order++;
57848308726SPo-Hao Huang 
57948308726SPo-Hao Huang 	return GENMASK(rate_order + RRSR_RATE_ORDER_CCK_LEN - 1, 0);
58048308726SPo-Hao Huang }
58148308726SPo-Hao Huang 
58248308726SPo-Hao Huang static void rtw_phy_rrsr_mask_min_iter(void *data, struct ieee80211_sta *sta)
58348308726SPo-Hao Huang {
58448308726SPo-Hao Huang 	struct rtw_dev *rtwdev = (struct rtw_dev *)data;
58548308726SPo-Hao Huang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
58648308726SPo-Hao Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
58748308726SPo-Hao Huang 	u32 mask = 0;
58848308726SPo-Hao Huang 
58948308726SPo-Hao Huang 	mask = rtw_phy_get_rrsr_mask(rtwdev, si->ra_report.desc_rate);
59048308726SPo-Hao Huang 	if (mask < dm_info->rrsr_mask_min)
59148308726SPo-Hao Huang 		dm_info->rrsr_mask_min = mask;
59248308726SPo-Hao Huang }
59348308726SPo-Hao Huang 
59448308726SPo-Hao Huang static void rtw_phy_rrsr_update(struct rtw_dev *rtwdev)
59548308726SPo-Hao Huang {
59648308726SPo-Hao Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
59748308726SPo-Hao Huang 
59848308726SPo-Hao Huang 	dm_info->rrsr_mask_min = RRSR_RATE_ORDER_MAX;
59948308726SPo-Hao Huang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_rrsr_mask_min_iter, rtwdev);
60048308726SPo-Hao Huang 	rtw_write32(rtwdev, REG_RRSR, dm_info->rrsr_val_init & dm_info->rrsr_mask_min);
60148308726SPo-Hao Huang }
60248308726SPo-Hao Huang 
6035227c2eeSTzu-En Huang static void rtw_phy_dpk_track(struct rtw_dev *rtwdev)
6045227c2eeSTzu-En Huang {
6055227c2eeSTzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
6065227c2eeSTzu-En Huang 
6075227c2eeSTzu-En Huang 	if (chip->ops->dpk_track)
6085227c2eeSTzu-En Huang 		chip->ops->dpk_track(rtwdev);
6095227c2eeSTzu-En Huang }
6105227c2eeSTzu-En Huang 
611fb8517f4SPo-Hao Huang struct rtw_rx_addr_match_data {
612fb8517f4SPo-Hao Huang 	struct rtw_dev *rtwdev;
613fb8517f4SPo-Hao Huang 	struct ieee80211_hdr *hdr;
614fb8517f4SPo-Hao Huang 	struct rtw_rx_pkt_stat *pkt_stat;
615fb8517f4SPo-Hao Huang 	u8 *bssid;
616fb8517f4SPo-Hao Huang };
617fb8517f4SPo-Hao Huang 
618fb8517f4SPo-Hao Huang static void rtw_phy_parsing_cfo_iter(void *data, u8 *mac,
619fb8517f4SPo-Hao Huang 				     struct ieee80211_vif *vif)
620fb8517f4SPo-Hao Huang {
621fb8517f4SPo-Hao Huang 	struct rtw_rx_addr_match_data *iter_data = data;
622fb8517f4SPo-Hao Huang 	struct rtw_dev *rtwdev = iter_data->rtwdev;
623fb8517f4SPo-Hao Huang 	struct rtw_rx_pkt_stat *pkt_stat = iter_data->pkt_stat;
624fb8517f4SPo-Hao Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
625fb8517f4SPo-Hao Huang 	struct rtw_cfo_track *cfo = &dm_info->cfo_track;
626fb8517f4SPo-Hao Huang 	u8 *bssid = iter_data->bssid;
627fb8517f4SPo-Hao Huang 	u8 i;
628fb8517f4SPo-Hao Huang 
629fb8517f4SPo-Hao Huang 	if (!ether_addr_equal(vif->bss_conf.bssid, bssid))
630fb8517f4SPo-Hao Huang 		return;
631fb8517f4SPo-Hao Huang 
632fb8517f4SPo-Hao Huang 	for (i = 0; i < rtwdev->hal.rf_path_num; i++) {
633fb8517f4SPo-Hao Huang 		cfo->cfo_tail[i] += pkt_stat->cfo_tail[i];
634fb8517f4SPo-Hao Huang 		cfo->cfo_cnt[i]++;
635fb8517f4SPo-Hao Huang 	}
636fb8517f4SPo-Hao Huang 
637fb8517f4SPo-Hao Huang 	cfo->packet_count++;
638fb8517f4SPo-Hao Huang }
639fb8517f4SPo-Hao Huang 
640fb8517f4SPo-Hao Huang void rtw_phy_parsing_cfo(struct rtw_dev *rtwdev,
641fb8517f4SPo-Hao Huang 			 struct rtw_rx_pkt_stat *pkt_stat)
642fb8517f4SPo-Hao Huang {
643fb8517f4SPo-Hao Huang 	struct ieee80211_hdr *hdr = pkt_stat->hdr;
644fb8517f4SPo-Hao Huang 	struct rtw_rx_addr_match_data data = {};
645fb8517f4SPo-Hao Huang 
646fb8517f4SPo-Hao Huang 	if (pkt_stat->crc_err || pkt_stat->icv_err || !pkt_stat->phy_status ||
647fb8517f4SPo-Hao Huang 	    ieee80211_is_ctl(hdr->frame_control))
648fb8517f4SPo-Hao Huang 		return;
649fb8517f4SPo-Hao Huang 
650fb8517f4SPo-Hao Huang 	data.rtwdev = rtwdev;
651fb8517f4SPo-Hao Huang 	data.hdr = hdr;
652fb8517f4SPo-Hao Huang 	data.pkt_stat = pkt_stat;
653fb8517f4SPo-Hao Huang 	data.bssid = get_hdr_bssid(hdr);
654fb8517f4SPo-Hao Huang 
655fb8517f4SPo-Hao Huang 	rtw_iterate_vifs_atomic(rtwdev, rtw_phy_parsing_cfo_iter, &data);
656fb8517f4SPo-Hao Huang }
657fb8517f4SPo-Hao Huang EXPORT_SYMBOL(rtw_phy_parsing_cfo);
658fb8517f4SPo-Hao Huang 
659fb8517f4SPo-Hao Huang static void rtw_phy_cfo_track(struct rtw_dev *rtwdev)
660fb8517f4SPo-Hao Huang {
661fb8517f4SPo-Hao Huang 	struct rtw_chip_info *chip = rtwdev->chip;
662fb8517f4SPo-Hao Huang 
663fb8517f4SPo-Hao Huang 	if (chip->ops->cfo_track)
664fb8517f4SPo-Hao Huang 		chip->ops->cfo_track(rtwdev);
665fb8517f4SPo-Hao Huang }
666fb8517f4SPo-Hao Huang 
667479c4ee9STzu-En Huang #define CCK_PD_FA_LV1_MIN	1000
668479c4ee9STzu-En Huang #define CCK_PD_FA_LV0_MAX	500
669479c4ee9STzu-En Huang 
670479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_unlink(struct rtw_dev *rtwdev)
671479c4ee9STzu-En Huang {
672479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
673479c4ee9STzu-En Huang 	u32 cck_fa_avg = dm_info->cck_fa_avg;
674479c4ee9STzu-En Huang 
675479c4ee9STzu-En Huang 	if (cck_fa_avg > CCK_PD_FA_LV1_MIN)
67618a0696eSTzu-En Huang 		return CCK_PD_LV1;
677479c4ee9STzu-En Huang 
678479c4ee9STzu-En Huang 	if (cck_fa_avg < CCK_PD_FA_LV0_MAX)
67918a0696eSTzu-En Huang 		return CCK_PD_LV0;
680479c4ee9STzu-En Huang 
681479c4ee9STzu-En Huang 	return CCK_PD_LV_MAX;
682479c4ee9STzu-En Huang }
683479c4ee9STzu-En Huang 
684479c4ee9STzu-En Huang #define CCK_PD_IGI_LV4_VAL 0x38
685479c4ee9STzu-En Huang #define CCK_PD_IGI_LV3_VAL 0x2a
686479c4ee9STzu-En Huang #define CCK_PD_IGI_LV2_VAL 0x24
687479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV4_VAL 32
688479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV3_VAL 32
689479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV2_VAL 24
690479c4ee9STzu-En Huang 
691479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_link(struct rtw_dev *rtwdev)
692479c4ee9STzu-En Huang {
693479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
694479c4ee9STzu-En Huang 	u8 igi = dm_info->igi_history[0];
695479c4ee9STzu-En Huang 	u8 rssi = dm_info->min_rssi;
696479c4ee9STzu-En Huang 	u32 cck_fa_avg = dm_info->cck_fa_avg;
697479c4ee9STzu-En Huang 
698479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV4_VAL && rssi > CCK_PD_RSSI_LV4_VAL)
69918a0696eSTzu-En Huang 		return CCK_PD_LV4;
700479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV3_VAL && rssi > CCK_PD_RSSI_LV3_VAL)
70118a0696eSTzu-En Huang 		return CCK_PD_LV3;
702479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV2_VAL || rssi > CCK_PD_RSSI_LV2_VAL)
70318a0696eSTzu-En Huang 		return CCK_PD_LV2;
704479c4ee9STzu-En Huang 	if (cck_fa_avg > CCK_PD_FA_LV1_MIN)
70518a0696eSTzu-En Huang 		return CCK_PD_LV1;
706479c4ee9STzu-En Huang 	if (cck_fa_avg < CCK_PD_FA_LV0_MAX)
70718a0696eSTzu-En Huang 		return CCK_PD_LV0;
708479c4ee9STzu-En Huang 
709479c4ee9STzu-En Huang 	return CCK_PD_LV_MAX;
710479c4ee9STzu-En Huang }
711479c4ee9STzu-En Huang 
712479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv(struct rtw_dev *rtwdev)
713479c4ee9STzu-En Huang {
714479c4ee9STzu-En Huang 	if (!rtw_is_assoc(rtwdev))
715479c4ee9STzu-En Huang 		return rtw_phy_cck_pd_lv_unlink(rtwdev);
716479c4ee9STzu-En Huang 	else
717479c4ee9STzu-En Huang 		return rtw_phy_cck_pd_lv_link(rtwdev);
718479c4ee9STzu-En Huang }
719479c4ee9STzu-En Huang 
720479c4ee9STzu-En Huang static void rtw_phy_cck_pd(struct rtw_dev *rtwdev)
721479c4ee9STzu-En Huang {
722479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
723479c4ee9STzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
724479c4ee9STzu-En Huang 	u32 cck_fa = dm_info->cck_fa_cnt;
725479c4ee9STzu-En Huang 	u8 level;
726479c4ee9STzu-En Huang 
727479c4ee9STzu-En Huang 	if (rtwdev->hal.current_band_type != RTW_BAND_2G)
728479c4ee9STzu-En Huang 		return;
729479c4ee9STzu-En Huang 
730479c4ee9STzu-En Huang 	if (dm_info->cck_fa_avg == CCK_FA_AVG_RESET)
731479c4ee9STzu-En Huang 		dm_info->cck_fa_avg = cck_fa;
732479c4ee9STzu-En Huang 	else
733479c4ee9STzu-En Huang 		dm_info->cck_fa_avg = (dm_info->cck_fa_avg * 3 + cck_fa) >> 2;
734479c4ee9STzu-En Huang 
735760bb2abSPing-Ke Shih 	rtw_dbg(rtwdev, RTW_DBG_PHY, "IGI=0x%x, rssi_min=%d, cck_fa=%d\n",
736760bb2abSPing-Ke Shih 		dm_info->igi_history[0], dm_info->min_rssi,
737760bb2abSPing-Ke Shih 		dm_info->fa_history[0]);
738760bb2abSPing-Ke Shih 	rtw_dbg(rtwdev, RTW_DBG_PHY, "cck_fa_avg=%d, cck_pd_default=%d\n",
739760bb2abSPing-Ke Shih 		dm_info->cck_fa_avg, dm_info->cck_pd_default);
740760bb2abSPing-Ke Shih 
741479c4ee9STzu-En Huang 	level = rtw_phy_cck_pd_lv(rtwdev);
742479c4ee9STzu-En Huang 
743479c4ee9STzu-En Huang 	if (level >= CCK_PD_LV_MAX)
744479c4ee9STzu-En Huang 		return;
745479c4ee9STzu-En Huang 
746479c4ee9STzu-En Huang 	if (chip->ops->cck_pd_set)
747479c4ee9STzu-En Huang 		chip->ops->cck_pd_set(rtwdev, level);
748479c4ee9STzu-En Huang }
749479c4ee9STzu-En Huang 
750c97ee3e0STzu-En Huang static void rtw_phy_pwr_track(struct rtw_dev *rtwdev)
751c97ee3e0STzu-En Huang {
752c97ee3e0STzu-En Huang 	rtwdev->chip->ops->pwr_track(rtwdev);
753c97ee3e0STzu-En Huang }
754c97ee3e0STzu-En Huang 
75548308726SPo-Hao Huang static void rtw_phy_ra_track(struct rtw_dev *rtwdev)
75648308726SPo-Hao Huang {
757ec7480edSPo-Hao Huang 	rtw_fw_update_wl_phy_info(rtwdev);
75848308726SPo-Hao Huang 	rtw_phy_ra_info_update(rtwdev);
75948308726SPo-Hao Huang 	rtw_phy_rrsr_update(rtwdev);
76048308726SPo-Hao Huang }
76148308726SPo-Hao Huang 
762e3037485SYan-Hsuan Chuang void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev)
763e3037485SYan-Hsuan Chuang {
764e3037485SYan-Hsuan Chuang 	/* for further calculation */
765e3037485SYan-Hsuan Chuang 	rtw_phy_statistics(rtwdev);
766e3037485SYan-Hsuan Chuang 	rtw_phy_dig(rtwdev);
767479c4ee9STzu-En Huang 	rtw_phy_cck_pd(rtwdev);
76848308726SPo-Hao Huang 	rtw_phy_ra_track(rtwdev);
7691188301fSPo-Hao Huang 	rtw_phy_tx_path_diversity(rtwdev);
770fb8517f4SPo-Hao Huang 	rtw_phy_cfo_track(rtwdev);
7715227c2eeSTzu-En Huang 	rtw_phy_dpk_track(rtwdev);
772c97ee3e0STzu-En Huang 	rtw_phy_pwr_track(rtwdev);
773*fe7bc23aSChin-Yen Lee 
774*fe7bc23aSChin-Yen Lee 	if (rtw_fw_feature_check(&rtwdev->fw, FW_FEATURE_ADAPTIVITY))
775*fe7bc23aSChin-Yen Lee 		rtw_fw_adaptivity(rtwdev);
776*fe7bc23aSChin-Yen Lee 	else
7777285eb96SZong-Zhe Yang 		rtw_phy_adaptivity(rtwdev);
778e3037485SYan-Hsuan Chuang }
779e3037485SYan-Hsuan Chuang 
780e3037485SYan-Hsuan Chuang #define FRAC_BITS 3
781e3037485SYan-Hsuan Chuang 
782e3037485SYan-Hsuan Chuang static u8 rtw_phy_power_2_db(s8 power)
783e3037485SYan-Hsuan Chuang {
784e3037485SYan-Hsuan Chuang 	if (power <= -100 || power >= 20)
785e3037485SYan-Hsuan Chuang 		return 0;
786e3037485SYan-Hsuan Chuang 	else if (power >= 0)
787e3037485SYan-Hsuan Chuang 		return 100;
788e3037485SYan-Hsuan Chuang 	else
789e3037485SYan-Hsuan Chuang 		return 100 + power;
790e3037485SYan-Hsuan Chuang }
791e3037485SYan-Hsuan Chuang 
792e3037485SYan-Hsuan Chuang static u64 rtw_phy_db_2_linear(u8 power_db)
793e3037485SYan-Hsuan Chuang {
794e3037485SYan-Hsuan Chuang 	u8 i, j;
795e3037485SYan-Hsuan Chuang 	u64 linear;
796e3037485SYan-Hsuan Chuang 
7978a03447dSStanislaw Gruszka 	if (power_db > 96)
7988a03447dSStanislaw Gruszka 		power_db = 96;
7998a03447dSStanislaw Gruszka 	else if (power_db < 1)
8008a03447dSStanislaw Gruszka 		return 1;
8018a03447dSStanislaw Gruszka 
802e3037485SYan-Hsuan Chuang 	/* 1dB ~ 96dB */
803e3037485SYan-Hsuan Chuang 	i = (power_db - 1) >> 3;
804e3037485SYan-Hsuan Chuang 	j = (power_db - 1) - (i << 3);
805e3037485SYan-Hsuan Chuang 
806e3037485SYan-Hsuan Chuang 	linear = db_invert_table[i][j];
807e3037485SYan-Hsuan Chuang 	linear = i > 2 ? linear << FRAC_BITS : linear;
808e3037485SYan-Hsuan Chuang 
809e3037485SYan-Hsuan Chuang 	return linear;
810e3037485SYan-Hsuan Chuang }
811e3037485SYan-Hsuan Chuang 
812e3037485SYan-Hsuan Chuang static u8 rtw_phy_linear_2_db(u64 linear)
813e3037485SYan-Hsuan Chuang {
814e3037485SYan-Hsuan Chuang 	u8 i;
815e3037485SYan-Hsuan Chuang 	u8 j;
816e3037485SYan-Hsuan Chuang 	u32 dB;
817e3037485SYan-Hsuan Chuang 
818e3037485SYan-Hsuan Chuang 	if (linear >= db_invert_table[11][7])
819e3037485SYan-Hsuan Chuang 		return 96; /* maximum 96 dB */
820e3037485SYan-Hsuan Chuang 
821e3037485SYan-Hsuan Chuang 	for (i = 0; i < 12; i++) {
822e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][7])
823e3037485SYan-Hsuan Chuang 			break;
824e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][7])
825e3037485SYan-Hsuan Chuang 			break;
826e3037485SYan-Hsuan Chuang 	}
827e3037485SYan-Hsuan Chuang 
828e3037485SYan-Hsuan Chuang 	for (j = 0; j < 8; j++) {
829e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][j])
830e3037485SYan-Hsuan Chuang 			break;
831e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][j])
832e3037485SYan-Hsuan Chuang 			break;
833e3037485SYan-Hsuan Chuang 	}
834e3037485SYan-Hsuan Chuang 
835e3037485SYan-Hsuan Chuang 	if (j == 0 && i == 0)
836e3037485SYan-Hsuan Chuang 		goto end;
837e3037485SYan-Hsuan Chuang 
838e3037485SYan-Hsuan Chuang 	if (j == 0) {
839e3037485SYan-Hsuan Chuang 		if (i != 3) {
840e3037485SYan-Hsuan Chuang 			if (db_invert_table[i][0] - linear >
841e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[i - 1][7]) {
842e3037485SYan-Hsuan Chuang 				i = i - 1;
843e3037485SYan-Hsuan Chuang 				j = 7;
844e3037485SYan-Hsuan Chuang 			}
845e3037485SYan-Hsuan Chuang 		} else {
846e3037485SYan-Hsuan Chuang 			if (db_invert_table[3][0] - linear >
847e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[2][7]) {
848e3037485SYan-Hsuan Chuang 				i = 2;
849e3037485SYan-Hsuan Chuang 				j = 7;
850e3037485SYan-Hsuan Chuang 			}
851e3037485SYan-Hsuan Chuang 		}
852e3037485SYan-Hsuan Chuang 	} else {
853e3037485SYan-Hsuan Chuang 		if (db_invert_table[i][j] - linear >
854e3037485SYan-Hsuan Chuang 		    linear - db_invert_table[i][j - 1]) {
855e3037485SYan-Hsuan Chuang 			j = j - 1;
856e3037485SYan-Hsuan Chuang 		}
857e3037485SYan-Hsuan Chuang 	}
858e3037485SYan-Hsuan Chuang end:
859e3037485SYan-Hsuan Chuang 	dB = (i << 3) + j + 1;
860e3037485SYan-Hsuan Chuang 
861e3037485SYan-Hsuan Chuang 	return dB;
862e3037485SYan-Hsuan Chuang }
863e3037485SYan-Hsuan Chuang 
864e3037485SYan-Hsuan Chuang u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num)
865e3037485SYan-Hsuan Chuang {
866e3037485SYan-Hsuan Chuang 	s8 power;
867e3037485SYan-Hsuan Chuang 	u8 power_db;
868e3037485SYan-Hsuan Chuang 	u64 linear;
869e3037485SYan-Hsuan Chuang 	u64 sum = 0;
870e3037485SYan-Hsuan Chuang 	u8 path;
871e3037485SYan-Hsuan Chuang 
872e3037485SYan-Hsuan Chuang 	for (path = 0; path < path_num; path++) {
873e3037485SYan-Hsuan Chuang 		power = rf_power[path];
874e3037485SYan-Hsuan Chuang 		power_db = rtw_phy_power_2_db(power);
875e3037485SYan-Hsuan Chuang 		linear = rtw_phy_db_2_linear(power_db);
876e3037485SYan-Hsuan Chuang 		sum += linear;
877e3037485SYan-Hsuan Chuang 	}
878e3037485SYan-Hsuan Chuang 
879e3037485SYan-Hsuan Chuang 	sum = (sum + (1 << (FRAC_BITS - 1))) >> FRAC_BITS;
880e3037485SYan-Hsuan Chuang 	switch (path_num) {
881e3037485SYan-Hsuan Chuang 	case 2:
882e3037485SYan-Hsuan Chuang 		sum >>= 1;
883e3037485SYan-Hsuan Chuang 		break;
884e3037485SYan-Hsuan Chuang 	case 3:
885e3037485SYan-Hsuan Chuang 		sum = ((sum) + ((sum) << 1) + ((sum) << 3)) >> 5;
886e3037485SYan-Hsuan Chuang 		break;
887e3037485SYan-Hsuan Chuang 	case 4:
888e3037485SYan-Hsuan Chuang 		sum >>= 2;
889e3037485SYan-Hsuan Chuang 		break;
890e3037485SYan-Hsuan Chuang 	default:
891e3037485SYan-Hsuan Chuang 		break;
892e3037485SYan-Hsuan Chuang 	}
893e3037485SYan-Hsuan Chuang 
894e3037485SYan-Hsuan Chuang 	return rtw_phy_linear_2_db(sum);
895e3037485SYan-Hsuan Chuang }
896449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_rf_power_2_rssi);
897e3037485SYan-Hsuan Chuang 
898e3037485SYan-Hsuan Chuang u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
899e3037485SYan-Hsuan Chuang 		    u32 addr, u32 mask)
900e3037485SYan-Hsuan Chuang {
901e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
902e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
903e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
904e3037485SYan-Hsuan Chuang 	u32 val, direct_addr;
905e3037485SYan-Hsuan Chuang 
906e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
907e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
908e3037485SYan-Hsuan Chuang 		return INV_RF_DATA;
909e3037485SYan-Hsuan Chuang 	}
910e3037485SYan-Hsuan Chuang 
911e3037485SYan-Hsuan Chuang 	addr &= 0xff;
912e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
913e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
914e3037485SYan-Hsuan Chuang 
915e3037485SYan-Hsuan Chuang 	val = rtw_read32_mask(rtwdev, direct_addr, mask);
916e3037485SYan-Hsuan Chuang 
917e3037485SYan-Hsuan Chuang 	return val;
918e3037485SYan-Hsuan Chuang }
919449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_read_rf);
920e3037485SYan-Hsuan Chuang 
921e0c27cdbSPing-Ke Shih u32 rtw_phy_read_rf_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
922e0c27cdbSPing-Ke Shih 			 u32 addr, u32 mask)
923e0c27cdbSPing-Ke Shih {
924e0c27cdbSPing-Ke Shih 	struct rtw_hal *hal = &rtwdev->hal;
925e0c27cdbSPing-Ke Shih 	struct rtw_chip_info *chip = rtwdev->chip;
926e0c27cdbSPing-Ke Shih 	const struct rtw_rf_sipi_addr *rf_sipi_addr;
927e0c27cdbSPing-Ke Shih 	const struct rtw_rf_sipi_addr *rf_sipi_addr_a;
928e0c27cdbSPing-Ke Shih 	u32 val32;
929e0c27cdbSPing-Ke Shih 	u32 en_pi;
930e0c27cdbSPing-Ke Shih 	u32 r_addr;
931e0c27cdbSPing-Ke Shih 	u32 shift;
932e0c27cdbSPing-Ke Shih 
933e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
934e0c27cdbSPing-Ke Shih 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
935e0c27cdbSPing-Ke Shih 		return INV_RF_DATA;
936e0c27cdbSPing-Ke Shih 	}
937e0c27cdbSPing-Ke Shih 
938e0c27cdbSPing-Ke Shih 	if (!chip->rf_sipi_read_addr) {
939e0c27cdbSPing-Ke Shih 		rtw_err(rtwdev, "rf_sipi_read_addr isn't defined\n");
940e0c27cdbSPing-Ke Shih 		return INV_RF_DATA;
941e0c27cdbSPing-Ke Shih 	}
942e0c27cdbSPing-Ke Shih 
943e0c27cdbSPing-Ke Shih 	rf_sipi_addr = &chip->rf_sipi_read_addr[rf_path];
944e0c27cdbSPing-Ke Shih 	rf_sipi_addr_a = &chip->rf_sipi_read_addr[RF_PATH_A];
945e0c27cdbSPing-Ke Shih 
946e0c27cdbSPing-Ke Shih 	addr &= 0xff;
947e0c27cdbSPing-Ke Shih 
948e0c27cdbSPing-Ke Shih 	val32 = rtw_read32(rtwdev, rf_sipi_addr->hssi_2);
949e0c27cdbSPing-Ke Shih 	val32 = (val32 & ~LSSI_READ_ADDR_MASK) | (addr << 23);
950e0c27cdbSPing-Ke Shih 	rtw_write32(rtwdev, rf_sipi_addr->hssi_2, val32);
951e0c27cdbSPing-Ke Shih 
952e0c27cdbSPing-Ke Shih 	/* toggle read edge of path A */
953e0c27cdbSPing-Ke Shih 	val32 = rtw_read32(rtwdev, rf_sipi_addr_a->hssi_2);
954e0c27cdbSPing-Ke Shih 	rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 & ~LSSI_READ_EDGE_MASK);
955e0c27cdbSPing-Ke Shih 	rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 | LSSI_READ_EDGE_MASK);
956e0c27cdbSPing-Ke Shih 
957e0c27cdbSPing-Ke Shih 	udelay(120);
958e0c27cdbSPing-Ke Shih 
959e0c27cdbSPing-Ke Shih 	en_pi = rtw_read32_mask(rtwdev, rf_sipi_addr->hssi_1, BIT(8));
960e0c27cdbSPing-Ke Shih 	r_addr = en_pi ? rf_sipi_addr->lssi_read_pi : rf_sipi_addr->lssi_read;
961e0c27cdbSPing-Ke Shih 
962e0c27cdbSPing-Ke Shih 	val32 = rtw_read32_mask(rtwdev, r_addr, LSSI_READ_DATA_MASK);
963e0c27cdbSPing-Ke Shih 
964e0c27cdbSPing-Ke Shih 	shift = __ffs(mask);
965e0c27cdbSPing-Ke Shih 
966e0c27cdbSPing-Ke Shih 	return (val32 & mask) >> shift;
967e0c27cdbSPing-Ke Shih }
968449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_read_rf_sipi);
969e0c27cdbSPing-Ke Shih 
970e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
971e3037485SYan-Hsuan Chuang 			       u32 addr, u32 mask, u32 data)
972e3037485SYan-Hsuan Chuang {
973e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
974e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
975e3037485SYan-Hsuan Chuang 	u32 *sipi_addr = chip->rf_sipi_addr;
976e3037485SYan-Hsuan Chuang 	u32 data_and_addr;
977e3037485SYan-Hsuan Chuang 	u32 old_data = 0;
978e3037485SYan-Hsuan Chuang 	u32 shift;
979e3037485SYan-Hsuan Chuang 
980e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
981e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
982e3037485SYan-Hsuan Chuang 		return false;
983e3037485SYan-Hsuan Chuang 	}
984e3037485SYan-Hsuan Chuang 
985e3037485SYan-Hsuan Chuang 	addr &= 0xff;
986e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
987e3037485SYan-Hsuan Chuang 
988e3037485SYan-Hsuan Chuang 	if (mask != RFREG_MASK) {
989e0c27cdbSPing-Ke Shih 		old_data = chip->ops->read_rf(rtwdev, rf_path, addr, RFREG_MASK);
990e3037485SYan-Hsuan Chuang 
991e3037485SYan-Hsuan Chuang 		if (old_data == INV_RF_DATA) {
992e3037485SYan-Hsuan Chuang 			rtw_err(rtwdev, "Write fail, rf is disabled\n");
993e3037485SYan-Hsuan Chuang 			return false;
994e3037485SYan-Hsuan Chuang 		}
995e3037485SYan-Hsuan Chuang 
996e3037485SYan-Hsuan Chuang 		shift = __ffs(mask);
997e3037485SYan-Hsuan Chuang 		data = ((old_data) & (~mask)) | (data << shift);
998e3037485SYan-Hsuan Chuang 	}
999e3037485SYan-Hsuan Chuang 
1000e3037485SYan-Hsuan Chuang 	data_and_addr = ((addr << 20) | (data & 0x000fffff)) & 0x0fffffff;
1001e3037485SYan-Hsuan Chuang 
1002e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, sipi_addr[rf_path], data_and_addr);
1003e3037485SYan-Hsuan Chuang 
1004e3037485SYan-Hsuan Chuang 	udelay(13);
1005e3037485SYan-Hsuan Chuang 
1006e3037485SYan-Hsuan Chuang 	return true;
1007e3037485SYan-Hsuan Chuang }
1008449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_write_rf_reg_sipi);
1009e3037485SYan-Hsuan Chuang 
1010e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
1011e3037485SYan-Hsuan Chuang 			  u32 addr, u32 mask, u32 data)
1012e3037485SYan-Hsuan Chuang {
1013e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1014e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1015e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
1016e3037485SYan-Hsuan Chuang 	u32 direct_addr;
1017e3037485SYan-Hsuan Chuang 
1018e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
1019e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
1020e3037485SYan-Hsuan Chuang 		return false;
1021e3037485SYan-Hsuan Chuang 	}
1022e3037485SYan-Hsuan Chuang 
1023e3037485SYan-Hsuan Chuang 	addr &= 0xff;
1024e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
1025e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
1026e3037485SYan-Hsuan Chuang 
1027e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, direct_addr, mask, data);
1028e3037485SYan-Hsuan Chuang 
1029e3037485SYan-Hsuan Chuang 	udelay(1);
1030e3037485SYan-Hsuan Chuang 
1031e3037485SYan-Hsuan Chuang 	return true;
1032e3037485SYan-Hsuan Chuang }
1033e3037485SYan-Hsuan Chuang 
1034e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
1035e3037485SYan-Hsuan Chuang 			      u32 addr, u32 mask, u32 data)
1036e3037485SYan-Hsuan Chuang {
1037e3037485SYan-Hsuan Chuang 	if (addr != 0x00)
1038e3037485SYan-Hsuan Chuang 		return rtw_phy_write_rf_reg(rtwdev, rf_path, addr, mask, data);
1039e3037485SYan-Hsuan Chuang 
1040e3037485SYan-Hsuan Chuang 	return rtw_phy_write_rf_reg_sipi(rtwdev, rf_path, addr, mask, data);
1041e3037485SYan-Hsuan Chuang }
1042449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_write_rf_reg_mix);
1043e3037485SYan-Hsuan Chuang 
1044e3037485SYan-Hsuan Chuang void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg)
1045e3037485SYan-Hsuan Chuang {
1046e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1047e3037485SYan-Hsuan Chuang 	struct rtw_efuse *efuse = &rtwdev->efuse;
1048e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond = {0};
1049e3037485SYan-Hsuan Chuang 
1050e3037485SYan-Hsuan Chuang 	cond.cut = hal->cut_version ? hal->cut_version : 15;
1051e3037485SYan-Hsuan Chuang 	cond.pkg = pkg ? pkg : 15;
1052e3037485SYan-Hsuan Chuang 	cond.plat = 0x04;
1053e3037485SYan-Hsuan Chuang 	cond.rfe = efuse->rfe_option;
1054e3037485SYan-Hsuan Chuang 
1055e3037485SYan-Hsuan Chuang 	switch (rtw_hci_type(rtwdev)) {
1056e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_USB:
1057e3037485SYan-Hsuan Chuang 		cond.intf = INTF_USB;
1058e3037485SYan-Hsuan Chuang 		break;
1059e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_SDIO:
1060e3037485SYan-Hsuan Chuang 		cond.intf = INTF_SDIO;
1061e3037485SYan-Hsuan Chuang 		break;
1062e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_PCIE:
1063e3037485SYan-Hsuan Chuang 	default:
1064e3037485SYan-Hsuan Chuang 		cond.intf = INTF_PCIE;
1065e3037485SYan-Hsuan Chuang 		break;
1066e3037485SYan-Hsuan Chuang 	}
1067e3037485SYan-Hsuan Chuang 
1068e3037485SYan-Hsuan Chuang 	hal->phy_cond = cond;
1069e3037485SYan-Hsuan Chuang 
1070e3037485SYan-Hsuan Chuang 	rtw_dbg(rtwdev, RTW_DBG_PHY, "phy cond=0x%08x\n", *((u32 *)&hal->phy_cond));
1071e3037485SYan-Hsuan Chuang }
1072e3037485SYan-Hsuan Chuang 
1073e3037485SYan-Hsuan Chuang static bool check_positive(struct rtw_dev *rtwdev, struct rtw_phy_cond cond)
1074e3037485SYan-Hsuan Chuang {
1075e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1076e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond drv_cond = hal->phy_cond;
1077e3037485SYan-Hsuan Chuang 
1078e3037485SYan-Hsuan Chuang 	if (cond.cut && cond.cut != drv_cond.cut)
1079e3037485SYan-Hsuan Chuang 		return false;
1080e3037485SYan-Hsuan Chuang 
1081e3037485SYan-Hsuan Chuang 	if (cond.pkg && cond.pkg != drv_cond.pkg)
1082e3037485SYan-Hsuan Chuang 		return false;
1083e3037485SYan-Hsuan Chuang 
1084e3037485SYan-Hsuan Chuang 	if (cond.intf && cond.intf != drv_cond.intf)
1085e3037485SYan-Hsuan Chuang 		return false;
1086e3037485SYan-Hsuan Chuang 
1087e3037485SYan-Hsuan Chuang 	if (cond.rfe != drv_cond.rfe)
1088e3037485SYan-Hsuan Chuang 		return false;
1089e3037485SYan-Hsuan Chuang 
1090e3037485SYan-Hsuan Chuang 	return true;
1091e3037485SYan-Hsuan Chuang }
1092e3037485SYan-Hsuan Chuang 
1093e3037485SYan-Hsuan Chuang void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
1094e3037485SYan-Hsuan Chuang {
1095e3037485SYan-Hsuan Chuang 	const union phy_table_tile *p = tbl->data;
1096e3037485SYan-Hsuan Chuang 	const union phy_table_tile *end = p + tbl->size / 2;
1097e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond pos_cond = {0};
1098e3037485SYan-Hsuan Chuang 	bool is_matched = true, is_skipped = false;
1099e3037485SYan-Hsuan Chuang 
1100e3037485SYan-Hsuan Chuang 	BUILD_BUG_ON(sizeof(union phy_table_tile) != sizeof(struct phy_cfg_pair));
1101e3037485SYan-Hsuan Chuang 
1102e3037485SYan-Hsuan Chuang 	for (; p < end; p++) {
1103e3037485SYan-Hsuan Chuang 		if (p->cond.pos) {
1104e3037485SYan-Hsuan Chuang 			switch (p->cond.branch) {
1105e3037485SYan-Hsuan Chuang 			case BRANCH_ENDIF:
1106e3037485SYan-Hsuan Chuang 				is_matched = true;
1107e3037485SYan-Hsuan Chuang 				is_skipped = false;
1108e3037485SYan-Hsuan Chuang 				break;
1109e3037485SYan-Hsuan Chuang 			case BRANCH_ELSE:
1110e3037485SYan-Hsuan Chuang 				is_matched = is_skipped ? false : true;
1111e3037485SYan-Hsuan Chuang 				break;
1112e3037485SYan-Hsuan Chuang 			case BRANCH_IF:
1113e3037485SYan-Hsuan Chuang 			case BRANCH_ELIF:
1114e3037485SYan-Hsuan Chuang 			default:
1115e3037485SYan-Hsuan Chuang 				pos_cond = p->cond;
1116e3037485SYan-Hsuan Chuang 				break;
1117e3037485SYan-Hsuan Chuang 			}
1118e3037485SYan-Hsuan Chuang 		} else if (p->cond.neg) {
1119e3037485SYan-Hsuan Chuang 			if (!is_skipped) {
1120e3037485SYan-Hsuan Chuang 				if (check_positive(rtwdev, pos_cond)) {
1121e3037485SYan-Hsuan Chuang 					is_matched = true;
1122e3037485SYan-Hsuan Chuang 					is_skipped = true;
1123e3037485SYan-Hsuan Chuang 				} else {
1124e3037485SYan-Hsuan Chuang 					is_matched = false;
1125e3037485SYan-Hsuan Chuang 					is_skipped = false;
1126e3037485SYan-Hsuan Chuang 				}
1127e3037485SYan-Hsuan Chuang 			} else {
1128e3037485SYan-Hsuan Chuang 				is_matched = false;
1129e3037485SYan-Hsuan Chuang 			}
1130e3037485SYan-Hsuan Chuang 		} else if (is_matched) {
1131e3037485SYan-Hsuan Chuang 			(*tbl->do_cfg)(rtwdev, tbl, p->cfg.addr, p->cfg.data);
1132e3037485SYan-Hsuan Chuang 		}
1133e3037485SYan-Hsuan Chuang 	}
1134e3037485SYan-Hsuan Chuang }
1135449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_phy_cond);
1136e3037485SYan-Hsuan Chuang 
1137e3037485SYan-Hsuan Chuang #define bcd_to_dec_pwr_by_rate(val, i) bcd2bin(val >> (i * 8))
1138e3037485SYan-Hsuan Chuang 
1139e3037485SYan-Hsuan Chuang static u8 tbl_to_dec_pwr_by_rate(struct rtw_dev *rtwdev, u32 hex, u8 i)
1140e3037485SYan-Hsuan Chuang {
1141e3037485SYan-Hsuan Chuang 	if (rtwdev->chip->is_pwr_by_rate_dec)
1142e3037485SYan-Hsuan Chuang 		return bcd_to_dec_pwr_by_rate(hex, i);
1143fa6dfe6bSYan-Hsuan Chuang 
1144e3037485SYan-Hsuan Chuang 	return (hex >> (i * 8)) & 0xFF;
1145e3037485SYan-Hsuan Chuang }
1146e3037485SYan-Hsuan Chuang 
114743712199SYan-Hsuan Chuang static void
114843712199SYan-Hsuan Chuang rtw_phy_get_rate_values_of_txpwr_by_rate(struct rtw_dev *rtwdev,
114943712199SYan-Hsuan Chuang 					 u32 addr, u32 mask, u32 val, u8 *rate,
1150e3037485SYan-Hsuan Chuang 					 u8 *pwr_by_rate, u8 *rate_num)
1151e3037485SYan-Hsuan Chuang {
1152e3037485SYan-Hsuan Chuang 	int i;
1153e3037485SYan-Hsuan Chuang 
1154e3037485SYan-Hsuan Chuang 	switch (addr) {
1155e3037485SYan-Hsuan Chuang 	case 0xE00:
1156e3037485SYan-Hsuan Chuang 	case 0x830:
1157e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
1158e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
1159e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
1160e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
1161e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1162e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1163e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1164e3037485SYan-Hsuan Chuang 		break;
1165e3037485SYan-Hsuan Chuang 	case 0xE04:
1166e3037485SYan-Hsuan Chuang 	case 0x834:
1167e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
1168e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
1169e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
1170e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
1171e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1172e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1173e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1174e3037485SYan-Hsuan Chuang 		break;
1175e3037485SYan-Hsuan Chuang 	case 0xE08:
1176e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
1177e3037485SYan-Hsuan Chuang 		pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 1);
1178e3037485SYan-Hsuan Chuang 		*rate_num = 1;
1179e3037485SYan-Hsuan Chuang 		break;
1180e3037485SYan-Hsuan Chuang 	case 0x86C:
1181e3037485SYan-Hsuan Chuang 		if (mask == 0xffffff00) {
1182e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE2M;
1183e3037485SYan-Hsuan Chuang 			rate[1] = DESC_RATE5_5M;
1184e3037485SYan-Hsuan Chuang 			rate[2] = DESC_RATE11M;
1185e3037485SYan-Hsuan Chuang 			for (i = 1; i < 4; ++i)
1186e3037485SYan-Hsuan Chuang 				pwr_by_rate[i - 1] =
1187e3037485SYan-Hsuan Chuang 					tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1188e3037485SYan-Hsuan Chuang 			*rate_num = 3;
1189e3037485SYan-Hsuan Chuang 		} else if (mask == 0x000000ff) {
1190e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE11M;
1191e3037485SYan-Hsuan Chuang 			pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 0);
1192e3037485SYan-Hsuan Chuang 			*rate_num = 1;
1193e3037485SYan-Hsuan Chuang 		}
1194e3037485SYan-Hsuan Chuang 		break;
1195e3037485SYan-Hsuan Chuang 	case 0xE10:
1196e3037485SYan-Hsuan Chuang 	case 0x83C:
1197e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
1198e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
1199e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
1200e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
1201e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1202e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1203e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1204e3037485SYan-Hsuan Chuang 		break;
1205e3037485SYan-Hsuan Chuang 	case 0xE14:
1206e3037485SYan-Hsuan Chuang 	case 0x848:
1207e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
1208e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
1209e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
1210e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
1211e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1212e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1213e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1214e3037485SYan-Hsuan Chuang 		break;
1215e3037485SYan-Hsuan Chuang 	case 0xE18:
1216e3037485SYan-Hsuan Chuang 	case 0x84C:
1217e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
1218e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
1219e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
1220e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
1221e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1222e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1223e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1224e3037485SYan-Hsuan Chuang 		break;
1225e3037485SYan-Hsuan Chuang 	case 0xE1C:
1226e3037485SYan-Hsuan Chuang 	case 0x868:
1227e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
1228e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
1229e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
1230e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
1231e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1232e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1233e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1234e3037485SYan-Hsuan Chuang 		break;
1235e3037485SYan-Hsuan Chuang 	case 0x838:
1236e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
1237e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
1238e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
1239e3037485SYan-Hsuan Chuang 		for (i = 1; i < 4; ++i)
1240e3037485SYan-Hsuan Chuang 			pwr_by_rate[i - 1] = tbl_to_dec_pwr_by_rate(rtwdev,
1241e3037485SYan-Hsuan Chuang 								    val, i);
1242e3037485SYan-Hsuan Chuang 		*rate_num = 3;
1243e3037485SYan-Hsuan Chuang 		break;
1244e3037485SYan-Hsuan Chuang 	case 0xC20:
1245e3037485SYan-Hsuan Chuang 	case 0xE20:
1246e3037485SYan-Hsuan Chuang 	case 0x1820:
1247e3037485SYan-Hsuan Chuang 	case 0x1A20:
1248e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
1249e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
1250e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
1251e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE11M;
1252e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1253e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1254e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1255e3037485SYan-Hsuan Chuang 		break;
1256e3037485SYan-Hsuan Chuang 	case 0xC24:
1257e3037485SYan-Hsuan Chuang 	case 0xE24:
1258e3037485SYan-Hsuan Chuang 	case 0x1824:
1259e3037485SYan-Hsuan Chuang 	case 0x1A24:
1260e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
1261e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
1262e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
1263e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
1264e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1265e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1266e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1267e3037485SYan-Hsuan Chuang 		break;
1268e3037485SYan-Hsuan Chuang 	case 0xC28:
1269e3037485SYan-Hsuan Chuang 	case 0xE28:
1270e3037485SYan-Hsuan Chuang 	case 0x1828:
1271e3037485SYan-Hsuan Chuang 	case 0x1A28:
1272e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
1273e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
1274e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
1275e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
1276e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1277e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1278e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1279e3037485SYan-Hsuan Chuang 		break;
1280e3037485SYan-Hsuan Chuang 	case 0xC2C:
1281e3037485SYan-Hsuan Chuang 	case 0xE2C:
1282e3037485SYan-Hsuan Chuang 	case 0x182C:
1283e3037485SYan-Hsuan Chuang 	case 0x1A2C:
1284e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
1285e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
1286e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
1287e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
1288e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1289e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1290e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1291e3037485SYan-Hsuan Chuang 		break;
1292e3037485SYan-Hsuan Chuang 	case 0xC30:
1293e3037485SYan-Hsuan Chuang 	case 0xE30:
1294e3037485SYan-Hsuan Chuang 	case 0x1830:
1295e3037485SYan-Hsuan Chuang 	case 0x1A30:
1296e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
1297e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
1298e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
1299e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
1300e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1301e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1302e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1303e3037485SYan-Hsuan Chuang 		break;
1304e3037485SYan-Hsuan Chuang 	case 0xC34:
1305e3037485SYan-Hsuan Chuang 	case 0xE34:
1306e3037485SYan-Hsuan Chuang 	case 0x1834:
1307e3037485SYan-Hsuan Chuang 	case 0x1A34:
1308e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
1309e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
1310e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
1311e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
1312e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1313e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1314e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1315e3037485SYan-Hsuan Chuang 		break;
1316e3037485SYan-Hsuan Chuang 	case 0xC38:
1317e3037485SYan-Hsuan Chuang 	case 0xE38:
1318e3037485SYan-Hsuan Chuang 	case 0x1838:
1319e3037485SYan-Hsuan Chuang 	case 0x1A38:
1320e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
1321e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
1322e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
1323e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
1324e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1325e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1326e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1327e3037485SYan-Hsuan Chuang 		break;
1328e3037485SYan-Hsuan Chuang 	case 0xC3C:
1329e3037485SYan-Hsuan Chuang 	case 0xE3C:
1330e3037485SYan-Hsuan Chuang 	case 0x183C:
1331e3037485SYan-Hsuan Chuang 	case 0x1A3C:
1332e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS0;
1333e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS1;
1334e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS2;
1335e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS3;
1336e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1337e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1338e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1339e3037485SYan-Hsuan Chuang 		break;
1340e3037485SYan-Hsuan Chuang 	case 0xC40:
1341e3037485SYan-Hsuan Chuang 	case 0xE40:
1342e3037485SYan-Hsuan Chuang 	case 0x1840:
1343e3037485SYan-Hsuan Chuang 	case 0x1A40:
1344e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS4;
1345e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS5;
1346e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS6;
1347e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS7;
1348e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1349e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1350e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1351e3037485SYan-Hsuan Chuang 		break;
1352e3037485SYan-Hsuan Chuang 	case 0xC44:
1353e3037485SYan-Hsuan Chuang 	case 0xE44:
1354e3037485SYan-Hsuan Chuang 	case 0x1844:
1355e3037485SYan-Hsuan Chuang 	case 0x1A44:
1356e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS8;
1357e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS9;
1358e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS0;
1359e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS1;
1360e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1361e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1362e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1363e3037485SYan-Hsuan Chuang 		break;
1364e3037485SYan-Hsuan Chuang 	case 0xC48:
1365e3037485SYan-Hsuan Chuang 	case 0xE48:
1366e3037485SYan-Hsuan Chuang 	case 0x1848:
1367e3037485SYan-Hsuan Chuang 	case 0x1A48:
1368e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS2;
1369e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS3;
1370e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS4;
1371e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS5;
1372e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1373e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1374e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1375e3037485SYan-Hsuan Chuang 		break;
1376e3037485SYan-Hsuan Chuang 	case 0xC4C:
1377e3037485SYan-Hsuan Chuang 	case 0xE4C:
1378e3037485SYan-Hsuan Chuang 	case 0x184C:
1379e3037485SYan-Hsuan Chuang 	case 0x1A4C:
1380e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS6;
1381e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS7;
1382e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS8;
1383e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS9;
1384e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1385e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1386e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1387e3037485SYan-Hsuan Chuang 		break;
1388e3037485SYan-Hsuan Chuang 	case 0xCD8:
1389e3037485SYan-Hsuan Chuang 	case 0xED8:
1390e3037485SYan-Hsuan Chuang 	case 0x18D8:
1391e3037485SYan-Hsuan Chuang 	case 0x1AD8:
1392e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS16;
1393e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS17;
1394e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS18;
1395e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS19;
1396e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1397e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1398e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1399e3037485SYan-Hsuan Chuang 		break;
1400e3037485SYan-Hsuan Chuang 	case 0xCDC:
1401e3037485SYan-Hsuan Chuang 	case 0xEDC:
1402e3037485SYan-Hsuan Chuang 	case 0x18DC:
1403e3037485SYan-Hsuan Chuang 	case 0x1ADC:
1404e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS20;
1405e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS21;
1406e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS22;
1407e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS23;
1408e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1409e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1410e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1411e3037485SYan-Hsuan Chuang 		break;
1412e3037485SYan-Hsuan Chuang 	case 0xCE0:
1413e3037485SYan-Hsuan Chuang 	case 0xEE0:
1414e3037485SYan-Hsuan Chuang 	case 0x18E0:
1415e3037485SYan-Hsuan Chuang 	case 0x1AE0:
1416e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS0;
1417e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS1;
1418e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS2;
1419e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS3;
1420e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1421e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1422e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1423e3037485SYan-Hsuan Chuang 		break;
1424e3037485SYan-Hsuan Chuang 	case 0xCE4:
1425e3037485SYan-Hsuan Chuang 	case 0xEE4:
1426e3037485SYan-Hsuan Chuang 	case 0x18E4:
1427e3037485SYan-Hsuan Chuang 	case 0x1AE4:
1428e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS4;
1429e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS5;
1430e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS6;
1431e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS7;
1432e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1433e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1434e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1435e3037485SYan-Hsuan Chuang 		break;
1436e3037485SYan-Hsuan Chuang 	case 0xCE8:
1437e3037485SYan-Hsuan Chuang 	case 0xEE8:
1438e3037485SYan-Hsuan Chuang 	case 0x18E8:
1439e3037485SYan-Hsuan Chuang 	case 0x1AE8:
1440e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS8;
1441e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS9;
1442e3037485SYan-Hsuan Chuang 		for (i = 0; i < 2; ++i)
1443e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1444e3037485SYan-Hsuan Chuang 		*rate_num = 2;
1445e3037485SYan-Hsuan Chuang 		break;
1446e3037485SYan-Hsuan Chuang 	default:
1447e3037485SYan-Hsuan Chuang 		rtw_warn(rtwdev, "invalid tx power index addr 0x%08x\n", addr);
1448e3037485SYan-Hsuan Chuang 		break;
1449e3037485SYan-Hsuan Chuang 	}
1450e3037485SYan-Hsuan Chuang }
1451e3037485SYan-Hsuan Chuang 
145243712199SYan-Hsuan Chuang static void rtw_phy_store_tx_power_by_rate(struct rtw_dev *rtwdev,
1453fa6dfe6bSYan-Hsuan Chuang 					   u32 band, u32 rfpath, u32 txnum,
1454e3037485SYan-Hsuan Chuang 					   u32 regaddr, u32 bitmask, u32 data)
1455e3037485SYan-Hsuan Chuang {
1456e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1457e3037485SYan-Hsuan Chuang 	u8 rate_num = 0;
1458e3037485SYan-Hsuan Chuang 	u8 rate;
1459e3037485SYan-Hsuan Chuang 	u8 rates[RTW_RF_PATH_MAX] = {0};
1460e3037485SYan-Hsuan Chuang 	s8 offset;
1461e3037485SYan-Hsuan Chuang 	s8 pwr_by_rate[RTW_RF_PATH_MAX] = {0};
1462e3037485SYan-Hsuan Chuang 	int i;
1463e3037485SYan-Hsuan Chuang 
146443712199SYan-Hsuan Chuang 	rtw_phy_get_rate_values_of_txpwr_by_rate(rtwdev, regaddr, bitmask, data,
1465e3037485SYan-Hsuan Chuang 						 rates, pwr_by_rate, &rate_num);
1466e3037485SYan-Hsuan Chuang 
1467e3037485SYan-Hsuan Chuang 	if (WARN_ON(rfpath >= RTW_RF_PATH_MAX ||
1468e3037485SYan-Hsuan Chuang 		    (band != PHY_BAND_2G && band != PHY_BAND_5G) ||
1469e3037485SYan-Hsuan Chuang 		    rate_num > RTW_RF_PATH_MAX))
1470e3037485SYan-Hsuan Chuang 		return;
1471e3037485SYan-Hsuan Chuang 
1472e3037485SYan-Hsuan Chuang 	for (i = 0; i < rate_num; i++) {
1473e3037485SYan-Hsuan Chuang 		offset = pwr_by_rate[i];
1474e3037485SYan-Hsuan Chuang 		rate = rates[i];
1475e3037485SYan-Hsuan Chuang 		if (band == PHY_BAND_2G)
1476e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[rfpath][rate] = offset;
1477e3037485SYan-Hsuan Chuang 		else if (band == PHY_BAND_5G)
1478e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[rfpath][rate] = offset;
1479e3037485SYan-Hsuan Chuang 		else
1480e3037485SYan-Hsuan Chuang 			continue;
1481e3037485SYan-Hsuan Chuang 	}
1482e3037485SYan-Hsuan Chuang }
1483e3037485SYan-Hsuan Chuang 
1484fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
1485fa6dfe6bSYan-Hsuan Chuang {
14860b8db87dSYan-Hsuan Chuang 	const struct rtw_phy_pg_cfg_pair *p = tbl->data;
14870b8db87dSYan-Hsuan Chuang 	const struct rtw_phy_pg_cfg_pair *end = p + tbl->size;
1488fa6dfe6bSYan-Hsuan Chuang 
1489fa6dfe6bSYan-Hsuan Chuang 	for (; p < end; p++) {
1490fa6dfe6bSYan-Hsuan Chuang 		if (p->addr == 0xfe || p->addr == 0xffe) {
1491fa6dfe6bSYan-Hsuan Chuang 			msleep(50);
1492fa6dfe6bSYan-Hsuan Chuang 			continue;
1493fa6dfe6bSYan-Hsuan Chuang 		}
149443712199SYan-Hsuan Chuang 		rtw_phy_store_tx_power_by_rate(rtwdev, p->band, p->rf_path,
1495fa6dfe6bSYan-Hsuan Chuang 					       p->tx_num, p->addr, p->bitmask,
1496fa6dfe6bSYan-Hsuan Chuang 					       p->data);
1497fa6dfe6bSYan-Hsuan Chuang 	}
1498fa6dfe6bSYan-Hsuan Chuang }
1499449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_bb_pg);
1500fa6dfe6bSYan-Hsuan Chuang 
1501fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_channel_idx_5g[RTW_MAX_CHANNEL_NUM_5G] = {
1502fa6dfe6bSYan-Hsuan Chuang 	36,  38,  40,  42,  44,  46,  48, /* Band 1 */
1503fa6dfe6bSYan-Hsuan Chuang 	52,  54,  56,  58,  60,  62,  64, /* Band 2 */
1504fa6dfe6bSYan-Hsuan Chuang 	100, 102, 104, 106, 108, 110, 112, /* Band 3 */
1505fa6dfe6bSYan-Hsuan Chuang 	116, 118, 120, 122, 124, 126, 128, /* Band 3 */
1506fa6dfe6bSYan-Hsuan Chuang 	132, 134, 136, 138, 140, 142, 144, /* Band 3 */
1507fa6dfe6bSYan-Hsuan Chuang 	149, 151, 153, 155, 157, 159, 161, /* Band 4 */
1508fa6dfe6bSYan-Hsuan Chuang 	165, 167, 169, 171, 173, 175, 177}; /* Band 4 */
1509fa6dfe6bSYan-Hsuan Chuang 
1510fa6dfe6bSYan-Hsuan Chuang static int rtw_channel_to_idx(u8 band, u8 channel)
1511fa6dfe6bSYan-Hsuan Chuang {
1512fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
1513fa6dfe6bSYan-Hsuan Chuang 	u8 n_channel;
1514fa6dfe6bSYan-Hsuan Chuang 
1515fa6dfe6bSYan-Hsuan Chuang 	if (band == PHY_BAND_2G) {
1516fa6dfe6bSYan-Hsuan Chuang 		ch_idx = channel - 1;
1517fa6dfe6bSYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_2G;
1518fa6dfe6bSYan-Hsuan Chuang 	} else if (band == PHY_BAND_5G) {
1519fa6dfe6bSYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_5G;
1520fa6dfe6bSYan-Hsuan Chuang 		for (ch_idx = 0; ch_idx < n_channel; ch_idx++)
1521fa6dfe6bSYan-Hsuan Chuang 			if (rtw_channel_idx_5g[ch_idx] == channel)
1522fa6dfe6bSYan-Hsuan Chuang 				break;
1523fa6dfe6bSYan-Hsuan Chuang 	} else {
1524fa6dfe6bSYan-Hsuan Chuang 		return -1;
1525fa6dfe6bSYan-Hsuan Chuang 	}
1526fa6dfe6bSYan-Hsuan Chuang 
1527fa6dfe6bSYan-Hsuan Chuang 	if (ch_idx >= n_channel)
1528fa6dfe6bSYan-Hsuan Chuang 		return -1;
1529fa6dfe6bSYan-Hsuan Chuang 
1530fa6dfe6bSYan-Hsuan Chuang 	return ch_idx;
1531fa6dfe6bSYan-Hsuan Chuang }
1532fa6dfe6bSYan-Hsuan Chuang 
153343712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_limit(struct rtw_dev *rtwdev, u8 regd, u8 band,
1534fa6dfe6bSYan-Hsuan Chuang 				       u8 bw, u8 rs, u8 ch, s8 pwr_limit)
1535fa6dfe6bSYan-Hsuan Chuang {
1536fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
15370d350f0aSTzu-En Huang 	u8 max_power_index = rtwdev->chip->max_power_index;
1538adf3c676SYan-Hsuan Chuang 	s8 ww;
1539fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
1540fa6dfe6bSYan-Hsuan Chuang 
1541fa6dfe6bSYan-Hsuan Chuang 	pwr_limit = clamp_t(s8, pwr_limit,
15420d350f0aSTzu-En Huang 			    -max_power_index, max_power_index);
1543fa6dfe6bSYan-Hsuan Chuang 	ch_idx = rtw_channel_to_idx(band, ch);
1544fa6dfe6bSYan-Hsuan Chuang 
1545fa6dfe6bSYan-Hsuan Chuang 	if (regd >= RTW_REGD_MAX || bw >= RTW_CHANNEL_WIDTH_MAX ||
1546fa6dfe6bSYan-Hsuan Chuang 	    rs >= RTW_RATE_SECTION_MAX || ch_idx < 0) {
1547fa6dfe6bSYan-Hsuan Chuang 		WARN(1,
1548fa6dfe6bSYan-Hsuan Chuang 		     "wrong txpwr_lmt regd=%u, band=%u bw=%u, rs=%u, ch_idx=%u, pwr_limit=%d\n",
1549fa6dfe6bSYan-Hsuan Chuang 		     regd, band, bw, rs, ch_idx, pwr_limit);
1550fa6dfe6bSYan-Hsuan Chuang 		return;
1551fa6dfe6bSYan-Hsuan Chuang 	}
1552fa6dfe6bSYan-Hsuan Chuang 
1553adf3c676SYan-Hsuan Chuang 	if (band == PHY_BAND_2G) {
1554fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch_idx] = pwr_limit;
1555adf3c676SYan-Hsuan Chuang 		ww = hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx];
1556adf3c676SYan-Hsuan Chuang 		ww = min_t(s8, ww, pwr_limit);
1557adf3c676SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx] = ww;
1558adf3c676SYan-Hsuan Chuang 	} else if (band == PHY_BAND_5G) {
1559fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch_idx] = pwr_limit;
1560adf3c676SYan-Hsuan Chuang 		ww = hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx];
1561adf3c676SYan-Hsuan Chuang 		ww = min_t(s8, ww, pwr_limit);
1562adf3c676SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx] = ww;
1563adf3c676SYan-Hsuan Chuang 	}
1564fa6dfe6bSYan-Hsuan Chuang }
1565fa6dfe6bSYan-Hsuan Chuang 
156693f68a86SZong-Zhe Yang /* cross-reference 5G power limits if values are not assigned */
156793f68a86SZong-Zhe Yang static void
156893f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt(struct rtw_dev *rtwdev, u8 regd,
156993f68a86SZong-Zhe Yang 		      u8 bw, u8 ch_idx, u8 rs_ht, u8 rs_vht)
157093f68a86SZong-Zhe Yang {
157193f68a86SZong-Zhe Yang 	struct rtw_hal *hal = &rtwdev->hal;
15720d350f0aSTzu-En Huang 	u8 max_power_index = rtwdev->chip->max_power_index;
157393f68a86SZong-Zhe Yang 	s8 lmt_ht = hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx];
157493f68a86SZong-Zhe Yang 	s8 lmt_vht = hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx];
157593f68a86SZong-Zhe Yang 
157693f68a86SZong-Zhe Yang 	if (lmt_ht == lmt_vht)
157793f68a86SZong-Zhe Yang 		return;
157893f68a86SZong-Zhe Yang 
15790d350f0aSTzu-En Huang 	if (lmt_ht == max_power_index)
158093f68a86SZong-Zhe Yang 		hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx] = lmt_vht;
158193f68a86SZong-Zhe Yang 
15820d350f0aSTzu-En Huang 	else if (lmt_vht == max_power_index)
158393f68a86SZong-Zhe Yang 		hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx] = lmt_ht;
158493f68a86SZong-Zhe Yang }
158593f68a86SZong-Zhe Yang 
158693f68a86SZong-Zhe Yang /* cross-reference power limits for ht and vht */
158793f68a86SZong-Zhe Yang static void
158893f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_rs(struct rtw_dev *rtwdev, u8 regd, u8 bw, u8 ch_idx)
158993f68a86SZong-Zhe Yang {
159093f68a86SZong-Zhe Yang 	u8 rs_idx, rs_ht, rs_vht;
159193f68a86SZong-Zhe Yang 	u8 rs_cmp[2][2] = {{RTW_RATE_SECTION_HT_1S, RTW_RATE_SECTION_VHT_1S},
159293f68a86SZong-Zhe Yang 			   {RTW_RATE_SECTION_HT_2S, RTW_RATE_SECTION_VHT_2S} };
159393f68a86SZong-Zhe Yang 
159493f68a86SZong-Zhe Yang 	for (rs_idx = 0; rs_idx < 2; rs_idx++) {
159593f68a86SZong-Zhe Yang 		rs_ht = rs_cmp[rs_idx][0];
159693f68a86SZong-Zhe Yang 		rs_vht = rs_cmp[rs_idx][1];
159793f68a86SZong-Zhe Yang 
159893f68a86SZong-Zhe Yang 		rtw_xref_5g_txpwr_lmt(rtwdev, regd, bw, ch_idx, rs_ht, rs_vht);
159993f68a86SZong-Zhe Yang 	}
160093f68a86SZong-Zhe Yang }
160193f68a86SZong-Zhe Yang 
160293f68a86SZong-Zhe Yang /* cross-reference power limits for 5G channels */
160393f68a86SZong-Zhe Yang static void
160493f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt_by_ch(struct rtw_dev *rtwdev, u8 regd, u8 bw)
160593f68a86SZong-Zhe Yang {
160693f68a86SZong-Zhe Yang 	u8 ch_idx;
160793f68a86SZong-Zhe Yang 
160893f68a86SZong-Zhe Yang 	for (ch_idx = 0; ch_idx < RTW_MAX_CHANNEL_NUM_5G; ch_idx++)
160993f68a86SZong-Zhe Yang 		rtw_xref_txpwr_lmt_by_rs(rtwdev, regd, bw, ch_idx);
161093f68a86SZong-Zhe Yang }
161193f68a86SZong-Zhe Yang 
161293f68a86SZong-Zhe Yang /* cross-reference power limits for 20/40M bandwidth */
161393f68a86SZong-Zhe Yang static void
161493f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_bw(struct rtw_dev *rtwdev, u8 regd)
161593f68a86SZong-Zhe Yang {
161693f68a86SZong-Zhe Yang 	u8 bw;
161793f68a86SZong-Zhe Yang 
161893f68a86SZong-Zhe Yang 	for (bw = RTW_CHANNEL_WIDTH_20; bw <= RTW_CHANNEL_WIDTH_40; bw++)
161993f68a86SZong-Zhe Yang 		rtw_xref_5g_txpwr_lmt_by_ch(rtwdev, regd, bw);
162093f68a86SZong-Zhe Yang }
162193f68a86SZong-Zhe Yang 
162293f68a86SZong-Zhe Yang /* cross-reference power limits */
162393f68a86SZong-Zhe Yang static void rtw_xref_txpwr_lmt(struct rtw_dev *rtwdev)
162493f68a86SZong-Zhe Yang {
162593f68a86SZong-Zhe Yang 	u8 regd;
162693f68a86SZong-Zhe Yang 
162793f68a86SZong-Zhe Yang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
162893f68a86SZong-Zhe Yang 		rtw_xref_txpwr_lmt_by_bw(rtwdev, regd);
162993f68a86SZong-Zhe Yang }
163093f68a86SZong-Zhe Yang 
1631f8509c38SZong-Zhe Yang static void
1632f8509c38SZong-Zhe Yang __cfg_txpwr_lmt_by_alt(struct rtw_hal *hal, u8 regd, u8 regd_alt, u8 bw, u8 rs)
1633f8509c38SZong-Zhe Yang {
1634f8509c38SZong-Zhe Yang 	u8 ch;
1635f8509c38SZong-Zhe Yang 
1636f8509c38SZong-Zhe Yang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++)
1637f8509c38SZong-Zhe Yang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] =
1638f8509c38SZong-Zhe Yang 			hal->tx_pwr_limit_2g[regd_alt][bw][rs][ch];
1639f8509c38SZong-Zhe Yang 
1640f8509c38SZong-Zhe Yang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++)
1641f8509c38SZong-Zhe Yang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] =
1642f8509c38SZong-Zhe Yang 			hal->tx_pwr_limit_5g[regd_alt][bw][rs][ch];
1643f8509c38SZong-Zhe Yang }
1644f8509c38SZong-Zhe Yang 
1645f8509c38SZong-Zhe Yang static void
1646f8509c38SZong-Zhe Yang rtw_cfg_txpwr_lmt_by_alt(struct rtw_dev *rtwdev, u8 regd, u8 regd_alt)
1647f8509c38SZong-Zhe Yang {
1648f8509c38SZong-Zhe Yang 	u8 bw, rs;
1649f8509c38SZong-Zhe Yang 
1650f8509c38SZong-Zhe Yang 	for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
1651f8509c38SZong-Zhe Yang 		for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
1652f8509c38SZong-Zhe Yang 			__cfg_txpwr_lmt_by_alt(&rtwdev->hal, regd, regd_alt,
1653f8509c38SZong-Zhe Yang 					       bw, rs);
1654f8509c38SZong-Zhe Yang }
1655f8509c38SZong-Zhe Yang 
1656fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev,
1657fa6dfe6bSYan-Hsuan Chuang 			     const struct rtw_table *tbl)
1658fa6dfe6bSYan-Hsuan Chuang {
16593457f86dSBrian Norris 	const struct rtw_txpwr_lmt_cfg_pair *p = tbl->data;
16603457f86dSBrian Norris 	const struct rtw_txpwr_lmt_cfg_pair *end = p + tbl->size;
1661f8509c38SZong-Zhe Yang 	u32 regd_cfg_flag = 0;
1662f8509c38SZong-Zhe Yang 	u8 regd_alt;
1663f8509c38SZong-Zhe Yang 	u8 i;
1664fa6dfe6bSYan-Hsuan Chuang 
1665fa6dfe6bSYan-Hsuan Chuang 	for (; p < end; p++) {
1666f8509c38SZong-Zhe Yang 		regd_cfg_flag |= BIT(p->regd);
166743712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_limit(rtwdev, p->regd, p->band,
166843712199SYan-Hsuan Chuang 					   p->bw, p->rs, p->ch, p->txpwr_lmt);
1669fa6dfe6bSYan-Hsuan Chuang 	}
167093f68a86SZong-Zhe Yang 
1671f8509c38SZong-Zhe Yang 	for (i = 0; i < RTW_REGD_MAX; i++) {
1672f8509c38SZong-Zhe Yang 		if (i == RTW_REGD_WW)
1673f8509c38SZong-Zhe Yang 			continue;
1674f8509c38SZong-Zhe Yang 
1675f8509c38SZong-Zhe Yang 		if (regd_cfg_flag & BIT(i))
1676f8509c38SZong-Zhe Yang 			continue;
1677f8509c38SZong-Zhe Yang 
1678f8509c38SZong-Zhe Yang 		rtw_dbg(rtwdev, RTW_DBG_REGD,
1679f8509c38SZong-Zhe Yang 			"txpwr regd %d does not be configured\n", i);
1680f8509c38SZong-Zhe Yang 
1681f8509c38SZong-Zhe Yang 		if (rtw_regd_has_alt(i, &regd_alt) &&
1682f8509c38SZong-Zhe Yang 		    regd_cfg_flag & BIT(regd_alt)) {
1683f8509c38SZong-Zhe Yang 			rtw_dbg(rtwdev, RTW_DBG_REGD,
1684f8509c38SZong-Zhe Yang 				"cfg txpwr regd %d by regd %d as alternative\n",
1685f8509c38SZong-Zhe Yang 				i, regd_alt);
1686f8509c38SZong-Zhe Yang 
1687f8509c38SZong-Zhe Yang 			rtw_cfg_txpwr_lmt_by_alt(rtwdev, i, regd_alt);
1688f8509c38SZong-Zhe Yang 			continue;
1689f8509c38SZong-Zhe Yang 		}
1690f8509c38SZong-Zhe Yang 
1691f8509c38SZong-Zhe Yang 		rtw_dbg(rtwdev, RTW_DBG_REGD, "cfg txpwr regd %d by WW\n", i);
1692f8509c38SZong-Zhe Yang 		rtw_cfg_txpwr_lmt_by_alt(rtwdev, i, RTW_REGD_WW);
1693f8509c38SZong-Zhe Yang 	}
1694f8509c38SZong-Zhe Yang 
169593f68a86SZong-Zhe Yang 	rtw_xref_txpwr_lmt(rtwdev);
1696fa6dfe6bSYan-Hsuan Chuang }
1697449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_txpwr_lmt);
1698fa6dfe6bSYan-Hsuan Chuang 
1699fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1700fa6dfe6bSYan-Hsuan Chuang 		     u32 addr, u32 data)
1701fa6dfe6bSYan-Hsuan Chuang {
1702fa6dfe6bSYan-Hsuan Chuang 	rtw_write8(rtwdev, addr, data);
1703fa6dfe6bSYan-Hsuan Chuang }
1704449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_mac);
1705fa6dfe6bSYan-Hsuan Chuang 
1706fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1707fa6dfe6bSYan-Hsuan Chuang 		     u32 addr, u32 data)
1708fa6dfe6bSYan-Hsuan Chuang {
1709fa6dfe6bSYan-Hsuan Chuang 	rtw_write32(rtwdev, addr, data);
1710fa6dfe6bSYan-Hsuan Chuang }
1711449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_agc);
1712fa6dfe6bSYan-Hsuan Chuang 
1713fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1714fa6dfe6bSYan-Hsuan Chuang 		    u32 addr, u32 data)
1715fa6dfe6bSYan-Hsuan Chuang {
1716fa6dfe6bSYan-Hsuan Chuang 	if (addr == 0xfe)
1717fa6dfe6bSYan-Hsuan Chuang 		msleep(50);
1718fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfd)
1719fa6dfe6bSYan-Hsuan Chuang 		mdelay(5);
1720fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfc)
1721fa6dfe6bSYan-Hsuan Chuang 		mdelay(1);
1722fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfb)
1723fa6dfe6bSYan-Hsuan Chuang 		usleep_range(50, 60);
1724fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfa)
1725fa6dfe6bSYan-Hsuan Chuang 		udelay(5);
1726fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xf9)
1727fa6dfe6bSYan-Hsuan Chuang 		udelay(1);
1728fa6dfe6bSYan-Hsuan Chuang 	else
1729fa6dfe6bSYan-Hsuan Chuang 		rtw_write32(rtwdev, addr, data);
1730fa6dfe6bSYan-Hsuan Chuang }
1731449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_bb);
1732fa6dfe6bSYan-Hsuan Chuang 
1733fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1734fa6dfe6bSYan-Hsuan Chuang 		    u32 addr, u32 data)
1735fa6dfe6bSYan-Hsuan Chuang {
1736fa6dfe6bSYan-Hsuan Chuang 	if (addr == 0xffe) {
1737fa6dfe6bSYan-Hsuan Chuang 		msleep(50);
1738fa6dfe6bSYan-Hsuan Chuang 	} else if (addr == 0xfe) {
1739fa6dfe6bSYan-Hsuan Chuang 		usleep_range(100, 110);
1740fa6dfe6bSYan-Hsuan Chuang 	} else {
1741fa6dfe6bSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, tbl->rf_path, addr, RFREG_MASK, data);
1742fa6dfe6bSYan-Hsuan Chuang 		udelay(1);
1743fa6dfe6bSYan-Hsuan Chuang 	}
1744fa6dfe6bSYan-Hsuan Chuang }
1745449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_rf);
1746fa6dfe6bSYan-Hsuan Chuang 
1747fa6dfe6bSYan-Hsuan Chuang static void rtw_load_rfk_table(struct rtw_dev *rtwdev)
1748fa6dfe6bSYan-Hsuan Chuang {
1749fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
17505227c2eeSTzu-En Huang 	struct rtw_dpk_info *dpk_info = &rtwdev->dm_info.dpk_info;
1751fa6dfe6bSYan-Hsuan Chuang 
1752fa6dfe6bSYan-Hsuan Chuang 	if (!chip->rfk_init_tbl)
1753fa6dfe6bSYan-Hsuan Chuang 		return;
1754fa6dfe6bSYan-Hsuan Chuang 
17555227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1e24, BIT(17), 0x1);
17565227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(28), 0x1);
17575227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(29), 0x1);
17585227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(30), 0x1);
17595227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(31), 0x0);
17605227c2eeSTzu-En Huang 
1761fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->rfk_init_tbl);
17625227c2eeSTzu-En Huang 
1763891984bcSzhengbin 	dpk_info->is_dpk_pwr_on = true;
1764fa6dfe6bSYan-Hsuan Chuang }
1765fa6dfe6bSYan-Hsuan Chuang 
1766fa6dfe6bSYan-Hsuan Chuang void rtw_phy_load_tables(struct rtw_dev *rtwdev)
1767fa6dfe6bSYan-Hsuan Chuang {
1768fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1769fa6dfe6bSYan-Hsuan Chuang 	u8 rf_path;
1770fa6dfe6bSYan-Hsuan Chuang 
1771fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->mac_tbl);
1772fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->bb_tbl);
1773fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->agc_tbl);
1774fa6dfe6bSYan-Hsuan Chuang 	rtw_load_rfk_table(rtwdev);
1775fa6dfe6bSYan-Hsuan Chuang 
1776fa6dfe6bSYan-Hsuan Chuang 	for (rf_path = 0; rf_path < rtwdev->hal.rf_path_num; rf_path++) {
1777fa6dfe6bSYan-Hsuan Chuang 		const struct rtw_table *tbl;
1778fa6dfe6bSYan-Hsuan Chuang 
1779fa6dfe6bSYan-Hsuan Chuang 		tbl = chip->rf_tbl[rf_path];
1780fa6dfe6bSYan-Hsuan Chuang 		rtw_load_table(rtwdev, tbl);
1781fa6dfe6bSYan-Hsuan Chuang 	}
1782fa6dfe6bSYan-Hsuan Chuang }
1783449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_load_tables);
1784fa6dfe6bSYan-Hsuan Chuang 
17852ff25985SPing-Ke Shih static u8 rtw_get_channel_group(u8 channel, u8 rate)
1786fa6dfe6bSYan-Hsuan Chuang {
1787fa6dfe6bSYan-Hsuan Chuang 	switch (channel) {
1788fa6dfe6bSYan-Hsuan Chuang 	default:
1789fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
17905466aff8SGustavo A. R. Silva 		fallthrough;
1791fa6dfe6bSYan-Hsuan Chuang 	case 1:
1792fa6dfe6bSYan-Hsuan Chuang 	case 2:
1793fa6dfe6bSYan-Hsuan Chuang 	case 36:
1794fa6dfe6bSYan-Hsuan Chuang 	case 38:
1795fa6dfe6bSYan-Hsuan Chuang 	case 40:
1796fa6dfe6bSYan-Hsuan Chuang 	case 42:
1797fa6dfe6bSYan-Hsuan Chuang 		return 0;
1798fa6dfe6bSYan-Hsuan Chuang 	case 3:
1799fa6dfe6bSYan-Hsuan Chuang 	case 4:
1800fa6dfe6bSYan-Hsuan Chuang 	case 5:
1801fa6dfe6bSYan-Hsuan Chuang 	case 44:
1802fa6dfe6bSYan-Hsuan Chuang 	case 46:
1803fa6dfe6bSYan-Hsuan Chuang 	case 48:
1804fa6dfe6bSYan-Hsuan Chuang 	case 50:
1805fa6dfe6bSYan-Hsuan Chuang 		return 1;
1806fa6dfe6bSYan-Hsuan Chuang 	case 6:
1807fa6dfe6bSYan-Hsuan Chuang 	case 7:
1808fa6dfe6bSYan-Hsuan Chuang 	case 8:
1809fa6dfe6bSYan-Hsuan Chuang 	case 52:
1810fa6dfe6bSYan-Hsuan Chuang 	case 54:
1811fa6dfe6bSYan-Hsuan Chuang 	case 56:
1812fa6dfe6bSYan-Hsuan Chuang 	case 58:
1813fa6dfe6bSYan-Hsuan Chuang 		return 2;
1814fa6dfe6bSYan-Hsuan Chuang 	case 9:
1815fa6dfe6bSYan-Hsuan Chuang 	case 10:
1816fa6dfe6bSYan-Hsuan Chuang 	case 11:
1817fa6dfe6bSYan-Hsuan Chuang 	case 60:
1818fa6dfe6bSYan-Hsuan Chuang 	case 62:
1819fa6dfe6bSYan-Hsuan Chuang 	case 64:
1820fa6dfe6bSYan-Hsuan Chuang 		return 3;
1821fa6dfe6bSYan-Hsuan Chuang 	case 12:
1822fa6dfe6bSYan-Hsuan Chuang 	case 13:
1823fa6dfe6bSYan-Hsuan Chuang 	case 100:
1824fa6dfe6bSYan-Hsuan Chuang 	case 102:
1825fa6dfe6bSYan-Hsuan Chuang 	case 104:
1826fa6dfe6bSYan-Hsuan Chuang 	case 106:
1827fa6dfe6bSYan-Hsuan Chuang 		return 4;
1828fa6dfe6bSYan-Hsuan Chuang 	case 14:
18292ff25985SPing-Ke Shih 		return rate <= DESC_RATE11M ? 5 : 4;
1830fa6dfe6bSYan-Hsuan Chuang 	case 108:
1831fa6dfe6bSYan-Hsuan Chuang 	case 110:
1832fa6dfe6bSYan-Hsuan Chuang 	case 112:
1833fa6dfe6bSYan-Hsuan Chuang 	case 114:
1834fa6dfe6bSYan-Hsuan Chuang 		return 5;
1835fa6dfe6bSYan-Hsuan Chuang 	case 116:
1836fa6dfe6bSYan-Hsuan Chuang 	case 118:
1837fa6dfe6bSYan-Hsuan Chuang 	case 120:
1838fa6dfe6bSYan-Hsuan Chuang 	case 122:
1839fa6dfe6bSYan-Hsuan Chuang 		return 6;
1840fa6dfe6bSYan-Hsuan Chuang 	case 124:
1841fa6dfe6bSYan-Hsuan Chuang 	case 126:
1842fa6dfe6bSYan-Hsuan Chuang 	case 128:
1843fa6dfe6bSYan-Hsuan Chuang 	case 130:
1844fa6dfe6bSYan-Hsuan Chuang 		return 7;
1845fa6dfe6bSYan-Hsuan Chuang 	case 132:
1846fa6dfe6bSYan-Hsuan Chuang 	case 134:
1847fa6dfe6bSYan-Hsuan Chuang 	case 136:
1848fa6dfe6bSYan-Hsuan Chuang 	case 138:
1849fa6dfe6bSYan-Hsuan Chuang 		return 8;
1850fa6dfe6bSYan-Hsuan Chuang 	case 140:
1851fa6dfe6bSYan-Hsuan Chuang 	case 142:
1852fa6dfe6bSYan-Hsuan Chuang 	case 144:
1853fa6dfe6bSYan-Hsuan Chuang 		return 9;
1854fa6dfe6bSYan-Hsuan Chuang 	case 149:
1855fa6dfe6bSYan-Hsuan Chuang 	case 151:
1856fa6dfe6bSYan-Hsuan Chuang 	case 153:
1857fa6dfe6bSYan-Hsuan Chuang 	case 155:
1858fa6dfe6bSYan-Hsuan Chuang 		return 10;
1859fa6dfe6bSYan-Hsuan Chuang 	case 157:
1860fa6dfe6bSYan-Hsuan Chuang 	case 159:
1861fa6dfe6bSYan-Hsuan Chuang 	case 161:
1862fa6dfe6bSYan-Hsuan Chuang 		return 11;
1863fa6dfe6bSYan-Hsuan Chuang 	case 165:
1864fa6dfe6bSYan-Hsuan Chuang 	case 167:
1865fa6dfe6bSYan-Hsuan Chuang 	case 169:
1866fa6dfe6bSYan-Hsuan Chuang 	case 171:
1867fa6dfe6bSYan-Hsuan Chuang 		return 12;
1868fa6dfe6bSYan-Hsuan Chuang 	case 173:
1869fa6dfe6bSYan-Hsuan Chuang 	case 175:
1870fa6dfe6bSYan-Hsuan Chuang 	case 177:
1871fa6dfe6bSYan-Hsuan Chuang 		return 13;
1872fa6dfe6bSYan-Hsuan Chuang 	}
1873fa6dfe6bSYan-Hsuan Chuang }
1874fa6dfe6bSYan-Hsuan Chuang 
18755227c2eeSTzu-En Huang static s8 rtw_phy_get_dis_dpd_by_rate_diff(struct rtw_dev *rtwdev, u16 rate)
18765227c2eeSTzu-En Huang {
18775227c2eeSTzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
18785227c2eeSTzu-En Huang 	s8 dpd_diff = 0;
18795227c2eeSTzu-En Huang 
18805227c2eeSTzu-En Huang 	if (!chip->en_dis_dpd)
18815227c2eeSTzu-En Huang 		return 0;
18825227c2eeSTzu-En Huang 
18835227c2eeSTzu-En Huang #define RTW_DPD_RATE_CHECK(_rate)					\
18845227c2eeSTzu-En Huang 	case DESC_RATE ## _rate:					\
18855227c2eeSTzu-En Huang 	if (DIS_DPD_RATE ## _rate & chip->dpd_ratemask)			\
18865227c2eeSTzu-En Huang 		dpd_diff = -6 * chip->txgi_factor;			\
18875227c2eeSTzu-En Huang 	break
18885227c2eeSTzu-En Huang 
18895227c2eeSTzu-En Huang 	switch (rate) {
18905227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(6M);
18915227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(9M);
18925227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS0);
18935227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS1);
18945227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS8);
18955227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS9);
18965227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT1SS_MCS0);
18975227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT1SS_MCS1);
18985227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT2SS_MCS0);
18995227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT2SS_MCS1);
19005227c2eeSTzu-En Huang 	}
19015227c2eeSTzu-En Huang #undef RTW_DPD_RATE_CHECK
19025227c2eeSTzu-En Huang 
19035227c2eeSTzu-En Huang 	return dpd_diff;
19045227c2eeSTzu-En Huang }
19055227c2eeSTzu-En Huang 
190643712199SYan-Hsuan Chuang static u8 rtw_phy_get_2g_tx_power_index(struct rtw_dev *rtwdev,
1907fa6dfe6bSYan-Hsuan Chuang 					struct rtw_2g_txpwr_idx *pwr_idx_2g,
1908fa6dfe6bSYan-Hsuan Chuang 					enum rtw_bandwidth bandwidth,
1909fa6dfe6bSYan-Hsuan Chuang 					u8 rate, u8 group)
1910fa6dfe6bSYan-Hsuan Chuang {
1911fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1912fa6dfe6bSYan-Hsuan Chuang 	u8 tx_power;
1913fa6dfe6bSYan-Hsuan Chuang 	bool mcs_rate;
1914fa6dfe6bSYan-Hsuan Chuang 	bool above_2ss;
1915fa6dfe6bSYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1916fa6dfe6bSYan-Hsuan Chuang 
1917fa6dfe6bSYan-Hsuan Chuang 	if (rate <= DESC_RATE11M)
1918fa6dfe6bSYan-Hsuan Chuang 		tx_power = pwr_idx_2g->cck_base[group];
1919fa6dfe6bSYan-Hsuan Chuang 	else
1920fa6dfe6bSYan-Hsuan Chuang 		tx_power = pwr_idx_2g->bw40_base[group];
1921fa6dfe6bSYan-Hsuan Chuang 
1922fa6dfe6bSYan-Hsuan Chuang 	if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1923fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.ofdm * factor;
1924fa6dfe6bSYan-Hsuan Chuang 
1925fa6dfe6bSYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1926fa6dfe6bSYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1927fa6dfe6bSYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1928fa6dfe6bSYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1929fa6dfe6bSYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1930fa6dfe6bSYan-Hsuan Chuang 
1931fa6dfe6bSYan-Hsuan Chuang 	if (!mcs_rate)
1932fa6dfe6bSYan-Hsuan Chuang 		return tx_power;
1933fa6dfe6bSYan-Hsuan Chuang 
1934fa6dfe6bSYan-Hsuan Chuang 	switch (bandwidth) {
1935fa6dfe6bSYan-Hsuan Chuang 	default:
1936fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
19375466aff8SGustavo A. R. Silva 		fallthrough;
1938fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1939fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.bw20 * factor;
1940fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1941fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw20 * factor;
1942fa6dfe6bSYan-Hsuan Chuang 		break;
1943fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1944fa6dfe6bSYan-Hsuan Chuang 		/* bw40 is the base power */
1945fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1946fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw40 * factor;
1947fa6dfe6bSYan-Hsuan Chuang 		break;
1948fa6dfe6bSYan-Hsuan Chuang 	}
1949fa6dfe6bSYan-Hsuan Chuang 
1950fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1951fa6dfe6bSYan-Hsuan Chuang }
1952fa6dfe6bSYan-Hsuan Chuang 
195343712199SYan-Hsuan Chuang static u8 rtw_phy_get_5g_tx_power_index(struct rtw_dev *rtwdev,
1954fa6dfe6bSYan-Hsuan Chuang 					struct rtw_5g_txpwr_idx *pwr_idx_5g,
1955fa6dfe6bSYan-Hsuan Chuang 					enum rtw_bandwidth bandwidth,
1956fa6dfe6bSYan-Hsuan Chuang 					u8 rate, u8 group)
1957fa6dfe6bSYan-Hsuan Chuang {
1958fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1959fa6dfe6bSYan-Hsuan Chuang 	u8 tx_power;
1960fa6dfe6bSYan-Hsuan Chuang 	u8 upper, lower;
1961fa6dfe6bSYan-Hsuan Chuang 	bool mcs_rate;
1962fa6dfe6bSYan-Hsuan Chuang 	bool above_2ss;
1963fa6dfe6bSYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1964fa6dfe6bSYan-Hsuan Chuang 
1965fa6dfe6bSYan-Hsuan Chuang 	tx_power = pwr_idx_5g->bw40_base[group];
1966fa6dfe6bSYan-Hsuan Chuang 
1967fa6dfe6bSYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1968fa6dfe6bSYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1969fa6dfe6bSYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1970fa6dfe6bSYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1971fa6dfe6bSYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1972fa6dfe6bSYan-Hsuan Chuang 
1973fa6dfe6bSYan-Hsuan Chuang 	if (!mcs_rate) {
1974fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.ofdm * factor;
1975fa6dfe6bSYan-Hsuan Chuang 		return tx_power;
1976fa6dfe6bSYan-Hsuan Chuang 	}
1977fa6dfe6bSYan-Hsuan Chuang 
1978fa6dfe6bSYan-Hsuan Chuang 	switch (bandwidth) {
1979fa6dfe6bSYan-Hsuan Chuang 	default:
1980fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
19815466aff8SGustavo A. R. Silva 		fallthrough;
1982fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1983fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.bw20 * factor;
1984fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1985fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw20 * factor;
1986fa6dfe6bSYan-Hsuan Chuang 		break;
1987fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1988fa6dfe6bSYan-Hsuan Chuang 		/* bw40 is the base power */
1989fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1990fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw40 * factor;
1991fa6dfe6bSYan-Hsuan Chuang 		break;
1992fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_80:
1993fa6dfe6bSYan-Hsuan Chuang 		/* the base idx of bw80 is the average of bw40+/bw40- */
1994fa6dfe6bSYan-Hsuan Chuang 		lower = pwr_idx_5g->bw40_base[group];
1995fa6dfe6bSYan-Hsuan Chuang 		upper = pwr_idx_5g->bw40_base[group + 1];
1996fa6dfe6bSYan-Hsuan Chuang 
1997fa6dfe6bSYan-Hsuan Chuang 		tx_power = (lower + upper) / 2;
1998fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->vht_1s_diff.bw80 * factor;
1999fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
2000fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->vht_2s_diff.bw80 * factor;
2001fa6dfe6bSYan-Hsuan Chuang 		break;
2002fa6dfe6bSYan-Hsuan Chuang 	}
2003fa6dfe6bSYan-Hsuan Chuang 
2004fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
2005fa6dfe6bSYan-Hsuan Chuang }
2006fa6dfe6bSYan-Hsuan Chuang 
200743712199SYan-Hsuan Chuang static s8 rtw_phy_get_tx_power_limit(struct rtw_dev *rtwdev, u8 band,
2008fa6dfe6bSYan-Hsuan Chuang 				     enum rtw_bandwidth bw, u8 rf_path,
2009fa6dfe6bSYan-Hsuan Chuang 				     u8 rate, u8 channel, u8 regd)
2010fa6dfe6bSYan-Hsuan Chuang {
2011fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
201293f68a86SZong-Zhe Yang 	u8 *cch_by_bw = hal->cch_by_bw;
20130d350f0aSTzu-En Huang 	s8 power_limit = (s8)rtwdev->chip->max_power_index;
2014fa6dfe6bSYan-Hsuan Chuang 	u8 rs;
2015fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
201693f68a86SZong-Zhe Yang 	u8 cur_bw, cur_ch;
201793f68a86SZong-Zhe Yang 	s8 cur_lmt;
2018fa6dfe6bSYan-Hsuan Chuang 
201976403816SYan-Hsuan Chuang 	if (regd > RTW_REGD_WW)
20200d350f0aSTzu-En Huang 		return power_limit;
202176403816SYan-Hsuan Chuang 
2022fa6dfe6bSYan-Hsuan Chuang 	if (rate >= DESC_RATE1M && rate <= DESC_RATE11M)
2023fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
2024fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
2025fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
2026fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS7)
2027fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_1S;
2028fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15)
2029fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_2S;
2030fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT1SS_MCS0 && rate <= DESC_RATEVHT1SS_MCS9)
2031fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_1S;
2032fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT2SS_MCS0 && rate <= DESC_RATEVHT2SS_MCS9)
2033fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_2S;
2034fa6dfe6bSYan-Hsuan Chuang 	else
2035fa6dfe6bSYan-Hsuan Chuang 		goto err;
2036fa6dfe6bSYan-Hsuan Chuang 
203793f68a86SZong-Zhe Yang 	/* only 20M BW with cck and ofdm */
203893f68a86SZong-Zhe Yang 	if (rs == RTW_RATE_SECTION_CCK || rs == RTW_RATE_SECTION_OFDM)
203993f68a86SZong-Zhe Yang 		bw = RTW_CHANNEL_WIDTH_20;
204093f68a86SZong-Zhe Yang 
204193f68a86SZong-Zhe Yang 	/* only 20/40M BW with ht */
204293f68a86SZong-Zhe Yang 	if (rs == RTW_RATE_SECTION_HT_1S || rs == RTW_RATE_SECTION_HT_2S)
204393f68a86SZong-Zhe Yang 		bw = min_t(u8, bw, RTW_CHANNEL_WIDTH_40);
204493f68a86SZong-Zhe Yang 
204593f68a86SZong-Zhe Yang 	/* select min power limit among [20M BW ~ current BW] */
204693f68a86SZong-Zhe Yang 	for (cur_bw = RTW_CHANNEL_WIDTH_20; cur_bw <= bw; cur_bw++) {
204793f68a86SZong-Zhe Yang 		cur_ch = cch_by_bw[cur_bw];
204893f68a86SZong-Zhe Yang 
204993f68a86SZong-Zhe Yang 		ch_idx = rtw_channel_to_idx(band, cur_ch);
2050fa6dfe6bSYan-Hsuan Chuang 		if (ch_idx < 0)
2051fa6dfe6bSYan-Hsuan Chuang 			goto err;
2052fa6dfe6bSYan-Hsuan Chuang 
205393f68a86SZong-Zhe Yang 		cur_lmt = cur_ch <= RTW_MAX_CHANNEL_NUM_2G ?
205493f68a86SZong-Zhe Yang 			hal->tx_pwr_limit_2g[regd][cur_bw][rs][ch_idx] :
205593f68a86SZong-Zhe Yang 			hal->tx_pwr_limit_5g[regd][cur_bw][rs][ch_idx];
205693f68a86SZong-Zhe Yang 
205793f68a86SZong-Zhe Yang 		power_limit = min_t(s8, cur_lmt, power_limit);
205893f68a86SZong-Zhe Yang 	}
2059fa6dfe6bSYan-Hsuan Chuang 
2060fa6dfe6bSYan-Hsuan Chuang 	return power_limit;
2061fa6dfe6bSYan-Hsuan Chuang 
2062fa6dfe6bSYan-Hsuan Chuang err:
2063fa6dfe6bSYan-Hsuan Chuang 	WARN(1, "invalid arguments, band=%d, bw=%d, path=%d, rate=%d, ch=%d\n",
2064fa6dfe6bSYan-Hsuan Chuang 	     band, bw, rf_path, rate, channel);
20650d350f0aSTzu-En Huang 	return (s8)rtwdev->chip->max_power_index;
2066fa6dfe6bSYan-Hsuan Chuang }
2067fa6dfe6bSYan-Hsuan Chuang 
2068b7414222SZong-Zhe Yang void rtw_get_tx_power_params(struct rtw_dev *rtwdev, u8 path, u8 rate, u8 bw,
2069b7414222SZong-Zhe Yang 			     u8 ch, u8 regd, struct rtw_power_params *pwr_param)
2070fa6dfe6bSYan-Hsuan Chuang {
2071fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
2072608d2a08SPing-Ke Shih 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2073fa6dfe6bSYan-Hsuan Chuang 	struct rtw_txpwr_idx *pwr_idx;
2074b7414222SZong-Zhe Yang 	u8 group, band;
2075b7414222SZong-Zhe Yang 	u8 *base = &pwr_param->pwr_base;
2076b7414222SZong-Zhe Yang 	s8 *offset = &pwr_param->pwr_offset;
2077b7414222SZong-Zhe Yang 	s8 *limit = &pwr_param->pwr_limit;
2078608d2a08SPing-Ke Shih 	s8 *remnant = &pwr_param->pwr_remnant;
2079fa6dfe6bSYan-Hsuan Chuang 
2080b7414222SZong-Zhe Yang 	pwr_idx = &rtwdev->efuse.txpwr_idx_table[path];
20812ff25985SPing-Ke Shih 	group = rtw_get_channel_group(ch, rate);
2082fa6dfe6bSYan-Hsuan Chuang 
2083fa6dfe6bSYan-Hsuan Chuang 	/* base power index for 2.4G/5G */
20848575b534SYan-Hsuan Chuang 	if (IS_CH_2G_BAND(ch)) {
2085fa6dfe6bSYan-Hsuan Chuang 		band = PHY_BAND_2G;
2086b7414222SZong-Zhe Yang 		*base = rtw_phy_get_2g_tx_power_index(rtwdev,
2087fa6dfe6bSYan-Hsuan Chuang 						      &pwr_idx->pwr_idx_2g,
2088b7414222SZong-Zhe Yang 						      bw, rate, group);
2089b7414222SZong-Zhe Yang 		*offset = hal->tx_pwr_by_rate_offset_2g[path][rate];
2090fa6dfe6bSYan-Hsuan Chuang 	} else {
2091fa6dfe6bSYan-Hsuan Chuang 		band = PHY_BAND_5G;
2092b7414222SZong-Zhe Yang 		*base = rtw_phy_get_5g_tx_power_index(rtwdev,
2093fa6dfe6bSYan-Hsuan Chuang 						      &pwr_idx->pwr_idx_5g,
2094b7414222SZong-Zhe Yang 						      bw, rate, group);
2095b7414222SZong-Zhe Yang 		*offset = hal->tx_pwr_by_rate_offset_5g[path][rate];
2096fa6dfe6bSYan-Hsuan Chuang 	}
2097fa6dfe6bSYan-Hsuan Chuang 
2098b7414222SZong-Zhe Yang 	*limit = rtw_phy_get_tx_power_limit(rtwdev, band, bw, path,
2099b7414222SZong-Zhe Yang 					    rate, ch, regd);
2100608d2a08SPing-Ke Shih 	*remnant = (rate <= DESC_RATE11M ? dm_info->txagc_remnant_cck :
2101608d2a08SPing-Ke Shih 		    dm_info->txagc_remnant_ofdm);
2102b7414222SZong-Zhe Yang }
2103fa6dfe6bSYan-Hsuan Chuang 
2104b7414222SZong-Zhe Yang u8
2105b7414222SZong-Zhe Yang rtw_phy_get_tx_power_index(struct rtw_dev *rtwdev, u8 rf_path, u8 rate,
2106b7414222SZong-Zhe Yang 			   enum rtw_bandwidth bandwidth, u8 channel, u8 regd)
2107b7414222SZong-Zhe Yang {
2108b7414222SZong-Zhe Yang 	struct rtw_power_params pwr_param = {0};
2109b7414222SZong-Zhe Yang 	u8 tx_power;
2110b7414222SZong-Zhe Yang 	s8 offset;
2111b7414222SZong-Zhe Yang 
2112b7414222SZong-Zhe Yang 	rtw_get_tx_power_params(rtwdev, rf_path, rate, bandwidth,
2113b7414222SZong-Zhe Yang 				channel, regd, &pwr_param);
2114b7414222SZong-Zhe Yang 
2115b7414222SZong-Zhe Yang 	tx_power = pwr_param.pwr_base;
2116b7414222SZong-Zhe Yang 	offset = min_t(s8, pwr_param.pwr_offset, pwr_param.pwr_limit);
2117fa6dfe6bSYan-Hsuan Chuang 
21185227c2eeSTzu-En Huang 	if (rtwdev->chip->en_dis_dpd)
21195227c2eeSTzu-En Huang 		offset += rtw_phy_get_dis_dpd_by_rate_diff(rtwdev, rate);
21205227c2eeSTzu-En Huang 
2121608d2a08SPing-Ke Shih 	tx_power += offset + pwr_param.pwr_remnant;
2122fa6dfe6bSYan-Hsuan Chuang 
2123fa6dfe6bSYan-Hsuan Chuang 	if (tx_power > rtwdev->chip->max_power_index)
2124fa6dfe6bSYan-Hsuan Chuang 		tx_power = rtwdev->chip->max_power_index;
2125fa6dfe6bSYan-Hsuan Chuang 
2126fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
2127fa6dfe6bSYan-Hsuan Chuang }
2128449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_get_tx_power_index);
2129fa6dfe6bSYan-Hsuan Chuang 
213043712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_index_by_rs(struct rtw_dev *rtwdev,
2131226746fdSYan-Hsuan Chuang 					     u8 ch, u8 path, u8 rs)
2132fa6dfe6bSYan-Hsuan Chuang {
2133fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
2134f8509c38SZong-Zhe Yang 	u8 regd = rtw_regd_get(rtwdev);
2135fa6dfe6bSYan-Hsuan Chuang 	u8 *rates;
2136fa6dfe6bSYan-Hsuan Chuang 	u8 size;
2137fa6dfe6bSYan-Hsuan Chuang 	u8 rate;
2138fa6dfe6bSYan-Hsuan Chuang 	u8 pwr_idx;
2139fa6dfe6bSYan-Hsuan Chuang 	u8 bw;
2140fa6dfe6bSYan-Hsuan Chuang 	int i;
2141fa6dfe6bSYan-Hsuan Chuang 
2142fa6dfe6bSYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_MAX)
2143fa6dfe6bSYan-Hsuan Chuang 		return;
2144fa6dfe6bSYan-Hsuan Chuang 
2145fa6dfe6bSYan-Hsuan Chuang 	rates = rtw_rate_section[rs];
2146fa6dfe6bSYan-Hsuan Chuang 	size = rtw_rate_size[rs];
2147fa6dfe6bSYan-Hsuan Chuang 	bw = hal->current_band_width;
2148fa6dfe6bSYan-Hsuan Chuang 	for (i = 0; i < size; i++) {
2149fa6dfe6bSYan-Hsuan Chuang 		rate = rates[i];
215043712199SYan-Hsuan Chuang 		pwr_idx = rtw_phy_get_tx_power_index(rtwdev, path, rate,
215143712199SYan-Hsuan Chuang 						     bw, ch, regd);
2152fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_tbl[path][rate] = pwr_idx;
2153fa6dfe6bSYan-Hsuan Chuang 	}
2154fa6dfe6bSYan-Hsuan Chuang }
2155fa6dfe6bSYan-Hsuan Chuang 
2156fa6dfe6bSYan-Hsuan Chuang /* set tx power level by path for each rates, note that the order of the rates
2157fa6dfe6bSYan-Hsuan Chuang  * are *very* important, bacause 8822B/8821C combines every four bytes of tx
2158fa6dfe6bSYan-Hsuan Chuang  * power index into a four-byte power index register, and calls set_tx_agc to
2159fa6dfe6bSYan-Hsuan Chuang  * write these values into hardware
2160fa6dfe6bSYan-Hsuan Chuang  */
216143712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_level_by_path(struct rtw_dev *rtwdev,
216243712199SYan-Hsuan Chuang 					       u8 ch, u8 path)
2163fa6dfe6bSYan-Hsuan Chuang {
2164fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
2165fa6dfe6bSYan-Hsuan Chuang 	u8 rs;
2166fa6dfe6bSYan-Hsuan Chuang 
2167fa6dfe6bSYan-Hsuan Chuang 	/* do not need cck rates if we are not in 2.4G */
2168fa6dfe6bSYan-Hsuan Chuang 	if (hal->current_band_type == RTW_BAND_2G)
2169fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
2170fa6dfe6bSYan-Hsuan Chuang 	else
2171fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
2172fa6dfe6bSYan-Hsuan Chuang 
2173fa6dfe6bSYan-Hsuan Chuang 	for (; rs < RTW_RATE_SECTION_MAX; rs++)
217443712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_index_by_rs(rtwdev, ch, path, rs);
2175fa6dfe6bSYan-Hsuan Chuang }
2176fa6dfe6bSYan-Hsuan Chuang 
2177fa6dfe6bSYan-Hsuan Chuang void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel)
2178fa6dfe6bSYan-Hsuan Chuang {
2179fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
2180fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
2181fa6dfe6bSYan-Hsuan Chuang 	u8 path;
2182fa6dfe6bSYan-Hsuan Chuang 
2183fa6dfe6bSYan-Hsuan Chuang 	mutex_lock(&hal->tx_power_mutex);
2184fa6dfe6bSYan-Hsuan Chuang 
2185fa6dfe6bSYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++)
218643712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_level_by_path(rtwdev, channel, path);
2187fa6dfe6bSYan-Hsuan Chuang 
2188fa6dfe6bSYan-Hsuan Chuang 	chip->ops->set_tx_power_index(rtwdev);
2189fa6dfe6bSYan-Hsuan Chuang 	mutex_unlock(&hal->tx_power_mutex);
2190fa6dfe6bSYan-Hsuan Chuang }
2191449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_set_tx_power_level);
2192fa6dfe6bSYan-Hsuan Chuang 
219343712199SYan-Hsuan Chuang static void
219443712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(struct rtw_hal *hal, u8 path,
2195e3037485SYan-Hsuan Chuang 					u8 rs, u8 size, u8 *rates)
2196e3037485SYan-Hsuan Chuang {
2197e3037485SYan-Hsuan Chuang 	u8 rate;
2198e3037485SYan-Hsuan Chuang 	u8 base_idx, rate_idx;
2199e3037485SYan-Hsuan Chuang 	s8 base_2g, base_5g;
2200e3037485SYan-Hsuan Chuang 
2201e3037485SYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_VHT_1S)
2202e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 3];
2203e3037485SYan-Hsuan Chuang 	else
2204e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 1];
2205e3037485SYan-Hsuan Chuang 	base_2g = hal->tx_pwr_by_rate_offset_2g[path][base_idx];
2206e3037485SYan-Hsuan Chuang 	base_5g = hal->tx_pwr_by_rate_offset_5g[path][base_idx];
2207e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_2g[path][rs] = base_2g;
2208e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_5g[path][rs] = base_5g;
2209e3037485SYan-Hsuan Chuang 	for (rate = 0; rate < size; rate++) {
2210e3037485SYan-Hsuan Chuang 		rate_idx = rates[rate];
2211e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_2g[path][rate_idx] -= base_2g;
2212e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_5g[path][rate_idx] -= base_5g;
2213e3037485SYan-Hsuan Chuang 	}
2214e3037485SYan-Hsuan Chuang }
2215e3037485SYan-Hsuan Chuang 
2216e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal)
2217e3037485SYan-Hsuan Chuang {
2218e3037485SYan-Hsuan Chuang 	u8 path;
2219e3037485SYan-Hsuan Chuang 
2220e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
222143712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
2222e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_CCK,
2223e3037485SYan-Hsuan Chuang 				rtw_cck_size, rtw_cck_rates);
222443712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
2225e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_OFDM,
2226e3037485SYan-Hsuan Chuang 				rtw_ofdm_size, rtw_ofdm_rates);
222743712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
2228e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_1S,
2229e3037485SYan-Hsuan Chuang 				rtw_ht_1s_size, rtw_ht_1s_rates);
223043712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
2231e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_2S,
2232e3037485SYan-Hsuan Chuang 				rtw_ht_2s_size, rtw_ht_2s_rates);
223343712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
2234e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_1S,
2235e3037485SYan-Hsuan Chuang 				rtw_vht_1s_size, rtw_vht_1s_rates);
223643712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
2237e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_2S,
2238e3037485SYan-Hsuan Chuang 				rtw_vht_2s_size, rtw_vht_2s_rates);
2239e3037485SYan-Hsuan Chuang 	}
2240e3037485SYan-Hsuan Chuang }
2241e3037485SYan-Hsuan Chuang 
2242e3037485SYan-Hsuan Chuang static void
224343712199SYan-Hsuan Chuang __rtw_phy_tx_power_limit_config(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs)
2244e3037485SYan-Hsuan Chuang {
224552280149SYan-Hsuan Chuang 	s8 base;
2246e3037485SYan-Hsuan Chuang 	u8 ch;
2247e3037485SYan-Hsuan Chuang 
2248e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) {
2249e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_2g[0][rs];
2250e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] -= base;
2251e3037485SYan-Hsuan Chuang 	}
2252e3037485SYan-Hsuan Chuang 
2253e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) {
2254e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_5g[0][rs];
2255e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] -= base;
2256e3037485SYan-Hsuan Chuang 	}
2257e3037485SYan-Hsuan Chuang }
2258e3037485SYan-Hsuan Chuang 
2259e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_limit_config(struct rtw_hal *hal)
2260e3037485SYan-Hsuan Chuang {
2261e3037485SYan-Hsuan Chuang 	u8 regd, bw, rs;
2262e3037485SYan-Hsuan Chuang 
226393f68a86SZong-Zhe Yang 	/* default at channel 1 */
226493f68a86SZong-Zhe Yang 	hal->cch_by_bw[RTW_CHANNEL_WIDTH_20] = 1;
226593f68a86SZong-Zhe Yang 
2266e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
2267e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
2268e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
226943712199SYan-Hsuan Chuang 				__rtw_phy_tx_power_limit_config(hal, regd, bw, rs);
2270e3037485SYan-Hsuan Chuang }
2271e3037485SYan-Hsuan Chuang 
22720d350f0aSTzu-En Huang static void rtw_phy_init_tx_power_limit(struct rtw_dev *rtwdev,
227343712199SYan-Hsuan Chuang 					u8 regd, u8 bw, u8 rs)
2274e3037485SYan-Hsuan Chuang {
22750d350f0aSTzu-En Huang 	struct rtw_hal *hal = &rtwdev->hal;
22760d350f0aSTzu-En Huang 	s8 max_power_index = (s8)rtwdev->chip->max_power_index;
2277e3037485SYan-Hsuan Chuang 	u8 ch;
2278e3037485SYan-Hsuan Chuang 
2279e3037485SYan-Hsuan Chuang 	/* 2.4G channels */
2280e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++)
22810d350f0aSTzu-En Huang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] = max_power_index;
2282e3037485SYan-Hsuan Chuang 
2283e3037485SYan-Hsuan Chuang 	/* 5G channels */
2284e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++)
22850d350f0aSTzu-En Huang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] = max_power_index;
2286e3037485SYan-Hsuan Chuang }
2287e3037485SYan-Hsuan Chuang 
22880d350f0aSTzu-En Huang void rtw_phy_init_tx_power(struct rtw_dev *rtwdev)
2289e3037485SYan-Hsuan Chuang {
22900d350f0aSTzu-En Huang 	struct rtw_hal *hal = &rtwdev->hal;
2291e3037485SYan-Hsuan Chuang 	u8 regd, path, rate, rs, bw;
2292e3037485SYan-Hsuan Chuang 
2293e3037485SYan-Hsuan Chuang 	/* init tx power by rate offset */
2294e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
2295e3037485SYan-Hsuan Chuang 		for (rate = 0; rate < DESC_RATE_MAX; rate++) {
2296e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[path][rate] = 0;
2297e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[path][rate] = 0;
2298e3037485SYan-Hsuan Chuang 		}
2299e3037485SYan-Hsuan Chuang 	}
2300e3037485SYan-Hsuan Chuang 
2301e3037485SYan-Hsuan Chuang 	/* init tx power limit */
2302e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
2303e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
2304e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
23050d350f0aSTzu-En Huang 				rtw_phy_init_tx_power_limit(rtwdev, regd, bw,
23060d350f0aSTzu-En Huang 							    rs);
2307e3037485SYan-Hsuan Chuang }
2308c97ee3e0STzu-En Huang 
2309c97ee3e0STzu-En Huang void rtw_phy_config_swing_table(struct rtw_dev *rtwdev,
2310c97ee3e0STzu-En Huang 				struct rtw_swing_table *swing_table)
2311c97ee3e0STzu-En Huang {
2312c97ee3e0STzu-En Huang 	const struct rtw_pwr_track_tbl *tbl = rtwdev->chip->pwr_track_tbl;
2313c97ee3e0STzu-En Huang 	u8 channel = rtwdev->hal.current_channel;
2314c97ee3e0STzu-En Huang 
2315c97ee3e0STzu-En Huang 	if (IS_CH_2G_BAND(channel)) {
2316c97ee3e0STzu-En Huang 		if (rtwdev->dm_info.tx_rate <= DESC_RATE11M) {
2317c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_A] = tbl->pwrtrk_2g_ccka_p;
2318c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_A] = tbl->pwrtrk_2g_ccka_n;
2319c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_B] = tbl->pwrtrk_2g_cckb_p;
2320c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_B] = tbl->pwrtrk_2g_cckb_n;
2321c97ee3e0STzu-En Huang 		} else {
2322c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p;
2323c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n;
2324c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p;
2325c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n;
2326c97ee3e0STzu-En Huang 		}
2327c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel)) {
2328c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_1];
2329c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_1];
2330c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_1];
2331c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_1];
2332c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_3(channel)) {
2333c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_2];
2334c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_2];
2335c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_2];
2336c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_2];
2337c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_4(channel)) {
2338c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_3];
2339c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_3];
2340c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_3];
2341c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_3];
2342c97ee3e0STzu-En Huang 	} else {
2343c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p;
2344c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n;
2345c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p;
2346c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n;
2347c97ee3e0STzu-En Huang 	}
2348c97ee3e0STzu-En Huang }
2349449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_config_swing_table);
2350c97ee3e0STzu-En Huang 
2351c97ee3e0STzu-En Huang void rtw_phy_pwrtrack_avg(struct rtw_dev *rtwdev, u8 thermal, u8 path)
2352c97ee3e0STzu-En Huang {
2353c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2354c97ee3e0STzu-En Huang 
2355c97ee3e0STzu-En Huang 	ewma_thermal_add(&dm_info->avg_thermal[path], thermal);
2356c97ee3e0STzu-En Huang 	dm_info->thermal_avg[path] =
2357c97ee3e0STzu-En Huang 		ewma_thermal_read(&dm_info->avg_thermal[path]);
2358c97ee3e0STzu-En Huang }
2359449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_avg);
2360c97ee3e0STzu-En Huang 
2361c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_thermal_changed(struct rtw_dev *rtwdev, u8 thermal,
2362c97ee3e0STzu-En Huang 				      u8 path)
2363c97ee3e0STzu-En Huang {
2364c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2365c97ee3e0STzu-En Huang 	u8 avg = ewma_thermal_read(&dm_info->avg_thermal[path]);
2366c97ee3e0STzu-En Huang 
2367c97ee3e0STzu-En Huang 	if (avg == thermal)
2368c97ee3e0STzu-En Huang 		return false;
2369c97ee3e0STzu-En Huang 
2370c97ee3e0STzu-En Huang 	return true;
2371c97ee3e0STzu-En Huang }
2372449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_thermal_changed);
2373c97ee3e0STzu-En Huang 
2374c97ee3e0STzu-En Huang u8 rtw_phy_pwrtrack_get_delta(struct rtw_dev *rtwdev, u8 path)
2375c97ee3e0STzu-En Huang {
2376c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2377c97ee3e0STzu-En Huang 	u8 therm_avg, therm_efuse, therm_delta;
2378c97ee3e0STzu-En Huang 
2379c97ee3e0STzu-En Huang 	therm_avg = dm_info->thermal_avg[path];
2380c97ee3e0STzu-En Huang 	therm_efuse = rtwdev->efuse.thermal_meter[path];
2381c97ee3e0STzu-En Huang 	therm_delta = abs(therm_avg - therm_efuse);
2382c97ee3e0STzu-En Huang 
2383c97ee3e0STzu-En Huang 	return min_t(u8, therm_delta, RTW_PWR_TRK_TBL_SZ - 1);
2384c97ee3e0STzu-En Huang }
2385449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_get_delta);
2386c97ee3e0STzu-En Huang 
2387c97ee3e0STzu-En Huang s8 rtw_phy_pwrtrack_get_pwridx(struct rtw_dev *rtwdev,
2388c97ee3e0STzu-En Huang 			       struct rtw_swing_table *swing_table,
2389c97ee3e0STzu-En Huang 			       u8 tbl_path, u8 therm_path, u8 delta)
2390c97ee3e0STzu-En Huang {
2391c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2392c97ee3e0STzu-En Huang 	const u8 *delta_swing_table_idx_pos;
2393c97ee3e0STzu-En Huang 	const u8 *delta_swing_table_idx_neg;
2394c97ee3e0STzu-En Huang 
2395c97ee3e0STzu-En Huang 	if (delta >= RTW_PWR_TRK_TBL_SZ) {
2396c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "power track table overflow\n");
2397c97ee3e0STzu-En Huang 		return 0;
2398c97ee3e0STzu-En Huang 	}
2399c97ee3e0STzu-En Huang 
2400baff8da6SColin Ian King 	if (!swing_table) {
2401c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "swing table not configured\n");
2402c97ee3e0STzu-En Huang 		return 0;
2403c97ee3e0STzu-En Huang 	}
2404c97ee3e0STzu-En Huang 
2405c97ee3e0STzu-En Huang 	delta_swing_table_idx_pos = swing_table->p[tbl_path];
2406c97ee3e0STzu-En Huang 	delta_swing_table_idx_neg = swing_table->n[tbl_path];
2407c97ee3e0STzu-En Huang 
2408c97ee3e0STzu-En Huang 	if (!delta_swing_table_idx_pos || !delta_swing_table_idx_neg) {
2409c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "invalid swing table index\n");
2410c97ee3e0STzu-En Huang 		return 0;
2411c97ee3e0STzu-En Huang 	}
2412c97ee3e0STzu-En Huang 
2413c97ee3e0STzu-En Huang 	if (dm_info->thermal_avg[therm_path] >
2414c97ee3e0STzu-En Huang 	    rtwdev->efuse.thermal_meter[therm_path])
2415c97ee3e0STzu-En Huang 		return delta_swing_table_idx_pos[delta];
2416c97ee3e0STzu-En Huang 	else
2417c97ee3e0STzu-En Huang 		return -delta_swing_table_idx_neg[delta];
2418c97ee3e0STzu-En Huang }
2419449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_get_pwridx);
2420c97ee3e0STzu-En Huang 
24217ae7784eSPo-Hao Huang bool rtw_phy_pwrtrack_need_lck(struct rtw_dev *rtwdev)
24227ae7784eSPo-Hao Huang {
24237ae7784eSPo-Hao Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
24247ae7784eSPo-Hao Huang 	u8 delta_lck;
24257ae7784eSPo-Hao Huang 
24267ae7784eSPo-Hao Huang 	delta_lck = abs(dm_info->thermal_avg[0] - dm_info->thermal_meter_lck);
24277ae7784eSPo-Hao Huang 	if (delta_lck >= rtwdev->chip->lck_threshold) {
24287ae7784eSPo-Hao Huang 		dm_info->thermal_meter_lck = dm_info->thermal_avg[0];
24297ae7784eSPo-Hao Huang 		return true;
24307ae7784eSPo-Hao Huang 	}
24317ae7784eSPo-Hao Huang 	return false;
24327ae7784eSPo-Hao Huang }
24337ae7784eSPo-Hao Huang EXPORT_SYMBOL(rtw_phy_pwrtrack_need_lck);
24347ae7784eSPo-Hao Huang 
2435c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_need_iqk(struct rtw_dev *rtwdev)
2436c97ee3e0STzu-En Huang {
2437c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2438c97ee3e0STzu-En Huang 	u8 delta_iqk;
2439c97ee3e0STzu-En Huang 
2440c97ee3e0STzu-En Huang 	delta_iqk = abs(dm_info->thermal_avg[0] - dm_info->thermal_meter_k);
2441c97ee3e0STzu-En Huang 	if (delta_iqk >= rtwdev->chip->iqk_threshold) {
2442c97ee3e0STzu-En Huang 		dm_info->thermal_meter_k = dm_info->thermal_avg[0];
2443c97ee3e0STzu-En Huang 		return true;
2444c97ee3e0STzu-En Huang 	}
2445c97ee3e0STzu-En Huang 	return false;
2446c97ee3e0STzu-En Huang }
2447449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_need_iqk);
24481188301fSPo-Hao Huang 
24491188301fSPo-Hao Huang static void rtw_phy_set_tx_path_by_reg(struct rtw_dev *rtwdev,
24501188301fSPo-Hao Huang 				       enum rtw_bb_path tx_path_sel_1ss)
24511188301fSPo-Hao Huang {
24521188301fSPo-Hao Huang 	struct rtw_path_div *path_div = &rtwdev->dm_path_div;
24531188301fSPo-Hao Huang 	enum rtw_bb_path tx_path_sel_cck = tx_path_sel_1ss;
24541188301fSPo-Hao Huang 	struct rtw_chip_info *chip = rtwdev->chip;
24551188301fSPo-Hao Huang 
24561188301fSPo-Hao Huang 	if (tx_path_sel_1ss == path_div->current_tx_path)
24571188301fSPo-Hao Huang 		return;
24581188301fSPo-Hao Huang 
24591188301fSPo-Hao Huang 	path_div->current_tx_path = tx_path_sel_1ss;
24601188301fSPo-Hao Huang 	rtw_dbg(rtwdev, RTW_DBG_PATH_DIV, "Switch TX path=%s\n",
24611188301fSPo-Hao Huang 		tx_path_sel_1ss == BB_PATH_A ? "A" : "B");
24621188301fSPo-Hao Huang 	chip->ops->config_tx_path(rtwdev, rtwdev->hal.antenna_tx,
24631188301fSPo-Hao Huang 				  tx_path_sel_1ss, tx_path_sel_cck, false);
24641188301fSPo-Hao Huang }
24651188301fSPo-Hao Huang 
24661188301fSPo-Hao Huang static void rtw_phy_tx_path_div_select(struct rtw_dev *rtwdev)
24671188301fSPo-Hao Huang {
24681188301fSPo-Hao Huang 	struct rtw_path_div *path_div = &rtwdev->dm_path_div;
24691188301fSPo-Hao Huang 	enum rtw_bb_path path = path_div->current_tx_path;
24701188301fSPo-Hao Huang 	s32 rssi_a = 0, rssi_b = 0;
24711188301fSPo-Hao Huang 
24721188301fSPo-Hao Huang 	if (path_div->path_a_cnt)
24731188301fSPo-Hao Huang 		rssi_a = path_div->path_a_sum / path_div->path_a_cnt;
24741188301fSPo-Hao Huang 	else
24751188301fSPo-Hao Huang 		rssi_a = 0;
24761188301fSPo-Hao Huang 	if (path_div->path_b_cnt)
24771188301fSPo-Hao Huang 		rssi_b = path_div->path_b_sum / path_div->path_b_cnt;
24781188301fSPo-Hao Huang 	else
24791188301fSPo-Hao Huang 		rssi_b = 0;
24801188301fSPo-Hao Huang 
24811188301fSPo-Hao Huang 	if (rssi_a != rssi_b)
24821188301fSPo-Hao Huang 		path = (rssi_a > rssi_b) ? BB_PATH_A : BB_PATH_B;
24831188301fSPo-Hao Huang 
24841188301fSPo-Hao Huang 	path_div->path_a_cnt = 0;
24851188301fSPo-Hao Huang 	path_div->path_a_sum = 0;
24861188301fSPo-Hao Huang 	path_div->path_b_cnt = 0;
24871188301fSPo-Hao Huang 	path_div->path_b_sum = 0;
24881188301fSPo-Hao Huang 	rtw_phy_set_tx_path_by_reg(rtwdev, path);
24891188301fSPo-Hao Huang }
24901188301fSPo-Hao Huang 
24911188301fSPo-Hao Huang static void rtw_phy_tx_path_diversity_2ss(struct rtw_dev *rtwdev)
24921188301fSPo-Hao Huang {
24931188301fSPo-Hao Huang 	if (rtwdev->hal.antenna_rx != BB_PATH_AB) {
24941188301fSPo-Hao Huang 		rtw_dbg(rtwdev, RTW_DBG_PATH_DIV,
24951188301fSPo-Hao Huang 			"[Return] tx_Path_en=%d, rx_Path_en=%d\n",
24961188301fSPo-Hao Huang 			rtwdev->hal.antenna_tx, rtwdev->hal.antenna_rx);
24971188301fSPo-Hao Huang 		return;
24981188301fSPo-Hao Huang 	}
24991188301fSPo-Hao Huang 	if (rtwdev->sta_cnt == 0) {
25001188301fSPo-Hao Huang 		rtw_dbg(rtwdev, RTW_DBG_PATH_DIV, "No Link\n");
25011188301fSPo-Hao Huang 		return;
25021188301fSPo-Hao Huang 	}
25031188301fSPo-Hao Huang 
25041188301fSPo-Hao Huang 	rtw_phy_tx_path_div_select(rtwdev);
25051188301fSPo-Hao Huang }
25061188301fSPo-Hao Huang 
25071188301fSPo-Hao Huang void rtw_phy_tx_path_diversity(struct rtw_dev *rtwdev)
25081188301fSPo-Hao Huang {
25091188301fSPo-Hao Huang 	struct rtw_chip_info *chip = rtwdev->chip;
25101188301fSPo-Hao Huang 
25111188301fSPo-Hao Huang 	if (!chip->path_div_supported)
25121188301fSPo-Hao Huang 		return;
25131188301fSPo-Hao Huang 
25141188301fSPo-Hao Huang 	rtw_phy_tx_path_diversity_2ss(rtwdev);
25151188301fSPo-Hao Huang }
2516