1e3037485SYan-Hsuan Chuang // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause 2e3037485SYan-Hsuan Chuang /* Copyright(c) 2018-2019 Realtek Corporation 3e3037485SYan-Hsuan Chuang */ 4e3037485SYan-Hsuan Chuang 5e3037485SYan-Hsuan Chuang #include <linux/bcd.h> 6e3037485SYan-Hsuan Chuang 7e3037485SYan-Hsuan Chuang #include "main.h" 8e3037485SYan-Hsuan Chuang #include "reg.h" 9e3037485SYan-Hsuan Chuang #include "fw.h" 10e3037485SYan-Hsuan Chuang #include "phy.h" 11e3037485SYan-Hsuan Chuang #include "debug.h" 12e3037485SYan-Hsuan Chuang 13e3037485SYan-Hsuan Chuang struct phy_cfg_pair { 14e3037485SYan-Hsuan Chuang u32 addr; 15e3037485SYan-Hsuan Chuang u32 data; 16e3037485SYan-Hsuan Chuang }; 17e3037485SYan-Hsuan Chuang 18e3037485SYan-Hsuan Chuang union phy_table_tile { 19e3037485SYan-Hsuan Chuang struct rtw_phy_cond cond; 20e3037485SYan-Hsuan Chuang struct phy_cfg_pair cfg; 21e3037485SYan-Hsuan Chuang }; 22e3037485SYan-Hsuan Chuang 23e3037485SYan-Hsuan Chuang static const u32 db_invert_table[12][8] = { 24e3037485SYan-Hsuan Chuang {10, 13, 16, 20, 25e3037485SYan-Hsuan Chuang 25, 32, 40, 50}, 26e3037485SYan-Hsuan Chuang {64, 80, 101, 128, 27e3037485SYan-Hsuan Chuang 160, 201, 256, 318}, 28e3037485SYan-Hsuan Chuang {401, 505, 635, 800, 29e3037485SYan-Hsuan Chuang 1007, 1268, 1596, 2010}, 30e3037485SYan-Hsuan Chuang {316, 398, 501, 631, 31e3037485SYan-Hsuan Chuang 794, 1000, 1259, 1585}, 32e3037485SYan-Hsuan Chuang {1995, 2512, 3162, 3981, 33e3037485SYan-Hsuan Chuang 5012, 6310, 7943, 10000}, 34e3037485SYan-Hsuan Chuang {12589, 15849, 19953, 25119, 35e3037485SYan-Hsuan Chuang 31623, 39811, 50119, 63098}, 36e3037485SYan-Hsuan Chuang {79433, 100000, 125893, 158489, 37e3037485SYan-Hsuan Chuang 199526, 251189, 316228, 398107}, 38e3037485SYan-Hsuan Chuang {501187, 630957, 794328, 1000000, 39e3037485SYan-Hsuan Chuang 1258925, 1584893, 1995262, 2511886}, 40e3037485SYan-Hsuan Chuang {3162278, 3981072, 5011872, 6309573, 41e3037485SYan-Hsuan Chuang 7943282, 1000000, 12589254, 15848932}, 42e3037485SYan-Hsuan Chuang {19952623, 25118864, 31622777, 39810717, 43e3037485SYan-Hsuan Chuang 50118723, 63095734, 79432823, 100000000}, 44e3037485SYan-Hsuan Chuang {125892541, 158489319, 199526232, 251188643, 45e3037485SYan-Hsuan Chuang 316227766, 398107171, 501187234, 630957345}, 46e3037485SYan-Hsuan Chuang {794328235, 1000000000, 1258925412, 1584893192, 47e3037485SYan-Hsuan Chuang 1995262315, 2511886432U, 3162277660U, 3981071706U} 48e3037485SYan-Hsuan Chuang }; 49e3037485SYan-Hsuan Chuang 50fa6dfe6bSYan-Hsuan Chuang u8 rtw_cck_rates[] = { DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M, DESC_RATE11M }; 51fa6dfe6bSYan-Hsuan Chuang u8 rtw_ofdm_rates[] = { 52fa6dfe6bSYan-Hsuan Chuang DESC_RATE6M, DESC_RATE9M, DESC_RATE12M, 53fa6dfe6bSYan-Hsuan Chuang DESC_RATE18M, DESC_RATE24M, DESC_RATE36M, 54fa6dfe6bSYan-Hsuan Chuang DESC_RATE48M, DESC_RATE54M 55fa6dfe6bSYan-Hsuan Chuang }; 56fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_1s_rates[] = { 57fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2, 58fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5, 59fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS6, DESC_RATEMCS7 60fa6dfe6bSYan-Hsuan Chuang }; 61fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_2s_rates[] = { 62fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS8, DESC_RATEMCS9, DESC_RATEMCS10, 63fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS11, DESC_RATEMCS12, DESC_RATEMCS13, 64fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS14, DESC_RATEMCS15 65fa6dfe6bSYan-Hsuan Chuang }; 66fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_1s_rates[] = { 67fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1, 68fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3, 69fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5, 70fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7, 71fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9 72fa6dfe6bSYan-Hsuan Chuang }; 73fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_2s_rates[] = { 74fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1, 75fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3, 76fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5, 77fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7, 78fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9 79fa6dfe6bSYan-Hsuan Chuang }; 80fa6dfe6bSYan-Hsuan Chuang u8 *rtw_rate_section[RTW_RATE_SECTION_MAX] = { 81fa6dfe6bSYan-Hsuan Chuang rtw_cck_rates, rtw_ofdm_rates, 82fa6dfe6bSYan-Hsuan Chuang rtw_ht_1s_rates, rtw_ht_2s_rates, 83fa6dfe6bSYan-Hsuan Chuang rtw_vht_1s_rates, rtw_vht_2s_rates 84fa6dfe6bSYan-Hsuan Chuang }; 85449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_rate_section); 86449be866SZong-Zhe Yang 87fa6dfe6bSYan-Hsuan Chuang u8 rtw_rate_size[RTW_RATE_SECTION_MAX] = { 88fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_cck_rates), 89fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_ofdm_rates), 90fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_ht_1s_rates), 91fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_ht_2s_rates), 92fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_vht_1s_rates), 93fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_vht_2s_rates) 94fa6dfe6bSYan-Hsuan Chuang }; 95449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_rate_size); 96449be866SZong-Zhe Yang 97fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_cck_size = ARRAY_SIZE(rtw_cck_rates); 98fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ofdm_size = ARRAY_SIZE(rtw_ofdm_rates); 99fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_1s_size = ARRAY_SIZE(rtw_ht_1s_rates); 100fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_2s_size = ARRAY_SIZE(rtw_ht_2s_rates); 101fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_1s_size = ARRAY_SIZE(rtw_vht_1s_rates); 102fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_2s_size = ARRAY_SIZE(rtw_vht_2s_rates); 103fa6dfe6bSYan-Hsuan Chuang 104e3037485SYan-Hsuan Chuang enum rtw_phy_band_type { 105e3037485SYan-Hsuan Chuang PHY_BAND_2G = 0, 106e3037485SYan-Hsuan Chuang PHY_BAND_5G = 1, 107e3037485SYan-Hsuan Chuang }; 108e3037485SYan-Hsuan Chuang 109479c4ee9STzu-En Huang static void rtw_phy_cck_pd_init(struct rtw_dev *rtwdev) 110479c4ee9STzu-En Huang { 111479c4ee9STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 112479c4ee9STzu-En Huang u8 i, j; 113479c4ee9STzu-En Huang 114479c4ee9STzu-En Huang for (i = 0; i <= RTW_CHANNEL_WIDTH_40; i++) { 115479c4ee9STzu-En Huang for (j = 0; j < RTW_RF_PATH_MAX; j++) 11618a0696eSTzu-En Huang dm_info->cck_pd_lv[i][j] = CCK_PD_LV0; 117479c4ee9STzu-En Huang } 118479c4ee9STzu-En Huang 119479c4ee9STzu-En Huang dm_info->cck_fa_avg = CCK_FA_AVG_RESET; 120479c4ee9STzu-En Huang } 121479c4ee9STzu-En Huang 122*fb8517f4SPo-Hao Huang static void rtw_phy_cfo_init(struct rtw_dev *rtwdev) 123*fb8517f4SPo-Hao Huang { 124*fb8517f4SPo-Hao Huang struct rtw_chip_info *chip = rtwdev->chip; 125*fb8517f4SPo-Hao Huang 126*fb8517f4SPo-Hao Huang if (chip->ops->cfo_init) 127*fb8517f4SPo-Hao Huang chip->ops->cfo_init(rtwdev); 128*fb8517f4SPo-Hao Huang } 129*fb8517f4SPo-Hao Huang 130e3037485SYan-Hsuan Chuang void rtw_phy_init(struct rtw_dev *rtwdev) 131e3037485SYan-Hsuan Chuang { 132e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 133e3037485SYan-Hsuan Chuang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 134e3037485SYan-Hsuan Chuang u32 addr, mask; 135e3037485SYan-Hsuan Chuang 136e3037485SYan-Hsuan Chuang dm_info->fa_history[3] = 0; 137e3037485SYan-Hsuan Chuang dm_info->fa_history[2] = 0; 138e3037485SYan-Hsuan Chuang dm_info->fa_history[1] = 0; 139e3037485SYan-Hsuan Chuang dm_info->fa_history[0] = 0; 140e3037485SYan-Hsuan Chuang dm_info->igi_bitmap = 0; 141e3037485SYan-Hsuan Chuang dm_info->igi_history[3] = 0; 142e3037485SYan-Hsuan Chuang dm_info->igi_history[2] = 0; 143e3037485SYan-Hsuan Chuang dm_info->igi_history[1] = 0; 144e3037485SYan-Hsuan Chuang 145e3037485SYan-Hsuan Chuang addr = chip->dig[0].addr; 146e3037485SYan-Hsuan Chuang mask = chip->dig[0].mask; 147e3037485SYan-Hsuan Chuang dm_info->igi_history[0] = rtw_read32_mask(rtwdev, addr, mask); 148479c4ee9STzu-En Huang rtw_phy_cck_pd_init(rtwdev); 1491d229e88SPing-Ke Shih 1501d229e88SPing-Ke Shih dm_info->iqk.done = false; 151*fb8517f4SPo-Hao Huang rtw_phy_cfo_init(rtwdev); 152e3037485SYan-Hsuan Chuang } 153449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_init); 154e3037485SYan-Hsuan Chuang 155e3037485SYan-Hsuan Chuang void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi) 156e3037485SYan-Hsuan Chuang { 157e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 158e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 159e3037485SYan-Hsuan Chuang u32 addr, mask; 160e3037485SYan-Hsuan Chuang u8 path; 161e3037485SYan-Hsuan Chuang 16222b726cbSBrian Norris if (chip->dig_cck) { 16322b726cbSBrian Norris const struct rtw_hw_reg *dig_cck = &chip->dig_cck[0]; 164fc637a86SPing-Ke Shih rtw_write32_mask(rtwdev, dig_cck->addr, dig_cck->mask, igi >> 1); 16522b726cbSBrian Norris } 166fc637a86SPing-Ke Shih 167e3037485SYan-Hsuan Chuang for (path = 0; path < hal->rf_path_num; path++) { 168e3037485SYan-Hsuan Chuang addr = chip->dig[path].addr; 169e3037485SYan-Hsuan Chuang mask = chip->dig[path].mask; 170e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, addr, mask, igi); 171e3037485SYan-Hsuan Chuang } 172e3037485SYan-Hsuan Chuang } 173e3037485SYan-Hsuan Chuang 174e3037485SYan-Hsuan Chuang static void rtw_phy_stat_false_alarm(struct rtw_dev *rtwdev) 175e3037485SYan-Hsuan Chuang { 176e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 177e3037485SYan-Hsuan Chuang 178e3037485SYan-Hsuan Chuang chip->ops->false_alarm_statistics(rtwdev); 179e3037485SYan-Hsuan Chuang } 180e3037485SYan-Hsuan Chuang 181e3037485SYan-Hsuan Chuang #define RA_FLOOR_TABLE_SIZE 7 182e3037485SYan-Hsuan Chuang #define RA_FLOOR_UP_GAP 3 183e3037485SYan-Hsuan Chuang 184e3037485SYan-Hsuan Chuang static u8 rtw_phy_get_rssi_level(u8 old_level, u8 rssi) 185e3037485SYan-Hsuan Chuang { 186e3037485SYan-Hsuan Chuang u8 table[RA_FLOOR_TABLE_SIZE] = {20, 34, 38, 42, 46, 50, 100}; 187e3037485SYan-Hsuan Chuang u8 new_level = 0; 188e3037485SYan-Hsuan Chuang int i; 189e3037485SYan-Hsuan Chuang 190e3037485SYan-Hsuan Chuang for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) 191e3037485SYan-Hsuan Chuang if (i >= old_level) 192e3037485SYan-Hsuan Chuang table[i] += RA_FLOOR_UP_GAP; 193e3037485SYan-Hsuan Chuang 194e3037485SYan-Hsuan Chuang for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) { 195e3037485SYan-Hsuan Chuang if (rssi < table[i]) { 196e3037485SYan-Hsuan Chuang new_level = i; 197e3037485SYan-Hsuan Chuang break; 198e3037485SYan-Hsuan Chuang } 199e3037485SYan-Hsuan Chuang } 200e3037485SYan-Hsuan Chuang 201e3037485SYan-Hsuan Chuang return new_level; 202e3037485SYan-Hsuan Chuang } 203e3037485SYan-Hsuan Chuang 204e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data { 205e3037485SYan-Hsuan Chuang struct rtw_dev *rtwdev; 206e3037485SYan-Hsuan Chuang u8 min_rssi; 207e3037485SYan-Hsuan Chuang }; 208e3037485SYan-Hsuan Chuang 209e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi_iter(void *data, struct ieee80211_sta *sta) 210e3037485SYan-Hsuan Chuang { 211e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data *iter_data = data; 212e3037485SYan-Hsuan Chuang struct rtw_dev *rtwdev = iter_data->rtwdev; 213e3037485SYan-Hsuan Chuang struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv; 214a24bad74SYan-Hsuan Chuang u8 rssi; 215e3037485SYan-Hsuan Chuang 216e3037485SYan-Hsuan Chuang rssi = ewma_rssi_read(&si->avg_rssi); 217a24bad74SYan-Hsuan Chuang si->rssi_level = rtw_phy_get_rssi_level(si->rssi_level, rssi); 218e3037485SYan-Hsuan Chuang 219e3037485SYan-Hsuan Chuang rtw_fw_send_rssi_info(rtwdev, si); 220e3037485SYan-Hsuan Chuang 221e3037485SYan-Hsuan Chuang iter_data->min_rssi = min_t(u8, rssi, iter_data->min_rssi); 222e3037485SYan-Hsuan Chuang } 223e3037485SYan-Hsuan Chuang 224e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi(struct rtw_dev *rtwdev) 225e3037485SYan-Hsuan Chuang { 226e3037485SYan-Hsuan Chuang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 227e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data data = {}; 228e3037485SYan-Hsuan Chuang 229e3037485SYan-Hsuan Chuang data.rtwdev = rtwdev; 230e3037485SYan-Hsuan Chuang data.min_rssi = U8_MAX; 231e3037485SYan-Hsuan Chuang rtw_iterate_stas_atomic(rtwdev, rtw_phy_stat_rssi_iter, &data); 232e3037485SYan-Hsuan Chuang 233e3037485SYan-Hsuan Chuang dm_info->pre_min_rssi = dm_info->min_rssi; 234e3037485SYan-Hsuan Chuang dm_info->min_rssi = data.min_rssi; 235e3037485SYan-Hsuan Chuang } 236e3037485SYan-Hsuan Chuang 237082a36dcSTsang-Shian Lin static void rtw_phy_stat_rate_cnt(struct rtw_dev *rtwdev) 238082a36dcSTsang-Shian Lin { 239082a36dcSTsang-Shian Lin struct rtw_dm_info *dm_info = &rtwdev->dm_info; 240082a36dcSTsang-Shian Lin 241082a36dcSTsang-Shian Lin dm_info->last_pkt_count = dm_info->cur_pkt_count; 242082a36dcSTsang-Shian Lin memset(&dm_info->cur_pkt_count, 0, sizeof(dm_info->cur_pkt_count)); 243082a36dcSTsang-Shian Lin } 244082a36dcSTsang-Shian Lin 245e3037485SYan-Hsuan Chuang static void rtw_phy_statistics(struct rtw_dev *rtwdev) 246e3037485SYan-Hsuan Chuang { 247e3037485SYan-Hsuan Chuang rtw_phy_stat_rssi(rtwdev); 248e3037485SYan-Hsuan Chuang rtw_phy_stat_false_alarm(rtwdev); 249082a36dcSTsang-Shian Lin rtw_phy_stat_rate_cnt(rtwdev); 250e3037485SYan-Hsuan Chuang } 251e3037485SYan-Hsuan Chuang 252e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_LOW 250 253e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_HIGH 500 254e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_EXTRA_HIGH 750 255e3037485SYan-Hsuan Chuang #define DIG_PERF_MAX 0x5a 256e3037485SYan-Hsuan Chuang #define DIG_PERF_MID 0x40 257e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_LOW 2000 258e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_HIGH 4000 259e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_EXTRA_HIGH 5000 260e3037485SYan-Hsuan Chuang #define DIG_CVRG_MAX 0x2a 261e3037485SYan-Hsuan Chuang #define DIG_CVRG_MID 0x26 262e3037485SYan-Hsuan Chuang #define DIG_CVRG_MIN 0x1c 263e3037485SYan-Hsuan Chuang #define DIG_RSSI_GAIN_OFFSET 15 264e3037485SYan-Hsuan Chuang 265e3037485SYan-Hsuan Chuang static bool 266e3037485SYan-Hsuan Chuang rtw_phy_dig_check_damping(struct rtw_dm_info *dm_info) 267e3037485SYan-Hsuan Chuang { 268e3037485SYan-Hsuan Chuang u16 fa_lo = DIG_PERF_FA_TH_LOW; 269e3037485SYan-Hsuan Chuang u16 fa_hi = DIG_PERF_FA_TH_HIGH; 270e3037485SYan-Hsuan Chuang u16 *fa_history; 271e3037485SYan-Hsuan Chuang u8 *igi_history; 272e3037485SYan-Hsuan Chuang u8 damping_rssi; 273e3037485SYan-Hsuan Chuang u8 min_rssi; 274e3037485SYan-Hsuan Chuang u8 diff; 275e3037485SYan-Hsuan Chuang u8 igi_bitmap; 276e3037485SYan-Hsuan Chuang bool damping = false; 277e3037485SYan-Hsuan Chuang 278e3037485SYan-Hsuan Chuang min_rssi = dm_info->min_rssi; 279e3037485SYan-Hsuan Chuang if (dm_info->damping) { 280e3037485SYan-Hsuan Chuang damping_rssi = dm_info->damping_rssi; 281e3037485SYan-Hsuan Chuang diff = min_rssi > damping_rssi ? min_rssi - damping_rssi : 282e3037485SYan-Hsuan Chuang damping_rssi - min_rssi; 283e3037485SYan-Hsuan Chuang if (diff > 3 || dm_info->damping_cnt++ > 20) { 284e3037485SYan-Hsuan Chuang dm_info->damping = false; 285e3037485SYan-Hsuan Chuang return false; 286e3037485SYan-Hsuan Chuang } 287e3037485SYan-Hsuan Chuang 288e3037485SYan-Hsuan Chuang return true; 289e3037485SYan-Hsuan Chuang } 290e3037485SYan-Hsuan Chuang 291e3037485SYan-Hsuan Chuang igi_history = dm_info->igi_history; 292e3037485SYan-Hsuan Chuang fa_history = dm_info->fa_history; 293e3037485SYan-Hsuan Chuang igi_bitmap = dm_info->igi_bitmap & 0xf; 294e3037485SYan-Hsuan Chuang switch (igi_bitmap) { 295e3037485SYan-Hsuan Chuang case 5: 296e3037485SYan-Hsuan Chuang /* down -> up -> down -> up */ 297e3037485SYan-Hsuan Chuang if (igi_history[0] > igi_history[1] && 298e3037485SYan-Hsuan Chuang igi_history[2] > igi_history[3] && 299e3037485SYan-Hsuan Chuang igi_history[0] - igi_history[1] >= 2 && 300e3037485SYan-Hsuan Chuang igi_history[2] - igi_history[3] >= 2 && 301e3037485SYan-Hsuan Chuang fa_history[0] > fa_hi && fa_history[1] < fa_lo && 302e3037485SYan-Hsuan Chuang fa_history[2] > fa_hi && fa_history[3] < fa_lo) 303e3037485SYan-Hsuan Chuang damping = true; 304e3037485SYan-Hsuan Chuang break; 305e3037485SYan-Hsuan Chuang case 9: 306e3037485SYan-Hsuan Chuang /* up -> down -> down -> up */ 307e3037485SYan-Hsuan Chuang if (igi_history[0] > igi_history[1] && 308e3037485SYan-Hsuan Chuang igi_history[3] > igi_history[2] && 309e3037485SYan-Hsuan Chuang igi_history[0] - igi_history[1] >= 4 && 310e3037485SYan-Hsuan Chuang igi_history[3] - igi_history[2] >= 2 && 311e3037485SYan-Hsuan Chuang fa_history[0] > fa_hi && fa_history[1] < fa_lo && 312e3037485SYan-Hsuan Chuang fa_history[2] < fa_lo && fa_history[3] > fa_hi) 313e3037485SYan-Hsuan Chuang damping = true; 314e3037485SYan-Hsuan Chuang break; 315e3037485SYan-Hsuan Chuang default: 316e3037485SYan-Hsuan Chuang return false; 317e3037485SYan-Hsuan Chuang } 318e3037485SYan-Hsuan Chuang 319e3037485SYan-Hsuan Chuang if (damping) { 320e3037485SYan-Hsuan Chuang dm_info->damping = true; 321e3037485SYan-Hsuan Chuang dm_info->damping_cnt = 0; 322e3037485SYan-Hsuan Chuang dm_info->damping_rssi = min_rssi; 323e3037485SYan-Hsuan Chuang } 324e3037485SYan-Hsuan Chuang 325e3037485SYan-Hsuan Chuang return damping; 326e3037485SYan-Hsuan Chuang } 327e3037485SYan-Hsuan Chuang 32876325506SZong-Zhe Yang static void rtw_phy_dig_get_boundary(struct rtw_dev *rtwdev, 32976325506SZong-Zhe Yang struct rtw_dm_info *dm_info, 330e3037485SYan-Hsuan Chuang u8 *upper, u8 *lower, bool linked) 331e3037485SYan-Hsuan Chuang { 332e3037485SYan-Hsuan Chuang u8 dig_max, dig_min, dig_mid; 333e3037485SYan-Hsuan Chuang u8 min_rssi; 334e3037485SYan-Hsuan Chuang 335e3037485SYan-Hsuan Chuang if (linked) { 336e3037485SYan-Hsuan Chuang dig_max = DIG_PERF_MAX; 337e3037485SYan-Hsuan Chuang dig_mid = DIG_PERF_MID; 33876325506SZong-Zhe Yang dig_min = rtwdev->chip->dig_min; 339e3037485SYan-Hsuan Chuang min_rssi = max_t(u8, dm_info->min_rssi, dig_min); 340e3037485SYan-Hsuan Chuang } else { 341e3037485SYan-Hsuan Chuang dig_max = DIG_CVRG_MAX; 342e3037485SYan-Hsuan Chuang dig_mid = DIG_CVRG_MID; 343e3037485SYan-Hsuan Chuang dig_min = DIG_CVRG_MIN; 344e3037485SYan-Hsuan Chuang min_rssi = dig_min; 345e3037485SYan-Hsuan Chuang } 346e3037485SYan-Hsuan Chuang 347e3037485SYan-Hsuan Chuang /* DIG MAX should be bounded by minimum RSSI with offset +15 */ 348e3037485SYan-Hsuan Chuang dig_max = min_t(u8, dig_max, min_rssi + DIG_RSSI_GAIN_OFFSET); 349e3037485SYan-Hsuan Chuang 350e3037485SYan-Hsuan Chuang *lower = clamp_t(u8, min_rssi, dig_min, dig_mid); 351e3037485SYan-Hsuan Chuang *upper = clamp_t(u8, *lower + DIG_RSSI_GAIN_OFFSET, dig_min, dig_max); 352e3037485SYan-Hsuan Chuang } 353e3037485SYan-Hsuan Chuang 354e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_threshold(struct rtw_dm_info *dm_info, 355e3037485SYan-Hsuan Chuang u16 *fa_th, u8 *step, bool linked) 356e3037485SYan-Hsuan Chuang { 357e3037485SYan-Hsuan Chuang u8 min_rssi, pre_min_rssi; 358e3037485SYan-Hsuan Chuang 359e3037485SYan-Hsuan Chuang min_rssi = dm_info->min_rssi; 360e3037485SYan-Hsuan Chuang pre_min_rssi = dm_info->pre_min_rssi; 361e3037485SYan-Hsuan Chuang step[0] = 4; 362e3037485SYan-Hsuan Chuang step[1] = 3; 363e3037485SYan-Hsuan Chuang step[2] = 2; 364e3037485SYan-Hsuan Chuang 365e3037485SYan-Hsuan Chuang if (linked) { 366e3037485SYan-Hsuan Chuang fa_th[0] = DIG_PERF_FA_TH_EXTRA_HIGH; 367e3037485SYan-Hsuan Chuang fa_th[1] = DIG_PERF_FA_TH_HIGH; 368e3037485SYan-Hsuan Chuang fa_th[2] = DIG_PERF_FA_TH_LOW; 369e3037485SYan-Hsuan Chuang if (pre_min_rssi > min_rssi) { 370e3037485SYan-Hsuan Chuang step[0] = 6; 371e3037485SYan-Hsuan Chuang step[1] = 4; 372e3037485SYan-Hsuan Chuang step[2] = 2; 373e3037485SYan-Hsuan Chuang } 374e3037485SYan-Hsuan Chuang } else { 375e3037485SYan-Hsuan Chuang fa_th[0] = DIG_CVRG_FA_TH_EXTRA_HIGH; 376e3037485SYan-Hsuan Chuang fa_th[1] = DIG_CVRG_FA_TH_HIGH; 377e3037485SYan-Hsuan Chuang fa_th[2] = DIG_CVRG_FA_TH_LOW; 378e3037485SYan-Hsuan Chuang } 379e3037485SYan-Hsuan Chuang } 380e3037485SYan-Hsuan Chuang 381e3037485SYan-Hsuan Chuang static void rtw_phy_dig_recorder(struct rtw_dm_info *dm_info, u8 igi, u16 fa) 382e3037485SYan-Hsuan Chuang { 383e3037485SYan-Hsuan Chuang u8 *igi_history; 384e3037485SYan-Hsuan Chuang u16 *fa_history; 385e3037485SYan-Hsuan Chuang u8 igi_bitmap; 386e3037485SYan-Hsuan Chuang bool up; 387e3037485SYan-Hsuan Chuang 388e3037485SYan-Hsuan Chuang igi_bitmap = dm_info->igi_bitmap << 1 & 0xfe; 389e3037485SYan-Hsuan Chuang igi_history = dm_info->igi_history; 390e3037485SYan-Hsuan Chuang fa_history = dm_info->fa_history; 391e3037485SYan-Hsuan Chuang 392e3037485SYan-Hsuan Chuang up = igi > igi_history[0]; 393e3037485SYan-Hsuan Chuang igi_bitmap |= up; 394e3037485SYan-Hsuan Chuang 395e3037485SYan-Hsuan Chuang igi_history[3] = igi_history[2]; 396e3037485SYan-Hsuan Chuang igi_history[2] = igi_history[1]; 397e3037485SYan-Hsuan Chuang igi_history[1] = igi_history[0]; 398e3037485SYan-Hsuan Chuang igi_history[0] = igi; 399e3037485SYan-Hsuan Chuang 400e3037485SYan-Hsuan Chuang fa_history[3] = fa_history[2]; 401e3037485SYan-Hsuan Chuang fa_history[2] = fa_history[1]; 402e3037485SYan-Hsuan Chuang fa_history[1] = fa_history[0]; 403e3037485SYan-Hsuan Chuang fa_history[0] = fa; 404e3037485SYan-Hsuan Chuang 405e3037485SYan-Hsuan Chuang dm_info->igi_bitmap = igi_bitmap; 406e3037485SYan-Hsuan Chuang } 407e3037485SYan-Hsuan Chuang 408e3037485SYan-Hsuan Chuang static void rtw_phy_dig(struct rtw_dev *rtwdev) 409e3037485SYan-Hsuan Chuang { 410e3037485SYan-Hsuan Chuang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 411e3037485SYan-Hsuan Chuang u8 upper_bound, lower_bound; 412e3037485SYan-Hsuan Chuang u8 pre_igi, cur_igi; 413e3037485SYan-Hsuan Chuang u16 fa_th[3], fa_cnt; 414e3037485SYan-Hsuan Chuang u8 level; 415e3037485SYan-Hsuan Chuang u8 step[3]; 416e3037485SYan-Hsuan Chuang bool linked; 417e3037485SYan-Hsuan Chuang 4183c519605SYan-Hsuan Chuang if (test_bit(RTW_FLAG_DIG_DISABLE, rtwdev->flags)) 419e3037485SYan-Hsuan Chuang return; 420e3037485SYan-Hsuan Chuang 421e3037485SYan-Hsuan Chuang if (rtw_phy_dig_check_damping(dm_info)) 422e3037485SYan-Hsuan Chuang return; 423e3037485SYan-Hsuan Chuang 424e3037485SYan-Hsuan Chuang linked = !!rtwdev->sta_cnt; 425e3037485SYan-Hsuan Chuang 426e3037485SYan-Hsuan Chuang fa_cnt = dm_info->total_fa_cnt; 427e3037485SYan-Hsuan Chuang pre_igi = dm_info->igi_history[0]; 428e3037485SYan-Hsuan Chuang 429e3037485SYan-Hsuan Chuang rtw_phy_dig_get_threshold(dm_info, fa_th, step, linked); 430e3037485SYan-Hsuan Chuang 431e3037485SYan-Hsuan Chuang /* test the false alarm count from the highest threshold level first, 432e3037485SYan-Hsuan Chuang * and increase it by corresponding step size 433e3037485SYan-Hsuan Chuang * 434e3037485SYan-Hsuan Chuang * note that the step size is offset by -2, compensate it afterall 435e3037485SYan-Hsuan Chuang */ 436e3037485SYan-Hsuan Chuang cur_igi = pre_igi; 437e3037485SYan-Hsuan Chuang for (level = 0; level < 3; level++) { 438e3037485SYan-Hsuan Chuang if (fa_cnt > fa_th[level]) { 439e3037485SYan-Hsuan Chuang cur_igi += step[level]; 440e3037485SYan-Hsuan Chuang break; 441e3037485SYan-Hsuan Chuang } 442e3037485SYan-Hsuan Chuang } 443e3037485SYan-Hsuan Chuang cur_igi -= 2; 444e3037485SYan-Hsuan Chuang 445e3037485SYan-Hsuan Chuang /* calculate the upper/lower bound by the minimum rssi we have among 446e3037485SYan-Hsuan Chuang * the peers connected with us, meanwhile make sure the igi value does 447e3037485SYan-Hsuan Chuang * not beyond the hardware limitation 448e3037485SYan-Hsuan Chuang */ 44976325506SZong-Zhe Yang rtw_phy_dig_get_boundary(rtwdev, dm_info, &upper_bound, &lower_bound, 45076325506SZong-Zhe Yang linked); 451e3037485SYan-Hsuan Chuang cur_igi = clamp_t(u8, cur_igi, lower_bound, upper_bound); 452e3037485SYan-Hsuan Chuang 453e3037485SYan-Hsuan Chuang /* record current igi value and false alarm statistics for further 454e3037485SYan-Hsuan Chuang * damping checks, and record the trend of igi values 455e3037485SYan-Hsuan Chuang */ 456e3037485SYan-Hsuan Chuang rtw_phy_dig_recorder(dm_info, cur_igi, fa_cnt); 457e3037485SYan-Hsuan Chuang 458e3037485SYan-Hsuan Chuang if (cur_igi != pre_igi) 459e3037485SYan-Hsuan Chuang rtw_phy_dig_write(rtwdev, cur_igi); 460e3037485SYan-Hsuan Chuang } 461e3037485SYan-Hsuan Chuang 462e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update_iter(void *data, struct ieee80211_sta *sta) 463e3037485SYan-Hsuan Chuang { 464e3037485SYan-Hsuan Chuang struct rtw_dev *rtwdev = data; 465e3037485SYan-Hsuan Chuang struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv; 466e3037485SYan-Hsuan Chuang 467e3037485SYan-Hsuan Chuang rtw_update_sta_info(rtwdev, si); 468e3037485SYan-Hsuan Chuang } 469e3037485SYan-Hsuan Chuang 470e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update(struct rtw_dev *rtwdev) 471e3037485SYan-Hsuan Chuang { 472e3037485SYan-Hsuan Chuang if (rtwdev->watch_dog_cnt & 0x3) 473e3037485SYan-Hsuan Chuang return; 474e3037485SYan-Hsuan Chuang 475e3037485SYan-Hsuan Chuang rtw_iterate_stas_atomic(rtwdev, rtw_phy_ra_info_update_iter, rtwdev); 476e3037485SYan-Hsuan Chuang } 477e3037485SYan-Hsuan Chuang 47848308726SPo-Hao Huang static u32 rtw_phy_get_rrsr_mask(struct rtw_dev *rtwdev, u8 rate_idx) 47948308726SPo-Hao Huang { 48048308726SPo-Hao Huang u8 rate_order; 48148308726SPo-Hao Huang 48248308726SPo-Hao Huang rate_order = rate_idx; 48348308726SPo-Hao Huang 48448308726SPo-Hao Huang if (rate_idx >= DESC_RATEVHT4SS_MCS0) 48548308726SPo-Hao Huang rate_order -= DESC_RATEVHT4SS_MCS0; 48648308726SPo-Hao Huang else if (rate_idx >= DESC_RATEVHT3SS_MCS0) 48748308726SPo-Hao Huang rate_order -= DESC_RATEVHT3SS_MCS0; 48848308726SPo-Hao Huang else if (rate_idx >= DESC_RATEVHT2SS_MCS0) 48948308726SPo-Hao Huang rate_order -= DESC_RATEVHT2SS_MCS0; 49048308726SPo-Hao Huang else if (rate_idx >= DESC_RATEVHT1SS_MCS0) 49148308726SPo-Hao Huang rate_order -= DESC_RATEVHT1SS_MCS0; 49248308726SPo-Hao Huang else if (rate_idx >= DESC_RATEMCS24) 49348308726SPo-Hao Huang rate_order -= DESC_RATEMCS24; 49448308726SPo-Hao Huang else if (rate_idx >= DESC_RATEMCS16) 49548308726SPo-Hao Huang rate_order -= DESC_RATEMCS16; 49648308726SPo-Hao Huang else if (rate_idx >= DESC_RATEMCS8) 49748308726SPo-Hao Huang rate_order -= DESC_RATEMCS8; 49848308726SPo-Hao Huang else if (rate_idx >= DESC_RATEMCS0) 49948308726SPo-Hao Huang rate_order -= DESC_RATEMCS0; 50048308726SPo-Hao Huang else if (rate_idx >= DESC_RATE6M) 50148308726SPo-Hao Huang rate_order -= DESC_RATE6M; 50248308726SPo-Hao Huang else 50348308726SPo-Hao Huang rate_order -= DESC_RATE1M; 50448308726SPo-Hao Huang 50548308726SPo-Hao Huang if (rate_idx >= DESC_RATEMCS0 || rate_order == 0) 50648308726SPo-Hao Huang rate_order++; 50748308726SPo-Hao Huang 50848308726SPo-Hao Huang return GENMASK(rate_order + RRSR_RATE_ORDER_CCK_LEN - 1, 0); 50948308726SPo-Hao Huang } 51048308726SPo-Hao Huang 51148308726SPo-Hao Huang static void rtw_phy_rrsr_mask_min_iter(void *data, struct ieee80211_sta *sta) 51248308726SPo-Hao Huang { 51348308726SPo-Hao Huang struct rtw_dev *rtwdev = (struct rtw_dev *)data; 51448308726SPo-Hao Huang struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv; 51548308726SPo-Hao Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 51648308726SPo-Hao Huang u32 mask = 0; 51748308726SPo-Hao Huang 51848308726SPo-Hao Huang mask = rtw_phy_get_rrsr_mask(rtwdev, si->ra_report.desc_rate); 51948308726SPo-Hao Huang if (mask < dm_info->rrsr_mask_min) 52048308726SPo-Hao Huang dm_info->rrsr_mask_min = mask; 52148308726SPo-Hao Huang } 52248308726SPo-Hao Huang 52348308726SPo-Hao Huang static void rtw_phy_rrsr_update(struct rtw_dev *rtwdev) 52448308726SPo-Hao Huang { 52548308726SPo-Hao Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 52648308726SPo-Hao Huang 52748308726SPo-Hao Huang dm_info->rrsr_mask_min = RRSR_RATE_ORDER_MAX; 52848308726SPo-Hao Huang rtw_iterate_stas_atomic(rtwdev, rtw_phy_rrsr_mask_min_iter, rtwdev); 52948308726SPo-Hao Huang rtw_write32(rtwdev, REG_RRSR, dm_info->rrsr_val_init & dm_info->rrsr_mask_min); 53048308726SPo-Hao Huang } 53148308726SPo-Hao Huang 5325227c2eeSTzu-En Huang static void rtw_phy_dpk_track(struct rtw_dev *rtwdev) 5335227c2eeSTzu-En Huang { 5345227c2eeSTzu-En Huang struct rtw_chip_info *chip = rtwdev->chip; 5355227c2eeSTzu-En Huang 5365227c2eeSTzu-En Huang if (chip->ops->dpk_track) 5375227c2eeSTzu-En Huang chip->ops->dpk_track(rtwdev); 5385227c2eeSTzu-En Huang } 5395227c2eeSTzu-En Huang 540*fb8517f4SPo-Hao Huang struct rtw_rx_addr_match_data { 541*fb8517f4SPo-Hao Huang struct rtw_dev *rtwdev; 542*fb8517f4SPo-Hao Huang struct ieee80211_hdr *hdr; 543*fb8517f4SPo-Hao Huang struct rtw_rx_pkt_stat *pkt_stat; 544*fb8517f4SPo-Hao Huang u8 *bssid; 545*fb8517f4SPo-Hao Huang }; 546*fb8517f4SPo-Hao Huang 547*fb8517f4SPo-Hao Huang static void rtw_phy_parsing_cfo_iter(void *data, u8 *mac, 548*fb8517f4SPo-Hao Huang struct ieee80211_vif *vif) 549*fb8517f4SPo-Hao Huang { 550*fb8517f4SPo-Hao Huang struct rtw_rx_addr_match_data *iter_data = data; 551*fb8517f4SPo-Hao Huang struct rtw_dev *rtwdev = iter_data->rtwdev; 552*fb8517f4SPo-Hao Huang struct rtw_rx_pkt_stat *pkt_stat = iter_data->pkt_stat; 553*fb8517f4SPo-Hao Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 554*fb8517f4SPo-Hao Huang struct rtw_cfo_track *cfo = &dm_info->cfo_track; 555*fb8517f4SPo-Hao Huang u8 *bssid = iter_data->bssid; 556*fb8517f4SPo-Hao Huang u8 i; 557*fb8517f4SPo-Hao Huang 558*fb8517f4SPo-Hao Huang if (!ether_addr_equal(vif->bss_conf.bssid, bssid)) 559*fb8517f4SPo-Hao Huang return; 560*fb8517f4SPo-Hao Huang 561*fb8517f4SPo-Hao Huang for (i = 0; i < rtwdev->hal.rf_path_num; i++) { 562*fb8517f4SPo-Hao Huang cfo->cfo_tail[i] += pkt_stat->cfo_tail[i]; 563*fb8517f4SPo-Hao Huang cfo->cfo_cnt[i]++; 564*fb8517f4SPo-Hao Huang } 565*fb8517f4SPo-Hao Huang 566*fb8517f4SPo-Hao Huang cfo->packet_count++; 567*fb8517f4SPo-Hao Huang } 568*fb8517f4SPo-Hao Huang 569*fb8517f4SPo-Hao Huang void rtw_phy_parsing_cfo(struct rtw_dev *rtwdev, 570*fb8517f4SPo-Hao Huang struct rtw_rx_pkt_stat *pkt_stat) 571*fb8517f4SPo-Hao Huang { 572*fb8517f4SPo-Hao Huang struct ieee80211_hdr *hdr = pkt_stat->hdr; 573*fb8517f4SPo-Hao Huang struct rtw_rx_addr_match_data data = {}; 574*fb8517f4SPo-Hao Huang 575*fb8517f4SPo-Hao Huang if (pkt_stat->crc_err || pkt_stat->icv_err || !pkt_stat->phy_status || 576*fb8517f4SPo-Hao Huang ieee80211_is_ctl(hdr->frame_control)) 577*fb8517f4SPo-Hao Huang return; 578*fb8517f4SPo-Hao Huang 579*fb8517f4SPo-Hao Huang data.rtwdev = rtwdev; 580*fb8517f4SPo-Hao Huang data.hdr = hdr; 581*fb8517f4SPo-Hao Huang data.pkt_stat = pkt_stat; 582*fb8517f4SPo-Hao Huang data.bssid = get_hdr_bssid(hdr); 583*fb8517f4SPo-Hao Huang 584*fb8517f4SPo-Hao Huang rtw_iterate_vifs_atomic(rtwdev, rtw_phy_parsing_cfo_iter, &data); 585*fb8517f4SPo-Hao Huang } 586*fb8517f4SPo-Hao Huang EXPORT_SYMBOL(rtw_phy_parsing_cfo); 587*fb8517f4SPo-Hao Huang 588*fb8517f4SPo-Hao Huang static void rtw_phy_cfo_track(struct rtw_dev *rtwdev) 589*fb8517f4SPo-Hao Huang { 590*fb8517f4SPo-Hao Huang struct rtw_chip_info *chip = rtwdev->chip; 591*fb8517f4SPo-Hao Huang 592*fb8517f4SPo-Hao Huang if (chip->ops->cfo_track) 593*fb8517f4SPo-Hao Huang chip->ops->cfo_track(rtwdev); 594*fb8517f4SPo-Hao Huang } 595*fb8517f4SPo-Hao Huang 596479c4ee9STzu-En Huang #define CCK_PD_FA_LV1_MIN 1000 597479c4ee9STzu-En Huang #define CCK_PD_FA_LV0_MAX 500 598479c4ee9STzu-En Huang 599479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_unlink(struct rtw_dev *rtwdev) 600479c4ee9STzu-En Huang { 601479c4ee9STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 602479c4ee9STzu-En Huang u32 cck_fa_avg = dm_info->cck_fa_avg; 603479c4ee9STzu-En Huang 604479c4ee9STzu-En Huang if (cck_fa_avg > CCK_PD_FA_LV1_MIN) 60518a0696eSTzu-En Huang return CCK_PD_LV1; 606479c4ee9STzu-En Huang 607479c4ee9STzu-En Huang if (cck_fa_avg < CCK_PD_FA_LV0_MAX) 60818a0696eSTzu-En Huang return CCK_PD_LV0; 609479c4ee9STzu-En Huang 610479c4ee9STzu-En Huang return CCK_PD_LV_MAX; 611479c4ee9STzu-En Huang } 612479c4ee9STzu-En Huang 613479c4ee9STzu-En Huang #define CCK_PD_IGI_LV4_VAL 0x38 614479c4ee9STzu-En Huang #define CCK_PD_IGI_LV3_VAL 0x2a 615479c4ee9STzu-En Huang #define CCK_PD_IGI_LV2_VAL 0x24 616479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV4_VAL 32 617479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV3_VAL 32 618479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV2_VAL 24 619479c4ee9STzu-En Huang 620479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_link(struct rtw_dev *rtwdev) 621479c4ee9STzu-En Huang { 622479c4ee9STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 623479c4ee9STzu-En Huang u8 igi = dm_info->igi_history[0]; 624479c4ee9STzu-En Huang u8 rssi = dm_info->min_rssi; 625479c4ee9STzu-En Huang u32 cck_fa_avg = dm_info->cck_fa_avg; 626479c4ee9STzu-En Huang 627479c4ee9STzu-En Huang if (igi > CCK_PD_IGI_LV4_VAL && rssi > CCK_PD_RSSI_LV4_VAL) 62818a0696eSTzu-En Huang return CCK_PD_LV4; 629479c4ee9STzu-En Huang if (igi > CCK_PD_IGI_LV3_VAL && rssi > CCK_PD_RSSI_LV3_VAL) 63018a0696eSTzu-En Huang return CCK_PD_LV3; 631479c4ee9STzu-En Huang if (igi > CCK_PD_IGI_LV2_VAL || rssi > CCK_PD_RSSI_LV2_VAL) 63218a0696eSTzu-En Huang return CCK_PD_LV2; 633479c4ee9STzu-En Huang if (cck_fa_avg > CCK_PD_FA_LV1_MIN) 63418a0696eSTzu-En Huang return CCK_PD_LV1; 635479c4ee9STzu-En Huang if (cck_fa_avg < CCK_PD_FA_LV0_MAX) 63618a0696eSTzu-En Huang return CCK_PD_LV0; 637479c4ee9STzu-En Huang 638479c4ee9STzu-En Huang return CCK_PD_LV_MAX; 639479c4ee9STzu-En Huang } 640479c4ee9STzu-En Huang 641479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv(struct rtw_dev *rtwdev) 642479c4ee9STzu-En Huang { 643479c4ee9STzu-En Huang if (!rtw_is_assoc(rtwdev)) 644479c4ee9STzu-En Huang return rtw_phy_cck_pd_lv_unlink(rtwdev); 645479c4ee9STzu-En Huang else 646479c4ee9STzu-En Huang return rtw_phy_cck_pd_lv_link(rtwdev); 647479c4ee9STzu-En Huang } 648479c4ee9STzu-En Huang 649479c4ee9STzu-En Huang static void rtw_phy_cck_pd(struct rtw_dev *rtwdev) 650479c4ee9STzu-En Huang { 651479c4ee9STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 652479c4ee9STzu-En Huang struct rtw_chip_info *chip = rtwdev->chip; 653479c4ee9STzu-En Huang u32 cck_fa = dm_info->cck_fa_cnt; 654479c4ee9STzu-En Huang u8 level; 655479c4ee9STzu-En Huang 656479c4ee9STzu-En Huang if (rtwdev->hal.current_band_type != RTW_BAND_2G) 657479c4ee9STzu-En Huang return; 658479c4ee9STzu-En Huang 659479c4ee9STzu-En Huang if (dm_info->cck_fa_avg == CCK_FA_AVG_RESET) 660479c4ee9STzu-En Huang dm_info->cck_fa_avg = cck_fa; 661479c4ee9STzu-En Huang else 662479c4ee9STzu-En Huang dm_info->cck_fa_avg = (dm_info->cck_fa_avg * 3 + cck_fa) >> 2; 663479c4ee9STzu-En Huang 664760bb2abSPing-Ke Shih rtw_dbg(rtwdev, RTW_DBG_PHY, "IGI=0x%x, rssi_min=%d, cck_fa=%d\n", 665760bb2abSPing-Ke Shih dm_info->igi_history[0], dm_info->min_rssi, 666760bb2abSPing-Ke Shih dm_info->fa_history[0]); 667760bb2abSPing-Ke Shih rtw_dbg(rtwdev, RTW_DBG_PHY, "cck_fa_avg=%d, cck_pd_default=%d\n", 668760bb2abSPing-Ke Shih dm_info->cck_fa_avg, dm_info->cck_pd_default); 669760bb2abSPing-Ke Shih 670479c4ee9STzu-En Huang level = rtw_phy_cck_pd_lv(rtwdev); 671479c4ee9STzu-En Huang 672479c4ee9STzu-En Huang if (level >= CCK_PD_LV_MAX) 673479c4ee9STzu-En Huang return; 674479c4ee9STzu-En Huang 675479c4ee9STzu-En Huang if (chip->ops->cck_pd_set) 676479c4ee9STzu-En Huang chip->ops->cck_pd_set(rtwdev, level); 677479c4ee9STzu-En Huang } 678479c4ee9STzu-En Huang 679c97ee3e0STzu-En Huang static void rtw_phy_pwr_track(struct rtw_dev *rtwdev) 680c97ee3e0STzu-En Huang { 681c97ee3e0STzu-En Huang rtwdev->chip->ops->pwr_track(rtwdev); 682c97ee3e0STzu-En Huang } 683c97ee3e0STzu-En Huang 68448308726SPo-Hao Huang static void rtw_phy_ra_track(struct rtw_dev *rtwdev) 68548308726SPo-Hao Huang { 686ec7480edSPo-Hao Huang rtw_fw_update_wl_phy_info(rtwdev); 68748308726SPo-Hao Huang rtw_phy_ra_info_update(rtwdev); 68848308726SPo-Hao Huang rtw_phy_rrsr_update(rtwdev); 68948308726SPo-Hao Huang } 69048308726SPo-Hao Huang 691e3037485SYan-Hsuan Chuang void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev) 692e3037485SYan-Hsuan Chuang { 693e3037485SYan-Hsuan Chuang /* for further calculation */ 694e3037485SYan-Hsuan Chuang rtw_phy_statistics(rtwdev); 695e3037485SYan-Hsuan Chuang rtw_phy_dig(rtwdev); 696479c4ee9STzu-En Huang rtw_phy_cck_pd(rtwdev); 69748308726SPo-Hao Huang rtw_phy_ra_track(rtwdev); 698*fb8517f4SPo-Hao Huang rtw_phy_cfo_track(rtwdev); 6995227c2eeSTzu-En Huang rtw_phy_dpk_track(rtwdev); 700c97ee3e0STzu-En Huang rtw_phy_pwr_track(rtwdev); 701e3037485SYan-Hsuan Chuang } 702e3037485SYan-Hsuan Chuang 703e3037485SYan-Hsuan Chuang #define FRAC_BITS 3 704e3037485SYan-Hsuan Chuang 705e3037485SYan-Hsuan Chuang static u8 rtw_phy_power_2_db(s8 power) 706e3037485SYan-Hsuan Chuang { 707e3037485SYan-Hsuan Chuang if (power <= -100 || power >= 20) 708e3037485SYan-Hsuan Chuang return 0; 709e3037485SYan-Hsuan Chuang else if (power >= 0) 710e3037485SYan-Hsuan Chuang return 100; 711e3037485SYan-Hsuan Chuang else 712e3037485SYan-Hsuan Chuang return 100 + power; 713e3037485SYan-Hsuan Chuang } 714e3037485SYan-Hsuan Chuang 715e3037485SYan-Hsuan Chuang static u64 rtw_phy_db_2_linear(u8 power_db) 716e3037485SYan-Hsuan Chuang { 717e3037485SYan-Hsuan Chuang u8 i, j; 718e3037485SYan-Hsuan Chuang u64 linear; 719e3037485SYan-Hsuan Chuang 7208a03447dSStanislaw Gruszka if (power_db > 96) 7218a03447dSStanislaw Gruszka power_db = 96; 7228a03447dSStanislaw Gruszka else if (power_db < 1) 7238a03447dSStanislaw Gruszka return 1; 7248a03447dSStanislaw Gruszka 725e3037485SYan-Hsuan Chuang /* 1dB ~ 96dB */ 726e3037485SYan-Hsuan Chuang i = (power_db - 1) >> 3; 727e3037485SYan-Hsuan Chuang j = (power_db - 1) - (i << 3); 728e3037485SYan-Hsuan Chuang 729e3037485SYan-Hsuan Chuang linear = db_invert_table[i][j]; 730e3037485SYan-Hsuan Chuang linear = i > 2 ? linear << FRAC_BITS : linear; 731e3037485SYan-Hsuan Chuang 732e3037485SYan-Hsuan Chuang return linear; 733e3037485SYan-Hsuan Chuang } 734e3037485SYan-Hsuan Chuang 735e3037485SYan-Hsuan Chuang static u8 rtw_phy_linear_2_db(u64 linear) 736e3037485SYan-Hsuan Chuang { 737e3037485SYan-Hsuan Chuang u8 i; 738e3037485SYan-Hsuan Chuang u8 j; 739e3037485SYan-Hsuan Chuang u32 dB; 740e3037485SYan-Hsuan Chuang 741e3037485SYan-Hsuan Chuang if (linear >= db_invert_table[11][7]) 742e3037485SYan-Hsuan Chuang return 96; /* maximum 96 dB */ 743e3037485SYan-Hsuan Chuang 744e3037485SYan-Hsuan Chuang for (i = 0; i < 12; i++) { 745e3037485SYan-Hsuan Chuang if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][7]) 746e3037485SYan-Hsuan Chuang break; 747e3037485SYan-Hsuan Chuang else if (i > 2 && linear <= db_invert_table[i][7]) 748e3037485SYan-Hsuan Chuang break; 749e3037485SYan-Hsuan Chuang } 750e3037485SYan-Hsuan Chuang 751e3037485SYan-Hsuan Chuang for (j = 0; j < 8; j++) { 752e3037485SYan-Hsuan Chuang if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][j]) 753e3037485SYan-Hsuan Chuang break; 754e3037485SYan-Hsuan Chuang else if (i > 2 && linear <= db_invert_table[i][j]) 755e3037485SYan-Hsuan Chuang break; 756e3037485SYan-Hsuan Chuang } 757e3037485SYan-Hsuan Chuang 758e3037485SYan-Hsuan Chuang if (j == 0 && i == 0) 759e3037485SYan-Hsuan Chuang goto end; 760e3037485SYan-Hsuan Chuang 761e3037485SYan-Hsuan Chuang if (j == 0) { 762e3037485SYan-Hsuan Chuang if (i != 3) { 763e3037485SYan-Hsuan Chuang if (db_invert_table[i][0] - linear > 764e3037485SYan-Hsuan Chuang linear - db_invert_table[i - 1][7]) { 765e3037485SYan-Hsuan Chuang i = i - 1; 766e3037485SYan-Hsuan Chuang j = 7; 767e3037485SYan-Hsuan Chuang } 768e3037485SYan-Hsuan Chuang } else { 769e3037485SYan-Hsuan Chuang if (db_invert_table[3][0] - linear > 770e3037485SYan-Hsuan Chuang linear - db_invert_table[2][7]) { 771e3037485SYan-Hsuan Chuang i = 2; 772e3037485SYan-Hsuan Chuang j = 7; 773e3037485SYan-Hsuan Chuang } 774e3037485SYan-Hsuan Chuang } 775e3037485SYan-Hsuan Chuang } else { 776e3037485SYan-Hsuan Chuang if (db_invert_table[i][j] - linear > 777e3037485SYan-Hsuan Chuang linear - db_invert_table[i][j - 1]) { 778e3037485SYan-Hsuan Chuang j = j - 1; 779e3037485SYan-Hsuan Chuang } 780e3037485SYan-Hsuan Chuang } 781e3037485SYan-Hsuan Chuang end: 782e3037485SYan-Hsuan Chuang dB = (i << 3) + j + 1; 783e3037485SYan-Hsuan Chuang 784e3037485SYan-Hsuan Chuang return dB; 785e3037485SYan-Hsuan Chuang } 786e3037485SYan-Hsuan Chuang 787e3037485SYan-Hsuan Chuang u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num) 788e3037485SYan-Hsuan Chuang { 789e3037485SYan-Hsuan Chuang s8 power; 790e3037485SYan-Hsuan Chuang u8 power_db; 791e3037485SYan-Hsuan Chuang u64 linear; 792e3037485SYan-Hsuan Chuang u64 sum = 0; 793e3037485SYan-Hsuan Chuang u8 path; 794e3037485SYan-Hsuan Chuang 795e3037485SYan-Hsuan Chuang for (path = 0; path < path_num; path++) { 796e3037485SYan-Hsuan Chuang power = rf_power[path]; 797e3037485SYan-Hsuan Chuang power_db = rtw_phy_power_2_db(power); 798e3037485SYan-Hsuan Chuang linear = rtw_phy_db_2_linear(power_db); 799e3037485SYan-Hsuan Chuang sum += linear; 800e3037485SYan-Hsuan Chuang } 801e3037485SYan-Hsuan Chuang 802e3037485SYan-Hsuan Chuang sum = (sum + (1 << (FRAC_BITS - 1))) >> FRAC_BITS; 803e3037485SYan-Hsuan Chuang switch (path_num) { 804e3037485SYan-Hsuan Chuang case 2: 805e3037485SYan-Hsuan Chuang sum >>= 1; 806e3037485SYan-Hsuan Chuang break; 807e3037485SYan-Hsuan Chuang case 3: 808e3037485SYan-Hsuan Chuang sum = ((sum) + ((sum) << 1) + ((sum) << 3)) >> 5; 809e3037485SYan-Hsuan Chuang break; 810e3037485SYan-Hsuan Chuang case 4: 811e3037485SYan-Hsuan Chuang sum >>= 2; 812e3037485SYan-Hsuan Chuang break; 813e3037485SYan-Hsuan Chuang default: 814e3037485SYan-Hsuan Chuang break; 815e3037485SYan-Hsuan Chuang } 816e3037485SYan-Hsuan Chuang 817e3037485SYan-Hsuan Chuang return rtw_phy_linear_2_db(sum); 818e3037485SYan-Hsuan Chuang } 819449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_rf_power_2_rssi); 820e3037485SYan-Hsuan Chuang 821e3037485SYan-Hsuan Chuang u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 822e3037485SYan-Hsuan Chuang u32 addr, u32 mask) 823e3037485SYan-Hsuan Chuang { 824e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 825e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 826e3037485SYan-Hsuan Chuang const u32 *base_addr = chip->rf_base_addr; 827e3037485SYan-Hsuan Chuang u32 val, direct_addr; 828e3037485SYan-Hsuan Chuang 829e0c27cdbSPing-Ke Shih if (rf_path >= hal->rf_phy_num) { 830e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 831e3037485SYan-Hsuan Chuang return INV_RF_DATA; 832e3037485SYan-Hsuan Chuang } 833e3037485SYan-Hsuan Chuang 834e3037485SYan-Hsuan Chuang addr &= 0xff; 835e3037485SYan-Hsuan Chuang direct_addr = base_addr[rf_path] + (addr << 2); 836e3037485SYan-Hsuan Chuang mask &= RFREG_MASK; 837e3037485SYan-Hsuan Chuang 838e3037485SYan-Hsuan Chuang val = rtw_read32_mask(rtwdev, direct_addr, mask); 839e3037485SYan-Hsuan Chuang 840e3037485SYan-Hsuan Chuang return val; 841e3037485SYan-Hsuan Chuang } 842449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_read_rf); 843e3037485SYan-Hsuan Chuang 844e0c27cdbSPing-Ke Shih u32 rtw_phy_read_rf_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 845e0c27cdbSPing-Ke Shih u32 addr, u32 mask) 846e0c27cdbSPing-Ke Shih { 847e0c27cdbSPing-Ke Shih struct rtw_hal *hal = &rtwdev->hal; 848e0c27cdbSPing-Ke Shih struct rtw_chip_info *chip = rtwdev->chip; 849e0c27cdbSPing-Ke Shih const struct rtw_rf_sipi_addr *rf_sipi_addr; 850e0c27cdbSPing-Ke Shih const struct rtw_rf_sipi_addr *rf_sipi_addr_a; 851e0c27cdbSPing-Ke Shih u32 val32; 852e0c27cdbSPing-Ke Shih u32 en_pi; 853e0c27cdbSPing-Ke Shih u32 r_addr; 854e0c27cdbSPing-Ke Shih u32 shift; 855e0c27cdbSPing-Ke Shih 856e0c27cdbSPing-Ke Shih if (rf_path >= hal->rf_phy_num) { 857e0c27cdbSPing-Ke Shih rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 858e0c27cdbSPing-Ke Shih return INV_RF_DATA; 859e0c27cdbSPing-Ke Shih } 860e0c27cdbSPing-Ke Shih 861e0c27cdbSPing-Ke Shih if (!chip->rf_sipi_read_addr) { 862e0c27cdbSPing-Ke Shih rtw_err(rtwdev, "rf_sipi_read_addr isn't defined\n"); 863e0c27cdbSPing-Ke Shih return INV_RF_DATA; 864e0c27cdbSPing-Ke Shih } 865e0c27cdbSPing-Ke Shih 866e0c27cdbSPing-Ke Shih rf_sipi_addr = &chip->rf_sipi_read_addr[rf_path]; 867e0c27cdbSPing-Ke Shih rf_sipi_addr_a = &chip->rf_sipi_read_addr[RF_PATH_A]; 868e0c27cdbSPing-Ke Shih 869e0c27cdbSPing-Ke Shih addr &= 0xff; 870e0c27cdbSPing-Ke Shih 871e0c27cdbSPing-Ke Shih val32 = rtw_read32(rtwdev, rf_sipi_addr->hssi_2); 872e0c27cdbSPing-Ke Shih val32 = (val32 & ~LSSI_READ_ADDR_MASK) | (addr << 23); 873e0c27cdbSPing-Ke Shih rtw_write32(rtwdev, rf_sipi_addr->hssi_2, val32); 874e0c27cdbSPing-Ke Shih 875e0c27cdbSPing-Ke Shih /* toggle read edge of path A */ 876e0c27cdbSPing-Ke Shih val32 = rtw_read32(rtwdev, rf_sipi_addr_a->hssi_2); 877e0c27cdbSPing-Ke Shih rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 & ~LSSI_READ_EDGE_MASK); 878e0c27cdbSPing-Ke Shih rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 | LSSI_READ_EDGE_MASK); 879e0c27cdbSPing-Ke Shih 880e0c27cdbSPing-Ke Shih udelay(120); 881e0c27cdbSPing-Ke Shih 882e0c27cdbSPing-Ke Shih en_pi = rtw_read32_mask(rtwdev, rf_sipi_addr->hssi_1, BIT(8)); 883e0c27cdbSPing-Ke Shih r_addr = en_pi ? rf_sipi_addr->lssi_read_pi : rf_sipi_addr->lssi_read; 884e0c27cdbSPing-Ke Shih 885e0c27cdbSPing-Ke Shih val32 = rtw_read32_mask(rtwdev, r_addr, LSSI_READ_DATA_MASK); 886e0c27cdbSPing-Ke Shih 887e0c27cdbSPing-Ke Shih shift = __ffs(mask); 888e0c27cdbSPing-Ke Shih 889e0c27cdbSPing-Ke Shih return (val32 & mask) >> shift; 890e0c27cdbSPing-Ke Shih } 891449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_read_rf_sipi); 892e0c27cdbSPing-Ke Shih 893e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 894e3037485SYan-Hsuan Chuang u32 addr, u32 mask, u32 data) 895e3037485SYan-Hsuan Chuang { 896e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 897e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 898e3037485SYan-Hsuan Chuang u32 *sipi_addr = chip->rf_sipi_addr; 899e3037485SYan-Hsuan Chuang u32 data_and_addr; 900e3037485SYan-Hsuan Chuang u32 old_data = 0; 901e3037485SYan-Hsuan Chuang u32 shift; 902e3037485SYan-Hsuan Chuang 903e0c27cdbSPing-Ke Shih if (rf_path >= hal->rf_phy_num) { 904e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 905e3037485SYan-Hsuan Chuang return false; 906e3037485SYan-Hsuan Chuang } 907e3037485SYan-Hsuan Chuang 908e3037485SYan-Hsuan Chuang addr &= 0xff; 909e3037485SYan-Hsuan Chuang mask &= RFREG_MASK; 910e3037485SYan-Hsuan Chuang 911e3037485SYan-Hsuan Chuang if (mask != RFREG_MASK) { 912e0c27cdbSPing-Ke Shih old_data = chip->ops->read_rf(rtwdev, rf_path, addr, RFREG_MASK); 913e3037485SYan-Hsuan Chuang 914e3037485SYan-Hsuan Chuang if (old_data == INV_RF_DATA) { 915e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "Write fail, rf is disabled\n"); 916e3037485SYan-Hsuan Chuang return false; 917e3037485SYan-Hsuan Chuang } 918e3037485SYan-Hsuan Chuang 919e3037485SYan-Hsuan Chuang shift = __ffs(mask); 920e3037485SYan-Hsuan Chuang data = ((old_data) & (~mask)) | (data << shift); 921e3037485SYan-Hsuan Chuang } 922e3037485SYan-Hsuan Chuang 923e3037485SYan-Hsuan Chuang data_and_addr = ((addr << 20) | (data & 0x000fffff)) & 0x0fffffff; 924e3037485SYan-Hsuan Chuang 925e3037485SYan-Hsuan Chuang rtw_write32(rtwdev, sipi_addr[rf_path], data_and_addr); 926e3037485SYan-Hsuan Chuang 927e3037485SYan-Hsuan Chuang udelay(13); 928e3037485SYan-Hsuan Chuang 929e3037485SYan-Hsuan Chuang return true; 930e3037485SYan-Hsuan Chuang } 931449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_write_rf_reg_sipi); 932e3037485SYan-Hsuan Chuang 933e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 934e3037485SYan-Hsuan Chuang u32 addr, u32 mask, u32 data) 935e3037485SYan-Hsuan Chuang { 936e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 937e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 938e3037485SYan-Hsuan Chuang const u32 *base_addr = chip->rf_base_addr; 939e3037485SYan-Hsuan Chuang u32 direct_addr; 940e3037485SYan-Hsuan Chuang 941e0c27cdbSPing-Ke Shih if (rf_path >= hal->rf_phy_num) { 942e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 943e3037485SYan-Hsuan Chuang return false; 944e3037485SYan-Hsuan Chuang } 945e3037485SYan-Hsuan Chuang 946e3037485SYan-Hsuan Chuang addr &= 0xff; 947e3037485SYan-Hsuan Chuang direct_addr = base_addr[rf_path] + (addr << 2); 948e3037485SYan-Hsuan Chuang mask &= RFREG_MASK; 949e3037485SYan-Hsuan Chuang 950e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, direct_addr, mask, data); 951e3037485SYan-Hsuan Chuang 952e3037485SYan-Hsuan Chuang udelay(1); 953e3037485SYan-Hsuan Chuang 954e3037485SYan-Hsuan Chuang return true; 955e3037485SYan-Hsuan Chuang } 956e3037485SYan-Hsuan Chuang 957e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 958e3037485SYan-Hsuan Chuang u32 addr, u32 mask, u32 data) 959e3037485SYan-Hsuan Chuang { 960e3037485SYan-Hsuan Chuang if (addr != 0x00) 961e3037485SYan-Hsuan Chuang return rtw_phy_write_rf_reg(rtwdev, rf_path, addr, mask, data); 962e3037485SYan-Hsuan Chuang 963e3037485SYan-Hsuan Chuang return rtw_phy_write_rf_reg_sipi(rtwdev, rf_path, addr, mask, data); 964e3037485SYan-Hsuan Chuang } 965449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_write_rf_reg_mix); 966e3037485SYan-Hsuan Chuang 967e3037485SYan-Hsuan Chuang void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg) 968e3037485SYan-Hsuan Chuang { 969e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 970e3037485SYan-Hsuan Chuang struct rtw_efuse *efuse = &rtwdev->efuse; 971e3037485SYan-Hsuan Chuang struct rtw_phy_cond cond = {0}; 972e3037485SYan-Hsuan Chuang 973e3037485SYan-Hsuan Chuang cond.cut = hal->cut_version ? hal->cut_version : 15; 974e3037485SYan-Hsuan Chuang cond.pkg = pkg ? pkg : 15; 975e3037485SYan-Hsuan Chuang cond.plat = 0x04; 976e3037485SYan-Hsuan Chuang cond.rfe = efuse->rfe_option; 977e3037485SYan-Hsuan Chuang 978e3037485SYan-Hsuan Chuang switch (rtw_hci_type(rtwdev)) { 979e3037485SYan-Hsuan Chuang case RTW_HCI_TYPE_USB: 980e3037485SYan-Hsuan Chuang cond.intf = INTF_USB; 981e3037485SYan-Hsuan Chuang break; 982e3037485SYan-Hsuan Chuang case RTW_HCI_TYPE_SDIO: 983e3037485SYan-Hsuan Chuang cond.intf = INTF_SDIO; 984e3037485SYan-Hsuan Chuang break; 985e3037485SYan-Hsuan Chuang case RTW_HCI_TYPE_PCIE: 986e3037485SYan-Hsuan Chuang default: 987e3037485SYan-Hsuan Chuang cond.intf = INTF_PCIE; 988e3037485SYan-Hsuan Chuang break; 989e3037485SYan-Hsuan Chuang } 990e3037485SYan-Hsuan Chuang 991e3037485SYan-Hsuan Chuang hal->phy_cond = cond; 992e3037485SYan-Hsuan Chuang 993e3037485SYan-Hsuan Chuang rtw_dbg(rtwdev, RTW_DBG_PHY, "phy cond=0x%08x\n", *((u32 *)&hal->phy_cond)); 994e3037485SYan-Hsuan Chuang } 995e3037485SYan-Hsuan Chuang 996e3037485SYan-Hsuan Chuang static bool check_positive(struct rtw_dev *rtwdev, struct rtw_phy_cond cond) 997e3037485SYan-Hsuan Chuang { 998e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 999e3037485SYan-Hsuan Chuang struct rtw_phy_cond drv_cond = hal->phy_cond; 1000e3037485SYan-Hsuan Chuang 1001e3037485SYan-Hsuan Chuang if (cond.cut && cond.cut != drv_cond.cut) 1002e3037485SYan-Hsuan Chuang return false; 1003e3037485SYan-Hsuan Chuang 1004e3037485SYan-Hsuan Chuang if (cond.pkg && cond.pkg != drv_cond.pkg) 1005e3037485SYan-Hsuan Chuang return false; 1006e3037485SYan-Hsuan Chuang 1007e3037485SYan-Hsuan Chuang if (cond.intf && cond.intf != drv_cond.intf) 1008e3037485SYan-Hsuan Chuang return false; 1009e3037485SYan-Hsuan Chuang 1010e3037485SYan-Hsuan Chuang if (cond.rfe != drv_cond.rfe) 1011e3037485SYan-Hsuan Chuang return false; 1012e3037485SYan-Hsuan Chuang 1013e3037485SYan-Hsuan Chuang return true; 1014e3037485SYan-Hsuan Chuang } 1015e3037485SYan-Hsuan Chuang 1016e3037485SYan-Hsuan Chuang void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl) 1017e3037485SYan-Hsuan Chuang { 1018e3037485SYan-Hsuan Chuang const union phy_table_tile *p = tbl->data; 1019e3037485SYan-Hsuan Chuang const union phy_table_tile *end = p + tbl->size / 2; 1020e3037485SYan-Hsuan Chuang struct rtw_phy_cond pos_cond = {0}; 1021e3037485SYan-Hsuan Chuang bool is_matched = true, is_skipped = false; 1022e3037485SYan-Hsuan Chuang 1023e3037485SYan-Hsuan Chuang BUILD_BUG_ON(sizeof(union phy_table_tile) != sizeof(struct phy_cfg_pair)); 1024e3037485SYan-Hsuan Chuang 1025e3037485SYan-Hsuan Chuang for (; p < end; p++) { 1026e3037485SYan-Hsuan Chuang if (p->cond.pos) { 1027e3037485SYan-Hsuan Chuang switch (p->cond.branch) { 1028e3037485SYan-Hsuan Chuang case BRANCH_ENDIF: 1029e3037485SYan-Hsuan Chuang is_matched = true; 1030e3037485SYan-Hsuan Chuang is_skipped = false; 1031e3037485SYan-Hsuan Chuang break; 1032e3037485SYan-Hsuan Chuang case BRANCH_ELSE: 1033e3037485SYan-Hsuan Chuang is_matched = is_skipped ? false : true; 1034e3037485SYan-Hsuan Chuang break; 1035e3037485SYan-Hsuan Chuang case BRANCH_IF: 1036e3037485SYan-Hsuan Chuang case BRANCH_ELIF: 1037e3037485SYan-Hsuan Chuang default: 1038e3037485SYan-Hsuan Chuang pos_cond = p->cond; 1039e3037485SYan-Hsuan Chuang break; 1040e3037485SYan-Hsuan Chuang } 1041e3037485SYan-Hsuan Chuang } else if (p->cond.neg) { 1042e3037485SYan-Hsuan Chuang if (!is_skipped) { 1043e3037485SYan-Hsuan Chuang if (check_positive(rtwdev, pos_cond)) { 1044e3037485SYan-Hsuan Chuang is_matched = true; 1045e3037485SYan-Hsuan Chuang is_skipped = true; 1046e3037485SYan-Hsuan Chuang } else { 1047e3037485SYan-Hsuan Chuang is_matched = false; 1048e3037485SYan-Hsuan Chuang is_skipped = false; 1049e3037485SYan-Hsuan Chuang } 1050e3037485SYan-Hsuan Chuang } else { 1051e3037485SYan-Hsuan Chuang is_matched = false; 1052e3037485SYan-Hsuan Chuang } 1053e3037485SYan-Hsuan Chuang } else if (is_matched) { 1054e3037485SYan-Hsuan Chuang (*tbl->do_cfg)(rtwdev, tbl, p->cfg.addr, p->cfg.data); 1055e3037485SYan-Hsuan Chuang } 1056e3037485SYan-Hsuan Chuang } 1057e3037485SYan-Hsuan Chuang } 1058449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_phy_cond); 1059e3037485SYan-Hsuan Chuang 1060e3037485SYan-Hsuan Chuang #define bcd_to_dec_pwr_by_rate(val, i) bcd2bin(val >> (i * 8)) 1061e3037485SYan-Hsuan Chuang 1062e3037485SYan-Hsuan Chuang static u8 tbl_to_dec_pwr_by_rate(struct rtw_dev *rtwdev, u32 hex, u8 i) 1063e3037485SYan-Hsuan Chuang { 1064e3037485SYan-Hsuan Chuang if (rtwdev->chip->is_pwr_by_rate_dec) 1065e3037485SYan-Hsuan Chuang return bcd_to_dec_pwr_by_rate(hex, i); 1066fa6dfe6bSYan-Hsuan Chuang 1067e3037485SYan-Hsuan Chuang return (hex >> (i * 8)) & 0xFF; 1068e3037485SYan-Hsuan Chuang } 1069e3037485SYan-Hsuan Chuang 107043712199SYan-Hsuan Chuang static void 107143712199SYan-Hsuan Chuang rtw_phy_get_rate_values_of_txpwr_by_rate(struct rtw_dev *rtwdev, 107243712199SYan-Hsuan Chuang u32 addr, u32 mask, u32 val, u8 *rate, 1073e3037485SYan-Hsuan Chuang u8 *pwr_by_rate, u8 *rate_num) 1074e3037485SYan-Hsuan Chuang { 1075e3037485SYan-Hsuan Chuang int i; 1076e3037485SYan-Hsuan Chuang 1077e3037485SYan-Hsuan Chuang switch (addr) { 1078e3037485SYan-Hsuan Chuang case 0xE00: 1079e3037485SYan-Hsuan Chuang case 0x830: 1080e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE6M; 1081e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE9M; 1082e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE12M; 1083e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE18M; 1084e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1085e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1086e3037485SYan-Hsuan Chuang *rate_num = 4; 1087e3037485SYan-Hsuan Chuang break; 1088e3037485SYan-Hsuan Chuang case 0xE04: 1089e3037485SYan-Hsuan Chuang case 0x834: 1090e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE24M; 1091e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE36M; 1092e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE48M; 1093e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE54M; 1094e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1095e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1096e3037485SYan-Hsuan Chuang *rate_num = 4; 1097e3037485SYan-Hsuan Chuang break; 1098e3037485SYan-Hsuan Chuang case 0xE08: 1099e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE1M; 1100e3037485SYan-Hsuan Chuang pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 1); 1101e3037485SYan-Hsuan Chuang *rate_num = 1; 1102e3037485SYan-Hsuan Chuang break; 1103e3037485SYan-Hsuan Chuang case 0x86C: 1104e3037485SYan-Hsuan Chuang if (mask == 0xffffff00) { 1105e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE2M; 1106e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE5_5M; 1107e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE11M; 1108e3037485SYan-Hsuan Chuang for (i = 1; i < 4; ++i) 1109e3037485SYan-Hsuan Chuang pwr_by_rate[i - 1] = 1110e3037485SYan-Hsuan Chuang tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1111e3037485SYan-Hsuan Chuang *rate_num = 3; 1112e3037485SYan-Hsuan Chuang } else if (mask == 0x000000ff) { 1113e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE11M; 1114e3037485SYan-Hsuan Chuang pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 0); 1115e3037485SYan-Hsuan Chuang *rate_num = 1; 1116e3037485SYan-Hsuan Chuang } 1117e3037485SYan-Hsuan Chuang break; 1118e3037485SYan-Hsuan Chuang case 0xE10: 1119e3037485SYan-Hsuan Chuang case 0x83C: 1120e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS0; 1121e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS1; 1122e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS2; 1123e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS3; 1124e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1125e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1126e3037485SYan-Hsuan Chuang *rate_num = 4; 1127e3037485SYan-Hsuan Chuang break; 1128e3037485SYan-Hsuan Chuang case 0xE14: 1129e3037485SYan-Hsuan Chuang case 0x848: 1130e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS4; 1131e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS5; 1132e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS6; 1133e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS7; 1134e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1135e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1136e3037485SYan-Hsuan Chuang *rate_num = 4; 1137e3037485SYan-Hsuan Chuang break; 1138e3037485SYan-Hsuan Chuang case 0xE18: 1139e3037485SYan-Hsuan Chuang case 0x84C: 1140e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS8; 1141e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS9; 1142e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS10; 1143e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS11; 1144e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1145e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1146e3037485SYan-Hsuan Chuang *rate_num = 4; 1147e3037485SYan-Hsuan Chuang break; 1148e3037485SYan-Hsuan Chuang case 0xE1C: 1149e3037485SYan-Hsuan Chuang case 0x868: 1150e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS12; 1151e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS13; 1152e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS14; 1153e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS15; 1154e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1155e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1156e3037485SYan-Hsuan Chuang *rate_num = 4; 1157e3037485SYan-Hsuan Chuang break; 1158e3037485SYan-Hsuan Chuang case 0x838: 1159e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE1M; 1160e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE2M; 1161e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE5_5M; 1162e3037485SYan-Hsuan Chuang for (i = 1; i < 4; ++i) 1163e3037485SYan-Hsuan Chuang pwr_by_rate[i - 1] = tbl_to_dec_pwr_by_rate(rtwdev, 1164e3037485SYan-Hsuan Chuang val, i); 1165e3037485SYan-Hsuan Chuang *rate_num = 3; 1166e3037485SYan-Hsuan Chuang break; 1167e3037485SYan-Hsuan Chuang case 0xC20: 1168e3037485SYan-Hsuan Chuang case 0xE20: 1169e3037485SYan-Hsuan Chuang case 0x1820: 1170e3037485SYan-Hsuan Chuang case 0x1A20: 1171e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE1M; 1172e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE2M; 1173e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE5_5M; 1174e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE11M; 1175e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1176e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1177e3037485SYan-Hsuan Chuang *rate_num = 4; 1178e3037485SYan-Hsuan Chuang break; 1179e3037485SYan-Hsuan Chuang case 0xC24: 1180e3037485SYan-Hsuan Chuang case 0xE24: 1181e3037485SYan-Hsuan Chuang case 0x1824: 1182e3037485SYan-Hsuan Chuang case 0x1A24: 1183e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE6M; 1184e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE9M; 1185e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE12M; 1186e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE18M; 1187e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1188e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1189e3037485SYan-Hsuan Chuang *rate_num = 4; 1190e3037485SYan-Hsuan Chuang break; 1191e3037485SYan-Hsuan Chuang case 0xC28: 1192e3037485SYan-Hsuan Chuang case 0xE28: 1193e3037485SYan-Hsuan Chuang case 0x1828: 1194e3037485SYan-Hsuan Chuang case 0x1A28: 1195e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE24M; 1196e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE36M; 1197e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE48M; 1198e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE54M; 1199e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1200e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1201e3037485SYan-Hsuan Chuang *rate_num = 4; 1202e3037485SYan-Hsuan Chuang break; 1203e3037485SYan-Hsuan Chuang case 0xC2C: 1204e3037485SYan-Hsuan Chuang case 0xE2C: 1205e3037485SYan-Hsuan Chuang case 0x182C: 1206e3037485SYan-Hsuan Chuang case 0x1A2C: 1207e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS0; 1208e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS1; 1209e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS2; 1210e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS3; 1211e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1212e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1213e3037485SYan-Hsuan Chuang *rate_num = 4; 1214e3037485SYan-Hsuan Chuang break; 1215e3037485SYan-Hsuan Chuang case 0xC30: 1216e3037485SYan-Hsuan Chuang case 0xE30: 1217e3037485SYan-Hsuan Chuang case 0x1830: 1218e3037485SYan-Hsuan Chuang case 0x1A30: 1219e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS4; 1220e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS5; 1221e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS6; 1222e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS7; 1223e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1224e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1225e3037485SYan-Hsuan Chuang *rate_num = 4; 1226e3037485SYan-Hsuan Chuang break; 1227e3037485SYan-Hsuan Chuang case 0xC34: 1228e3037485SYan-Hsuan Chuang case 0xE34: 1229e3037485SYan-Hsuan Chuang case 0x1834: 1230e3037485SYan-Hsuan Chuang case 0x1A34: 1231e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS8; 1232e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS9; 1233e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS10; 1234e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS11; 1235e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1236e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1237e3037485SYan-Hsuan Chuang *rate_num = 4; 1238e3037485SYan-Hsuan Chuang break; 1239e3037485SYan-Hsuan Chuang case 0xC38: 1240e3037485SYan-Hsuan Chuang case 0xE38: 1241e3037485SYan-Hsuan Chuang case 0x1838: 1242e3037485SYan-Hsuan Chuang case 0x1A38: 1243e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS12; 1244e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS13; 1245e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS14; 1246e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS15; 1247e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1248e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1249e3037485SYan-Hsuan Chuang *rate_num = 4; 1250e3037485SYan-Hsuan Chuang break; 1251e3037485SYan-Hsuan Chuang case 0xC3C: 1252e3037485SYan-Hsuan Chuang case 0xE3C: 1253e3037485SYan-Hsuan Chuang case 0x183C: 1254e3037485SYan-Hsuan Chuang case 0x1A3C: 1255e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT1SS_MCS0; 1256e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT1SS_MCS1; 1257e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT1SS_MCS2; 1258e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT1SS_MCS3; 1259e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1260e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1261e3037485SYan-Hsuan Chuang *rate_num = 4; 1262e3037485SYan-Hsuan Chuang break; 1263e3037485SYan-Hsuan Chuang case 0xC40: 1264e3037485SYan-Hsuan Chuang case 0xE40: 1265e3037485SYan-Hsuan Chuang case 0x1840: 1266e3037485SYan-Hsuan Chuang case 0x1A40: 1267e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT1SS_MCS4; 1268e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT1SS_MCS5; 1269e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT1SS_MCS6; 1270e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT1SS_MCS7; 1271e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1272e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1273e3037485SYan-Hsuan Chuang *rate_num = 4; 1274e3037485SYan-Hsuan Chuang break; 1275e3037485SYan-Hsuan Chuang case 0xC44: 1276e3037485SYan-Hsuan Chuang case 0xE44: 1277e3037485SYan-Hsuan Chuang case 0x1844: 1278e3037485SYan-Hsuan Chuang case 0x1A44: 1279e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT1SS_MCS8; 1280e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT1SS_MCS9; 1281e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT2SS_MCS0; 1282e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT2SS_MCS1; 1283e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1284e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1285e3037485SYan-Hsuan Chuang *rate_num = 4; 1286e3037485SYan-Hsuan Chuang break; 1287e3037485SYan-Hsuan Chuang case 0xC48: 1288e3037485SYan-Hsuan Chuang case 0xE48: 1289e3037485SYan-Hsuan Chuang case 0x1848: 1290e3037485SYan-Hsuan Chuang case 0x1A48: 1291e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT2SS_MCS2; 1292e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT2SS_MCS3; 1293e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT2SS_MCS4; 1294e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT2SS_MCS5; 1295e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1296e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1297e3037485SYan-Hsuan Chuang *rate_num = 4; 1298e3037485SYan-Hsuan Chuang break; 1299e3037485SYan-Hsuan Chuang case 0xC4C: 1300e3037485SYan-Hsuan Chuang case 0xE4C: 1301e3037485SYan-Hsuan Chuang case 0x184C: 1302e3037485SYan-Hsuan Chuang case 0x1A4C: 1303e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT2SS_MCS6; 1304e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT2SS_MCS7; 1305e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT2SS_MCS8; 1306e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT2SS_MCS9; 1307e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1308e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1309e3037485SYan-Hsuan Chuang *rate_num = 4; 1310e3037485SYan-Hsuan Chuang break; 1311e3037485SYan-Hsuan Chuang case 0xCD8: 1312e3037485SYan-Hsuan Chuang case 0xED8: 1313e3037485SYan-Hsuan Chuang case 0x18D8: 1314e3037485SYan-Hsuan Chuang case 0x1AD8: 1315e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS16; 1316e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS17; 1317e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS18; 1318e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS19; 1319e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1320e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1321e3037485SYan-Hsuan Chuang *rate_num = 4; 1322e3037485SYan-Hsuan Chuang break; 1323e3037485SYan-Hsuan Chuang case 0xCDC: 1324e3037485SYan-Hsuan Chuang case 0xEDC: 1325e3037485SYan-Hsuan Chuang case 0x18DC: 1326e3037485SYan-Hsuan Chuang case 0x1ADC: 1327e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS20; 1328e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS21; 1329e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS22; 1330e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS23; 1331e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1332e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1333e3037485SYan-Hsuan Chuang *rate_num = 4; 1334e3037485SYan-Hsuan Chuang break; 1335e3037485SYan-Hsuan Chuang case 0xCE0: 1336e3037485SYan-Hsuan Chuang case 0xEE0: 1337e3037485SYan-Hsuan Chuang case 0x18E0: 1338e3037485SYan-Hsuan Chuang case 0x1AE0: 1339e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT3SS_MCS0; 1340e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT3SS_MCS1; 1341e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT3SS_MCS2; 1342e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT3SS_MCS3; 1343e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1344e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1345e3037485SYan-Hsuan Chuang *rate_num = 4; 1346e3037485SYan-Hsuan Chuang break; 1347e3037485SYan-Hsuan Chuang case 0xCE4: 1348e3037485SYan-Hsuan Chuang case 0xEE4: 1349e3037485SYan-Hsuan Chuang case 0x18E4: 1350e3037485SYan-Hsuan Chuang case 0x1AE4: 1351e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT3SS_MCS4; 1352e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT3SS_MCS5; 1353e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT3SS_MCS6; 1354e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT3SS_MCS7; 1355e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1356e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1357e3037485SYan-Hsuan Chuang *rate_num = 4; 1358e3037485SYan-Hsuan Chuang break; 1359e3037485SYan-Hsuan Chuang case 0xCE8: 1360e3037485SYan-Hsuan Chuang case 0xEE8: 1361e3037485SYan-Hsuan Chuang case 0x18E8: 1362e3037485SYan-Hsuan Chuang case 0x1AE8: 1363e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT3SS_MCS8; 1364e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT3SS_MCS9; 1365e3037485SYan-Hsuan Chuang for (i = 0; i < 2; ++i) 1366e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1367e3037485SYan-Hsuan Chuang *rate_num = 2; 1368e3037485SYan-Hsuan Chuang break; 1369e3037485SYan-Hsuan Chuang default: 1370e3037485SYan-Hsuan Chuang rtw_warn(rtwdev, "invalid tx power index addr 0x%08x\n", addr); 1371e3037485SYan-Hsuan Chuang break; 1372e3037485SYan-Hsuan Chuang } 1373e3037485SYan-Hsuan Chuang } 1374e3037485SYan-Hsuan Chuang 137543712199SYan-Hsuan Chuang static void rtw_phy_store_tx_power_by_rate(struct rtw_dev *rtwdev, 1376fa6dfe6bSYan-Hsuan Chuang u32 band, u32 rfpath, u32 txnum, 1377e3037485SYan-Hsuan Chuang u32 regaddr, u32 bitmask, u32 data) 1378e3037485SYan-Hsuan Chuang { 1379e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1380e3037485SYan-Hsuan Chuang u8 rate_num = 0; 1381e3037485SYan-Hsuan Chuang u8 rate; 1382e3037485SYan-Hsuan Chuang u8 rates[RTW_RF_PATH_MAX] = {0}; 1383e3037485SYan-Hsuan Chuang s8 offset; 1384e3037485SYan-Hsuan Chuang s8 pwr_by_rate[RTW_RF_PATH_MAX] = {0}; 1385e3037485SYan-Hsuan Chuang int i; 1386e3037485SYan-Hsuan Chuang 138743712199SYan-Hsuan Chuang rtw_phy_get_rate_values_of_txpwr_by_rate(rtwdev, regaddr, bitmask, data, 1388e3037485SYan-Hsuan Chuang rates, pwr_by_rate, &rate_num); 1389e3037485SYan-Hsuan Chuang 1390e3037485SYan-Hsuan Chuang if (WARN_ON(rfpath >= RTW_RF_PATH_MAX || 1391e3037485SYan-Hsuan Chuang (band != PHY_BAND_2G && band != PHY_BAND_5G) || 1392e3037485SYan-Hsuan Chuang rate_num > RTW_RF_PATH_MAX)) 1393e3037485SYan-Hsuan Chuang return; 1394e3037485SYan-Hsuan Chuang 1395e3037485SYan-Hsuan Chuang for (i = 0; i < rate_num; i++) { 1396e3037485SYan-Hsuan Chuang offset = pwr_by_rate[i]; 1397e3037485SYan-Hsuan Chuang rate = rates[i]; 1398e3037485SYan-Hsuan Chuang if (band == PHY_BAND_2G) 1399e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_2g[rfpath][rate] = offset; 1400e3037485SYan-Hsuan Chuang else if (band == PHY_BAND_5G) 1401e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_5g[rfpath][rate] = offset; 1402e3037485SYan-Hsuan Chuang else 1403e3037485SYan-Hsuan Chuang continue; 1404e3037485SYan-Hsuan Chuang } 1405e3037485SYan-Hsuan Chuang } 1406e3037485SYan-Hsuan Chuang 1407fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl) 1408fa6dfe6bSYan-Hsuan Chuang { 14090b8db87dSYan-Hsuan Chuang const struct rtw_phy_pg_cfg_pair *p = tbl->data; 14100b8db87dSYan-Hsuan Chuang const struct rtw_phy_pg_cfg_pair *end = p + tbl->size; 1411fa6dfe6bSYan-Hsuan Chuang 1412fa6dfe6bSYan-Hsuan Chuang for (; p < end; p++) { 1413fa6dfe6bSYan-Hsuan Chuang if (p->addr == 0xfe || p->addr == 0xffe) { 1414fa6dfe6bSYan-Hsuan Chuang msleep(50); 1415fa6dfe6bSYan-Hsuan Chuang continue; 1416fa6dfe6bSYan-Hsuan Chuang } 141743712199SYan-Hsuan Chuang rtw_phy_store_tx_power_by_rate(rtwdev, p->band, p->rf_path, 1418fa6dfe6bSYan-Hsuan Chuang p->tx_num, p->addr, p->bitmask, 1419fa6dfe6bSYan-Hsuan Chuang p->data); 1420fa6dfe6bSYan-Hsuan Chuang } 1421fa6dfe6bSYan-Hsuan Chuang } 1422449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_bb_pg); 1423fa6dfe6bSYan-Hsuan Chuang 1424fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_channel_idx_5g[RTW_MAX_CHANNEL_NUM_5G] = { 1425fa6dfe6bSYan-Hsuan Chuang 36, 38, 40, 42, 44, 46, 48, /* Band 1 */ 1426fa6dfe6bSYan-Hsuan Chuang 52, 54, 56, 58, 60, 62, 64, /* Band 2 */ 1427fa6dfe6bSYan-Hsuan Chuang 100, 102, 104, 106, 108, 110, 112, /* Band 3 */ 1428fa6dfe6bSYan-Hsuan Chuang 116, 118, 120, 122, 124, 126, 128, /* Band 3 */ 1429fa6dfe6bSYan-Hsuan Chuang 132, 134, 136, 138, 140, 142, 144, /* Band 3 */ 1430fa6dfe6bSYan-Hsuan Chuang 149, 151, 153, 155, 157, 159, 161, /* Band 4 */ 1431fa6dfe6bSYan-Hsuan Chuang 165, 167, 169, 171, 173, 175, 177}; /* Band 4 */ 1432fa6dfe6bSYan-Hsuan Chuang 1433fa6dfe6bSYan-Hsuan Chuang static int rtw_channel_to_idx(u8 band, u8 channel) 1434fa6dfe6bSYan-Hsuan Chuang { 1435fa6dfe6bSYan-Hsuan Chuang int ch_idx; 1436fa6dfe6bSYan-Hsuan Chuang u8 n_channel; 1437fa6dfe6bSYan-Hsuan Chuang 1438fa6dfe6bSYan-Hsuan Chuang if (band == PHY_BAND_2G) { 1439fa6dfe6bSYan-Hsuan Chuang ch_idx = channel - 1; 1440fa6dfe6bSYan-Hsuan Chuang n_channel = RTW_MAX_CHANNEL_NUM_2G; 1441fa6dfe6bSYan-Hsuan Chuang } else if (band == PHY_BAND_5G) { 1442fa6dfe6bSYan-Hsuan Chuang n_channel = RTW_MAX_CHANNEL_NUM_5G; 1443fa6dfe6bSYan-Hsuan Chuang for (ch_idx = 0; ch_idx < n_channel; ch_idx++) 1444fa6dfe6bSYan-Hsuan Chuang if (rtw_channel_idx_5g[ch_idx] == channel) 1445fa6dfe6bSYan-Hsuan Chuang break; 1446fa6dfe6bSYan-Hsuan Chuang } else { 1447fa6dfe6bSYan-Hsuan Chuang return -1; 1448fa6dfe6bSYan-Hsuan Chuang } 1449fa6dfe6bSYan-Hsuan Chuang 1450fa6dfe6bSYan-Hsuan Chuang if (ch_idx >= n_channel) 1451fa6dfe6bSYan-Hsuan Chuang return -1; 1452fa6dfe6bSYan-Hsuan Chuang 1453fa6dfe6bSYan-Hsuan Chuang return ch_idx; 1454fa6dfe6bSYan-Hsuan Chuang } 1455fa6dfe6bSYan-Hsuan Chuang 145643712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_limit(struct rtw_dev *rtwdev, u8 regd, u8 band, 1457fa6dfe6bSYan-Hsuan Chuang u8 bw, u8 rs, u8 ch, s8 pwr_limit) 1458fa6dfe6bSYan-Hsuan Chuang { 1459fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 14600d350f0aSTzu-En Huang u8 max_power_index = rtwdev->chip->max_power_index; 1461adf3c676SYan-Hsuan Chuang s8 ww; 1462fa6dfe6bSYan-Hsuan Chuang int ch_idx; 1463fa6dfe6bSYan-Hsuan Chuang 1464fa6dfe6bSYan-Hsuan Chuang pwr_limit = clamp_t(s8, pwr_limit, 14650d350f0aSTzu-En Huang -max_power_index, max_power_index); 1466fa6dfe6bSYan-Hsuan Chuang ch_idx = rtw_channel_to_idx(band, ch); 1467fa6dfe6bSYan-Hsuan Chuang 1468fa6dfe6bSYan-Hsuan Chuang if (regd >= RTW_REGD_MAX || bw >= RTW_CHANNEL_WIDTH_MAX || 1469fa6dfe6bSYan-Hsuan Chuang rs >= RTW_RATE_SECTION_MAX || ch_idx < 0) { 1470fa6dfe6bSYan-Hsuan Chuang WARN(1, 1471fa6dfe6bSYan-Hsuan Chuang "wrong txpwr_lmt regd=%u, band=%u bw=%u, rs=%u, ch_idx=%u, pwr_limit=%d\n", 1472fa6dfe6bSYan-Hsuan Chuang regd, band, bw, rs, ch_idx, pwr_limit); 1473fa6dfe6bSYan-Hsuan Chuang return; 1474fa6dfe6bSYan-Hsuan Chuang } 1475fa6dfe6bSYan-Hsuan Chuang 1476adf3c676SYan-Hsuan Chuang if (band == PHY_BAND_2G) { 1477fa6dfe6bSYan-Hsuan Chuang hal->tx_pwr_limit_2g[regd][bw][rs][ch_idx] = pwr_limit; 1478adf3c676SYan-Hsuan Chuang ww = hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx]; 1479adf3c676SYan-Hsuan Chuang ww = min_t(s8, ww, pwr_limit); 1480adf3c676SYan-Hsuan Chuang hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx] = ww; 1481adf3c676SYan-Hsuan Chuang } else if (band == PHY_BAND_5G) { 1482fa6dfe6bSYan-Hsuan Chuang hal->tx_pwr_limit_5g[regd][bw][rs][ch_idx] = pwr_limit; 1483adf3c676SYan-Hsuan Chuang ww = hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx]; 1484adf3c676SYan-Hsuan Chuang ww = min_t(s8, ww, pwr_limit); 1485adf3c676SYan-Hsuan Chuang hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx] = ww; 1486adf3c676SYan-Hsuan Chuang } 1487fa6dfe6bSYan-Hsuan Chuang } 1488fa6dfe6bSYan-Hsuan Chuang 148993f68a86SZong-Zhe Yang /* cross-reference 5G power limits if values are not assigned */ 149093f68a86SZong-Zhe Yang static void 149193f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt(struct rtw_dev *rtwdev, u8 regd, 149293f68a86SZong-Zhe Yang u8 bw, u8 ch_idx, u8 rs_ht, u8 rs_vht) 149393f68a86SZong-Zhe Yang { 149493f68a86SZong-Zhe Yang struct rtw_hal *hal = &rtwdev->hal; 14950d350f0aSTzu-En Huang u8 max_power_index = rtwdev->chip->max_power_index; 149693f68a86SZong-Zhe Yang s8 lmt_ht = hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx]; 149793f68a86SZong-Zhe Yang s8 lmt_vht = hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx]; 149893f68a86SZong-Zhe Yang 149993f68a86SZong-Zhe Yang if (lmt_ht == lmt_vht) 150093f68a86SZong-Zhe Yang return; 150193f68a86SZong-Zhe Yang 15020d350f0aSTzu-En Huang if (lmt_ht == max_power_index) 150393f68a86SZong-Zhe Yang hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx] = lmt_vht; 150493f68a86SZong-Zhe Yang 15050d350f0aSTzu-En Huang else if (lmt_vht == max_power_index) 150693f68a86SZong-Zhe Yang hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx] = lmt_ht; 150793f68a86SZong-Zhe Yang } 150893f68a86SZong-Zhe Yang 150993f68a86SZong-Zhe Yang /* cross-reference power limits for ht and vht */ 151093f68a86SZong-Zhe Yang static void 151193f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_rs(struct rtw_dev *rtwdev, u8 regd, u8 bw, u8 ch_idx) 151293f68a86SZong-Zhe Yang { 151393f68a86SZong-Zhe Yang u8 rs_idx, rs_ht, rs_vht; 151493f68a86SZong-Zhe Yang u8 rs_cmp[2][2] = {{RTW_RATE_SECTION_HT_1S, RTW_RATE_SECTION_VHT_1S}, 151593f68a86SZong-Zhe Yang {RTW_RATE_SECTION_HT_2S, RTW_RATE_SECTION_VHT_2S} }; 151693f68a86SZong-Zhe Yang 151793f68a86SZong-Zhe Yang for (rs_idx = 0; rs_idx < 2; rs_idx++) { 151893f68a86SZong-Zhe Yang rs_ht = rs_cmp[rs_idx][0]; 151993f68a86SZong-Zhe Yang rs_vht = rs_cmp[rs_idx][1]; 152093f68a86SZong-Zhe Yang 152193f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt(rtwdev, regd, bw, ch_idx, rs_ht, rs_vht); 152293f68a86SZong-Zhe Yang } 152393f68a86SZong-Zhe Yang } 152493f68a86SZong-Zhe Yang 152593f68a86SZong-Zhe Yang /* cross-reference power limits for 5G channels */ 152693f68a86SZong-Zhe Yang static void 152793f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt_by_ch(struct rtw_dev *rtwdev, u8 regd, u8 bw) 152893f68a86SZong-Zhe Yang { 152993f68a86SZong-Zhe Yang u8 ch_idx; 153093f68a86SZong-Zhe Yang 153193f68a86SZong-Zhe Yang for (ch_idx = 0; ch_idx < RTW_MAX_CHANNEL_NUM_5G; ch_idx++) 153293f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_rs(rtwdev, regd, bw, ch_idx); 153393f68a86SZong-Zhe Yang } 153493f68a86SZong-Zhe Yang 153593f68a86SZong-Zhe Yang /* cross-reference power limits for 20/40M bandwidth */ 153693f68a86SZong-Zhe Yang static void 153793f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_bw(struct rtw_dev *rtwdev, u8 regd) 153893f68a86SZong-Zhe Yang { 153993f68a86SZong-Zhe Yang u8 bw; 154093f68a86SZong-Zhe Yang 154193f68a86SZong-Zhe Yang for (bw = RTW_CHANNEL_WIDTH_20; bw <= RTW_CHANNEL_WIDTH_40; bw++) 154293f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt_by_ch(rtwdev, regd, bw); 154393f68a86SZong-Zhe Yang } 154493f68a86SZong-Zhe Yang 154593f68a86SZong-Zhe Yang /* cross-reference power limits */ 154693f68a86SZong-Zhe Yang static void rtw_xref_txpwr_lmt(struct rtw_dev *rtwdev) 154793f68a86SZong-Zhe Yang { 154893f68a86SZong-Zhe Yang u8 regd; 154993f68a86SZong-Zhe Yang 155093f68a86SZong-Zhe Yang for (regd = 0; regd < RTW_REGD_MAX; regd++) 155193f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_bw(rtwdev, regd); 155293f68a86SZong-Zhe Yang } 155393f68a86SZong-Zhe Yang 1554fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev, 1555fa6dfe6bSYan-Hsuan Chuang const struct rtw_table *tbl) 1556fa6dfe6bSYan-Hsuan Chuang { 15573457f86dSBrian Norris const struct rtw_txpwr_lmt_cfg_pair *p = tbl->data; 15583457f86dSBrian Norris const struct rtw_txpwr_lmt_cfg_pair *end = p + tbl->size; 1559fa6dfe6bSYan-Hsuan Chuang 1560fa6dfe6bSYan-Hsuan Chuang for (; p < end; p++) { 156143712199SYan-Hsuan Chuang rtw_phy_set_tx_power_limit(rtwdev, p->regd, p->band, 156243712199SYan-Hsuan Chuang p->bw, p->rs, p->ch, p->txpwr_lmt); 1563fa6dfe6bSYan-Hsuan Chuang } 156493f68a86SZong-Zhe Yang 156593f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt(rtwdev); 1566fa6dfe6bSYan-Hsuan Chuang } 1567449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_txpwr_lmt); 1568fa6dfe6bSYan-Hsuan Chuang 1569fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1570fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1571fa6dfe6bSYan-Hsuan Chuang { 1572fa6dfe6bSYan-Hsuan Chuang rtw_write8(rtwdev, addr, data); 1573fa6dfe6bSYan-Hsuan Chuang } 1574449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_mac); 1575fa6dfe6bSYan-Hsuan Chuang 1576fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1577fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1578fa6dfe6bSYan-Hsuan Chuang { 1579fa6dfe6bSYan-Hsuan Chuang rtw_write32(rtwdev, addr, data); 1580fa6dfe6bSYan-Hsuan Chuang } 1581449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_agc); 1582fa6dfe6bSYan-Hsuan Chuang 1583fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1584fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1585fa6dfe6bSYan-Hsuan Chuang { 1586fa6dfe6bSYan-Hsuan Chuang if (addr == 0xfe) 1587fa6dfe6bSYan-Hsuan Chuang msleep(50); 1588fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfd) 1589fa6dfe6bSYan-Hsuan Chuang mdelay(5); 1590fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfc) 1591fa6dfe6bSYan-Hsuan Chuang mdelay(1); 1592fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfb) 1593fa6dfe6bSYan-Hsuan Chuang usleep_range(50, 60); 1594fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfa) 1595fa6dfe6bSYan-Hsuan Chuang udelay(5); 1596fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xf9) 1597fa6dfe6bSYan-Hsuan Chuang udelay(1); 1598fa6dfe6bSYan-Hsuan Chuang else 1599fa6dfe6bSYan-Hsuan Chuang rtw_write32(rtwdev, addr, data); 1600fa6dfe6bSYan-Hsuan Chuang } 1601449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_bb); 1602fa6dfe6bSYan-Hsuan Chuang 1603fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1604fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1605fa6dfe6bSYan-Hsuan Chuang { 1606fa6dfe6bSYan-Hsuan Chuang if (addr == 0xffe) { 1607fa6dfe6bSYan-Hsuan Chuang msleep(50); 1608fa6dfe6bSYan-Hsuan Chuang } else if (addr == 0xfe) { 1609fa6dfe6bSYan-Hsuan Chuang usleep_range(100, 110); 1610fa6dfe6bSYan-Hsuan Chuang } else { 1611fa6dfe6bSYan-Hsuan Chuang rtw_write_rf(rtwdev, tbl->rf_path, addr, RFREG_MASK, data); 1612fa6dfe6bSYan-Hsuan Chuang udelay(1); 1613fa6dfe6bSYan-Hsuan Chuang } 1614fa6dfe6bSYan-Hsuan Chuang } 1615449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_rf); 1616fa6dfe6bSYan-Hsuan Chuang 1617fa6dfe6bSYan-Hsuan Chuang static void rtw_load_rfk_table(struct rtw_dev *rtwdev) 1618fa6dfe6bSYan-Hsuan Chuang { 1619fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 16205227c2eeSTzu-En Huang struct rtw_dpk_info *dpk_info = &rtwdev->dm_info.dpk_info; 1621fa6dfe6bSYan-Hsuan Chuang 1622fa6dfe6bSYan-Hsuan Chuang if (!chip->rfk_init_tbl) 1623fa6dfe6bSYan-Hsuan Chuang return; 1624fa6dfe6bSYan-Hsuan Chuang 16255227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1e24, BIT(17), 0x1); 16265227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1cd0, BIT(28), 0x1); 16275227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1cd0, BIT(29), 0x1); 16285227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1cd0, BIT(30), 0x1); 16295227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1cd0, BIT(31), 0x0); 16305227c2eeSTzu-En Huang 1631fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->rfk_init_tbl); 16325227c2eeSTzu-En Huang 1633891984bcSzhengbin dpk_info->is_dpk_pwr_on = true; 1634fa6dfe6bSYan-Hsuan Chuang } 1635fa6dfe6bSYan-Hsuan Chuang 1636fa6dfe6bSYan-Hsuan Chuang void rtw_phy_load_tables(struct rtw_dev *rtwdev) 1637fa6dfe6bSYan-Hsuan Chuang { 1638fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1639fa6dfe6bSYan-Hsuan Chuang u8 rf_path; 1640fa6dfe6bSYan-Hsuan Chuang 1641fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->mac_tbl); 1642fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->bb_tbl); 1643fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->agc_tbl); 1644fa6dfe6bSYan-Hsuan Chuang rtw_load_rfk_table(rtwdev); 1645fa6dfe6bSYan-Hsuan Chuang 1646fa6dfe6bSYan-Hsuan Chuang for (rf_path = 0; rf_path < rtwdev->hal.rf_path_num; rf_path++) { 1647fa6dfe6bSYan-Hsuan Chuang const struct rtw_table *tbl; 1648fa6dfe6bSYan-Hsuan Chuang 1649fa6dfe6bSYan-Hsuan Chuang tbl = chip->rf_tbl[rf_path]; 1650fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, tbl); 1651fa6dfe6bSYan-Hsuan Chuang } 1652fa6dfe6bSYan-Hsuan Chuang } 1653449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_load_tables); 1654fa6dfe6bSYan-Hsuan Chuang 16552ff25985SPing-Ke Shih static u8 rtw_get_channel_group(u8 channel, u8 rate) 1656fa6dfe6bSYan-Hsuan Chuang { 1657fa6dfe6bSYan-Hsuan Chuang switch (channel) { 1658fa6dfe6bSYan-Hsuan Chuang default: 1659fa6dfe6bSYan-Hsuan Chuang WARN_ON(1); 16605466aff8SGustavo A. R. Silva fallthrough; 1661fa6dfe6bSYan-Hsuan Chuang case 1: 1662fa6dfe6bSYan-Hsuan Chuang case 2: 1663fa6dfe6bSYan-Hsuan Chuang case 36: 1664fa6dfe6bSYan-Hsuan Chuang case 38: 1665fa6dfe6bSYan-Hsuan Chuang case 40: 1666fa6dfe6bSYan-Hsuan Chuang case 42: 1667fa6dfe6bSYan-Hsuan Chuang return 0; 1668fa6dfe6bSYan-Hsuan Chuang case 3: 1669fa6dfe6bSYan-Hsuan Chuang case 4: 1670fa6dfe6bSYan-Hsuan Chuang case 5: 1671fa6dfe6bSYan-Hsuan Chuang case 44: 1672fa6dfe6bSYan-Hsuan Chuang case 46: 1673fa6dfe6bSYan-Hsuan Chuang case 48: 1674fa6dfe6bSYan-Hsuan Chuang case 50: 1675fa6dfe6bSYan-Hsuan Chuang return 1; 1676fa6dfe6bSYan-Hsuan Chuang case 6: 1677fa6dfe6bSYan-Hsuan Chuang case 7: 1678fa6dfe6bSYan-Hsuan Chuang case 8: 1679fa6dfe6bSYan-Hsuan Chuang case 52: 1680fa6dfe6bSYan-Hsuan Chuang case 54: 1681fa6dfe6bSYan-Hsuan Chuang case 56: 1682fa6dfe6bSYan-Hsuan Chuang case 58: 1683fa6dfe6bSYan-Hsuan Chuang return 2; 1684fa6dfe6bSYan-Hsuan Chuang case 9: 1685fa6dfe6bSYan-Hsuan Chuang case 10: 1686fa6dfe6bSYan-Hsuan Chuang case 11: 1687fa6dfe6bSYan-Hsuan Chuang case 60: 1688fa6dfe6bSYan-Hsuan Chuang case 62: 1689fa6dfe6bSYan-Hsuan Chuang case 64: 1690fa6dfe6bSYan-Hsuan Chuang return 3; 1691fa6dfe6bSYan-Hsuan Chuang case 12: 1692fa6dfe6bSYan-Hsuan Chuang case 13: 1693fa6dfe6bSYan-Hsuan Chuang case 100: 1694fa6dfe6bSYan-Hsuan Chuang case 102: 1695fa6dfe6bSYan-Hsuan Chuang case 104: 1696fa6dfe6bSYan-Hsuan Chuang case 106: 1697fa6dfe6bSYan-Hsuan Chuang return 4; 1698fa6dfe6bSYan-Hsuan Chuang case 14: 16992ff25985SPing-Ke Shih return rate <= DESC_RATE11M ? 5 : 4; 1700fa6dfe6bSYan-Hsuan Chuang case 108: 1701fa6dfe6bSYan-Hsuan Chuang case 110: 1702fa6dfe6bSYan-Hsuan Chuang case 112: 1703fa6dfe6bSYan-Hsuan Chuang case 114: 1704fa6dfe6bSYan-Hsuan Chuang return 5; 1705fa6dfe6bSYan-Hsuan Chuang case 116: 1706fa6dfe6bSYan-Hsuan Chuang case 118: 1707fa6dfe6bSYan-Hsuan Chuang case 120: 1708fa6dfe6bSYan-Hsuan Chuang case 122: 1709fa6dfe6bSYan-Hsuan Chuang return 6; 1710fa6dfe6bSYan-Hsuan Chuang case 124: 1711fa6dfe6bSYan-Hsuan Chuang case 126: 1712fa6dfe6bSYan-Hsuan Chuang case 128: 1713fa6dfe6bSYan-Hsuan Chuang case 130: 1714fa6dfe6bSYan-Hsuan Chuang return 7; 1715fa6dfe6bSYan-Hsuan Chuang case 132: 1716fa6dfe6bSYan-Hsuan Chuang case 134: 1717fa6dfe6bSYan-Hsuan Chuang case 136: 1718fa6dfe6bSYan-Hsuan Chuang case 138: 1719fa6dfe6bSYan-Hsuan Chuang return 8; 1720fa6dfe6bSYan-Hsuan Chuang case 140: 1721fa6dfe6bSYan-Hsuan Chuang case 142: 1722fa6dfe6bSYan-Hsuan Chuang case 144: 1723fa6dfe6bSYan-Hsuan Chuang return 9; 1724fa6dfe6bSYan-Hsuan Chuang case 149: 1725fa6dfe6bSYan-Hsuan Chuang case 151: 1726fa6dfe6bSYan-Hsuan Chuang case 153: 1727fa6dfe6bSYan-Hsuan Chuang case 155: 1728fa6dfe6bSYan-Hsuan Chuang return 10; 1729fa6dfe6bSYan-Hsuan Chuang case 157: 1730fa6dfe6bSYan-Hsuan Chuang case 159: 1731fa6dfe6bSYan-Hsuan Chuang case 161: 1732fa6dfe6bSYan-Hsuan Chuang return 11; 1733fa6dfe6bSYan-Hsuan Chuang case 165: 1734fa6dfe6bSYan-Hsuan Chuang case 167: 1735fa6dfe6bSYan-Hsuan Chuang case 169: 1736fa6dfe6bSYan-Hsuan Chuang case 171: 1737fa6dfe6bSYan-Hsuan Chuang return 12; 1738fa6dfe6bSYan-Hsuan Chuang case 173: 1739fa6dfe6bSYan-Hsuan Chuang case 175: 1740fa6dfe6bSYan-Hsuan Chuang case 177: 1741fa6dfe6bSYan-Hsuan Chuang return 13; 1742fa6dfe6bSYan-Hsuan Chuang } 1743fa6dfe6bSYan-Hsuan Chuang } 1744fa6dfe6bSYan-Hsuan Chuang 17455227c2eeSTzu-En Huang static s8 rtw_phy_get_dis_dpd_by_rate_diff(struct rtw_dev *rtwdev, u16 rate) 17465227c2eeSTzu-En Huang { 17475227c2eeSTzu-En Huang struct rtw_chip_info *chip = rtwdev->chip; 17485227c2eeSTzu-En Huang s8 dpd_diff = 0; 17495227c2eeSTzu-En Huang 17505227c2eeSTzu-En Huang if (!chip->en_dis_dpd) 17515227c2eeSTzu-En Huang return 0; 17525227c2eeSTzu-En Huang 17535227c2eeSTzu-En Huang #define RTW_DPD_RATE_CHECK(_rate) \ 17545227c2eeSTzu-En Huang case DESC_RATE ## _rate: \ 17555227c2eeSTzu-En Huang if (DIS_DPD_RATE ## _rate & chip->dpd_ratemask) \ 17565227c2eeSTzu-En Huang dpd_diff = -6 * chip->txgi_factor; \ 17575227c2eeSTzu-En Huang break 17585227c2eeSTzu-En Huang 17595227c2eeSTzu-En Huang switch (rate) { 17605227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(6M); 17615227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(9M); 17625227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(MCS0); 17635227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(MCS1); 17645227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(MCS8); 17655227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(MCS9); 17665227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(VHT1SS_MCS0); 17675227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(VHT1SS_MCS1); 17685227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(VHT2SS_MCS0); 17695227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(VHT2SS_MCS1); 17705227c2eeSTzu-En Huang } 17715227c2eeSTzu-En Huang #undef RTW_DPD_RATE_CHECK 17725227c2eeSTzu-En Huang 17735227c2eeSTzu-En Huang return dpd_diff; 17745227c2eeSTzu-En Huang } 17755227c2eeSTzu-En Huang 177643712199SYan-Hsuan Chuang static u8 rtw_phy_get_2g_tx_power_index(struct rtw_dev *rtwdev, 1777fa6dfe6bSYan-Hsuan Chuang struct rtw_2g_txpwr_idx *pwr_idx_2g, 1778fa6dfe6bSYan-Hsuan Chuang enum rtw_bandwidth bandwidth, 1779fa6dfe6bSYan-Hsuan Chuang u8 rate, u8 group) 1780fa6dfe6bSYan-Hsuan Chuang { 1781fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1782fa6dfe6bSYan-Hsuan Chuang u8 tx_power; 1783fa6dfe6bSYan-Hsuan Chuang bool mcs_rate; 1784fa6dfe6bSYan-Hsuan Chuang bool above_2ss; 1785fa6dfe6bSYan-Hsuan Chuang u8 factor = chip->txgi_factor; 1786fa6dfe6bSYan-Hsuan Chuang 1787fa6dfe6bSYan-Hsuan Chuang if (rate <= DESC_RATE11M) 1788fa6dfe6bSYan-Hsuan Chuang tx_power = pwr_idx_2g->cck_base[group]; 1789fa6dfe6bSYan-Hsuan Chuang else 1790fa6dfe6bSYan-Hsuan Chuang tx_power = pwr_idx_2g->bw40_base[group]; 1791fa6dfe6bSYan-Hsuan Chuang 1792fa6dfe6bSYan-Hsuan Chuang if (rate >= DESC_RATE6M && rate <= DESC_RATE54M) 1793fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_1s_diff.ofdm * factor; 1794fa6dfe6bSYan-Hsuan Chuang 1795fa6dfe6bSYan-Hsuan Chuang mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) || 1796fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT1SS_MCS0 && 1797fa6dfe6bSYan-Hsuan Chuang rate <= DESC_RATEVHT2SS_MCS9); 1798fa6dfe6bSYan-Hsuan Chuang above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) || 1799fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT2SS_MCS0); 1800fa6dfe6bSYan-Hsuan Chuang 1801fa6dfe6bSYan-Hsuan Chuang if (!mcs_rate) 1802fa6dfe6bSYan-Hsuan Chuang return tx_power; 1803fa6dfe6bSYan-Hsuan Chuang 1804fa6dfe6bSYan-Hsuan Chuang switch (bandwidth) { 1805fa6dfe6bSYan-Hsuan Chuang default: 1806fa6dfe6bSYan-Hsuan Chuang WARN_ON(1); 18075466aff8SGustavo A. R. Silva fallthrough; 1808fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_20: 1809fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_1s_diff.bw20 * factor; 1810fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1811fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_2s_diff.bw20 * factor; 1812fa6dfe6bSYan-Hsuan Chuang break; 1813fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_40: 1814fa6dfe6bSYan-Hsuan Chuang /* bw40 is the base power */ 1815fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1816fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_2s_diff.bw40 * factor; 1817fa6dfe6bSYan-Hsuan Chuang break; 1818fa6dfe6bSYan-Hsuan Chuang } 1819fa6dfe6bSYan-Hsuan Chuang 1820fa6dfe6bSYan-Hsuan Chuang return tx_power; 1821fa6dfe6bSYan-Hsuan Chuang } 1822fa6dfe6bSYan-Hsuan Chuang 182343712199SYan-Hsuan Chuang static u8 rtw_phy_get_5g_tx_power_index(struct rtw_dev *rtwdev, 1824fa6dfe6bSYan-Hsuan Chuang struct rtw_5g_txpwr_idx *pwr_idx_5g, 1825fa6dfe6bSYan-Hsuan Chuang enum rtw_bandwidth bandwidth, 1826fa6dfe6bSYan-Hsuan Chuang u8 rate, u8 group) 1827fa6dfe6bSYan-Hsuan Chuang { 1828fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1829fa6dfe6bSYan-Hsuan Chuang u8 tx_power; 1830fa6dfe6bSYan-Hsuan Chuang u8 upper, lower; 1831fa6dfe6bSYan-Hsuan Chuang bool mcs_rate; 1832fa6dfe6bSYan-Hsuan Chuang bool above_2ss; 1833fa6dfe6bSYan-Hsuan Chuang u8 factor = chip->txgi_factor; 1834fa6dfe6bSYan-Hsuan Chuang 1835fa6dfe6bSYan-Hsuan Chuang tx_power = pwr_idx_5g->bw40_base[group]; 1836fa6dfe6bSYan-Hsuan Chuang 1837fa6dfe6bSYan-Hsuan Chuang mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) || 1838fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT1SS_MCS0 && 1839fa6dfe6bSYan-Hsuan Chuang rate <= DESC_RATEVHT2SS_MCS9); 1840fa6dfe6bSYan-Hsuan Chuang above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) || 1841fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT2SS_MCS0); 1842fa6dfe6bSYan-Hsuan Chuang 1843fa6dfe6bSYan-Hsuan Chuang if (!mcs_rate) { 1844fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_1s_diff.ofdm * factor; 1845fa6dfe6bSYan-Hsuan Chuang return tx_power; 1846fa6dfe6bSYan-Hsuan Chuang } 1847fa6dfe6bSYan-Hsuan Chuang 1848fa6dfe6bSYan-Hsuan Chuang switch (bandwidth) { 1849fa6dfe6bSYan-Hsuan Chuang default: 1850fa6dfe6bSYan-Hsuan Chuang WARN_ON(1); 18515466aff8SGustavo A. R. Silva fallthrough; 1852fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_20: 1853fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_1s_diff.bw20 * factor; 1854fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1855fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_2s_diff.bw20 * factor; 1856fa6dfe6bSYan-Hsuan Chuang break; 1857fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_40: 1858fa6dfe6bSYan-Hsuan Chuang /* bw40 is the base power */ 1859fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1860fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_2s_diff.bw40 * factor; 1861fa6dfe6bSYan-Hsuan Chuang break; 1862fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_80: 1863fa6dfe6bSYan-Hsuan Chuang /* the base idx of bw80 is the average of bw40+/bw40- */ 1864fa6dfe6bSYan-Hsuan Chuang lower = pwr_idx_5g->bw40_base[group]; 1865fa6dfe6bSYan-Hsuan Chuang upper = pwr_idx_5g->bw40_base[group + 1]; 1866fa6dfe6bSYan-Hsuan Chuang 1867fa6dfe6bSYan-Hsuan Chuang tx_power = (lower + upper) / 2; 1868fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->vht_1s_diff.bw80 * factor; 1869fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1870fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->vht_2s_diff.bw80 * factor; 1871fa6dfe6bSYan-Hsuan Chuang break; 1872fa6dfe6bSYan-Hsuan Chuang } 1873fa6dfe6bSYan-Hsuan Chuang 1874fa6dfe6bSYan-Hsuan Chuang return tx_power; 1875fa6dfe6bSYan-Hsuan Chuang } 1876fa6dfe6bSYan-Hsuan Chuang 187743712199SYan-Hsuan Chuang static s8 rtw_phy_get_tx_power_limit(struct rtw_dev *rtwdev, u8 band, 1878fa6dfe6bSYan-Hsuan Chuang enum rtw_bandwidth bw, u8 rf_path, 1879fa6dfe6bSYan-Hsuan Chuang u8 rate, u8 channel, u8 regd) 1880fa6dfe6bSYan-Hsuan Chuang { 1881fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 188293f68a86SZong-Zhe Yang u8 *cch_by_bw = hal->cch_by_bw; 18830d350f0aSTzu-En Huang s8 power_limit = (s8)rtwdev->chip->max_power_index; 1884fa6dfe6bSYan-Hsuan Chuang u8 rs; 1885fa6dfe6bSYan-Hsuan Chuang int ch_idx; 188693f68a86SZong-Zhe Yang u8 cur_bw, cur_ch; 188793f68a86SZong-Zhe Yang s8 cur_lmt; 1888fa6dfe6bSYan-Hsuan Chuang 188976403816SYan-Hsuan Chuang if (regd > RTW_REGD_WW) 18900d350f0aSTzu-En Huang return power_limit; 189176403816SYan-Hsuan Chuang 1892fa6dfe6bSYan-Hsuan Chuang if (rate >= DESC_RATE1M && rate <= DESC_RATE11M) 1893fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_CCK; 1894fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATE6M && rate <= DESC_RATE54M) 1895fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_OFDM; 1896fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS7) 1897fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_HT_1S; 1898fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) 1899fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_HT_2S; 1900fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEVHT1SS_MCS0 && rate <= DESC_RATEVHT1SS_MCS9) 1901fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_VHT_1S; 1902fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEVHT2SS_MCS0 && rate <= DESC_RATEVHT2SS_MCS9) 1903fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_VHT_2S; 1904fa6dfe6bSYan-Hsuan Chuang else 1905fa6dfe6bSYan-Hsuan Chuang goto err; 1906fa6dfe6bSYan-Hsuan Chuang 190793f68a86SZong-Zhe Yang /* only 20M BW with cck and ofdm */ 190893f68a86SZong-Zhe Yang if (rs == RTW_RATE_SECTION_CCK || rs == RTW_RATE_SECTION_OFDM) 190993f68a86SZong-Zhe Yang bw = RTW_CHANNEL_WIDTH_20; 191093f68a86SZong-Zhe Yang 191193f68a86SZong-Zhe Yang /* only 20/40M BW with ht */ 191293f68a86SZong-Zhe Yang if (rs == RTW_RATE_SECTION_HT_1S || rs == RTW_RATE_SECTION_HT_2S) 191393f68a86SZong-Zhe Yang bw = min_t(u8, bw, RTW_CHANNEL_WIDTH_40); 191493f68a86SZong-Zhe Yang 191593f68a86SZong-Zhe Yang /* select min power limit among [20M BW ~ current BW] */ 191693f68a86SZong-Zhe Yang for (cur_bw = RTW_CHANNEL_WIDTH_20; cur_bw <= bw; cur_bw++) { 191793f68a86SZong-Zhe Yang cur_ch = cch_by_bw[cur_bw]; 191893f68a86SZong-Zhe Yang 191993f68a86SZong-Zhe Yang ch_idx = rtw_channel_to_idx(band, cur_ch); 1920fa6dfe6bSYan-Hsuan Chuang if (ch_idx < 0) 1921fa6dfe6bSYan-Hsuan Chuang goto err; 1922fa6dfe6bSYan-Hsuan Chuang 192393f68a86SZong-Zhe Yang cur_lmt = cur_ch <= RTW_MAX_CHANNEL_NUM_2G ? 192493f68a86SZong-Zhe Yang hal->tx_pwr_limit_2g[regd][cur_bw][rs][ch_idx] : 192593f68a86SZong-Zhe Yang hal->tx_pwr_limit_5g[regd][cur_bw][rs][ch_idx]; 192693f68a86SZong-Zhe Yang 192793f68a86SZong-Zhe Yang power_limit = min_t(s8, cur_lmt, power_limit); 192893f68a86SZong-Zhe Yang } 1929fa6dfe6bSYan-Hsuan Chuang 1930fa6dfe6bSYan-Hsuan Chuang return power_limit; 1931fa6dfe6bSYan-Hsuan Chuang 1932fa6dfe6bSYan-Hsuan Chuang err: 1933fa6dfe6bSYan-Hsuan Chuang WARN(1, "invalid arguments, band=%d, bw=%d, path=%d, rate=%d, ch=%d\n", 1934fa6dfe6bSYan-Hsuan Chuang band, bw, rf_path, rate, channel); 19350d350f0aSTzu-En Huang return (s8)rtwdev->chip->max_power_index; 1936fa6dfe6bSYan-Hsuan Chuang } 1937fa6dfe6bSYan-Hsuan Chuang 1938b7414222SZong-Zhe Yang void rtw_get_tx_power_params(struct rtw_dev *rtwdev, u8 path, u8 rate, u8 bw, 1939b7414222SZong-Zhe Yang u8 ch, u8 regd, struct rtw_power_params *pwr_param) 1940fa6dfe6bSYan-Hsuan Chuang { 1941fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1942608d2a08SPing-Ke Shih struct rtw_dm_info *dm_info = &rtwdev->dm_info; 1943fa6dfe6bSYan-Hsuan Chuang struct rtw_txpwr_idx *pwr_idx; 1944b7414222SZong-Zhe Yang u8 group, band; 1945b7414222SZong-Zhe Yang u8 *base = &pwr_param->pwr_base; 1946b7414222SZong-Zhe Yang s8 *offset = &pwr_param->pwr_offset; 1947b7414222SZong-Zhe Yang s8 *limit = &pwr_param->pwr_limit; 1948608d2a08SPing-Ke Shih s8 *remnant = &pwr_param->pwr_remnant; 1949fa6dfe6bSYan-Hsuan Chuang 1950b7414222SZong-Zhe Yang pwr_idx = &rtwdev->efuse.txpwr_idx_table[path]; 19512ff25985SPing-Ke Shih group = rtw_get_channel_group(ch, rate); 1952fa6dfe6bSYan-Hsuan Chuang 1953fa6dfe6bSYan-Hsuan Chuang /* base power index for 2.4G/5G */ 19548575b534SYan-Hsuan Chuang if (IS_CH_2G_BAND(ch)) { 1955fa6dfe6bSYan-Hsuan Chuang band = PHY_BAND_2G; 1956b7414222SZong-Zhe Yang *base = rtw_phy_get_2g_tx_power_index(rtwdev, 1957fa6dfe6bSYan-Hsuan Chuang &pwr_idx->pwr_idx_2g, 1958b7414222SZong-Zhe Yang bw, rate, group); 1959b7414222SZong-Zhe Yang *offset = hal->tx_pwr_by_rate_offset_2g[path][rate]; 1960fa6dfe6bSYan-Hsuan Chuang } else { 1961fa6dfe6bSYan-Hsuan Chuang band = PHY_BAND_5G; 1962b7414222SZong-Zhe Yang *base = rtw_phy_get_5g_tx_power_index(rtwdev, 1963fa6dfe6bSYan-Hsuan Chuang &pwr_idx->pwr_idx_5g, 1964b7414222SZong-Zhe Yang bw, rate, group); 1965b7414222SZong-Zhe Yang *offset = hal->tx_pwr_by_rate_offset_5g[path][rate]; 1966fa6dfe6bSYan-Hsuan Chuang } 1967fa6dfe6bSYan-Hsuan Chuang 1968b7414222SZong-Zhe Yang *limit = rtw_phy_get_tx_power_limit(rtwdev, band, bw, path, 1969b7414222SZong-Zhe Yang rate, ch, regd); 1970608d2a08SPing-Ke Shih *remnant = (rate <= DESC_RATE11M ? dm_info->txagc_remnant_cck : 1971608d2a08SPing-Ke Shih dm_info->txagc_remnant_ofdm); 1972b7414222SZong-Zhe Yang } 1973fa6dfe6bSYan-Hsuan Chuang 1974b7414222SZong-Zhe Yang u8 1975b7414222SZong-Zhe Yang rtw_phy_get_tx_power_index(struct rtw_dev *rtwdev, u8 rf_path, u8 rate, 1976b7414222SZong-Zhe Yang enum rtw_bandwidth bandwidth, u8 channel, u8 regd) 1977b7414222SZong-Zhe Yang { 1978b7414222SZong-Zhe Yang struct rtw_power_params pwr_param = {0}; 1979b7414222SZong-Zhe Yang u8 tx_power; 1980b7414222SZong-Zhe Yang s8 offset; 1981b7414222SZong-Zhe Yang 1982b7414222SZong-Zhe Yang rtw_get_tx_power_params(rtwdev, rf_path, rate, bandwidth, 1983b7414222SZong-Zhe Yang channel, regd, &pwr_param); 1984b7414222SZong-Zhe Yang 1985b7414222SZong-Zhe Yang tx_power = pwr_param.pwr_base; 1986b7414222SZong-Zhe Yang offset = min_t(s8, pwr_param.pwr_offset, pwr_param.pwr_limit); 1987fa6dfe6bSYan-Hsuan Chuang 19885227c2eeSTzu-En Huang if (rtwdev->chip->en_dis_dpd) 19895227c2eeSTzu-En Huang offset += rtw_phy_get_dis_dpd_by_rate_diff(rtwdev, rate); 19905227c2eeSTzu-En Huang 1991608d2a08SPing-Ke Shih tx_power += offset + pwr_param.pwr_remnant; 1992fa6dfe6bSYan-Hsuan Chuang 1993fa6dfe6bSYan-Hsuan Chuang if (tx_power > rtwdev->chip->max_power_index) 1994fa6dfe6bSYan-Hsuan Chuang tx_power = rtwdev->chip->max_power_index; 1995fa6dfe6bSYan-Hsuan Chuang 1996fa6dfe6bSYan-Hsuan Chuang return tx_power; 1997fa6dfe6bSYan-Hsuan Chuang } 1998449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_get_tx_power_index); 1999fa6dfe6bSYan-Hsuan Chuang 200043712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_index_by_rs(struct rtw_dev *rtwdev, 2001226746fdSYan-Hsuan Chuang u8 ch, u8 path, u8 rs) 2002fa6dfe6bSYan-Hsuan Chuang { 2003fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 2004fa6dfe6bSYan-Hsuan Chuang u8 regd = rtwdev->regd.txpwr_regd; 2005fa6dfe6bSYan-Hsuan Chuang u8 *rates; 2006fa6dfe6bSYan-Hsuan Chuang u8 size; 2007fa6dfe6bSYan-Hsuan Chuang u8 rate; 2008fa6dfe6bSYan-Hsuan Chuang u8 pwr_idx; 2009fa6dfe6bSYan-Hsuan Chuang u8 bw; 2010fa6dfe6bSYan-Hsuan Chuang int i; 2011fa6dfe6bSYan-Hsuan Chuang 2012fa6dfe6bSYan-Hsuan Chuang if (rs >= RTW_RATE_SECTION_MAX) 2013fa6dfe6bSYan-Hsuan Chuang return; 2014fa6dfe6bSYan-Hsuan Chuang 2015fa6dfe6bSYan-Hsuan Chuang rates = rtw_rate_section[rs]; 2016fa6dfe6bSYan-Hsuan Chuang size = rtw_rate_size[rs]; 2017fa6dfe6bSYan-Hsuan Chuang bw = hal->current_band_width; 2018fa6dfe6bSYan-Hsuan Chuang for (i = 0; i < size; i++) { 2019fa6dfe6bSYan-Hsuan Chuang rate = rates[i]; 202043712199SYan-Hsuan Chuang pwr_idx = rtw_phy_get_tx_power_index(rtwdev, path, rate, 202143712199SYan-Hsuan Chuang bw, ch, regd); 2022fa6dfe6bSYan-Hsuan Chuang hal->tx_pwr_tbl[path][rate] = pwr_idx; 2023fa6dfe6bSYan-Hsuan Chuang } 2024fa6dfe6bSYan-Hsuan Chuang } 2025fa6dfe6bSYan-Hsuan Chuang 2026fa6dfe6bSYan-Hsuan Chuang /* set tx power level by path for each rates, note that the order of the rates 2027fa6dfe6bSYan-Hsuan Chuang * are *very* important, bacause 8822B/8821C combines every four bytes of tx 2028fa6dfe6bSYan-Hsuan Chuang * power index into a four-byte power index register, and calls set_tx_agc to 2029fa6dfe6bSYan-Hsuan Chuang * write these values into hardware 2030fa6dfe6bSYan-Hsuan Chuang */ 203143712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_level_by_path(struct rtw_dev *rtwdev, 203243712199SYan-Hsuan Chuang u8 ch, u8 path) 2033fa6dfe6bSYan-Hsuan Chuang { 2034fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 2035fa6dfe6bSYan-Hsuan Chuang u8 rs; 2036fa6dfe6bSYan-Hsuan Chuang 2037fa6dfe6bSYan-Hsuan Chuang /* do not need cck rates if we are not in 2.4G */ 2038fa6dfe6bSYan-Hsuan Chuang if (hal->current_band_type == RTW_BAND_2G) 2039fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_CCK; 2040fa6dfe6bSYan-Hsuan Chuang else 2041fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_OFDM; 2042fa6dfe6bSYan-Hsuan Chuang 2043fa6dfe6bSYan-Hsuan Chuang for (; rs < RTW_RATE_SECTION_MAX; rs++) 204443712199SYan-Hsuan Chuang rtw_phy_set_tx_power_index_by_rs(rtwdev, ch, path, rs); 2045fa6dfe6bSYan-Hsuan Chuang } 2046fa6dfe6bSYan-Hsuan Chuang 2047fa6dfe6bSYan-Hsuan Chuang void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel) 2048fa6dfe6bSYan-Hsuan Chuang { 2049fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 2050fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 2051fa6dfe6bSYan-Hsuan Chuang u8 path; 2052fa6dfe6bSYan-Hsuan Chuang 2053fa6dfe6bSYan-Hsuan Chuang mutex_lock(&hal->tx_power_mutex); 2054fa6dfe6bSYan-Hsuan Chuang 2055fa6dfe6bSYan-Hsuan Chuang for (path = 0; path < hal->rf_path_num; path++) 205643712199SYan-Hsuan Chuang rtw_phy_set_tx_power_level_by_path(rtwdev, channel, path); 2057fa6dfe6bSYan-Hsuan Chuang 2058fa6dfe6bSYan-Hsuan Chuang chip->ops->set_tx_power_index(rtwdev); 2059fa6dfe6bSYan-Hsuan Chuang mutex_unlock(&hal->tx_power_mutex); 2060fa6dfe6bSYan-Hsuan Chuang } 2061449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_set_tx_power_level); 2062fa6dfe6bSYan-Hsuan Chuang 206343712199SYan-Hsuan Chuang static void 206443712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(struct rtw_hal *hal, u8 path, 2065e3037485SYan-Hsuan Chuang u8 rs, u8 size, u8 *rates) 2066e3037485SYan-Hsuan Chuang { 2067e3037485SYan-Hsuan Chuang u8 rate; 2068e3037485SYan-Hsuan Chuang u8 base_idx, rate_idx; 2069e3037485SYan-Hsuan Chuang s8 base_2g, base_5g; 2070e3037485SYan-Hsuan Chuang 2071e3037485SYan-Hsuan Chuang if (rs >= RTW_RATE_SECTION_VHT_1S) 2072e3037485SYan-Hsuan Chuang base_idx = rates[size - 3]; 2073e3037485SYan-Hsuan Chuang else 2074e3037485SYan-Hsuan Chuang base_idx = rates[size - 1]; 2075e3037485SYan-Hsuan Chuang base_2g = hal->tx_pwr_by_rate_offset_2g[path][base_idx]; 2076e3037485SYan-Hsuan Chuang base_5g = hal->tx_pwr_by_rate_offset_5g[path][base_idx]; 2077e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_base_2g[path][rs] = base_2g; 2078e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_base_5g[path][rs] = base_5g; 2079e3037485SYan-Hsuan Chuang for (rate = 0; rate < size; rate++) { 2080e3037485SYan-Hsuan Chuang rate_idx = rates[rate]; 2081e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_2g[path][rate_idx] -= base_2g; 2082e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_5g[path][rate_idx] -= base_5g; 2083e3037485SYan-Hsuan Chuang } 2084e3037485SYan-Hsuan Chuang } 2085e3037485SYan-Hsuan Chuang 2086e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal) 2087e3037485SYan-Hsuan Chuang { 2088e3037485SYan-Hsuan Chuang u8 path; 2089e3037485SYan-Hsuan Chuang 2090e3037485SYan-Hsuan Chuang for (path = 0; path < RTW_RF_PATH_MAX; path++) { 209143712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 2092e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_CCK, 2093e3037485SYan-Hsuan Chuang rtw_cck_size, rtw_cck_rates); 209443712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 2095e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_OFDM, 2096e3037485SYan-Hsuan Chuang rtw_ofdm_size, rtw_ofdm_rates); 209743712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 2098e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_HT_1S, 2099e3037485SYan-Hsuan Chuang rtw_ht_1s_size, rtw_ht_1s_rates); 210043712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 2101e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_HT_2S, 2102e3037485SYan-Hsuan Chuang rtw_ht_2s_size, rtw_ht_2s_rates); 210343712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 2104e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_VHT_1S, 2105e3037485SYan-Hsuan Chuang rtw_vht_1s_size, rtw_vht_1s_rates); 210643712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 2107e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_VHT_2S, 2108e3037485SYan-Hsuan Chuang rtw_vht_2s_size, rtw_vht_2s_rates); 2109e3037485SYan-Hsuan Chuang } 2110e3037485SYan-Hsuan Chuang } 2111e3037485SYan-Hsuan Chuang 2112e3037485SYan-Hsuan Chuang static void 211343712199SYan-Hsuan Chuang __rtw_phy_tx_power_limit_config(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs) 2114e3037485SYan-Hsuan Chuang { 211552280149SYan-Hsuan Chuang s8 base; 2116e3037485SYan-Hsuan Chuang u8 ch; 2117e3037485SYan-Hsuan Chuang 2118e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) { 2119e3037485SYan-Hsuan Chuang base = hal->tx_pwr_by_rate_base_2g[0][rs]; 2120e3037485SYan-Hsuan Chuang hal->tx_pwr_limit_2g[regd][bw][rs][ch] -= base; 2121e3037485SYan-Hsuan Chuang } 2122e3037485SYan-Hsuan Chuang 2123e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) { 2124e3037485SYan-Hsuan Chuang base = hal->tx_pwr_by_rate_base_5g[0][rs]; 2125e3037485SYan-Hsuan Chuang hal->tx_pwr_limit_5g[regd][bw][rs][ch] -= base; 2126e3037485SYan-Hsuan Chuang } 2127e3037485SYan-Hsuan Chuang } 2128e3037485SYan-Hsuan Chuang 2129e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_limit_config(struct rtw_hal *hal) 2130e3037485SYan-Hsuan Chuang { 2131e3037485SYan-Hsuan Chuang u8 regd, bw, rs; 2132e3037485SYan-Hsuan Chuang 213393f68a86SZong-Zhe Yang /* default at channel 1 */ 213493f68a86SZong-Zhe Yang hal->cch_by_bw[RTW_CHANNEL_WIDTH_20] = 1; 213593f68a86SZong-Zhe Yang 2136e3037485SYan-Hsuan Chuang for (regd = 0; regd < RTW_REGD_MAX; regd++) 2137e3037485SYan-Hsuan Chuang for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++) 2138e3037485SYan-Hsuan Chuang for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++) 213943712199SYan-Hsuan Chuang __rtw_phy_tx_power_limit_config(hal, regd, bw, rs); 2140e3037485SYan-Hsuan Chuang } 2141e3037485SYan-Hsuan Chuang 21420d350f0aSTzu-En Huang static void rtw_phy_init_tx_power_limit(struct rtw_dev *rtwdev, 214343712199SYan-Hsuan Chuang u8 regd, u8 bw, u8 rs) 2144e3037485SYan-Hsuan Chuang { 21450d350f0aSTzu-En Huang struct rtw_hal *hal = &rtwdev->hal; 21460d350f0aSTzu-En Huang s8 max_power_index = (s8)rtwdev->chip->max_power_index; 2147e3037485SYan-Hsuan Chuang u8 ch; 2148e3037485SYan-Hsuan Chuang 2149e3037485SYan-Hsuan Chuang /* 2.4G channels */ 2150e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) 21510d350f0aSTzu-En Huang hal->tx_pwr_limit_2g[regd][bw][rs][ch] = max_power_index; 2152e3037485SYan-Hsuan Chuang 2153e3037485SYan-Hsuan Chuang /* 5G channels */ 2154e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) 21550d350f0aSTzu-En Huang hal->tx_pwr_limit_5g[regd][bw][rs][ch] = max_power_index; 2156e3037485SYan-Hsuan Chuang } 2157e3037485SYan-Hsuan Chuang 21580d350f0aSTzu-En Huang void rtw_phy_init_tx_power(struct rtw_dev *rtwdev) 2159e3037485SYan-Hsuan Chuang { 21600d350f0aSTzu-En Huang struct rtw_hal *hal = &rtwdev->hal; 2161e3037485SYan-Hsuan Chuang u8 regd, path, rate, rs, bw; 2162e3037485SYan-Hsuan Chuang 2163e3037485SYan-Hsuan Chuang /* init tx power by rate offset */ 2164e3037485SYan-Hsuan Chuang for (path = 0; path < RTW_RF_PATH_MAX; path++) { 2165e3037485SYan-Hsuan Chuang for (rate = 0; rate < DESC_RATE_MAX; rate++) { 2166e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_2g[path][rate] = 0; 2167e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_5g[path][rate] = 0; 2168e3037485SYan-Hsuan Chuang } 2169e3037485SYan-Hsuan Chuang } 2170e3037485SYan-Hsuan Chuang 2171e3037485SYan-Hsuan Chuang /* init tx power limit */ 2172e3037485SYan-Hsuan Chuang for (regd = 0; regd < RTW_REGD_MAX; regd++) 2173e3037485SYan-Hsuan Chuang for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++) 2174e3037485SYan-Hsuan Chuang for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++) 21750d350f0aSTzu-En Huang rtw_phy_init_tx_power_limit(rtwdev, regd, bw, 21760d350f0aSTzu-En Huang rs); 2177e3037485SYan-Hsuan Chuang } 2178c97ee3e0STzu-En Huang 2179c97ee3e0STzu-En Huang void rtw_phy_config_swing_table(struct rtw_dev *rtwdev, 2180c97ee3e0STzu-En Huang struct rtw_swing_table *swing_table) 2181c97ee3e0STzu-En Huang { 2182c97ee3e0STzu-En Huang const struct rtw_pwr_track_tbl *tbl = rtwdev->chip->pwr_track_tbl; 2183c97ee3e0STzu-En Huang u8 channel = rtwdev->hal.current_channel; 2184c97ee3e0STzu-En Huang 2185c97ee3e0STzu-En Huang if (IS_CH_2G_BAND(channel)) { 2186c97ee3e0STzu-En Huang if (rtwdev->dm_info.tx_rate <= DESC_RATE11M) { 2187c97ee3e0STzu-En Huang swing_table->p[RF_PATH_A] = tbl->pwrtrk_2g_ccka_p; 2188c97ee3e0STzu-En Huang swing_table->n[RF_PATH_A] = tbl->pwrtrk_2g_ccka_n; 2189c97ee3e0STzu-En Huang swing_table->p[RF_PATH_B] = tbl->pwrtrk_2g_cckb_p; 2190c97ee3e0STzu-En Huang swing_table->n[RF_PATH_B] = tbl->pwrtrk_2g_cckb_n; 2191c97ee3e0STzu-En Huang } else { 2192c97ee3e0STzu-En Huang swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p; 2193c97ee3e0STzu-En Huang swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n; 2194c97ee3e0STzu-En Huang swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p; 2195c97ee3e0STzu-En Huang swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n; 2196c97ee3e0STzu-En Huang } 2197c97ee3e0STzu-En Huang } else if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel)) { 2198c97ee3e0STzu-En Huang swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_1]; 2199c97ee3e0STzu-En Huang swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_1]; 2200c97ee3e0STzu-En Huang swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_1]; 2201c97ee3e0STzu-En Huang swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_1]; 2202c97ee3e0STzu-En Huang } else if (IS_CH_5G_BAND_3(channel)) { 2203c97ee3e0STzu-En Huang swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_2]; 2204c97ee3e0STzu-En Huang swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_2]; 2205c97ee3e0STzu-En Huang swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_2]; 2206c97ee3e0STzu-En Huang swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_2]; 2207c97ee3e0STzu-En Huang } else if (IS_CH_5G_BAND_4(channel)) { 2208c97ee3e0STzu-En Huang swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_3]; 2209c97ee3e0STzu-En Huang swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_3]; 2210c97ee3e0STzu-En Huang swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_3]; 2211c97ee3e0STzu-En Huang swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_3]; 2212c97ee3e0STzu-En Huang } else { 2213c97ee3e0STzu-En Huang swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p; 2214c97ee3e0STzu-En Huang swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n; 2215c97ee3e0STzu-En Huang swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p; 2216c97ee3e0STzu-En Huang swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n; 2217c97ee3e0STzu-En Huang } 2218c97ee3e0STzu-En Huang } 2219449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_config_swing_table); 2220c97ee3e0STzu-En Huang 2221c97ee3e0STzu-En Huang void rtw_phy_pwrtrack_avg(struct rtw_dev *rtwdev, u8 thermal, u8 path) 2222c97ee3e0STzu-En Huang { 2223c97ee3e0STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 2224c97ee3e0STzu-En Huang 2225c97ee3e0STzu-En Huang ewma_thermal_add(&dm_info->avg_thermal[path], thermal); 2226c97ee3e0STzu-En Huang dm_info->thermal_avg[path] = 2227c97ee3e0STzu-En Huang ewma_thermal_read(&dm_info->avg_thermal[path]); 2228c97ee3e0STzu-En Huang } 2229449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_avg); 2230c97ee3e0STzu-En Huang 2231c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_thermal_changed(struct rtw_dev *rtwdev, u8 thermal, 2232c97ee3e0STzu-En Huang u8 path) 2233c97ee3e0STzu-En Huang { 2234c97ee3e0STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 2235c97ee3e0STzu-En Huang u8 avg = ewma_thermal_read(&dm_info->avg_thermal[path]); 2236c97ee3e0STzu-En Huang 2237c97ee3e0STzu-En Huang if (avg == thermal) 2238c97ee3e0STzu-En Huang return false; 2239c97ee3e0STzu-En Huang 2240c97ee3e0STzu-En Huang return true; 2241c97ee3e0STzu-En Huang } 2242449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_thermal_changed); 2243c97ee3e0STzu-En Huang 2244c97ee3e0STzu-En Huang u8 rtw_phy_pwrtrack_get_delta(struct rtw_dev *rtwdev, u8 path) 2245c97ee3e0STzu-En Huang { 2246c97ee3e0STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 2247c97ee3e0STzu-En Huang u8 therm_avg, therm_efuse, therm_delta; 2248c97ee3e0STzu-En Huang 2249c97ee3e0STzu-En Huang therm_avg = dm_info->thermal_avg[path]; 2250c97ee3e0STzu-En Huang therm_efuse = rtwdev->efuse.thermal_meter[path]; 2251c97ee3e0STzu-En Huang therm_delta = abs(therm_avg - therm_efuse); 2252c97ee3e0STzu-En Huang 2253c97ee3e0STzu-En Huang return min_t(u8, therm_delta, RTW_PWR_TRK_TBL_SZ - 1); 2254c97ee3e0STzu-En Huang } 2255449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_get_delta); 2256c97ee3e0STzu-En Huang 2257c97ee3e0STzu-En Huang s8 rtw_phy_pwrtrack_get_pwridx(struct rtw_dev *rtwdev, 2258c97ee3e0STzu-En Huang struct rtw_swing_table *swing_table, 2259c97ee3e0STzu-En Huang u8 tbl_path, u8 therm_path, u8 delta) 2260c97ee3e0STzu-En Huang { 2261c97ee3e0STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 2262c97ee3e0STzu-En Huang const u8 *delta_swing_table_idx_pos; 2263c97ee3e0STzu-En Huang const u8 *delta_swing_table_idx_neg; 2264c97ee3e0STzu-En Huang 2265c97ee3e0STzu-En Huang if (delta >= RTW_PWR_TRK_TBL_SZ) { 2266c97ee3e0STzu-En Huang rtw_warn(rtwdev, "power track table overflow\n"); 2267c97ee3e0STzu-En Huang return 0; 2268c97ee3e0STzu-En Huang } 2269c97ee3e0STzu-En Huang 2270baff8da6SColin Ian King if (!swing_table) { 2271c97ee3e0STzu-En Huang rtw_warn(rtwdev, "swing table not configured\n"); 2272c97ee3e0STzu-En Huang return 0; 2273c97ee3e0STzu-En Huang } 2274c97ee3e0STzu-En Huang 2275c97ee3e0STzu-En Huang delta_swing_table_idx_pos = swing_table->p[tbl_path]; 2276c97ee3e0STzu-En Huang delta_swing_table_idx_neg = swing_table->n[tbl_path]; 2277c97ee3e0STzu-En Huang 2278c97ee3e0STzu-En Huang if (!delta_swing_table_idx_pos || !delta_swing_table_idx_neg) { 2279c97ee3e0STzu-En Huang rtw_warn(rtwdev, "invalid swing table index\n"); 2280c97ee3e0STzu-En Huang return 0; 2281c97ee3e0STzu-En Huang } 2282c97ee3e0STzu-En Huang 2283c97ee3e0STzu-En Huang if (dm_info->thermal_avg[therm_path] > 2284c97ee3e0STzu-En Huang rtwdev->efuse.thermal_meter[therm_path]) 2285c97ee3e0STzu-En Huang return delta_swing_table_idx_pos[delta]; 2286c97ee3e0STzu-En Huang else 2287c97ee3e0STzu-En Huang return -delta_swing_table_idx_neg[delta]; 2288c97ee3e0STzu-En Huang } 2289449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_get_pwridx); 2290c97ee3e0STzu-En Huang 22917ae7784eSPo-Hao Huang bool rtw_phy_pwrtrack_need_lck(struct rtw_dev *rtwdev) 22927ae7784eSPo-Hao Huang { 22937ae7784eSPo-Hao Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 22947ae7784eSPo-Hao Huang u8 delta_lck; 22957ae7784eSPo-Hao Huang 22967ae7784eSPo-Hao Huang delta_lck = abs(dm_info->thermal_avg[0] - dm_info->thermal_meter_lck); 22977ae7784eSPo-Hao Huang if (delta_lck >= rtwdev->chip->lck_threshold) { 22987ae7784eSPo-Hao Huang dm_info->thermal_meter_lck = dm_info->thermal_avg[0]; 22997ae7784eSPo-Hao Huang return true; 23007ae7784eSPo-Hao Huang } 23017ae7784eSPo-Hao Huang return false; 23027ae7784eSPo-Hao Huang } 23037ae7784eSPo-Hao Huang EXPORT_SYMBOL(rtw_phy_pwrtrack_need_lck); 23047ae7784eSPo-Hao Huang 2305c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_need_iqk(struct rtw_dev *rtwdev) 2306c97ee3e0STzu-En Huang { 2307c97ee3e0STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 2308c97ee3e0STzu-En Huang u8 delta_iqk; 2309c97ee3e0STzu-En Huang 2310c97ee3e0STzu-En Huang delta_iqk = abs(dm_info->thermal_avg[0] - dm_info->thermal_meter_k); 2311c97ee3e0STzu-En Huang if (delta_iqk >= rtwdev->chip->iqk_threshold) { 2312c97ee3e0STzu-En Huang dm_info->thermal_meter_k = dm_info->thermal_avg[0]; 2313c97ee3e0STzu-En Huang return true; 2314c97ee3e0STzu-En Huang } 2315c97ee3e0STzu-En Huang return false; 2316c97ee3e0STzu-En Huang } 2317449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_need_iqk); 2318