xref: /openbmc/linux/drivers/net/wireless/realtek/rtw88/phy.c (revision fa6dfe6bff246ddd5be3cfe81637f137acd6c294)
1e3037485SYan-Hsuan Chuang // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2e3037485SYan-Hsuan Chuang /* Copyright(c) 2018-2019  Realtek Corporation
3e3037485SYan-Hsuan Chuang  */
4e3037485SYan-Hsuan Chuang 
5e3037485SYan-Hsuan Chuang #include <linux/bcd.h>
6e3037485SYan-Hsuan Chuang 
7e3037485SYan-Hsuan Chuang #include "main.h"
8e3037485SYan-Hsuan Chuang #include "reg.h"
9e3037485SYan-Hsuan Chuang #include "fw.h"
10e3037485SYan-Hsuan Chuang #include "phy.h"
11e3037485SYan-Hsuan Chuang #include "debug.h"
12e3037485SYan-Hsuan Chuang 
13e3037485SYan-Hsuan Chuang struct phy_cfg_pair {
14e3037485SYan-Hsuan Chuang 	u32 addr;
15e3037485SYan-Hsuan Chuang 	u32 data;
16e3037485SYan-Hsuan Chuang };
17e3037485SYan-Hsuan Chuang 
18e3037485SYan-Hsuan Chuang union phy_table_tile {
19e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond;
20e3037485SYan-Hsuan Chuang 	struct phy_cfg_pair cfg;
21e3037485SYan-Hsuan Chuang };
22e3037485SYan-Hsuan Chuang 
23e3037485SYan-Hsuan Chuang struct phy_pg_cfg_pair {
24e3037485SYan-Hsuan Chuang 	u32 band;
25e3037485SYan-Hsuan Chuang 	u32 rf_path;
26e3037485SYan-Hsuan Chuang 	u32 tx_num;
27e3037485SYan-Hsuan Chuang 	u32 addr;
28e3037485SYan-Hsuan Chuang 	u32 bitmask;
29e3037485SYan-Hsuan Chuang 	u32 data;
30e3037485SYan-Hsuan Chuang };
31e3037485SYan-Hsuan Chuang 
32e3037485SYan-Hsuan Chuang struct txpwr_lmt_cfg_pair {
33e3037485SYan-Hsuan Chuang 	u8 regd;
34e3037485SYan-Hsuan Chuang 	u8 band;
35e3037485SYan-Hsuan Chuang 	u8 bw;
36e3037485SYan-Hsuan Chuang 	u8 rs;
37e3037485SYan-Hsuan Chuang 	u8 ch;
38e3037485SYan-Hsuan Chuang 	s8 txpwr_lmt;
39e3037485SYan-Hsuan Chuang };
40e3037485SYan-Hsuan Chuang 
41e3037485SYan-Hsuan Chuang static const u32 db_invert_table[12][8] = {
42e3037485SYan-Hsuan Chuang 	{10,		13,		16,		20,
43e3037485SYan-Hsuan Chuang 	 25,		32,		40,		50},
44e3037485SYan-Hsuan Chuang 	{64,		80,		101,		128,
45e3037485SYan-Hsuan Chuang 	 160,		201,		256,		318},
46e3037485SYan-Hsuan Chuang 	{401,		505,		635,		800,
47e3037485SYan-Hsuan Chuang 	 1007,		1268,		1596,		2010},
48e3037485SYan-Hsuan Chuang 	{316,		398,		501,		631,
49e3037485SYan-Hsuan Chuang 	 794,		1000,		1259,		1585},
50e3037485SYan-Hsuan Chuang 	{1995,		2512,		3162,		3981,
51e3037485SYan-Hsuan Chuang 	 5012,		6310,		7943,		10000},
52e3037485SYan-Hsuan Chuang 	{12589,		15849,		19953,		25119,
53e3037485SYan-Hsuan Chuang 	 31623,		39811,		50119,		63098},
54e3037485SYan-Hsuan Chuang 	{79433,		100000,		125893,		158489,
55e3037485SYan-Hsuan Chuang 	 199526,	251189,		316228,		398107},
56e3037485SYan-Hsuan Chuang 	{501187,	630957,		794328,		1000000,
57e3037485SYan-Hsuan Chuang 	 1258925,	1584893,	1995262,	2511886},
58e3037485SYan-Hsuan Chuang 	{3162278,	3981072,	5011872,	6309573,
59e3037485SYan-Hsuan Chuang 	 7943282,	1000000,	12589254,	15848932},
60e3037485SYan-Hsuan Chuang 	{19952623,	25118864,	31622777,	39810717,
61e3037485SYan-Hsuan Chuang 	 50118723,	63095734,	79432823,	100000000},
62e3037485SYan-Hsuan Chuang 	{125892541,	158489319,	199526232,	251188643,
63e3037485SYan-Hsuan Chuang 	 316227766,	398107171,	501187234,	630957345},
64e3037485SYan-Hsuan Chuang 	{794328235,	1000000000,	1258925412,	1584893192,
65e3037485SYan-Hsuan Chuang 	 1995262315,	2511886432U,	3162277660U,	3981071706U}
66e3037485SYan-Hsuan Chuang };
67e3037485SYan-Hsuan Chuang 
68*fa6dfe6bSYan-Hsuan Chuang u8 rtw_cck_rates[] = { DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M, DESC_RATE11M };
69*fa6dfe6bSYan-Hsuan Chuang u8 rtw_ofdm_rates[] = {
70*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE6M,  DESC_RATE9M,  DESC_RATE12M,
71*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE18M, DESC_RATE24M, DESC_RATE36M,
72*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE48M, DESC_RATE54M
73*fa6dfe6bSYan-Hsuan Chuang };
74*fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_1s_rates[] = {
75*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2,
76*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5,
77*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS6, DESC_RATEMCS7
78*fa6dfe6bSYan-Hsuan Chuang };
79*fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_2s_rates[] = {
80*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS8,  DESC_RATEMCS9,  DESC_RATEMCS10,
81*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS11, DESC_RATEMCS12, DESC_RATEMCS13,
82*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS14, DESC_RATEMCS15
83*fa6dfe6bSYan-Hsuan Chuang };
84*fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_1s_rates[] = {
85*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1,
86*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3,
87*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5,
88*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7,
89*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9
90*fa6dfe6bSYan-Hsuan Chuang };
91*fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_2s_rates[] = {
92*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1,
93*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3,
94*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5,
95*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7,
96*fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9
97*fa6dfe6bSYan-Hsuan Chuang };
98*fa6dfe6bSYan-Hsuan Chuang u8 *rtw_rate_section[RTW_RATE_SECTION_MAX] = {
99*fa6dfe6bSYan-Hsuan Chuang 	rtw_cck_rates, rtw_ofdm_rates,
100*fa6dfe6bSYan-Hsuan Chuang 	rtw_ht_1s_rates, rtw_ht_2s_rates,
101*fa6dfe6bSYan-Hsuan Chuang 	rtw_vht_1s_rates, rtw_vht_2s_rates
102*fa6dfe6bSYan-Hsuan Chuang };
103*fa6dfe6bSYan-Hsuan Chuang u8 rtw_rate_size[RTW_RATE_SECTION_MAX] = {
104*fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_cck_rates),
105*fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ofdm_rates),
106*fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_1s_rates),
107*fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_2s_rates),
108*fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_1s_rates),
109*fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_2s_rates)
110*fa6dfe6bSYan-Hsuan Chuang };
111*fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_cck_size = ARRAY_SIZE(rtw_cck_rates);
112*fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ofdm_size = ARRAY_SIZE(rtw_ofdm_rates);
113*fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_1s_size = ARRAY_SIZE(rtw_ht_1s_rates);
114*fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_2s_size = ARRAY_SIZE(rtw_ht_2s_rates);
115*fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_1s_size = ARRAY_SIZE(rtw_vht_1s_rates);
116*fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_2s_size = ARRAY_SIZE(rtw_vht_2s_rates);
117*fa6dfe6bSYan-Hsuan Chuang 
118e3037485SYan-Hsuan Chuang enum rtw_phy_band_type {
119e3037485SYan-Hsuan Chuang 	PHY_BAND_2G	= 0,
120e3037485SYan-Hsuan Chuang 	PHY_BAND_5G	= 1,
121e3037485SYan-Hsuan Chuang };
122e3037485SYan-Hsuan Chuang 
123e3037485SYan-Hsuan Chuang void rtw_phy_init(struct rtw_dev *rtwdev)
124e3037485SYan-Hsuan Chuang {
125e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
126e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
127e3037485SYan-Hsuan Chuang 	u32 addr, mask;
128e3037485SYan-Hsuan Chuang 
129e3037485SYan-Hsuan Chuang 	dm_info->fa_history[3] = 0;
130e3037485SYan-Hsuan Chuang 	dm_info->fa_history[2] = 0;
131e3037485SYan-Hsuan Chuang 	dm_info->fa_history[1] = 0;
132e3037485SYan-Hsuan Chuang 	dm_info->fa_history[0] = 0;
133e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = 0;
134e3037485SYan-Hsuan Chuang 	dm_info->igi_history[3] = 0;
135e3037485SYan-Hsuan Chuang 	dm_info->igi_history[2] = 0;
136e3037485SYan-Hsuan Chuang 	dm_info->igi_history[1] = 0;
137e3037485SYan-Hsuan Chuang 
138e3037485SYan-Hsuan Chuang 	addr = chip->dig[0].addr;
139e3037485SYan-Hsuan Chuang 	mask = chip->dig[0].mask;
140e3037485SYan-Hsuan Chuang 	dm_info->igi_history[0] = rtw_read32_mask(rtwdev, addr, mask);
141e3037485SYan-Hsuan Chuang }
142e3037485SYan-Hsuan Chuang 
143e3037485SYan-Hsuan Chuang void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi)
144e3037485SYan-Hsuan Chuang {
145e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
146e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
147e3037485SYan-Hsuan Chuang 	u32 addr, mask;
148e3037485SYan-Hsuan Chuang 	u8 path;
149e3037485SYan-Hsuan Chuang 
150e3037485SYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++) {
151e3037485SYan-Hsuan Chuang 		addr = chip->dig[path].addr;
152e3037485SYan-Hsuan Chuang 		mask = chip->dig[path].mask;
153e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, addr, mask, igi);
154e3037485SYan-Hsuan Chuang 	}
155e3037485SYan-Hsuan Chuang }
156e3037485SYan-Hsuan Chuang 
157e3037485SYan-Hsuan Chuang static void rtw_phy_stat_false_alarm(struct rtw_dev *rtwdev)
158e3037485SYan-Hsuan Chuang {
159e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
160e3037485SYan-Hsuan Chuang 
161e3037485SYan-Hsuan Chuang 	chip->ops->false_alarm_statistics(rtwdev);
162e3037485SYan-Hsuan Chuang }
163e3037485SYan-Hsuan Chuang 
164e3037485SYan-Hsuan Chuang #define RA_FLOOR_TABLE_SIZE	7
165e3037485SYan-Hsuan Chuang #define RA_FLOOR_UP_GAP		3
166e3037485SYan-Hsuan Chuang 
167e3037485SYan-Hsuan Chuang static u8 rtw_phy_get_rssi_level(u8 old_level, u8 rssi)
168e3037485SYan-Hsuan Chuang {
169e3037485SYan-Hsuan Chuang 	u8 table[RA_FLOOR_TABLE_SIZE] = {20, 34, 38, 42, 46, 50, 100};
170e3037485SYan-Hsuan Chuang 	u8 new_level = 0;
171e3037485SYan-Hsuan Chuang 	int i;
172e3037485SYan-Hsuan Chuang 
173e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++)
174e3037485SYan-Hsuan Chuang 		if (i >= old_level)
175e3037485SYan-Hsuan Chuang 			table[i] += RA_FLOOR_UP_GAP;
176e3037485SYan-Hsuan Chuang 
177e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) {
178e3037485SYan-Hsuan Chuang 		if (rssi < table[i]) {
179e3037485SYan-Hsuan Chuang 			new_level = i;
180e3037485SYan-Hsuan Chuang 			break;
181e3037485SYan-Hsuan Chuang 		}
182e3037485SYan-Hsuan Chuang 	}
183e3037485SYan-Hsuan Chuang 
184e3037485SYan-Hsuan Chuang 	return new_level;
185e3037485SYan-Hsuan Chuang }
186e3037485SYan-Hsuan Chuang 
187e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data {
188e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev;
189e3037485SYan-Hsuan Chuang 	u8 min_rssi;
190e3037485SYan-Hsuan Chuang };
191e3037485SYan-Hsuan Chuang 
192e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi_iter(void *data, struct ieee80211_sta *sta)
193e3037485SYan-Hsuan Chuang {
194e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data *iter_data = data;
195e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = iter_data->rtwdev;
196e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
197a24bad74SYan-Hsuan Chuang 	u8 rssi;
198e3037485SYan-Hsuan Chuang 
199e3037485SYan-Hsuan Chuang 	rssi = ewma_rssi_read(&si->avg_rssi);
200a24bad74SYan-Hsuan Chuang 	si->rssi_level = rtw_phy_get_rssi_level(si->rssi_level, rssi);
201e3037485SYan-Hsuan Chuang 
202e3037485SYan-Hsuan Chuang 	rtw_fw_send_rssi_info(rtwdev, si);
203e3037485SYan-Hsuan Chuang 
204e3037485SYan-Hsuan Chuang 	iter_data->min_rssi = min_t(u8, rssi, iter_data->min_rssi);
205e3037485SYan-Hsuan Chuang }
206e3037485SYan-Hsuan Chuang 
207e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi(struct rtw_dev *rtwdev)
208e3037485SYan-Hsuan Chuang {
209e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
210e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data data = {};
211e3037485SYan-Hsuan Chuang 
212e3037485SYan-Hsuan Chuang 	data.rtwdev = rtwdev;
213e3037485SYan-Hsuan Chuang 	data.min_rssi = U8_MAX;
214e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_stat_rssi_iter, &data);
215e3037485SYan-Hsuan Chuang 
216e3037485SYan-Hsuan Chuang 	dm_info->pre_min_rssi = dm_info->min_rssi;
217e3037485SYan-Hsuan Chuang 	dm_info->min_rssi = data.min_rssi;
218e3037485SYan-Hsuan Chuang }
219e3037485SYan-Hsuan Chuang 
220e3037485SYan-Hsuan Chuang static void rtw_phy_statistics(struct rtw_dev *rtwdev)
221e3037485SYan-Hsuan Chuang {
222e3037485SYan-Hsuan Chuang 	rtw_phy_stat_rssi(rtwdev);
223e3037485SYan-Hsuan Chuang 	rtw_phy_stat_false_alarm(rtwdev);
224e3037485SYan-Hsuan Chuang }
225e3037485SYan-Hsuan Chuang 
226e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_LOW			250
227e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_HIGH			500
228e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_EXTRA_HIGH		750
229e3037485SYan-Hsuan Chuang #define DIG_PERF_MAX				0x5a
230e3037485SYan-Hsuan Chuang #define DIG_PERF_MID				0x40
231e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_LOW			2000
232e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_HIGH			4000
233e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_EXTRA_HIGH		5000
234e3037485SYan-Hsuan Chuang #define DIG_CVRG_MAX				0x2a
235e3037485SYan-Hsuan Chuang #define DIG_CVRG_MID				0x26
236e3037485SYan-Hsuan Chuang #define DIG_CVRG_MIN				0x1c
237e3037485SYan-Hsuan Chuang #define DIG_RSSI_GAIN_OFFSET			15
238e3037485SYan-Hsuan Chuang 
239e3037485SYan-Hsuan Chuang static bool
240e3037485SYan-Hsuan Chuang rtw_phy_dig_check_damping(struct rtw_dm_info *dm_info)
241e3037485SYan-Hsuan Chuang {
242e3037485SYan-Hsuan Chuang 	u16 fa_lo = DIG_PERF_FA_TH_LOW;
243e3037485SYan-Hsuan Chuang 	u16 fa_hi = DIG_PERF_FA_TH_HIGH;
244e3037485SYan-Hsuan Chuang 	u16 *fa_history;
245e3037485SYan-Hsuan Chuang 	u8 *igi_history;
246e3037485SYan-Hsuan Chuang 	u8 damping_rssi;
247e3037485SYan-Hsuan Chuang 	u8 min_rssi;
248e3037485SYan-Hsuan Chuang 	u8 diff;
249e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
250e3037485SYan-Hsuan Chuang 	bool damping = false;
251e3037485SYan-Hsuan Chuang 
252e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
253e3037485SYan-Hsuan Chuang 	if (dm_info->damping) {
254e3037485SYan-Hsuan Chuang 		damping_rssi = dm_info->damping_rssi;
255e3037485SYan-Hsuan Chuang 		diff = min_rssi > damping_rssi ? min_rssi - damping_rssi :
256e3037485SYan-Hsuan Chuang 						 damping_rssi - min_rssi;
257e3037485SYan-Hsuan Chuang 		if (diff > 3 || dm_info->damping_cnt++ > 20) {
258e3037485SYan-Hsuan Chuang 			dm_info->damping = false;
259e3037485SYan-Hsuan Chuang 			return false;
260e3037485SYan-Hsuan Chuang 		}
261e3037485SYan-Hsuan Chuang 
262e3037485SYan-Hsuan Chuang 		return true;
263e3037485SYan-Hsuan Chuang 	}
264e3037485SYan-Hsuan Chuang 
265e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
266e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
267e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap & 0xf;
268e3037485SYan-Hsuan Chuang 	switch (igi_bitmap) {
269e3037485SYan-Hsuan Chuang 	case 5:
270e3037485SYan-Hsuan Chuang 		/* down -> up -> down -> up */
271e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
272e3037485SYan-Hsuan Chuang 		    igi_history[2] > igi_history[3] &&
273e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 2 &&
274e3037485SYan-Hsuan Chuang 		    igi_history[2] - igi_history[3] >= 2 &&
275e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
276e3037485SYan-Hsuan Chuang 		    fa_history[2] > fa_hi && fa_history[3] < fa_lo)
277e3037485SYan-Hsuan Chuang 			damping = true;
278e3037485SYan-Hsuan Chuang 		break;
279e3037485SYan-Hsuan Chuang 	case 9:
280e3037485SYan-Hsuan Chuang 		/* up -> down -> down -> up */
281e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
282e3037485SYan-Hsuan Chuang 		    igi_history[3] > igi_history[2] &&
283e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 4 &&
284e3037485SYan-Hsuan Chuang 		    igi_history[3] - igi_history[2] >= 2 &&
285e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
286e3037485SYan-Hsuan Chuang 		    fa_history[2] < fa_lo && fa_history[3] > fa_hi)
287e3037485SYan-Hsuan Chuang 			damping = true;
288e3037485SYan-Hsuan Chuang 		break;
289e3037485SYan-Hsuan Chuang 	default:
290e3037485SYan-Hsuan Chuang 		return false;
291e3037485SYan-Hsuan Chuang 	}
292e3037485SYan-Hsuan Chuang 
293e3037485SYan-Hsuan Chuang 	if (damping) {
294e3037485SYan-Hsuan Chuang 		dm_info->damping = true;
295e3037485SYan-Hsuan Chuang 		dm_info->damping_cnt = 0;
296e3037485SYan-Hsuan Chuang 		dm_info->damping_rssi = min_rssi;
297e3037485SYan-Hsuan Chuang 	}
298e3037485SYan-Hsuan Chuang 
299e3037485SYan-Hsuan Chuang 	return damping;
300e3037485SYan-Hsuan Chuang }
301e3037485SYan-Hsuan Chuang 
302e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_boundary(struct rtw_dm_info *dm_info,
303e3037485SYan-Hsuan Chuang 				     u8 *upper, u8 *lower, bool linked)
304e3037485SYan-Hsuan Chuang {
305e3037485SYan-Hsuan Chuang 	u8 dig_max, dig_min, dig_mid;
306e3037485SYan-Hsuan Chuang 	u8 min_rssi;
307e3037485SYan-Hsuan Chuang 
308e3037485SYan-Hsuan Chuang 	if (linked) {
309e3037485SYan-Hsuan Chuang 		dig_max = DIG_PERF_MAX;
310e3037485SYan-Hsuan Chuang 		dig_mid = DIG_PERF_MID;
311e3037485SYan-Hsuan Chuang 		/* 22B=0x1c, 22C=0x20 */
312e3037485SYan-Hsuan Chuang 		dig_min = 0x1c;
313e3037485SYan-Hsuan Chuang 		min_rssi = max_t(u8, dm_info->min_rssi, dig_min);
314e3037485SYan-Hsuan Chuang 	} else {
315e3037485SYan-Hsuan Chuang 		dig_max = DIG_CVRG_MAX;
316e3037485SYan-Hsuan Chuang 		dig_mid = DIG_CVRG_MID;
317e3037485SYan-Hsuan Chuang 		dig_min = DIG_CVRG_MIN;
318e3037485SYan-Hsuan Chuang 		min_rssi = dig_min;
319e3037485SYan-Hsuan Chuang 	}
320e3037485SYan-Hsuan Chuang 
321e3037485SYan-Hsuan Chuang 	/* DIG MAX should be bounded by minimum RSSI with offset +15 */
322e3037485SYan-Hsuan Chuang 	dig_max = min_t(u8, dig_max, min_rssi + DIG_RSSI_GAIN_OFFSET);
323e3037485SYan-Hsuan Chuang 
324e3037485SYan-Hsuan Chuang 	*lower = clamp_t(u8, min_rssi, dig_min, dig_mid);
325e3037485SYan-Hsuan Chuang 	*upper = clamp_t(u8, *lower + DIG_RSSI_GAIN_OFFSET, dig_min, dig_max);
326e3037485SYan-Hsuan Chuang }
327e3037485SYan-Hsuan Chuang 
328e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_threshold(struct rtw_dm_info *dm_info,
329e3037485SYan-Hsuan Chuang 				      u16 *fa_th, u8 *step, bool linked)
330e3037485SYan-Hsuan Chuang {
331e3037485SYan-Hsuan Chuang 	u8 min_rssi, pre_min_rssi;
332e3037485SYan-Hsuan Chuang 
333e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
334e3037485SYan-Hsuan Chuang 	pre_min_rssi = dm_info->pre_min_rssi;
335e3037485SYan-Hsuan Chuang 	step[0] = 4;
336e3037485SYan-Hsuan Chuang 	step[1] = 3;
337e3037485SYan-Hsuan Chuang 	step[2] = 2;
338e3037485SYan-Hsuan Chuang 
339e3037485SYan-Hsuan Chuang 	if (linked) {
340e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_PERF_FA_TH_EXTRA_HIGH;
341e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_PERF_FA_TH_HIGH;
342e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_PERF_FA_TH_LOW;
343e3037485SYan-Hsuan Chuang 		if (pre_min_rssi > min_rssi) {
344e3037485SYan-Hsuan Chuang 			step[0] = 6;
345e3037485SYan-Hsuan Chuang 			step[1] = 4;
346e3037485SYan-Hsuan Chuang 			step[2] = 2;
347e3037485SYan-Hsuan Chuang 		}
348e3037485SYan-Hsuan Chuang 	} else {
349e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_CVRG_FA_TH_EXTRA_HIGH;
350e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_CVRG_FA_TH_HIGH;
351e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_CVRG_FA_TH_LOW;
352e3037485SYan-Hsuan Chuang 	}
353e3037485SYan-Hsuan Chuang }
354e3037485SYan-Hsuan Chuang 
355e3037485SYan-Hsuan Chuang static void rtw_phy_dig_recorder(struct rtw_dm_info *dm_info, u8 igi, u16 fa)
356e3037485SYan-Hsuan Chuang {
357e3037485SYan-Hsuan Chuang 	u8 *igi_history;
358e3037485SYan-Hsuan Chuang 	u16 *fa_history;
359e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
360e3037485SYan-Hsuan Chuang 	bool up;
361e3037485SYan-Hsuan Chuang 
362e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap << 1 & 0xfe;
363e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
364e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
365e3037485SYan-Hsuan Chuang 
366e3037485SYan-Hsuan Chuang 	up = igi > igi_history[0];
367e3037485SYan-Hsuan Chuang 	igi_bitmap |= up;
368e3037485SYan-Hsuan Chuang 
369e3037485SYan-Hsuan Chuang 	igi_history[3] = igi_history[2];
370e3037485SYan-Hsuan Chuang 	igi_history[2] = igi_history[1];
371e3037485SYan-Hsuan Chuang 	igi_history[1] = igi_history[0];
372e3037485SYan-Hsuan Chuang 	igi_history[0] = igi;
373e3037485SYan-Hsuan Chuang 
374e3037485SYan-Hsuan Chuang 	fa_history[3] = fa_history[2];
375e3037485SYan-Hsuan Chuang 	fa_history[2] = fa_history[1];
376e3037485SYan-Hsuan Chuang 	fa_history[1] = fa_history[0];
377e3037485SYan-Hsuan Chuang 	fa_history[0] = fa;
378e3037485SYan-Hsuan Chuang 
379e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = igi_bitmap;
380e3037485SYan-Hsuan Chuang }
381e3037485SYan-Hsuan Chuang 
382e3037485SYan-Hsuan Chuang static void rtw_phy_dig(struct rtw_dev *rtwdev)
383e3037485SYan-Hsuan Chuang {
384e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
385e3037485SYan-Hsuan Chuang 	u8 upper_bound, lower_bound;
386e3037485SYan-Hsuan Chuang 	u8 pre_igi, cur_igi;
387e3037485SYan-Hsuan Chuang 	u16 fa_th[3], fa_cnt;
388e3037485SYan-Hsuan Chuang 	u8 level;
389e3037485SYan-Hsuan Chuang 	u8 step[3];
390e3037485SYan-Hsuan Chuang 	bool linked;
391e3037485SYan-Hsuan Chuang 
392e3037485SYan-Hsuan Chuang 	if (rtw_flag_check(rtwdev, RTW_FLAG_DIG_DISABLE))
393e3037485SYan-Hsuan Chuang 		return;
394e3037485SYan-Hsuan Chuang 
395e3037485SYan-Hsuan Chuang 	if (rtw_phy_dig_check_damping(dm_info))
396e3037485SYan-Hsuan Chuang 		return;
397e3037485SYan-Hsuan Chuang 
398e3037485SYan-Hsuan Chuang 	linked = !!rtwdev->sta_cnt;
399e3037485SYan-Hsuan Chuang 
400e3037485SYan-Hsuan Chuang 	fa_cnt = dm_info->total_fa_cnt;
401e3037485SYan-Hsuan Chuang 	pre_igi = dm_info->igi_history[0];
402e3037485SYan-Hsuan Chuang 
403e3037485SYan-Hsuan Chuang 	rtw_phy_dig_get_threshold(dm_info, fa_th, step, linked);
404e3037485SYan-Hsuan Chuang 
405e3037485SYan-Hsuan Chuang 	/* test the false alarm count from the highest threshold level first,
406e3037485SYan-Hsuan Chuang 	 * and increase it by corresponding step size
407e3037485SYan-Hsuan Chuang 	 *
408e3037485SYan-Hsuan Chuang 	 * note that the step size is offset by -2, compensate it afterall
409e3037485SYan-Hsuan Chuang 	 */
410e3037485SYan-Hsuan Chuang 	cur_igi = pre_igi;
411e3037485SYan-Hsuan Chuang 	for (level = 0; level < 3; level++) {
412e3037485SYan-Hsuan Chuang 		if (fa_cnt > fa_th[level]) {
413e3037485SYan-Hsuan Chuang 			cur_igi += step[level];
414e3037485SYan-Hsuan Chuang 			break;
415e3037485SYan-Hsuan Chuang 		}
416e3037485SYan-Hsuan Chuang 	}
417e3037485SYan-Hsuan Chuang 	cur_igi -= 2;
418e3037485SYan-Hsuan Chuang 
419e3037485SYan-Hsuan Chuang 	/* calculate the upper/lower bound by the minimum rssi we have among
420e3037485SYan-Hsuan Chuang 	 * the peers connected with us, meanwhile make sure the igi value does
421e3037485SYan-Hsuan Chuang 	 * not beyond the hardware limitation
422e3037485SYan-Hsuan Chuang 	 */
423e3037485SYan-Hsuan Chuang 	rtw_phy_dig_get_boundary(dm_info, &upper_bound, &lower_bound, linked);
424e3037485SYan-Hsuan Chuang 	cur_igi = clamp_t(u8, cur_igi, lower_bound, upper_bound);
425e3037485SYan-Hsuan Chuang 
426e3037485SYan-Hsuan Chuang 	/* record current igi value and false alarm statistics for further
427e3037485SYan-Hsuan Chuang 	 * damping checks, and record the trend of igi values
428e3037485SYan-Hsuan Chuang 	 */
429e3037485SYan-Hsuan Chuang 	rtw_phy_dig_recorder(dm_info, cur_igi, fa_cnt);
430e3037485SYan-Hsuan Chuang 
431e3037485SYan-Hsuan Chuang 	if (cur_igi != pre_igi)
432e3037485SYan-Hsuan Chuang 		rtw_phy_dig_write(rtwdev, cur_igi);
433e3037485SYan-Hsuan Chuang }
434e3037485SYan-Hsuan Chuang 
435e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update_iter(void *data, struct ieee80211_sta *sta)
436e3037485SYan-Hsuan Chuang {
437e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = data;
438e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
439e3037485SYan-Hsuan Chuang 
440e3037485SYan-Hsuan Chuang 	rtw_update_sta_info(rtwdev, si);
441e3037485SYan-Hsuan Chuang }
442e3037485SYan-Hsuan Chuang 
443e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update(struct rtw_dev *rtwdev)
444e3037485SYan-Hsuan Chuang {
445e3037485SYan-Hsuan Chuang 	if (rtwdev->watch_dog_cnt & 0x3)
446e3037485SYan-Hsuan Chuang 		return;
447e3037485SYan-Hsuan Chuang 
448e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_ra_info_update_iter, rtwdev);
449e3037485SYan-Hsuan Chuang }
450e3037485SYan-Hsuan Chuang 
451e3037485SYan-Hsuan Chuang void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev)
452e3037485SYan-Hsuan Chuang {
453e3037485SYan-Hsuan Chuang 	/* for further calculation */
454e3037485SYan-Hsuan Chuang 	rtw_phy_statistics(rtwdev);
455e3037485SYan-Hsuan Chuang 	rtw_phy_dig(rtwdev);
456e3037485SYan-Hsuan Chuang 	rtw_phy_ra_info_update(rtwdev);
457e3037485SYan-Hsuan Chuang }
458e3037485SYan-Hsuan Chuang 
459e3037485SYan-Hsuan Chuang #define FRAC_BITS 3
460e3037485SYan-Hsuan Chuang 
461e3037485SYan-Hsuan Chuang static u8 rtw_phy_power_2_db(s8 power)
462e3037485SYan-Hsuan Chuang {
463e3037485SYan-Hsuan Chuang 	if (power <= -100 || power >= 20)
464e3037485SYan-Hsuan Chuang 		return 0;
465e3037485SYan-Hsuan Chuang 	else if (power >= 0)
466e3037485SYan-Hsuan Chuang 		return 100;
467e3037485SYan-Hsuan Chuang 	else
468e3037485SYan-Hsuan Chuang 		return 100 + power;
469e3037485SYan-Hsuan Chuang }
470e3037485SYan-Hsuan Chuang 
471e3037485SYan-Hsuan Chuang static u64 rtw_phy_db_2_linear(u8 power_db)
472e3037485SYan-Hsuan Chuang {
473e3037485SYan-Hsuan Chuang 	u8 i, j;
474e3037485SYan-Hsuan Chuang 	u64 linear;
475e3037485SYan-Hsuan Chuang 
4768a03447dSStanislaw Gruszka 	if (power_db > 96)
4778a03447dSStanislaw Gruszka 		power_db = 96;
4788a03447dSStanislaw Gruszka 	else if (power_db < 1)
4798a03447dSStanislaw Gruszka 		return 1;
4808a03447dSStanislaw Gruszka 
481e3037485SYan-Hsuan Chuang 	/* 1dB ~ 96dB */
482e3037485SYan-Hsuan Chuang 	i = (power_db - 1) >> 3;
483e3037485SYan-Hsuan Chuang 	j = (power_db - 1) - (i << 3);
484e3037485SYan-Hsuan Chuang 
485e3037485SYan-Hsuan Chuang 	linear = db_invert_table[i][j];
486e3037485SYan-Hsuan Chuang 	linear = i > 2 ? linear << FRAC_BITS : linear;
487e3037485SYan-Hsuan Chuang 
488e3037485SYan-Hsuan Chuang 	return linear;
489e3037485SYan-Hsuan Chuang }
490e3037485SYan-Hsuan Chuang 
491e3037485SYan-Hsuan Chuang static u8 rtw_phy_linear_2_db(u64 linear)
492e3037485SYan-Hsuan Chuang {
493e3037485SYan-Hsuan Chuang 	u8 i;
494e3037485SYan-Hsuan Chuang 	u8 j;
495e3037485SYan-Hsuan Chuang 	u32 dB;
496e3037485SYan-Hsuan Chuang 
497e3037485SYan-Hsuan Chuang 	if (linear >= db_invert_table[11][7])
498e3037485SYan-Hsuan Chuang 		return 96; /* maximum 96 dB */
499e3037485SYan-Hsuan Chuang 
500e3037485SYan-Hsuan Chuang 	for (i = 0; i < 12; i++) {
501e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][7])
502e3037485SYan-Hsuan Chuang 			break;
503e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][7])
504e3037485SYan-Hsuan Chuang 			break;
505e3037485SYan-Hsuan Chuang 	}
506e3037485SYan-Hsuan Chuang 
507e3037485SYan-Hsuan Chuang 	for (j = 0; j < 8; j++) {
508e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][j])
509e3037485SYan-Hsuan Chuang 			break;
510e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][j])
511e3037485SYan-Hsuan Chuang 			break;
512e3037485SYan-Hsuan Chuang 	}
513e3037485SYan-Hsuan Chuang 
514e3037485SYan-Hsuan Chuang 	if (j == 0 && i == 0)
515e3037485SYan-Hsuan Chuang 		goto end;
516e3037485SYan-Hsuan Chuang 
517e3037485SYan-Hsuan Chuang 	if (j == 0) {
518e3037485SYan-Hsuan Chuang 		if (i != 3) {
519e3037485SYan-Hsuan Chuang 			if (db_invert_table[i][0] - linear >
520e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[i - 1][7]) {
521e3037485SYan-Hsuan Chuang 				i = i - 1;
522e3037485SYan-Hsuan Chuang 				j = 7;
523e3037485SYan-Hsuan Chuang 			}
524e3037485SYan-Hsuan Chuang 		} else {
525e3037485SYan-Hsuan Chuang 			if (db_invert_table[3][0] - linear >
526e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[2][7]) {
527e3037485SYan-Hsuan Chuang 				i = 2;
528e3037485SYan-Hsuan Chuang 				j = 7;
529e3037485SYan-Hsuan Chuang 			}
530e3037485SYan-Hsuan Chuang 		}
531e3037485SYan-Hsuan Chuang 	} else {
532e3037485SYan-Hsuan Chuang 		if (db_invert_table[i][j] - linear >
533e3037485SYan-Hsuan Chuang 		    linear - db_invert_table[i][j - 1]) {
534e3037485SYan-Hsuan Chuang 			j = j - 1;
535e3037485SYan-Hsuan Chuang 		}
536e3037485SYan-Hsuan Chuang 	}
537e3037485SYan-Hsuan Chuang end:
538e3037485SYan-Hsuan Chuang 	dB = (i << 3) + j + 1;
539e3037485SYan-Hsuan Chuang 
540e3037485SYan-Hsuan Chuang 	return dB;
541e3037485SYan-Hsuan Chuang }
542e3037485SYan-Hsuan Chuang 
543e3037485SYan-Hsuan Chuang u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num)
544e3037485SYan-Hsuan Chuang {
545e3037485SYan-Hsuan Chuang 	s8 power;
546e3037485SYan-Hsuan Chuang 	u8 power_db;
547e3037485SYan-Hsuan Chuang 	u64 linear;
548e3037485SYan-Hsuan Chuang 	u64 sum = 0;
549e3037485SYan-Hsuan Chuang 	u8 path;
550e3037485SYan-Hsuan Chuang 
551e3037485SYan-Hsuan Chuang 	for (path = 0; path < path_num; path++) {
552e3037485SYan-Hsuan Chuang 		power = rf_power[path];
553e3037485SYan-Hsuan Chuang 		power_db = rtw_phy_power_2_db(power);
554e3037485SYan-Hsuan Chuang 		linear = rtw_phy_db_2_linear(power_db);
555e3037485SYan-Hsuan Chuang 		sum += linear;
556e3037485SYan-Hsuan Chuang 	}
557e3037485SYan-Hsuan Chuang 
558e3037485SYan-Hsuan Chuang 	sum = (sum + (1 << (FRAC_BITS - 1))) >> FRAC_BITS;
559e3037485SYan-Hsuan Chuang 	switch (path_num) {
560e3037485SYan-Hsuan Chuang 	case 2:
561e3037485SYan-Hsuan Chuang 		sum >>= 1;
562e3037485SYan-Hsuan Chuang 		break;
563e3037485SYan-Hsuan Chuang 	case 3:
564e3037485SYan-Hsuan Chuang 		sum = ((sum) + ((sum) << 1) + ((sum) << 3)) >> 5;
565e3037485SYan-Hsuan Chuang 		break;
566e3037485SYan-Hsuan Chuang 	case 4:
567e3037485SYan-Hsuan Chuang 		sum >>= 2;
568e3037485SYan-Hsuan Chuang 		break;
569e3037485SYan-Hsuan Chuang 	default:
570e3037485SYan-Hsuan Chuang 		break;
571e3037485SYan-Hsuan Chuang 	}
572e3037485SYan-Hsuan Chuang 
573e3037485SYan-Hsuan Chuang 	return rtw_phy_linear_2_db(sum);
574e3037485SYan-Hsuan Chuang }
575e3037485SYan-Hsuan Chuang 
576e3037485SYan-Hsuan Chuang u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
577e3037485SYan-Hsuan Chuang 		    u32 addr, u32 mask)
578e3037485SYan-Hsuan Chuang {
579e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
580e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
581e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
582e3037485SYan-Hsuan Chuang 	u32 val, direct_addr;
583e3037485SYan-Hsuan Chuang 
584e3037485SYan-Hsuan Chuang 	if (rf_path >= hal->rf_path_num) {
585e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
586e3037485SYan-Hsuan Chuang 		return INV_RF_DATA;
587e3037485SYan-Hsuan Chuang 	}
588e3037485SYan-Hsuan Chuang 
589e3037485SYan-Hsuan Chuang 	addr &= 0xff;
590e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
591e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
592e3037485SYan-Hsuan Chuang 
593e3037485SYan-Hsuan Chuang 	val = rtw_read32_mask(rtwdev, direct_addr, mask);
594e3037485SYan-Hsuan Chuang 
595e3037485SYan-Hsuan Chuang 	return val;
596e3037485SYan-Hsuan Chuang }
597e3037485SYan-Hsuan Chuang 
598e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
599e3037485SYan-Hsuan Chuang 			       u32 addr, u32 mask, u32 data)
600e3037485SYan-Hsuan Chuang {
601e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
602e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
603e3037485SYan-Hsuan Chuang 	u32 *sipi_addr = chip->rf_sipi_addr;
604e3037485SYan-Hsuan Chuang 	u32 data_and_addr;
605e3037485SYan-Hsuan Chuang 	u32 old_data = 0;
606e3037485SYan-Hsuan Chuang 	u32 shift;
607e3037485SYan-Hsuan Chuang 
608e3037485SYan-Hsuan Chuang 	if (rf_path >= hal->rf_path_num) {
609e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
610e3037485SYan-Hsuan Chuang 		return false;
611e3037485SYan-Hsuan Chuang 	}
612e3037485SYan-Hsuan Chuang 
613e3037485SYan-Hsuan Chuang 	addr &= 0xff;
614e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
615e3037485SYan-Hsuan Chuang 
616e3037485SYan-Hsuan Chuang 	if (mask != RFREG_MASK) {
617e3037485SYan-Hsuan Chuang 		old_data = rtw_phy_read_rf(rtwdev, rf_path, addr, RFREG_MASK);
618e3037485SYan-Hsuan Chuang 
619e3037485SYan-Hsuan Chuang 		if (old_data == INV_RF_DATA) {
620e3037485SYan-Hsuan Chuang 			rtw_err(rtwdev, "Write fail, rf is disabled\n");
621e3037485SYan-Hsuan Chuang 			return false;
622e3037485SYan-Hsuan Chuang 		}
623e3037485SYan-Hsuan Chuang 
624e3037485SYan-Hsuan Chuang 		shift = __ffs(mask);
625e3037485SYan-Hsuan Chuang 		data = ((old_data) & (~mask)) | (data << shift);
626e3037485SYan-Hsuan Chuang 	}
627e3037485SYan-Hsuan Chuang 
628e3037485SYan-Hsuan Chuang 	data_and_addr = ((addr << 20) | (data & 0x000fffff)) & 0x0fffffff;
629e3037485SYan-Hsuan Chuang 
630e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, sipi_addr[rf_path], data_and_addr);
631e3037485SYan-Hsuan Chuang 
632e3037485SYan-Hsuan Chuang 	udelay(13);
633e3037485SYan-Hsuan Chuang 
634e3037485SYan-Hsuan Chuang 	return true;
635e3037485SYan-Hsuan Chuang }
636e3037485SYan-Hsuan Chuang 
637e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
638e3037485SYan-Hsuan Chuang 			  u32 addr, u32 mask, u32 data)
639e3037485SYan-Hsuan Chuang {
640e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
641e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
642e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
643e3037485SYan-Hsuan Chuang 	u32 direct_addr;
644e3037485SYan-Hsuan Chuang 
645e3037485SYan-Hsuan Chuang 	if (rf_path >= hal->rf_path_num) {
646e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
647e3037485SYan-Hsuan Chuang 		return false;
648e3037485SYan-Hsuan Chuang 	}
649e3037485SYan-Hsuan Chuang 
650e3037485SYan-Hsuan Chuang 	addr &= 0xff;
651e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
652e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
653e3037485SYan-Hsuan Chuang 
654818d46e7SChien-Hsun Liao 	if (addr == RF_CFGCH) {
655e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_RSV_CTRL, BITS_RFC_DIRECT, DISABLE_PI);
656e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_WLRF1, BITS_RFC_DIRECT, DISABLE_PI);
657818d46e7SChien-Hsun Liao 	}
658818d46e7SChien-Hsun Liao 
659e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, direct_addr, mask, data);
660e3037485SYan-Hsuan Chuang 
661e3037485SYan-Hsuan Chuang 	udelay(1);
662e3037485SYan-Hsuan Chuang 
663818d46e7SChien-Hsun Liao 	if (addr == RF_CFGCH) {
664e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_RSV_CTRL, BITS_RFC_DIRECT, ENABLE_PI);
665e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_WLRF1, BITS_RFC_DIRECT, ENABLE_PI);
666818d46e7SChien-Hsun Liao 	}
667e3037485SYan-Hsuan Chuang 
668e3037485SYan-Hsuan Chuang 	return true;
669e3037485SYan-Hsuan Chuang }
670e3037485SYan-Hsuan Chuang 
671e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
672e3037485SYan-Hsuan Chuang 			      u32 addr, u32 mask, u32 data)
673e3037485SYan-Hsuan Chuang {
674e3037485SYan-Hsuan Chuang 	if (addr != 0x00)
675e3037485SYan-Hsuan Chuang 		return rtw_phy_write_rf_reg(rtwdev, rf_path, addr, mask, data);
676e3037485SYan-Hsuan Chuang 
677e3037485SYan-Hsuan Chuang 	return rtw_phy_write_rf_reg_sipi(rtwdev, rf_path, addr, mask, data);
678e3037485SYan-Hsuan Chuang }
679e3037485SYan-Hsuan Chuang 
680e3037485SYan-Hsuan Chuang void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg)
681e3037485SYan-Hsuan Chuang {
682e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
683e3037485SYan-Hsuan Chuang 	struct rtw_efuse *efuse = &rtwdev->efuse;
684e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond = {0};
685e3037485SYan-Hsuan Chuang 
686e3037485SYan-Hsuan Chuang 	cond.cut = hal->cut_version ? hal->cut_version : 15;
687e3037485SYan-Hsuan Chuang 	cond.pkg = pkg ? pkg : 15;
688e3037485SYan-Hsuan Chuang 	cond.plat = 0x04;
689e3037485SYan-Hsuan Chuang 	cond.rfe = efuse->rfe_option;
690e3037485SYan-Hsuan Chuang 
691e3037485SYan-Hsuan Chuang 	switch (rtw_hci_type(rtwdev)) {
692e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_USB:
693e3037485SYan-Hsuan Chuang 		cond.intf = INTF_USB;
694e3037485SYan-Hsuan Chuang 		break;
695e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_SDIO:
696e3037485SYan-Hsuan Chuang 		cond.intf = INTF_SDIO;
697e3037485SYan-Hsuan Chuang 		break;
698e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_PCIE:
699e3037485SYan-Hsuan Chuang 	default:
700e3037485SYan-Hsuan Chuang 		cond.intf = INTF_PCIE;
701e3037485SYan-Hsuan Chuang 		break;
702e3037485SYan-Hsuan Chuang 	}
703e3037485SYan-Hsuan Chuang 
704e3037485SYan-Hsuan Chuang 	hal->phy_cond = cond;
705e3037485SYan-Hsuan Chuang 
706e3037485SYan-Hsuan Chuang 	rtw_dbg(rtwdev, RTW_DBG_PHY, "phy cond=0x%08x\n", *((u32 *)&hal->phy_cond));
707e3037485SYan-Hsuan Chuang }
708e3037485SYan-Hsuan Chuang 
709e3037485SYan-Hsuan Chuang static bool check_positive(struct rtw_dev *rtwdev, struct rtw_phy_cond cond)
710e3037485SYan-Hsuan Chuang {
711e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
712e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond drv_cond = hal->phy_cond;
713e3037485SYan-Hsuan Chuang 
714e3037485SYan-Hsuan Chuang 	if (cond.cut && cond.cut != drv_cond.cut)
715e3037485SYan-Hsuan Chuang 		return false;
716e3037485SYan-Hsuan Chuang 
717e3037485SYan-Hsuan Chuang 	if (cond.pkg && cond.pkg != drv_cond.pkg)
718e3037485SYan-Hsuan Chuang 		return false;
719e3037485SYan-Hsuan Chuang 
720e3037485SYan-Hsuan Chuang 	if (cond.intf && cond.intf != drv_cond.intf)
721e3037485SYan-Hsuan Chuang 		return false;
722e3037485SYan-Hsuan Chuang 
723e3037485SYan-Hsuan Chuang 	if (cond.rfe != drv_cond.rfe)
724e3037485SYan-Hsuan Chuang 		return false;
725e3037485SYan-Hsuan Chuang 
726e3037485SYan-Hsuan Chuang 	return true;
727e3037485SYan-Hsuan Chuang }
728e3037485SYan-Hsuan Chuang 
729e3037485SYan-Hsuan Chuang void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
730e3037485SYan-Hsuan Chuang {
731e3037485SYan-Hsuan Chuang 	const union phy_table_tile *p = tbl->data;
732e3037485SYan-Hsuan Chuang 	const union phy_table_tile *end = p + tbl->size / 2;
733e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond pos_cond = {0};
734e3037485SYan-Hsuan Chuang 	bool is_matched = true, is_skipped = false;
735e3037485SYan-Hsuan Chuang 
736e3037485SYan-Hsuan Chuang 	BUILD_BUG_ON(sizeof(union phy_table_tile) != sizeof(struct phy_cfg_pair));
737e3037485SYan-Hsuan Chuang 
738e3037485SYan-Hsuan Chuang 	for (; p < end; p++) {
739e3037485SYan-Hsuan Chuang 		if (p->cond.pos) {
740e3037485SYan-Hsuan Chuang 			switch (p->cond.branch) {
741e3037485SYan-Hsuan Chuang 			case BRANCH_ENDIF:
742e3037485SYan-Hsuan Chuang 				is_matched = true;
743e3037485SYan-Hsuan Chuang 				is_skipped = false;
744e3037485SYan-Hsuan Chuang 				break;
745e3037485SYan-Hsuan Chuang 			case BRANCH_ELSE:
746e3037485SYan-Hsuan Chuang 				is_matched = is_skipped ? false : true;
747e3037485SYan-Hsuan Chuang 				break;
748e3037485SYan-Hsuan Chuang 			case BRANCH_IF:
749e3037485SYan-Hsuan Chuang 			case BRANCH_ELIF:
750e3037485SYan-Hsuan Chuang 			default:
751e3037485SYan-Hsuan Chuang 				pos_cond = p->cond;
752e3037485SYan-Hsuan Chuang 				break;
753e3037485SYan-Hsuan Chuang 			}
754e3037485SYan-Hsuan Chuang 		} else if (p->cond.neg) {
755e3037485SYan-Hsuan Chuang 			if (!is_skipped) {
756e3037485SYan-Hsuan Chuang 				if (check_positive(rtwdev, pos_cond)) {
757e3037485SYan-Hsuan Chuang 					is_matched = true;
758e3037485SYan-Hsuan Chuang 					is_skipped = true;
759e3037485SYan-Hsuan Chuang 				} else {
760e3037485SYan-Hsuan Chuang 					is_matched = false;
761e3037485SYan-Hsuan Chuang 					is_skipped = false;
762e3037485SYan-Hsuan Chuang 				}
763e3037485SYan-Hsuan Chuang 			} else {
764e3037485SYan-Hsuan Chuang 				is_matched = false;
765e3037485SYan-Hsuan Chuang 			}
766e3037485SYan-Hsuan Chuang 		} else if (is_matched) {
767e3037485SYan-Hsuan Chuang 			(*tbl->do_cfg)(rtwdev, tbl, p->cfg.addr, p->cfg.data);
768e3037485SYan-Hsuan Chuang 		}
769e3037485SYan-Hsuan Chuang 	}
770e3037485SYan-Hsuan Chuang }
771e3037485SYan-Hsuan Chuang 
772e3037485SYan-Hsuan Chuang #define bcd_to_dec_pwr_by_rate(val, i) bcd2bin(val >> (i * 8))
773e3037485SYan-Hsuan Chuang 
774e3037485SYan-Hsuan Chuang static u8 tbl_to_dec_pwr_by_rate(struct rtw_dev *rtwdev, u32 hex, u8 i)
775e3037485SYan-Hsuan Chuang {
776e3037485SYan-Hsuan Chuang 	if (rtwdev->chip->is_pwr_by_rate_dec)
777e3037485SYan-Hsuan Chuang 		return bcd_to_dec_pwr_by_rate(hex, i);
778*fa6dfe6bSYan-Hsuan Chuang 
779e3037485SYan-Hsuan Chuang 	return (hex >> (i * 8)) & 0xFF;
780e3037485SYan-Hsuan Chuang }
781e3037485SYan-Hsuan Chuang 
782e3037485SYan-Hsuan Chuang static void phy_get_rate_values_of_txpwr_by_rate(struct rtw_dev *rtwdev,
783e3037485SYan-Hsuan Chuang 						 u32 addr, u32 mask,
784e3037485SYan-Hsuan Chuang 						 u32 val, u8 *rate,
785e3037485SYan-Hsuan Chuang 						 u8 *pwr_by_rate, u8 *rate_num)
786e3037485SYan-Hsuan Chuang {
787e3037485SYan-Hsuan Chuang 	int i;
788e3037485SYan-Hsuan Chuang 
789e3037485SYan-Hsuan Chuang 	switch (addr) {
790e3037485SYan-Hsuan Chuang 	case 0xE00:
791e3037485SYan-Hsuan Chuang 	case 0x830:
792e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
793e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
794e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
795e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
796e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
797e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
798e3037485SYan-Hsuan Chuang 		*rate_num = 4;
799e3037485SYan-Hsuan Chuang 		break;
800e3037485SYan-Hsuan Chuang 	case 0xE04:
801e3037485SYan-Hsuan Chuang 	case 0x834:
802e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
803e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
804e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
805e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
806e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
807e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
808e3037485SYan-Hsuan Chuang 		*rate_num = 4;
809e3037485SYan-Hsuan Chuang 		break;
810e3037485SYan-Hsuan Chuang 	case 0xE08:
811e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
812e3037485SYan-Hsuan Chuang 		pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 1);
813e3037485SYan-Hsuan Chuang 		*rate_num = 1;
814e3037485SYan-Hsuan Chuang 		break;
815e3037485SYan-Hsuan Chuang 	case 0x86C:
816e3037485SYan-Hsuan Chuang 		if (mask == 0xffffff00) {
817e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE2M;
818e3037485SYan-Hsuan Chuang 			rate[1] = DESC_RATE5_5M;
819e3037485SYan-Hsuan Chuang 			rate[2] = DESC_RATE11M;
820e3037485SYan-Hsuan Chuang 			for (i = 1; i < 4; ++i)
821e3037485SYan-Hsuan Chuang 				pwr_by_rate[i - 1] =
822e3037485SYan-Hsuan Chuang 					tbl_to_dec_pwr_by_rate(rtwdev, val, i);
823e3037485SYan-Hsuan Chuang 			*rate_num = 3;
824e3037485SYan-Hsuan Chuang 		} else if (mask == 0x000000ff) {
825e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE11M;
826e3037485SYan-Hsuan Chuang 			pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 0);
827e3037485SYan-Hsuan Chuang 			*rate_num = 1;
828e3037485SYan-Hsuan Chuang 		}
829e3037485SYan-Hsuan Chuang 		break;
830e3037485SYan-Hsuan Chuang 	case 0xE10:
831e3037485SYan-Hsuan Chuang 	case 0x83C:
832e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
833e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
834e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
835e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
836e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
837e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
838e3037485SYan-Hsuan Chuang 		*rate_num = 4;
839e3037485SYan-Hsuan Chuang 		break;
840e3037485SYan-Hsuan Chuang 	case 0xE14:
841e3037485SYan-Hsuan Chuang 	case 0x848:
842e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
843e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
844e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
845e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
846e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
847e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
848e3037485SYan-Hsuan Chuang 		*rate_num = 4;
849e3037485SYan-Hsuan Chuang 		break;
850e3037485SYan-Hsuan Chuang 	case 0xE18:
851e3037485SYan-Hsuan Chuang 	case 0x84C:
852e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
853e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
854e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
855e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
856e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
857e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
858e3037485SYan-Hsuan Chuang 		*rate_num = 4;
859e3037485SYan-Hsuan Chuang 		break;
860e3037485SYan-Hsuan Chuang 	case 0xE1C:
861e3037485SYan-Hsuan Chuang 	case 0x868:
862e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
863e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
864e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
865e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
866e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
867e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
868e3037485SYan-Hsuan Chuang 		*rate_num = 4;
869e3037485SYan-Hsuan Chuang 		break;
870e3037485SYan-Hsuan Chuang 	case 0x838:
871e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
872e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
873e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
874e3037485SYan-Hsuan Chuang 		for (i = 1; i < 4; ++i)
875e3037485SYan-Hsuan Chuang 			pwr_by_rate[i - 1] = tbl_to_dec_pwr_by_rate(rtwdev,
876e3037485SYan-Hsuan Chuang 								    val, i);
877e3037485SYan-Hsuan Chuang 		*rate_num = 3;
878e3037485SYan-Hsuan Chuang 		break;
879e3037485SYan-Hsuan Chuang 	case 0xC20:
880e3037485SYan-Hsuan Chuang 	case 0xE20:
881e3037485SYan-Hsuan Chuang 	case 0x1820:
882e3037485SYan-Hsuan Chuang 	case 0x1A20:
883e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
884e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
885e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
886e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE11M;
887e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
888e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
889e3037485SYan-Hsuan Chuang 		*rate_num = 4;
890e3037485SYan-Hsuan Chuang 		break;
891e3037485SYan-Hsuan Chuang 	case 0xC24:
892e3037485SYan-Hsuan Chuang 	case 0xE24:
893e3037485SYan-Hsuan Chuang 	case 0x1824:
894e3037485SYan-Hsuan Chuang 	case 0x1A24:
895e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
896e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
897e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
898e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
899e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
900e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
901e3037485SYan-Hsuan Chuang 		*rate_num = 4;
902e3037485SYan-Hsuan Chuang 		break;
903e3037485SYan-Hsuan Chuang 	case 0xC28:
904e3037485SYan-Hsuan Chuang 	case 0xE28:
905e3037485SYan-Hsuan Chuang 	case 0x1828:
906e3037485SYan-Hsuan Chuang 	case 0x1A28:
907e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
908e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
909e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
910e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
911e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
912e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
913e3037485SYan-Hsuan Chuang 		*rate_num = 4;
914e3037485SYan-Hsuan Chuang 		break;
915e3037485SYan-Hsuan Chuang 	case 0xC2C:
916e3037485SYan-Hsuan Chuang 	case 0xE2C:
917e3037485SYan-Hsuan Chuang 	case 0x182C:
918e3037485SYan-Hsuan Chuang 	case 0x1A2C:
919e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
920e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
921e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
922e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
923e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
924e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
925e3037485SYan-Hsuan Chuang 		*rate_num = 4;
926e3037485SYan-Hsuan Chuang 		break;
927e3037485SYan-Hsuan Chuang 	case 0xC30:
928e3037485SYan-Hsuan Chuang 	case 0xE30:
929e3037485SYan-Hsuan Chuang 	case 0x1830:
930e3037485SYan-Hsuan Chuang 	case 0x1A30:
931e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
932e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
933e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
934e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
935e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
936e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
937e3037485SYan-Hsuan Chuang 		*rate_num = 4;
938e3037485SYan-Hsuan Chuang 		break;
939e3037485SYan-Hsuan Chuang 	case 0xC34:
940e3037485SYan-Hsuan Chuang 	case 0xE34:
941e3037485SYan-Hsuan Chuang 	case 0x1834:
942e3037485SYan-Hsuan Chuang 	case 0x1A34:
943e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
944e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
945e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
946e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
947e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
948e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
949e3037485SYan-Hsuan Chuang 		*rate_num = 4;
950e3037485SYan-Hsuan Chuang 		break;
951e3037485SYan-Hsuan Chuang 	case 0xC38:
952e3037485SYan-Hsuan Chuang 	case 0xE38:
953e3037485SYan-Hsuan Chuang 	case 0x1838:
954e3037485SYan-Hsuan Chuang 	case 0x1A38:
955e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
956e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
957e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
958e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
959e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
960e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
961e3037485SYan-Hsuan Chuang 		*rate_num = 4;
962e3037485SYan-Hsuan Chuang 		break;
963e3037485SYan-Hsuan Chuang 	case 0xC3C:
964e3037485SYan-Hsuan Chuang 	case 0xE3C:
965e3037485SYan-Hsuan Chuang 	case 0x183C:
966e3037485SYan-Hsuan Chuang 	case 0x1A3C:
967e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS0;
968e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS1;
969e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS2;
970e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS3;
971e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
972e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
973e3037485SYan-Hsuan Chuang 		*rate_num = 4;
974e3037485SYan-Hsuan Chuang 		break;
975e3037485SYan-Hsuan Chuang 	case 0xC40:
976e3037485SYan-Hsuan Chuang 	case 0xE40:
977e3037485SYan-Hsuan Chuang 	case 0x1840:
978e3037485SYan-Hsuan Chuang 	case 0x1A40:
979e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS4;
980e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS5;
981e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS6;
982e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS7;
983e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
984e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
985e3037485SYan-Hsuan Chuang 		*rate_num = 4;
986e3037485SYan-Hsuan Chuang 		break;
987e3037485SYan-Hsuan Chuang 	case 0xC44:
988e3037485SYan-Hsuan Chuang 	case 0xE44:
989e3037485SYan-Hsuan Chuang 	case 0x1844:
990e3037485SYan-Hsuan Chuang 	case 0x1A44:
991e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS8;
992e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS9;
993e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS0;
994e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS1;
995e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
996e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
997e3037485SYan-Hsuan Chuang 		*rate_num = 4;
998e3037485SYan-Hsuan Chuang 		break;
999e3037485SYan-Hsuan Chuang 	case 0xC48:
1000e3037485SYan-Hsuan Chuang 	case 0xE48:
1001e3037485SYan-Hsuan Chuang 	case 0x1848:
1002e3037485SYan-Hsuan Chuang 	case 0x1A48:
1003e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS2;
1004e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS3;
1005e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS4;
1006e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS5;
1007e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1008e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1009e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1010e3037485SYan-Hsuan Chuang 		break;
1011e3037485SYan-Hsuan Chuang 	case 0xC4C:
1012e3037485SYan-Hsuan Chuang 	case 0xE4C:
1013e3037485SYan-Hsuan Chuang 	case 0x184C:
1014e3037485SYan-Hsuan Chuang 	case 0x1A4C:
1015e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS6;
1016e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS7;
1017e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS8;
1018e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS9;
1019e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1020e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1021e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1022e3037485SYan-Hsuan Chuang 		break;
1023e3037485SYan-Hsuan Chuang 	case 0xCD8:
1024e3037485SYan-Hsuan Chuang 	case 0xED8:
1025e3037485SYan-Hsuan Chuang 	case 0x18D8:
1026e3037485SYan-Hsuan Chuang 	case 0x1AD8:
1027e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS16;
1028e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS17;
1029e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS18;
1030e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS19;
1031e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1032e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1033e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1034e3037485SYan-Hsuan Chuang 		break;
1035e3037485SYan-Hsuan Chuang 	case 0xCDC:
1036e3037485SYan-Hsuan Chuang 	case 0xEDC:
1037e3037485SYan-Hsuan Chuang 	case 0x18DC:
1038e3037485SYan-Hsuan Chuang 	case 0x1ADC:
1039e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS20;
1040e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS21;
1041e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS22;
1042e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS23;
1043e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1044e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1045e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1046e3037485SYan-Hsuan Chuang 		break;
1047e3037485SYan-Hsuan Chuang 	case 0xCE0:
1048e3037485SYan-Hsuan Chuang 	case 0xEE0:
1049e3037485SYan-Hsuan Chuang 	case 0x18E0:
1050e3037485SYan-Hsuan Chuang 	case 0x1AE0:
1051e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS0;
1052e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS1;
1053e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS2;
1054e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS3;
1055e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1056e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1057e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1058e3037485SYan-Hsuan Chuang 		break;
1059e3037485SYan-Hsuan Chuang 	case 0xCE4:
1060e3037485SYan-Hsuan Chuang 	case 0xEE4:
1061e3037485SYan-Hsuan Chuang 	case 0x18E4:
1062e3037485SYan-Hsuan Chuang 	case 0x1AE4:
1063e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS4;
1064e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS5;
1065e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS6;
1066e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS7;
1067e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1068e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1069e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1070e3037485SYan-Hsuan Chuang 		break;
1071e3037485SYan-Hsuan Chuang 	case 0xCE8:
1072e3037485SYan-Hsuan Chuang 	case 0xEE8:
1073e3037485SYan-Hsuan Chuang 	case 0x18E8:
1074e3037485SYan-Hsuan Chuang 	case 0x1AE8:
1075e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS8;
1076e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS9;
1077e3037485SYan-Hsuan Chuang 		for (i = 0; i < 2; ++i)
1078e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1079e3037485SYan-Hsuan Chuang 		*rate_num = 2;
1080e3037485SYan-Hsuan Chuang 		break;
1081e3037485SYan-Hsuan Chuang 	default:
1082e3037485SYan-Hsuan Chuang 		rtw_warn(rtwdev, "invalid tx power index addr 0x%08x\n", addr);
1083e3037485SYan-Hsuan Chuang 		break;
1084e3037485SYan-Hsuan Chuang 	}
1085e3037485SYan-Hsuan Chuang }
1086e3037485SYan-Hsuan Chuang 
1087*fa6dfe6bSYan-Hsuan Chuang static void phy_store_tx_power_by_rate(void *adapter,
1088*fa6dfe6bSYan-Hsuan Chuang 				       u32 band, u32 rfpath, u32 txnum,
1089e3037485SYan-Hsuan Chuang 				       u32 regaddr, u32 bitmask, u32 data)
1090e3037485SYan-Hsuan Chuang {
1091e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = adapter;
1092e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1093e3037485SYan-Hsuan Chuang 	u8 rate_num = 0;
1094e3037485SYan-Hsuan Chuang 	u8 rate;
1095e3037485SYan-Hsuan Chuang 	u8 rates[RTW_RF_PATH_MAX] = {0};
1096e3037485SYan-Hsuan Chuang 	s8 offset;
1097e3037485SYan-Hsuan Chuang 	s8 pwr_by_rate[RTW_RF_PATH_MAX] = {0};
1098e3037485SYan-Hsuan Chuang 	int i;
1099e3037485SYan-Hsuan Chuang 
1100e3037485SYan-Hsuan Chuang 	phy_get_rate_values_of_txpwr_by_rate(rtwdev, regaddr, bitmask, data,
1101e3037485SYan-Hsuan Chuang 					     rates, pwr_by_rate, &rate_num);
1102e3037485SYan-Hsuan Chuang 
1103e3037485SYan-Hsuan Chuang 	if (WARN_ON(rfpath >= RTW_RF_PATH_MAX ||
1104e3037485SYan-Hsuan Chuang 		    (band != PHY_BAND_2G && band != PHY_BAND_5G) ||
1105e3037485SYan-Hsuan Chuang 		    rate_num > RTW_RF_PATH_MAX))
1106e3037485SYan-Hsuan Chuang 		return;
1107e3037485SYan-Hsuan Chuang 
1108e3037485SYan-Hsuan Chuang 	for (i = 0; i < rate_num; i++) {
1109e3037485SYan-Hsuan Chuang 		offset = pwr_by_rate[i];
1110e3037485SYan-Hsuan Chuang 		rate = rates[i];
1111e3037485SYan-Hsuan Chuang 		if (band == PHY_BAND_2G)
1112e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[rfpath][rate] = offset;
1113e3037485SYan-Hsuan Chuang 		else if (band == PHY_BAND_5G)
1114e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[rfpath][rate] = offset;
1115e3037485SYan-Hsuan Chuang 		else
1116e3037485SYan-Hsuan Chuang 			continue;
1117e3037485SYan-Hsuan Chuang 	}
1118e3037485SYan-Hsuan Chuang }
1119e3037485SYan-Hsuan Chuang 
1120*fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
1121*fa6dfe6bSYan-Hsuan Chuang {
1122*fa6dfe6bSYan-Hsuan Chuang 	const struct phy_pg_cfg_pair *p = tbl->data;
1123*fa6dfe6bSYan-Hsuan Chuang 	const struct phy_pg_cfg_pair *end = p + tbl->size / 6;
1124*fa6dfe6bSYan-Hsuan Chuang 
1125*fa6dfe6bSYan-Hsuan Chuang 	BUILD_BUG_ON(sizeof(struct phy_pg_cfg_pair) != sizeof(u32) * 6);
1126*fa6dfe6bSYan-Hsuan Chuang 
1127*fa6dfe6bSYan-Hsuan Chuang 	for (; p < end; p++) {
1128*fa6dfe6bSYan-Hsuan Chuang 		if (p->addr == 0xfe || p->addr == 0xffe) {
1129*fa6dfe6bSYan-Hsuan Chuang 			msleep(50);
1130*fa6dfe6bSYan-Hsuan Chuang 			continue;
1131*fa6dfe6bSYan-Hsuan Chuang 		}
1132*fa6dfe6bSYan-Hsuan Chuang 		phy_store_tx_power_by_rate(rtwdev, p->band, p->rf_path,
1133*fa6dfe6bSYan-Hsuan Chuang 					   p->tx_num, p->addr, p->bitmask,
1134*fa6dfe6bSYan-Hsuan Chuang 					   p->data);
1135*fa6dfe6bSYan-Hsuan Chuang 	}
1136*fa6dfe6bSYan-Hsuan Chuang }
1137*fa6dfe6bSYan-Hsuan Chuang 
1138*fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_channel_idx_5g[RTW_MAX_CHANNEL_NUM_5G] = {
1139*fa6dfe6bSYan-Hsuan Chuang 	36,  38,  40,  42,  44,  46,  48, /* Band 1 */
1140*fa6dfe6bSYan-Hsuan Chuang 	52,  54,  56,  58,  60,  62,  64, /* Band 2 */
1141*fa6dfe6bSYan-Hsuan Chuang 	100, 102, 104, 106, 108, 110, 112, /* Band 3 */
1142*fa6dfe6bSYan-Hsuan Chuang 	116, 118, 120, 122, 124, 126, 128, /* Band 3 */
1143*fa6dfe6bSYan-Hsuan Chuang 	132, 134, 136, 138, 140, 142, 144, /* Band 3 */
1144*fa6dfe6bSYan-Hsuan Chuang 	149, 151, 153, 155, 157, 159, 161, /* Band 4 */
1145*fa6dfe6bSYan-Hsuan Chuang 	165, 167, 169, 171, 173, 175, 177}; /* Band 4 */
1146*fa6dfe6bSYan-Hsuan Chuang 
1147*fa6dfe6bSYan-Hsuan Chuang static int rtw_channel_to_idx(u8 band, u8 channel)
1148*fa6dfe6bSYan-Hsuan Chuang {
1149*fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
1150*fa6dfe6bSYan-Hsuan Chuang 	u8 n_channel;
1151*fa6dfe6bSYan-Hsuan Chuang 
1152*fa6dfe6bSYan-Hsuan Chuang 	if (band == PHY_BAND_2G) {
1153*fa6dfe6bSYan-Hsuan Chuang 		ch_idx = channel - 1;
1154*fa6dfe6bSYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_2G;
1155*fa6dfe6bSYan-Hsuan Chuang 	} else if (band == PHY_BAND_5G) {
1156*fa6dfe6bSYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_5G;
1157*fa6dfe6bSYan-Hsuan Chuang 		for (ch_idx = 0; ch_idx < n_channel; ch_idx++)
1158*fa6dfe6bSYan-Hsuan Chuang 			if (rtw_channel_idx_5g[ch_idx] == channel)
1159*fa6dfe6bSYan-Hsuan Chuang 				break;
1160*fa6dfe6bSYan-Hsuan Chuang 	} else {
1161*fa6dfe6bSYan-Hsuan Chuang 		return -1;
1162*fa6dfe6bSYan-Hsuan Chuang 	}
1163*fa6dfe6bSYan-Hsuan Chuang 
1164*fa6dfe6bSYan-Hsuan Chuang 	if (ch_idx >= n_channel)
1165*fa6dfe6bSYan-Hsuan Chuang 		return -1;
1166*fa6dfe6bSYan-Hsuan Chuang 
1167*fa6dfe6bSYan-Hsuan Chuang 	return ch_idx;
1168*fa6dfe6bSYan-Hsuan Chuang }
1169*fa6dfe6bSYan-Hsuan Chuang 
1170*fa6dfe6bSYan-Hsuan Chuang static void phy_set_tx_power_limit(struct rtw_dev *rtwdev, u8 regd, u8 band,
1171*fa6dfe6bSYan-Hsuan Chuang 				   u8 bw, u8 rs, u8 ch, s8 pwr_limit)
1172*fa6dfe6bSYan-Hsuan Chuang {
1173*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1174*fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
1175*fa6dfe6bSYan-Hsuan Chuang 
1176*fa6dfe6bSYan-Hsuan Chuang 	pwr_limit = clamp_t(s8, pwr_limit,
1177*fa6dfe6bSYan-Hsuan Chuang 			    -RTW_MAX_POWER_INDEX, RTW_MAX_POWER_INDEX);
1178*fa6dfe6bSYan-Hsuan Chuang 	ch_idx = rtw_channel_to_idx(band, ch);
1179*fa6dfe6bSYan-Hsuan Chuang 
1180*fa6dfe6bSYan-Hsuan Chuang 	if (regd >= RTW_REGD_MAX || bw >= RTW_CHANNEL_WIDTH_MAX ||
1181*fa6dfe6bSYan-Hsuan Chuang 	    rs >= RTW_RATE_SECTION_MAX || ch_idx < 0) {
1182*fa6dfe6bSYan-Hsuan Chuang 		WARN(1,
1183*fa6dfe6bSYan-Hsuan Chuang 		     "wrong txpwr_lmt regd=%u, band=%u bw=%u, rs=%u, ch_idx=%u, pwr_limit=%d\n",
1184*fa6dfe6bSYan-Hsuan Chuang 		     regd, band, bw, rs, ch_idx, pwr_limit);
1185*fa6dfe6bSYan-Hsuan Chuang 		return;
1186*fa6dfe6bSYan-Hsuan Chuang 	}
1187*fa6dfe6bSYan-Hsuan Chuang 
1188*fa6dfe6bSYan-Hsuan Chuang 	if (band == PHY_BAND_2G)
1189*fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch_idx] = pwr_limit;
1190*fa6dfe6bSYan-Hsuan Chuang 	else if (band == PHY_BAND_5G)
1191*fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch_idx] = pwr_limit;
1192*fa6dfe6bSYan-Hsuan Chuang }
1193*fa6dfe6bSYan-Hsuan Chuang 
1194*fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev,
1195*fa6dfe6bSYan-Hsuan Chuang 			     const struct rtw_table *tbl)
1196*fa6dfe6bSYan-Hsuan Chuang {
1197*fa6dfe6bSYan-Hsuan Chuang 	const struct txpwr_lmt_cfg_pair *p = tbl->data;
1198*fa6dfe6bSYan-Hsuan Chuang 	const struct txpwr_lmt_cfg_pair *end = p + tbl->size / 6;
1199*fa6dfe6bSYan-Hsuan Chuang 
1200*fa6dfe6bSYan-Hsuan Chuang 	BUILD_BUG_ON(sizeof(struct txpwr_lmt_cfg_pair) != sizeof(u8) * 6);
1201*fa6dfe6bSYan-Hsuan Chuang 
1202*fa6dfe6bSYan-Hsuan Chuang 	for (; p < end; p++) {
1203*fa6dfe6bSYan-Hsuan Chuang 		phy_set_tx_power_limit(rtwdev, p->regd, p->band,
1204*fa6dfe6bSYan-Hsuan Chuang 				       p->bw, p->rs,
1205*fa6dfe6bSYan-Hsuan Chuang 				       p->ch, p->txpwr_lmt);
1206*fa6dfe6bSYan-Hsuan Chuang 	}
1207*fa6dfe6bSYan-Hsuan Chuang }
1208*fa6dfe6bSYan-Hsuan Chuang 
1209*fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1210*fa6dfe6bSYan-Hsuan Chuang 		     u32 addr, u32 data)
1211*fa6dfe6bSYan-Hsuan Chuang {
1212*fa6dfe6bSYan-Hsuan Chuang 	rtw_write8(rtwdev, addr, data);
1213*fa6dfe6bSYan-Hsuan Chuang }
1214*fa6dfe6bSYan-Hsuan Chuang 
1215*fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1216*fa6dfe6bSYan-Hsuan Chuang 		     u32 addr, u32 data)
1217*fa6dfe6bSYan-Hsuan Chuang {
1218*fa6dfe6bSYan-Hsuan Chuang 	rtw_write32(rtwdev, addr, data);
1219*fa6dfe6bSYan-Hsuan Chuang }
1220*fa6dfe6bSYan-Hsuan Chuang 
1221*fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1222*fa6dfe6bSYan-Hsuan Chuang 		    u32 addr, u32 data)
1223*fa6dfe6bSYan-Hsuan Chuang {
1224*fa6dfe6bSYan-Hsuan Chuang 	if (addr == 0xfe)
1225*fa6dfe6bSYan-Hsuan Chuang 		msleep(50);
1226*fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfd)
1227*fa6dfe6bSYan-Hsuan Chuang 		mdelay(5);
1228*fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfc)
1229*fa6dfe6bSYan-Hsuan Chuang 		mdelay(1);
1230*fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfb)
1231*fa6dfe6bSYan-Hsuan Chuang 		usleep_range(50, 60);
1232*fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfa)
1233*fa6dfe6bSYan-Hsuan Chuang 		udelay(5);
1234*fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xf9)
1235*fa6dfe6bSYan-Hsuan Chuang 		udelay(1);
1236*fa6dfe6bSYan-Hsuan Chuang 	else
1237*fa6dfe6bSYan-Hsuan Chuang 		rtw_write32(rtwdev, addr, data);
1238*fa6dfe6bSYan-Hsuan Chuang }
1239*fa6dfe6bSYan-Hsuan Chuang 
1240*fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1241*fa6dfe6bSYan-Hsuan Chuang 		    u32 addr, u32 data)
1242*fa6dfe6bSYan-Hsuan Chuang {
1243*fa6dfe6bSYan-Hsuan Chuang 	if (addr == 0xffe) {
1244*fa6dfe6bSYan-Hsuan Chuang 		msleep(50);
1245*fa6dfe6bSYan-Hsuan Chuang 	} else if (addr == 0xfe) {
1246*fa6dfe6bSYan-Hsuan Chuang 		usleep_range(100, 110);
1247*fa6dfe6bSYan-Hsuan Chuang 	} else {
1248*fa6dfe6bSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, tbl->rf_path, addr, RFREG_MASK, data);
1249*fa6dfe6bSYan-Hsuan Chuang 		udelay(1);
1250*fa6dfe6bSYan-Hsuan Chuang 	}
1251*fa6dfe6bSYan-Hsuan Chuang }
1252*fa6dfe6bSYan-Hsuan Chuang 
1253*fa6dfe6bSYan-Hsuan Chuang static void rtw_load_rfk_table(struct rtw_dev *rtwdev)
1254*fa6dfe6bSYan-Hsuan Chuang {
1255*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1256*fa6dfe6bSYan-Hsuan Chuang 
1257*fa6dfe6bSYan-Hsuan Chuang 	if (!chip->rfk_init_tbl)
1258*fa6dfe6bSYan-Hsuan Chuang 		return;
1259*fa6dfe6bSYan-Hsuan Chuang 
1260*fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->rfk_init_tbl);
1261*fa6dfe6bSYan-Hsuan Chuang }
1262*fa6dfe6bSYan-Hsuan Chuang 
1263*fa6dfe6bSYan-Hsuan Chuang void rtw_phy_load_tables(struct rtw_dev *rtwdev)
1264*fa6dfe6bSYan-Hsuan Chuang {
1265*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1266*fa6dfe6bSYan-Hsuan Chuang 	u8 rf_path;
1267*fa6dfe6bSYan-Hsuan Chuang 
1268*fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->mac_tbl);
1269*fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->bb_tbl);
1270*fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->agc_tbl);
1271*fa6dfe6bSYan-Hsuan Chuang 	rtw_load_rfk_table(rtwdev);
1272*fa6dfe6bSYan-Hsuan Chuang 
1273*fa6dfe6bSYan-Hsuan Chuang 	for (rf_path = 0; rf_path < rtwdev->hal.rf_path_num; rf_path++) {
1274*fa6dfe6bSYan-Hsuan Chuang 		const struct rtw_table *tbl;
1275*fa6dfe6bSYan-Hsuan Chuang 
1276*fa6dfe6bSYan-Hsuan Chuang 		tbl = chip->rf_tbl[rf_path];
1277*fa6dfe6bSYan-Hsuan Chuang 		rtw_load_table(rtwdev, tbl);
1278*fa6dfe6bSYan-Hsuan Chuang 	}
1279*fa6dfe6bSYan-Hsuan Chuang }
1280*fa6dfe6bSYan-Hsuan Chuang 
1281*fa6dfe6bSYan-Hsuan Chuang static u8 rtw_get_channel_group(u8 channel)
1282*fa6dfe6bSYan-Hsuan Chuang {
1283*fa6dfe6bSYan-Hsuan Chuang 	switch (channel) {
1284*fa6dfe6bSYan-Hsuan Chuang 	default:
1285*fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
1286*fa6dfe6bSYan-Hsuan Chuang 		/* fall through */
1287*fa6dfe6bSYan-Hsuan Chuang 	case 1:
1288*fa6dfe6bSYan-Hsuan Chuang 	case 2:
1289*fa6dfe6bSYan-Hsuan Chuang 	case 36:
1290*fa6dfe6bSYan-Hsuan Chuang 	case 38:
1291*fa6dfe6bSYan-Hsuan Chuang 	case 40:
1292*fa6dfe6bSYan-Hsuan Chuang 	case 42:
1293*fa6dfe6bSYan-Hsuan Chuang 		return 0;
1294*fa6dfe6bSYan-Hsuan Chuang 	case 3:
1295*fa6dfe6bSYan-Hsuan Chuang 	case 4:
1296*fa6dfe6bSYan-Hsuan Chuang 	case 5:
1297*fa6dfe6bSYan-Hsuan Chuang 	case 44:
1298*fa6dfe6bSYan-Hsuan Chuang 	case 46:
1299*fa6dfe6bSYan-Hsuan Chuang 	case 48:
1300*fa6dfe6bSYan-Hsuan Chuang 	case 50:
1301*fa6dfe6bSYan-Hsuan Chuang 		return 1;
1302*fa6dfe6bSYan-Hsuan Chuang 	case 6:
1303*fa6dfe6bSYan-Hsuan Chuang 	case 7:
1304*fa6dfe6bSYan-Hsuan Chuang 	case 8:
1305*fa6dfe6bSYan-Hsuan Chuang 	case 52:
1306*fa6dfe6bSYan-Hsuan Chuang 	case 54:
1307*fa6dfe6bSYan-Hsuan Chuang 	case 56:
1308*fa6dfe6bSYan-Hsuan Chuang 	case 58:
1309*fa6dfe6bSYan-Hsuan Chuang 		return 2;
1310*fa6dfe6bSYan-Hsuan Chuang 	case 9:
1311*fa6dfe6bSYan-Hsuan Chuang 	case 10:
1312*fa6dfe6bSYan-Hsuan Chuang 	case 11:
1313*fa6dfe6bSYan-Hsuan Chuang 	case 60:
1314*fa6dfe6bSYan-Hsuan Chuang 	case 62:
1315*fa6dfe6bSYan-Hsuan Chuang 	case 64:
1316*fa6dfe6bSYan-Hsuan Chuang 		return 3;
1317*fa6dfe6bSYan-Hsuan Chuang 	case 12:
1318*fa6dfe6bSYan-Hsuan Chuang 	case 13:
1319*fa6dfe6bSYan-Hsuan Chuang 	case 100:
1320*fa6dfe6bSYan-Hsuan Chuang 	case 102:
1321*fa6dfe6bSYan-Hsuan Chuang 	case 104:
1322*fa6dfe6bSYan-Hsuan Chuang 	case 106:
1323*fa6dfe6bSYan-Hsuan Chuang 		return 4;
1324*fa6dfe6bSYan-Hsuan Chuang 	case 14:
1325*fa6dfe6bSYan-Hsuan Chuang 	case 108:
1326*fa6dfe6bSYan-Hsuan Chuang 	case 110:
1327*fa6dfe6bSYan-Hsuan Chuang 	case 112:
1328*fa6dfe6bSYan-Hsuan Chuang 	case 114:
1329*fa6dfe6bSYan-Hsuan Chuang 		return 5;
1330*fa6dfe6bSYan-Hsuan Chuang 	case 116:
1331*fa6dfe6bSYan-Hsuan Chuang 	case 118:
1332*fa6dfe6bSYan-Hsuan Chuang 	case 120:
1333*fa6dfe6bSYan-Hsuan Chuang 	case 122:
1334*fa6dfe6bSYan-Hsuan Chuang 		return 6;
1335*fa6dfe6bSYan-Hsuan Chuang 	case 124:
1336*fa6dfe6bSYan-Hsuan Chuang 	case 126:
1337*fa6dfe6bSYan-Hsuan Chuang 	case 128:
1338*fa6dfe6bSYan-Hsuan Chuang 	case 130:
1339*fa6dfe6bSYan-Hsuan Chuang 		return 7;
1340*fa6dfe6bSYan-Hsuan Chuang 	case 132:
1341*fa6dfe6bSYan-Hsuan Chuang 	case 134:
1342*fa6dfe6bSYan-Hsuan Chuang 	case 136:
1343*fa6dfe6bSYan-Hsuan Chuang 	case 138:
1344*fa6dfe6bSYan-Hsuan Chuang 		return 8;
1345*fa6dfe6bSYan-Hsuan Chuang 	case 140:
1346*fa6dfe6bSYan-Hsuan Chuang 	case 142:
1347*fa6dfe6bSYan-Hsuan Chuang 	case 144:
1348*fa6dfe6bSYan-Hsuan Chuang 		return 9;
1349*fa6dfe6bSYan-Hsuan Chuang 	case 149:
1350*fa6dfe6bSYan-Hsuan Chuang 	case 151:
1351*fa6dfe6bSYan-Hsuan Chuang 	case 153:
1352*fa6dfe6bSYan-Hsuan Chuang 	case 155:
1353*fa6dfe6bSYan-Hsuan Chuang 		return 10;
1354*fa6dfe6bSYan-Hsuan Chuang 	case 157:
1355*fa6dfe6bSYan-Hsuan Chuang 	case 159:
1356*fa6dfe6bSYan-Hsuan Chuang 	case 161:
1357*fa6dfe6bSYan-Hsuan Chuang 		return 11;
1358*fa6dfe6bSYan-Hsuan Chuang 	case 165:
1359*fa6dfe6bSYan-Hsuan Chuang 	case 167:
1360*fa6dfe6bSYan-Hsuan Chuang 	case 169:
1361*fa6dfe6bSYan-Hsuan Chuang 	case 171:
1362*fa6dfe6bSYan-Hsuan Chuang 		return 12;
1363*fa6dfe6bSYan-Hsuan Chuang 	case 173:
1364*fa6dfe6bSYan-Hsuan Chuang 	case 175:
1365*fa6dfe6bSYan-Hsuan Chuang 	case 177:
1366*fa6dfe6bSYan-Hsuan Chuang 		return 13;
1367*fa6dfe6bSYan-Hsuan Chuang 	}
1368*fa6dfe6bSYan-Hsuan Chuang }
1369*fa6dfe6bSYan-Hsuan Chuang 
1370*fa6dfe6bSYan-Hsuan Chuang static u8 phy_get_2g_tx_power_index(struct rtw_dev *rtwdev,
1371*fa6dfe6bSYan-Hsuan Chuang 				    struct rtw_2g_txpwr_idx *pwr_idx_2g,
1372*fa6dfe6bSYan-Hsuan Chuang 				    enum rtw_bandwidth bandwidth,
1373*fa6dfe6bSYan-Hsuan Chuang 				    u8 rate, u8 group)
1374*fa6dfe6bSYan-Hsuan Chuang {
1375*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1376*fa6dfe6bSYan-Hsuan Chuang 	u8 tx_power;
1377*fa6dfe6bSYan-Hsuan Chuang 	bool mcs_rate;
1378*fa6dfe6bSYan-Hsuan Chuang 	bool above_2ss;
1379*fa6dfe6bSYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1380*fa6dfe6bSYan-Hsuan Chuang 
1381*fa6dfe6bSYan-Hsuan Chuang 	if (rate <= DESC_RATE11M)
1382*fa6dfe6bSYan-Hsuan Chuang 		tx_power = pwr_idx_2g->cck_base[group];
1383*fa6dfe6bSYan-Hsuan Chuang 	else
1384*fa6dfe6bSYan-Hsuan Chuang 		tx_power = pwr_idx_2g->bw40_base[group];
1385*fa6dfe6bSYan-Hsuan Chuang 
1386*fa6dfe6bSYan-Hsuan Chuang 	if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1387*fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.ofdm * factor;
1388*fa6dfe6bSYan-Hsuan Chuang 
1389*fa6dfe6bSYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1390*fa6dfe6bSYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1391*fa6dfe6bSYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1392*fa6dfe6bSYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1393*fa6dfe6bSYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1394*fa6dfe6bSYan-Hsuan Chuang 
1395*fa6dfe6bSYan-Hsuan Chuang 	if (!mcs_rate)
1396*fa6dfe6bSYan-Hsuan Chuang 		return tx_power;
1397*fa6dfe6bSYan-Hsuan Chuang 
1398*fa6dfe6bSYan-Hsuan Chuang 	switch (bandwidth) {
1399*fa6dfe6bSYan-Hsuan Chuang 	default:
1400*fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
1401*fa6dfe6bSYan-Hsuan Chuang 		/* fall through */
1402*fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1403*fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.bw20 * factor;
1404*fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1405*fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw20 * factor;
1406*fa6dfe6bSYan-Hsuan Chuang 		break;
1407*fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1408*fa6dfe6bSYan-Hsuan Chuang 		/* bw40 is the base power */
1409*fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1410*fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw40 * factor;
1411*fa6dfe6bSYan-Hsuan Chuang 		break;
1412*fa6dfe6bSYan-Hsuan Chuang 	}
1413*fa6dfe6bSYan-Hsuan Chuang 
1414*fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1415*fa6dfe6bSYan-Hsuan Chuang }
1416*fa6dfe6bSYan-Hsuan Chuang 
1417*fa6dfe6bSYan-Hsuan Chuang static u8 phy_get_5g_tx_power_index(struct rtw_dev *rtwdev,
1418*fa6dfe6bSYan-Hsuan Chuang 				    struct rtw_5g_txpwr_idx *pwr_idx_5g,
1419*fa6dfe6bSYan-Hsuan Chuang 				    enum rtw_bandwidth bandwidth,
1420*fa6dfe6bSYan-Hsuan Chuang 				    u8 rate, u8 group)
1421*fa6dfe6bSYan-Hsuan Chuang {
1422*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1423*fa6dfe6bSYan-Hsuan Chuang 	u8 tx_power;
1424*fa6dfe6bSYan-Hsuan Chuang 	u8 upper, lower;
1425*fa6dfe6bSYan-Hsuan Chuang 	bool mcs_rate;
1426*fa6dfe6bSYan-Hsuan Chuang 	bool above_2ss;
1427*fa6dfe6bSYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1428*fa6dfe6bSYan-Hsuan Chuang 
1429*fa6dfe6bSYan-Hsuan Chuang 	tx_power = pwr_idx_5g->bw40_base[group];
1430*fa6dfe6bSYan-Hsuan Chuang 
1431*fa6dfe6bSYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1432*fa6dfe6bSYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1433*fa6dfe6bSYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1434*fa6dfe6bSYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1435*fa6dfe6bSYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1436*fa6dfe6bSYan-Hsuan Chuang 
1437*fa6dfe6bSYan-Hsuan Chuang 	if (!mcs_rate) {
1438*fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.ofdm * factor;
1439*fa6dfe6bSYan-Hsuan Chuang 		return tx_power;
1440*fa6dfe6bSYan-Hsuan Chuang 	}
1441*fa6dfe6bSYan-Hsuan Chuang 
1442*fa6dfe6bSYan-Hsuan Chuang 	switch (bandwidth) {
1443*fa6dfe6bSYan-Hsuan Chuang 	default:
1444*fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
1445*fa6dfe6bSYan-Hsuan Chuang 		/* fall through */
1446*fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1447*fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.bw20 * factor;
1448*fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1449*fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw20 * factor;
1450*fa6dfe6bSYan-Hsuan Chuang 		break;
1451*fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1452*fa6dfe6bSYan-Hsuan Chuang 		/* bw40 is the base power */
1453*fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1454*fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw40 * factor;
1455*fa6dfe6bSYan-Hsuan Chuang 		break;
1456*fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_80:
1457*fa6dfe6bSYan-Hsuan Chuang 		/* the base idx of bw80 is the average of bw40+/bw40- */
1458*fa6dfe6bSYan-Hsuan Chuang 		lower = pwr_idx_5g->bw40_base[group];
1459*fa6dfe6bSYan-Hsuan Chuang 		upper = pwr_idx_5g->bw40_base[group + 1];
1460*fa6dfe6bSYan-Hsuan Chuang 
1461*fa6dfe6bSYan-Hsuan Chuang 		tx_power = (lower + upper) / 2;
1462*fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->vht_1s_diff.bw80 * factor;
1463*fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1464*fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->vht_2s_diff.bw80 * factor;
1465*fa6dfe6bSYan-Hsuan Chuang 		break;
1466*fa6dfe6bSYan-Hsuan Chuang 	}
1467*fa6dfe6bSYan-Hsuan Chuang 
1468*fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1469*fa6dfe6bSYan-Hsuan Chuang }
1470*fa6dfe6bSYan-Hsuan Chuang 
1471*fa6dfe6bSYan-Hsuan Chuang static s8 get_tx_power_limit(struct rtw_hal *hal, u8 bw, u8 rs, u8 ch, u8 regd)
1472*fa6dfe6bSYan-Hsuan Chuang {
1473*fa6dfe6bSYan-Hsuan Chuang 	if (regd > RTW_REGD_WW)
1474*fa6dfe6bSYan-Hsuan Chuang 		return RTW_MAX_POWER_INDEX;
1475*fa6dfe6bSYan-Hsuan Chuang 
1476*fa6dfe6bSYan-Hsuan Chuang 	return hal->tx_pwr_limit_2g[regd][bw][rs][ch];
1477*fa6dfe6bSYan-Hsuan Chuang }
1478*fa6dfe6bSYan-Hsuan Chuang 
1479*fa6dfe6bSYan-Hsuan Chuang static s8 phy_get_tx_power_limit(struct rtw_dev *rtwdev, u8 band,
1480*fa6dfe6bSYan-Hsuan Chuang 				 enum rtw_bandwidth bw, u8 rf_path,
1481*fa6dfe6bSYan-Hsuan Chuang 				 u8 rate, u8 channel, u8 regd)
1482*fa6dfe6bSYan-Hsuan Chuang {
1483*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1484*fa6dfe6bSYan-Hsuan Chuang 	s8 power_limit;
1485*fa6dfe6bSYan-Hsuan Chuang 	u8 rs;
1486*fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
1487*fa6dfe6bSYan-Hsuan Chuang 
1488*fa6dfe6bSYan-Hsuan Chuang 	if (rate >= DESC_RATE1M && rate <= DESC_RATE11M)
1489*fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
1490*fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1491*fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
1492*fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS7)
1493*fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_1S;
1494*fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15)
1495*fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_2S;
1496*fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT1SS_MCS0 && rate <= DESC_RATEVHT1SS_MCS9)
1497*fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_1S;
1498*fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT2SS_MCS0 && rate <= DESC_RATEVHT2SS_MCS9)
1499*fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_2S;
1500*fa6dfe6bSYan-Hsuan Chuang 	else
1501*fa6dfe6bSYan-Hsuan Chuang 		goto err;
1502*fa6dfe6bSYan-Hsuan Chuang 
1503*fa6dfe6bSYan-Hsuan Chuang 	ch_idx = rtw_channel_to_idx(band, channel);
1504*fa6dfe6bSYan-Hsuan Chuang 	if (ch_idx < 0)
1505*fa6dfe6bSYan-Hsuan Chuang 		goto err;
1506*fa6dfe6bSYan-Hsuan Chuang 
1507*fa6dfe6bSYan-Hsuan Chuang 	power_limit = get_tx_power_limit(hal, bw, rs, ch_idx, regd);
1508*fa6dfe6bSYan-Hsuan Chuang 
1509*fa6dfe6bSYan-Hsuan Chuang 	return power_limit;
1510*fa6dfe6bSYan-Hsuan Chuang 
1511*fa6dfe6bSYan-Hsuan Chuang err:
1512*fa6dfe6bSYan-Hsuan Chuang 	WARN(1, "invalid arguments, band=%d, bw=%d, path=%d, rate=%d, ch=%d\n",
1513*fa6dfe6bSYan-Hsuan Chuang 	     band, bw, rf_path, rate, channel);
1514*fa6dfe6bSYan-Hsuan Chuang 	return RTW_MAX_POWER_INDEX;
1515*fa6dfe6bSYan-Hsuan Chuang }
1516*fa6dfe6bSYan-Hsuan Chuang 
1517*fa6dfe6bSYan-Hsuan Chuang static
1518*fa6dfe6bSYan-Hsuan Chuang u8 phy_get_tx_power_index(void *adapter, u8 rf_path, u8 rate,
1519*fa6dfe6bSYan-Hsuan Chuang 			  enum rtw_bandwidth bandwidth, u8 channel, u8 regd)
1520*fa6dfe6bSYan-Hsuan Chuang {
1521*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_dev *rtwdev = adapter;
1522*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1523*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_txpwr_idx *pwr_idx;
1524*fa6dfe6bSYan-Hsuan Chuang 	u8 tx_power;
1525*fa6dfe6bSYan-Hsuan Chuang 	u8 group;
1526*fa6dfe6bSYan-Hsuan Chuang 	u8 band;
1527*fa6dfe6bSYan-Hsuan Chuang 	s8 offset, limit;
1528*fa6dfe6bSYan-Hsuan Chuang 
1529*fa6dfe6bSYan-Hsuan Chuang 	pwr_idx = &rtwdev->efuse.txpwr_idx_table[rf_path];
1530*fa6dfe6bSYan-Hsuan Chuang 	group = rtw_get_channel_group(channel);
1531*fa6dfe6bSYan-Hsuan Chuang 
1532*fa6dfe6bSYan-Hsuan Chuang 	/* base power index for 2.4G/5G */
1533*fa6dfe6bSYan-Hsuan Chuang 	if (channel <= 14) {
1534*fa6dfe6bSYan-Hsuan Chuang 		band = PHY_BAND_2G;
1535*fa6dfe6bSYan-Hsuan Chuang 		tx_power = phy_get_2g_tx_power_index(rtwdev,
1536*fa6dfe6bSYan-Hsuan Chuang 						     &pwr_idx->pwr_idx_2g,
1537*fa6dfe6bSYan-Hsuan Chuang 						     bandwidth, rate, group);
1538*fa6dfe6bSYan-Hsuan Chuang 		offset = hal->tx_pwr_by_rate_offset_2g[rf_path][rate];
1539*fa6dfe6bSYan-Hsuan Chuang 	} else {
1540*fa6dfe6bSYan-Hsuan Chuang 		band = PHY_BAND_5G;
1541*fa6dfe6bSYan-Hsuan Chuang 		tx_power = phy_get_5g_tx_power_index(rtwdev,
1542*fa6dfe6bSYan-Hsuan Chuang 						     &pwr_idx->pwr_idx_5g,
1543*fa6dfe6bSYan-Hsuan Chuang 						     bandwidth, rate, group);
1544*fa6dfe6bSYan-Hsuan Chuang 		offset = hal->tx_pwr_by_rate_offset_5g[rf_path][rate];
1545*fa6dfe6bSYan-Hsuan Chuang 	}
1546*fa6dfe6bSYan-Hsuan Chuang 
1547*fa6dfe6bSYan-Hsuan Chuang 	limit = phy_get_tx_power_limit(rtwdev, band, bandwidth, rf_path,
1548*fa6dfe6bSYan-Hsuan Chuang 				       rate, channel, regd);
1549*fa6dfe6bSYan-Hsuan Chuang 
1550*fa6dfe6bSYan-Hsuan Chuang 	if (offset > limit)
1551*fa6dfe6bSYan-Hsuan Chuang 		offset = limit;
1552*fa6dfe6bSYan-Hsuan Chuang 
1553*fa6dfe6bSYan-Hsuan Chuang 	tx_power += offset;
1554*fa6dfe6bSYan-Hsuan Chuang 
1555*fa6dfe6bSYan-Hsuan Chuang 	if (tx_power > rtwdev->chip->max_power_index)
1556*fa6dfe6bSYan-Hsuan Chuang 		tx_power = rtwdev->chip->max_power_index;
1557*fa6dfe6bSYan-Hsuan Chuang 
1558*fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1559*fa6dfe6bSYan-Hsuan Chuang }
1560*fa6dfe6bSYan-Hsuan Chuang 
1561*fa6dfe6bSYan-Hsuan Chuang static void phy_set_tx_power_index_by_rs(void *adapter, u8 ch, u8 path, u8 rs)
1562*fa6dfe6bSYan-Hsuan Chuang {
1563*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_dev *rtwdev = adapter;
1564*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1565*fa6dfe6bSYan-Hsuan Chuang 	u8 regd = rtwdev->regd.txpwr_regd;
1566*fa6dfe6bSYan-Hsuan Chuang 	u8 *rates;
1567*fa6dfe6bSYan-Hsuan Chuang 	u8 size;
1568*fa6dfe6bSYan-Hsuan Chuang 	u8 rate;
1569*fa6dfe6bSYan-Hsuan Chuang 	u8 pwr_idx;
1570*fa6dfe6bSYan-Hsuan Chuang 	u8 bw;
1571*fa6dfe6bSYan-Hsuan Chuang 	int i;
1572*fa6dfe6bSYan-Hsuan Chuang 
1573*fa6dfe6bSYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_MAX)
1574*fa6dfe6bSYan-Hsuan Chuang 		return;
1575*fa6dfe6bSYan-Hsuan Chuang 
1576*fa6dfe6bSYan-Hsuan Chuang 	rates = rtw_rate_section[rs];
1577*fa6dfe6bSYan-Hsuan Chuang 	size = rtw_rate_size[rs];
1578*fa6dfe6bSYan-Hsuan Chuang 	bw = hal->current_band_width;
1579*fa6dfe6bSYan-Hsuan Chuang 	for (i = 0; i < size; i++) {
1580*fa6dfe6bSYan-Hsuan Chuang 		rate = rates[i];
1581*fa6dfe6bSYan-Hsuan Chuang 		pwr_idx = phy_get_tx_power_index(adapter, path, rate, bw, ch,
1582*fa6dfe6bSYan-Hsuan Chuang 						 regd);
1583*fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_tbl[path][rate] = pwr_idx;
1584*fa6dfe6bSYan-Hsuan Chuang 	}
1585*fa6dfe6bSYan-Hsuan Chuang }
1586*fa6dfe6bSYan-Hsuan Chuang 
1587*fa6dfe6bSYan-Hsuan Chuang /* set tx power level by path for each rates, note that the order of the rates
1588*fa6dfe6bSYan-Hsuan Chuang  * are *very* important, bacause 8822B/8821C combines every four bytes of tx
1589*fa6dfe6bSYan-Hsuan Chuang  * power index into a four-byte power index register, and calls set_tx_agc to
1590*fa6dfe6bSYan-Hsuan Chuang  * write these values into hardware
1591*fa6dfe6bSYan-Hsuan Chuang  */
1592*fa6dfe6bSYan-Hsuan Chuang static
1593*fa6dfe6bSYan-Hsuan Chuang void phy_set_tx_power_level_by_path(struct rtw_dev *rtwdev, u8 ch, u8 path)
1594*fa6dfe6bSYan-Hsuan Chuang {
1595*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1596*fa6dfe6bSYan-Hsuan Chuang 	u8 rs;
1597*fa6dfe6bSYan-Hsuan Chuang 
1598*fa6dfe6bSYan-Hsuan Chuang 	/* do not need cck rates if we are not in 2.4G */
1599*fa6dfe6bSYan-Hsuan Chuang 	if (hal->current_band_type == RTW_BAND_2G)
1600*fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
1601*fa6dfe6bSYan-Hsuan Chuang 	else
1602*fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
1603*fa6dfe6bSYan-Hsuan Chuang 
1604*fa6dfe6bSYan-Hsuan Chuang 	for (; rs < RTW_RATE_SECTION_MAX; rs++)
1605*fa6dfe6bSYan-Hsuan Chuang 		phy_set_tx_power_index_by_rs(rtwdev, ch, path, rs);
1606*fa6dfe6bSYan-Hsuan Chuang }
1607*fa6dfe6bSYan-Hsuan Chuang 
1608*fa6dfe6bSYan-Hsuan Chuang void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel)
1609*fa6dfe6bSYan-Hsuan Chuang {
1610*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1611*fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1612*fa6dfe6bSYan-Hsuan Chuang 	u8 path;
1613*fa6dfe6bSYan-Hsuan Chuang 
1614*fa6dfe6bSYan-Hsuan Chuang 	mutex_lock(&hal->tx_power_mutex);
1615*fa6dfe6bSYan-Hsuan Chuang 
1616*fa6dfe6bSYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++)
1617*fa6dfe6bSYan-Hsuan Chuang 		phy_set_tx_power_level_by_path(rtwdev, channel, path);
1618*fa6dfe6bSYan-Hsuan Chuang 
1619*fa6dfe6bSYan-Hsuan Chuang 	chip->ops->set_tx_power_index(rtwdev);
1620*fa6dfe6bSYan-Hsuan Chuang 	mutex_unlock(&hal->tx_power_mutex);
1621*fa6dfe6bSYan-Hsuan Chuang }
1622*fa6dfe6bSYan-Hsuan Chuang 
1623e3037485SYan-Hsuan Chuang static
1624e3037485SYan-Hsuan Chuang void phy_tx_power_by_rate_config_by_path(struct rtw_hal *hal, u8 path,
1625e3037485SYan-Hsuan Chuang 					 u8 rs, u8 size, u8 *rates)
1626e3037485SYan-Hsuan Chuang {
1627e3037485SYan-Hsuan Chuang 	u8 rate;
1628e3037485SYan-Hsuan Chuang 	u8 base_idx, rate_idx;
1629e3037485SYan-Hsuan Chuang 	s8 base_2g, base_5g;
1630e3037485SYan-Hsuan Chuang 
1631e3037485SYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_VHT_1S)
1632e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 3];
1633e3037485SYan-Hsuan Chuang 	else
1634e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 1];
1635e3037485SYan-Hsuan Chuang 	base_2g = hal->tx_pwr_by_rate_offset_2g[path][base_idx];
1636e3037485SYan-Hsuan Chuang 	base_5g = hal->tx_pwr_by_rate_offset_5g[path][base_idx];
1637e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_2g[path][rs] = base_2g;
1638e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_5g[path][rs] = base_5g;
1639e3037485SYan-Hsuan Chuang 	for (rate = 0; rate < size; rate++) {
1640e3037485SYan-Hsuan Chuang 		rate_idx = rates[rate];
1641e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_2g[path][rate_idx] -= base_2g;
1642e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_5g[path][rate_idx] -= base_5g;
1643e3037485SYan-Hsuan Chuang 	}
1644e3037485SYan-Hsuan Chuang }
1645e3037485SYan-Hsuan Chuang 
1646e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal)
1647e3037485SYan-Hsuan Chuang {
1648e3037485SYan-Hsuan Chuang 	u8 path;
1649e3037485SYan-Hsuan Chuang 
1650e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
1651e3037485SYan-Hsuan Chuang 		phy_tx_power_by_rate_config_by_path(hal, path,
1652e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_CCK,
1653e3037485SYan-Hsuan Chuang 				rtw_cck_size, rtw_cck_rates);
1654e3037485SYan-Hsuan Chuang 		phy_tx_power_by_rate_config_by_path(hal, path,
1655e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_OFDM,
1656e3037485SYan-Hsuan Chuang 				rtw_ofdm_size, rtw_ofdm_rates);
1657e3037485SYan-Hsuan Chuang 		phy_tx_power_by_rate_config_by_path(hal, path,
1658e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_1S,
1659e3037485SYan-Hsuan Chuang 				rtw_ht_1s_size, rtw_ht_1s_rates);
1660e3037485SYan-Hsuan Chuang 		phy_tx_power_by_rate_config_by_path(hal, path,
1661e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_2S,
1662e3037485SYan-Hsuan Chuang 				rtw_ht_2s_size, rtw_ht_2s_rates);
1663e3037485SYan-Hsuan Chuang 		phy_tx_power_by_rate_config_by_path(hal, path,
1664e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_1S,
1665e3037485SYan-Hsuan Chuang 				rtw_vht_1s_size, rtw_vht_1s_rates);
1666e3037485SYan-Hsuan Chuang 		phy_tx_power_by_rate_config_by_path(hal, path,
1667e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_2S,
1668e3037485SYan-Hsuan Chuang 				rtw_vht_2s_size, rtw_vht_2s_rates);
1669e3037485SYan-Hsuan Chuang 	}
1670e3037485SYan-Hsuan Chuang }
1671e3037485SYan-Hsuan Chuang 
1672e3037485SYan-Hsuan Chuang static void
1673e3037485SYan-Hsuan Chuang phy_tx_power_limit_config(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs)
1674e3037485SYan-Hsuan Chuang {
1675e3037485SYan-Hsuan Chuang 	s8 base, orig;
1676e3037485SYan-Hsuan Chuang 	u8 ch;
1677e3037485SYan-Hsuan Chuang 
1678e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) {
1679e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_2g[0][rs];
1680e3037485SYan-Hsuan Chuang 		orig = hal->tx_pwr_limit_2g[regd][bw][rs][ch];
1681e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] -= base;
1682e3037485SYan-Hsuan Chuang 	}
1683e3037485SYan-Hsuan Chuang 
1684e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) {
1685e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_5g[0][rs];
1686e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] -= base;
1687e3037485SYan-Hsuan Chuang 	}
1688e3037485SYan-Hsuan Chuang }
1689e3037485SYan-Hsuan Chuang 
1690e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_limit_config(struct rtw_hal *hal)
1691e3037485SYan-Hsuan Chuang {
1692e3037485SYan-Hsuan Chuang 	u8 regd, bw, rs;
1693e3037485SYan-Hsuan Chuang 
1694e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
1695e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
1696e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
1697e3037485SYan-Hsuan Chuang 				phy_tx_power_limit_config(hal, regd, bw, rs);
1698e3037485SYan-Hsuan Chuang }
1699e3037485SYan-Hsuan Chuang 
1700e3037485SYan-Hsuan Chuang static
1701e3037485SYan-Hsuan Chuang void rtw_hw_tx_power_limit_init(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs)
1702e3037485SYan-Hsuan Chuang {
1703e3037485SYan-Hsuan Chuang 	u8 ch;
1704e3037485SYan-Hsuan Chuang 
1705e3037485SYan-Hsuan Chuang 	/* 2.4G channels */
1706e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++)
1707e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] = RTW_MAX_POWER_INDEX;
1708e3037485SYan-Hsuan Chuang 
1709e3037485SYan-Hsuan Chuang 	/* 5G channels */
1710e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++)
1711e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] = RTW_MAX_POWER_INDEX;
1712e3037485SYan-Hsuan Chuang }
1713e3037485SYan-Hsuan Chuang 
1714e3037485SYan-Hsuan Chuang void rtw_hw_init_tx_power(struct rtw_hal *hal)
1715e3037485SYan-Hsuan Chuang {
1716e3037485SYan-Hsuan Chuang 	u8 regd, path, rate, rs, bw;
1717e3037485SYan-Hsuan Chuang 
1718e3037485SYan-Hsuan Chuang 	/* init tx power by rate offset */
1719e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
1720e3037485SYan-Hsuan Chuang 		for (rate = 0; rate < DESC_RATE_MAX; rate++) {
1721e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[path][rate] = 0;
1722e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[path][rate] = 0;
1723e3037485SYan-Hsuan Chuang 		}
1724e3037485SYan-Hsuan Chuang 	}
1725e3037485SYan-Hsuan Chuang 
1726e3037485SYan-Hsuan Chuang 	/* init tx power limit */
1727e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
1728e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
1729e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
1730e3037485SYan-Hsuan Chuang 				rtw_hw_tx_power_limit_init(hal, regd, bw, rs);
1731e3037485SYan-Hsuan Chuang }
1732