xref: /openbmc/linux/drivers/net/wireless/realtek/rtw88/phy.c (revision 818d46e7715ef33f82e5aa2f99627fd3c6cfe0af)
1e3037485SYan-Hsuan Chuang // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2e3037485SYan-Hsuan Chuang /* Copyright(c) 2018-2019  Realtek Corporation
3e3037485SYan-Hsuan Chuang  */
4e3037485SYan-Hsuan Chuang 
5e3037485SYan-Hsuan Chuang #include <linux/bcd.h>
6e3037485SYan-Hsuan Chuang 
7e3037485SYan-Hsuan Chuang #include "main.h"
8e3037485SYan-Hsuan Chuang #include "reg.h"
9e3037485SYan-Hsuan Chuang #include "fw.h"
10e3037485SYan-Hsuan Chuang #include "phy.h"
11e3037485SYan-Hsuan Chuang #include "debug.h"
12e3037485SYan-Hsuan Chuang 
13e3037485SYan-Hsuan Chuang struct phy_cfg_pair {
14e3037485SYan-Hsuan Chuang 	u32 addr;
15e3037485SYan-Hsuan Chuang 	u32 data;
16e3037485SYan-Hsuan Chuang };
17e3037485SYan-Hsuan Chuang 
18e3037485SYan-Hsuan Chuang union phy_table_tile {
19e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond;
20e3037485SYan-Hsuan Chuang 	struct phy_cfg_pair cfg;
21e3037485SYan-Hsuan Chuang };
22e3037485SYan-Hsuan Chuang 
23e3037485SYan-Hsuan Chuang struct phy_pg_cfg_pair {
24e3037485SYan-Hsuan Chuang 	u32 band;
25e3037485SYan-Hsuan Chuang 	u32 rf_path;
26e3037485SYan-Hsuan Chuang 	u32 tx_num;
27e3037485SYan-Hsuan Chuang 	u32 addr;
28e3037485SYan-Hsuan Chuang 	u32 bitmask;
29e3037485SYan-Hsuan Chuang 	u32 data;
30e3037485SYan-Hsuan Chuang };
31e3037485SYan-Hsuan Chuang 
32e3037485SYan-Hsuan Chuang struct txpwr_lmt_cfg_pair {
33e3037485SYan-Hsuan Chuang 	u8 regd;
34e3037485SYan-Hsuan Chuang 	u8 band;
35e3037485SYan-Hsuan Chuang 	u8 bw;
36e3037485SYan-Hsuan Chuang 	u8 rs;
37e3037485SYan-Hsuan Chuang 	u8 ch;
38e3037485SYan-Hsuan Chuang 	s8 txpwr_lmt;
39e3037485SYan-Hsuan Chuang };
40e3037485SYan-Hsuan Chuang 
41e3037485SYan-Hsuan Chuang static const u32 db_invert_table[12][8] = {
42e3037485SYan-Hsuan Chuang 	{10,		13,		16,		20,
43e3037485SYan-Hsuan Chuang 	 25,		32,		40,		50},
44e3037485SYan-Hsuan Chuang 	{64,		80,		101,		128,
45e3037485SYan-Hsuan Chuang 	 160,		201,		256,		318},
46e3037485SYan-Hsuan Chuang 	{401,		505,		635,		800,
47e3037485SYan-Hsuan Chuang 	 1007,		1268,		1596,		2010},
48e3037485SYan-Hsuan Chuang 	{316,		398,		501,		631,
49e3037485SYan-Hsuan Chuang 	 794,		1000,		1259,		1585},
50e3037485SYan-Hsuan Chuang 	{1995,		2512,		3162,		3981,
51e3037485SYan-Hsuan Chuang 	 5012,		6310,		7943,		10000},
52e3037485SYan-Hsuan Chuang 	{12589,		15849,		19953,		25119,
53e3037485SYan-Hsuan Chuang 	 31623,		39811,		50119,		63098},
54e3037485SYan-Hsuan Chuang 	{79433,		100000,		125893,		158489,
55e3037485SYan-Hsuan Chuang 	 199526,	251189,		316228,		398107},
56e3037485SYan-Hsuan Chuang 	{501187,	630957,		794328,		1000000,
57e3037485SYan-Hsuan Chuang 	 1258925,	1584893,	1995262,	2511886},
58e3037485SYan-Hsuan Chuang 	{3162278,	3981072,	5011872,	6309573,
59e3037485SYan-Hsuan Chuang 	 7943282,	1000000,	12589254,	15848932},
60e3037485SYan-Hsuan Chuang 	{19952623,	25118864,	31622777,	39810717,
61e3037485SYan-Hsuan Chuang 	 50118723,	63095734,	79432823,	100000000},
62e3037485SYan-Hsuan Chuang 	{125892541,	158489319,	199526232,	251188643,
63e3037485SYan-Hsuan Chuang 	 316227766,	398107171,	501187234,	630957345},
64e3037485SYan-Hsuan Chuang 	{794328235,	1000000000,	1258925412,	1584893192,
65e3037485SYan-Hsuan Chuang 	 1995262315,	2511886432U,	3162277660U,	3981071706U}
66e3037485SYan-Hsuan Chuang };
67e3037485SYan-Hsuan Chuang 
68e3037485SYan-Hsuan Chuang enum rtw_phy_band_type {
69e3037485SYan-Hsuan Chuang 	PHY_BAND_2G	= 0,
70e3037485SYan-Hsuan Chuang 	PHY_BAND_5G	= 1,
71e3037485SYan-Hsuan Chuang };
72e3037485SYan-Hsuan Chuang 
73e3037485SYan-Hsuan Chuang void rtw_phy_init(struct rtw_dev *rtwdev)
74e3037485SYan-Hsuan Chuang {
75e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
76e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
77e3037485SYan-Hsuan Chuang 	u32 addr, mask;
78e3037485SYan-Hsuan Chuang 
79e3037485SYan-Hsuan Chuang 	dm_info->fa_history[3] = 0;
80e3037485SYan-Hsuan Chuang 	dm_info->fa_history[2] = 0;
81e3037485SYan-Hsuan Chuang 	dm_info->fa_history[1] = 0;
82e3037485SYan-Hsuan Chuang 	dm_info->fa_history[0] = 0;
83e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = 0;
84e3037485SYan-Hsuan Chuang 	dm_info->igi_history[3] = 0;
85e3037485SYan-Hsuan Chuang 	dm_info->igi_history[2] = 0;
86e3037485SYan-Hsuan Chuang 	dm_info->igi_history[1] = 0;
87e3037485SYan-Hsuan Chuang 
88e3037485SYan-Hsuan Chuang 	addr = chip->dig[0].addr;
89e3037485SYan-Hsuan Chuang 	mask = chip->dig[0].mask;
90e3037485SYan-Hsuan Chuang 	dm_info->igi_history[0] = rtw_read32_mask(rtwdev, addr, mask);
91e3037485SYan-Hsuan Chuang }
92e3037485SYan-Hsuan Chuang 
93e3037485SYan-Hsuan Chuang void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi)
94e3037485SYan-Hsuan Chuang {
95e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
96e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
97e3037485SYan-Hsuan Chuang 	u32 addr, mask;
98e3037485SYan-Hsuan Chuang 	u8 path;
99e3037485SYan-Hsuan Chuang 
100e3037485SYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++) {
101e3037485SYan-Hsuan Chuang 		addr = chip->dig[path].addr;
102e3037485SYan-Hsuan Chuang 		mask = chip->dig[path].mask;
103e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, addr, mask, igi);
104e3037485SYan-Hsuan Chuang 	}
105e3037485SYan-Hsuan Chuang }
106e3037485SYan-Hsuan Chuang 
107e3037485SYan-Hsuan Chuang static void rtw_phy_stat_false_alarm(struct rtw_dev *rtwdev)
108e3037485SYan-Hsuan Chuang {
109e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
110e3037485SYan-Hsuan Chuang 
111e3037485SYan-Hsuan Chuang 	chip->ops->false_alarm_statistics(rtwdev);
112e3037485SYan-Hsuan Chuang }
113e3037485SYan-Hsuan Chuang 
114e3037485SYan-Hsuan Chuang #define RA_FLOOR_TABLE_SIZE	7
115e3037485SYan-Hsuan Chuang #define RA_FLOOR_UP_GAP		3
116e3037485SYan-Hsuan Chuang 
117e3037485SYan-Hsuan Chuang static u8 rtw_phy_get_rssi_level(u8 old_level, u8 rssi)
118e3037485SYan-Hsuan Chuang {
119e3037485SYan-Hsuan Chuang 	u8 table[RA_FLOOR_TABLE_SIZE] = {20, 34, 38, 42, 46, 50, 100};
120e3037485SYan-Hsuan Chuang 	u8 new_level = 0;
121e3037485SYan-Hsuan Chuang 	int i;
122e3037485SYan-Hsuan Chuang 
123e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++)
124e3037485SYan-Hsuan Chuang 		if (i >= old_level)
125e3037485SYan-Hsuan Chuang 			table[i] += RA_FLOOR_UP_GAP;
126e3037485SYan-Hsuan Chuang 
127e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) {
128e3037485SYan-Hsuan Chuang 		if (rssi < table[i]) {
129e3037485SYan-Hsuan Chuang 			new_level = i;
130e3037485SYan-Hsuan Chuang 			break;
131e3037485SYan-Hsuan Chuang 		}
132e3037485SYan-Hsuan Chuang 	}
133e3037485SYan-Hsuan Chuang 
134e3037485SYan-Hsuan Chuang 	return new_level;
135e3037485SYan-Hsuan Chuang }
136e3037485SYan-Hsuan Chuang 
137e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data {
138e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev;
139e3037485SYan-Hsuan Chuang 	u8 min_rssi;
140e3037485SYan-Hsuan Chuang };
141e3037485SYan-Hsuan Chuang 
142e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi_iter(void *data, struct ieee80211_sta *sta)
143e3037485SYan-Hsuan Chuang {
144e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data *iter_data = data;
145e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = iter_data->rtwdev;
146e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
147e3037485SYan-Hsuan Chuang 	u8 rssi, rssi_level;
148e3037485SYan-Hsuan Chuang 
149e3037485SYan-Hsuan Chuang 	rssi = ewma_rssi_read(&si->avg_rssi);
150e3037485SYan-Hsuan Chuang 	rssi_level = rtw_phy_get_rssi_level(si->rssi_level, rssi);
151e3037485SYan-Hsuan Chuang 
152e3037485SYan-Hsuan Chuang 	rtw_fw_send_rssi_info(rtwdev, si);
153e3037485SYan-Hsuan Chuang 
154e3037485SYan-Hsuan Chuang 	iter_data->min_rssi = min_t(u8, rssi, iter_data->min_rssi);
155e3037485SYan-Hsuan Chuang }
156e3037485SYan-Hsuan Chuang 
157e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi(struct rtw_dev *rtwdev)
158e3037485SYan-Hsuan Chuang {
159e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
160e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data data = {};
161e3037485SYan-Hsuan Chuang 
162e3037485SYan-Hsuan Chuang 	data.rtwdev = rtwdev;
163e3037485SYan-Hsuan Chuang 	data.min_rssi = U8_MAX;
164e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_stat_rssi_iter, &data);
165e3037485SYan-Hsuan Chuang 
166e3037485SYan-Hsuan Chuang 	dm_info->pre_min_rssi = dm_info->min_rssi;
167e3037485SYan-Hsuan Chuang 	dm_info->min_rssi = data.min_rssi;
168e3037485SYan-Hsuan Chuang }
169e3037485SYan-Hsuan Chuang 
170e3037485SYan-Hsuan Chuang static void rtw_phy_statistics(struct rtw_dev *rtwdev)
171e3037485SYan-Hsuan Chuang {
172e3037485SYan-Hsuan Chuang 	rtw_phy_stat_rssi(rtwdev);
173e3037485SYan-Hsuan Chuang 	rtw_phy_stat_false_alarm(rtwdev);
174e3037485SYan-Hsuan Chuang }
175e3037485SYan-Hsuan Chuang 
176e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_LOW			250
177e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_HIGH			500
178e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_EXTRA_HIGH		750
179e3037485SYan-Hsuan Chuang #define DIG_PERF_MAX				0x5a
180e3037485SYan-Hsuan Chuang #define DIG_PERF_MID				0x40
181e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_LOW			2000
182e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_HIGH			4000
183e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_EXTRA_HIGH		5000
184e3037485SYan-Hsuan Chuang #define DIG_CVRG_MAX				0x2a
185e3037485SYan-Hsuan Chuang #define DIG_CVRG_MID				0x26
186e3037485SYan-Hsuan Chuang #define DIG_CVRG_MIN				0x1c
187e3037485SYan-Hsuan Chuang #define DIG_RSSI_GAIN_OFFSET			15
188e3037485SYan-Hsuan Chuang 
189e3037485SYan-Hsuan Chuang static bool
190e3037485SYan-Hsuan Chuang rtw_phy_dig_check_damping(struct rtw_dm_info *dm_info)
191e3037485SYan-Hsuan Chuang {
192e3037485SYan-Hsuan Chuang 	u16 fa_lo = DIG_PERF_FA_TH_LOW;
193e3037485SYan-Hsuan Chuang 	u16 fa_hi = DIG_PERF_FA_TH_HIGH;
194e3037485SYan-Hsuan Chuang 	u16 *fa_history;
195e3037485SYan-Hsuan Chuang 	u8 *igi_history;
196e3037485SYan-Hsuan Chuang 	u8 damping_rssi;
197e3037485SYan-Hsuan Chuang 	u8 min_rssi;
198e3037485SYan-Hsuan Chuang 	u8 diff;
199e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
200e3037485SYan-Hsuan Chuang 	bool damping = false;
201e3037485SYan-Hsuan Chuang 
202e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
203e3037485SYan-Hsuan Chuang 	if (dm_info->damping) {
204e3037485SYan-Hsuan Chuang 		damping_rssi = dm_info->damping_rssi;
205e3037485SYan-Hsuan Chuang 		diff = min_rssi > damping_rssi ? min_rssi - damping_rssi :
206e3037485SYan-Hsuan Chuang 						 damping_rssi - min_rssi;
207e3037485SYan-Hsuan Chuang 		if (diff > 3 || dm_info->damping_cnt++ > 20) {
208e3037485SYan-Hsuan Chuang 			dm_info->damping = false;
209e3037485SYan-Hsuan Chuang 			return false;
210e3037485SYan-Hsuan Chuang 		}
211e3037485SYan-Hsuan Chuang 
212e3037485SYan-Hsuan Chuang 		return true;
213e3037485SYan-Hsuan Chuang 	}
214e3037485SYan-Hsuan Chuang 
215e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
216e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
217e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap & 0xf;
218e3037485SYan-Hsuan Chuang 	switch (igi_bitmap) {
219e3037485SYan-Hsuan Chuang 	case 5:
220e3037485SYan-Hsuan Chuang 		/* down -> up -> down -> up */
221e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
222e3037485SYan-Hsuan Chuang 		    igi_history[2] > igi_history[3] &&
223e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 2 &&
224e3037485SYan-Hsuan Chuang 		    igi_history[2] - igi_history[3] >= 2 &&
225e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
226e3037485SYan-Hsuan Chuang 		    fa_history[2] > fa_hi && fa_history[3] < fa_lo)
227e3037485SYan-Hsuan Chuang 			damping = true;
228e3037485SYan-Hsuan Chuang 		break;
229e3037485SYan-Hsuan Chuang 	case 9:
230e3037485SYan-Hsuan Chuang 		/* up -> down -> down -> up */
231e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
232e3037485SYan-Hsuan Chuang 		    igi_history[3] > igi_history[2] &&
233e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 4 &&
234e3037485SYan-Hsuan Chuang 		    igi_history[3] - igi_history[2] >= 2 &&
235e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
236e3037485SYan-Hsuan Chuang 		    fa_history[2] < fa_lo && fa_history[3] > fa_hi)
237e3037485SYan-Hsuan Chuang 			damping = true;
238e3037485SYan-Hsuan Chuang 		break;
239e3037485SYan-Hsuan Chuang 	default:
240e3037485SYan-Hsuan Chuang 		return false;
241e3037485SYan-Hsuan Chuang 	}
242e3037485SYan-Hsuan Chuang 
243e3037485SYan-Hsuan Chuang 	if (damping) {
244e3037485SYan-Hsuan Chuang 		dm_info->damping = true;
245e3037485SYan-Hsuan Chuang 		dm_info->damping_cnt = 0;
246e3037485SYan-Hsuan Chuang 		dm_info->damping_rssi = min_rssi;
247e3037485SYan-Hsuan Chuang 	}
248e3037485SYan-Hsuan Chuang 
249e3037485SYan-Hsuan Chuang 	return damping;
250e3037485SYan-Hsuan Chuang }
251e3037485SYan-Hsuan Chuang 
252e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_boundary(struct rtw_dm_info *dm_info,
253e3037485SYan-Hsuan Chuang 				     u8 *upper, u8 *lower, bool linked)
254e3037485SYan-Hsuan Chuang {
255e3037485SYan-Hsuan Chuang 	u8 dig_max, dig_min, dig_mid;
256e3037485SYan-Hsuan Chuang 	u8 min_rssi;
257e3037485SYan-Hsuan Chuang 
258e3037485SYan-Hsuan Chuang 	if (linked) {
259e3037485SYan-Hsuan Chuang 		dig_max = DIG_PERF_MAX;
260e3037485SYan-Hsuan Chuang 		dig_mid = DIG_PERF_MID;
261e3037485SYan-Hsuan Chuang 		/* 22B=0x1c, 22C=0x20 */
262e3037485SYan-Hsuan Chuang 		dig_min = 0x1c;
263e3037485SYan-Hsuan Chuang 		min_rssi = max_t(u8, dm_info->min_rssi, dig_min);
264e3037485SYan-Hsuan Chuang 	} else {
265e3037485SYan-Hsuan Chuang 		dig_max = DIG_CVRG_MAX;
266e3037485SYan-Hsuan Chuang 		dig_mid = DIG_CVRG_MID;
267e3037485SYan-Hsuan Chuang 		dig_min = DIG_CVRG_MIN;
268e3037485SYan-Hsuan Chuang 		min_rssi = dig_min;
269e3037485SYan-Hsuan Chuang 	}
270e3037485SYan-Hsuan Chuang 
271e3037485SYan-Hsuan Chuang 	/* DIG MAX should be bounded by minimum RSSI with offset +15 */
272e3037485SYan-Hsuan Chuang 	dig_max = min_t(u8, dig_max, min_rssi + DIG_RSSI_GAIN_OFFSET);
273e3037485SYan-Hsuan Chuang 
274e3037485SYan-Hsuan Chuang 	*lower = clamp_t(u8, min_rssi, dig_min, dig_mid);
275e3037485SYan-Hsuan Chuang 	*upper = clamp_t(u8, *lower + DIG_RSSI_GAIN_OFFSET, dig_min, dig_max);
276e3037485SYan-Hsuan Chuang }
277e3037485SYan-Hsuan Chuang 
278e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_threshold(struct rtw_dm_info *dm_info,
279e3037485SYan-Hsuan Chuang 				      u16 *fa_th, u8 *step, bool linked)
280e3037485SYan-Hsuan Chuang {
281e3037485SYan-Hsuan Chuang 	u8 min_rssi, pre_min_rssi;
282e3037485SYan-Hsuan Chuang 
283e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
284e3037485SYan-Hsuan Chuang 	pre_min_rssi = dm_info->pre_min_rssi;
285e3037485SYan-Hsuan Chuang 	step[0] = 4;
286e3037485SYan-Hsuan Chuang 	step[1] = 3;
287e3037485SYan-Hsuan Chuang 	step[2] = 2;
288e3037485SYan-Hsuan Chuang 
289e3037485SYan-Hsuan Chuang 	if (linked) {
290e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_PERF_FA_TH_EXTRA_HIGH;
291e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_PERF_FA_TH_HIGH;
292e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_PERF_FA_TH_LOW;
293e3037485SYan-Hsuan Chuang 		if (pre_min_rssi > min_rssi) {
294e3037485SYan-Hsuan Chuang 			step[0] = 6;
295e3037485SYan-Hsuan Chuang 			step[1] = 4;
296e3037485SYan-Hsuan Chuang 			step[2] = 2;
297e3037485SYan-Hsuan Chuang 		}
298e3037485SYan-Hsuan Chuang 	} else {
299e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_CVRG_FA_TH_EXTRA_HIGH;
300e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_CVRG_FA_TH_HIGH;
301e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_CVRG_FA_TH_LOW;
302e3037485SYan-Hsuan Chuang 	}
303e3037485SYan-Hsuan Chuang }
304e3037485SYan-Hsuan Chuang 
305e3037485SYan-Hsuan Chuang static void rtw_phy_dig_recorder(struct rtw_dm_info *dm_info, u8 igi, u16 fa)
306e3037485SYan-Hsuan Chuang {
307e3037485SYan-Hsuan Chuang 	u8 *igi_history;
308e3037485SYan-Hsuan Chuang 	u16 *fa_history;
309e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
310e3037485SYan-Hsuan Chuang 	bool up;
311e3037485SYan-Hsuan Chuang 
312e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap << 1 & 0xfe;
313e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
314e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
315e3037485SYan-Hsuan Chuang 
316e3037485SYan-Hsuan Chuang 	up = igi > igi_history[0];
317e3037485SYan-Hsuan Chuang 	igi_bitmap |= up;
318e3037485SYan-Hsuan Chuang 
319e3037485SYan-Hsuan Chuang 	igi_history[3] = igi_history[2];
320e3037485SYan-Hsuan Chuang 	igi_history[2] = igi_history[1];
321e3037485SYan-Hsuan Chuang 	igi_history[1] = igi_history[0];
322e3037485SYan-Hsuan Chuang 	igi_history[0] = igi;
323e3037485SYan-Hsuan Chuang 
324e3037485SYan-Hsuan Chuang 	fa_history[3] = fa_history[2];
325e3037485SYan-Hsuan Chuang 	fa_history[2] = fa_history[1];
326e3037485SYan-Hsuan Chuang 	fa_history[1] = fa_history[0];
327e3037485SYan-Hsuan Chuang 	fa_history[0] = fa;
328e3037485SYan-Hsuan Chuang 
329e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = igi_bitmap;
330e3037485SYan-Hsuan Chuang }
331e3037485SYan-Hsuan Chuang 
332e3037485SYan-Hsuan Chuang static void rtw_phy_dig(struct rtw_dev *rtwdev)
333e3037485SYan-Hsuan Chuang {
334e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
335e3037485SYan-Hsuan Chuang 	u8 upper_bound, lower_bound;
336e3037485SYan-Hsuan Chuang 	u8 pre_igi, cur_igi;
337e3037485SYan-Hsuan Chuang 	u16 fa_th[3], fa_cnt;
338e3037485SYan-Hsuan Chuang 	u8 level;
339e3037485SYan-Hsuan Chuang 	u8 step[3];
340e3037485SYan-Hsuan Chuang 	bool linked;
341e3037485SYan-Hsuan Chuang 
342e3037485SYan-Hsuan Chuang 	if (rtw_flag_check(rtwdev, RTW_FLAG_DIG_DISABLE))
343e3037485SYan-Hsuan Chuang 		return;
344e3037485SYan-Hsuan Chuang 
345e3037485SYan-Hsuan Chuang 	if (rtw_phy_dig_check_damping(dm_info))
346e3037485SYan-Hsuan Chuang 		return;
347e3037485SYan-Hsuan Chuang 
348e3037485SYan-Hsuan Chuang 	linked = !!rtwdev->sta_cnt;
349e3037485SYan-Hsuan Chuang 
350e3037485SYan-Hsuan Chuang 	fa_cnt = dm_info->total_fa_cnt;
351e3037485SYan-Hsuan Chuang 	pre_igi = dm_info->igi_history[0];
352e3037485SYan-Hsuan Chuang 
353e3037485SYan-Hsuan Chuang 	rtw_phy_dig_get_threshold(dm_info, fa_th, step, linked);
354e3037485SYan-Hsuan Chuang 
355e3037485SYan-Hsuan Chuang 	/* test the false alarm count from the highest threshold level first,
356e3037485SYan-Hsuan Chuang 	 * and increase it by corresponding step size
357e3037485SYan-Hsuan Chuang 	 *
358e3037485SYan-Hsuan Chuang 	 * note that the step size is offset by -2, compensate it afterall
359e3037485SYan-Hsuan Chuang 	 */
360e3037485SYan-Hsuan Chuang 	cur_igi = pre_igi;
361e3037485SYan-Hsuan Chuang 	for (level = 0; level < 3; level++) {
362e3037485SYan-Hsuan Chuang 		if (fa_cnt > fa_th[level]) {
363e3037485SYan-Hsuan Chuang 			cur_igi += step[level];
364e3037485SYan-Hsuan Chuang 			break;
365e3037485SYan-Hsuan Chuang 		}
366e3037485SYan-Hsuan Chuang 	}
367e3037485SYan-Hsuan Chuang 	cur_igi -= 2;
368e3037485SYan-Hsuan Chuang 
369e3037485SYan-Hsuan Chuang 	/* calculate the upper/lower bound by the minimum rssi we have among
370e3037485SYan-Hsuan Chuang 	 * the peers connected with us, meanwhile make sure the igi value does
371e3037485SYan-Hsuan Chuang 	 * not beyond the hardware limitation
372e3037485SYan-Hsuan Chuang 	 */
373e3037485SYan-Hsuan Chuang 	rtw_phy_dig_get_boundary(dm_info, &upper_bound, &lower_bound, linked);
374e3037485SYan-Hsuan Chuang 	cur_igi = clamp_t(u8, cur_igi, lower_bound, upper_bound);
375e3037485SYan-Hsuan Chuang 
376e3037485SYan-Hsuan Chuang 	/* record current igi value and false alarm statistics for further
377e3037485SYan-Hsuan Chuang 	 * damping checks, and record the trend of igi values
378e3037485SYan-Hsuan Chuang 	 */
379e3037485SYan-Hsuan Chuang 	rtw_phy_dig_recorder(dm_info, cur_igi, fa_cnt);
380e3037485SYan-Hsuan Chuang 
381e3037485SYan-Hsuan Chuang 	if (cur_igi != pre_igi)
382e3037485SYan-Hsuan Chuang 		rtw_phy_dig_write(rtwdev, cur_igi);
383e3037485SYan-Hsuan Chuang }
384e3037485SYan-Hsuan Chuang 
385e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update_iter(void *data, struct ieee80211_sta *sta)
386e3037485SYan-Hsuan Chuang {
387e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = data;
388e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
389e3037485SYan-Hsuan Chuang 
390e3037485SYan-Hsuan Chuang 	rtw_update_sta_info(rtwdev, si);
391e3037485SYan-Hsuan Chuang }
392e3037485SYan-Hsuan Chuang 
393e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update(struct rtw_dev *rtwdev)
394e3037485SYan-Hsuan Chuang {
395e3037485SYan-Hsuan Chuang 	if (rtwdev->watch_dog_cnt & 0x3)
396e3037485SYan-Hsuan Chuang 		return;
397e3037485SYan-Hsuan Chuang 
398e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_ra_info_update_iter, rtwdev);
399e3037485SYan-Hsuan Chuang }
400e3037485SYan-Hsuan Chuang 
401e3037485SYan-Hsuan Chuang void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev)
402e3037485SYan-Hsuan Chuang {
403e3037485SYan-Hsuan Chuang 	/* for further calculation */
404e3037485SYan-Hsuan Chuang 	rtw_phy_statistics(rtwdev);
405e3037485SYan-Hsuan Chuang 	rtw_phy_dig(rtwdev);
406e3037485SYan-Hsuan Chuang 	rtw_phy_ra_info_update(rtwdev);
407e3037485SYan-Hsuan Chuang }
408e3037485SYan-Hsuan Chuang 
409e3037485SYan-Hsuan Chuang #define FRAC_BITS 3
410e3037485SYan-Hsuan Chuang 
411e3037485SYan-Hsuan Chuang static u8 rtw_phy_power_2_db(s8 power)
412e3037485SYan-Hsuan Chuang {
413e3037485SYan-Hsuan Chuang 	if (power <= -100 || power >= 20)
414e3037485SYan-Hsuan Chuang 		return 0;
415e3037485SYan-Hsuan Chuang 	else if (power >= 0)
416e3037485SYan-Hsuan Chuang 		return 100;
417e3037485SYan-Hsuan Chuang 	else
418e3037485SYan-Hsuan Chuang 		return 100 + power;
419e3037485SYan-Hsuan Chuang }
420e3037485SYan-Hsuan Chuang 
421e3037485SYan-Hsuan Chuang static u64 rtw_phy_db_2_linear(u8 power_db)
422e3037485SYan-Hsuan Chuang {
423e3037485SYan-Hsuan Chuang 	u8 i, j;
424e3037485SYan-Hsuan Chuang 	u64 linear;
425e3037485SYan-Hsuan Chuang 
426e3037485SYan-Hsuan Chuang 	/* 1dB ~ 96dB */
427e3037485SYan-Hsuan Chuang 	i = (power_db - 1) >> 3;
428e3037485SYan-Hsuan Chuang 	j = (power_db - 1) - (i << 3);
429e3037485SYan-Hsuan Chuang 
430e3037485SYan-Hsuan Chuang 	linear = db_invert_table[i][j];
431e3037485SYan-Hsuan Chuang 	linear = i > 2 ? linear << FRAC_BITS : linear;
432e3037485SYan-Hsuan Chuang 
433e3037485SYan-Hsuan Chuang 	return linear;
434e3037485SYan-Hsuan Chuang }
435e3037485SYan-Hsuan Chuang 
436e3037485SYan-Hsuan Chuang static u8 rtw_phy_linear_2_db(u64 linear)
437e3037485SYan-Hsuan Chuang {
438e3037485SYan-Hsuan Chuang 	u8 i;
439e3037485SYan-Hsuan Chuang 	u8 j;
440e3037485SYan-Hsuan Chuang 	u32 dB;
441e3037485SYan-Hsuan Chuang 
442e3037485SYan-Hsuan Chuang 	if (linear >= db_invert_table[11][7])
443e3037485SYan-Hsuan Chuang 		return 96; /* maximum 96 dB */
444e3037485SYan-Hsuan Chuang 
445e3037485SYan-Hsuan Chuang 	for (i = 0; i < 12; i++) {
446e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][7])
447e3037485SYan-Hsuan Chuang 			break;
448e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][7])
449e3037485SYan-Hsuan Chuang 			break;
450e3037485SYan-Hsuan Chuang 	}
451e3037485SYan-Hsuan Chuang 
452e3037485SYan-Hsuan Chuang 	for (j = 0; j < 8; j++) {
453e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][j])
454e3037485SYan-Hsuan Chuang 			break;
455e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][j])
456e3037485SYan-Hsuan Chuang 			break;
457e3037485SYan-Hsuan Chuang 	}
458e3037485SYan-Hsuan Chuang 
459e3037485SYan-Hsuan Chuang 	if (j == 0 && i == 0)
460e3037485SYan-Hsuan Chuang 		goto end;
461e3037485SYan-Hsuan Chuang 
462e3037485SYan-Hsuan Chuang 	if (j == 0) {
463e3037485SYan-Hsuan Chuang 		if (i != 3) {
464e3037485SYan-Hsuan Chuang 			if (db_invert_table[i][0] - linear >
465e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[i - 1][7]) {
466e3037485SYan-Hsuan Chuang 				i = i - 1;
467e3037485SYan-Hsuan Chuang 				j = 7;
468e3037485SYan-Hsuan Chuang 			}
469e3037485SYan-Hsuan Chuang 		} else {
470e3037485SYan-Hsuan Chuang 			if (db_invert_table[3][0] - linear >
471e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[2][7]) {
472e3037485SYan-Hsuan Chuang 				i = 2;
473e3037485SYan-Hsuan Chuang 				j = 7;
474e3037485SYan-Hsuan Chuang 			}
475e3037485SYan-Hsuan Chuang 		}
476e3037485SYan-Hsuan Chuang 	} else {
477e3037485SYan-Hsuan Chuang 		if (db_invert_table[i][j] - linear >
478e3037485SYan-Hsuan Chuang 		    linear - db_invert_table[i][j - 1]) {
479e3037485SYan-Hsuan Chuang 			j = j - 1;
480e3037485SYan-Hsuan Chuang 		}
481e3037485SYan-Hsuan Chuang 	}
482e3037485SYan-Hsuan Chuang end:
483e3037485SYan-Hsuan Chuang 	dB = (i << 3) + j + 1;
484e3037485SYan-Hsuan Chuang 
485e3037485SYan-Hsuan Chuang 	return dB;
486e3037485SYan-Hsuan Chuang }
487e3037485SYan-Hsuan Chuang 
488e3037485SYan-Hsuan Chuang u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num)
489e3037485SYan-Hsuan Chuang {
490e3037485SYan-Hsuan Chuang 	s8 power;
491e3037485SYan-Hsuan Chuang 	u8 power_db;
492e3037485SYan-Hsuan Chuang 	u64 linear;
493e3037485SYan-Hsuan Chuang 	u64 sum = 0;
494e3037485SYan-Hsuan Chuang 	u8 path;
495e3037485SYan-Hsuan Chuang 
496e3037485SYan-Hsuan Chuang 	for (path = 0; path < path_num; path++) {
497e3037485SYan-Hsuan Chuang 		power = rf_power[path];
498e3037485SYan-Hsuan Chuang 		power_db = rtw_phy_power_2_db(power);
499e3037485SYan-Hsuan Chuang 		linear = rtw_phy_db_2_linear(power_db);
500e3037485SYan-Hsuan Chuang 		sum += linear;
501e3037485SYan-Hsuan Chuang 	}
502e3037485SYan-Hsuan Chuang 
503e3037485SYan-Hsuan Chuang 	sum = (sum + (1 << (FRAC_BITS - 1))) >> FRAC_BITS;
504e3037485SYan-Hsuan Chuang 	switch (path_num) {
505e3037485SYan-Hsuan Chuang 	case 2:
506e3037485SYan-Hsuan Chuang 		sum >>= 1;
507e3037485SYan-Hsuan Chuang 		break;
508e3037485SYan-Hsuan Chuang 	case 3:
509e3037485SYan-Hsuan Chuang 		sum = ((sum) + ((sum) << 1) + ((sum) << 3)) >> 5;
510e3037485SYan-Hsuan Chuang 		break;
511e3037485SYan-Hsuan Chuang 	case 4:
512e3037485SYan-Hsuan Chuang 		sum >>= 2;
513e3037485SYan-Hsuan Chuang 		break;
514e3037485SYan-Hsuan Chuang 	default:
515e3037485SYan-Hsuan Chuang 		break;
516e3037485SYan-Hsuan Chuang 	}
517e3037485SYan-Hsuan Chuang 
518e3037485SYan-Hsuan Chuang 	return rtw_phy_linear_2_db(sum);
519e3037485SYan-Hsuan Chuang }
520e3037485SYan-Hsuan Chuang 
521e3037485SYan-Hsuan Chuang u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
522e3037485SYan-Hsuan Chuang 		    u32 addr, u32 mask)
523e3037485SYan-Hsuan Chuang {
524e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
525e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
526e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
527e3037485SYan-Hsuan Chuang 	u32 val, direct_addr;
528e3037485SYan-Hsuan Chuang 
529e3037485SYan-Hsuan Chuang 	if (rf_path >= hal->rf_path_num) {
530e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
531e3037485SYan-Hsuan Chuang 		return INV_RF_DATA;
532e3037485SYan-Hsuan Chuang 	}
533e3037485SYan-Hsuan Chuang 
534e3037485SYan-Hsuan Chuang 	addr &= 0xff;
535e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
536e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
537e3037485SYan-Hsuan Chuang 
538e3037485SYan-Hsuan Chuang 	val = rtw_read32_mask(rtwdev, direct_addr, mask);
539e3037485SYan-Hsuan Chuang 
540e3037485SYan-Hsuan Chuang 	return val;
541e3037485SYan-Hsuan Chuang }
542e3037485SYan-Hsuan Chuang 
543e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
544e3037485SYan-Hsuan Chuang 			       u32 addr, u32 mask, u32 data)
545e3037485SYan-Hsuan Chuang {
546e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
547e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
548e3037485SYan-Hsuan Chuang 	u32 *sipi_addr = chip->rf_sipi_addr;
549e3037485SYan-Hsuan Chuang 	u32 data_and_addr;
550e3037485SYan-Hsuan Chuang 	u32 old_data = 0;
551e3037485SYan-Hsuan Chuang 	u32 shift;
552e3037485SYan-Hsuan Chuang 
553e3037485SYan-Hsuan Chuang 	if (rf_path >= hal->rf_path_num) {
554e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
555e3037485SYan-Hsuan Chuang 		return false;
556e3037485SYan-Hsuan Chuang 	}
557e3037485SYan-Hsuan Chuang 
558e3037485SYan-Hsuan Chuang 	addr &= 0xff;
559e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
560e3037485SYan-Hsuan Chuang 
561e3037485SYan-Hsuan Chuang 	if (mask != RFREG_MASK) {
562e3037485SYan-Hsuan Chuang 		old_data = rtw_phy_read_rf(rtwdev, rf_path, addr, RFREG_MASK);
563e3037485SYan-Hsuan Chuang 
564e3037485SYan-Hsuan Chuang 		if (old_data == INV_RF_DATA) {
565e3037485SYan-Hsuan Chuang 			rtw_err(rtwdev, "Write fail, rf is disabled\n");
566e3037485SYan-Hsuan Chuang 			return false;
567e3037485SYan-Hsuan Chuang 		}
568e3037485SYan-Hsuan Chuang 
569e3037485SYan-Hsuan Chuang 		shift = __ffs(mask);
570e3037485SYan-Hsuan Chuang 		data = ((old_data) & (~mask)) | (data << shift);
571e3037485SYan-Hsuan Chuang 	}
572e3037485SYan-Hsuan Chuang 
573e3037485SYan-Hsuan Chuang 	data_and_addr = ((addr << 20) | (data & 0x000fffff)) & 0x0fffffff;
574e3037485SYan-Hsuan Chuang 
575e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, sipi_addr[rf_path], data_and_addr);
576e3037485SYan-Hsuan Chuang 
577e3037485SYan-Hsuan Chuang 	udelay(13);
578e3037485SYan-Hsuan Chuang 
579e3037485SYan-Hsuan Chuang 	return true;
580e3037485SYan-Hsuan Chuang }
581e3037485SYan-Hsuan Chuang 
582e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
583e3037485SYan-Hsuan Chuang 			  u32 addr, u32 mask, u32 data)
584e3037485SYan-Hsuan Chuang {
585e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
586e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
587e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
588e3037485SYan-Hsuan Chuang 	u32 direct_addr;
589e3037485SYan-Hsuan Chuang 
590e3037485SYan-Hsuan Chuang 	if (rf_path >= hal->rf_path_num) {
591e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
592e3037485SYan-Hsuan Chuang 		return false;
593e3037485SYan-Hsuan Chuang 	}
594e3037485SYan-Hsuan Chuang 
595e3037485SYan-Hsuan Chuang 	addr &= 0xff;
596e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
597e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
598e3037485SYan-Hsuan Chuang 
599*818d46e7SChien-Hsun Liao 	if (addr == RF_CFGCH) {
600e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_RSV_CTRL, BITS_RFC_DIRECT, DISABLE_PI);
601e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_WLRF1, BITS_RFC_DIRECT, DISABLE_PI);
602*818d46e7SChien-Hsun Liao 	}
603*818d46e7SChien-Hsun Liao 
604e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, direct_addr, mask, data);
605e3037485SYan-Hsuan Chuang 
606e3037485SYan-Hsuan Chuang 	udelay(1);
607e3037485SYan-Hsuan Chuang 
608*818d46e7SChien-Hsun Liao 	if (addr == RF_CFGCH) {
609e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_RSV_CTRL, BITS_RFC_DIRECT, ENABLE_PI);
610e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_WLRF1, BITS_RFC_DIRECT, ENABLE_PI);
611*818d46e7SChien-Hsun Liao 	}
612e3037485SYan-Hsuan Chuang 
613e3037485SYan-Hsuan Chuang 	return true;
614e3037485SYan-Hsuan Chuang }
615e3037485SYan-Hsuan Chuang 
616e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
617e3037485SYan-Hsuan Chuang 			      u32 addr, u32 mask, u32 data)
618e3037485SYan-Hsuan Chuang {
619e3037485SYan-Hsuan Chuang 	if (addr != 0x00)
620e3037485SYan-Hsuan Chuang 		return rtw_phy_write_rf_reg(rtwdev, rf_path, addr, mask, data);
621e3037485SYan-Hsuan Chuang 
622e3037485SYan-Hsuan Chuang 	return rtw_phy_write_rf_reg_sipi(rtwdev, rf_path, addr, mask, data);
623e3037485SYan-Hsuan Chuang }
624e3037485SYan-Hsuan Chuang 
625e3037485SYan-Hsuan Chuang void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg)
626e3037485SYan-Hsuan Chuang {
627e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
628e3037485SYan-Hsuan Chuang 	struct rtw_efuse *efuse = &rtwdev->efuse;
629e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond = {0};
630e3037485SYan-Hsuan Chuang 
631e3037485SYan-Hsuan Chuang 	cond.cut = hal->cut_version ? hal->cut_version : 15;
632e3037485SYan-Hsuan Chuang 	cond.pkg = pkg ? pkg : 15;
633e3037485SYan-Hsuan Chuang 	cond.plat = 0x04;
634e3037485SYan-Hsuan Chuang 	cond.rfe = efuse->rfe_option;
635e3037485SYan-Hsuan Chuang 
636e3037485SYan-Hsuan Chuang 	switch (rtw_hci_type(rtwdev)) {
637e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_USB:
638e3037485SYan-Hsuan Chuang 		cond.intf = INTF_USB;
639e3037485SYan-Hsuan Chuang 		break;
640e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_SDIO:
641e3037485SYan-Hsuan Chuang 		cond.intf = INTF_SDIO;
642e3037485SYan-Hsuan Chuang 		break;
643e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_PCIE:
644e3037485SYan-Hsuan Chuang 	default:
645e3037485SYan-Hsuan Chuang 		cond.intf = INTF_PCIE;
646e3037485SYan-Hsuan Chuang 		break;
647e3037485SYan-Hsuan Chuang 	}
648e3037485SYan-Hsuan Chuang 
649e3037485SYan-Hsuan Chuang 	hal->phy_cond = cond;
650e3037485SYan-Hsuan Chuang 
651e3037485SYan-Hsuan Chuang 	rtw_dbg(rtwdev, RTW_DBG_PHY, "phy cond=0x%08x\n", *((u32 *)&hal->phy_cond));
652e3037485SYan-Hsuan Chuang }
653e3037485SYan-Hsuan Chuang 
654e3037485SYan-Hsuan Chuang static bool check_positive(struct rtw_dev *rtwdev, struct rtw_phy_cond cond)
655e3037485SYan-Hsuan Chuang {
656e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
657e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond drv_cond = hal->phy_cond;
658e3037485SYan-Hsuan Chuang 
659e3037485SYan-Hsuan Chuang 	if (cond.cut && cond.cut != drv_cond.cut)
660e3037485SYan-Hsuan Chuang 		return false;
661e3037485SYan-Hsuan Chuang 
662e3037485SYan-Hsuan Chuang 	if (cond.pkg && cond.pkg != drv_cond.pkg)
663e3037485SYan-Hsuan Chuang 		return false;
664e3037485SYan-Hsuan Chuang 
665e3037485SYan-Hsuan Chuang 	if (cond.intf && cond.intf != drv_cond.intf)
666e3037485SYan-Hsuan Chuang 		return false;
667e3037485SYan-Hsuan Chuang 
668e3037485SYan-Hsuan Chuang 	if (cond.rfe != drv_cond.rfe)
669e3037485SYan-Hsuan Chuang 		return false;
670e3037485SYan-Hsuan Chuang 
671e3037485SYan-Hsuan Chuang 	return true;
672e3037485SYan-Hsuan Chuang }
673e3037485SYan-Hsuan Chuang 
674e3037485SYan-Hsuan Chuang void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
675e3037485SYan-Hsuan Chuang {
676e3037485SYan-Hsuan Chuang 	const union phy_table_tile *p = tbl->data;
677e3037485SYan-Hsuan Chuang 	const union phy_table_tile *end = p + tbl->size / 2;
678e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond pos_cond = {0};
679e3037485SYan-Hsuan Chuang 	bool is_matched = true, is_skipped = false;
680e3037485SYan-Hsuan Chuang 
681e3037485SYan-Hsuan Chuang 	BUILD_BUG_ON(sizeof(union phy_table_tile) != sizeof(struct phy_cfg_pair));
682e3037485SYan-Hsuan Chuang 
683e3037485SYan-Hsuan Chuang 	for (; p < end; p++) {
684e3037485SYan-Hsuan Chuang 		if (p->cond.pos) {
685e3037485SYan-Hsuan Chuang 			switch (p->cond.branch) {
686e3037485SYan-Hsuan Chuang 			case BRANCH_ENDIF:
687e3037485SYan-Hsuan Chuang 				is_matched = true;
688e3037485SYan-Hsuan Chuang 				is_skipped = false;
689e3037485SYan-Hsuan Chuang 				break;
690e3037485SYan-Hsuan Chuang 			case BRANCH_ELSE:
691e3037485SYan-Hsuan Chuang 				is_matched = is_skipped ? false : true;
692e3037485SYan-Hsuan Chuang 				break;
693e3037485SYan-Hsuan Chuang 			case BRANCH_IF:
694e3037485SYan-Hsuan Chuang 			case BRANCH_ELIF:
695e3037485SYan-Hsuan Chuang 			default:
696e3037485SYan-Hsuan Chuang 				pos_cond = p->cond;
697e3037485SYan-Hsuan Chuang 				break;
698e3037485SYan-Hsuan Chuang 			}
699e3037485SYan-Hsuan Chuang 		} else if (p->cond.neg) {
700e3037485SYan-Hsuan Chuang 			if (!is_skipped) {
701e3037485SYan-Hsuan Chuang 				if (check_positive(rtwdev, pos_cond)) {
702e3037485SYan-Hsuan Chuang 					is_matched = true;
703e3037485SYan-Hsuan Chuang 					is_skipped = true;
704e3037485SYan-Hsuan Chuang 				} else {
705e3037485SYan-Hsuan Chuang 					is_matched = false;
706e3037485SYan-Hsuan Chuang 					is_skipped = false;
707e3037485SYan-Hsuan Chuang 				}
708e3037485SYan-Hsuan Chuang 			} else {
709e3037485SYan-Hsuan Chuang 				is_matched = false;
710e3037485SYan-Hsuan Chuang 			}
711e3037485SYan-Hsuan Chuang 		} else if (is_matched) {
712e3037485SYan-Hsuan Chuang 			(*tbl->do_cfg)(rtwdev, tbl, p->cfg.addr, p->cfg.data);
713e3037485SYan-Hsuan Chuang 		}
714e3037485SYan-Hsuan Chuang 	}
715e3037485SYan-Hsuan Chuang }
716e3037485SYan-Hsuan Chuang 
717e3037485SYan-Hsuan Chuang void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
718e3037485SYan-Hsuan Chuang {
719e3037485SYan-Hsuan Chuang 	const struct phy_pg_cfg_pair *p = tbl->data;
720e3037485SYan-Hsuan Chuang 	const struct phy_pg_cfg_pair *end = p + tbl->size / 6;
721e3037485SYan-Hsuan Chuang 
722e3037485SYan-Hsuan Chuang 	BUILD_BUG_ON(sizeof(struct phy_pg_cfg_pair) != sizeof(u32) * 6);
723e3037485SYan-Hsuan Chuang 
724e3037485SYan-Hsuan Chuang 	for (; p < end; p++) {
725e3037485SYan-Hsuan Chuang 		if (p->addr == 0xfe || p->addr == 0xffe) {
726e3037485SYan-Hsuan Chuang 			msleep(50);
727e3037485SYan-Hsuan Chuang 			continue;
728e3037485SYan-Hsuan Chuang 		}
729e3037485SYan-Hsuan Chuang 		phy_store_tx_power_by_rate(rtwdev, p->band, p->rf_path,
730e3037485SYan-Hsuan Chuang 					   p->tx_num, p->addr, p->bitmask,
731e3037485SYan-Hsuan Chuang 					   p->data);
732e3037485SYan-Hsuan Chuang 	}
733e3037485SYan-Hsuan Chuang }
734e3037485SYan-Hsuan Chuang 
735e3037485SYan-Hsuan Chuang void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev,
736e3037485SYan-Hsuan Chuang 			     const struct rtw_table *tbl)
737e3037485SYan-Hsuan Chuang {
738e3037485SYan-Hsuan Chuang 	const struct txpwr_lmt_cfg_pair *p = tbl->data;
739e3037485SYan-Hsuan Chuang 	const struct txpwr_lmt_cfg_pair *end = p + tbl->size / 6;
740e3037485SYan-Hsuan Chuang 
741e3037485SYan-Hsuan Chuang 	BUILD_BUG_ON(sizeof(struct txpwr_lmt_cfg_pair) != sizeof(u8) * 6);
742e3037485SYan-Hsuan Chuang 
743e3037485SYan-Hsuan Chuang 	for (; p < end; p++) {
744e3037485SYan-Hsuan Chuang 		phy_set_tx_power_limit(rtwdev, p->regd, p->band,
745e3037485SYan-Hsuan Chuang 				       p->bw, p->rs,
746e3037485SYan-Hsuan Chuang 				       p->ch, p->txpwr_lmt);
747e3037485SYan-Hsuan Chuang 	}
748e3037485SYan-Hsuan Chuang }
749e3037485SYan-Hsuan Chuang 
750e3037485SYan-Hsuan Chuang void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
751e3037485SYan-Hsuan Chuang 		     u32 addr, u32 data)
752e3037485SYan-Hsuan Chuang {
753e3037485SYan-Hsuan Chuang 	rtw_write8(rtwdev, addr, data);
754e3037485SYan-Hsuan Chuang }
755e3037485SYan-Hsuan Chuang 
756e3037485SYan-Hsuan Chuang void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
757e3037485SYan-Hsuan Chuang 		     u32 addr, u32 data)
758e3037485SYan-Hsuan Chuang {
759e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, addr, data);
760e3037485SYan-Hsuan Chuang }
761e3037485SYan-Hsuan Chuang 
762e3037485SYan-Hsuan Chuang void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
763e3037485SYan-Hsuan Chuang 		    u32 addr, u32 data)
764e3037485SYan-Hsuan Chuang {
765e3037485SYan-Hsuan Chuang 	if (addr == 0xfe)
766e3037485SYan-Hsuan Chuang 		msleep(50);
767e3037485SYan-Hsuan Chuang 	else if (addr == 0xfd)
768e3037485SYan-Hsuan Chuang 		mdelay(5);
769e3037485SYan-Hsuan Chuang 	else if (addr == 0xfc)
770e3037485SYan-Hsuan Chuang 		mdelay(1);
771e3037485SYan-Hsuan Chuang 	else if (addr == 0xfb)
772e3037485SYan-Hsuan Chuang 		usleep_range(50, 60);
773e3037485SYan-Hsuan Chuang 	else if (addr == 0xfa)
774e3037485SYan-Hsuan Chuang 		udelay(5);
775e3037485SYan-Hsuan Chuang 	else if (addr == 0xf9)
776e3037485SYan-Hsuan Chuang 		udelay(1);
777e3037485SYan-Hsuan Chuang 	else
778e3037485SYan-Hsuan Chuang 		rtw_write32(rtwdev, addr, data);
779e3037485SYan-Hsuan Chuang }
780e3037485SYan-Hsuan Chuang 
781e3037485SYan-Hsuan Chuang void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
782e3037485SYan-Hsuan Chuang 		    u32 addr, u32 data)
783e3037485SYan-Hsuan Chuang {
784e3037485SYan-Hsuan Chuang 	if (addr == 0xffe) {
785e3037485SYan-Hsuan Chuang 		msleep(50);
786e3037485SYan-Hsuan Chuang 	} else if (addr == 0xfe) {
787e3037485SYan-Hsuan Chuang 		usleep_range(100, 110);
788e3037485SYan-Hsuan Chuang 	} else {
789e3037485SYan-Hsuan Chuang 		rtw_write_rf(rtwdev, tbl->rf_path, addr, RFREG_MASK, data);
790e3037485SYan-Hsuan Chuang 		udelay(1);
791e3037485SYan-Hsuan Chuang 	}
792e3037485SYan-Hsuan Chuang }
793e3037485SYan-Hsuan Chuang 
794e3037485SYan-Hsuan Chuang static void rtw_load_rfk_table(struct rtw_dev *rtwdev)
795e3037485SYan-Hsuan Chuang {
796e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
797e3037485SYan-Hsuan Chuang 
798e3037485SYan-Hsuan Chuang 	if (!chip->rfk_init_tbl)
799e3037485SYan-Hsuan Chuang 		return;
800e3037485SYan-Hsuan Chuang 
801e3037485SYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->rfk_init_tbl);
802e3037485SYan-Hsuan Chuang }
803e3037485SYan-Hsuan Chuang 
804e3037485SYan-Hsuan Chuang void rtw_phy_load_tables(struct rtw_dev *rtwdev)
805e3037485SYan-Hsuan Chuang {
806e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
807e3037485SYan-Hsuan Chuang 	u8 rf_path;
808e3037485SYan-Hsuan Chuang 
809e3037485SYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->mac_tbl);
810e3037485SYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->bb_tbl);
811e3037485SYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->agc_tbl);
812e3037485SYan-Hsuan Chuang 	rtw_load_rfk_table(rtwdev);
813e3037485SYan-Hsuan Chuang 
814e3037485SYan-Hsuan Chuang 	for (rf_path = 0; rf_path < rtwdev->hal.rf_path_num; rf_path++) {
815e3037485SYan-Hsuan Chuang 		const struct rtw_table *tbl;
816e3037485SYan-Hsuan Chuang 
817e3037485SYan-Hsuan Chuang 		tbl = chip->rf_tbl[rf_path];
818e3037485SYan-Hsuan Chuang 		rtw_load_table(rtwdev, tbl);
819e3037485SYan-Hsuan Chuang 	}
820e3037485SYan-Hsuan Chuang }
821e3037485SYan-Hsuan Chuang 
822e3037485SYan-Hsuan Chuang #define bcd_to_dec_pwr_by_rate(val, i) bcd2bin(val >> (i * 8))
823e3037485SYan-Hsuan Chuang 
824e3037485SYan-Hsuan Chuang #define RTW_MAX_POWER_INDEX		0x3F
825e3037485SYan-Hsuan Chuang 
826e3037485SYan-Hsuan Chuang u8 rtw_cck_rates[] = { DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M, DESC_RATE11M };
827e3037485SYan-Hsuan Chuang u8 rtw_ofdm_rates[] = {
828e3037485SYan-Hsuan Chuang 	DESC_RATE6M,  DESC_RATE9M,  DESC_RATE12M,
829e3037485SYan-Hsuan Chuang 	DESC_RATE18M, DESC_RATE24M, DESC_RATE36M,
830e3037485SYan-Hsuan Chuang 	DESC_RATE48M, DESC_RATE54M
831e3037485SYan-Hsuan Chuang };
832e3037485SYan-Hsuan Chuang u8 rtw_ht_1s_rates[] = {
833e3037485SYan-Hsuan Chuang 	DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2,
834e3037485SYan-Hsuan Chuang 	DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5,
835e3037485SYan-Hsuan Chuang 	DESC_RATEMCS6, DESC_RATEMCS7
836e3037485SYan-Hsuan Chuang };
837e3037485SYan-Hsuan Chuang u8 rtw_ht_2s_rates[] = {
838e3037485SYan-Hsuan Chuang 	DESC_RATEMCS8,  DESC_RATEMCS9,  DESC_RATEMCS10,
839e3037485SYan-Hsuan Chuang 	DESC_RATEMCS11, DESC_RATEMCS12, DESC_RATEMCS13,
840e3037485SYan-Hsuan Chuang 	DESC_RATEMCS14, DESC_RATEMCS15
841e3037485SYan-Hsuan Chuang };
842e3037485SYan-Hsuan Chuang u8 rtw_vht_1s_rates[] = {
843e3037485SYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1,
844e3037485SYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3,
845e3037485SYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5,
846e3037485SYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7,
847e3037485SYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9
848e3037485SYan-Hsuan Chuang };
849e3037485SYan-Hsuan Chuang u8 rtw_vht_2s_rates[] = {
850e3037485SYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1,
851e3037485SYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3,
852e3037485SYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5,
853e3037485SYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7,
854e3037485SYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9
855e3037485SYan-Hsuan Chuang };
856e3037485SYan-Hsuan Chuang u8 rtw_cck_size = ARRAY_SIZE(rtw_cck_rates);
857e3037485SYan-Hsuan Chuang u8 rtw_ofdm_size = ARRAY_SIZE(rtw_ofdm_rates);
858e3037485SYan-Hsuan Chuang u8 rtw_ht_1s_size = ARRAY_SIZE(rtw_ht_1s_rates);
859e3037485SYan-Hsuan Chuang u8 rtw_ht_2s_size = ARRAY_SIZE(rtw_ht_2s_rates);
860e3037485SYan-Hsuan Chuang u8 rtw_vht_1s_size = ARRAY_SIZE(rtw_vht_1s_rates);
861e3037485SYan-Hsuan Chuang u8 rtw_vht_2s_size = ARRAY_SIZE(rtw_vht_2s_rates);
862e3037485SYan-Hsuan Chuang u8 *rtw_rate_section[RTW_RATE_SECTION_MAX] = {
863e3037485SYan-Hsuan Chuang 	rtw_cck_rates, rtw_ofdm_rates,
864e3037485SYan-Hsuan Chuang 	rtw_ht_1s_rates, rtw_ht_2s_rates,
865e3037485SYan-Hsuan Chuang 	rtw_vht_1s_rates, rtw_vht_2s_rates
866e3037485SYan-Hsuan Chuang };
867e3037485SYan-Hsuan Chuang u8 rtw_rate_size[RTW_RATE_SECTION_MAX] = {
868e3037485SYan-Hsuan Chuang 	ARRAY_SIZE(rtw_cck_rates),
869e3037485SYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ofdm_rates),
870e3037485SYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_1s_rates),
871e3037485SYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_2s_rates),
872e3037485SYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_1s_rates),
873e3037485SYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_2s_rates)
874e3037485SYan-Hsuan Chuang };
875e3037485SYan-Hsuan Chuang 
876e3037485SYan-Hsuan Chuang static const u8 rtw_channel_idx_5g[RTW_MAX_CHANNEL_NUM_5G] = {
877e3037485SYan-Hsuan Chuang 	36,  38,  40,  42,  44,  46,  48, /* Band 1 */
878e3037485SYan-Hsuan Chuang 	52,  54,  56,  58,  60,  62,  64, /* Band 2 */
879e3037485SYan-Hsuan Chuang 	100, 102, 104, 106, 108, 110, 112, /* Band 3 */
880e3037485SYan-Hsuan Chuang 	116, 118, 120, 122, 124, 126, 128, /* Band 3 */
881e3037485SYan-Hsuan Chuang 	132, 134, 136, 138, 140, 142, 144, /* Band 3 */
882e3037485SYan-Hsuan Chuang 	149, 151, 153, 155, 157, 159, 161, /* Band 4 */
883e3037485SYan-Hsuan Chuang 	165, 167, 169, 171, 173, 175, 177}; /* Band 4 */
884e3037485SYan-Hsuan Chuang 
885e3037485SYan-Hsuan Chuang static int rtw_channel_to_idx(u8 band, u8 channel)
886e3037485SYan-Hsuan Chuang {
887e3037485SYan-Hsuan Chuang 	int ch_idx;
888e3037485SYan-Hsuan Chuang 	u8 n_channel;
889e3037485SYan-Hsuan Chuang 
890e3037485SYan-Hsuan Chuang 	if (band == PHY_BAND_2G) {
891e3037485SYan-Hsuan Chuang 		ch_idx = channel - 1;
892e3037485SYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_2G;
893e3037485SYan-Hsuan Chuang 	} else if (band == PHY_BAND_5G) {
894e3037485SYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_5G;
895e3037485SYan-Hsuan Chuang 		for (ch_idx = 0; ch_idx < n_channel; ch_idx++)
896e3037485SYan-Hsuan Chuang 			if (rtw_channel_idx_5g[ch_idx] == channel)
897e3037485SYan-Hsuan Chuang 				break;
898e3037485SYan-Hsuan Chuang 	} else {
899e3037485SYan-Hsuan Chuang 		return -1;
900e3037485SYan-Hsuan Chuang 	}
901e3037485SYan-Hsuan Chuang 
902e3037485SYan-Hsuan Chuang 	if (ch_idx >= n_channel)
903e3037485SYan-Hsuan Chuang 		return -1;
904e3037485SYan-Hsuan Chuang 
905e3037485SYan-Hsuan Chuang 	return ch_idx;
906e3037485SYan-Hsuan Chuang }
907e3037485SYan-Hsuan Chuang 
908e3037485SYan-Hsuan Chuang static u8 rtw_get_channel_group(u8 channel)
909e3037485SYan-Hsuan Chuang {
910e3037485SYan-Hsuan Chuang 	switch (channel) {
911e3037485SYan-Hsuan Chuang 	default:
912e3037485SYan-Hsuan Chuang 		WARN_ON(1);
913aa8eaaaaSGustavo A. R. Silva 		/* fall through */
914e3037485SYan-Hsuan Chuang 	case 1:
915e3037485SYan-Hsuan Chuang 	case 2:
916e3037485SYan-Hsuan Chuang 	case 36:
917e3037485SYan-Hsuan Chuang 	case 38:
918e3037485SYan-Hsuan Chuang 	case 40:
919e3037485SYan-Hsuan Chuang 	case 42:
920e3037485SYan-Hsuan Chuang 		return 0;
921e3037485SYan-Hsuan Chuang 	case 3:
922e3037485SYan-Hsuan Chuang 	case 4:
923e3037485SYan-Hsuan Chuang 	case 5:
924e3037485SYan-Hsuan Chuang 	case 44:
925e3037485SYan-Hsuan Chuang 	case 46:
926e3037485SYan-Hsuan Chuang 	case 48:
927e3037485SYan-Hsuan Chuang 	case 50:
928e3037485SYan-Hsuan Chuang 		return 1;
929e3037485SYan-Hsuan Chuang 	case 6:
930e3037485SYan-Hsuan Chuang 	case 7:
931e3037485SYan-Hsuan Chuang 	case 8:
932e3037485SYan-Hsuan Chuang 	case 52:
933e3037485SYan-Hsuan Chuang 	case 54:
934e3037485SYan-Hsuan Chuang 	case 56:
935e3037485SYan-Hsuan Chuang 	case 58:
936e3037485SYan-Hsuan Chuang 		return 2;
937e3037485SYan-Hsuan Chuang 	case 9:
938e3037485SYan-Hsuan Chuang 	case 10:
939e3037485SYan-Hsuan Chuang 	case 11:
940e3037485SYan-Hsuan Chuang 	case 60:
941e3037485SYan-Hsuan Chuang 	case 62:
942e3037485SYan-Hsuan Chuang 	case 64:
943e3037485SYan-Hsuan Chuang 		return 3;
944e3037485SYan-Hsuan Chuang 	case 12:
945e3037485SYan-Hsuan Chuang 	case 13:
946e3037485SYan-Hsuan Chuang 	case 100:
947e3037485SYan-Hsuan Chuang 	case 102:
948e3037485SYan-Hsuan Chuang 	case 104:
949e3037485SYan-Hsuan Chuang 	case 106:
950e3037485SYan-Hsuan Chuang 		return 4;
951e3037485SYan-Hsuan Chuang 	case 14:
952e3037485SYan-Hsuan Chuang 	case 108:
953e3037485SYan-Hsuan Chuang 	case 110:
954e3037485SYan-Hsuan Chuang 	case 112:
955e3037485SYan-Hsuan Chuang 	case 114:
956e3037485SYan-Hsuan Chuang 		return 5;
957e3037485SYan-Hsuan Chuang 	case 116:
958e3037485SYan-Hsuan Chuang 	case 118:
959e3037485SYan-Hsuan Chuang 	case 120:
960e3037485SYan-Hsuan Chuang 	case 122:
961e3037485SYan-Hsuan Chuang 		return 6;
962e3037485SYan-Hsuan Chuang 	case 124:
963e3037485SYan-Hsuan Chuang 	case 126:
964e3037485SYan-Hsuan Chuang 	case 128:
965e3037485SYan-Hsuan Chuang 	case 130:
966e3037485SYan-Hsuan Chuang 		return 7;
967e3037485SYan-Hsuan Chuang 	case 132:
968e3037485SYan-Hsuan Chuang 	case 134:
969e3037485SYan-Hsuan Chuang 	case 136:
970e3037485SYan-Hsuan Chuang 	case 138:
971e3037485SYan-Hsuan Chuang 		return 8;
972e3037485SYan-Hsuan Chuang 	case 140:
973e3037485SYan-Hsuan Chuang 	case 142:
974e3037485SYan-Hsuan Chuang 	case 144:
975e3037485SYan-Hsuan Chuang 		return 9;
976e3037485SYan-Hsuan Chuang 	case 149:
977e3037485SYan-Hsuan Chuang 	case 151:
978e3037485SYan-Hsuan Chuang 	case 153:
979e3037485SYan-Hsuan Chuang 	case 155:
980e3037485SYan-Hsuan Chuang 		return 10;
981e3037485SYan-Hsuan Chuang 	case 157:
982e3037485SYan-Hsuan Chuang 	case 159:
983e3037485SYan-Hsuan Chuang 	case 161:
984e3037485SYan-Hsuan Chuang 		return 11;
985e3037485SYan-Hsuan Chuang 	case 165:
986e3037485SYan-Hsuan Chuang 	case 167:
987e3037485SYan-Hsuan Chuang 	case 169:
988e3037485SYan-Hsuan Chuang 	case 171:
989e3037485SYan-Hsuan Chuang 		return 12;
990e3037485SYan-Hsuan Chuang 	case 173:
991e3037485SYan-Hsuan Chuang 	case 175:
992e3037485SYan-Hsuan Chuang 	case 177:
993e3037485SYan-Hsuan Chuang 		return 13;
994e3037485SYan-Hsuan Chuang 	}
995e3037485SYan-Hsuan Chuang }
996e3037485SYan-Hsuan Chuang 
997e3037485SYan-Hsuan Chuang static u8 phy_get_2g_tx_power_index(struct rtw_dev *rtwdev,
998e3037485SYan-Hsuan Chuang 				    struct rtw_2g_txpwr_idx *pwr_idx_2g,
999e3037485SYan-Hsuan Chuang 				    enum rtw_bandwidth bandwidth,
1000e3037485SYan-Hsuan Chuang 				    u8 rate, u8 group)
1001e3037485SYan-Hsuan Chuang {
1002e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1003e3037485SYan-Hsuan Chuang 	u8 tx_power;
1004e3037485SYan-Hsuan Chuang 	bool mcs_rate;
1005e3037485SYan-Hsuan Chuang 	bool above_2ss;
1006e3037485SYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1007e3037485SYan-Hsuan Chuang 
1008e3037485SYan-Hsuan Chuang 	if (rate <= DESC_RATE11M)
1009e3037485SYan-Hsuan Chuang 		tx_power = pwr_idx_2g->cck_base[group];
1010e3037485SYan-Hsuan Chuang 	else
1011e3037485SYan-Hsuan Chuang 		tx_power = pwr_idx_2g->bw40_base[group];
1012e3037485SYan-Hsuan Chuang 
1013e3037485SYan-Hsuan Chuang 	if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1014e3037485SYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.ofdm * factor;
1015e3037485SYan-Hsuan Chuang 
1016e3037485SYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1017e3037485SYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1018e3037485SYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1019e3037485SYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1020e3037485SYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1021e3037485SYan-Hsuan Chuang 
1022e3037485SYan-Hsuan Chuang 	if (!mcs_rate)
1023e3037485SYan-Hsuan Chuang 		return tx_power;
1024e3037485SYan-Hsuan Chuang 
1025e3037485SYan-Hsuan Chuang 	switch (bandwidth) {
1026e3037485SYan-Hsuan Chuang 	default:
1027e3037485SYan-Hsuan Chuang 		WARN_ON(1);
1028aa8eaaaaSGustavo A. R. Silva 		/* fall through */
1029e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1030e3037485SYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.bw20 * factor;
1031e3037485SYan-Hsuan Chuang 		if (above_2ss)
1032e3037485SYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw20 * factor;
1033e3037485SYan-Hsuan Chuang 		break;
1034e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1035e3037485SYan-Hsuan Chuang 		/* bw40 is the base power */
1036e3037485SYan-Hsuan Chuang 		if (above_2ss)
1037e3037485SYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw40 * factor;
1038e3037485SYan-Hsuan Chuang 		break;
1039e3037485SYan-Hsuan Chuang 	}
1040e3037485SYan-Hsuan Chuang 
1041e3037485SYan-Hsuan Chuang 	return tx_power;
1042e3037485SYan-Hsuan Chuang }
1043e3037485SYan-Hsuan Chuang 
1044e3037485SYan-Hsuan Chuang static u8 phy_get_5g_tx_power_index(struct rtw_dev *rtwdev,
1045e3037485SYan-Hsuan Chuang 				    struct rtw_5g_txpwr_idx *pwr_idx_5g,
1046e3037485SYan-Hsuan Chuang 				    enum rtw_bandwidth bandwidth,
1047e3037485SYan-Hsuan Chuang 				    u8 rate, u8 group)
1048e3037485SYan-Hsuan Chuang {
1049e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1050e3037485SYan-Hsuan Chuang 	u8 tx_power;
1051e3037485SYan-Hsuan Chuang 	u8 upper, lower;
1052e3037485SYan-Hsuan Chuang 	bool mcs_rate;
1053e3037485SYan-Hsuan Chuang 	bool above_2ss;
1054e3037485SYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1055e3037485SYan-Hsuan Chuang 
1056e3037485SYan-Hsuan Chuang 	tx_power = pwr_idx_5g->bw40_base[group];
1057e3037485SYan-Hsuan Chuang 
1058e3037485SYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1059e3037485SYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1060e3037485SYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1061e3037485SYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1062e3037485SYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1063e3037485SYan-Hsuan Chuang 
1064e3037485SYan-Hsuan Chuang 	if (!mcs_rate) {
1065e3037485SYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.ofdm * factor;
1066e3037485SYan-Hsuan Chuang 		return tx_power;
1067e3037485SYan-Hsuan Chuang 	}
1068e3037485SYan-Hsuan Chuang 
1069e3037485SYan-Hsuan Chuang 	switch (bandwidth) {
1070e3037485SYan-Hsuan Chuang 	default:
1071e3037485SYan-Hsuan Chuang 		WARN_ON(1);
1072aa8eaaaaSGustavo A. R. Silva 		/* fall through */
1073e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1074e3037485SYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.bw20 * factor;
1075e3037485SYan-Hsuan Chuang 		if (above_2ss)
1076e3037485SYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw20 * factor;
1077e3037485SYan-Hsuan Chuang 		break;
1078e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1079e3037485SYan-Hsuan Chuang 		/* bw40 is the base power */
1080e3037485SYan-Hsuan Chuang 		if (above_2ss)
1081e3037485SYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw40 * factor;
1082e3037485SYan-Hsuan Chuang 		break;
1083e3037485SYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_80:
1084e3037485SYan-Hsuan Chuang 		/* the base idx of bw80 is the average of bw40+/bw40- */
1085e3037485SYan-Hsuan Chuang 		lower = pwr_idx_5g->bw40_base[group];
1086e3037485SYan-Hsuan Chuang 		upper = pwr_idx_5g->bw40_base[group + 1];
1087e3037485SYan-Hsuan Chuang 
1088e3037485SYan-Hsuan Chuang 		tx_power = (lower + upper) / 2;
1089e3037485SYan-Hsuan Chuang 		tx_power += pwr_idx_5g->vht_1s_diff.bw80 * factor;
1090e3037485SYan-Hsuan Chuang 		if (above_2ss)
1091e3037485SYan-Hsuan Chuang 			tx_power += pwr_idx_5g->vht_2s_diff.bw80 * factor;
1092e3037485SYan-Hsuan Chuang 		break;
1093e3037485SYan-Hsuan Chuang 	}
1094e3037485SYan-Hsuan Chuang 
1095e3037485SYan-Hsuan Chuang 	return tx_power;
1096e3037485SYan-Hsuan Chuang }
1097e3037485SYan-Hsuan Chuang 
1098e3037485SYan-Hsuan Chuang /* set tx power level by path for each rates, note that the order of the rates
1099e3037485SYan-Hsuan Chuang  * are *very* important, bacause 8822B/8821C combines every four bytes of tx
1100e3037485SYan-Hsuan Chuang  * power index into a four-byte power index register, and calls set_tx_agc to
1101e3037485SYan-Hsuan Chuang  * write these values into hardware
1102e3037485SYan-Hsuan Chuang  */
1103e3037485SYan-Hsuan Chuang static
1104e3037485SYan-Hsuan Chuang void phy_set_tx_power_level_by_path(struct rtw_dev *rtwdev, u8 ch, u8 path)
1105e3037485SYan-Hsuan Chuang {
1106e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1107e3037485SYan-Hsuan Chuang 	u8 rs;
1108e3037485SYan-Hsuan Chuang 
1109e3037485SYan-Hsuan Chuang 	/* do not need cck rates if we are not in 2.4G */
1110e3037485SYan-Hsuan Chuang 	if (hal->current_band_type == RTW_BAND_2G)
1111e3037485SYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
1112e3037485SYan-Hsuan Chuang 	else
1113e3037485SYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
1114e3037485SYan-Hsuan Chuang 
1115e3037485SYan-Hsuan Chuang 	for (; rs < RTW_RATE_SECTION_MAX; rs++)
1116e3037485SYan-Hsuan Chuang 		phy_set_tx_power_index_by_rs(rtwdev, ch, path, rs);
1117e3037485SYan-Hsuan Chuang }
1118e3037485SYan-Hsuan Chuang 
1119e3037485SYan-Hsuan Chuang void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel)
1120e3037485SYan-Hsuan Chuang {
1121e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1122e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1123e3037485SYan-Hsuan Chuang 	u8 path;
1124e3037485SYan-Hsuan Chuang 
1125e3037485SYan-Hsuan Chuang 	mutex_lock(&hal->tx_power_mutex);
1126e3037485SYan-Hsuan Chuang 
1127e3037485SYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++)
1128e3037485SYan-Hsuan Chuang 		phy_set_tx_power_level_by_path(rtwdev, channel, path);
1129e3037485SYan-Hsuan Chuang 
1130e3037485SYan-Hsuan Chuang 	chip->ops->set_tx_power_index(rtwdev);
1131e3037485SYan-Hsuan Chuang 	mutex_unlock(&hal->tx_power_mutex);
1132e3037485SYan-Hsuan Chuang }
1133e3037485SYan-Hsuan Chuang 
1134e3037485SYan-Hsuan Chuang s8 phy_get_tx_power_limit(struct rtw_dev *rtwdev, u8 band,
1135e3037485SYan-Hsuan Chuang 			  enum rtw_bandwidth bandwidth, u8 rf_path,
1136e3037485SYan-Hsuan Chuang 			  u8 rate, u8 channel, u8 regd);
1137e3037485SYan-Hsuan Chuang 
1138e3037485SYan-Hsuan Chuang static
1139e3037485SYan-Hsuan Chuang u8 phy_get_tx_power_index(void *adapter, u8 rf_path, u8 rate,
1140e3037485SYan-Hsuan Chuang 			  enum rtw_bandwidth bandwidth, u8 channel, u8 regd)
1141e3037485SYan-Hsuan Chuang {
1142e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = adapter;
1143e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1144e3037485SYan-Hsuan Chuang 	struct rtw_txpwr_idx *pwr_idx;
1145e3037485SYan-Hsuan Chuang 	u8 tx_power;
1146e3037485SYan-Hsuan Chuang 	u8 group;
1147e3037485SYan-Hsuan Chuang 	u8 band;
1148e3037485SYan-Hsuan Chuang 	s8 offset, limit;
1149e3037485SYan-Hsuan Chuang 
1150e3037485SYan-Hsuan Chuang 	pwr_idx = &rtwdev->efuse.txpwr_idx_table[rf_path];
1151e3037485SYan-Hsuan Chuang 	group = rtw_get_channel_group(channel);
1152e3037485SYan-Hsuan Chuang 
1153e3037485SYan-Hsuan Chuang 	/* base power index for 2.4G/5G */
1154e3037485SYan-Hsuan Chuang 	if (channel <= 14) {
1155e3037485SYan-Hsuan Chuang 		band = PHY_BAND_2G;
1156e3037485SYan-Hsuan Chuang 		tx_power = phy_get_2g_tx_power_index(rtwdev,
1157e3037485SYan-Hsuan Chuang 						     &pwr_idx->pwr_idx_2g,
1158e3037485SYan-Hsuan Chuang 						     bandwidth, rate, group);
1159e3037485SYan-Hsuan Chuang 		offset = hal->tx_pwr_by_rate_offset_2g[rf_path][rate];
1160e3037485SYan-Hsuan Chuang 	} else {
1161e3037485SYan-Hsuan Chuang 		band = PHY_BAND_5G;
1162e3037485SYan-Hsuan Chuang 		tx_power = phy_get_5g_tx_power_index(rtwdev,
1163e3037485SYan-Hsuan Chuang 						     &pwr_idx->pwr_idx_5g,
1164e3037485SYan-Hsuan Chuang 						     bandwidth, rate, group);
1165e3037485SYan-Hsuan Chuang 		offset = hal->tx_pwr_by_rate_offset_5g[rf_path][rate];
1166e3037485SYan-Hsuan Chuang 	}
1167e3037485SYan-Hsuan Chuang 
1168e3037485SYan-Hsuan Chuang 	limit = phy_get_tx_power_limit(rtwdev, band, bandwidth, rf_path,
1169e3037485SYan-Hsuan Chuang 				       rate, channel, regd);
1170e3037485SYan-Hsuan Chuang 
1171e3037485SYan-Hsuan Chuang 	if (offset > limit)
1172e3037485SYan-Hsuan Chuang 		offset = limit;
1173e3037485SYan-Hsuan Chuang 
1174e3037485SYan-Hsuan Chuang 	tx_power += offset;
1175e3037485SYan-Hsuan Chuang 
1176e3037485SYan-Hsuan Chuang 	if (tx_power > rtwdev->chip->max_power_index)
1177e3037485SYan-Hsuan Chuang 		tx_power = rtwdev->chip->max_power_index;
1178e3037485SYan-Hsuan Chuang 
1179e3037485SYan-Hsuan Chuang 	return tx_power;
1180e3037485SYan-Hsuan Chuang }
1181e3037485SYan-Hsuan Chuang 
1182e3037485SYan-Hsuan Chuang void phy_set_tx_power_index_by_rs(void *adapter, u8 ch, u8 path, u8 rs)
1183e3037485SYan-Hsuan Chuang {
1184e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = adapter;
1185e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1186e3037485SYan-Hsuan Chuang 	u8 regd = rtwdev->regd.txpwr_regd;
1187e3037485SYan-Hsuan Chuang 	u8 *rates;
1188e3037485SYan-Hsuan Chuang 	u8 size;
1189e3037485SYan-Hsuan Chuang 	u8 rate;
1190e3037485SYan-Hsuan Chuang 	u8 pwr_idx;
1191e3037485SYan-Hsuan Chuang 	u8 bw;
1192e3037485SYan-Hsuan Chuang 	int i;
1193e3037485SYan-Hsuan Chuang 
1194e3037485SYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_MAX)
1195e3037485SYan-Hsuan Chuang 		return;
1196e3037485SYan-Hsuan Chuang 
1197e3037485SYan-Hsuan Chuang 	rates = rtw_rate_section[rs];
1198e3037485SYan-Hsuan Chuang 	size = rtw_rate_size[rs];
1199e3037485SYan-Hsuan Chuang 	bw = hal->current_band_width;
1200e3037485SYan-Hsuan Chuang 	for (i = 0; i < size; i++) {
1201e3037485SYan-Hsuan Chuang 		rate = rates[i];
1202e3037485SYan-Hsuan Chuang 		pwr_idx = phy_get_tx_power_index(adapter, path, rate, bw, ch,
1203e3037485SYan-Hsuan Chuang 						 regd);
1204e3037485SYan-Hsuan Chuang 		hal->tx_pwr_tbl[path][rate] = pwr_idx;
1205e3037485SYan-Hsuan Chuang 	}
1206e3037485SYan-Hsuan Chuang }
1207e3037485SYan-Hsuan Chuang 
1208e3037485SYan-Hsuan Chuang static u8 tbl_to_dec_pwr_by_rate(struct rtw_dev *rtwdev, u32 hex, u8 i)
1209e3037485SYan-Hsuan Chuang {
1210e3037485SYan-Hsuan Chuang 	if (rtwdev->chip->is_pwr_by_rate_dec)
1211e3037485SYan-Hsuan Chuang 		return bcd_to_dec_pwr_by_rate(hex, i);
1212e3037485SYan-Hsuan Chuang 	else
1213e3037485SYan-Hsuan Chuang 		return (hex >> (i * 8)) & 0xFF;
1214e3037485SYan-Hsuan Chuang }
1215e3037485SYan-Hsuan Chuang 
1216e3037485SYan-Hsuan Chuang static void phy_get_rate_values_of_txpwr_by_rate(struct rtw_dev *rtwdev,
1217e3037485SYan-Hsuan Chuang 						 u32 addr, u32 mask,
1218e3037485SYan-Hsuan Chuang 						 u32 val, u8 *rate,
1219e3037485SYan-Hsuan Chuang 						 u8 *pwr_by_rate, u8 *rate_num)
1220e3037485SYan-Hsuan Chuang {
1221e3037485SYan-Hsuan Chuang 	int i;
1222e3037485SYan-Hsuan Chuang 
1223e3037485SYan-Hsuan Chuang 	switch (addr) {
1224e3037485SYan-Hsuan Chuang 	case 0xE00:
1225e3037485SYan-Hsuan Chuang 	case 0x830:
1226e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
1227e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
1228e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
1229e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
1230e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1231e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1232e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1233e3037485SYan-Hsuan Chuang 		break;
1234e3037485SYan-Hsuan Chuang 	case 0xE04:
1235e3037485SYan-Hsuan Chuang 	case 0x834:
1236e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
1237e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
1238e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
1239e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
1240e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1241e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1242e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1243e3037485SYan-Hsuan Chuang 		break;
1244e3037485SYan-Hsuan Chuang 	case 0xE08:
1245e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
1246e3037485SYan-Hsuan Chuang 		pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 1);
1247e3037485SYan-Hsuan Chuang 		*rate_num = 1;
1248e3037485SYan-Hsuan Chuang 		break;
1249e3037485SYan-Hsuan Chuang 	case 0x86C:
1250e3037485SYan-Hsuan Chuang 		if (mask == 0xffffff00) {
1251e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE2M;
1252e3037485SYan-Hsuan Chuang 			rate[1] = DESC_RATE5_5M;
1253e3037485SYan-Hsuan Chuang 			rate[2] = DESC_RATE11M;
1254e3037485SYan-Hsuan Chuang 			for (i = 1; i < 4; ++i)
1255e3037485SYan-Hsuan Chuang 				pwr_by_rate[i - 1] =
1256e3037485SYan-Hsuan Chuang 					tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1257e3037485SYan-Hsuan Chuang 			*rate_num = 3;
1258e3037485SYan-Hsuan Chuang 		} else if (mask == 0x000000ff) {
1259e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE11M;
1260e3037485SYan-Hsuan Chuang 			pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 0);
1261e3037485SYan-Hsuan Chuang 			*rate_num = 1;
1262e3037485SYan-Hsuan Chuang 		}
1263e3037485SYan-Hsuan Chuang 		break;
1264e3037485SYan-Hsuan Chuang 	case 0xE10:
1265e3037485SYan-Hsuan Chuang 	case 0x83C:
1266e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
1267e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
1268e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
1269e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
1270e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1271e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1272e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1273e3037485SYan-Hsuan Chuang 		break;
1274e3037485SYan-Hsuan Chuang 	case 0xE14:
1275e3037485SYan-Hsuan Chuang 	case 0x848:
1276e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
1277e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
1278e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
1279e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
1280e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1281e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1282e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1283e3037485SYan-Hsuan Chuang 		break;
1284e3037485SYan-Hsuan Chuang 	case 0xE18:
1285e3037485SYan-Hsuan Chuang 	case 0x84C:
1286e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
1287e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
1288e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
1289e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
1290e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1291e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1292e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1293e3037485SYan-Hsuan Chuang 		break;
1294e3037485SYan-Hsuan Chuang 	case 0xE1C:
1295e3037485SYan-Hsuan Chuang 	case 0x868:
1296e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
1297e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
1298e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
1299e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
1300e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1301e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1302e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1303e3037485SYan-Hsuan Chuang 
1304e3037485SYan-Hsuan Chuang 		break;
1305e3037485SYan-Hsuan Chuang 	case 0x838:
1306e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
1307e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
1308e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
1309e3037485SYan-Hsuan Chuang 		for (i = 1; i < 4; ++i)
1310e3037485SYan-Hsuan Chuang 			pwr_by_rate[i - 1] = tbl_to_dec_pwr_by_rate(rtwdev,
1311e3037485SYan-Hsuan Chuang 								    val, i);
1312e3037485SYan-Hsuan Chuang 		*rate_num = 3;
1313e3037485SYan-Hsuan Chuang 		break;
1314e3037485SYan-Hsuan Chuang 	case 0xC20:
1315e3037485SYan-Hsuan Chuang 	case 0xE20:
1316e3037485SYan-Hsuan Chuang 	case 0x1820:
1317e3037485SYan-Hsuan Chuang 	case 0x1A20:
1318e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
1319e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
1320e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
1321e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE11M;
1322e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1323e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1324e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1325e3037485SYan-Hsuan Chuang 		break;
1326e3037485SYan-Hsuan Chuang 	case 0xC24:
1327e3037485SYan-Hsuan Chuang 	case 0xE24:
1328e3037485SYan-Hsuan Chuang 	case 0x1824:
1329e3037485SYan-Hsuan Chuang 	case 0x1A24:
1330e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
1331e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
1332e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
1333e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
1334e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1335e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1336e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1337e3037485SYan-Hsuan Chuang 		break;
1338e3037485SYan-Hsuan Chuang 	case 0xC28:
1339e3037485SYan-Hsuan Chuang 	case 0xE28:
1340e3037485SYan-Hsuan Chuang 	case 0x1828:
1341e3037485SYan-Hsuan Chuang 	case 0x1A28:
1342e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
1343e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
1344e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
1345e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
1346e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1347e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1348e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1349e3037485SYan-Hsuan Chuang 		break;
1350e3037485SYan-Hsuan Chuang 	case 0xC2C:
1351e3037485SYan-Hsuan Chuang 	case 0xE2C:
1352e3037485SYan-Hsuan Chuang 	case 0x182C:
1353e3037485SYan-Hsuan Chuang 	case 0x1A2C:
1354e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
1355e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
1356e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
1357e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
1358e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1359e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1360e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1361e3037485SYan-Hsuan Chuang 		break;
1362e3037485SYan-Hsuan Chuang 	case 0xC30:
1363e3037485SYan-Hsuan Chuang 	case 0xE30:
1364e3037485SYan-Hsuan Chuang 	case 0x1830:
1365e3037485SYan-Hsuan Chuang 	case 0x1A30:
1366e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
1367e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
1368e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
1369e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
1370e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1371e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1372e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1373e3037485SYan-Hsuan Chuang 		break;
1374e3037485SYan-Hsuan Chuang 	case 0xC34:
1375e3037485SYan-Hsuan Chuang 	case 0xE34:
1376e3037485SYan-Hsuan Chuang 	case 0x1834:
1377e3037485SYan-Hsuan Chuang 	case 0x1A34:
1378e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
1379e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
1380e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
1381e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
1382e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1383e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1384e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1385e3037485SYan-Hsuan Chuang 		break;
1386e3037485SYan-Hsuan Chuang 	case 0xC38:
1387e3037485SYan-Hsuan Chuang 	case 0xE38:
1388e3037485SYan-Hsuan Chuang 	case 0x1838:
1389e3037485SYan-Hsuan Chuang 	case 0x1A38:
1390e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
1391e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
1392e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
1393e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
1394e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1395e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1396e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1397e3037485SYan-Hsuan Chuang 		break;
1398e3037485SYan-Hsuan Chuang 	case 0xC3C:
1399e3037485SYan-Hsuan Chuang 	case 0xE3C:
1400e3037485SYan-Hsuan Chuang 	case 0x183C:
1401e3037485SYan-Hsuan Chuang 	case 0x1A3C:
1402e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS0;
1403e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS1;
1404e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS2;
1405e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS3;
1406e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1407e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1408e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1409e3037485SYan-Hsuan Chuang 		break;
1410e3037485SYan-Hsuan Chuang 	case 0xC40:
1411e3037485SYan-Hsuan Chuang 	case 0xE40:
1412e3037485SYan-Hsuan Chuang 	case 0x1840:
1413e3037485SYan-Hsuan Chuang 	case 0x1A40:
1414e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS4;
1415e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS5;
1416e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS6;
1417e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS7;
1418e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1419e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1420e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1421e3037485SYan-Hsuan Chuang 		break;
1422e3037485SYan-Hsuan Chuang 	case 0xC44:
1423e3037485SYan-Hsuan Chuang 	case 0xE44:
1424e3037485SYan-Hsuan Chuang 	case 0x1844:
1425e3037485SYan-Hsuan Chuang 	case 0x1A44:
1426e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS8;
1427e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS9;
1428e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS0;
1429e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS1;
1430e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1431e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1432e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1433e3037485SYan-Hsuan Chuang 		break;
1434e3037485SYan-Hsuan Chuang 	case 0xC48:
1435e3037485SYan-Hsuan Chuang 	case 0xE48:
1436e3037485SYan-Hsuan Chuang 	case 0x1848:
1437e3037485SYan-Hsuan Chuang 	case 0x1A48:
1438e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS2;
1439e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS3;
1440e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS4;
1441e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS5;
1442e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1443e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1444e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1445e3037485SYan-Hsuan Chuang 		break;
1446e3037485SYan-Hsuan Chuang 	case 0xC4C:
1447e3037485SYan-Hsuan Chuang 	case 0xE4C:
1448e3037485SYan-Hsuan Chuang 	case 0x184C:
1449e3037485SYan-Hsuan Chuang 	case 0x1A4C:
1450e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS6;
1451e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS7;
1452e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS8;
1453e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS9;
1454e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1455e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1456e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1457e3037485SYan-Hsuan Chuang 		break;
1458e3037485SYan-Hsuan Chuang 	case 0xCD8:
1459e3037485SYan-Hsuan Chuang 	case 0xED8:
1460e3037485SYan-Hsuan Chuang 	case 0x18D8:
1461e3037485SYan-Hsuan Chuang 	case 0x1AD8:
1462e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS16;
1463e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS17;
1464e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS18;
1465e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS19;
1466e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1467e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1468e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1469e3037485SYan-Hsuan Chuang 		break;
1470e3037485SYan-Hsuan Chuang 	case 0xCDC:
1471e3037485SYan-Hsuan Chuang 	case 0xEDC:
1472e3037485SYan-Hsuan Chuang 	case 0x18DC:
1473e3037485SYan-Hsuan Chuang 	case 0x1ADC:
1474e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS20;
1475e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS21;
1476e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS22;
1477e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS23;
1478e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1479e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1480e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1481e3037485SYan-Hsuan Chuang 		break;
1482e3037485SYan-Hsuan Chuang 	case 0xCE0:
1483e3037485SYan-Hsuan Chuang 	case 0xEE0:
1484e3037485SYan-Hsuan Chuang 	case 0x18E0:
1485e3037485SYan-Hsuan Chuang 	case 0x1AE0:
1486e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS0;
1487e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS1;
1488e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS2;
1489e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS3;
1490e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1491e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1492e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1493e3037485SYan-Hsuan Chuang 		break;
1494e3037485SYan-Hsuan Chuang 	case 0xCE4:
1495e3037485SYan-Hsuan Chuang 	case 0xEE4:
1496e3037485SYan-Hsuan Chuang 	case 0x18E4:
1497e3037485SYan-Hsuan Chuang 	case 0x1AE4:
1498e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS4;
1499e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS5;
1500e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS6;
1501e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS7;
1502e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1503e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1504e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1505e3037485SYan-Hsuan Chuang 		break;
1506e3037485SYan-Hsuan Chuang 	case 0xCE8:
1507e3037485SYan-Hsuan Chuang 	case 0xEE8:
1508e3037485SYan-Hsuan Chuang 	case 0x18E8:
1509e3037485SYan-Hsuan Chuang 	case 0x1AE8:
1510e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS8;
1511e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS9;
1512e3037485SYan-Hsuan Chuang 		for (i = 0; i < 2; ++i)
1513e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1514e3037485SYan-Hsuan Chuang 		*rate_num = 2;
1515e3037485SYan-Hsuan Chuang 		break;
1516e3037485SYan-Hsuan Chuang 	default:
1517e3037485SYan-Hsuan Chuang 		rtw_warn(rtwdev, "invalid tx power index addr 0x%08x\n", addr);
1518e3037485SYan-Hsuan Chuang 		break;
1519e3037485SYan-Hsuan Chuang 	}
1520e3037485SYan-Hsuan Chuang }
1521e3037485SYan-Hsuan Chuang 
1522e3037485SYan-Hsuan Chuang void phy_store_tx_power_by_rate(void *adapter, u32 band, u32 rfpath, u32 txnum,
1523e3037485SYan-Hsuan Chuang 				u32 regaddr, u32 bitmask, u32 data)
1524e3037485SYan-Hsuan Chuang {
1525e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = adapter;
1526e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1527e3037485SYan-Hsuan Chuang 	u8 rate_num = 0;
1528e3037485SYan-Hsuan Chuang 	u8 rate;
1529e3037485SYan-Hsuan Chuang 	u8 rates[RTW_RF_PATH_MAX] = {0};
1530e3037485SYan-Hsuan Chuang 	s8 offset;
1531e3037485SYan-Hsuan Chuang 	s8 pwr_by_rate[RTW_RF_PATH_MAX] = {0};
1532e3037485SYan-Hsuan Chuang 	int i;
1533e3037485SYan-Hsuan Chuang 
1534e3037485SYan-Hsuan Chuang 	phy_get_rate_values_of_txpwr_by_rate(rtwdev, regaddr, bitmask, data,
1535e3037485SYan-Hsuan Chuang 					     rates, pwr_by_rate, &rate_num);
1536e3037485SYan-Hsuan Chuang 
1537e3037485SYan-Hsuan Chuang 	if (WARN_ON(rfpath >= RTW_RF_PATH_MAX ||
1538e3037485SYan-Hsuan Chuang 		    (band != PHY_BAND_2G && band != PHY_BAND_5G) ||
1539e3037485SYan-Hsuan Chuang 		    rate_num > RTW_RF_PATH_MAX))
1540e3037485SYan-Hsuan Chuang 		return;
1541e3037485SYan-Hsuan Chuang 
1542e3037485SYan-Hsuan Chuang 	for (i = 0; i < rate_num; i++) {
1543e3037485SYan-Hsuan Chuang 		offset = pwr_by_rate[i];
1544e3037485SYan-Hsuan Chuang 		rate = rates[i];
1545e3037485SYan-Hsuan Chuang 		if (band == PHY_BAND_2G)
1546e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[rfpath][rate] = offset;
1547e3037485SYan-Hsuan Chuang 		else if (band == PHY_BAND_5G)
1548e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[rfpath][rate] = offset;
1549e3037485SYan-Hsuan Chuang 		else
1550e3037485SYan-Hsuan Chuang 			continue;
1551e3037485SYan-Hsuan Chuang 	}
1552e3037485SYan-Hsuan Chuang }
1553e3037485SYan-Hsuan Chuang 
1554e3037485SYan-Hsuan Chuang static
1555e3037485SYan-Hsuan Chuang void phy_tx_power_by_rate_config_by_path(struct rtw_hal *hal, u8 path,
1556e3037485SYan-Hsuan Chuang 					 u8 rs, u8 size, u8 *rates)
1557e3037485SYan-Hsuan Chuang {
1558e3037485SYan-Hsuan Chuang 	u8 rate;
1559e3037485SYan-Hsuan Chuang 	u8 base_idx, rate_idx;
1560e3037485SYan-Hsuan Chuang 	s8 base_2g, base_5g;
1561e3037485SYan-Hsuan Chuang 
1562e3037485SYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_VHT_1S)
1563e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 3];
1564e3037485SYan-Hsuan Chuang 	else
1565e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 1];
1566e3037485SYan-Hsuan Chuang 	base_2g = hal->tx_pwr_by_rate_offset_2g[path][base_idx];
1567e3037485SYan-Hsuan Chuang 	base_5g = hal->tx_pwr_by_rate_offset_5g[path][base_idx];
1568e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_2g[path][rs] = base_2g;
1569e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_5g[path][rs] = base_5g;
1570e3037485SYan-Hsuan Chuang 	for (rate = 0; rate < size; rate++) {
1571e3037485SYan-Hsuan Chuang 		rate_idx = rates[rate];
1572e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_2g[path][rate_idx] -= base_2g;
1573e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_5g[path][rate_idx] -= base_5g;
1574e3037485SYan-Hsuan Chuang 	}
1575e3037485SYan-Hsuan Chuang }
1576e3037485SYan-Hsuan Chuang 
1577e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal)
1578e3037485SYan-Hsuan Chuang {
1579e3037485SYan-Hsuan Chuang 	u8 path;
1580e3037485SYan-Hsuan Chuang 
1581e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
1582e3037485SYan-Hsuan Chuang 		phy_tx_power_by_rate_config_by_path(hal, path,
1583e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_CCK,
1584e3037485SYan-Hsuan Chuang 				rtw_cck_size, rtw_cck_rates);
1585e3037485SYan-Hsuan Chuang 		phy_tx_power_by_rate_config_by_path(hal, path,
1586e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_OFDM,
1587e3037485SYan-Hsuan Chuang 				rtw_ofdm_size, rtw_ofdm_rates);
1588e3037485SYan-Hsuan Chuang 		phy_tx_power_by_rate_config_by_path(hal, path,
1589e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_1S,
1590e3037485SYan-Hsuan Chuang 				rtw_ht_1s_size, rtw_ht_1s_rates);
1591e3037485SYan-Hsuan Chuang 		phy_tx_power_by_rate_config_by_path(hal, path,
1592e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_2S,
1593e3037485SYan-Hsuan Chuang 				rtw_ht_2s_size, rtw_ht_2s_rates);
1594e3037485SYan-Hsuan Chuang 		phy_tx_power_by_rate_config_by_path(hal, path,
1595e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_1S,
1596e3037485SYan-Hsuan Chuang 				rtw_vht_1s_size, rtw_vht_1s_rates);
1597e3037485SYan-Hsuan Chuang 		phy_tx_power_by_rate_config_by_path(hal, path,
1598e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_2S,
1599e3037485SYan-Hsuan Chuang 				rtw_vht_2s_size, rtw_vht_2s_rates);
1600e3037485SYan-Hsuan Chuang 	}
1601e3037485SYan-Hsuan Chuang }
1602e3037485SYan-Hsuan Chuang 
1603e3037485SYan-Hsuan Chuang static void
1604e3037485SYan-Hsuan Chuang phy_tx_power_limit_config(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs)
1605e3037485SYan-Hsuan Chuang {
1606e3037485SYan-Hsuan Chuang 	s8 base, orig;
1607e3037485SYan-Hsuan Chuang 	u8 ch;
1608e3037485SYan-Hsuan Chuang 
1609e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) {
1610e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_2g[0][rs];
1611e3037485SYan-Hsuan Chuang 		orig = hal->tx_pwr_limit_2g[regd][bw][rs][ch];
1612e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] -= base;
1613e3037485SYan-Hsuan Chuang 	}
1614e3037485SYan-Hsuan Chuang 
1615e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) {
1616e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_5g[0][rs];
1617e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] -= base;
1618e3037485SYan-Hsuan Chuang 	}
1619e3037485SYan-Hsuan Chuang }
1620e3037485SYan-Hsuan Chuang 
1621e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_limit_config(struct rtw_hal *hal)
1622e3037485SYan-Hsuan Chuang {
1623e3037485SYan-Hsuan Chuang 	u8 regd, bw, rs;
1624e3037485SYan-Hsuan Chuang 
1625e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
1626e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
1627e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
1628e3037485SYan-Hsuan Chuang 				phy_tx_power_limit_config(hal, regd, bw, rs);
1629e3037485SYan-Hsuan Chuang }
1630e3037485SYan-Hsuan Chuang 
1631e3037485SYan-Hsuan Chuang static s8 get_tx_power_limit(struct rtw_hal *hal, u8 bw, u8 rs, u8 ch, u8 regd)
1632e3037485SYan-Hsuan Chuang {
1633e3037485SYan-Hsuan Chuang 	if (regd > RTW_REGD_WW)
1634e3037485SYan-Hsuan Chuang 		return RTW_MAX_POWER_INDEX;
1635e3037485SYan-Hsuan Chuang 
1636e3037485SYan-Hsuan Chuang 	return hal->tx_pwr_limit_2g[regd][bw][rs][ch];
1637e3037485SYan-Hsuan Chuang }
1638e3037485SYan-Hsuan Chuang 
1639e3037485SYan-Hsuan Chuang s8 phy_get_tx_power_limit(struct rtw_dev *rtwdev, u8 band,
1640e3037485SYan-Hsuan Chuang 			  enum rtw_bandwidth bw, u8 rf_path,
1641e3037485SYan-Hsuan Chuang 			  u8 rate, u8 channel, u8 regd)
1642e3037485SYan-Hsuan Chuang {
1643e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1644e3037485SYan-Hsuan Chuang 	s8 power_limit;
1645e3037485SYan-Hsuan Chuang 	u8 rs;
1646e3037485SYan-Hsuan Chuang 	int ch_idx;
1647e3037485SYan-Hsuan Chuang 
1648e3037485SYan-Hsuan Chuang 	if (rate >= DESC_RATE1M && rate <= DESC_RATE11M)
1649e3037485SYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
1650e3037485SYan-Hsuan Chuang 	else if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1651e3037485SYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
1652e3037485SYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS7)
1653e3037485SYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_1S;
1654e3037485SYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15)
1655e3037485SYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_2S;
1656e3037485SYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT1SS_MCS0 && rate <= DESC_RATEVHT1SS_MCS9)
1657e3037485SYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_1S;
1658e3037485SYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT2SS_MCS0 && rate <= DESC_RATEVHT2SS_MCS9)
1659e3037485SYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_2S;
1660e3037485SYan-Hsuan Chuang 	else
1661e3037485SYan-Hsuan Chuang 		goto err;
1662e3037485SYan-Hsuan Chuang 
1663e3037485SYan-Hsuan Chuang 	ch_idx = rtw_channel_to_idx(band, channel);
1664e3037485SYan-Hsuan Chuang 	if (ch_idx < 0)
1665e3037485SYan-Hsuan Chuang 		goto err;
1666e3037485SYan-Hsuan Chuang 
1667e3037485SYan-Hsuan Chuang 	power_limit = get_tx_power_limit(hal, bw, rs, ch_idx, regd);
1668e3037485SYan-Hsuan Chuang 
1669e3037485SYan-Hsuan Chuang 	return power_limit;
1670e3037485SYan-Hsuan Chuang 
1671e3037485SYan-Hsuan Chuang err:
1672e3037485SYan-Hsuan Chuang 	WARN(1, "invalid arguments, band=%d, bw=%d, path=%d, rate=%d, ch=%d\n",
1673e3037485SYan-Hsuan Chuang 	     band, bw, rf_path, rate, channel);
1674e3037485SYan-Hsuan Chuang 	return RTW_MAX_POWER_INDEX;
1675e3037485SYan-Hsuan Chuang }
1676e3037485SYan-Hsuan Chuang 
1677e3037485SYan-Hsuan Chuang void phy_set_tx_power_limit(struct rtw_dev *rtwdev, u8 regd, u8 band,
1678e3037485SYan-Hsuan Chuang 			    u8 bw, u8 rs, u8 ch, s8 pwr_limit)
1679e3037485SYan-Hsuan Chuang {
1680e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1681e3037485SYan-Hsuan Chuang 	int ch_idx;
1682e3037485SYan-Hsuan Chuang 
1683e3037485SYan-Hsuan Chuang 	pwr_limit = clamp_t(s8, pwr_limit,
1684e3037485SYan-Hsuan Chuang 			    -RTW_MAX_POWER_INDEX, RTW_MAX_POWER_INDEX);
1685e3037485SYan-Hsuan Chuang 	ch_idx = rtw_channel_to_idx(band, ch);
1686e3037485SYan-Hsuan Chuang 
1687e3037485SYan-Hsuan Chuang 	if (regd >= RTW_REGD_MAX || bw >= RTW_CHANNEL_WIDTH_MAX ||
1688e3037485SYan-Hsuan Chuang 	    rs >= RTW_RATE_SECTION_MAX || ch_idx < 0) {
1689e3037485SYan-Hsuan Chuang 		WARN(1,
1690e3037485SYan-Hsuan Chuang 		     "wrong txpwr_lmt regd=%u, band=%u bw=%u, rs=%u, ch_idx=%u, pwr_limit=%d\n",
1691e3037485SYan-Hsuan Chuang 		     regd, band, bw, rs, ch_idx, pwr_limit);
1692e3037485SYan-Hsuan Chuang 		return;
1693e3037485SYan-Hsuan Chuang 	}
1694e3037485SYan-Hsuan Chuang 
1695e3037485SYan-Hsuan Chuang 	if (band == PHY_BAND_2G)
1696e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch_idx] = pwr_limit;
1697e3037485SYan-Hsuan Chuang 	else if (band == PHY_BAND_5G)
1698e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch_idx] = pwr_limit;
1699e3037485SYan-Hsuan Chuang }
1700e3037485SYan-Hsuan Chuang 
1701e3037485SYan-Hsuan Chuang static
1702e3037485SYan-Hsuan Chuang void rtw_hw_tx_power_limit_init(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs)
1703e3037485SYan-Hsuan Chuang {
1704e3037485SYan-Hsuan Chuang 	u8 ch;
1705e3037485SYan-Hsuan Chuang 
1706e3037485SYan-Hsuan Chuang 	/* 2.4G channels */
1707e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++)
1708e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] = RTW_MAX_POWER_INDEX;
1709e3037485SYan-Hsuan Chuang 
1710e3037485SYan-Hsuan Chuang 	/* 5G channels */
1711e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++)
1712e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] = RTW_MAX_POWER_INDEX;
1713e3037485SYan-Hsuan Chuang }
1714e3037485SYan-Hsuan Chuang 
1715e3037485SYan-Hsuan Chuang void rtw_hw_init_tx_power(struct rtw_hal *hal)
1716e3037485SYan-Hsuan Chuang {
1717e3037485SYan-Hsuan Chuang 	u8 regd, path, rate, rs, bw;
1718e3037485SYan-Hsuan Chuang 
1719e3037485SYan-Hsuan Chuang 	/* init tx power by rate offset */
1720e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
1721e3037485SYan-Hsuan Chuang 		for (rate = 0; rate < DESC_RATE_MAX; rate++) {
1722e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[path][rate] = 0;
1723e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[path][rate] = 0;
1724e3037485SYan-Hsuan Chuang 		}
1725e3037485SYan-Hsuan Chuang 	}
1726e3037485SYan-Hsuan Chuang 
1727e3037485SYan-Hsuan Chuang 	/* init tx power limit */
1728e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
1729e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
1730e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
1731e3037485SYan-Hsuan Chuang 				rtw_hw_tx_power_limit_init(hal, regd, bw, rs);
1732e3037485SYan-Hsuan Chuang }
1733