xref: /openbmc/linux/drivers/net/wireless/realtek/rtw88/phy.c (revision 608d2a08f842d8f1ca877ced7bf092f084717553)
1e3037485SYan-Hsuan Chuang // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2e3037485SYan-Hsuan Chuang /* Copyright(c) 2018-2019  Realtek Corporation
3e3037485SYan-Hsuan Chuang  */
4e3037485SYan-Hsuan Chuang 
5e3037485SYan-Hsuan Chuang #include <linux/bcd.h>
6e3037485SYan-Hsuan Chuang 
7e3037485SYan-Hsuan Chuang #include "main.h"
8e3037485SYan-Hsuan Chuang #include "reg.h"
9e3037485SYan-Hsuan Chuang #include "fw.h"
10e3037485SYan-Hsuan Chuang #include "phy.h"
11e3037485SYan-Hsuan Chuang #include "debug.h"
12e3037485SYan-Hsuan Chuang 
13e3037485SYan-Hsuan Chuang struct phy_cfg_pair {
14e3037485SYan-Hsuan Chuang 	u32 addr;
15e3037485SYan-Hsuan Chuang 	u32 data;
16e3037485SYan-Hsuan Chuang };
17e3037485SYan-Hsuan Chuang 
18e3037485SYan-Hsuan Chuang union phy_table_tile {
19e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond;
20e3037485SYan-Hsuan Chuang 	struct phy_cfg_pair cfg;
21e3037485SYan-Hsuan Chuang };
22e3037485SYan-Hsuan Chuang 
23e3037485SYan-Hsuan Chuang static const u32 db_invert_table[12][8] = {
24e3037485SYan-Hsuan Chuang 	{10,		13,		16,		20,
25e3037485SYan-Hsuan Chuang 	 25,		32,		40,		50},
26e3037485SYan-Hsuan Chuang 	{64,		80,		101,		128,
27e3037485SYan-Hsuan Chuang 	 160,		201,		256,		318},
28e3037485SYan-Hsuan Chuang 	{401,		505,		635,		800,
29e3037485SYan-Hsuan Chuang 	 1007,		1268,		1596,		2010},
30e3037485SYan-Hsuan Chuang 	{316,		398,		501,		631,
31e3037485SYan-Hsuan Chuang 	 794,		1000,		1259,		1585},
32e3037485SYan-Hsuan Chuang 	{1995,		2512,		3162,		3981,
33e3037485SYan-Hsuan Chuang 	 5012,		6310,		7943,		10000},
34e3037485SYan-Hsuan Chuang 	{12589,		15849,		19953,		25119,
35e3037485SYan-Hsuan Chuang 	 31623,		39811,		50119,		63098},
36e3037485SYan-Hsuan Chuang 	{79433,		100000,		125893,		158489,
37e3037485SYan-Hsuan Chuang 	 199526,	251189,		316228,		398107},
38e3037485SYan-Hsuan Chuang 	{501187,	630957,		794328,		1000000,
39e3037485SYan-Hsuan Chuang 	 1258925,	1584893,	1995262,	2511886},
40e3037485SYan-Hsuan Chuang 	{3162278,	3981072,	5011872,	6309573,
41e3037485SYan-Hsuan Chuang 	 7943282,	1000000,	12589254,	15848932},
42e3037485SYan-Hsuan Chuang 	{19952623,	25118864,	31622777,	39810717,
43e3037485SYan-Hsuan Chuang 	 50118723,	63095734,	79432823,	100000000},
44e3037485SYan-Hsuan Chuang 	{125892541,	158489319,	199526232,	251188643,
45e3037485SYan-Hsuan Chuang 	 316227766,	398107171,	501187234,	630957345},
46e3037485SYan-Hsuan Chuang 	{794328235,	1000000000,	1258925412,	1584893192,
47e3037485SYan-Hsuan Chuang 	 1995262315,	2511886432U,	3162277660U,	3981071706U}
48e3037485SYan-Hsuan Chuang };
49e3037485SYan-Hsuan Chuang 
50fa6dfe6bSYan-Hsuan Chuang u8 rtw_cck_rates[] = { DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M, DESC_RATE11M };
51fa6dfe6bSYan-Hsuan Chuang u8 rtw_ofdm_rates[] = {
52fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE6M,  DESC_RATE9M,  DESC_RATE12M,
53fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE18M, DESC_RATE24M, DESC_RATE36M,
54fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE48M, DESC_RATE54M
55fa6dfe6bSYan-Hsuan Chuang };
56fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_1s_rates[] = {
57fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2,
58fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5,
59fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS6, DESC_RATEMCS7
60fa6dfe6bSYan-Hsuan Chuang };
61fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_2s_rates[] = {
62fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS8,  DESC_RATEMCS9,  DESC_RATEMCS10,
63fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS11, DESC_RATEMCS12, DESC_RATEMCS13,
64fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS14, DESC_RATEMCS15
65fa6dfe6bSYan-Hsuan Chuang };
66fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_1s_rates[] = {
67fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1,
68fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3,
69fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5,
70fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7,
71fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9
72fa6dfe6bSYan-Hsuan Chuang };
73fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_2s_rates[] = {
74fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1,
75fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3,
76fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5,
77fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7,
78fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9
79fa6dfe6bSYan-Hsuan Chuang };
80fa6dfe6bSYan-Hsuan Chuang u8 *rtw_rate_section[RTW_RATE_SECTION_MAX] = {
81fa6dfe6bSYan-Hsuan Chuang 	rtw_cck_rates, rtw_ofdm_rates,
82fa6dfe6bSYan-Hsuan Chuang 	rtw_ht_1s_rates, rtw_ht_2s_rates,
83fa6dfe6bSYan-Hsuan Chuang 	rtw_vht_1s_rates, rtw_vht_2s_rates
84fa6dfe6bSYan-Hsuan Chuang };
85fa6dfe6bSYan-Hsuan Chuang u8 rtw_rate_size[RTW_RATE_SECTION_MAX] = {
86fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_cck_rates),
87fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ofdm_rates),
88fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_1s_rates),
89fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_2s_rates),
90fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_1s_rates),
91fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_2s_rates)
92fa6dfe6bSYan-Hsuan Chuang };
93fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_cck_size = ARRAY_SIZE(rtw_cck_rates);
94fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ofdm_size = ARRAY_SIZE(rtw_ofdm_rates);
95fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_1s_size = ARRAY_SIZE(rtw_ht_1s_rates);
96fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_2s_size = ARRAY_SIZE(rtw_ht_2s_rates);
97fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_1s_size = ARRAY_SIZE(rtw_vht_1s_rates);
98fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_2s_size = ARRAY_SIZE(rtw_vht_2s_rates);
99fa6dfe6bSYan-Hsuan Chuang 
100e3037485SYan-Hsuan Chuang enum rtw_phy_band_type {
101e3037485SYan-Hsuan Chuang 	PHY_BAND_2G	= 0,
102e3037485SYan-Hsuan Chuang 	PHY_BAND_5G	= 1,
103e3037485SYan-Hsuan Chuang };
104e3037485SYan-Hsuan Chuang 
105479c4ee9STzu-En Huang static void rtw_phy_cck_pd_init(struct rtw_dev *rtwdev)
106479c4ee9STzu-En Huang {
107479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
108479c4ee9STzu-En Huang 	u8 i, j;
109479c4ee9STzu-En Huang 
110479c4ee9STzu-En Huang 	for (i = 0; i <= RTW_CHANNEL_WIDTH_40; i++) {
111479c4ee9STzu-En Huang 		for (j = 0; j < RTW_RF_PATH_MAX; j++)
11218a0696eSTzu-En Huang 			dm_info->cck_pd_lv[i][j] = CCK_PD_LV0;
113479c4ee9STzu-En Huang 	}
114479c4ee9STzu-En Huang 
115479c4ee9STzu-En Huang 	dm_info->cck_fa_avg = CCK_FA_AVG_RESET;
116479c4ee9STzu-En Huang }
117479c4ee9STzu-En Huang 
118e3037485SYan-Hsuan Chuang void rtw_phy_init(struct rtw_dev *rtwdev)
119e3037485SYan-Hsuan Chuang {
120e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
121e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
122e3037485SYan-Hsuan Chuang 	u32 addr, mask;
123e3037485SYan-Hsuan Chuang 
124e3037485SYan-Hsuan Chuang 	dm_info->fa_history[3] = 0;
125e3037485SYan-Hsuan Chuang 	dm_info->fa_history[2] = 0;
126e3037485SYan-Hsuan Chuang 	dm_info->fa_history[1] = 0;
127e3037485SYan-Hsuan Chuang 	dm_info->fa_history[0] = 0;
128e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = 0;
129e3037485SYan-Hsuan Chuang 	dm_info->igi_history[3] = 0;
130e3037485SYan-Hsuan Chuang 	dm_info->igi_history[2] = 0;
131e3037485SYan-Hsuan Chuang 	dm_info->igi_history[1] = 0;
132e3037485SYan-Hsuan Chuang 
133e3037485SYan-Hsuan Chuang 	addr = chip->dig[0].addr;
134e3037485SYan-Hsuan Chuang 	mask = chip->dig[0].mask;
135e3037485SYan-Hsuan Chuang 	dm_info->igi_history[0] = rtw_read32_mask(rtwdev, addr, mask);
136479c4ee9STzu-En Huang 	rtw_phy_cck_pd_init(rtwdev);
1371d229e88SPing-Ke Shih 
1381d229e88SPing-Ke Shih 	dm_info->iqk.done = false;
139e3037485SYan-Hsuan Chuang }
140e3037485SYan-Hsuan Chuang 
141e3037485SYan-Hsuan Chuang void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi)
142e3037485SYan-Hsuan Chuang {
143e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
144e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
145fc637a86SPing-Ke Shih 	const struct rtw_hw_reg *dig_cck = &chip->dig_cck[0];
146e3037485SYan-Hsuan Chuang 	u32 addr, mask;
147e3037485SYan-Hsuan Chuang 	u8 path;
148e3037485SYan-Hsuan Chuang 
149fc637a86SPing-Ke Shih 	if (dig_cck)
150fc637a86SPing-Ke Shih 		rtw_write32_mask(rtwdev, dig_cck->addr, dig_cck->mask, igi >> 1);
151fc637a86SPing-Ke Shih 
152e3037485SYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++) {
153e3037485SYan-Hsuan Chuang 		addr = chip->dig[path].addr;
154e3037485SYan-Hsuan Chuang 		mask = chip->dig[path].mask;
155e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, addr, mask, igi);
156e3037485SYan-Hsuan Chuang 	}
157e3037485SYan-Hsuan Chuang }
158e3037485SYan-Hsuan Chuang 
159e3037485SYan-Hsuan Chuang static void rtw_phy_stat_false_alarm(struct rtw_dev *rtwdev)
160e3037485SYan-Hsuan Chuang {
161e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
162e3037485SYan-Hsuan Chuang 
163e3037485SYan-Hsuan Chuang 	chip->ops->false_alarm_statistics(rtwdev);
164e3037485SYan-Hsuan Chuang }
165e3037485SYan-Hsuan Chuang 
166e3037485SYan-Hsuan Chuang #define RA_FLOOR_TABLE_SIZE	7
167e3037485SYan-Hsuan Chuang #define RA_FLOOR_UP_GAP		3
168e3037485SYan-Hsuan Chuang 
169e3037485SYan-Hsuan Chuang static u8 rtw_phy_get_rssi_level(u8 old_level, u8 rssi)
170e3037485SYan-Hsuan Chuang {
171e3037485SYan-Hsuan Chuang 	u8 table[RA_FLOOR_TABLE_SIZE] = {20, 34, 38, 42, 46, 50, 100};
172e3037485SYan-Hsuan Chuang 	u8 new_level = 0;
173e3037485SYan-Hsuan Chuang 	int i;
174e3037485SYan-Hsuan Chuang 
175e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++)
176e3037485SYan-Hsuan Chuang 		if (i >= old_level)
177e3037485SYan-Hsuan Chuang 			table[i] += RA_FLOOR_UP_GAP;
178e3037485SYan-Hsuan Chuang 
179e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) {
180e3037485SYan-Hsuan Chuang 		if (rssi < table[i]) {
181e3037485SYan-Hsuan Chuang 			new_level = i;
182e3037485SYan-Hsuan Chuang 			break;
183e3037485SYan-Hsuan Chuang 		}
184e3037485SYan-Hsuan Chuang 	}
185e3037485SYan-Hsuan Chuang 
186e3037485SYan-Hsuan Chuang 	return new_level;
187e3037485SYan-Hsuan Chuang }
188e3037485SYan-Hsuan Chuang 
189e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data {
190e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev;
191e3037485SYan-Hsuan Chuang 	u8 min_rssi;
192e3037485SYan-Hsuan Chuang };
193e3037485SYan-Hsuan Chuang 
194e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi_iter(void *data, struct ieee80211_sta *sta)
195e3037485SYan-Hsuan Chuang {
196e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data *iter_data = data;
197e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = iter_data->rtwdev;
198e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
199a24bad74SYan-Hsuan Chuang 	u8 rssi;
200e3037485SYan-Hsuan Chuang 
201e3037485SYan-Hsuan Chuang 	rssi = ewma_rssi_read(&si->avg_rssi);
202a24bad74SYan-Hsuan Chuang 	si->rssi_level = rtw_phy_get_rssi_level(si->rssi_level, rssi);
203e3037485SYan-Hsuan Chuang 
204e3037485SYan-Hsuan Chuang 	rtw_fw_send_rssi_info(rtwdev, si);
205e3037485SYan-Hsuan Chuang 
206e3037485SYan-Hsuan Chuang 	iter_data->min_rssi = min_t(u8, rssi, iter_data->min_rssi);
207e3037485SYan-Hsuan Chuang }
208e3037485SYan-Hsuan Chuang 
209e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi(struct rtw_dev *rtwdev)
210e3037485SYan-Hsuan Chuang {
211e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
212e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data data = {};
213e3037485SYan-Hsuan Chuang 
214e3037485SYan-Hsuan Chuang 	data.rtwdev = rtwdev;
215e3037485SYan-Hsuan Chuang 	data.min_rssi = U8_MAX;
216e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_stat_rssi_iter, &data);
217e3037485SYan-Hsuan Chuang 
218e3037485SYan-Hsuan Chuang 	dm_info->pre_min_rssi = dm_info->min_rssi;
219e3037485SYan-Hsuan Chuang 	dm_info->min_rssi = data.min_rssi;
220e3037485SYan-Hsuan Chuang }
221e3037485SYan-Hsuan Chuang 
222082a36dcSTsang-Shian Lin static void rtw_phy_stat_rate_cnt(struct rtw_dev *rtwdev)
223082a36dcSTsang-Shian Lin {
224082a36dcSTsang-Shian Lin 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
225082a36dcSTsang-Shian Lin 
226082a36dcSTsang-Shian Lin 	dm_info->last_pkt_count = dm_info->cur_pkt_count;
227082a36dcSTsang-Shian Lin 	memset(&dm_info->cur_pkt_count, 0, sizeof(dm_info->cur_pkt_count));
228082a36dcSTsang-Shian Lin }
229082a36dcSTsang-Shian Lin 
230e3037485SYan-Hsuan Chuang static void rtw_phy_statistics(struct rtw_dev *rtwdev)
231e3037485SYan-Hsuan Chuang {
232e3037485SYan-Hsuan Chuang 	rtw_phy_stat_rssi(rtwdev);
233e3037485SYan-Hsuan Chuang 	rtw_phy_stat_false_alarm(rtwdev);
234082a36dcSTsang-Shian Lin 	rtw_phy_stat_rate_cnt(rtwdev);
235e3037485SYan-Hsuan Chuang }
236e3037485SYan-Hsuan Chuang 
237e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_LOW			250
238e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_HIGH			500
239e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_EXTRA_HIGH		750
240e3037485SYan-Hsuan Chuang #define DIG_PERF_MAX				0x5a
241e3037485SYan-Hsuan Chuang #define DIG_PERF_MID				0x40
242e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_LOW			2000
243e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_HIGH			4000
244e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_EXTRA_HIGH		5000
245e3037485SYan-Hsuan Chuang #define DIG_CVRG_MAX				0x2a
246e3037485SYan-Hsuan Chuang #define DIG_CVRG_MID				0x26
247e3037485SYan-Hsuan Chuang #define DIG_CVRG_MIN				0x1c
248e3037485SYan-Hsuan Chuang #define DIG_RSSI_GAIN_OFFSET			15
249e3037485SYan-Hsuan Chuang 
250e3037485SYan-Hsuan Chuang static bool
251e3037485SYan-Hsuan Chuang rtw_phy_dig_check_damping(struct rtw_dm_info *dm_info)
252e3037485SYan-Hsuan Chuang {
253e3037485SYan-Hsuan Chuang 	u16 fa_lo = DIG_PERF_FA_TH_LOW;
254e3037485SYan-Hsuan Chuang 	u16 fa_hi = DIG_PERF_FA_TH_HIGH;
255e3037485SYan-Hsuan Chuang 	u16 *fa_history;
256e3037485SYan-Hsuan Chuang 	u8 *igi_history;
257e3037485SYan-Hsuan Chuang 	u8 damping_rssi;
258e3037485SYan-Hsuan Chuang 	u8 min_rssi;
259e3037485SYan-Hsuan Chuang 	u8 diff;
260e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
261e3037485SYan-Hsuan Chuang 	bool damping = false;
262e3037485SYan-Hsuan Chuang 
263e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
264e3037485SYan-Hsuan Chuang 	if (dm_info->damping) {
265e3037485SYan-Hsuan Chuang 		damping_rssi = dm_info->damping_rssi;
266e3037485SYan-Hsuan Chuang 		diff = min_rssi > damping_rssi ? min_rssi - damping_rssi :
267e3037485SYan-Hsuan Chuang 						 damping_rssi - min_rssi;
268e3037485SYan-Hsuan Chuang 		if (diff > 3 || dm_info->damping_cnt++ > 20) {
269e3037485SYan-Hsuan Chuang 			dm_info->damping = false;
270e3037485SYan-Hsuan Chuang 			return false;
271e3037485SYan-Hsuan Chuang 		}
272e3037485SYan-Hsuan Chuang 
273e3037485SYan-Hsuan Chuang 		return true;
274e3037485SYan-Hsuan Chuang 	}
275e3037485SYan-Hsuan Chuang 
276e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
277e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
278e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap & 0xf;
279e3037485SYan-Hsuan Chuang 	switch (igi_bitmap) {
280e3037485SYan-Hsuan Chuang 	case 5:
281e3037485SYan-Hsuan Chuang 		/* down -> up -> down -> up */
282e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
283e3037485SYan-Hsuan Chuang 		    igi_history[2] > igi_history[3] &&
284e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 2 &&
285e3037485SYan-Hsuan Chuang 		    igi_history[2] - igi_history[3] >= 2 &&
286e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
287e3037485SYan-Hsuan Chuang 		    fa_history[2] > fa_hi && fa_history[3] < fa_lo)
288e3037485SYan-Hsuan Chuang 			damping = true;
289e3037485SYan-Hsuan Chuang 		break;
290e3037485SYan-Hsuan Chuang 	case 9:
291e3037485SYan-Hsuan Chuang 		/* up -> down -> down -> up */
292e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
293e3037485SYan-Hsuan Chuang 		    igi_history[3] > igi_history[2] &&
294e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 4 &&
295e3037485SYan-Hsuan Chuang 		    igi_history[3] - igi_history[2] >= 2 &&
296e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
297e3037485SYan-Hsuan Chuang 		    fa_history[2] < fa_lo && fa_history[3] > fa_hi)
298e3037485SYan-Hsuan Chuang 			damping = true;
299e3037485SYan-Hsuan Chuang 		break;
300e3037485SYan-Hsuan Chuang 	default:
301e3037485SYan-Hsuan Chuang 		return false;
302e3037485SYan-Hsuan Chuang 	}
303e3037485SYan-Hsuan Chuang 
304e3037485SYan-Hsuan Chuang 	if (damping) {
305e3037485SYan-Hsuan Chuang 		dm_info->damping = true;
306e3037485SYan-Hsuan Chuang 		dm_info->damping_cnt = 0;
307e3037485SYan-Hsuan Chuang 		dm_info->damping_rssi = min_rssi;
308e3037485SYan-Hsuan Chuang 	}
309e3037485SYan-Hsuan Chuang 
310e3037485SYan-Hsuan Chuang 	return damping;
311e3037485SYan-Hsuan Chuang }
312e3037485SYan-Hsuan Chuang 
313e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_boundary(struct rtw_dm_info *dm_info,
314e3037485SYan-Hsuan Chuang 				     u8 *upper, u8 *lower, bool linked)
315e3037485SYan-Hsuan Chuang {
316e3037485SYan-Hsuan Chuang 	u8 dig_max, dig_min, dig_mid;
317e3037485SYan-Hsuan Chuang 	u8 min_rssi;
318e3037485SYan-Hsuan Chuang 
319e3037485SYan-Hsuan Chuang 	if (linked) {
320e3037485SYan-Hsuan Chuang 		dig_max = DIG_PERF_MAX;
321e3037485SYan-Hsuan Chuang 		dig_mid = DIG_PERF_MID;
322e3037485SYan-Hsuan Chuang 		/* 22B=0x1c, 22C=0x20 */
323e3037485SYan-Hsuan Chuang 		dig_min = 0x1c;
324e3037485SYan-Hsuan Chuang 		min_rssi = max_t(u8, dm_info->min_rssi, dig_min);
325e3037485SYan-Hsuan Chuang 	} else {
326e3037485SYan-Hsuan Chuang 		dig_max = DIG_CVRG_MAX;
327e3037485SYan-Hsuan Chuang 		dig_mid = DIG_CVRG_MID;
328e3037485SYan-Hsuan Chuang 		dig_min = DIG_CVRG_MIN;
329e3037485SYan-Hsuan Chuang 		min_rssi = dig_min;
330e3037485SYan-Hsuan Chuang 	}
331e3037485SYan-Hsuan Chuang 
332e3037485SYan-Hsuan Chuang 	/* DIG MAX should be bounded by minimum RSSI with offset +15 */
333e3037485SYan-Hsuan Chuang 	dig_max = min_t(u8, dig_max, min_rssi + DIG_RSSI_GAIN_OFFSET);
334e3037485SYan-Hsuan Chuang 
335e3037485SYan-Hsuan Chuang 	*lower = clamp_t(u8, min_rssi, dig_min, dig_mid);
336e3037485SYan-Hsuan Chuang 	*upper = clamp_t(u8, *lower + DIG_RSSI_GAIN_OFFSET, dig_min, dig_max);
337e3037485SYan-Hsuan Chuang }
338e3037485SYan-Hsuan Chuang 
339e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_threshold(struct rtw_dm_info *dm_info,
340e3037485SYan-Hsuan Chuang 				      u16 *fa_th, u8 *step, bool linked)
341e3037485SYan-Hsuan Chuang {
342e3037485SYan-Hsuan Chuang 	u8 min_rssi, pre_min_rssi;
343e3037485SYan-Hsuan Chuang 
344e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
345e3037485SYan-Hsuan Chuang 	pre_min_rssi = dm_info->pre_min_rssi;
346e3037485SYan-Hsuan Chuang 	step[0] = 4;
347e3037485SYan-Hsuan Chuang 	step[1] = 3;
348e3037485SYan-Hsuan Chuang 	step[2] = 2;
349e3037485SYan-Hsuan Chuang 
350e3037485SYan-Hsuan Chuang 	if (linked) {
351e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_PERF_FA_TH_EXTRA_HIGH;
352e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_PERF_FA_TH_HIGH;
353e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_PERF_FA_TH_LOW;
354e3037485SYan-Hsuan Chuang 		if (pre_min_rssi > min_rssi) {
355e3037485SYan-Hsuan Chuang 			step[0] = 6;
356e3037485SYan-Hsuan Chuang 			step[1] = 4;
357e3037485SYan-Hsuan Chuang 			step[2] = 2;
358e3037485SYan-Hsuan Chuang 		}
359e3037485SYan-Hsuan Chuang 	} else {
360e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_CVRG_FA_TH_EXTRA_HIGH;
361e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_CVRG_FA_TH_HIGH;
362e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_CVRG_FA_TH_LOW;
363e3037485SYan-Hsuan Chuang 	}
364e3037485SYan-Hsuan Chuang }
365e3037485SYan-Hsuan Chuang 
366e3037485SYan-Hsuan Chuang static void rtw_phy_dig_recorder(struct rtw_dm_info *dm_info, u8 igi, u16 fa)
367e3037485SYan-Hsuan Chuang {
368e3037485SYan-Hsuan Chuang 	u8 *igi_history;
369e3037485SYan-Hsuan Chuang 	u16 *fa_history;
370e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
371e3037485SYan-Hsuan Chuang 	bool up;
372e3037485SYan-Hsuan Chuang 
373e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap << 1 & 0xfe;
374e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
375e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
376e3037485SYan-Hsuan Chuang 
377e3037485SYan-Hsuan Chuang 	up = igi > igi_history[0];
378e3037485SYan-Hsuan Chuang 	igi_bitmap |= up;
379e3037485SYan-Hsuan Chuang 
380e3037485SYan-Hsuan Chuang 	igi_history[3] = igi_history[2];
381e3037485SYan-Hsuan Chuang 	igi_history[2] = igi_history[1];
382e3037485SYan-Hsuan Chuang 	igi_history[1] = igi_history[0];
383e3037485SYan-Hsuan Chuang 	igi_history[0] = igi;
384e3037485SYan-Hsuan Chuang 
385e3037485SYan-Hsuan Chuang 	fa_history[3] = fa_history[2];
386e3037485SYan-Hsuan Chuang 	fa_history[2] = fa_history[1];
387e3037485SYan-Hsuan Chuang 	fa_history[1] = fa_history[0];
388e3037485SYan-Hsuan Chuang 	fa_history[0] = fa;
389e3037485SYan-Hsuan Chuang 
390e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = igi_bitmap;
391e3037485SYan-Hsuan Chuang }
392e3037485SYan-Hsuan Chuang 
393e3037485SYan-Hsuan Chuang static void rtw_phy_dig(struct rtw_dev *rtwdev)
394e3037485SYan-Hsuan Chuang {
395e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
396e3037485SYan-Hsuan Chuang 	u8 upper_bound, lower_bound;
397e3037485SYan-Hsuan Chuang 	u8 pre_igi, cur_igi;
398e3037485SYan-Hsuan Chuang 	u16 fa_th[3], fa_cnt;
399e3037485SYan-Hsuan Chuang 	u8 level;
400e3037485SYan-Hsuan Chuang 	u8 step[3];
401e3037485SYan-Hsuan Chuang 	bool linked;
402e3037485SYan-Hsuan Chuang 
4033c519605SYan-Hsuan Chuang 	if (test_bit(RTW_FLAG_DIG_DISABLE, rtwdev->flags))
404e3037485SYan-Hsuan Chuang 		return;
405e3037485SYan-Hsuan Chuang 
406e3037485SYan-Hsuan Chuang 	if (rtw_phy_dig_check_damping(dm_info))
407e3037485SYan-Hsuan Chuang 		return;
408e3037485SYan-Hsuan Chuang 
409e3037485SYan-Hsuan Chuang 	linked = !!rtwdev->sta_cnt;
410e3037485SYan-Hsuan Chuang 
411e3037485SYan-Hsuan Chuang 	fa_cnt = dm_info->total_fa_cnt;
412e3037485SYan-Hsuan Chuang 	pre_igi = dm_info->igi_history[0];
413e3037485SYan-Hsuan Chuang 
414e3037485SYan-Hsuan Chuang 	rtw_phy_dig_get_threshold(dm_info, fa_th, step, linked);
415e3037485SYan-Hsuan Chuang 
416e3037485SYan-Hsuan Chuang 	/* test the false alarm count from the highest threshold level first,
417e3037485SYan-Hsuan Chuang 	 * and increase it by corresponding step size
418e3037485SYan-Hsuan Chuang 	 *
419e3037485SYan-Hsuan Chuang 	 * note that the step size is offset by -2, compensate it afterall
420e3037485SYan-Hsuan Chuang 	 */
421e3037485SYan-Hsuan Chuang 	cur_igi = pre_igi;
422e3037485SYan-Hsuan Chuang 	for (level = 0; level < 3; level++) {
423e3037485SYan-Hsuan Chuang 		if (fa_cnt > fa_th[level]) {
424e3037485SYan-Hsuan Chuang 			cur_igi += step[level];
425e3037485SYan-Hsuan Chuang 			break;
426e3037485SYan-Hsuan Chuang 		}
427e3037485SYan-Hsuan Chuang 	}
428e3037485SYan-Hsuan Chuang 	cur_igi -= 2;
429e3037485SYan-Hsuan Chuang 
430e3037485SYan-Hsuan Chuang 	/* calculate the upper/lower bound by the minimum rssi we have among
431e3037485SYan-Hsuan Chuang 	 * the peers connected with us, meanwhile make sure the igi value does
432e3037485SYan-Hsuan Chuang 	 * not beyond the hardware limitation
433e3037485SYan-Hsuan Chuang 	 */
434e3037485SYan-Hsuan Chuang 	rtw_phy_dig_get_boundary(dm_info, &upper_bound, &lower_bound, linked);
435e3037485SYan-Hsuan Chuang 	cur_igi = clamp_t(u8, cur_igi, lower_bound, upper_bound);
436e3037485SYan-Hsuan Chuang 
437e3037485SYan-Hsuan Chuang 	/* record current igi value and false alarm statistics for further
438e3037485SYan-Hsuan Chuang 	 * damping checks, and record the trend of igi values
439e3037485SYan-Hsuan Chuang 	 */
440e3037485SYan-Hsuan Chuang 	rtw_phy_dig_recorder(dm_info, cur_igi, fa_cnt);
441e3037485SYan-Hsuan Chuang 
442e3037485SYan-Hsuan Chuang 	if (cur_igi != pre_igi)
443e3037485SYan-Hsuan Chuang 		rtw_phy_dig_write(rtwdev, cur_igi);
444e3037485SYan-Hsuan Chuang }
445e3037485SYan-Hsuan Chuang 
446e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update_iter(void *data, struct ieee80211_sta *sta)
447e3037485SYan-Hsuan Chuang {
448e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = data;
449e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
450e3037485SYan-Hsuan Chuang 
451e3037485SYan-Hsuan Chuang 	rtw_update_sta_info(rtwdev, si);
452e3037485SYan-Hsuan Chuang }
453e3037485SYan-Hsuan Chuang 
454e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update(struct rtw_dev *rtwdev)
455e3037485SYan-Hsuan Chuang {
456e3037485SYan-Hsuan Chuang 	if (rtwdev->watch_dog_cnt & 0x3)
457e3037485SYan-Hsuan Chuang 		return;
458e3037485SYan-Hsuan Chuang 
459e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_ra_info_update_iter, rtwdev);
460e3037485SYan-Hsuan Chuang }
461e3037485SYan-Hsuan Chuang 
4625227c2eeSTzu-En Huang static void rtw_phy_dpk_track(struct rtw_dev *rtwdev)
4635227c2eeSTzu-En Huang {
4645227c2eeSTzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
4655227c2eeSTzu-En Huang 
4665227c2eeSTzu-En Huang 	if (chip->ops->dpk_track)
4675227c2eeSTzu-En Huang 		chip->ops->dpk_track(rtwdev);
4685227c2eeSTzu-En Huang }
4695227c2eeSTzu-En Huang 
470479c4ee9STzu-En Huang #define CCK_PD_FA_LV1_MIN	1000
471479c4ee9STzu-En Huang #define CCK_PD_FA_LV0_MAX	500
472479c4ee9STzu-En Huang 
473479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_unlink(struct rtw_dev *rtwdev)
474479c4ee9STzu-En Huang {
475479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
476479c4ee9STzu-En Huang 	u32 cck_fa_avg = dm_info->cck_fa_avg;
477479c4ee9STzu-En Huang 
478479c4ee9STzu-En Huang 	if (cck_fa_avg > CCK_PD_FA_LV1_MIN)
47918a0696eSTzu-En Huang 		return CCK_PD_LV1;
480479c4ee9STzu-En Huang 
481479c4ee9STzu-En Huang 	if (cck_fa_avg < CCK_PD_FA_LV0_MAX)
48218a0696eSTzu-En Huang 		return CCK_PD_LV0;
483479c4ee9STzu-En Huang 
484479c4ee9STzu-En Huang 	return CCK_PD_LV_MAX;
485479c4ee9STzu-En Huang }
486479c4ee9STzu-En Huang 
487479c4ee9STzu-En Huang #define CCK_PD_IGI_LV4_VAL 0x38
488479c4ee9STzu-En Huang #define CCK_PD_IGI_LV3_VAL 0x2a
489479c4ee9STzu-En Huang #define CCK_PD_IGI_LV2_VAL 0x24
490479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV4_VAL 32
491479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV3_VAL 32
492479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV2_VAL 24
493479c4ee9STzu-En Huang 
494479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_link(struct rtw_dev *rtwdev)
495479c4ee9STzu-En Huang {
496479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
497479c4ee9STzu-En Huang 	u8 igi = dm_info->igi_history[0];
498479c4ee9STzu-En Huang 	u8 rssi = dm_info->min_rssi;
499479c4ee9STzu-En Huang 	u32 cck_fa_avg = dm_info->cck_fa_avg;
500479c4ee9STzu-En Huang 
501479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV4_VAL && rssi > CCK_PD_RSSI_LV4_VAL)
50218a0696eSTzu-En Huang 		return CCK_PD_LV4;
503479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV3_VAL && rssi > CCK_PD_RSSI_LV3_VAL)
50418a0696eSTzu-En Huang 		return CCK_PD_LV3;
505479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV2_VAL || rssi > CCK_PD_RSSI_LV2_VAL)
50618a0696eSTzu-En Huang 		return CCK_PD_LV2;
507479c4ee9STzu-En Huang 	if (cck_fa_avg > CCK_PD_FA_LV1_MIN)
50818a0696eSTzu-En Huang 		return CCK_PD_LV1;
509479c4ee9STzu-En Huang 	if (cck_fa_avg < CCK_PD_FA_LV0_MAX)
51018a0696eSTzu-En Huang 		return CCK_PD_LV0;
511479c4ee9STzu-En Huang 
512479c4ee9STzu-En Huang 	return CCK_PD_LV_MAX;
513479c4ee9STzu-En Huang }
514479c4ee9STzu-En Huang 
515479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv(struct rtw_dev *rtwdev)
516479c4ee9STzu-En Huang {
517479c4ee9STzu-En Huang 	if (!rtw_is_assoc(rtwdev))
518479c4ee9STzu-En Huang 		return rtw_phy_cck_pd_lv_unlink(rtwdev);
519479c4ee9STzu-En Huang 	else
520479c4ee9STzu-En Huang 		return rtw_phy_cck_pd_lv_link(rtwdev);
521479c4ee9STzu-En Huang }
522479c4ee9STzu-En Huang 
523479c4ee9STzu-En Huang static void rtw_phy_cck_pd(struct rtw_dev *rtwdev)
524479c4ee9STzu-En Huang {
525479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
526479c4ee9STzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
527479c4ee9STzu-En Huang 	u32 cck_fa = dm_info->cck_fa_cnt;
528479c4ee9STzu-En Huang 	u8 level;
529479c4ee9STzu-En Huang 
530479c4ee9STzu-En Huang 	if (rtwdev->hal.current_band_type != RTW_BAND_2G)
531479c4ee9STzu-En Huang 		return;
532479c4ee9STzu-En Huang 
533479c4ee9STzu-En Huang 	if (dm_info->cck_fa_avg == CCK_FA_AVG_RESET)
534479c4ee9STzu-En Huang 		dm_info->cck_fa_avg = cck_fa;
535479c4ee9STzu-En Huang 	else
536479c4ee9STzu-En Huang 		dm_info->cck_fa_avg = (dm_info->cck_fa_avg * 3 + cck_fa) >> 2;
537479c4ee9STzu-En Huang 
538479c4ee9STzu-En Huang 	level = rtw_phy_cck_pd_lv(rtwdev);
539479c4ee9STzu-En Huang 
540479c4ee9STzu-En Huang 	if (level >= CCK_PD_LV_MAX)
541479c4ee9STzu-En Huang 		return;
542479c4ee9STzu-En Huang 
543479c4ee9STzu-En Huang 	if (chip->ops->cck_pd_set)
544479c4ee9STzu-En Huang 		chip->ops->cck_pd_set(rtwdev, level);
545479c4ee9STzu-En Huang }
546479c4ee9STzu-En Huang 
547c97ee3e0STzu-En Huang static void rtw_phy_pwr_track(struct rtw_dev *rtwdev)
548c97ee3e0STzu-En Huang {
549c97ee3e0STzu-En Huang 	rtwdev->chip->ops->pwr_track(rtwdev);
550c97ee3e0STzu-En Huang }
551c97ee3e0STzu-En Huang 
552e3037485SYan-Hsuan Chuang void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev)
553e3037485SYan-Hsuan Chuang {
554e3037485SYan-Hsuan Chuang 	/* for further calculation */
555e3037485SYan-Hsuan Chuang 	rtw_phy_statistics(rtwdev);
556e3037485SYan-Hsuan Chuang 	rtw_phy_dig(rtwdev);
557479c4ee9STzu-En Huang 	rtw_phy_cck_pd(rtwdev);
558e3037485SYan-Hsuan Chuang 	rtw_phy_ra_info_update(rtwdev);
5595227c2eeSTzu-En Huang 	rtw_phy_dpk_track(rtwdev);
560c97ee3e0STzu-En Huang 	rtw_phy_pwr_track(rtwdev);
561e3037485SYan-Hsuan Chuang }
562e3037485SYan-Hsuan Chuang 
563e3037485SYan-Hsuan Chuang #define FRAC_BITS 3
564e3037485SYan-Hsuan Chuang 
565e3037485SYan-Hsuan Chuang static u8 rtw_phy_power_2_db(s8 power)
566e3037485SYan-Hsuan Chuang {
567e3037485SYan-Hsuan Chuang 	if (power <= -100 || power >= 20)
568e3037485SYan-Hsuan Chuang 		return 0;
569e3037485SYan-Hsuan Chuang 	else if (power >= 0)
570e3037485SYan-Hsuan Chuang 		return 100;
571e3037485SYan-Hsuan Chuang 	else
572e3037485SYan-Hsuan Chuang 		return 100 + power;
573e3037485SYan-Hsuan Chuang }
574e3037485SYan-Hsuan Chuang 
575e3037485SYan-Hsuan Chuang static u64 rtw_phy_db_2_linear(u8 power_db)
576e3037485SYan-Hsuan Chuang {
577e3037485SYan-Hsuan Chuang 	u8 i, j;
578e3037485SYan-Hsuan Chuang 	u64 linear;
579e3037485SYan-Hsuan Chuang 
5808a03447dSStanislaw Gruszka 	if (power_db > 96)
5818a03447dSStanislaw Gruszka 		power_db = 96;
5828a03447dSStanislaw Gruszka 	else if (power_db < 1)
5838a03447dSStanislaw Gruszka 		return 1;
5848a03447dSStanislaw Gruszka 
585e3037485SYan-Hsuan Chuang 	/* 1dB ~ 96dB */
586e3037485SYan-Hsuan Chuang 	i = (power_db - 1) >> 3;
587e3037485SYan-Hsuan Chuang 	j = (power_db - 1) - (i << 3);
588e3037485SYan-Hsuan Chuang 
589e3037485SYan-Hsuan Chuang 	linear = db_invert_table[i][j];
590e3037485SYan-Hsuan Chuang 	linear = i > 2 ? linear << FRAC_BITS : linear;
591e3037485SYan-Hsuan Chuang 
592e3037485SYan-Hsuan Chuang 	return linear;
593e3037485SYan-Hsuan Chuang }
594e3037485SYan-Hsuan Chuang 
595e3037485SYan-Hsuan Chuang static u8 rtw_phy_linear_2_db(u64 linear)
596e3037485SYan-Hsuan Chuang {
597e3037485SYan-Hsuan Chuang 	u8 i;
598e3037485SYan-Hsuan Chuang 	u8 j;
599e3037485SYan-Hsuan Chuang 	u32 dB;
600e3037485SYan-Hsuan Chuang 
601e3037485SYan-Hsuan Chuang 	if (linear >= db_invert_table[11][7])
602e3037485SYan-Hsuan Chuang 		return 96; /* maximum 96 dB */
603e3037485SYan-Hsuan Chuang 
604e3037485SYan-Hsuan Chuang 	for (i = 0; i < 12; i++) {
605e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][7])
606e3037485SYan-Hsuan Chuang 			break;
607e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][7])
608e3037485SYan-Hsuan Chuang 			break;
609e3037485SYan-Hsuan Chuang 	}
610e3037485SYan-Hsuan Chuang 
611e3037485SYan-Hsuan Chuang 	for (j = 0; j < 8; j++) {
612e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][j])
613e3037485SYan-Hsuan Chuang 			break;
614e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][j])
615e3037485SYan-Hsuan Chuang 			break;
616e3037485SYan-Hsuan Chuang 	}
617e3037485SYan-Hsuan Chuang 
618e3037485SYan-Hsuan Chuang 	if (j == 0 && i == 0)
619e3037485SYan-Hsuan Chuang 		goto end;
620e3037485SYan-Hsuan Chuang 
621e3037485SYan-Hsuan Chuang 	if (j == 0) {
622e3037485SYan-Hsuan Chuang 		if (i != 3) {
623e3037485SYan-Hsuan Chuang 			if (db_invert_table[i][0] - linear >
624e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[i - 1][7]) {
625e3037485SYan-Hsuan Chuang 				i = i - 1;
626e3037485SYan-Hsuan Chuang 				j = 7;
627e3037485SYan-Hsuan Chuang 			}
628e3037485SYan-Hsuan Chuang 		} else {
629e3037485SYan-Hsuan Chuang 			if (db_invert_table[3][0] - linear >
630e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[2][7]) {
631e3037485SYan-Hsuan Chuang 				i = 2;
632e3037485SYan-Hsuan Chuang 				j = 7;
633e3037485SYan-Hsuan Chuang 			}
634e3037485SYan-Hsuan Chuang 		}
635e3037485SYan-Hsuan Chuang 	} else {
636e3037485SYan-Hsuan Chuang 		if (db_invert_table[i][j] - linear >
637e3037485SYan-Hsuan Chuang 		    linear - db_invert_table[i][j - 1]) {
638e3037485SYan-Hsuan Chuang 			j = j - 1;
639e3037485SYan-Hsuan Chuang 		}
640e3037485SYan-Hsuan Chuang 	}
641e3037485SYan-Hsuan Chuang end:
642e3037485SYan-Hsuan Chuang 	dB = (i << 3) + j + 1;
643e3037485SYan-Hsuan Chuang 
644e3037485SYan-Hsuan Chuang 	return dB;
645e3037485SYan-Hsuan Chuang }
646e3037485SYan-Hsuan Chuang 
647e3037485SYan-Hsuan Chuang u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num)
648e3037485SYan-Hsuan Chuang {
649e3037485SYan-Hsuan Chuang 	s8 power;
650e3037485SYan-Hsuan Chuang 	u8 power_db;
651e3037485SYan-Hsuan Chuang 	u64 linear;
652e3037485SYan-Hsuan Chuang 	u64 sum = 0;
653e3037485SYan-Hsuan Chuang 	u8 path;
654e3037485SYan-Hsuan Chuang 
655e3037485SYan-Hsuan Chuang 	for (path = 0; path < path_num; path++) {
656e3037485SYan-Hsuan Chuang 		power = rf_power[path];
657e3037485SYan-Hsuan Chuang 		power_db = rtw_phy_power_2_db(power);
658e3037485SYan-Hsuan Chuang 		linear = rtw_phy_db_2_linear(power_db);
659e3037485SYan-Hsuan Chuang 		sum += linear;
660e3037485SYan-Hsuan Chuang 	}
661e3037485SYan-Hsuan Chuang 
662e3037485SYan-Hsuan Chuang 	sum = (sum + (1 << (FRAC_BITS - 1))) >> FRAC_BITS;
663e3037485SYan-Hsuan Chuang 	switch (path_num) {
664e3037485SYan-Hsuan Chuang 	case 2:
665e3037485SYan-Hsuan Chuang 		sum >>= 1;
666e3037485SYan-Hsuan Chuang 		break;
667e3037485SYan-Hsuan Chuang 	case 3:
668e3037485SYan-Hsuan Chuang 		sum = ((sum) + ((sum) << 1) + ((sum) << 3)) >> 5;
669e3037485SYan-Hsuan Chuang 		break;
670e3037485SYan-Hsuan Chuang 	case 4:
671e3037485SYan-Hsuan Chuang 		sum >>= 2;
672e3037485SYan-Hsuan Chuang 		break;
673e3037485SYan-Hsuan Chuang 	default:
674e3037485SYan-Hsuan Chuang 		break;
675e3037485SYan-Hsuan Chuang 	}
676e3037485SYan-Hsuan Chuang 
677e3037485SYan-Hsuan Chuang 	return rtw_phy_linear_2_db(sum);
678e3037485SYan-Hsuan Chuang }
679e3037485SYan-Hsuan Chuang 
680e3037485SYan-Hsuan Chuang u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
681e3037485SYan-Hsuan Chuang 		    u32 addr, u32 mask)
682e3037485SYan-Hsuan Chuang {
683e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
684e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
685e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
686e3037485SYan-Hsuan Chuang 	u32 val, direct_addr;
687e3037485SYan-Hsuan Chuang 
688e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
689e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
690e3037485SYan-Hsuan Chuang 		return INV_RF_DATA;
691e3037485SYan-Hsuan Chuang 	}
692e3037485SYan-Hsuan Chuang 
693e3037485SYan-Hsuan Chuang 	addr &= 0xff;
694e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
695e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
696e3037485SYan-Hsuan Chuang 
697e3037485SYan-Hsuan Chuang 	val = rtw_read32_mask(rtwdev, direct_addr, mask);
698e3037485SYan-Hsuan Chuang 
699e3037485SYan-Hsuan Chuang 	return val;
700e3037485SYan-Hsuan Chuang }
701e3037485SYan-Hsuan Chuang 
702e0c27cdbSPing-Ke Shih u32 rtw_phy_read_rf_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
703e0c27cdbSPing-Ke Shih 			 u32 addr, u32 mask)
704e0c27cdbSPing-Ke Shih {
705e0c27cdbSPing-Ke Shih 	struct rtw_hal *hal = &rtwdev->hal;
706e0c27cdbSPing-Ke Shih 	struct rtw_chip_info *chip = rtwdev->chip;
707e0c27cdbSPing-Ke Shih 	const struct rtw_rf_sipi_addr *rf_sipi_addr;
708e0c27cdbSPing-Ke Shih 	const struct rtw_rf_sipi_addr *rf_sipi_addr_a;
709e0c27cdbSPing-Ke Shih 	u32 val32;
710e0c27cdbSPing-Ke Shih 	u32 en_pi;
711e0c27cdbSPing-Ke Shih 	u32 r_addr;
712e0c27cdbSPing-Ke Shih 	u32 shift;
713e0c27cdbSPing-Ke Shih 
714e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
715e0c27cdbSPing-Ke Shih 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
716e0c27cdbSPing-Ke Shih 		return INV_RF_DATA;
717e0c27cdbSPing-Ke Shih 	}
718e0c27cdbSPing-Ke Shih 
719e0c27cdbSPing-Ke Shih 	if (!chip->rf_sipi_read_addr) {
720e0c27cdbSPing-Ke Shih 		rtw_err(rtwdev, "rf_sipi_read_addr isn't defined\n");
721e0c27cdbSPing-Ke Shih 		return INV_RF_DATA;
722e0c27cdbSPing-Ke Shih 	}
723e0c27cdbSPing-Ke Shih 
724e0c27cdbSPing-Ke Shih 	rf_sipi_addr = &chip->rf_sipi_read_addr[rf_path];
725e0c27cdbSPing-Ke Shih 	rf_sipi_addr_a = &chip->rf_sipi_read_addr[RF_PATH_A];
726e0c27cdbSPing-Ke Shih 
727e0c27cdbSPing-Ke Shih 	addr &= 0xff;
728e0c27cdbSPing-Ke Shih 
729e0c27cdbSPing-Ke Shih 	val32 = rtw_read32(rtwdev, rf_sipi_addr->hssi_2);
730e0c27cdbSPing-Ke Shih 	val32 = (val32 & ~LSSI_READ_ADDR_MASK) | (addr << 23);
731e0c27cdbSPing-Ke Shih 	rtw_write32(rtwdev, rf_sipi_addr->hssi_2, val32);
732e0c27cdbSPing-Ke Shih 
733e0c27cdbSPing-Ke Shih 	/* toggle read edge of path A */
734e0c27cdbSPing-Ke Shih 	val32 = rtw_read32(rtwdev, rf_sipi_addr_a->hssi_2);
735e0c27cdbSPing-Ke Shih 	rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 & ~LSSI_READ_EDGE_MASK);
736e0c27cdbSPing-Ke Shih 	rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 | LSSI_READ_EDGE_MASK);
737e0c27cdbSPing-Ke Shih 
738e0c27cdbSPing-Ke Shih 	udelay(120);
739e0c27cdbSPing-Ke Shih 
740e0c27cdbSPing-Ke Shih 	en_pi = rtw_read32_mask(rtwdev, rf_sipi_addr->hssi_1, BIT(8));
741e0c27cdbSPing-Ke Shih 	r_addr = en_pi ? rf_sipi_addr->lssi_read_pi : rf_sipi_addr->lssi_read;
742e0c27cdbSPing-Ke Shih 
743e0c27cdbSPing-Ke Shih 	val32 = rtw_read32_mask(rtwdev, r_addr, LSSI_READ_DATA_MASK);
744e0c27cdbSPing-Ke Shih 
745e0c27cdbSPing-Ke Shih 	shift = __ffs(mask);
746e0c27cdbSPing-Ke Shih 
747e0c27cdbSPing-Ke Shih 	return (val32 & mask) >> shift;
748e0c27cdbSPing-Ke Shih }
749e0c27cdbSPing-Ke Shih 
750e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
751e3037485SYan-Hsuan Chuang 			       u32 addr, u32 mask, u32 data)
752e3037485SYan-Hsuan Chuang {
753e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
754e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
755e3037485SYan-Hsuan Chuang 	u32 *sipi_addr = chip->rf_sipi_addr;
756e3037485SYan-Hsuan Chuang 	u32 data_and_addr;
757e3037485SYan-Hsuan Chuang 	u32 old_data = 0;
758e3037485SYan-Hsuan Chuang 	u32 shift;
759e3037485SYan-Hsuan Chuang 
760e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
761e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
762e3037485SYan-Hsuan Chuang 		return false;
763e3037485SYan-Hsuan Chuang 	}
764e3037485SYan-Hsuan Chuang 
765e3037485SYan-Hsuan Chuang 	addr &= 0xff;
766e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
767e3037485SYan-Hsuan Chuang 
768e3037485SYan-Hsuan Chuang 	if (mask != RFREG_MASK) {
769e0c27cdbSPing-Ke Shih 		old_data = chip->ops->read_rf(rtwdev, rf_path, addr, RFREG_MASK);
770e3037485SYan-Hsuan Chuang 
771e3037485SYan-Hsuan Chuang 		if (old_data == INV_RF_DATA) {
772e3037485SYan-Hsuan Chuang 			rtw_err(rtwdev, "Write fail, rf is disabled\n");
773e3037485SYan-Hsuan Chuang 			return false;
774e3037485SYan-Hsuan Chuang 		}
775e3037485SYan-Hsuan Chuang 
776e3037485SYan-Hsuan Chuang 		shift = __ffs(mask);
777e3037485SYan-Hsuan Chuang 		data = ((old_data) & (~mask)) | (data << shift);
778e3037485SYan-Hsuan Chuang 	}
779e3037485SYan-Hsuan Chuang 
780e3037485SYan-Hsuan Chuang 	data_and_addr = ((addr << 20) | (data & 0x000fffff)) & 0x0fffffff;
781e3037485SYan-Hsuan Chuang 
782e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, sipi_addr[rf_path], data_and_addr);
783e3037485SYan-Hsuan Chuang 
784e3037485SYan-Hsuan Chuang 	udelay(13);
785e3037485SYan-Hsuan Chuang 
786e3037485SYan-Hsuan Chuang 	return true;
787e3037485SYan-Hsuan Chuang }
788e3037485SYan-Hsuan Chuang 
789e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
790e3037485SYan-Hsuan Chuang 			  u32 addr, u32 mask, u32 data)
791e3037485SYan-Hsuan Chuang {
792e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
793e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
794e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
795e3037485SYan-Hsuan Chuang 	u32 direct_addr;
796e3037485SYan-Hsuan Chuang 
797e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
798e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
799e3037485SYan-Hsuan Chuang 		return false;
800e3037485SYan-Hsuan Chuang 	}
801e3037485SYan-Hsuan Chuang 
802e3037485SYan-Hsuan Chuang 	addr &= 0xff;
803e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
804e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
805e3037485SYan-Hsuan Chuang 
806e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, direct_addr, mask, data);
807e3037485SYan-Hsuan Chuang 
808e3037485SYan-Hsuan Chuang 	udelay(1);
809e3037485SYan-Hsuan Chuang 
810e3037485SYan-Hsuan Chuang 	return true;
811e3037485SYan-Hsuan Chuang }
812e3037485SYan-Hsuan Chuang 
813e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
814e3037485SYan-Hsuan Chuang 			      u32 addr, u32 mask, u32 data)
815e3037485SYan-Hsuan Chuang {
816e3037485SYan-Hsuan Chuang 	if (addr != 0x00)
817e3037485SYan-Hsuan Chuang 		return rtw_phy_write_rf_reg(rtwdev, rf_path, addr, mask, data);
818e3037485SYan-Hsuan Chuang 
819e3037485SYan-Hsuan Chuang 	return rtw_phy_write_rf_reg_sipi(rtwdev, rf_path, addr, mask, data);
820e3037485SYan-Hsuan Chuang }
821e3037485SYan-Hsuan Chuang 
822e3037485SYan-Hsuan Chuang void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg)
823e3037485SYan-Hsuan Chuang {
824e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
825e3037485SYan-Hsuan Chuang 	struct rtw_efuse *efuse = &rtwdev->efuse;
826e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond = {0};
827e3037485SYan-Hsuan Chuang 
828e3037485SYan-Hsuan Chuang 	cond.cut = hal->cut_version ? hal->cut_version : 15;
829e3037485SYan-Hsuan Chuang 	cond.pkg = pkg ? pkg : 15;
830e3037485SYan-Hsuan Chuang 	cond.plat = 0x04;
831e3037485SYan-Hsuan Chuang 	cond.rfe = efuse->rfe_option;
832e3037485SYan-Hsuan Chuang 
833e3037485SYan-Hsuan Chuang 	switch (rtw_hci_type(rtwdev)) {
834e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_USB:
835e3037485SYan-Hsuan Chuang 		cond.intf = INTF_USB;
836e3037485SYan-Hsuan Chuang 		break;
837e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_SDIO:
838e3037485SYan-Hsuan Chuang 		cond.intf = INTF_SDIO;
839e3037485SYan-Hsuan Chuang 		break;
840e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_PCIE:
841e3037485SYan-Hsuan Chuang 	default:
842e3037485SYan-Hsuan Chuang 		cond.intf = INTF_PCIE;
843e3037485SYan-Hsuan Chuang 		break;
844e3037485SYan-Hsuan Chuang 	}
845e3037485SYan-Hsuan Chuang 
846e3037485SYan-Hsuan Chuang 	hal->phy_cond = cond;
847e3037485SYan-Hsuan Chuang 
848e3037485SYan-Hsuan Chuang 	rtw_dbg(rtwdev, RTW_DBG_PHY, "phy cond=0x%08x\n", *((u32 *)&hal->phy_cond));
849e3037485SYan-Hsuan Chuang }
850e3037485SYan-Hsuan Chuang 
851e3037485SYan-Hsuan Chuang static bool check_positive(struct rtw_dev *rtwdev, struct rtw_phy_cond cond)
852e3037485SYan-Hsuan Chuang {
853e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
854e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond drv_cond = hal->phy_cond;
855e3037485SYan-Hsuan Chuang 
856e3037485SYan-Hsuan Chuang 	if (cond.cut && cond.cut != drv_cond.cut)
857e3037485SYan-Hsuan Chuang 		return false;
858e3037485SYan-Hsuan Chuang 
859e3037485SYan-Hsuan Chuang 	if (cond.pkg && cond.pkg != drv_cond.pkg)
860e3037485SYan-Hsuan Chuang 		return false;
861e3037485SYan-Hsuan Chuang 
862e3037485SYan-Hsuan Chuang 	if (cond.intf && cond.intf != drv_cond.intf)
863e3037485SYan-Hsuan Chuang 		return false;
864e3037485SYan-Hsuan Chuang 
865e3037485SYan-Hsuan Chuang 	if (cond.rfe != drv_cond.rfe)
866e3037485SYan-Hsuan Chuang 		return false;
867e3037485SYan-Hsuan Chuang 
868e3037485SYan-Hsuan Chuang 	return true;
869e3037485SYan-Hsuan Chuang }
870e3037485SYan-Hsuan Chuang 
871e3037485SYan-Hsuan Chuang void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
872e3037485SYan-Hsuan Chuang {
873e3037485SYan-Hsuan Chuang 	const union phy_table_tile *p = tbl->data;
874e3037485SYan-Hsuan Chuang 	const union phy_table_tile *end = p + tbl->size / 2;
875e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond pos_cond = {0};
876e3037485SYan-Hsuan Chuang 	bool is_matched = true, is_skipped = false;
877e3037485SYan-Hsuan Chuang 
878e3037485SYan-Hsuan Chuang 	BUILD_BUG_ON(sizeof(union phy_table_tile) != sizeof(struct phy_cfg_pair));
879e3037485SYan-Hsuan Chuang 
880e3037485SYan-Hsuan Chuang 	for (; p < end; p++) {
881e3037485SYan-Hsuan Chuang 		if (p->cond.pos) {
882e3037485SYan-Hsuan Chuang 			switch (p->cond.branch) {
883e3037485SYan-Hsuan Chuang 			case BRANCH_ENDIF:
884e3037485SYan-Hsuan Chuang 				is_matched = true;
885e3037485SYan-Hsuan Chuang 				is_skipped = false;
886e3037485SYan-Hsuan Chuang 				break;
887e3037485SYan-Hsuan Chuang 			case BRANCH_ELSE:
888e3037485SYan-Hsuan Chuang 				is_matched = is_skipped ? false : true;
889e3037485SYan-Hsuan Chuang 				break;
890e3037485SYan-Hsuan Chuang 			case BRANCH_IF:
891e3037485SYan-Hsuan Chuang 			case BRANCH_ELIF:
892e3037485SYan-Hsuan Chuang 			default:
893e3037485SYan-Hsuan Chuang 				pos_cond = p->cond;
894e3037485SYan-Hsuan Chuang 				break;
895e3037485SYan-Hsuan Chuang 			}
896e3037485SYan-Hsuan Chuang 		} else if (p->cond.neg) {
897e3037485SYan-Hsuan Chuang 			if (!is_skipped) {
898e3037485SYan-Hsuan Chuang 				if (check_positive(rtwdev, pos_cond)) {
899e3037485SYan-Hsuan Chuang 					is_matched = true;
900e3037485SYan-Hsuan Chuang 					is_skipped = true;
901e3037485SYan-Hsuan Chuang 				} else {
902e3037485SYan-Hsuan Chuang 					is_matched = false;
903e3037485SYan-Hsuan Chuang 					is_skipped = false;
904e3037485SYan-Hsuan Chuang 				}
905e3037485SYan-Hsuan Chuang 			} else {
906e3037485SYan-Hsuan Chuang 				is_matched = false;
907e3037485SYan-Hsuan Chuang 			}
908e3037485SYan-Hsuan Chuang 		} else if (is_matched) {
909e3037485SYan-Hsuan Chuang 			(*tbl->do_cfg)(rtwdev, tbl, p->cfg.addr, p->cfg.data);
910e3037485SYan-Hsuan Chuang 		}
911e3037485SYan-Hsuan Chuang 	}
912e3037485SYan-Hsuan Chuang }
913e3037485SYan-Hsuan Chuang 
914e3037485SYan-Hsuan Chuang #define bcd_to_dec_pwr_by_rate(val, i) bcd2bin(val >> (i * 8))
915e3037485SYan-Hsuan Chuang 
916e3037485SYan-Hsuan Chuang static u8 tbl_to_dec_pwr_by_rate(struct rtw_dev *rtwdev, u32 hex, u8 i)
917e3037485SYan-Hsuan Chuang {
918e3037485SYan-Hsuan Chuang 	if (rtwdev->chip->is_pwr_by_rate_dec)
919e3037485SYan-Hsuan Chuang 		return bcd_to_dec_pwr_by_rate(hex, i);
920fa6dfe6bSYan-Hsuan Chuang 
921e3037485SYan-Hsuan Chuang 	return (hex >> (i * 8)) & 0xFF;
922e3037485SYan-Hsuan Chuang }
923e3037485SYan-Hsuan Chuang 
92443712199SYan-Hsuan Chuang static void
92543712199SYan-Hsuan Chuang rtw_phy_get_rate_values_of_txpwr_by_rate(struct rtw_dev *rtwdev,
92643712199SYan-Hsuan Chuang 					 u32 addr, u32 mask, u32 val, u8 *rate,
927e3037485SYan-Hsuan Chuang 					 u8 *pwr_by_rate, u8 *rate_num)
928e3037485SYan-Hsuan Chuang {
929e3037485SYan-Hsuan Chuang 	int i;
930e3037485SYan-Hsuan Chuang 
931e3037485SYan-Hsuan Chuang 	switch (addr) {
932e3037485SYan-Hsuan Chuang 	case 0xE00:
933e3037485SYan-Hsuan Chuang 	case 0x830:
934e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
935e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
936e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
937e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
938e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
939e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
940e3037485SYan-Hsuan Chuang 		*rate_num = 4;
941e3037485SYan-Hsuan Chuang 		break;
942e3037485SYan-Hsuan Chuang 	case 0xE04:
943e3037485SYan-Hsuan Chuang 	case 0x834:
944e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
945e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
946e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
947e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
948e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
949e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
950e3037485SYan-Hsuan Chuang 		*rate_num = 4;
951e3037485SYan-Hsuan Chuang 		break;
952e3037485SYan-Hsuan Chuang 	case 0xE08:
953e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
954e3037485SYan-Hsuan Chuang 		pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 1);
955e3037485SYan-Hsuan Chuang 		*rate_num = 1;
956e3037485SYan-Hsuan Chuang 		break;
957e3037485SYan-Hsuan Chuang 	case 0x86C:
958e3037485SYan-Hsuan Chuang 		if (mask == 0xffffff00) {
959e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE2M;
960e3037485SYan-Hsuan Chuang 			rate[1] = DESC_RATE5_5M;
961e3037485SYan-Hsuan Chuang 			rate[2] = DESC_RATE11M;
962e3037485SYan-Hsuan Chuang 			for (i = 1; i < 4; ++i)
963e3037485SYan-Hsuan Chuang 				pwr_by_rate[i - 1] =
964e3037485SYan-Hsuan Chuang 					tbl_to_dec_pwr_by_rate(rtwdev, val, i);
965e3037485SYan-Hsuan Chuang 			*rate_num = 3;
966e3037485SYan-Hsuan Chuang 		} else if (mask == 0x000000ff) {
967e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE11M;
968e3037485SYan-Hsuan Chuang 			pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 0);
969e3037485SYan-Hsuan Chuang 			*rate_num = 1;
970e3037485SYan-Hsuan Chuang 		}
971e3037485SYan-Hsuan Chuang 		break;
972e3037485SYan-Hsuan Chuang 	case 0xE10:
973e3037485SYan-Hsuan Chuang 	case 0x83C:
974e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
975e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
976e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
977e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
978e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
979e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
980e3037485SYan-Hsuan Chuang 		*rate_num = 4;
981e3037485SYan-Hsuan Chuang 		break;
982e3037485SYan-Hsuan Chuang 	case 0xE14:
983e3037485SYan-Hsuan Chuang 	case 0x848:
984e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
985e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
986e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
987e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
988e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
989e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
990e3037485SYan-Hsuan Chuang 		*rate_num = 4;
991e3037485SYan-Hsuan Chuang 		break;
992e3037485SYan-Hsuan Chuang 	case 0xE18:
993e3037485SYan-Hsuan Chuang 	case 0x84C:
994e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
995e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
996e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
997e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
998e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
999e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1000e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1001e3037485SYan-Hsuan Chuang 		break;
1002e3037485SYan-Hsuan Chuang 	case 0xE1C:
1003e3037485SYan-Hsuan Chuang 	case 0x868:
1004e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
1005e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
1006e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
1007e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
1008e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1009e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1010e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1011e3037485SYan-Hsuan Chuang 		break;
1012e3037485SYan-Hsuan Chuang 	case 0x838:
1013e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
1014e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
1015e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
1016e3037485SYan-Hsuan Chuang 		for (i = 1; i < 4; ++i)
1017e3037485SYan-Hsuan Chuang 			pwr_by_rate[i - 1] = tbl_to_dec_pwr_by_rate(rtwdev,
1018e3037485SYan-Hsuan Chuang 								    val, i);
1019e3037485SYan-Hsuan Chuang 		*rate_num = 3;
1020e3037485SYan-Hsuan Chuang 		break;
1021e3037485SYan-Hsuan Chuang 	case 0xC20:
1022e3037485SYan-Hsuan Chuang 	case 0xE20:
1023e3037485SYan-Hsuan Chuang 	case 0x1820:
1024e3037485SYan-Hsuan Chuang 	case 0x1A20:
1025e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
1026e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
1027e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
1028e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE11M;
1029e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1030e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1031e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1032e3037485SYan-Hsuan Chuang 		break;
1033e3037485SYan-Hsuan Chuang 	case 0xC24:
1034e3037485SYan-Hsuan Chuang 	case 0xE24:
1035e3037485SYan-Hsuan Chuang 	case 0x1824:
1036e3037485SYan-Hsuan Chuang 	case 0x1A24:
1037e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
1038e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
1039e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
1040e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
1041e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1042e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1043e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1044e3037485SYan-Hsuan Chuang 		break;
1045e3037485SYan-Hsuan Chuang 	case 0xC28:
1046e3037485SYan-Hsuan Chuang 	case 0xE28:
1047e3037485SYan-Hsuan Chuang 	case 0x1828:
1048e3037485SYan-Hsuan Chuang 	case 0x1A28:
1049e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
1050e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
1051e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
1052e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
1053e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1054e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1055e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1056e3037485SYan-Hsuan Chuang 		break;
1057e3037485SYan-Hsuan Chuang 	case 0xC2C:
1058e3037485SYan-Hsuan Chuang 	case 0xE2C:
1059e3037485SYan-Hsuan Chuang 	case 0x182C:
1060e3037485SYan-Hsuan Chuang 	case 0x1A2C:
1061e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
1062e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
1063e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
1064e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
1065e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1066e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1067e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1068e3037485SYan-Hsuan Chuang 		break;
1069e3037485SYan-Hsuan Chuang 	case 0xC30:
1070e3037485SYan-Hsuan Chuang 	case 0xE30:
1071e3037485SYan-Hsuan Chuang 	case 0x1830:
1072e3037485SYan-Hsuan Chuang 	case 0x1A30:
1073e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
1074e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
1075e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
1076e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
1077e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1078e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1079e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1080e3037485SYan-Hsuan Chuang 		break;
1081e3037485SYan-Hsuan Chuang 	case 0xC34:
1082e3037485SYan-Hsuan Chuang 	case 0xE34:
1083e3037485SYan-Hsuan Chuang 	case 0x1834:
1084e3037485SYan-Hsuan Chuang 	case 0x1A34:
1085e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
1086e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
1087e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
1088e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
1089e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1090e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1091e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1092e3037485SYan-Hsuan Chuang 		break;
1093e3037485SYan-Hsuan Chuang 	case 0xC38:
1094e3037485SYan-Hsuan Chuang 	case 0xE38:
1095e3037485SYan-Hsuan Chuang 	case 0x1838:
1096e3037485SYan-Hsuan Chuang 	case 0x1A38:
1097e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
1098e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
1099e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
1100e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
1101e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1102e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1103e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1104e3037485SYan-Hsuan Chuang 		break;
1105e3037485SYan-Hsuan Chuang 	case 0xC3C:
1106e3037485SYan-Hsuan Chuang 	case 0xE3C:
1107e3037485SYan-Hsuan Chuang 	case 0x183C:
1108e3037485SYan-Hsuan Chuang 	case 0x1A3C:
1109e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS0;
1110e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS1;
1111e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS2;
1112e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS3;
1113e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1114e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1115e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1116e3037485SYan-Hsuan Chuang 		break;
1117e3037485SYan-Hsuan Chuang 	case 0xC40:
1118e3037485SYan-Hsuan Chuang 	case 0xE40:
1119e3037485SYan-Hsuan Chuang 	case 0x1840:
1120e3037485SYan-Hsuan Chuang 	case 0x1A40:
1121e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS4;
1122e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS5;
1123e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS6;
1124e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS7;
1125e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1126e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1127e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1128e3037485SYan-Hsuan Chuang 		break;
1129e3037485SYan-Hsuan Chuang 	case 0xC44:
1130e3037485SYan-Hsuan Chuang 	case 0xE44:
1131e3037485SYan-Hsuan Chuang 	case 0x1844:
1132e3037485SYan-Hsuan Chuang 	case 0x1A44:
1133e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS8;
1134e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS9;
1135e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS0;
1136e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS1;
1137e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1138e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1139e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1140e3037485SYan-Hsuan Chuang 		break;
1141e3037485SYan-Hsuan Chuang 	case 0xC48:
1142e3037485SYan-Hsuan Chuang 	case 0xE48:
1143e3037485SYan-Hsuan Chuang 	case 0x1848:
1144e3037485SYan-Hsuan Chuang 	case 0x1A48:
1145e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS2;
1146e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS3;
1147e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS4;
1148e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS5;
1149e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1150e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1151e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1152e3037485SYan-Hsuan Chuang 		break;
1153e3037485SYan-Hsuan Chuang 	case 0xC4C:
1154e3037485SYan-Hsuan Chuang 	case 0xE4C:
1155e3037485SYan-Hsuan Chuang 	case 0x184C:
1156e3037485SYan-Hsuan Chuang 	case 0x1A4C:
1157e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS6;
1158e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS7;
1159e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS8;
1160e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS9;
1161e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1162e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1163e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1164e3037485SYan-Hsuan Chuang 		break;
1165e3037485SYan-Hsuan Chuang 	case 0xCD8:
1166e3037485SYan-Hsuan Chuang 	case 0xED8:
1167e3037485SYan-Hsuan Chuang 	case 0x18D8:
1168e3037485SYan-Hsuan Chuang 	case 0x1AD8:
1169e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS16;
1170e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS17;
1171e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS18;
1172e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS19;
1173e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1174e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1175e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1176e3037485SYan-Hsuan Chuang 		break;
1177e3037485SYan-Hsuan Chuang 	case 0xCDC:
1178e3037485SYan-Hsuan Chuang 	case 0xEDC:
1179e3037485SYan-Hsuan Chuang 	case 0x18DC:
1180e3037485SYan-Hsuan Chuang 	case 0x1ADC:
1181e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS20;
1182e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS21;
1183e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS22;
1184e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS23;
1185e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1186e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1187e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1188e3037485SYan-Hsuan Chuang 		break;
1189e3037485SYan-Hsuan Chuang 	case 0xCE0:
1190e3037485SYan-Hsuan Chuang 	case 0xEE0:
1191e3037485SYan-Hsuan Chuang 	case 0x18E0:
1192e3037485SYan-Hsuan Chuang 	case 0x1AE0:
1193e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS0;
1194e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS1;
1195e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS2;
1196e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS3;
1197e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1198e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1199e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1200e3037485SYan-Hsuan Chuang 		break;
1201e3037485SYan-Hsuan Chuang 	case 0xCE4:
1202e3037485SYan-Hsuan Chuang 	case 0xEE4:
1203e3037485SYan-Hsuan Chuang 	case 0x18E4:
1204e3037485SYan-Hsuan Chuang 	case 0x1AE4:
1205e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS4;
1206e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS5;
1207e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS6;
1208e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS7;
1209e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1210e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1211e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1212e3037485SYan-Hsuan Chuang 		break;
1213e3037485SYan-Hsuan Chuang 	case 0xCE8:
1214e3037485SYan-Hsuan Chuang 	case 0xEE8:
1215e3037485SYan-Hsuan Chuang 	case 0x18E8:
1216e3037485SYan-Hsuan Chuang 	case 0x1AE8:
1217e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS8;
1218e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS9;
1219e3037485SYan-Hsuan Chuang 		for (i = 0; i < 2; ++i)
1220e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1221e3037485SYan-Hsuan Chuang 		*rate_num = 2;
1222e3037485SYan-Hsuan Chuang 		break;
1223e3037485SYan-Hsuan Chuang 	default:
1224e3037485SYan-Hsuan Chuang 		rtw_warn(rtwdev, "invalid tx power index addr 0x%08x\n", addr);
1225e3037485SYan-Hsuan Chuang 		break;
1226e3037485SYan-Hsuan Chuang 	}
1227e3037485SYan-Hsuan Chuang }
1228e3037485SYan-Hsuan Chuang 
122943712199SYan-Hsuan Chuang static void rtw_phy_store_tx_power_by_rate(struct rtw_dev *rtwdev,
1230fa6dfe6bSYan-Hsuan Chuang 					   u32 band, u32 rfpath, u32 txnum,
1231e3037485SYan-Hsuan Chuang 					   u32 regaddr, u32 bitmask, u32 data)
1232e3037485SYan-Hsuan Chuang {
1233e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1234e3037485SYan-Hsuan Chuang 	u8 rate_num = 0;
1235e3037485SYan-Hsuan Chuang 	u8 rate;
1236e3037485SYan-Hsuan Chuang 	u8 rates[RTW_RF_PATH_MAX] = {0};
1237e3037485SYan-Hsuan Chuang 	s8 offset;
1238e3037485SYan-Hsuan Chuang 	s8 pwr_by_rate[RTW_RF_PATH_MAX] = {0};
1239e3037485SYan-Hsuan Chuang 	int i;
1240e3037485SYan-Hsuan Chuang 
124143712199SYan-Hsuan Chuang 	rtw_phy_get_rate_values_of_txpwr_by_rate(rtwdev, regaddr, bitmask, data,
1242e3037485SYan-Hsuan Chuang 						 rates, pwr_by_rate, &rate_num);
1243e3037485SYan-Hsuan Chuang 
1244e3037485SYan-Hsuan Chuang 	if (WARN_ON(rfpath >= RTW_RF_PATH_MAX ||
1245e3037485SYan-Hsuan Chuang 		    (band != PHY_BAND_2G && band != PHY_BAND_5G) ||
1246e3037485SYan-Hsuan Chuang 		    rate_num > RTW_RF_PATH_MAX))
1247e3037485SYan-Hsuan Chuang 		return;
1248e3037485SYan-Hsuan Chuang 
1249e3037485SYan-Hsuan Chuang 	for (i = 0; i < rate_num; i++) {
1250e3037485SYan-Hsuan Chuang 		offset = pwr_by_rate[i];
1251e3037485SYan-Hsuan Chuang 		rate = rates[i];
1252e3037485SYan-Hsuan Chuang 		if (band == PHY_BAND_2G)
1253e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[rfpath][rate] = offset;
1254e3037485SYan-Hsuan Chuang 		else if (band == PHY_BAND_5G)
1255e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[rfpath][rate] = offset;
1256e3037485SYan-Hsuan Chuang 		else
1257e3037485SYan-Hsuan Chuang 			continue;
1258e3037485SYan-Hsuan Chuang 	}
1259e3037485SYan-Hsuan Chuang }
1260e3037485SYan-Hsuan Chuang 
1261fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
1262fa6dfe6bSYan-Hsuan Chuang {
12630b8db87dSYan-Hsuan Chuang 	const struct rtw_phy_pg_cfg_pair *p = tbl->data;
12640b8db87dSYan-Hsuan Chuang 	const struct rtw_phy_pg_cfg_pair *end = p + tbl->size;
1265fa6dfe6bSYan-Hsuan Chuang 
1266fa6dfe6bSYan-Hsuan Chuang 	for (; p < end; p++) {
1267fa6dfe6bSYan-Hsuan Chuang 		if (p->addr == 0xfe || p->addr == 0xffe) {
1268fa6dfe6bSYan-Hsuan Chuang 			msleep(50);
1269fa6dfe6bSYan-Hsuan Chuang 			continue;
1270fa6dfe6bSYan-Hsuan Chuang 		}
127143712199SYan-Hsuan Chuang 		rtw_phy_store_tx_power_by_rate(rtwdev, p->band, p->rf_path,
1272fa6dfe6bSYan-Hsuan Chuang 					       p->tx_num, p->addr, p->bitmask,
1273fa6dfe6bSYan-Hsuan Chuang 					       p->data);
1274fa6dfe6bSYan-Hsuan Chuang 	}
1275fa6dfe6bSYan-Hsuan Chuang }
1276fa6dfe6bSYan-Hsuan Chuang 
1277fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_channel_idx_5g[RTW_MAX_CHANNEL_NUM_5G] = {
1278fa6dfe6bSYan-Hsuan Chuang 	36,  38,  40,  42,  44,  46,  48, /* Band 1 */
1279fa6dfe6bSYan-Hsuan Chuang 	52,  54,  56,  58,  60,  62,  64, /* Band 2 */
1280fa6dfe6bSYan-Hsuan Chuang 	100, 102, 104, 106, 108, 110, 112, /* Band 3 */
1281fa6dfe6bSYan-Hsuan Chuang 	116, 118, 120, 122, 124, 126, 128, /* Band 3 */
1282fa6dfe6bSYan-Hsuan Chuang 	132, 134, 136, 138, 140, 142, 144, /* Band 3 */
1283fa6dfe6bSYan-Hsuan Chuang 	149, 151, 153, 155, 157, 159, 161, /* Band 4 */
1284fa6dfe6bSYan-Hsuan Chuang 	165, 167, 169, 171, 173, 175, 177}; /* Band 4 */
1285fa6dfe6bSYan-Hsuan Chuang 
1286fa6dfe6bSYan-Hsuan Chuang static int rtw_channel_to_idx(u8 band, u8 channel)
1287fa6dfe6bSYan-Hsuan Chuang {
1288fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
1289fa6dfe6bSYan-Hsuan Chuang 	u8 n_channel;
1290fa6dfe6bSYan-Hsuan Chuang 
1291fa6dfe6bSYan-Hsuan Chuang 	if (band == PHY_BAND_2G) {
1292fa6dfe6bSYan-Hsuan Chuang 		ch_idx = channel - 1;
1293fa6dfe6bSYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_2G;
1294fa6dfe6bSYan-Hsuan Chuang 	} else if (band == PHY_BAND_5G) {
1295fa6dfe6bSYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_5G;
1296fa6dfe6bSYan-Hsuan Chuang 		for (ch_idx = 0; ch_idx < n_channel; ch_idx++)
1297fa6dfe6bSYan-Hsuan Chuang 			if (rtw_channel_idx_5g[ch_idx] == channel)
1298fa6dfe6bSYan-Hsuan Chuang 				break;
1299fa6dfe6bSYan-Hsuan Chuang 	} else {
1300fa6dfe6bSYan-Hsuan Chuang 		return -1;
1301fa6dfe6bSYan-Hsuan Chuang 	}
1302fa6dfe6bSYan-Hsuan Chuang 
1303fa6dfe6bSYan-Hsuan Chuang 	if (ch_idx >= n_channel)
1304fa6dfe6bSYan-Hsuan Chuang 		return -1;
1305fa6dfe6bSYan-Hsuan Chuang 
1306fa6dfe6bSYan-Hsuan Chuang 	return ch_idx;
1307fa6dfe6bSYan-Hsuan Chuang }
1308fa6dfe6bSYan-Hsuan Chuang 
130943712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_limit(struct rtw_dev *rtwdev, u8 regd, u8 band,
1310fa6dfe6bSYan-Hsuan Chuang 				       u8 bw, u8 rs, u8 ch, s8 pwr_limit)
1311fa6dfe6bSYan-Hsuan Chuang {
1312fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
13130d350f0aSTzu-En Huang 	u8 max_power_index = rtwdev->chip->max_power_index;
1314adf3c676SYan-Hsuan Chuang 	s8 ww;
1315fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
1316fa6dfe6bSYan-Hsuan Chuang 
1317fa6dfe6bSYan-Hsuan Chuang 	pwr_limit = clamp_t(s8, pwr_limit,
13180d350f0aSTzu-En Huang 			    -max_power_index, max_power_index);
1319fa6dfe6bSYan-Hsuan Chuang 	ch_idx = rtw_channel_to_idx(band, ch);
1320fa6dfe6bSYan-Hsuan Chuang 
1321fa6dfe6bSYan-Hsuan Chuang 	if (regd >= RTW_REGD_MAX || bw >= RTW_CHANNEL_WIDTH_MAX ||
1322fa6dfe6bSYan-Hsuan Chuang 	    rs >= RTW_RATE_SECTION_MAX || ch_idx < 0) {
1323fa6dfe6bSYan-Hsuan Chuang 		WARN(1,
1324fa6dfe6bSYan-Hsuan Chuang 		     "wrong txpwr_lmt regd=%u, band=%u bw=%u, rs=%u, ch_idx=%u, pwr_limit=%d\n",
1325fa6dfe6bSYan-Hsuan Chuang 		     regd, band, bw, rs, ch_idx, pwr_limit);
1326fa6dfe6bSYan-Hsuan Chuang 		return;
1327fa6dfe6bSYan-Hsuan Chuang 	}
1328fa6dfe6bSYan-Hsuan Chuang 
1329adf3c676SYan-Hsuan Chuang 	if (band == PHY_BAND_2G) {
1330fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch_idx] = pwr_limit;
1331adf3c676SYan-Hsuan Chuang 		ww = hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx];
1332adf3c676SYan-Hsuan Chuang 		ww = min_t(s8, ww, pwr_limit);
1333adf3c676SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx] = ww;
1334adf3c676SYan-Hsuan Chuang 	} else if (band == PHY_BAND_5G) {
1335fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch_idx] = pwr_limit;
1336adf3c676SYan-Hsuan Chuang 		ww = hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx];
1337adf3c676SYan-Hsuan Chuang 		ww = min_t(s8, ww, pwr_limit);
1338adf3c676SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx] = ww;
1339adf3c676SYan-Hsuan Chuang 	}
1340fa6dfe6bSYan-Hsuan Chuang }
1341fa6dfe6bSYan-Hsuan Chuang 
134293f68a86SZong-Zhe Yang /* cross-reference 5G power limits if values are not assigned */
134393f68a86SZong-Zhe Yang static void
134493f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt(struct rtw_dev *rtwdev, u8 regd,
134593f68a86SZong-Zhe Yang 		      u8 bw, u8 ch_idx, u8 rs_ht, u8 rs_vht)
134693f68a86SZong-Zhe Yang {
134793f68a86SZong-Zhe Yang 	struct rtw_hal *hal = &rtwdev->hal;
13480d350f0aSTzu-En Huang 	u8 max_power_index = rtwdev->chip->max_power_index;
134993f68a86SZong-Zhe Yang 	s8 lmt_ht = hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx];
135093f68a86SZong-Zhe Yang 	s8 lmt_vht = hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx];
135193f68a86SZong-Zhe Yang 
135293f68a86SZong-Zhe Yang 	if (lmt_ht == lmt_vht)
135393f68a86SZong-Zhe Yang 		return;
135493f68a86SZong-Zhe Yang 
13550d350f0aSTzu-En Huang 	if (lmt_ht == max_power_index)
135693f68a86SZong-Zhe Yang 		hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx] = lmt_vht;
135793f68a86SZong-Zhe Yang 
13580d350f0aSTzu-En Huang 	else if (lmt_vht == max_power_index)
135993f68a86SZong-Zhe Yang 		hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx] = lmt_ht;
136093f68a86SZong-Zhe Yang }
136193f68a86SZong-Zhe Yang 
136293f68a86SZong-Zhe Yang /* cross-reference power limits for ht and vht */
136393f68a86SZong-Zhe Yang static void
136493f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_rs(struct rtw_dev *rtwdev, u8 regd, u8 bw, u8 ch_idx)
136593f68a86SZong-Zhe Yang {
136693f68a86SZong-Zhe Yang 	u8 rs_idx, rs_ht, rs_vht;
136793f68a86SZong-Zhe Yang 	u8 rs_cmp[2][2] = {{RTW_RATE_SECTION_HT_1S, RTW_RATE_SECTION_VHT_1S},
136893f68a86SZong-Zhe Yang 			   {RTW_RATE_SECTION_HT_2S, RTW_RATE_SECTION_VHT_2S} };
136993f68a86SZong-Zhe Yang 
137093f68a86SZong-Zhe Yang 	for (rs_idx = 0; rs_idx < 2; rs_idx++) {
137193f68a86SZong-Zhe Yang 		rs_ht = rs_cmp[rs_idx][0];
137293f68a86SZong-Zhe Yang 		rs_vht = rs_cmp[rs_idx][1];
137393f68a86SZong-Zhe Yang 
137493f68a86SZong-Zhe Yang 		rtw_xref_5g_txpwr_lmt(rtwdev, regd, bw, ch_idx, rs_ht, rs_vht);
137593f68a86SZong-Zhe Yang 	}
137693f68a86SZong-Zhe Yang }
137793f68a86SZong-Zhe Yang 
137893f68a86SZong-Zhe Yang /* cross-reference power limits for 5G channels */
137993f68a86SZong-Zhe Yang static void
138093f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt_by_ch(struct rtw_dev *rtwdev, u8 regd, u8 bw)
138193f68a86SZong-Zhe Yang {
138293f68a86SZong-Zhe Yang 	u8 ch_idx;
138393f68a86SZong-Zhe Yang 
138493f68a86SZong-Zhe Yang 	for (ch_idx = 0; ch_idx < RTW_MAX_CHANNEL_NUM_5G; ch_idx++)
138593f68a86SZong-Zhe Yang 		rtw_xref_txpwr_lmt_by_rs(rtwdev, regd, bw, ch_idx);
138693f68a86SZong-Zhe Yang }
138793f68a86SZong-Zhe Yang 
138893f68a86SZong-Zhe Yang /* cross-reference power limits for 20/40M bandwidth */
138993f68a86SZong-Zhe Yang static void
139093f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_bw(struct rtw_dev *rtwdev, u8 regd)
139193f68a86SZong-Zhe Yang {
139293f68a86SZong-Zhe Yang 	u8 bw;
139393f68a86SZong-Zhe Yang 
139493f68a86SZong-Zhe Yang 	for (bw = RTW_CHANNEL_WIDTH_20; bw <= RTW_CHANNEL_WIDTH_40; bw++)
139593f68a86SZong-Zhe Yang 		rtw_xref_5g_txpwr_lmt_by_ch(rtwdev, regd, bw);
139693f68a86SZong-Zhe Yang }
139793f68a86SZong-Zhe Yang 
139893f68a86SZong-Zhe Yang /* cross-reference power limits */
139993f68a86SZong-Zhe Yang static void rtw_xref_txpwr_lmt(struct rtw_dev *rtwdev)
140093f68a86SZong-Zhe Yang {
140193f68a86SZong-Zhe Yang 	u8 regd;
140293f68a86SZong-Zhe Yang 
140393f68a86SZong-Zhe Yang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
140493f68a86SZong-Zhe Yang 		rtw_xref_txpwr_lmt_by_bw(rtwdev, regd);
140593f68a86SZong-Zhe Yang }
140693f68a86SZong-Zhe Yang 
1407fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev,
1408fa6dfe6bSYan-Hsuan Chuang 			     const struct rtw_table *tbl)
1409fa6dfe6bSYan-Hsuan Chuang {
14103457f86dSBrian Norris 	const struct rtw_txpwr_lmt_cfg_pair *p = tbl->data;
14113457f86dSBrian Norris 	const struct rtw_txpwr_lmt_cfg_pair *end = p + tbl->size;
1412fa6dfe6bSYan-Hsuan Chuang 
1413fa6dfe6bSYan-Hsuan Chuang 	for (; p < end; p++) {
141443712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_limit(rtwdev, p->regd, p->band,
141543712199SYan-Hsuan Chuang 					   p->bw, p->rs, p->ch, p->txpwr_lmt);
1416fa6dfe6bSYan-Hsuan Chuang 	}
141793f68a86SZong-Zhe Yang 
141893f68a86SZong-Zhe Yang 	rtw_xref_txpwr_lmt(rtwdev);
1419fa6dfe6bSYan-Hsuan Chuang }
1420fa6dfe6bSYan-Hsuan Chuang 
1421fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1422fa6dfe6bSYan-Hsuan Chuang 		     u32 addr, u32 data)
1423fa6dfe6bSYan-Hsuan Chuang {
1424fa6dfe6bSYan-Hsuan Chuang 	rtw_write8(rtwdev, addr, data);
1425fa6dfe6bSYan-Hsuan Chuang }
1426fa6dfe6bSYan-Hsuan Chuang 
1427fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1428fa6dfe6bSYan-Hsuan Chuang 		     u32 addr, u32 data)
1429fa6dfe6bSYan-Hsuan Chuang {
1430fa6dfe6bSYan-Hsuan Chuang 	rtw_write32(rtwdev, addr, data);
1431fa6dfe6bSYan-Hsuan Chuang }
1432fa6dfe6bSYan-Hsuan Chuang 
1433fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1434fa6dfe6bSYan-Hsuan Chuang 		    u32 addr, u32 data)
1435fa6dfe6bSYan-Hsuan Chuang {
1436fa6dfe6bSYan-Hsuan Chuang 	if (addr == 0xfe)
1437fa6dfe6bSYan-Hsuan Chuang 		msleep(50);
1438fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfd)
1439fa6dfe6bSYan-Hsuan Chuang 		mdelay(5);
1440fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfc)
1441fa6dfe6bSYan-Hsuan Chuang 		mdelay(1);
1442fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfb)
1443fa6dfe6bSYan-Hsuan Chuang 		usleep_range(50, 60);
1444fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfa)
1445fa6dfe6bSYan-Hsuan Chuang 		udelay(5);
1446fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xf9)
1447fa6dfe6bSYan-Hsuan Chuang 		udelay(1);
1448fa6dfe6bSYan-Hsuan Chuang 	else
1449fa6dfe6bSYan-Hsuan Chuang 		rtw_write32(rtwdev, addr, data);
1450fa6dfe6bSYan-Hsuan Chuang }
1451fa6dfe6bSYan-Hsuan Chuang 
1452fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1453fa6dfe6bSYan-Hsuan Chuang 		    u32 addr, u32 data)
1454fa6dfe6bSYan-Hsuan Chuang {
1455fa6dfe6bSYan-Hsuan Chuang 	if (addr == 0xffe) {
1456fa6dfe6bSYan-Hsuan Chuang 		msleep(50);
1457fa6dfe6bSYan-Hsuan Chuang 	} else if (addr == 0xfe) {
1458fa6dfe6bSYan-Hsuan Chuang 		usleep_range(100, 110);
1459fa6dfe6bSYan-Hsuan Chuang 	} else {
1460fa6dfe6bSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, tbl->rf_path, addr, RFREG_MASK, data);
1461fa6dfe6bSYan-Hsuan Chuang 		udelay(1);
1462fa6dfe6bSYan-Hsuan Chuang 	}
1463fa6dfe6bSYan-Hsuan Chuang }
1464fa6dfe6bSYan-Hsuan Chuang 
1465fa6dfe6bSYan-Hsuan Chuang static void rtw_load_rfk_table(struct rtw_dev *rtwdev)
1466fa6dfe6bSYan-Hsuan Chuang {
1467fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
14685227c2eeSTzu-En Huang 	struct rtw_dpk_info *dpk_info = &rtwdev->dm_info.dpk_info;
1469fa6dfe6bSYan-Hsuan Chuang 
1470fa6dfe6bSYan-Hsuan Chuang 	if (!chip->rfk_init_tbl)
1471fa6dfe6bSYan-Hsuan Chuang 		return;
1472fa6dfe6bSYan-Hsuan Chuang 
14735227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1e24, BIT(17), 0x1);
14745227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(28), 0x1);
14755227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(29), 0x1);
14765227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(30), 0x1);
14775227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(31), 0x0);
14785227c2eeSTzu-En Huang 
1479fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->rfk_init_tbl);
14805227c2eeSTzu-En Huang 
1481891984bcSzhengbin 	dpk_info->is_dpk_pwr_on = true;
1482fa6dfe6bSYan-Hsuan Chuang }
1483fa6dfe6bSYan-Hsuan Chuang 
1484fa6dfe6bSYan-Hsuan Chuang void rtw_phy_load_tables(struct rtw_dev *rtwdev)
1485fa6dfe6bSYan-Hsuan Chuang {
1486fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1487fa6dfe6bSYan-Hsuan Chuang 	u8 rf_path;
1488fa6dfe6bSYan-Hsuan Chuang 
1489fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->mac_tbl);
1490fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->bb_tbl);
1491fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->agc_tbl);
1492fa6dfe6bSYan-Hsuan Chuang 	rtw_load_rfk_table(rtwdev);
1493fa6dfe6bSYan-Hsuan Chuang 
1494fa6dfe6bSYan-Hsuan Chuang 	for (rf_path = 0; rf_path < rtwdev->hal.rf_path_num; rf_path++) {
1495fa6dfe6bSYan-Hsuan Chuang 		const struct rtw_table *tbl;
1496fa6dfe6bSYan-Hsuan Chuang 
1497fa6dfe6bSYan-Hsuan Chuang 		tbl = chip->rf_tbl[rf_path];
1498fa6dfe6bSYan-Hsuan Chuang 		rtw_load_table(rtwdev, tbl);
1499fa6dfe6bSYan-Hsuan Chuang 	}
1500fa6dfe6bSYan-Hsuan Chuang }
1501fa6dfe6bSYan-Hsuan Chuang 
1502fa6dfe6bSYan-Hsuan Chuang static u8 rtw_get_channel_group(u8 channel)
1503fa6dfe6bSYan-Hsuan Chuang {
1504fa6dfe6bSYan-Hsuan Chuang 	switch (channel) {
1505fa6dfe6bSYan-Hsuan Chuang 	default:
1506fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
1507fa6dfe6bSYan-Hsuan Chuang 		/* fall through */
1508fa6dfe6bSYan-Hsuan Chuang 	case 1:
1509fa6dfe6bSYan-Hsuan Chuang 	case 2:
1510fa6dfe6bSYan-Hsuan Chuang 	case 36:
1511fa6dfe6bSYan-Hsuan Chuang 	case 38:
1512fa6dfe6bSYan-Hsuan Chuang 	case 40:
1513fa6dfe6bSYan-Hsuan Chuang 	case 42:
1514fa6dfe6bSYan-Hsuan Chuang 		return 0;
1515fa6dfe6bSYan-Hsuan Chuang 	case 3:
1516fa6dfe6bSYan-Hsuan Chuang 	case 4:
1517fa6dfe6bSYan-Hsuan Chuang 	case 5:
1518fa6dfe6bSYan-Hsuan Chuang 	case 44:
1519fa6dfe6bSYan-Hsuan Chuang 	case 46:
1520fa6dfe6bSYan-Hsuan Chuang 	case 48:
1521fa6dfe6bSYan-Hsuan Chuang 	case 50:
1522fa6dfe6bSYan-Hsuan Chuang 		return 1;
1523fa6dfe6bSYan-Hsuan Chuang 	case 6:
1524fa6dfe6bSYan-Hsuan Chuang 	case 7:
1525fa6dfe6bSYan-Hsuan Chuang 	case 8:
1526fa6dfe6bSYan-Hsuan Chuang 	case 52:
1527fa6dfe6bSYan-Hsuan Chuang 	case 54:
1528fa6dfe6bSYan-Hsuan Chuang 	case 56:
1529fa6dfe6bSYan-Hsuan Chuang 	case 58:
1530fa6dfe6bSYan-Hsuan Chuang 		return 2;
1531fa6dfe6bSYan-Hsuan Chuang 	case 9:
1532fa6dfe6bSYan-Hsuan Chuang 	case 10:
1533fa6dfe6bSYan-Hsuan Chuang 	case 11:
1534fa6dfe6bSYan-Hsuan Chuang 	case 60:
1535fa6dfe6bSYan-Hsuan Chuang 	case 62:
1536fa6dfe6bSYan-Hsuan Chuang 	case 64:
1537fa6dfe6bSYan-Hsuan Chuang 		return 3;
1538fa6dfe6bSYan-Hsuan Chuang 	case 12:
1539fa6dfe6bSYan-Hsuan Chuang 	case 13:
1540fa6dfe6bSYan-Hsuan Chuang 	case 100:
1541fa6dfe6bSYan-Hsuan Chuang 	case 102:
1542fa6dfe6bSYan-Hsuan Chuang 	case 104:
1543fa6dfe6bSYan-Hsuan Chuang 	case 106:
1544fa6dfe6bSYan-Hsuan Chuang 		return 4;
1545fa6dfe6bSYan-Hsuan Chuang 	case 14:
1546fa6dfe6bSYan-Hsuan Chuang 	case 108:
1547fa6dfe6bSYan-Hsuan Chuang 	case 110:
1548fa6dfe6bSYan-Hsuan Chuang 	case 112:
1549fa6dfe6bSYan-Hsuan Chuang 	case 114:
1550fa6dfe6bSYan-Hsuan Chuang 		return 5;
1551fa6dfe6bSYan-Hsuan Chuang 	case 116:
1552fa6dfe6bSYan-Hsuan Chuang 	case 118:
1553fa6dfe6bSYan-Hsuan Chuang 	case 120:
1554fa6dfe6bSYan-Hsuan Chuang 	case 122:
1555fa6dfe6bSYan-Hsuan Chuang 		return 6;
1556fa6dfe6bSYan-Hsuan Chuang 	case 124:
1557fa6dfe6bSYan-Hsuan Chuang 	case 126:
1558fa6dfe6bSYan-Hsuan Chuang 	case 128:
1559fa6dfe6bSYan-Hsuan Chuang 	case 130:
1560fa6dfe6bSYan-Hsuan Chuang 		return 7;
1561fa6dfe6bSYan-Hsuan Chuang 	case 132:
1562fa6dfe6bSYan-Hsuan Chuang 	case 134:
1563fa6dfe6bSYan-Hsuan Chuang 	case 136:
1564fa6dfe6bSYan-Hsuan Chuang 	case 138:
1565fa6dfe6bSYan-Hsuan Chuang 		return 8;
1566fa6dfe6bSYan-Hsuan Chuang 	case 140:
1567fa6dfe6bSYan-Hsuan Chuang 	case 142:
1568fa6dfe6bSYan-Hsuan Chuang 	case 144:
1569fa6dfe6bSYan-Hsuan Chuang 		return 9;
1570fa6dfe6bSYan-Hsuan Chuang 	case 149:
1571fa6dfe6bSYan-Hsuan Chuang 	case 151:
1572fa6dfe6bSYan-Hsuan Chuang 	case 153:
1573fa6dfe6bSYan-Hsuan Chuang 	case 155:
1574fa6dfe6bSYan-Hsuan Chuang 		return 10;
1575fa6dfe6bSYan-Hsuan Chuang 	case 157:
1576fa6dfe6bSYan-Hsuan Chuang 	case 159:
1577fa6dfe6bSYan-Hsuan Chuang 	case 161:
1578fa6dfe6bSYan-Hsuan Chuang 		return 11;
1579fa6dfe6bSYan-Hsuan Chuang 	case 165:
1580fa6dfe6bSYan-Hsuan Chuang 	case 167:
1581fa6dfe6bSYan-Hsuan Chuang 	case 169:
1582fa6dfe6bSYan-Hsuan Chuang 	case 171:
1583fa6dfe6bSYan-Hsuan Chuang 		return 12;
1584fa6dfe6bSYan-Hsuan Chuang 	case 173:
1585fa6dfe6bSYan-Hsuan Chuang 	case 175:
1586fa6dfe6bSYan-Hsuan Chuang 	case 177:
1587fa6dfe6bSYan-Hsuan Chuang 		return 13;
1588fa6dfe6bSYan-Hsuan Chuang 	}
1589fa6dfe6bSYan-Hsuan Chuang }
1590fa6dfe6bSYan-Hsuan Chuang 
15915227c2eeSTzu-En Huang static s8 rtw_phy_get_dis_dpd_by_rate_diff(struct rtw_dev *rtwdev, u16 rate)
15925227c2eeSTzu-En Huang {
15935227c2eeSTzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
15945227c2eeSTzu-En Huang 	s8 dpd_diff = 0;
15955227c2eeSTzu-En Huang 
15965227c2eeSTzu-En Huang 	if (!chip->en_dis_dpd)
15975227c2eeSTzu-En Huang 		return 0;
15985227c2eeSTzu-En Huang 
15995227c2eeSTzu-En Huang #define RTW_DPD_RATE_CHECK(_rate)					\
16005227c2eeSTzu-En Huang 	case DESC_RATE ## _rate:					\
16015227c2eeSTzu-En Huang 	if (DIS_DPD_RATE ## _rate & chip->dpd_ratemask)			\
16025227c2eeSTzu-En Huang 		dpd_diff = -6 * chip->txgi_factor;			\
16035227c2eeSTzu-En Huang 	break
16045227c2eeSTzu-En Huang 
16055227c2eeSTzu-En Huang 	switch (rate) {
16065227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(6M);
16075227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(9M);
16085227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS0);
16095227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS1);
16105227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS8);
16115227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS9);
16125227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT1SS_MCS0);
16135227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT1SS_MCS1);
16145227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT2SS_MCS0);
16155227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT2SS_MCS1);
16165227c2eeSTzu-En Huang 	}
16175227c2eeSTzu-En Huang #undef RTW_DPD_RATE_CHECK
16185227c2eeSTzu-En Huang 
16195227c2eeSTzu-En Huang 	return dpd_diff;
16205227c2eeSTzu-En Huang }
16215227c2eeSTzu-En Huang 
162243712199SYan-Hsuan Chuang static u8 rtw_phy_get_2g_tx_power_index(struct rtw_dev *rtwdev,
1623fa6dfe6bSYan-Hsuan Chuang 					struct rtw_2g_txpwr_idx *pwr_idx_2g,
1624fa6dfe6bSYan-Hsuan Chuang 					enum rtw_bandwidth bandwidth,
1625fa6dfe6bSYan-Hsuan Chuang 					u8 rate, u8 group)
1626fa6dfe6bSYan-Hsuan Chuang {
1627fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1628fa6dfe6bSYan-Hsuan Chuang 	u8 tx_power;
1629fa6dfe6bSYan-Hsuan Chuang 	bool mcs_rate;
1630fa6dfe6bSYan-Hsuan Chuang 	bool above_2ss;
1631fa6dfe6bSYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1632fa6dfe6bSYan-Hsuan Chuang 
1633fa6dfe6bSYan-Hsuan Chuang 	if (rate <= DESC_RATE11M)
1634fa6dfe6bSYan-Hsuan Chuang 		tx_power = pwr_idx_2g->cck_base[group];
1635fa6dfe6bSYan-Hsuan Chuang 	else
1636fa6dfe6bSYan-Hsuan Chuang 		tx_power = pwr_idx_2g->bw40_base[group];
1637fa6dfe6bSYan-Hsuan Chuang 
1638fa6dfe6bSYan-Hsuan Chuang 	if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1639fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.ofdm * factor;
1640fa6dfe6bSYan-Hsuan Chuang 
1641fa6dfe6bSYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1642fa6dfe6bSYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1643fa6dfe6bSYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1644fa6dfe6bSYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1645fa6dfe6bSYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1646fa6dfe6bSYan-Hsuan Chuang 
1647fa6dfe6bSYan-Hsuan Chuang 	if (!mcs_rate)
1648fa6dfe6bSYan-Hsuan Chuang 		return tx_power;
1649fa6dfe6bSYan-Hsuan Chuang 
1650fa6dfe6bSYan-Hsuan Chuang 	switch (bandwidth) {
1651fa6dfe6bSYan-Hsuan Chuang 	default:
1652fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
1653fa6dfe6bSYan-Hsuan Chuang 		/* fall through */
1654fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1655fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.bw20 * factor;
1656fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1657fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw20 * factor;
1658fa6dfe6bSYan-Hsuan Chuang 		break;
1659fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1660fa6dfe6bSYan-Hsuan Chuang 		/* bw40 is the base power */
1661fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1662fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw40 * factor;
1663fa6dfe6bSYan-Hsuan Chuang 		break;
1664fa6dfe6bSYan-Hsuan Chuang 	}
1665fa6dfe6bSYan-Hsuan Chuang 
1666fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1667fa6dfe6bSYan-Hsuan Chuang }
1668fa6dfe6bSYan-Hsuan Chuang 
166943712199SYan-Hsuan Chuang static u8 rtw_phy_get_5g_tx_power_index(struct rtw_dev *rtwdev,
1670fa6dfe6bSYan-Hsuan Chuang 					struct rtw_5g_txpwr_idx *pwr_idx_5g,
1671fa6dfe6bSYan-Hsuan Chuang 					enum rtw_bandwidth bandwidth,
1672fa6dfe6bSYan-Hsuan Chuang 					u8 rate, u8 group)
1673fa6dfe6bSYan-Hsuan Chuang {
1674fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1675fa6dfe6bSYan-Hsuan Chuang 	u8 tx_power;
1676fa6dfe6bSYan-Hsuan Chuang 	u8 upper, lower;
1677fa6dfe6bSYan-Hsuan Chuang 	bool mcs_rate;
1678fa6dfe6bSYan-Hsuan Chuang 	bool above_2ss;
1679fa6dfe6bSYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1680fa6dfe6bSYan-Hsuan Chuang 
1681fa6dfe6bSYan-Hsuan Chuang 	tx_power = pwr_idx_5g->bw40_base[group];
1682fa6dfe6bSYan-Hsuan Chuang 
1683fa6dfe6bSYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1684fa6dfe6bSYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1685fa6dfe6bSYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1686fa6dfe6bSYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1687fa6dfe6bSYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1688fa6dfe6bSYan-Hsuan Chuang 
1689fa6dfe6bSYan-Hsuan Chuang 	if (!mcs_rate) {
1690fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.ofdm * factor;
1691fa6dfe6bSYan-Hsuan Chuang 		return tx_power;
1692fa6dfe6bSYan-Hsuan Chuang 	}
1693fa6dfe6bSYan-Hsuan Chuang 
1694fa6dfe6bSYan-Hsuan Chuang 	switch (bandwidth) {
1695fa6dfe6bSYan-Hsuan Chuang 	default:
1696fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
1697fa6dfe6bSYan-Hsuan Chuang 		/* fall through */
1698fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1699fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.bw20 * factor;
1700fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1701fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw20 * factor;
1702fa6dfe6bSYan-Hsuan Chuang 		break;
1703fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1704fa6dfe6bSYan-Hsuan Chuang 		/* bw40 is the base power */
1705fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1706fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw40 * factor;
1707fa6dfe6bSYan-Hsuan Chuang 		break;
1708fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_80:
1709fa6dfe6bSYan-Hsuan Chuang 		/* the base idx of bw80 is the average of bw40+/bw40- */
1710fa6dfe6bSYan-Hsuan Chuang 		lower = pwr_idx_5g->bw40_base[group];
1711fa6dfe6bSYan-Hsuan Chuang 		upper = pwr_idx_5g->bw40_base[group + 1];
1712fa6dfe6bSYan-Hsuan Chuang 
1713fa6dfe6bSYan-Hsuan Chuang 		tx_power = (lower + upper) / 2;
1714fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->vht_1s_diff.bw80 * factor;
1715fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1716fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->vht_2s_diff.bw80 * factor;
1717fa6dfe6bSYan-Hsuan Chuang 		break;
1718fa6dfe6bSYan-Hsuan Chuang 	}
1719fa6dfe6bSYan-Hsuan Chuang 
1720fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1721fa6dfe6bSYan-Hsuan Chuang }
1722fa6dfe6bSYan-Hsuan Chuang 
172343712199SYan-Hsuan Chuang static s8 rtw_phy_get_tx_power_limit(struct rtw_dev *rtwdev, u8 band,
1724fa6dfe6bSYan-Hsuan Chuang 				     enum rtw_bandwidth bw, u8 rf_path,
1725fa6dfe6bSYan-Hsuan Chuang 				     u8 rate, u8 channel, u8 regd)
1726fa6dfe6bSYan-Hsuan Chuang {
1727fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
172893f68a86SZong-Zhe Yang 	u8 *cch_by_bw = hal->cch_by_bw;
17290d350f0aSTzu-En Huang 	s8 power_limit = (s8)rtwdev->chip->max_power_index;
1730fa6dfe6bSYan-Hsuan Chuang 	u8 rs;
1731fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
173293f68a86SZong-Zhe Yang 	u8 cur_bw, cur_ch;
173393f68a86SZong-Zhe Yang 	s8 cur_lmt;
1734fa6dfe6bSYan-Hsuan Chuang 
173576403816SYan-Hsuan Chuang 	if (regd > RTW_REGD_WW)
17360d350f0aSTzu-En Huang 		return power_limit;
173776403816SYan-Hsuan Chuang 
1738fa6dfe6bSYan-Hsuan Chuang 	if (rate >= DESC_RATE1M && rate <= DESC_RATE11M)
1739fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
1740fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1741fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
1742fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS7)
1743fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_1S;
1744fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15)
1745fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_2S;
1746fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT1SS_MCS0 && rate <= DESC_RATEVHT1SS_MCS9)
1747fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_1S;
1748fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT2SS_MCS0 && rate <= DESC_RATEVHT2SS_MCS9)
1749fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_2S;
1750fa6dfe6bSYan-Hsuan Chuang 	else
1751fa6dfe6bSYan-Hsuan Chuang 		goto err;
1752fa6dfe6bSYan-Hsuan Chuang 
175393f68a86SZong-Zhe Yang 	/* only 20M BW with cck and ofdm */
175493f68a86SZong-Zhe Yang 	if (rs == RTW_RATE_SECTION_CCK || rs == RTW_RATE_SECTION_OFDM)
175593f68a86SZong-Zhe Yang 		bw = RTW_CHANNEL_WIDTH_20;
175693f68a86SZong-Zhe Yang 
175793f68a86SZong-Zhe Yang 	/* only 20/40M BW with ht */
175893f68a86SZong-Zhe Yang 	if (rs == RTW_RATE_SECTION_HT_1S || rs == RTW_RATE_SECTION_HT_2S)
175993f68a86SZong-Zhe Yang 		bw = min_t(u8, bw, RTW_CHANNEL_WIDTH_40);
176093f68a86SZong-Zhe Yang 
176193f68a86SZong-Zhe Yang 	/* select min power limit among [20M BW ~ current BW] */
176293f68a86SZong-Zhe Yang 	for (cur_bw = RTW_CHANNEL_WIDTH_20; cur_bw <= bw; cur_bw++) {
176393f68a86SZong-Zhe Yang 		cur_ch = cch_by_bw[cur_bw];
176493f68a86SZong-Zhe Yang 
176593f68a86SZong-Zhe Yang 		ch_idx = rtw_channel_to_idx(band, cur_ch);
1766fa6dfe6bSYan-Hsuan Chuang 		if (ch_idx < 0)
1767fa6dfe6bSYan-Hsuan Chuang 			goto err;
1768fa6dfe6bSYan-Hsuan Chuang 
176993f68a86SZong-Zhe Yang 		cur_lmt = cur_ch <= RTW_MAX_CHANNEL_NUM_2G ?
177093f68a86SZong-Zhe Yang 			hal->tx_pwr_limit_2g[regd][cur_bw][rs][ch_idx] :
177193f68a86SZong-Zhe Yang 			hal->tx_pwr_limit_5g[regd][cur_bw][rs][ch_idx];
177293f68a86SZong-Zhe Yang 
177393f68a86SZong-Zhe Yang 		power_limit = min_t(s8, cur_lmt, power_limit);
177493f68a86SZong-Zhe Yang 	}
1775fa6dfe6bSYan-Hsuan Chuang 
1776fa6dfe6bSYan-Hsuan Chuang 	return power_limit;
1777fa6dfe6bSYan-Hsuan Chuang 
1778fa6dfe6bSYan-Hsuan Chuang err:
1779fa6dfe6bSYan-Hsuan Chuang 	WARN(1, "invalid arguments, band=%d, bw=%d, path=%d, rate=%d, ch=%d\n",
1780fa6dfe6bSYan-Hsuan Chuang 	     band, bw, rf_path, rate, channel);
17810d350f0aSTzu-En Huang 	return (s8)rtwdev->chip->max_power_index;
1782fa6dfe6bSYan-Hsuan Chuang }
1783fa6dfe6bSYan-Hsuan Chuang 
1784b7414222SZong-Zhe Yang void rtw_get_tx_power_params(struct rtw_dev *rtwdev, u8 path, u8 rate, u8 bw,
1785b7414222SZong-Zhe Yang 			     u8 ch, u8 regd, struct rtw_power_params *pwr_param)
1786fa6dfe6bSYan-Hsuan Chuang {
1787fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1788*608d2a08SPing-Ke Shih 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1789fa6dfe6bSYan-Hsuan Chuang 	struct rtw_txpwr_idx *pwr_idx;
1790b7414222SZong-Zhe Yang 	u8 group, band;
1791b7414222SZong-Zhe Yang 	u8 *base = &pwr_param->pwr_base;
1792b7414222SZong-Zhe Yang 	s8 *offset = &pwr_param->pwr_offset;
1793b7414222SZong-Zhe Yang 	s8 *limit = &pwr_param->pwr_limit;
1794*608d2a08SPing-Ke Shih 	s8 *remnant = &pwr_param->pwr_remnant;
1795fa6dfe6bSYan-Hsuan Chuang 
1796b7414222SZong-Zhe Yang 	pwr_idx = &rtwdev->efuse.txpwr_idx_table[path];
1797b7414222SZong-Zhe Yang 	group = rtw_get_channel_group(ch);
1798fa6dfe6bSYan-Hsuan Chuang 
1799fa6dfe6bSYan-Hsuan Chuang 	/* base power index for 2.4G/5G */
18008575b534SYan-Hsuan Chuang 	if (IS_CH_2G_BAND(ch)) {
1801fa6dfe6bSYan-Hsuan Chuang 		band = PHY_BAND_2G;
1802b7414222SZong-Zhe Yang 		*base = rtw_phy_get_2g_tx_power_index(rtwdev,
1803fa6dfe6bSYan-Hsuan Chuang 						      &pwr_idx->pwr_idx_2g,
1804b7414222SZong-Zhe Yang 						      bw, rate, group);
1805b7414222SZong-Zhe Yang 		*offset = hal->tx_pwr_by_rate_offset_2g[path][rate];
1806fa6dfe6bSYan-Hsuan Chuang 	} else {
1807fa6dfe6bSYan-Hsuan Chuang 		band = PHY_BAND_5G;
1808b7414222SZong-Zhe Yang 		*base = rtw_phy_get_5g_tx_power_index(rtwdev,
1809fa6dfe6bSYan-Hsuan Chuang 						      &pwr_idx->pwr_idx_5g,
1810b7414222SZong-Zhe Yang 						      bw, rate, group);
1811b7414222SZong-Zhe Yang 		*offset = hal->tx_pwr_by_rate_offset_5g[path][rate];
1812fa6dfe6bSYan-Hsuan Chuang 	}
1813fa6dfe6bSYan-Hsuan Chuang 
1814b7414222SZong-Zhe Yang 	*limit = rtw_phy_get_tx_power_limit(rtwdev, band, bw, path,
1815b7414222SZong-Zhe Yang 					    rate, ch, regd);
1816*608d2a08SPing-Ke Shih 	*remnant = (rate <= DESC_RATE11M ? dm_info->txagc_remnant_cck :
1817*608d2a08SPing-Ke Shih 		    dm_info->txagc_remnant_ofdm);
1818b7414222SZong-Zhe Yang }
1819fa6dfe6bSYan-Hsuan Chuang 
1820b7414222SZong-Zhe Yang u8
1821b7414222SZong-Zhe Yang rtw_phy_get_tx_power_index(struct rtw_dev *rtwdev, u8 rf_path, u8 rate,
1822b7414222SZong-Zhe Yang 			   enum rtw_bandwidth bandwidth, u8 channel, u8 regd)
1823b7414222SZong-Zhe Yang {
1824b7414222SZong-Zhe Yang 	struct rtw_power_params pwr_param = {0};
1825b7414222SZong-Zhe Yang 	u8 tx_power;
1826b7414222SZong-Zhe Yang 	s8 offset;
1827b7414222SZong-Zhe Yang 
1828b7414222SZong-Zhe Yang 	rtw_get_tx_power_params(rtwdev, rf_path, rate, bandwidth,
1829b7414222SZong-Zhe Yang 				channel, regd, &pwr_param);
1830b7414222SZong-Zhe Yang 
1831b7414222SZong-Zhe Yang 	tx_power = pwr_param.pwr_base;
1832b7414222SZong-Zhe Yang 	offset = min_t(s8, pwr_param.pwr_offset, pwr_param.pwr_limit);
1833fa6dfe6bSYan-Hsuan Chuang 
18345227c2eeSTzu-En Huang 	if (rtwdev->chip->en_dis_dpd)
18355227c2eeSTzu-En Huang 		offset += rtw_phy_get_dis_dpd_by_rate_diff(rtwdev, rate);
18365227c2eeSTzu-En Huang 
1837*608d2a08SPing-Ke Shih 	tx_power += offset + pwr_param.pwr_remnant;
1838fa6dfe6bSYan-Hsuan Chuang 
1839fa6dfe6bSYan-Hsuan Chuang 	if (tx_power > rtwdev->chip->max_power_index)
1840fa6dfe6bSYan-Hsuan Chuang 		tx_power = rtwdev->chip->max_power_index;
1841fa6dfe6bSYan-Hsuan Chuang 
1842fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1843fa6dfe6bSYan-Hsuan Chuang }
1844fa6dfe6bSYan-Hsuan Chuang 
184543712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_index_by_rs(struct rtw_dev *rtwdev,
1846226746fdSYan-Hsuan Chuang 					     u8 ch, u8 path, u8 rs)
1847fa6dfe6bSYan-Hsuan Chuang {
1848fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1849fa6dfe6bSYan-Hsuan Chuang 	u8 regd = rtwdev->regd.txpwr_regd;
1850fa6dfe6bSYan-Hsuan Chuang 	u8 *rates;
1851fa6dfe6bSYan-Hsuan Chuang 	u8 size;
1852fa6dfe6bSYan-Hsuan Chuang 	u8 rate;
1853fa6dfe6bSYan-Hsuan Chuang 	u8 pwr_idx;
1854fa6dfe6bSYan-Hsuan Chuang 	u8 bw;
1855fa6dfe6bSYan-Hsuan Chuang 	int i;
1856fa6dfe6bSYan-Hsuan Chuang 
1857fa6dfe6bSYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_MAX)
1858fa6dfe6bSYan-Hsuan Chuang 		return;
1859fa6dfe6bSYan-Hsuan Chuang 
1860fa6dfe6bSYan-Hsuan Chuang 	rates = rtw_rate_section[rs];
1861fa6dfe6bSYan-Hsuan Chuang 	size = rtw_rate_size[rs];
1862fa6dfe6bSYan-Hsuan Chuang 	bw = hal->current_band_width;
1863fa6dfe6bSYan-Hsuan Chuang 	for (i = 0; i < size; i++) {
1864fa6dfe6bSYan-Hsuan Chuang 		rate = rates[i];
186543712199SYan-Hsuan Chuang 		pwr_idx = rtw_phy_get_tx_power_index(rtwdev, path, rate,
186643712199SYan-Hsuan Chuang 						     bw, ch, regd);
1867fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_tbl[path][rate] = pwr_idx;
1868fa6dfe6bSYan-Hsuan Chuang 	}
1869fa6dfe6bSYan-Hsuan Chuang }
1870fa6dfe6bSYan-Hsuan Chuang 
1871fa6dfe6bSYan-Hsuan Chuang /* set tx power level by path for each rates, note that the order of the rates
1872fa6dfe6bSYan-Hsuan Chuang  * are *very* important, bacause 8822B/8821C combines every four bytes of tx
1873fa6dfe6bSYan-Hsuan Chuang  * power index into a four-byte power index register, and calls set_tx_agc to
1874fa6dfe6bSYan-Hsuan Chuang  * write these values into hardware
1875fa6dfe6bSYan-Hsuan Chuang  */
187643712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_level_by_path(struct rtw_dev *rtwdev,
187743712199SYan-Hsuan Chuang 					       u8 ch, u8 path)
1878fa6dfe6bSYan-Hsuan Chuang {
1879fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1880fa6dfe6bSYan-Hsuan Chuang 	u8 rs;
1881fa6dfe6bSYan-Hsuan Chuang 
1882fa6dfe6bSYan-Hsuan Chuang 	/* do not need cck rates if we are not in 2.4G */
1883fa6dfe6bSYan-Hsuan Chuang 	if (hal->current_band_type == RTW_BAND_2G)
1884fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
1885fa6dfe6bSYan-Hsuan Chuang 	else
1886fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
1887fa6dfe6bSYan-Hsuan Chuang 
1888fa6dfe6bSYan-Hsuan Chuang 	for (; rs < RTW_RATE_SECTION_MAX; rs++)
188943712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_index_by_rs(rtwdev, ch, path, rs);
1890fa6dfe6bSYan-Hsuan Chuang }
1891fa6dfe6bSYan-Hsuan Chuang 
1892fa6dfe6bSYan-Hsuan Chuang void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel)
1893fa6dfe6bSYan-Hsuan Chuang {
1894fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1895fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1896fa6dfe6bSYan-Hsuan Chuang 	u8 path;
1897fa6dfe6bSYan-Hsuan Chuang 
1898fa6dfe6bSYan-Hsuan Chuang 	mutex_lock(&hal->tx_power_mutex);
1899fa6dfe6bSYan-Hsuan Chuang 
1900fa6dfe6bSYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++)
190143712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_level_by_path(rtwdev, channel, path);
1902fa6dfe6bSYan-Hsuan Chuang 
1903fa6dfe6bSYan-Hsuan Chuang 	chip->ops->set_tx_power_index(rtwdev);
1904fa6dfe6bSYan-Hsuan Chuang 	mutex_unlock(&hal->tx_power_mutex);
1905fa6dfe6bSYan-Hsuan Chuang }
1906fa6dfe6bSYan-Hsuan Chuang 
190743712199SYan-Hsuan Chuang static void
190843712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(struct rtw_hal *hal, u8 path,
1909e3037485SYan-Hsuan Chuang 					u8 rs, u8 size, u8 *rates)
1910e3037485SYan-Hsuan Chuang {
1911e3037485SYan-Hsuan Chuang 	u8 rate;
1912e3037485SYan-Hsuan Chuang 	u8 base_idx, rate_idx;
1913e3037485SYan-Hsuan Chuang 	s8 base_2g, base_5g;
1914e3037485SYan-Hsuan Chuang 
1915e3037485SYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_VHT_1S)
1916e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 3];
1917e3037485SYan-Hsuan Chuang 	else
1918e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 1];
1919e3037485SYan-Hsuan Chuang 	base_2g = hal->tx_pwr_by_rate_offset_2g[path][base_idx];
1920e3037485SYan-Hsuan Chuang 	base_5g = hal->tx_pwr_by_rate_offset_5g[path][base_idx];
1921e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_2g[path][rs] = base_2g;
1922e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_5g[path][rs] = base_5g;
1923e3037485SYan-Hsuan Chuang 	for (rate = 0; rate < size; rate++) {
1924e3037485SYan-Hsuan Chuang 		rate_idx = rates[rate];
1925e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_2g[path][rate_idx] -= base_2g;
1926e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_5g[path][rate_idx] -= base_5g;
1927e3037485SYan-Hsuan Chuang 	}
1928e3037485SYan-Hsuan Chuang }
1929e3037485SYan-Hsuan Chuang 
1930e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal)
1931e3037485SYan-Hsuan Chuang {
1932e3037485SYan-Hsuan Chuang 	u8 path;
1933e3037485SYan-Hsuan Chuang 
1934e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
193543712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1936e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_CCK,
1937e3037485SYan-Hsuan Chuang 				rtw_cck_size, rtw_cck_rates);
193843712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1939e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_OFDM,
1940e3037485SYan-Hsuan Chuang 				rtw_ofdm_size, rtw_ofdm_rates);
194143712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1942e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_1S,
1943e3037485SYan-Hsuan Chuang 				rtw_ht_1s_size, rtw_ht_1s_rates);
194443712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1945e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_2S,
1946e3037485SYan-Hsuan Chuang 				rtw_ht_2s_size, rtw_ht_2s_rates);
194743712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1948e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_1S,
1949e3037485SYan-Hsuan Chuang 				rtw_vht_1s_size, rtw_vht_1s_rates);
195043712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1951e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_2S,
1952e3037485SYan-Hsuan Chuang 				rtw_vht_2s_size, rtw_vht_2s_rates);
1953e3037485SYan-Hsuan Chuang 	}
1954e3037485SYan-Hsuan Chuang }
1955e3037485SYan-Hsuan Chuang 
1956e3037485SYan-Hsuan Chuang static void
195743712199SYan-Hsuan Chuang __rtw_phy_tx_power_limit_config(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs)
1958e3037485SYan-Hsuan Chuang {
195952280149SYan-Hsuan Chuang 	s8 base;
1960e3037485SYan-Hsuan Chuang 	u8 ch;
1961e3037485SYan-Hsuan Chuang 
1962e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) {
1963e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_2g[0][rs];
1964e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] -= base;
1965e3037485SYan-Hsuan Chuang 	}
1966e3037485SYan-Hsuan Chuang 
1967e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) {
1968e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_5g[0][rs];
1969e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] -= base;
1970e3037485SYan-Hsuan Chuang 	}
1971e3037485SYan-Hsuan Chuang }
1972e3037485SYan-Hsuan Chuang 
1973e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_limit_config(struct rtw_hal *hal)
1974e3037485SYan-Hsuan Chuang {
1975e3037485SYan-Hsuan Chuang 	u8 regd, bw, rs;
1976e3037485SYan-Hsuan Chuang 
197793f68a86SZong-Zhe Yang 	/* default at channel 1 */
197893f68a86SZong-Zhe Yang 	hal->cch_by_bw[RTW_CHANNEL_WIDTH_20] = 1;
197993f68a86SZong-Zhe Yang 
1980e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
1981e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
1982e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
198343712199SYan-Hsuan Chuang 				__rtw_phy_tx_power_limit_config(hal, regd, bw, rs);
1984e3037485SYan-Hsuan Chuang }
1985e3037485SYan-Hsuan Chuang 
19860d350f0aSTzu-En Huang static void rtw_phy_init_tx_power_limit(struct rtw_dev *rtwdev,
198743712199SYan-Hsuan Chuang 					u8 regd, u8 bw, u8 rs)
1988e3037485SYan-Hsuan Chuang {
19890d350f0aSTzu-En Huang 	struct rtw_hal *hal = &rtwdev->hal;
19900d350f0aSTzu-En Huang 	s8 max_power_index = (s8)rtwdev->chip->max_power_index;
1991e3037485SYan-Hsuan Chuang 	u8 ch;
1992e3037485SYan-Hsuan Chuang 
1993e3037485SYan-Hsuan Chuang 	/* 2.4G channels */
1994e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++)
19950d350f0aSTzu-En Huang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] = max_power_index;
1996e3037485SYan-Hsuan Chuang 
1997e3037485SYan-Hsuan Chuang 	/* 5G channels */
1998e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++)
19990d350f0aSTzu-En Huang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] = max_power_index;
2000e3037485SYan-Hsuan Chuang }
2001e3037485SYan-Hsuan Chuang 
20020d350f0aSTzu-En Huang void rtw_phy_init_tx_power(struct rtw_dev *rtwdev)
2003e3037485SYan-Hsuan Chuang {
20040d350f0aSTzu-En Huang 	struct rtw_hal *hal = &rtwdev->hal;
2005e3037485SYan-Hsuan Chuang 	u8 regd, path, rate, rs, bw;
2006e3037485SYan-Hsuan Chuang 
2007e3037485SYan-Hsuan Chuang 	/* init tx power by rate offset */
2008e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
2009e3037485SYan-Hsuan Chuang 		for (rate = 0; rate < DESC_RATE_MAX; rate++) {
2010e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[path][rate] = 0;
2011e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[path][rate] = 0;
2012e3037485SYan-Hsuan Chuang 		}
2013e3037485SYan-Hsuan Chuang 	}
2014e3037485SYan-Hsuan Chuang 
2015e3037485SYan-Hsuan Chuang 	/* init tx power limit */
2016e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
2017e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
2018e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
20190d350f0aSTzu-En Huang 				rtw_phy_init_tx_power_limit(rtwdev, regd, bw,
20200d350f0aSTzu-En Huang 							    rs);
2021e3037485SYan-Hsuan Chuang }
2022c97ee3e0STzu-En Huang 
2023c97ee3e0STzu-En Huang void rtw_phy_config_swing_table(struct rtw_dev *rtwdev,
2024c97ee3e0STzu-En Huang 				struct rtw_swing_table *swing_table)
2025c97ee3e0STzu-En Huang {
2026c97ee3e0STzu-En Huang 	const struct rtw_pwr_track_tbl *tbl = rtwdev->chip->pwr_track_tbl;
2027c97ee3e0STzu-En Huang 	u8 channel = rtwdev->hal.current_channel;
2028c97ee3e0STzu-En Huang 
2029c97ee3e0STzu-En Huang 	if (IS_CH_2G_BAND(channel)) {
2030c97ee3e0STzu-En Huang 		if (rtwdev->dm_info.tx_rate <= DESC_RATE11M) {
2031c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_A] = tbl->pwrtrk_2g_ccka_p;
2032c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_A] = tbl->pwrtrk_2g_ccka_n;
2033c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_B] = tbl->pwrtrk_2g_cckb_p;
2034c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_B] = tbl->pwrtrk_2g_cckb_n;
2035c97ee3e0STzu-En Huang 		} else {
2036c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p;
2037c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n;
2038c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p;
2039c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n;
2040c97ee3e0STzu-En Huang 		}
2041c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel)) {
2042c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_1];
2043c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_1];
2044c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_1];
2045c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_1];
2046c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_3(channel)) {
2047c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_2];
2048c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_2];
2049c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_2];
2050c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_2];
2051c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_4(channel)) {
2052c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_3];
2053c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_3];
2054c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_3];
2055c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_3];
2056c97ee3e0STzu-En Huang 	} else {
2057c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p;
2058c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n;
2059c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p;
2060c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n;
2061c97ee3e0STzu-En Huang 	}
2062c97ee3e0STzu-En Huang }
2063c97ee3e0STzu-En Huang 
2064c97ee3e0STzu-En Huang void rtw_phy_pwrtrack_avg(struct rtw_dev *rtwdev, u8 thermal, u8 path)
2065c97ee3e0STzu-En Huang {
2066c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2067c97ee3e0STzu-En Huang 
2068c97ee3e0STzu-En Huang 	ewma_thermal_add(&dm_info->avg_thermal[path], thermal);
2069c97ee3e0STzu-En Huang 	dm_info->thermal_avg[path] =
2070c97ee3e0STzu-En Huang 		ewma_thermal_read(&dm_info->avg_thermal[path]);
2071c97ee3e0STzu-En Huang }
2072c97ee3e0STzu-En Huang 
2073c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_thermal_changed(struct rtw_dev *rtwdev, u8 thermal,
2074c97ee3e0STzu-En Huang 				      u8 path)
2075c97ee3e0STzu-En Huang {
2076c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2077c97ee3e0STzu-En Huang 	u8 avg = ewma_thermal_read(&dm_info->avg_thermal[path]);
2078c97ee3e0STzu-En Huang 
2079c97ee3e0STzu-En Huang 	if (avg == thermal)
2080c97ee3e0STzu-En Huang 		return false;
2081c97ee3e0STzu-En Huang 
2082c97ee3e0STzu-En Huang 	return true;
2083c97ee3e0STzu-En Huang }
2084c97ee3e0STzu-En Huang 
2085c97ee3e0STzu-En Huang u8 rtw_phy_pwrtrack_get_delta(struct rtw_dev *rtwdev, u8 path)
2086c97ee3e0STzu-En Huang {
2087c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2088c97ee3e0STzu-En Huang 	u8 therm_avg, therm_efuse, therm_delta;
2089c97ee3e0STzu-En Huang 
2090c97ee3e0STzu-En Huang 	therm_avg = dm_info->thermal_avg[path];
2091c97ee3e0STzu-En Huang 	therm_efuse = rtwdev->efuse.thermal_meter[path];
2092c97ee3e0STzu-En Huang 	therm_delta = abs(therm_avg - therm_efuse);
2093c97ee3e0STzu-En Huang 
2094c97ee3e0STzu-En Huang 	return min_t(u8, therm_delta, RTW_PWR_TRK_TBL_SZ - 1);
2095c97ee3e0STzu-En Huang }
2096c97ee3e0STzu-En Huang 
2097c97ee3e0STzu-En Huang s8 rtw_phy_pwrtrack_get_pwridx(struct rtw_dev *rtwdev,
2098c97ee3e0STzu-En Huang 			       struct rtw_swing_table *swing_table,
2099c97ee3e0STzu-En Huang 			       u8 tbl_path, u8 therm_path, u8 delta)
2100c97ee3e0STzu-En Huang {
2101c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2102c97ee3e0STzu-En Huang 	const u8 *delta_swing_table_idx_pos;
2103c97ee3e0STzu-En Huang 	const u8 *delta_swing_table_idx_neg;
2104c97ee3e0STzu-En Huang 
2105c97ee3e0STzu-En Huang 	if (delta >= RTW_PWR_TRK_TBL_SZ) {
2106c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "power track table overflow\n");
2107c97ee3e0STzu-En Huang 		return 0;
2108c97ee3e0STzu-En Huang 	}
2109c97ee3e0STzu-En Huang 
2110baff8da6SColin Ian King 	if (!swing_table) {
2111c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "swing table not configured\n");
2112c97ee3e0STzu-En Huang 		return 0;
2113c97ee3e0STzu-En Huang 	}
2114c97ee3e0STzu-En Huang 
2115c97ee3e0STzu-En Huang 	delta_swing_table_idx_pos = swing_table->p[tbl_path];
2116c97ee3e0STzu-En Huang 	delta_swing_table_idx_neg = swing_table->n[tbl_path];
2117c97ee3e0STzu-En Huang 
2118c97ee3e0STzu-En Huang 	if (!delta_swing_table_idx_pos || !delta_swing_table_idx_neg) {
2119c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "invalid swing table index\n");
2120c97ee3e0STzu-En Huang 		return 0;
2121c97ee3e0STzu-En Huang 	}
2122c97ee3e0STzu-En Huang 
2123c97ee3e0STzu-En Huang 	if (dm_info->thermal_avg[therm_path] >
2124c97ee3e0STzu-En Huang 	    rtwdev->efuse.thermal_meter[therm_path])
2125c97ee3e0STzu-En Huang 		return delta_swing_table_idx_pos[delta];
2126c97ee3e0STzu-En Huang 	else
2127c97ee3e0STzu-En Huang 		return -delta_swing_table_idx_neg[delta];
2128c97ee3e0STzu-En Huang }
2129c97ee3e0STzu-En Huang 
2130c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_need_iqk(struct rtw_dev *rtwdev)
2131c97ee3e0STzu-En Huang {
2132c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2133c97ee3e0STzu-En Huang 	u8 delta_iqk;
2134c97ee3e0STzu-En Huang 
2135c97ee3e0STzu-En Huang 	delta_iqk = abs(dm_info->thermal_avg[0] - dm_info->thermal_meter_k);
2136c97ee3e0STzu-En Huang 	if (delta_iqk >= rtwdev->chip->iqk_threshold) {
2137c97ee3e0STzu-En Huang 		dm_info->thermal_meter_k = dm_info->thermal_avg[0];
2138c97ee3e0STzu-En Huang 		return true;
2139c97ee3e0STzu-En Huang 	}
2140c97ee3e0STzu-En Huang 	return false;
2141c97ee3e0STzu-En Huang }
2142