1e3037485SYan-Hsuan Chuang // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause 2e3037485SYan-Hsuan Chuang /* Copyright(c) 2018-2019 Realtek Corporation 3e3037485SYan-Hsuan Chuang */ 4e3037485SYan-Hsuan Chuang 5e3037485SYan-Hsuan Chuang #include <linux/bcd.h> 6e3037485SYan-Hsuan Chuang 7e3037485SYan-Hsuan Chuang #include "main.h" 8e3037485SYan-Hsuan Chuang #include "reg.h" 9e3037485SYan-Hsuan Chuang #include "fw.h" 10e3037485SYan-Hsuan Chuang #include "phy.h" 11e3037485SYan-Hsuan Chuang #include "debug.h" 12e3037485SYan-Hsuan Chuang 13e3037485SYan-Hsuan Chuang struct phy_cfg_pair { 14e3037485SYan-Hsuan Chuang u32 addr; 15e3037485SYan-Hsuan Chuang u32 data; 16e3037485SYan-Hsuan Chuang }; 17e3037485SYan-Hsuan Chuang 18e3037485SYan-Hsuan Chuang union phy_table_tile { 19e3037485SYan-Hsuan Chuang struct rtw_phy_cond cond; 20e3037485SYan-Hsuan Chuang struct phy_cfg_pair cfg; 21e3037485SYan-Hsuan Chuang }; 22e3037485SYan-Hsuan Chuang 23e3037485SYan-Hsuan Chuang static const u32 db_invert_table[12][8] = { 24e3037485SYan-Hsuan Chuang {10, 13, 16, 20, 25e3037485SYan-Hsuan Chuang 25, 32, 40, 50}, 26e3037485SYan-Hsuan Chuang {64, 80, 101, 128, 27e3037485SYan-Hsuan Chuang 160, 201, 256, 318}, 28e3037485SYan-Hsuan Chuang {401, 505, 635, 800, 29e3037485SYan-Hsuan Chuang 1007, 1268, 1596, 2010}, 30e3037485SYan-Hsuan Chuang {316, 398, 501, 631, 31e3037485SYan-Hsuan Chuang 794, 1000, 1259, 1585}, 32e3037485SYan-Hsuan Chuang {1995, 2512, 3162, 3981, 33e3037485SYan-Hsuan Chuang 5012, 6310, 7943, 10000}, 34e3037485SYan-Hsuan Chuang {12589, 15849, 19953, 25119, 35e3037485SYan-Hsuan Chuang 31623, 39811, 50119, 63098}, 36e3037485SYan-Hsuan Chuang {79433, 100000, 125893, 158489, 37e3037485SYan-Hsuan Chuang 199526, 251189, 316228, 398107}, 38e3037485SYan-Hsuan Chuang {501187, 630957, 794328, 1000000, 39e3037485SYan-Hsuan Chuang 1258925, 1584893, 1995262, 2511886}, 40e3037485SYan-Hsuan Chuang {3162278, 3981072, 5011872, 6309573, 41e3037485SYan-Hsuan Chuang 7943282, 1000000, 12589254, 15848932}, 42e3037485SYan-Hsuan Chuang {19952623, 25118864, 31622777, 39810717, 43e3037485SYan-Hsuan Chuang 50118723, 63095734, 79432823, 100000000}, 44e3037485SYan-Hsuan Chuang {125892541, 158489319, 199526232, 251188643, 45e3037485SYan-Hsuan Chuang 316227766, 398107171, 501187234, 630957345}, 46e3037485SYan-Hsuan Chuang {794328235, 1000000000, 1258925412, 1584893192, 47e3037485SYan-Hsuan Chuang 1995262315, 2511886432U, 3162277660U, 3981071706U} 48e3037485SYan-Hsuan Chuang }; 49e3037485SYan-Hsuan Chuang 50fa6dfe6bSYan-Hsuan Chuang u8 rtw_cck_rates[] = { DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M, DESC_RATE11M }; 51fa6dfe6bSYan-Hsuan Chuang u8 rtw_ofdm_rates[] = { 52fa6dfe6bSYan-Hsuan Chuang DESC_RATE6M, DESC_RATE9M, DESC_RATE12M, 53fa6dfe6bSYan-Hsuan Chuang DESC_RATE18M, DESC_RATE24M, DESC_RATE36M, 54fa6dfe6bSYan-Hsuan Chuang DESC_RATE48M, DESC_RATE54M 55fa6dfe6bSYan-Hsuan Chuang }; 56fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_1s_rates[] = { 57fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2, 58fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5, 59fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS6, DESC_RATEMCS7 60fa6dfe6bSYan-Hsuan Chuang }; 61fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_2s_rates[] = { 62fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS8, DESC_RATEMCS9, DESC_RATEMCS10, 63fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS11, DESC_RATEMCS12, DESC_RATEMCS13, 64fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS14, DESC_RATEMCS15 65fa6dfe6bSYan-Hsuan Chuang }; 66fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_1s_rates[] = { 67fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1, 68fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3, 69fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5, 70fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7, 71fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9 72fa6dfe6bSYan-Hsuan Chuang }; 73fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_2s_rates[] = { 74fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1, 75fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3, 76fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5, 77fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7, 78fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9 79fa6dfe6bSYan-Hsuan Chuang }; 80fa6dfe6bSYan-Hsuan Chuang u8 *rtw_rate_section[RTW_RATE_SECTION_MAX] = { 81fa6dfe6bSYan-Hsuan Chuang rtw_cck_rates, rtw_ofdm_rates, 82fa6dfe6bSYan-Hsuan Chuang rtw_ht_1s_rates, rtw_ht_2s_rates, 83fa6dfe6bSYan-Hsuan Chuang rtw_vht_1s_rates, rtw_vht_2s_rates 84fa6dfe6bSYan-Hsuan Chuang }; 85449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_rate_section); 86449be866SZong-Zhe Yang 87fa6dfe6bSYan-Hsuan Chuang u8 rtw_rate_size[RTW_RATE_SECTION_MAX] = { 88fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_cck_rates), 89fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_ofdm_rates), 90fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_ht_1s_rates), 91fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_ht_2s_rates), 92fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_vht_1s_rates), 93fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_vht_2s_rates) 94fa6dfe6bSYan-Hsuan Chuang }; 95449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_rate_size); 96449be866SZong-Zhe Yang 97fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_cck_size = ARRAY_SIZE(rtw_cck_rates); 98fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ofdm_size = ARRAY_SIZE(rtw_ofdm_rates); 99fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_1s_size = ARRAY_SIZE(rtw_ht_1s_rates); 100fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_2s_size = ARRAY_SIZE(rtw_ht_2s_rates); 101fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_1s_size = ARRAY_SIZE(rtw_vht_1s_rates); 102fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_2s_size = ARRAY_SIZE(rtw_vht_2s_rates); 103fa6dfe6bSYan-Hsuan Chuang 104e3037485SYan-Hsuan Chuang enum rtw_phy_band_type { 105e3037485SYan-Hsuan Chuang PHY_BAND_2G = 0, 106e3037485SYan-Hsuan Chuang PHY_BAND_5G = 1, 107e3037485SYan-Hsuan Chuang }; 108e3037485SYan-Hsuan Chuang 109479c4ee9STzu-En Huang static void rtw_phy_cck_pd_init(struct rtw_dev *rtwdev) 110479c4ee9STzu-En Huang { 111479c4ee9STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 112479c4ee9STzu-En Huang u8 i, j; 113479c4ee9STzu-En Huang 114479c4ee9STzu-En Huang for (i = 0; i <= RTW_CHANNEL_WIDTH_40; i++) { 115479c4ee9STzu-En Huang for (j = 0; j < RTW_RF_PATH_MAX; j++) 11618a0696eSTzu-En Huang dm_info->cck_pd_lv[i][j] = CCK_PD_LV0; 117479c4ee9STzu-En Huang } 118479c4ee9STzu-En Huang 119479c4ee9STzu-En Huang dm_info->cck_fa_avg = CCK_FA_AVG_RESET; 120479c4ee9STzu-En Huang } 121479c4ee9STzu-En Huang 122e3037485SYan-Hsuan Chuang void rtw_phy_init(struct rtw_dev *rtwdev) 123e3037485SYan-Hsuan Chuang { 124e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 125e3037485SYan-Hsuan Chuang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 126e3037485SYan-Hsuan Chuang u32 addr, mask; 127e3037485SYan-Hsuan Chuang 128e3037485SYan-Hsuan Chuang dm_info->fa_history[3] = 0; 129e3037485SYan-Hsuan Chuang dm_info->fa_history[2] = 0; 130e3037485SYan-Hsuan Chuang dm_info->fa_history[1] = 0; 131e3037485SYan-Hsuan Chuang dm_info->fa_history[0] = 0; 132e3037485SYan-Hsuan Chuang dm_info->igi_bitmap = 0; 133e3037485SYan-Hsuan Chuang dm_info->igi_history[3] = 0; 134e3037485SYan-Hsuan Chuang dm_info->igi_history[2] = 0; 135e3037485SYan-Hsuan Chuang dm_info->igi_history[1] = 0; 136e3037485SYan-Hsuan Chuang 137e3037485SYan-Hsuan Chuang addr = chip->dig[0].addr; 138e3037485SYan-Hsuan Chuang mask = chip->dig[0].mask; 139e3037485SYan-Hsuan Chuang dm_info->igi_history[0] = rtw_read32_mask(rtwdev, addr, mask); 140479c4ee9STzu-En Huang rtw_phy_cck_pd_init(rtwdev); 1411d229e88SPing-Ke Shih 1421d229e88SPing-Ke Shih dm_info->iqk.done = false; 143e3037485SYan-Hsuan Chuang } 144449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_init); 145e3037485SYan-Hsuan Chuang 146e3037485SYan-Hsuan Chuang void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi) 147e3037485SYan-Hsuan Chuang { 148e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 149e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 150fc637a86SPing-Ke Shih const struct rtw_hw_reg *dig_cck = &chip->dig_cck[0]; 151e3037485SYan-Hsuan Chuang u32 addr, mask; 152e3037485SYan-Hsuan Chuang u8 path; 153e3037485SYan-Hsuan Chuang 154fc637a86SPing-Ke Shih if (dig_cck) 155fc637a86SPing-Ke Shih rtw_write32_mask(rtwdev, dig_cck->addr, dig_cck->mask, igi >> 1); 156fc637a86SPing-Ke Shih 157e3037485SYan-Hsuan Chuang for (path = 0; path < hal->rf_path_num; path++) { 158e3037485SYan-Hsuan Chuang addr = chip->dig[path].addr; 159e3037485SYan-Hsuan Chuang mask = chip->dig[path].mask; 160e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, addr, mask, igi); 161e3037485SYan-Hsuan Chuang } 162e3037485SYan-Hsuan Chuang } 163e3037485SYan-Hsuan Chuang 164e3037485SYan-Hsuan Chuang static void rtw_phy_stat_false_alarm(struct rtw_dev *rtwdev) 165e3037485SYan-Hsuan Chuang { 166e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 167e3037485SYan-Hsuan Chuang 168e3037485SYan-Hsuan Chuang chip->ops->false_alarm_statistics(rtwdev); 169e3037485SYan-Hsuan Chuang } 170e3037485SYan-Hsuan Chuang 171e3037485SYan-Hsuan Chuang #define RA_FLOOR_TABLE_SIZE 7 172e3037485SYan-Hsuan Chuang #define RA_FLOOR_UP_GAP 3 173e3037485SYan-Hsuan Chuang 174e3037485SYan-Hsuan Chuang static u8 rtw_phy_get_rssi_level(u8 old_level, u8 rssi) 175e3037485SYan-Hsuan Chuang { 176e3037485SYan-Hsuan Chuang u8 table[RA_FLOOR_TABLE_SIZE] = {20, 34, 38, 42, 46, 50, 100}; 177e3037485SYan-Hsuan Chuang u8 new_level = 0; 178e3037485SYan-Hsuan Chuang int i; 179e3037485SYan-Hsuan Chuang 180e3037485SYan-Hsuan Chuang for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) 181e3037485SYan-Hsuan Chuang if (i >= old_level) 182e3037485SYan-Hsuan Chuang table[i] += RA_FLOOR_UP_GAP; 183e3037485SYan-Hsuan Chuang 184e3037485SYan-Hsuan Chuang for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) { 185e3037485SYan-Hsuan Chuang if (rssi < table[i]) { 186e3037485SYan-Hsuan Chuang new_level = i; 187e3037485SYan-Hsuan Chuang break; 188e3037485SYan-Hsuan Chuang } 189e3037485SYan-Hsuan Chuang } 190e3037485SYan-Hsuan Chuang 191e3037485SYan-Hsuan Chuang return new_level; 192e3037485SYan-Hsuan Chuang } 193e3037485SYan-Hsuan Chuang 194e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data { 195e3037485SYan-Hsuan Chuang struct rtw_dev *rtwdev; 196e3037485SYan-Hsuan Chuang u8 min_rssi; 197e3037485SYan-Hsuan Chuang }; 198e3037485SYan-Hsuan Chuang 199e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi_iter(void *data, struct ieee80211_sta *sta) 200e3037485SYan-Hsuan Chuang { 201e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data *iter_data = data; 202e3037485SYan-Hsuan Chuang struct rtw_dev *rtwdev = iter_data->rtwdev; 203e3037485SYan-Hsuan Chuang struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv; 204a24bad74SYan-Hsuan Chuang u8 rssi; 205e3037485SYan-Hsuan Chuang 206e3037485SYan-Hsuan Chuang rssi = ewma_rssi_read(&si->avg_rssi); 207a24bad74SYan-Hsuan Chuang si->rssi_level = rtw_phy_get_rssi_level(si->rssi_level, rssi); 208e3037485SYan-Hsuan Chuang 209e3037485SYan-Hsuan Chuang rtw_fw_send_rssi_info(rtwdev, si); 210e3037485SYan-Hsuan Chuang 211e3037485SYan-Hsuan Chuang iter_data->min_rssi = min_t(u8, rssi, iter_data->min_rssi); 212e3037485SYan-Hsuan Chuang } 213e3037485SYan-Hsuan Chuang 214e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi(struct rtw_dev *rtwdev) 215e3037485SYan-Hsuan Chuang { 216e3037485SYan-Hsuan Chuang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 217e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data data = {}; 218e3037485SYan-Hsuan Chuang 219e3037485SYan-Hsuan Chuang data.rtwdev = rtwdev; 220e3037485SYan-Hsuan Chuang data.min_rssi = U8_MAX; 221e3037485SYan-Hsuan Chuang rtw_iterate_stas_atomic(rtwdev, rtw_phy_stat_rssi_iter, &data); 222e3037485SYan-Hsuan Chuang 223e3037485SYan-Hsuan Chuang dm_info->pre_min_rssi = dm_info->min_rssi; 224e3037485SYan-Hsuan Chuang dm_info->min_rssi = data.min_rssi; 225e3037485SYan-Hsuan Chuang } 226e3037485SYan-Hsuan Chuang 227082a36dcSTsang-Shian Lin static void rtw_phy_stat_rate_cnt(struct rtw_dev *rtwdev) 228082a36dcSTsang-Shian Lin { 229082a36dcSTsang-Shian Lin struct rtw_dm_info *dm_info = &rtwdev->dm_info; 230082a36dcSTsang-Shian Lin 231082a36dcSTsang-Shian Lin dm_info->last_pkt_count = dm_info->cur_pkt_count; 232082a36dcSTsang-Shian Lin memset(&dm_info->cur_pkt_count, 0, sizeof(dm_info->cur_pkt_count)); 233082a36dcSTsang-Shian Lin } 234082a36dcSTsang-Shian Lin 235e3037485SYan-Hsuan Chuang static void rtw_phy_statistics(struct rtw_dev *rtwdev) 236e3037485SYan-Hsuan Chuang { 237e3037485SYan-Hsuan Chuang rtw_phy_stat_rssi(rtwdev); 238e3037485SYan-Hsuan Chuang rtw_phy_stat_false_alarm(rtwdev); 239082a36dcSTsang-Shian Lin rtw_phy_stat_rate_cnt(rtwdev); 240e3037485SYan-Hsuan Chuang } 241e3037485SYan-Hsuan Chuang 242e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_LOW 250 243e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_HIGH 500 244e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_EXTRA_HIGH 750 245e3037485SYan-Hsuan Chuang #define DIG_PERF_MAX 0x5a 246e3037485SYan-Hsuan Chuang #define DIG_PERF_MID 0x40 247e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_LOW 2000 248e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_HIGH 4000 249e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_EXTRA_HIGH 5000 250e3037485SYan-Hsuan Chuang #define DIG_CVRG_MAX 0x2a 251e3037485SYan-Hsuan Chuang #define DIG_CVRG_MID 0x26 252e3037485SYan-Hsuan Chuang #define DIG_CVRG_MIN 0x1c 253e3037485SYan-Hsuan Chuang #define DIG_RSSI_GAIN_OFFSET 15 254e3037485SYan-Hsuan Chuang 255e3037485SYan-Hsuan Chuang static bool 256e3037485SYan-Hsuan Chuang rtw_phy_dig_check_damping(struct rtw_dm_info *dm_info) 257e3037485SYan-Hsuan Chuang { 258e3037485SYan-Hsuan Chuang u16 fa_lo = DIG_PERF_FA_TH_LOW; 259e3037485SYan-Hsuan Chuang u16 fa_hi = DIG_PERF_FA_TH_HIGH; 260e3037485SYan-Hsuan Chuang u16 *fa_history; 261e3037485SYan-Hsuan Chuang u8 *igi_history; 262e3037485SYan-Hsuan Chuang u8 damping_rssi; 263e3037485SYan-Hsuan Chuang u8 min_rssi; 264e3037485SYan-Hsuan Chuang u8 diff; 265e3037485SYan-Hsuan Chuang u8 igi_bitmap; 266e3037485SYan-Hsuan Chuang bool damping = false; 267e3037485SYan-Hsuan Chuang 268e3037485SYan-Hsuan Chuang min_rssi = dm_info->min_rssi; 269e3037485SYan-Hsuan Chuang if (dm_info->damping) { 270e3037485SYan-Hsuan Chuang damping_rssi = dm_info->damping_rssi; 271e3037485SYan-Hsuan Chuang diff = min_rssi > damping_rssi ? min_rssi - damping_rssi : 272e3037485SYan-Hsuan Chuang damping_rssi - min_rssi; 273e3037485SYan-Hsuan Chuang if (diff > 3 || dm_info->damping_cnt++ > 20) { 274e3037485SYan-Hsuan Chuang dm_info->damping = false; 275e3037485SYan-Hsuan Chuang return false; 276e3037485SYan-Hsuan Chuang } 277e3037485SYan-Hsuan Chuang 278e3037485SYan-Hsuan Chuang return true; 279e3037485SYan-Hsuan Chuang } 280e3037485SYan-Hsuan Chuang 281e3037485SYan-Hsuan Chuang igi_history = dm_info->igi_history; 282e3037485SYan-Hsuan Chuang fa_history = dm_info->fa_history; 283e3037485SYan-Hsuan Chuang igi_bitmap = dm_info->igi_bitmap & 0xf; 284e3037485SYan-Hsuan Chuang switch (igi_bitmap) { 285e3037485SYan-Hsuan Chuang case 5: 286e3037485SYan-Hsuan Chuang /* down -> up -> down -> up */ 287e3037485SYan-Hsuan Chuang if (igi_history[0] > igi_history[1] && 288e3037485SYan-Hsuan Chuang igi_history[2] > igi_history[3] && 289e3037485SYan-Hsuan Chuang igi_history[0] - igi_history[1] >= 2 && 290e3037485SYan-Hsuan Chuang igi_history[2] - igi_history[3] >= 2 && 291e3037485SYan-Hsuan Chuang fa_history[0] > fa_hi && fa_history[1] < fa_lo && 292e3037485SYan-Hsuan Chuang fa_history[2] > fa_hi && fa_history[3] < fa_lo) 293e3037485SYan-Hsuan Chuang damping = true; 294e3037485SYan-Hsuan Chuang break; 295e3037485SYan-Hsuan Chuang case 9: 296e3037485SYan-Hsuan Chuang /* up -> down -> down -> up */ 297e3037485SYan-Hsuan Chuang if (igi_history[0] > igi_history[1] && 298e3037485SYan-Hsuan Chuang igi_history[3] > igi_history[2] && 299e3037485SYan-Hsuan Chuang igi_history[0] - igi_history[1] >= 4 && 300e3037485SYan-Hsuan Chuang igi_history[3] - igi_history[2] >= 2 && 301e3037485SYan-Hsuan Chuang fa_history[0] > fa_hi && fa_history[1] < fa_lo && 302e3037485SYan-Hsuan Chuang fa_history[2] < fa_lo && fa_history[3] > fa_hi) 303e3037485SYan-Hsuan Chuang damping = true; 304e3037485SYan-Hsuan Chuang break; 305e3037485SYan-Hsuan Chuang default: 306e3037485SYan-Hsuan Chuang return false; 307e3037485SYan-Hsuan Chuang } 308e3037485SYan-Hsuan Chuang 309e3037485SYan-Hsuan Chuang if (damping) { 310e3037485SYan-Hsuan Chuang dm_info->damping = true; 311e3037485SYan-Hsuan Chuang dm_info->damping_cnt = 0; 312e3037485SYan-Hsuan Chuang dm_info->damping_rssi = min_rssi; 313e3037485SYan-Hsuan Chuang } 314e3037485SYan-Hsuan Chuang 315e3037485SYan-Hsuan Chuang return damping; 316e3037485SYan-Hsuan Chuang } 317e3037485SYan-Hsuan Chuang 318e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_boundary(struct rtw_dm_info *dm_info, 319e3037485SYan-Hsuan Chuang u8 *upper, u8 *lower, bool linked) 320e3037485SYan-Hsuan Chuang { 321e3037485SYan-Hsuan Chuang u8 dig_max, dig_min, dig_mid; 322e3037485SYan-Hsuan Chuang u8 min_rssi; 323e3037485SYan-Hsuan Chuang 324e3037485SYan-Hsuan Chuang if (linked) { 325e3037485SYan-Hsuan Chuang dig_max = DIG_PERF_MAX; 326e3037485SYan-Hsuan Chuang dig_mid = DIG_PERF_MID; 327e3037485SYan-Hsuan Chuang /* 22B=0x1c, 22C=0x20 */ 328e3037485SYan-Hsuan Chuang dig_min = 0x1c; 329e3037485SYan-Hsuan Chuang min_rssi = max_t(u8, dm_info->min_rssi, dig_min); 330e3037485SYan-Hsuan Chuang } else { 331e3037485SYan-Hsuan Chuang dig_max = DIG_CVRG_MAX; 332e3037485SYan-Hsuan Chuang dig_mid = DIG_CVRG_MID; 333e3037485SYan-Hsuan Chuang dig_min = DIG_CVRG_MIN; 334e3037485SYan-Hsuan Chuang min_rssi = dig_min; 335e3037485SYan-Hsuan Chuang } 336e3037485SYan-Hsuan Chuang 337e3037485SYan-Hsuan Chuang /* DIG MAX should be bounded by minimum RSSI with offset +15 */ 338e3037485SYan-Hsuan Chuang dig_max = min_t(u8, dig_max, min_rssi + DIG_RSSI_GAIN_OFFSET); 339e3037485SYan-Hsuan Chuang 340e3037485SYan-Hsuan Chuang *lower = clamp_t(u8, min_rssi, dig_min, dig_mid); 341e3037485SYan-Hsuan Chuang *upper = clamp_t(u8, *lower + DIG_RSSI_GAIN_OFFSET, dig_min, dig_max); 342e3037485SYan-Hsuan Chuang } 343e3037485SYan-Hsuan Chuang 344e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_threshold(struct rtw_dm_info *dm_info, 345e3037485SYan-Hsuan Chuang u16 *fa_th, u8 *step, bool linked) 346e3037485SYan-Hsuan Chuang { 347e3037485SYan-Hsuan Chuang u8 min_rssi, pre_min_rssi; 348e3037485SYan-Hsuan Chuang 349e3037485SYan-Hsuan Chuang min_rssi = dm_info->min_rssi; 350e3037485SYan-Hsuan Chuang pre_min_rssi = dm_info->pre_min_rssi; 351e3037485SYan-Hsuan Chuang step[0] = 4; 352e3037485SYan-Hsuan Chuang step[1] = 3; 353e3037485SYan-Hsuan Chuang step[2] = 2; 354e3037485SYan-Hsuan Chuang 355e3037485SYan-Hsuan Chuang if (linked) { 356e3037485SYan-Hsuan Chuang fa_th[0] = DIG_PERF_FA_TH_EXTRA_HIGH; 357e3037485SYan-Hsuan Chuang fa_th[1] = DIG_PERF_FA_TH_HIGH; 358e3037485SYan-Hsuan Chuang fa_th[2] = DIG_PERF_FA_TH_LOW; 359e3037485SYan-Hsuan Chuang if (pre_min_rssi > min_rssi) { 360e3037485SYan-Hsuan Chuang step[0] = 6; 361e3037485SYan-Hsuan Chuang step[1] = 4; 362e3037485SYan-Hsuan Chuang step[2] = 2; 363e3037485SYan-Hsuan Chuang } 364e3037485SYan-Hsuan Chuang } else { 365e3037485SYan-Hsuan Chuang fa_th[0] = DIG_CVRG_FA_TH_EXTRA_HIGH; 366e3037485SYan-Hsuan Chuang fa_th[1] = DIG_CVRG_FA_TH_HIGH; 367e3037485SYan-Hsuan Chuang fa_th[2] = DIG_CVRG_FA_TH_LOW; 368e3037485SYan-Hsuan Chuang } 369e3037485SYan-Hsuan Chuang } 370e3037485SYan-Hsuan Chuang 371e3037485SYan-Hsuan Chuang static void rtw_phy_dig_recorder(struct rtw_dm_info *dm_info, u8 igi, u16 fa) 372e3037485SYan-Hsuan Chuang { 373e3037485SYan-Hsuan Chuang u8 *igi_history; 374e3037485SYan-Hsuan Chuang u16 *fa_history; 375e3037485SYan-Hsuan Chuang u8 igi_bitmap; 376e3037485SYan-Hsuan Chuang bool up; 377e3037485SYan-Hsuan Chuang 378e3037485SYan-Hsuan Chuang igi_bitmap = dm_info->igi_bitmap << 1 & 0xfe; 379e3037485SYan-Hsuan Chuang igi_history = dm_info->igi_history; 380e3037485SYan-Hsuan Chuang fa_history = dm_info->fa_history; 381e3037485SYan-Hsuan Chuang 382e3037485SYan-Hsuan Chuang up = igi > igi_history[0]; 383e3037485SYan-Hsuan Chuang igi_bitmap |= up; 384e3037485SYan-Hsuan Chuang 385e3037485SYan-Hsuan Chuang igi_history[3] = igi_history[2]; 386e3037485SYan-Hsuan Chuang igi_history[2] = igi_history[1]; 387e3037485SYan-Hsuan Chuang igi_history[1] = igi_history[0]; 388e3037485SYan-Hsuan Chuang igi_history[0] = igi; 389e3037485SYan-Hsuan Chuang 390e3037485SYan-Hsuan Chuang fa_history[3] = fa_history[2]; 391e3037485SYan-Hsuan Chuang fa_history[2] = fa_history[1]; 392e3037485SYan-Hsuan Chuang fa_history[1] = fa_history[0]; 393e3037485SYan-Hsuan Chuang fa_history[0] = fa; 394e3037485SYan-Hsuan Chuang 395e3037485SYan-Hsuan Chuang dm_info->igi_bitmap = igi_bitmap; 396e3037485SYan-Hsuan Chuang } 397e3037485SYan-Hsuan Chuang 398e3037485SYan-Hsuan Chuang static void rtw_phy_dig(struct rtw_dev *rtwdev) 399e3037485SYan-Hsuan Chuang { 400e3037485SYan-Hsuan Chuang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 401e3037485SYan-Hsuan Chuang u8 upper_bound, lower_bound; 402e3037485SYan-Hsuan Chuang u8 pre_igi, cur_igi; 403e3037485SYan-Hsuan Chuang u16 fa_th[3], fa_cnt; 404e3037485SYan-Hsuan Chuang u8 level; 405e3037485SYan-Hsuan Chuang u8 step[3]; 406e3037485SYan-Hsuan Chuang bool linked; 407e3037485SYan-Hsuan Chuang 4083c519605SYan-Hsuan Chuang if (test_bit(RTW_FLAG_DIG_DISABLE, rtwdev->flags)) 409e3037485SYan-Hsuan Chuang return; 410e3037485SYan-Hsuan Chuang 411e3037485SYan-Hsuan Chuang if (rtw_phy_dig_check_damping(dm_info)) 412e3037485SYan-Hsuan Chuang return; 413e3037485SYan-Hsuan Chuang 414e3037485SYan-Hsuan Chuang linked = !!rtwdev->sta_cnt; 415e3037485SYan-Hsuan Chuang 416e3037485SYan-Hsuan Chuang fa_cnt = dm_info->total_fa_cnt; 417e3037485SYan-Hsuan Chuang pre_igi = dm_info->igi_history[0]; 418e3037485SYan-Hsuan Chuang 419e3037485SYan-Hsuan Chuang rtw_phy_dig_get_threshold(dm_info, fa_th, step, linked); 420e3037485SYan-Hsuan Chuang 421e3037485SYan-Hsuan Chuang /* test the false alarm count from the highest threshold level first, 422e3037485SYan-Hsuan Chuang * and increase it by corresponding step size 423e3037485SYan-Hsuan Chuang * 424e3037485SYan-Hsuan Chuang * note that the step size is offset by -2, compensate it afterall 425e3037485SYan-Hsuan Chuang */ 426e3037485SYan-Hsuan Chuang cur_igi = pre_igi; 427e3037485SYan-Hsuan Chuang for (level = 0; level < 3; level++) { 428e3037485SYan-Hsuan Chuang if (fa_cnt > fa_th[level]) { 429e3037485SYan-Hsuan Chuang cur_igi += step[level]; 430e3037485SYan-Hsuan Chuang break; 431e3037485SYan-Hsuan Chuang } 432e3037485SYan-Hsuan Chuang } 433e3037485SYan-Hsuan Chuang cur_igi -= 2; 434e3037485SYan-Hsuan Chuang 435e3037485SYan-Hsuan Chuang /* calculate the upper/lower bound by the minimum rssi we have among 436e3037485SYan-Hsuan Chuang * the peers connected with us, meanwhile make sure the igi value does 437e3037485SYan-Hsuan Chuang * not beyond the hardware limitation 438e3037485SYan-Hsuan Chuang */ 439e3037485SYan-Hsuan Chuang rtw_phy_dig_get_boundary(dm_info, &upper_bound, &lower_bound, linked); 440e3037485SYan-Hsuan Chuang cur_igi = clamp_t(u8, cur_igi, lower_bound, upper_bound); 441e3037485SYan-Hsuan Chuang 442e3037485SYan-Hsuan Chuang /* record current igi value and false alarm statistics for further 443e3037485SYan-Hsuan Chuang * damping checks, and record the trend of igi values 444e3037485SYan-Hsuan Chuang */ 445e3037485SYan-Hsuan Chuang rtw_phy_dig_recorder(dm_info, cur_igi, fa_cnt); 446e3037485SYan-Hsuan Chuang 447e3037485SYan-Hsuan Chuang if (cur_igi != pre_igi) 448e3037485SYan-Hsuan Chuang rtw_phy_dig_write(rtwdev, cur_igi); 449e3037485SYan-Hsuan Chuang } 450e3037485SYan-Hsuan Chuang 451e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update_iter(void *data, struct ieee80211_sta *sta) 452e3037485SYan-Hsuan Chuang { 453e3037485SYan-Hsuan Chuang struct rtw_dev *rtwdev = data; 454e3037485SYan-Hsuan Chuang struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv; 455e3037485SYan-Hsuan Chuang 456e3037485SYan-Hsuan Chuang rtw_update_sta_info(rtwdev, si); 457e3037485SYan-Hsuan Chuang } 458e3037485SYan-Hsuan Chuang 459e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update(struct rtw_dev *rtwdev) 460e3037485SYan-Hsuan Chuang { 461e3037485SYan-Hsuan Chuang if (rtwdev->watch_dog_cnt & 0x3) 462e3037485SYan-Hsuan Chuang return; 463e3037485SYan-Hsuan Chuang 464e3037485SYan-Hsuan Chuang rtw_iterate_stas_atomic(rtwdev, rtw_phy_ra_info_update_iter, rtwdev); 465e3037485SYan-Hsuan Chuang } 466e3037485SYan-Hsuan Chuang 4675227c2eeSTzu-En Huang static void rtw_phy_dpk_track(struct rtw_dev *rtwdev) 4685227c2eeSTzu-En Huang { 4695227c2eeSTzu-En Huang struct rtw_chip_info *chip = rtwdev->chip; 4705227c2eeSTzu-En Huang 4715227c2eeSTzu-En Huang if (chip->ops->dpk_track) 4725227c2eeSTzu-En Huang chip->ops->dpk_track(rtwdev); 4735227c2eeSTzu-En Huang } 4745227c2eeSTzu-En Huang 475479c4ee9STzu-En Huang #define CCK_PD_FA_LV1_MIN 1000 476479c4ee9STzu-En Huang #define CCK_PD_FA_LV0_MAX 500 477479c4ee9STzu-En Huang 478479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_unlink(struct rtw_dev *rtwdev) 479479c4ee9STzu-En Huang { 480479c4ee9STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 481479c4ee9STzu-En Huang u32 cck_fa_avg = dm_info->cck_fa_avg; 482479c4ee9STzu-En Huang 483479c4ee9STzu-En Huang if (cck_fa_avg > CCK_PD_FA_LV1_MIN) 48418a0696eSTzu-En Huang return CCK_PD_LV1; 485479c4ee9STzu-En Huang 486479c4ee9STzu-En Huang if (cck_fa_avg < CCK_PD_FA_LV0_MAX) 48718a0696eSTzu-En Huang return CCK_PD_LV0; 488479c4ee9STzu-En Huang 489479c4ee9STzu-En Huang return CCK_PD_LV_MAX; 490479c4ee9STzu-En Huang } 491479c4ee9STzu-En Huang 492479c4ee9STzu-En Huang #define CCK_PD_IGI_LV4_VAL 0x38 493479c4ee9STzu-En Huang #define CCK_PD_IGI_LV3_VAL 0x2a 494479c4ee9STzu-En Huang #define CCK_PD_IGI_LV2_VAL 0x24 495479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV4_VAL 32 496479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV3_VAL 32 497479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV2_VAL 24 498479c4ee9STzu-En Huang 499479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_link(struct rtw_dev *rtwdev) 500479c4ee9STzu-En Huang { 501479c4ee9STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 502479c4ee9STzu-En Huang u8 igi = dm_info->igi_history[0]; 503479c4ee9STzu-En Huang u8 rssi = dm_info->min_rssi; 504479c4ee9STzu-En Huang u32 cck_fa_avg = dm_info->cck_fa_avg; 505479c4ee9STzu-En Huang 506479c4ee9STzu-En Huang if (igi > CCK_PD_IGI_LV4_VAL && rssi > CCK_PD_RSSI_LV4_VAL) 50718a0696eSTzu-En Huang return CCK_PD_LV4; 508479c4ee9STzu-En Huang if (igi > CCK_PD_IGI_LV3_VAL && rssi > CCK_PD_RSSI_LV3_VAL) 50918a0696eSTzu-En Huang return CCK_PD_LV3; 510479c4ee9STzu-En Huang if (igi > CCK_PD_IGI_LV2_VAL || rssi > CCK_PD_RSSI_LV2_VAL) 51118a0696eSTzu-En Huang return CCK_PD_LV2; 512479c4ee9STzu-En Huang if (cck_fa_avg > CCK_PD_FA_LV1_MIN) 51318a0696eSTzu-En Huang return CCK_PD_LV1; 514479c4ee9STzu-En Huang if (cck_fa_avg < CCK_PD_FA_LV0_MAX) 51518a0696eSTzu-En Huang return CCK_PD_LV0; 516479c4ee9STzu-En Huang 517479c4ee9STzu-En Huang return CCK_PD_LV_MAX; 518479c4ee9STzu-En Huang } 519479c4ee9STzu-En Huang 520479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv(struct rtw_dev *rtwdev) 521479c4ee9STzu-En Huang { 522479c4ee9STzu-En Huang if (!rtw_is_assoc(rtwdev)) 523479c4ee9STzu-En Huang return rtw_phy_cck_pd_lv_unlink(rtwdev); 524479c4ee9STzu-En Huang else 525479c4ee9STzu-En Huang return rtw_phy_cck_pd_lv_link(rtwdev); 526479c4ee9STzu-En Huang } 527479c4ee9STzu-En Huang 528479c4ee9STzu-En Huang static void rtw_phy_cck_pd(struct rtw_dev *rtwdev) 529479c4ee9STzu-En Huang { 530479c4ee9STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 531479c4ee9STzu-En Huang struct rtw_chip_info *chip = rtwdev->chip; 532479c4ee9STzu-En Huang u32 cck_fa = dm_info->cck_fa_cnt; 533479c4ee9STzu-En Huang u8 level; 534479c4ee9STzu-En Huang 535479c4ee9STzu-En Huang if (rtwdev->hal.current_band_type != RTW_BAND_2G) 536479c4ee9STzu-En Huang return; 537479c4ee9STzu-En Huang 538479c4ee9STzu-En Huang if (dm_info->cck_fa_avg == CCK_FA_AVG_RESET) 539479c4ee9STzu-En Huang dm_info->cck_fa_avg = cck_fa; 540479c4ee9STzu-En Huang else 541479c4ee9STzu-En Huang dm_info->cck_fa_avg = (dm_info->cck_fa_avg * 3 + cck_fa) >> 2; 542479c4ee9STzu-En Huang 543479c4ee9STzu-En Huang level = rtw_phy_cck_pd_lv(rtwdev); 544479c4ee9STzu-En Huang 545479c4ee9STzu-En Huang if (level >= CCK_PD_LV_MAX) 546479c4ee9STzu-En Huang return; 547479c4ee9STzu-En Huang 548479c4ee9STzu-En Huang if (chip->ops->cck_pd_set) 549479c4ee9STzu-En Huang chip->ops->cck_pd_set(rtwdev, level); 550479c4ee9STzu-En Huang } 551479c4ee9STzu-En Huang 552c97ee3e0STzu-En Huang static void rtw_phy_pwr_track(struct rtw_dev *rtwdev) 553c97ee3e0STzu-En Huang { 554c97ee3e0STzu-En Huang rtwdev->chip->ops->pwr_track(rtwdev); 555c97ee3e0STzu-En Huang } 556c97ee3e0STzu-En Huang 557e3037485SYan-Hsuan Chuang void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev) 558e3037485SYan-Hsuan Chuang { 559e3037485SYan-Hsuan Chuang /* for further calculation */ 560e3037485SYan-Hsuan Chuang rtw_phy_statistics(rtwdev); 561e3037485SYan-Hsuan Chuang rtw_phy_dig(rtwdev); 562479c4ee9STzu-En Huang rtw_phy_cck_pd(rtwdev); 563e3037485SYan-Hsuan Chuang rtw_phy_ra_info_update(rtwdev); 5645227c2eeSTzu-En Huang rtw_phy_dpk_track(rtwdev); 565c97ee3e0STzu-En Huang rtw_phy_pwr_track(rtwdev); 566e3037485SYan-Hsuan Chuang } 567e3037485SYan-Hsuan Chuang 568e3037485SYan-Hsuan Chuang #define FRAC_BITS 3 569e3037485SYan-Hsuan Chuang 570e3037485SYan-Hsuan Chuang static u8 rtw_phy_power_2_db(s8 power) 571e3037485SYan-Hsuan Chuang { 572e3037485SYan-Hsuan Chuang if (power <= -100 || power >= 20) 573e3037485SYan-Hsuan Chuang return 0; 574e3037485SYan-Hsuan Chuang else if (power >= 0) 575e3037485SYan-Hsuan Chuang return 100; 576e3037485SYan-Hsuan Chuang else 577e3037485SYan-Hsuan Chuang return 100 + power; 578e3037485SYan-Hsuan Chuang } 579e3037485SYan-Hsuan Chuang 580e3037485SYan-Hsuan Chuang static u64 rtw_phy_db_2_linear(u8 power_db) 581e3037485SYan-Hsuan Chuang { 582e3037485SYan-Hsuan Chuang u8 i, j; 583e3037485SYan-Hsuan Chuang u64 linear; 584e3037485SYan-Hsuan Chuang 5858a03447dSStanislaw Gruszka if (power_db > 96) 5868a03447dSStanislaw Gruszka power_db = 96; 5878a03447dSStanislaw Gruszka else if (power_db < 1) 5888a03447dSStanislaw Gruszka return 1; 5898a03447dSStanislaw Gruszka 590e3037485SYan-Hsuan Chuang /* 1dB ~ 96dB */ 591e3037485SYan-Hsuan Chuang i = (power_db - 1) >> 3; 592e3037485SYan-Hsuan Chuang j = (power_db - 1) - (i << 3); 593e3037485SYan-Hsuan Chuang 594e3037485SYan-Hsuan Chuang linear = db_invert_table[i][j]; 595e3037485SYan-Hsuan Chuang linear = i > 2 ? linear << FRAC_BITS : linear; 596e3037485SYan-Hsuan Chuang 597e3037485SYan-Hsuan Chuang return linear; 598e3037485SYan-Hsuan Chuang } 599e3037485SYan-Hsuan Chuang 600e3037485SYan-Hsuan Chuang static u8 rtw_phy_linear_2_db(u64 linear) 601e3037485SYan-Hsuan Chuang { 602e3037485SYan-Hsuan Chuang u8 i; 603e3037485SYan-Hsuan Chuang u8 j; 604e3037485SYan-Hsuan Chuang u32 dB; 605e3037485SYan-Hsuan Chuang 606e3037485SYan-Hsuan Chuang if (linear >= db_invert_table[11][7]) 607e3037485SYan-Hsuan Chuang return 96; /* maximum 96 dB */ 608e3037485SYan-Hsuan Chuang 609e3037485SYan-Hsuan Chuang for (i = 0; i < 12; i++) { 610e3037485SYan-Hsuan Chuang if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][7]) 611e3037485SYan-Hsuan Chuang break; 612e3037485SYan-Hsuan Chuang else if (i > 2 && linear <= db_invert_table[i][7]) 613e3037485SYan-Hsuan Chuang break; 614e3037485SYan-Hsuan Chuang } 615e3037485SYan-Hsuan Chuang 616e3037485SYan-Hsuan Chuang for (j = 0; j < 8; j++) { 617e3037485SYan-Hsuan Chuang if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][j]) 618e3037485SYan-Hsuan Chuang break; 619e3037485SYan-Hsuan Chuang else if (i > 2 && linear <= db_invert_table[i][j]) 620e3037485SYan-Hsuan Chuang break; 621e3037485SYan-Hsuan Chuang } 622e3037485SYan-Hsuan Chuang 623e3037485SYan-Hsuan Chuang if (j == 0 && i == 0) 624e3037485SYan-Hsuan Chuang goto end; 625e3037485SYan-Hsuan Chuang 626e3037485SYan-Hsuan Chuang if (j == 0) { 627e3037485SYan-Hsuan Chuang if (i != 3) { 628e3037485SYan-Hsuan Chuang if (db_invert_table[i][0] - linear > 629e3037485SYan-Hsuan Chuang linear - db_invert_table[i - 1][7]) { 630e3037485SYan-Hsuan Chuang i = i - 1; 631e3037485SYan-Hsuan Chuang j = 7; 632e3037485SYan-Hsuan Chuang } 633e3037485SYan-Hsuan Chuang } else { 634e3037485SYan-Hsuan Chuang if (db_invert_table[3][0] - linear > 635e3037485SYan-Hsuan Chuang linear - db_invert_table[2][7]) { 636e3037485SYan-Hsuan Chuang i = 2; 637e3037485SYan-Hsuan Chuang j = 7; 638e3037485SYan-Hsuan Chuang } 639e3037485SYan-Hsuan Chuang } 640e3037485SYan-Hsuan Chuang } else { 641e3037485SYan-Hsuan Chuang if (db_invert_table[i][j] - linear > 642e3037485SYan-Hsuan Chuang linear - db_invert_table[i][j - 1]) { 643e3037485SYan-Hsuan Chuang j = j - 1; 644e3037485SYan-Hsuan Chuang } 645e3037485SYan-Hsuan Chuang } 646e3037485SYan-Hsuan Chuang end: 647e3037485SYan-Hsuan Chuang dB = (i << 3) + j + 1; 648e3037485SYan-Hsuan Chuang 649e3037485SYan-Hsuan Chuang return dB; 650e3037485SYan-Hsuan Chuang } 651e3037485SYan-Hsuan Chuang 652e3037485SYan-Hsuan Chuang u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num) 653e3037485SYan-Hsuan Chuang { 654e3037485SYan-Hsuan Chuang s8 power; 655e3037485SYan-Hsuan Chuang u8 power_db; 656e3037485SYan-Hsuan Chuang u64 linear; 657e3037485SYan-Hsuan Chuang u64 sum = 0; 658e3037485SYan-Hsuan Chuang u8 path; 659e3037485SYan-Hsuan Chuang 660e3037485SYan-Hsuan Chuang for (path = 0; path < path_num; path++) { 661e3037485SYan-Hsuan Chuang power = rf_power[path]; 662e3037485SYan-Hsuan Chuang power_db = rtw_phy_power_2_db(power); 663e3037485SYan-Hsuan Chuang linear = rtw_phy_db_2_linear(power_db); 664e3037485SYan-Hsuan Chuang sum += linear; 665e3037485SYan-Hsuan Chuang } 666e3037485SYan-Hsuan Chuang 667e3037485SYan-Hsuan Chuang sum = (sum + (1 << (FRAC_BITS - 1))) >> FRAC_BITS; 668e3037485SYan-Hsuan Chuang switch (path_num) { 669e3037485SYan-Hsuan Chuang case 2: 670e3037485SYan-Hsuan Chuang sum >>= 1; 671e3037485SYan-Hsuan Chuang break; 672e3037485SYan-Hsuan Chuang case 3: 673e3037485SYan-Hsuan Chuang sum = ((sum) + ((sum) << 1) + ((sum) << 3)) >> 5; 674e3037485SYan-Hsuan Chuang break; 675e3037485SYan-Hsuan Chuang case 4: 676e3037485SYan-Hsuan Chuang sum >>= 2; 677e3037485SYan-Hsuan Chuang break; 678e3037485SYan-Hsuan Chuang default: 679e3037485SYan-Hsuan Chuang break; 680e3037485SYan-Hsuan Chuang } 681e3037485SYan-Hsuan Chuang 682e3037485SYan-Hsuan Chuang return rtw_phy_linear_2_db(sum); 683e3037485SYan-Hsuan Chuang } 684449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_rf_power_2_rssi); 685e3037485SYan-Hsuan Chuang 686e3037485SYan-Hsuan Chuang u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 687e3037485SYan-Hsuan Chuang u32 addr, u32 mask) 688e3037485SYan-Hsuan Chuang { 689e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 690e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 691e3037485SYan-Hsuan Chuang const u32 *base_addr = chip->rf_base_addr; 692e3037485SYan-Hsuan Chuang u32 val, direct_addr; 693e3037485SYan-Hsuan Chuang 694e0c27cdbSPing-Ke Shih if (rf_path >= hal->rf_phy_num) { 695e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 696e3037485SYan-Hsuan Chuang return INV_RF_DATA; 697e3037485SYan-Hsuan Chuang } 698e3037485SYan-Hsuan Chuang 699e3037485SYan-Hsuan Chuang addr &= 0xff; 700e3037485SYan-Hsuan Chuang direct_addr = base_addr[rf_path] + (addr << 2); 701e3037485SYan-Hsuan Chuang mask &= RFREG_MASK; 702e3037485SYan-Hsuan Chuang 703e3037485SYan-Hsuan Chuang val = rtw_read32_mask(rtwdev, direct_addr, mask); 704e3037485SYan-Hsuan Chuang 705e3037485SYan-Hsuan Chuang return val; 706e3037485SYan-Hsuan Chuang } 707449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_read_rf); 708e3037485SYan-Hsuan Chuang 709e0c27cdbSPing-Ke Shih u32 rtw_phy_read_rf_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 710e0c27cdbSPing-Ke Shih u32 addr, u32 mask) 711e0c27cdbSPing-Ke Shih { 712e0c27cdbSPing-Ke Shih struct rtw_hal *hal = &rtwdev->hal; 713e0c27cdbSPing-Ke Shih struct rtw_chip_info *chip = rtwdev->chip; 714e0c27cdbSPing-Ke Shih const struct rtw_rf_sipi_addr *rf_sipi_addr; 715e0c27cdbSPing-Ke Shih const struct rtw_rf_sipi_addr *rf_sipi_addr_a; 716e0c27cdbSPing-Ke Shih u32 val32; 717e0c27cdbSPing-Ke Shih u32 en_pi; 718e0c27cdbSPing-Ke Shih u32 r_addr; 719e0c27cdbSPing-Ke Shih u32 shift; 720e0c27cdbSPing-Ke Shih 721e0c27cdbSPing-Ke Shih if (rf_path >= hal->rf_phy_num) { 722e0c27cdbSPing-Ke Shih rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 723e0c27cdbSPing-Ke Shih return INV_RF_DATA; 724e0c27cdbSPing-Ke Shih } 725e0c27cdbSPing-Ke Shih 726e0c27cdbSPing-Ke Shih if (!chip->rf_sipi_read_addr) { 727e0c27cdbSPing-Ke Shih rtw_err(rtwdev, "rf_sipi_read_addr isn't defined\n"); 728e0c27cdbSPing-Ke Shih return INV_RF_DATA; 729e0c27cdbSPing-Ke Shih } 730e0c27cdbSPing-Ke Shih 731e0c27cdbSPing-Ke Shih rf_sipi_addr = &chip->rf_sipi_read_addr[rf_path]; 732e0c27cdbSPing-Ke Shih rf_sipi_addr_a = &chip->rf_sipi_read_addr[RF_PATH_A]; 733e0c27cdbSPing-Ke Shih 734e0c27cdbSPing-Ke Shih addr &= 0xff; 735e0c27cdbSPing-Ke Shih 736e0c27cdbSPing-Ke Shih val32 = rtw_read32(rtwdev, rf_sipi_addr->hssi_2); 737e0c27cdbSPing-Ke Shih val32 = (val32 & ~LSSI_READ_ADDR_MASK) | (addr << 23); 738e0c27cdbSPing-Ke Shih rtw_write32(rtwdev, rf_sipi_addr->hssi_2, val32); 739e0c27cdbSPing-Ke Shih 740e0c27cdbSPing-Ke Shih /* toggle read edge of path A */ 741e0c27cdbSPing-Ke Shih val32 = rtw_read32(rtwdev, rf_sipi_addr_a->hssi_2); 742e0c27cdbSPing-Ke Shih rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 & ~LSSI_READ_EDGE_MASK); 743e0c27cdbSPing-Ke Shih rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 | LSSI_READ_EDGE_MASK); 744e0c27cdbSPing-Ke Shih 745e0c27cdbSPing-Ke Shih udelay(120); 746e0c27cdbSPing-Ke Shih 747e0c27cdbSPing-Ke Shih en_pi = rtw_read32_mask(rtwdev, rf_sipi_addr->hssi_1, BIT(8)); 748e0c27cdbSPing-Ke Shih r_addr = en_pi ? rf_sipi_addr->lssi_read_pi : rf_sipi_addr->lssi_read; 749e0c27cdbSPing-Ke Shih 750e0c27cdbSPing-Ke Shih val32 = rtw_read32_mask(rtwdev, r_addr, LSSI_READ_DATA_MASK); 751e0c27cdbSPing-Ke Shih 752e0c27cdbSPing-Ke Shih shift = __ffs(mask); 753e0c27cdbSPing-Ke Shih 754e0c27cdbSPing-Ke Shih return (val32 & mask) >> shift; 755e0c27cdbSPing-Ke Shih } 756449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_read_rf_sipi); 757e0c27cdbSPing-Ke Shih 758e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 759e3037485SYan-Hsuan Chuang u32 addr, u32 mask, u32 data) 760e3037485SYan-Hsuan Chuang { 761e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 762e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 763e3037485SYan-Hsuan Chuang u32 *sipi_addr = chip->rf_sipi_addr; 764e3037485SYan-Hsuan Chuang u32 data_and_addr; 765e3037485SYan-Hsuan Chuang u32 old_data = 0; 766e3037485SYan-Hsuan Chuang u32 shift; 767e3037485SYan-Hsuan Chuang 768e0c27cdbSPing-Ke Shih if (rf_path >= hal->rf_phy_num) { 769e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 770e3037485SYan-Hsuan Chuang return false; 771e3037485SYan-Hsuan Chuang } 772e3037485SYan-Hsuan Chuang 773e3037485SYan-Hsuan Chuang addr &= 0xff; 774e3037485SYan-Hsuan Chuang mask &= RFREG_MASK; 775e3037485SYan-Hsuan Chuang 776e3037485SYan-Hsuan Chuang if (mask != RFREG_MASK) { 777e0c27cdbSPing-Ke Shih old_data = chip->ops->read_rf(rtwdev, rf_path, addr, RFREG_MASK); 778e3037485SYan-Hsuan Chuang 779e3037485SYan-Hsuan Chuang if (old_data == INV_RF_DATA) { 780e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "Write fail, rf is disabled\n"); 781e3037485SYan-Hsuan Chuang return false; 782e3037485SYan-Hsuan Chuang } 783e3037485SYan-Hsuan Chuang 784e3037485SYan-Hsuan Chuang shift = __ffs(mask); 785e3037485SYan-Hsuan Chuang data = ((old_data) & (~mask)) | (data << shift); 786e3037485SYan-Hsuan Chuang } 787e3037485SYan-Hsuan Chuang 788e3037485SYan-Hsuan Chuang data_and_addr = ((addr << 20) | (data & 0x000fffff)) & 0x0fffffff; 789e3037485SYan-Hsuan Chuang 790e3037485SYan-Hsuan Chuang rtw_write32(rtwdev, sipi_addr[rf_path], data_and_addr); 791e3037485SYan-Hsuan Chuang 792e3037485SYan-Hsuan Chuang udelay(13); 793e3037485SYan-Hsuan Chuang 794e3037485SYan-Hsuan Chuang return true; 795e3037485SYan-Hsuan Chuang } 796449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_write_rf_reg_sipi); 797e3037485SYan-Hsuan Chuang 798e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 799e3037485SYan-Hsuan Chuang u32 addr, u32 mask, u32 data) 800e3037485SYan-Hsuan Chuang { 801e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 802e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 803e3037485SYan-Hsuan Chuang const u32 *base_addr = chip->rf_base_addr; 804e3037485SYan-Hsuan Chuang u32 direct_addr; 805e3037485SYan-Hsuan Chuang 806e0c27cdbSPing-Ke Shih if (rf_path >= hal->rf_phy_num) { 807e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 808e3037485SYan-Hsuan Chuang return false; 809e3037485SYan-Hsuan Chuang } 810e3037485SYan-Hsuan Chuang 811e3037485SYan-Hsuan Chuang addr &= 0xff; 812e3037485SYan-Hsuan Chuang direct_addr = base_addr[rf_path] + (addr << 2); 813e3037485SYan-Hsuan Chuang mask &= RFREG_MASK; 814e3037485SYan-Hsuan Chuang 815e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, direct_addr, mask, data); 816e3037485SYan-Hsuan Chuang 817e3037485SYan-Hsuan Chuang udelay(1); 818e3037485SYan-Hsuan Chuang 819e3037485SYan-Hsuan Chuang return true; 820e3037485SYan-Hsuan Chuang } 821e3037485SYan-Hsuan Chuang 822e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 823e3037485SYan-Hsuan Chuang u32 addr, u32 mask, u32 data) 824e3037485SYan-Hsuan Chuang { 825e3037485SYan-Hsuan Chuang if (addr != 0x00) 826e3037485SYan-Hsuan Chuang return rtw_phy_write_rf_reg(rtwdev, rf_path, addr, mask, data); 827e3037485SYan-Hsuan Chuang 828e3037485SYan-Hsuan Chuang return rtw_phy_write_rf_reg_sipi(rtwdev, rf_path, addr, mask, data); 829e3037485SYan-Hsuan Chuang } 830449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_write_rf_reg_mix); 831e3037485SYan-Hsuan Chuang 832e3037485SYan-Hsuan Chuang void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg) 833e3037485SYan-Hsuan Chuang { 834e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 835e3037485SYan-Hsuan Chuang struct rtw_efuse *efuse = &rtwdev->efuse; 836e3037485SYan-Hsuan Chuang struct rtw_phy_cond cond = {0}; 837e3037485SYan-Hsuan Chuang 838e3037485SYan-Hsuan Chuang cond.cut = hal->cut_version ? hal->cut_version : 15; 839e3037485SYan-Hsuan Chuang cond.pkg = pkg ? pkg : 15; 840e3037485SYan-Hsuan Chuang cond.plat = 0x04; 841e3037485SYan-Hsuan Chuang cond.rfe = efuse->rfe_option; 842e3037485SYan-Hsuan Chuang 843e3037485SYan-Hsuan Chuang switch (rtw_hci_type(rtwdev)) { 844e3037485SYan-Hsuan Chuang case RTW_HCI_TYPE_USB: 845e3037485SYan-Hsuan Chuang cond.intf = INTF_USB; 846e3037485SYan-Hsuan Chuang break; 847e3037485SYan-Hsuan Chuang case RTW_HCI_TYPE_SDIO: 848e3037485SYan-Hsuan Chuang cond.intf = INTF_SDIO; 849e3037485SYan-Hsuan Chuang break; 850e3037485SYan-Hsuan Chuang case RTW_HCI_TYPE_PCIE: 851e3037485SYan-Hsuan Chuang default: 852e3037485SYan-Hsuan Chuang cond.intf = INTF_PCIE; 853e3037485SYan-Hsuan Chuang break; 854e3037485SYan-Hsuan Chuang } 855e3037485SYan-Hsuan Chuang 856e3037485SYan-Hsuan Chuang hal->phy_cond = cond; 857e3037485SYan-Hsuan Chuang 858e3037485SYan-Hsuan Chuang rtw_dbg(rtwdev, RTW_DBG_PHY, "phy cond=0x%08x\n", *((u32 *)&hal->phy_cond)); 859e3037485SYan-Hsuan Chuang } 860e3037485SYan-Hsuan Chuang 861e3037485SYan-Hsuan Chuang static bool check_positive(struct rtw_dev *rtwdev, struct rtw_phy_cond cond) 862e3037485SYan-Hsuan Chuang { 863e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 864e3037485SYan-Hsuan Chuang struct rtw_phy_cond drv_cond = hal->phy_cond; 865e3037485SYan-Hsuan Chuang 866e3037485SYan-Hsuan Chuang if (cond.cut && cond.cut != drv_cond.cut) 867e3037485SYan-Hsuan Chuang return false; 868e3037485SYan-Hsuan Chuang 869e3037485SYan-Hsuan Chuang if (cond.pkg && cond.pkg != drv_cond.pkg) 870e3037485SYan-Hsuan Chuang return false; 871e3037485SYan-Hsuan Chuang 872e3037485SYan-Hsuan Chuang if (cond.intf && cond.intf != drv_cond.intf) 873e3037485SYan-Hsuan Chuang return false; 874e3037485SYan-Hsuan Chuang 875e3037485SYan-Hsuan Chuang if (cond.rfe != drv_cond.rfe) 876e3037485SYan-Hsuan Chuang return false; 877e3037485SYan-Hsuan Chuang 878e3037485SYan-Hsuan Chuang return true; 879e3037485SYan-Hsuan Chuang } 880e3037485SYan-Hsuan Chuang 881e3037485SYan-Hsuan Chuang void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl) 882e3037485SYan-Hsuan Chuang { 883e3037485SYan-Hsuan Chuang const union phy_table_tile *p = tbl->data; 884e3037485SYan-Hsuan Chuang const union phy_table_tile *end = p + tbl->size / 2; 885e3037485SYan-Hsuan Chuang struct rtw_phy_cond pos_cond = {0}; 886e3037485SYan-Hsuan Chuang bool is_matched = true, is_skipped = false; 887e3037485SYan-Hsuan Chuang 888e3037485SYan-Hsuan Chuang BUILD_BUG_ON(sizeof(union phy_table_tile) != sizeof(struct phy_cfg_pair)); 889e3037485SYan-Hsuan Chuang 890e3037485SYan-Hsuan Chuang for (; p < end; p++) { 891e3037485SYan-Hsuan Chuang if (p->cond.pos) { 892e3037485SYan-Hsuan Chuang switch (p->cond.branch) { 893e3037485SYan-Hsuan Chuang case BRANCH_ENDIF: 894e3037485SYan-Hsuan Chuang is_matched = true; 895e3037485SYan-Hsuan Chuang is_skipped = false; 896e3037485SYan-Hsuan Chuang break; 897e3037485SYan-Hsuan Chuang case BRANCH_ELSE: 898e3037485SYan-Hsuan Chuang is_matched = is_skipped ? false : true; 899e3037485SYan-Hsuan Chuang break; 900e3037485SYan-Hsuan Chuang case BRANCH_IF: 901e3037485SYan-Hsuan Chuang case BRANCH_ELIF: 902e3037485SYan-Hsuan Chuang default: 903e3037485SYan-Hsuan Chuang pos_cond = p->cond; 904e3037485SYan-Hsuan Chuang break; 905e3037485SYan-Hsuan Chuang } 906e3037485SYan-Hsuan Chuang } else if (p->cond.neg) { 907e3037485SYan-Hsuan Chuang if (!is_skipped) { 908e3037485SYan-Hsuan Chuang if (check_positive(rtwdev, pos_cond)) { 909e3037485SYan-Hsuan Chuang is_matched = true; 910e3037485SYan-Hsuan Chuang is_skipped = true; 911e3037485SYan-Hsuan Chuang } else { 912e3037485SYan-Hsuan Chuang is_matched = false; 913e3037485SYan-Hsuan Chuang is_skipped = false; 914e3037485SYan-Hsuan Chuang } 915e3037485SYan-Hsuan Chuang } else { 916e3037485SYan-Hsuan Chuang is_matched = false; 917e3037485SYan-Hsuan Chuang } 918e3037485SYan-Hsuan Chuang } else if (is_matched) { 919e3037485SYan-Hsuan Chuang (*tbl->do_cfg)(rtwdev, tbl, p->cfg.addr, p->cfg.data); 920e3037485SYan-Hsuan Chuang } 921e3037485SYan-Hsuan Chuang } 922e3037485SYan-Hsuan Chuang } 923449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_phy_cond); 924e3037485SYan-Hsuan Chuang 925e3037485SYan-Hsuan Chuang #define bcd_to_dec_pwr_by_rate(val, i) bcd2bin(val >> (i * 8)) 926e3037485SYan-Hsuan Chuang 927e3037485SYan-Hsuan Chuang static u8 tbl_to_dec_pwr_by_rate(struct rtw_dev *rtwdev, u32 hex, u8 i) 928e3037485SYan-Hsuan Chuang { 929e3037485SYan-Hsuan Chuang if (rtwdev->chip->is_pwr_by_rate_dec) 930e3037485SYan-Hsuan Chuang return bcd_to_dec_pwr_by_rate(hex, i); 931fa6dfe6bSYan-Hsuan Chuang 932e3037485SYan-Hsuan Chuang return (hex >> (i * 8)) & 0xFF; 933e3037485SYan-Hsuan Chuang } 934e3037485SYan-Hsuan Chuang 93543712199SYan-Hsuan Chuang static void 93643712199SYan-Hsuan Chuang rtw_phy_get_rate_values_of_txpwr_by_rate(struct rtw_dev *rtwdev, 93743712199SYan-Hsuan Chuang u32 addr, u32 mask, u32 val, u8 *rate, 938e3037485SYan-Hsuan Chuang u8 *pwr_by_rate, u8 *rate_num) 939e3037485SYan-Hsuan Chuang { 940e3037485SYan-Hsuan Chuang int i; 941e3037485SYan-Hsuan Chuang 942e3037485SYan-Hsuan Chuang switch (addr) { 943e3037485SYan-Hsuan Chuang case 0xE00: 944e3037485SYan-Hsuan Chuang case 0x830: 945e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE6M; 946e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE9M; 947e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE12M; 948e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE18M; 949e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 950e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 951e3037485SYan-Hsuan Chuang *rate_num = 4; 952e3037485SYan-Hsuan Chuang break; 953e3037485SYan-Hsuan Chuang case 0xE04: 954e3037485SYan-Hsuan Chuang case 0x834: 955e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE24M; 956e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE36M; 957e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE48M; 958e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE54M; 959e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 960e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 961e3037485SYan-Hsuan Chuang *rate_num = 4; 962e3037485SYan-Hsuan Chuang break; 963e3037485SYan-Hsuan Chuang case 0xE08: 964e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE1M; 965e3037485SYan-Hsuan Chuang pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 1); 966e3037485SYan-Hsuan Chuang *rate_num = 1; 967e3037485SYan-Hsuan Chuang break; 968e3037485SYan-Hsuan Chuang case 0x86C: 969e3037485SYan-Hsuan Chuang if (mask == 0xffffff00) { 970e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE2M; 971e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE5_5M; 972e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE11M; 973e3037485SYan-Hsuan Chuang for (i = 1; i < 4; ++i) 974e3037485SYan-Hsuan Chuang pwr_by_rate[i - 1] = 975e3037485SYan-Hsuan Chuang tbl_to_dec_pwr_by_rate(rtwdev, val, i); 976e3037485SYan-Hsuan Chuang *rate_num = 3; 977e3037485SYan-Hsuan Chuang } else if (mask == 0x000000ff) { 978e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE11M; 979e3037485SYan-Hsuan Chuang pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 0); 980e3037485SYan-Hsuan Chuang *rate_num = 1; 981e3037485SYan-Hsuan Chuang } 982e3037485SYan-Hsuan Chuang break; 983e3037485SYan-Hsuan Chuang case 0xE10: 984e3037485SYan-Hsuan Chuang case 0x83C: 985e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS0; 986e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS1; 987e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS2; 988e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS3; 989e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 990e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 991e3037485SYan-Hsuan Chuang *rate_num = 4; 992e3037485SYan-Hsuan Chuang break; 993e3037485SYan-Hsuan Chuang case 0xE14: 994e3037485SYan-Hsuan Chuang case 0x848: 995e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS4; 996e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS5; 997e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS6; 998e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS7; 999e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1000e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1001e3037485SYan-Hsuan Chuang *rate_num = 4; 1002e3037485SYan-Hsuan Chuang break; 1003e3037485SYan-Hsuan Chuang case 0xE18: 1004e3037485SYan-Hsuan Chuang case 0x84C: 1005e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS8; 1006e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS9; 1007e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS10; 1008e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS11; 1009e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1010e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1011e3037485SYan-Hsuan Chuang *rate_num = 4; 1012e3037485SYan-Hsuan Chuang break; 1013e3037485SYan-Hsuan Chuang case 0xE1C: 1014e3037485SYan-Hsuan Chuang case 0x868: 1015e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS12; 1016e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS13; 1017e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS14; 1018e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS15; 1019e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1020e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1021e3037485SYan-Hsuan Chuang *rate_num = 4; 1022e3037485SYan-Hsuan Chuang break; 1023e3037485SYan-Hsuan Chuang case 0x838: 1024e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE1M; 1025e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE2M; 1026e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE5_5M; 1027e3037485SYan-Hsuan Chuang for (i = 1; i < 4; ++i) 1028e3037485SYan-Hsuan Chuang pwr_by_rate[i - 1] = tbl_to_dec_pwr_by_rate(rtwdev, 1029e3037485SYan-Hsuan Chuang val, i); 1030e3037485SYan-Hsuan Chuang *rate_num = 3; 1031e3037485SYan-Hsuan Chuang break; 1032e3037485SYan-Hsuan Chuang case 0xC20: 1033e3037485SYan-Hsuan Chuang case 0xE20: 1034e3037485SYan-Hsuan Chuang case 0x1820: 1035e3037485SYan-Hsuan Chuang case 0x1A20: 1036e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE1M; 1037e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE2M; 1038e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE5_5M; 1039e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE11M; 1040e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1041e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1042e3037485SYan-Hsuan Chuang *rate_num = 4; 1043e3037485SYan-Hsuan Chuang break; 1044e3037485SYan-Hsuan Chuang case 0xC24: 1045e3037485SYan-Hsuan Chuang case 0xE24: 1046e3037485SYan-Hsuan Chuang case 0x1824: 1047e3037485SYan-Hsuan Chuang case 0x1A24: 1048e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE6M; 1049e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE9M; 1050e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE12M; 1051e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE18M; 1052e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1053e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1054e3037485SYan-Hsuan Chuang *rate_num = 4; 1055e3037485SYan-Hsuan Chuang break; 1056e3037485SYan-Hsuan Chuang case 0xC28: 1057e3037485SYan-Hsuan Chuang case 0xE28: 1058e3037485SYan-Hsuan Chuang case 0x1828: 1059e3037485SYan-Hsuan Chuang case 0x1A28: 1060e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE24M; 1061e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE36M; 1062e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE48M; 1063e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE54M; 1064e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1065e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1066e3037485SYan-Hsuan Chuang *rate_num = 4; 1067e3037485SYan-Hsuan Chuang break; 1068e3037485SYan-Hsuan Chuang case 0xC2C: 1069e3037485SYan-Hsuan Chuang case 0xE2C: 1070e3037485SYan-Hsuan Chuang case 0x182C: 1071e3037485SYan-Hsuan Chuang case 0x1A2C: 1072e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS0; 1073e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS1; 1074e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS2; 1075e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS3; 1076e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1077e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1078e3037485SYan-Hsuan Chuang *rate_num = 4; 1079e3037485SYan-Hsuan Chuang break; 1080e3037485SYan-Hsuan Chuang case 0xC30: 1081e3037485SYan-Hsuan Chuang case 0xE30: 1082e3037485SYan-Hsuan Chuang case 0x1830: 1083e3037485SYan-Hsuan Chuang case 0x1A30: 1084e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS4; 1085e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS5; 1086e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS6; 1087e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS7; 1088e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1089e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1090e3037485SYan-Hsuan Chuang *rate_num = 4; 1091e3037485SYan-Hsuan Chuang break; 1092e3037485SYan-Hsuan Chuang case 0xC34: 1093e3037485SYan-Hsuan Chuang case 0xE34: 1094e3037485SYan-Hsuan Chuang case 0x1834: 1095e3037485SYan-Hsuan Chuang case 0x1A34: 1096e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS8; 1097e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS9; 1098e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS10; 1099e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS11; 1100e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1101e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1102e3037485SYan-Hsuan Chuang *rate_num = 4; 1103e3037485SYan-Hsuan Chuang break; 1104e3037485SYan-Hsuan Chuang case 0xC38: 1105e3037485SYan-Hsuan Chuang case 0xE38: 1106e3037485SYan-Hsuan Chuang case 0x1838: 1107e3037485SYan-Hsuan Chuang case 0x1A38: 1108e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS12; 1109e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS13; 1110e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS14; 1111e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS15; 1112e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1113e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1114e3037485SYan-Hsuan Chuang *rate_num = 4; 1115e3037485SYan-Hsuan Chuang break; 1116e3037485SYan-Hsuan Chuang case 0xC3C: 1117e3037485SYan-Hsuan Chuang case 0xE3C: 1118e3037485SYan-Hsuan Chuang case 0x183C: 1119e3037485SYan-Hsuan Chuang case 0x1A3C: 1120e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT1SS_MCS0; 1121e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT1SS_MCS1; 1122e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT1SS_MCS2; 1123e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT1SS_MCS3; 1124e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1125e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1126e3037485SYan-Hsuan Chuang *rate_num = 4; 1127e3037485SYan-Hsuan Chuang break; 1128e3037485SYan-Hsuan Chuang case 0xC40: 1129e3037485SYan-Hsuan Chuang case 0xE40: 1130e3037485SYan-Hsuan Chuang case 0x1840: 1131e3037485SYan-Hsuan Chuang case 0x1A40: 1132e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT1SS_MCS4; 1133e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT1SS_MCS5; 1134e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT1SS_MCS6; 1135e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT1SS_MCS7; 1136e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1137e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1138e3037485SYan-Hsuan Chuang *rate_num = 4; 1139e3037485SYan-Hsuan Chuang break; 1140e3037485SYan-Hsuan Chuang case 0xC44: 1141e3037485SYan-Hsuan Chuang case 0xE44: 1142e3037485SYan-Hsuan Chuang case 0x1844: 1143e3037485SYan-Hsuan Chuang case 0x1A44: 1144e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT1SS_MCS8; 1145e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT1SS_MCS9; 1146e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT2SS_MCS0; 1147e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT2SS_MCS1; 1148e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1149e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1150e3037485SYan-Hsuan Chuang *rate_num = 4; 1151e3037485SYan-Hsuan Chuang break; 1152e3037485SYan-Hsuan Chuang case 0xC48: 1153e3037485SYan-Hsuan Chuang case 0xE48: 1154e3037485SYan-Hsuan Chuang case 0x1848: 1155e3037485SYan-Hsuan Chuang case 0x1A48: 1156e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT2SS_MCS2; 1157e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT2SS_MCS3; 1158e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT2SS_MCS4; 1159e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT2SS_MCS5; 1160e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1161e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1162e3037485SYan-Hsuan Chuang *rate_num = 4; 1163e3037485SYan-Hsuan Chuang break; 1164e3037485SYan-Hsuan Chuang case 0xC4C: 1165e3037485SYan-Hsuan Chuang case 0xE4C: 1166e3037485SYan-Hsuan Chuang case 0x184C: 1167e3037485SYan-Hsuan Chuang case 0x1A4C: 1168e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT2SS_MCS6; 1169e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT2SS_MCS7; 1170e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT2SS_MCS8; 1171e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT2SS_MCS9; 1172e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1173e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1174e3037485SYan-Hsuan Chuang *rate_num = 4; 1175e3037485SYan-Hsuan Chuang break; 1176e3037485SYan-Hsuan Chuang case 0xCD8: 1177e3037485SYan-Hsuan Chuang case 0xED8: 1178e3037485SYan-Hsuan Chuang case 0x18D8: 1179e3037485SYan-Hsuan Chuang case 0x1AD8: 1180e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS16; 1181e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS17; 1182e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS18; 1183e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS19; 1184e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1185e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1186e3037485SYan-Hsuan Chuang *rate_num = 4; 1187e3037485SYan-Hsuan Chuang break; 1188e3037485SYan-Hsuan Chuang case 0xCDC: 1189e3037485SYan-Hsuan Chuang case 0xEDC: 1190e3037485SYan-Hsuan Chuang case 0x18DC: 1191e3037485SYan-Hsuan Chuang case 0x1ADC: 1192e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS20; 1193e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS21; 1194e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS22; 1195e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS23; 1196e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1197e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1198e3037485SYan-Hsuan Chuang *rate_num = 4; 1199e3037485SYan-Hsuan Chuang break; 1200e3037485SYan-Hsuan Chuang case 0xCE0: 1201e3037485SYan-Hsuan Chuang case 0xEE0: 1202e3037485SYan-Hsuan Chuang case 0x18E0: 1203e3037485SYan-Hsuan Chuang case 0x1AE0: 1204e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT3SS_MCS0; 1205e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT3SS_MCS1; 1206e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT3SS_MCS2; 1207e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT3SS_MCS3; 1208e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1209e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1210e3037485SYan-Hsuan Chuang *rate_num = 4; 1211e3037485SYan-Hsuan Chuang break; 1212e3037485SYan-Hsuan Chuang case 0xCE4: 1213e3037485SYan-Hsuan Chuang case 0xEE4: 1214e3037485SYan-Hsuan Chuang case 0x18E4: 1215e3037485SYan-Hsuan Chuang case 0x1AE4: 1216e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT3SS_MCS4; 1217e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT3SS_MCS5; 1218e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT3SS_MCS6; 1219e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT3SS_MCS7; 1220e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1221e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1222e3037485SYan-Hsuan Chuang *rate_num = 4; 1223e3037485SYan-Hsuan Chuang break; 1224e3037485SYan-Hsuan Chuang case 0xCE8: 1225e3037485SYan-Hsuan Chuang case 0xEE8: 1226e3037485SYan-Hsuan Chuang case 0x18E8: 1227e3037485SYan-Hsuan Chuang case 0x1AE8: 1228e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT3SS_MCS8; 1229e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT3SS_MCS9; 1230e3037485SYan-Hsuan Chuang for (i = 0; i < 2; ++i) 1231e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1232e3037485SYan-Hsuan Chuang *rate_num = 2; 1233e3037485SYan-Hsuan Chuang break; 1234e3037485SYan-Hsuan Chuang default: 1235e3037485SYan-Hsuan Chuang rtw_warn(rtwdev, "invalid tx power index addr 0x%08x\n", addr); 1236e3037485SYan-Hsuan Chuang break; 1237e3037485SYan-Hsuan Chuang } 1238e3037485SYan-Hsuan Chuang } 1239e3037485SYan-Hsuan Chuang 124043712199SYan-Hsuan Chuang static void rtw_phy_store_tx_power_by_rate(struct rtw_dev *rtwdev, 1241fa6dfe6bSYan-Hsuan Chuang u32 band, u32 rfpath, u32 txnum, 1242e3037485SYan-Hsuan Chuang u32 regaddr, u32 bitmask, u32 data) 1243e3037485SYan-Hsuan Chuang { 1244e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1245e3037485SYan-Hsuan Chuang u8 rate_num = 0; 1246e3037485SYan-Hsuan Chuang u8 rate; 1247e3037485SYan-Hsuan Chuang u8 rates[RTW_RF_PATH_MAX] = {0}; 1248e3037485SYan-Hsuan Chuang s8 offset; 1249e3037485SYan-Hsuan Chuang s8 pwr_by_rate[RTW_RF_PATH_MAX] = {0}; 1250e3037485SYan-Hsuan Chuang int i; 1251e3037485SYan-Hsuan Chuang 125243712199SYan-Hsuan Chuang rtw_phy_get_rate_values_of_txpwr_by_rate(rtwdev, regaddr, bitmask, data, 1253e3037485SYan-Hsuan Chuang rates, pwr_by_rate, &rate_num); 1254e3037485SYan-Hsuan Chuang 1255e3037485SYan-Hsuan Chuang if (WARN_ON(rfpath >= RTW_RF_PATH_MAX || 1256e3037485SYan-Hsuan Chuang (band != PHY_BAND_2G && band != PHY_BAND_5G) || 1257e3037485SYan-Hsuan Chuang rate_num > RTW_RF_PATH_MAX)) 1258e3037485SYan-Hsuan Chuang return; 1259e3037485SYan-Hsuan Chuang 1260e3037485SYan-Hsuan Chuang for (i = 0; i < rate_num; i++) { 1261e3037485SYan-Hsuan Chuang offset = pwr_by_rate[i]; 1262e3037485SYan-Hsuan Chuang rate = rates[i]; 1263e3037485SYan-Hsuan Chuang if (band == PHY_BAND_2G) 1264e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_2g[rfpath][rate] = offset; 1265e3037485SYan-Hsuan Chuang else if (band == PHY_BAND_5G) 1266e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_5g[rfpath][rate] = offset; 1267e3037485SYan-Hsuan Chuang else 1268e3037485SYan-Hsuan Chuang continue; 1269e3037485SYan-Hsuan Chuang } 1270e3037485SYan-Hsuan Chuang } 1271e3037485SYan-Hsuan Chuang 1272fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl) 1273fa6dfe6bSYan-Hsuan Chuang { 12740b8db87dSYan-Hsuan Chuang const struct rtw_phy_pg_cfg_pair *p = tbl->data; 12750b8db87dSYan-Hsuan Chuang const struct rtw_phy_pg_cfg_pair *end = p + tbl->size; 1276fa6dfe6bSYan-Hsuan Chuang 1277fa6dfe6bSYan-Hsuan Chuang for (; p < end; p++) { 1278fa6dfe6bSYan-Hsuan Chuang if (p->addr == 0xfe || p->addr == 0xffe) { 1279fa6dfe6bSYan-Hsuan Chuang msleep(50); 1280fa6dfe6bSYan-Hsuan Chuang continue; 1281fa6dfe6bSYan-Hsuan Chuang } 128243712199SYan-Hsuan Chuang rtw_phy_store_tx_power_by_rate(rtwdev, p->band, p->rf_path, 1283fa6dfe6bSYan-Hsuan Chuang p->tx_num, p->addr, p->bitmask, 1284fa6dfe6bSYan-Hsuan Chuang p->data); 1285fa6dfe6bSYan-Hsuan Chuang } 1286fa6dfe6bSYan-Hsuan Chuang } 1287449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_bb_pg); 1288fa6dfe6bSYan-Hsuan Chuang 1289fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_channel_idx_5g[RTW_MAX_CHANNEL_NUM_5G] = { 1290fa6dfe6bSYan-Hsuan Chuang 36, 38, 40, 42, 44, 46, 48, /* Band 1 */ 1291fa6dfe6bSYan-Hsuan Chuang 52, 54, 56, 58, 60, 62, 64, /* Band 2 */ 1292fa6dfe6bSYan-Hsuan Chuang 100, 102, 104, 106, 108, 110, 112, /* Band 3 */ 1293fa6dfe6bSYan-Hsuan Chuang 116, 118, 120, 122, 124, 126, 128, /* Band 3 */ 1294fa6dfe6bSYan-Hsuan Chuang 132, 134, 136, 138, 140, 142, 144, /* Band 3 */ 1295fa6dfe6bSYan-Hsuan Chuang 149, 151, 153, 155, 157, 159, 161, /* Band 4 */ 1296fa6dfe6bSYan-Hsuan Chuang 165, 167, 169, 171, 173, 175, 177}; /* Band 4 */ 1297fa6dfe6bSYan-Hsuan Chuang 1298fa6dfe6bSYan-Hsuan Chuang static int rtw_channel_to_idx(u8 band, u8 channel) 1299fa6dfe6bSYan-Hsuan Chuang { 1300fa6dfe6bSYan-Hsuan Chuang int ch_idx; 1301fa6dfe6bSYan-Hsuan Chuang u8 n_channel; 1302fa6dfe6bSYan-Hsuan Chuang 1303fa6dfe6bSYan-Hsuan Chuang if (band == PHY_BAND_2G) { 1304fa6dfe6bSYan-Hsuan Chuang ch_idx = channel - 1; 1305fa6dfe6bSYan-Hsuan Chuang n_channel = RTW_MAX_CHANNEL_NUM_2G; 1306fa6dfe6bSYan-Hsuan Chuang } else if (band == PHY_BAND_5G) { 1307fa6dfe6bSYan-Hsuan Chuang n_channel = RTW_MAX_CHANNEL_NUM_5G; 1308fa6dfe6bSYan-Hsuan Chuang for (ch_idx = 0; ch_idx < n_channel; ch_idx++) 1309fa6dfe6bSYan-Hsuan Chuang if (rtw_channel_idx_5g[ch_idx] == channel) 1310fa6dfe6bSYan-Hsuan Chuang break; 1311fa6dfe6bSYan-Hsuan Chuang } else { 1312fa6dfe6bSYan-Hsuan Chuang return -1; 1313fa6dfe6bSYan-Hsuan Chuang } 1314fa6dfe6bSYan-Hsuan Chuang 1315fa6dfe6bSYan-Hsuan Chuang if (ch_idx >= n_channel) 1316fa6dfe6bSYan-Hsuan Chuang return -1; 1317fa6dfe6bSYan-Hsuan Chuang 1318fa6dfe6bSYan-Hsuan Chuang return ch_idx; 1319fa6dfe6bSYan-Hsuan Chuang } 1320fa6dfe6bSYan-Hsuan Chuang 132143712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_limit(struct rtw_dev *rtwdev, u8 regd, u8 band, 1322fa6dfe6bSYan-Hsuan Chuang u8 bw, u8 rs, u8 ch, s8 pwr_limit) 1323fa6dfe6bSYan-Hsuan Chuang { 1324fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 13250d350f0aSTzu-En Huang u8 max_power_index = rtwdev->chip->max_power_index; 1326adf3c676SYan-Hsuan Chuang s8 ww; 1327fa6dfe6bSYan-Hsuan Chuang int ch_idx; 1328fa6dfe6bSYan-Hsuan Chuang 1329fa6dfe6bSYan-Hsuan Chuang pwr_limit = clamp_t(s8, pwr_limit, 13300d350f0aSTzu-En Huang -max_power_index, max_power_index); 1331fa6dfe6bSYan-Hsuan Chuang ch_idx = rtw_channel_to_idx(band, ch); 1332fa6dfe6bSYan-Hsuan Chuang 1333fa6dfe6bSYan-Hsuan Chuang if (regd >= RTW_REGD_MAX || bw >= RTW_CHANNEL_WIDTH_MAX || 1334fa6dfe6bSYan-Hsuan Chuang rs >= RTW_RATE_SECTION_MAX || ch_idx < 0) { 1335fa6dfe6bSYan-Hsuan Chuang WARN(1, 1336fa6dfe6bSYan-Hsuan Chuang "wrong txpwr_lmt regd=%u, band=%u bw=%u, rs=%u, ch_idx=%u, pwr_limit=%d\n", 1337fa6dfe6bSYan-Hsuan Chuang regd, band, bw, rs, ch_idx, pwr_limit); 1338fa6dfe6bSYan-Hsuan Chuang return; 1339fa6dfe6bSYan-Hsuan Chuang } 1340fa6dfe6bSYan-Hsuan Chuang 1341adf3c676SYan-Hsuan Chuang if (band == PHY_BAND_2G) { 1342fa6dfe6bSYan-Hsuan Chuang hal->tx_pwr_limit_2g[regd][bw][rs][ch_idx] = pwr_limit; 1343adf3c676SYan-Hsuan Chuang ww = hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx]; 1344adf3c676SYan-Hsuan Chuang ww = min_t(s8, ww, pwr_limit); 1345adf3c676SYan-Hsuan Chuang hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx] = ww; 1346adf3c676SYan-Hsuan Chuang } else if (band == PHY_BAND_5G) { 1347fa6dfe6bSYan-Hsuan Chuang hal->tx_pwr_limit_5g[regd][bw][rs][ch_idx] = pwr_limit; 1348adf3c676SYan-Hsuan Chuang ww = hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx]; 1349adf3c676SYan-Hsuan Chuang ww = min_t(s8, ww, pwr_limit); 1350adf3c676SYan-Hsuan Chuang hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx] = ww; 1351adf3c676SYan-Hsuan Chuang } 1352fa6dfe6bSYan-Hsuan Chuang } 1353fa6dfe6bSYan-Hsuan Chuang 135493f68a86SZong-Zhe Yang /* cross-reference 5G power limits if values are not assigned */ 135593f68a86SZong-Zhe Yang static void 135693f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt(struct rtw_dev *rtwdev, u8 regd, 135793f68a86SZong-Zhe Yang u8 bw, u8 ch_idx, u8 rs_ht, u8 rs_vht) 135893f68a86SZong-Zhe Yang { 135993f68a86SZong-Zhe Yang struct rtw_hal *hal = &rtwdev->hal; 13600d350f0aSTzu-En Huang u8 max_power_index = rtwdev->chip->max_power_index; 136193f68a86SZong-Zhe Yang s8 lmt_ht = hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx]; 136293f68a86SZong-Zhe Yang s8 lmt_vht = hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx]; 136393f68a86SZong-Zhe Yang 136493f68a86SZong-Zhe Yang if (lmt_ht == lmt_vht) 136593f68a86SZong-Zhe Yang return; 136693f68a86SZong-Zhe Yang 13670d350f0aSTzu-En Huang if (lmt_ht == max_power_index) 136893f68a86SZong-Zhe Yang hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx] = lmt_vht; 136993f68a86SZong-Zhe Yang 13700d350f0aSTzu-En Huang else if (lmt_vht == max_power_index) 137193f68a86SZong-Zhe Yang hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx] = lmt_ht; 137293f68a86SZong-Zhe Yang } 137393f68a86SZong-Zhe Yang 137493f68a86SZong-Zhe Yang /* cross-reference power limits for ht and vht */ 137593f68a86SZong-Zhe Yang static void 137693f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_rs(struct rtw_dev *rtwdev, u8 regd, u8 bw, u8 ch_idx) 137793f68a86SZong-Zhe Yang { 137893f68a86SZong-Zhe Yang u8 rs_idx, rs_ht, rs_vht; 137993f68a86SZong-Zhe Yang u8 rs_cmp[2][2] = {{RTW_RATE_SECTION_HT_1S, RTW_RATE_SECTION_VHT_1S}, 138093f68a86SZong-Zhe Yang {RTW_RATE_SECTION_HT_2S, RTW_RATE_SECTION_VHT_2S} }; 138193f68a86SZong-Zhe Yang 138293f68a86SZong-Zhe Yang for (rs_idx = 0; rs_idx < 2; rs_idx++) { 138393f68a86SZong-Zhe Yang rs_ht = rs_cmp[rs_idx][0]; 138493f68a86SZong-Zhe Yang rs_vht = rs_cmp[rs_idx][1]; 138593f68a86SZong-Zhe Yang 138693f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt(rtwdev, regd, bw, ch_idx, rs_ht, rs_vht); 138793f68a86SZong-Zhe Yang } 138893f68a86SZong-Zhe Yang } 138993f68a86SZong-Zhe Yang 139093f68a86SZong-Zhe Yang /* cross-reference power limits for 5G channels */ 139193f68a86SZong-Zhe Yang static void 139293f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt_by_ch(struct rtw_dev *rtwdev, u8 regd, u8 bw) 139393f68a86SZong-Zhe Yang { 139493f68a86SZong-Zhe Yang u8 ch_idx; 139593f68a86SZong-Zhe Yang 139693f68a86SZong-Zhe Yang for (ch_idx = 0; ch_idx < RTW_MAX_CHANNEL_NUM_5G; ch_idx++) 139793f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_rs(rtwdev, regd, bw, ch_idx); 139893f68a86SZong-Zhe Yang } 139993f68a86SZong-Zhe Yang 140093f68a86SZong-Zhe Yang /* cross-reference power limits for 20/40M bandwidth */ 140193f68a86SZong-Zhe Yang static void 140293f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_bw(struct rtw_dev *rtwdev, u8 regd) 140393f68a86SZong-Zhe Yang { 140493f68a86SZong-Zhe Yang u8 bw; 140593f68a86SZong-Zhe Yang 140693f68a86SZong-Zhe Yang for (bw = RTW_CHANNEL_WIDTH_20; bw <= RTW_CHANNEL_WIDTH_40; bw++) 140793f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt_by_ch(rtwdev, regd, bw); 140893f68a86SZong-Zhe Yang } 140993f68a86SZong-Zhe Yang 141093f68a86SZong-Zhe Yang /* cross-reference power limits */ 141193f68a86SZong-Zhe Yang static void rtw_xref_txpwr_lmt(struct rtw_dev *rtwdev) 141293f68a86SZong-Zhe Yang { 141393f68a86SZong-Zhe Yang u8 regd; 141493f68a86SZong-Zhe Yang 141593f68a86SZong-Zhe Yang for (regd = 0; regd < RTW_REGD_MAX; regd++) 141693f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_bw(rtwdev, regd); 141793f68a86SZong-Zhe Yang } 141893f68a86SZong-Zhe Yang 1419fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev, 1420fa6dfe6bSYan-Hsuan Chuang const struct rtw_table *tbl) 1421fa6dfe6bSYan-Hsuan Chuang { 14223457f86dSBrian Norris const struct rtw_txpwr_lmt_cfg_pair *p = tbl->data; 14233457f86dSBrian Norris const struct rtw_txpwr_lmt_cfg_pair *end = p + tbl->size; 1424fa6dfe6bSYan-Hsuan Chuang 1425fa6dfe6bSYan-Hsuan Chuang for (; p < end; p++) { 142643712199SYan-Hsuan Chuang rtw_phy_set_tx_power_limit(rtwdev, p->regd, p->band, 142743712199SYan-Hsuan Chuang p->bw, p->rs, p->ch, p->txpwr_lmt); 1428fa6dfe6bSYan-Hsuan Chuang } 142993f68a86SZong-Zhe Yang 143093f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt(rtwdev); 1431fa6dfe6bSYan-Hsuan Chuang } 1432449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_txpwr_lmt); 1433fa6dfe6bSYan-Hsuan Chuang 1434fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1435fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1436fa6dfe6bSYan-Hsuan Chuang { 1437fa6dfe6bSYan-Hsuan Chuang rtw_write8(rtwdev, addr, data); 1438fa6dfe6bSYan-Hsuan Chuang } 1439449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_mac); 1440fa6dfe6bSYan-Hsuan Chuang 1441fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1442fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1443fa6dfe6bSYan-Hsuan Chuang { 1444fa6dfe6bSYan-Hsuan Chuang rtw_write32(rtwdev, addr, data); 1445fa6dfe6bSYan-Hsuan Chuang } 1446449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_agc); 1447fa6dfe6bSYan-Hsuan Chuang 1448fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1449fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1450fa6dfe6bSYan-Hsuan Chuang { 1451fa6dfe6bSYan-Hsuan Chuang if (addr == 0xfe) 1452fa6dfe6bSYan-Hsuan Chuang msleep(50); 1453fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfd) 1454fa6dfe6bSYan-Hsuan Chuang mdelay(5); 1455fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfc) 1456fa6dfe6bSYan-Hsuan Chuang mdelay(1); 1457fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfb) 1458fa6dfe6bSYan-Hsuan Chuang usleep_range(50, 60); 1459fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfa) 1460fa6dfe6bSYan-Hsuan Chuang udelay(5); 1461fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xf9) 1462fa6dfe6bSYan-Hsuan Chuang udelay(1); 1463fa6dfe6bSYan-Hsuan Chuang else 1464fa6dfe6bSYan-Hsuan Chuang rtw_write32(rtwdev, addr, data); 1465fa6dfe6bSYan-Hsuan Chuang } 1466449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_bb); 1467fa6dfe6bSYan-Hsuan Chuang 1468fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1469fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1470fa6dfe6bSYan-Hsuan Chuang { 1471fa6dfe6bSYan-Hsuan Chuang if (addr == 0xffe) { 1472fa6dfe6bSYan-Hsuan Chuang msleep(50); 1473fa6dfe6bSYan-Hsuan Chuang } else if (addr == 0xfe) { 1474fa6dfe6bSYan-Hsuan Chuang usleep_range(100, 110); 1475fa6dfe6bSYan-Hsuan Chuang } else { 1476fa6dfe6bSYan-Hsuan Chuang rtw_write_rf(rtwdev, tbl->rf_path, addr, RFREG_MASK, data); 1477fa6dfe6bSYan-Hsuan Chuang udelay(1); 1478fa6dfe6bSYan-Hsuan Chuang } 1479fa6dfe6bSYan-Hsuan Chuang } 1480449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_rf); 1481fa6dfe6bSYan-Hsuan Chuang 1482fa6dfe6bSYan-Hsuan Chuang static void rtw_load_rfk_table(struct rtw_dev *rtwdev) 1483fa6dfe6bSYan-Hsuan Chuang { 1484fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 14855227c2eeSTzu-En Huang struct rtw_dpk_info *dpk_info = &rtwdev->dm_info.dpk_info; 1486fa6dfe6bSYan-Hsuan Chuang 1487fa6dfe6bSYan-Hsuan Chuang if (!chip->rfk_init_tbl) 1488fa6dfe6bSYan-Hsuan Chuang return; 1489fa6dfe6bSYan-Hsuan Chuang 14905227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1e24, BIT(17), 0x1); 14915227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1cd0, BIT(28), 0x1); 14925227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1cd0, BIT(29), 0x1); 14935227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1cd0, BIT(30), 0x1); 14945227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1cd0, BIT(31), 0x0); 14955227c2eeSTzu-En Huang 1496fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->rfk_init_tbl); 14975227c2eeSTzu-En Huang 1498891984bcSzhengbin dpk_info->is_dpk_pwr_on = true; 1499fa6dfe6bSYan-Hsuan Chuang } 1500fa6dfe6bSYan-Hsuan Chuang 1501fa6dfe6bSYan-Hsuan Chuang void rtw_phy_load_tables(struct rtw_dev *rtwdev) 1502fa6dfe6bSYan-Hsuan Chuang { 1503fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1504fa6dfe6bSYan-Hsuan Chuang u8 rf_path; 1505fa6dfe6bSYan-Hsuan Chuang 1506fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->mac_tbl); 1507fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->bb_tbl); 1508fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->agc_tbl); 1509fa6dfe6bSYan-Hsuan Chuang rtw_load_rfk_table(rtwdev); 1510fa6dfe6bSYan-Hsuan Chuang 1511fa6dfe6bSYan-Hsuan Chuang for (rf_path = 0; rf_path < rtwdev->hal.rf_path_num; rf_path++) { 1512fa6dfe6bSYan-Hsuan Chuang const struct rtw_table *tbl; 1513fa6dfe6bSYan-Hsuan Chuang 1514fa6dfe6bSYan-Hsuan Chuang tbl = chip->rf_tbl[rf_path]; 1515fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, tbl); 1516fa6dfe6bSYan-Hsuan Chuang } 1517fa6dfe6bSYan-Hsuan Chuang } 1518449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_load_tables); 1519fa6dfe6bSYan-Hsuan Chuang 1520fa6dfe6bSYan-Hsuan Chuang static u8 rtw_get_channel_group(u8 channel) 1521fa6dfe6bSYan-Hsuan Chuang { 1522fa6dfe6bSYan-Hsuan Chuang switch (channel) { 1523fa6dfe6bSYan-Hsuan Chuang default: 1524fa6dfe6bSYan-Hsuan Chuang WARN_ON(1); 1525*5466aff8SGustavo A. R. Silva fallthrough; 1526fa6dfe6bSYan-Hsuan Chuang case 1: 1527fa6dfe6bSYan-Hsuan Chuang case 2: 1528fa6dfe6bSYan-Hsuan Chuang case 36: 1529fa6dfe6bSYan-Hsuan Chuang case 38: 1530fa6dfe6bSYan-Hsuan Chuang case 40: 1531fa6dfe6bSYan-Hsuan Chuang case 42: 1532fa6dfe6bSYan-Hsuan Chuang return 0; 1533fa6dfe6bSYan-Hsuan Chuang case 3: 1534fa6dfe6bSYan-Hsuan Chuang case 4: 1535fa6dfe6bSYan-Hsuan Chuang case 5: 1536fa6dfe6bSYan-Hsuan Chuang case 44: 1537fa6dfe6bSYan-Hsuan Chuang case 46: 1538fa6dfe6bSYan-Hsuan Chuang case 48: 1539fa6dfe6bSYan-Hsuan Chuang case 50: 1540fa6dfe6bSYan-Hsuan Chuang return 1; 1541fa6dfe6bSYan-Hsuan Chuang case 6: 1542fa6dfe6bSYan-Hsuan Chuang case 7: 1543fa6dfe6bSYan-Hsuan Chuang case 8: 1544fa6dfe6bSYan-Hsuan Chuang case 52: 1545fa6dfe6bSYan-Hsuan Chuang case 54: 1546fa6dfe6bSYan-Hsuan Chuang case 56: 1547fa6dfe6bSYan-Hsuan Chuang case 58: 1548fa6dfe6bSYan-Hsuan Chuang return 2; 1549fa6dfe6bSYan-Hsuan Chuang case 9: 1550fa6dfe6bSYan-Hsuan Chuang case 10: 1551fa6dfe6bSYan-Hsuan Chuang case 11: 1552fa6dfe6bSYan-Hsuan Chuang case 60: 1553fa6dfe6bSYan-Hsuan Chuang case 62: 1554fa6dfe6bSYan-Hsuan Chuang case 64: 1555fa6dfe6bSYan-Hsuan Chuang return 3; 1556fa6dfe6bSYan-Hsuan Chuang case 12: 1557fa6dfe6bSYan-Hsuan Chuang case 13: 1558fa6dfe6bSYan-Hsuan Chuang case 100: 1559fa6dfe6bSYan-Hsuan Chuang case 102: 1560fa6dfe6bSYan-Hsuan Chuang case 104: 1561fa6dfe6bSYan-Hsuan Chuang case 106: 1562fa6dfe6bSYan-Hsuan Chuang return 4; 1563fa6dfe6bSYan-Hsuan Chuang case 14: 1564fa6dfe6bSYan-Hsuan Chuang case 108: 1565fa6dfe6bSYan-Hsuan Chuang case 110: 1566fa6dfe6bSYan-Hsuan Chuang case 112: 1567fa6dfe6bSYan-Hsuan Chuang case 114: 1568fa6dfe6bSYan-Hsuan Chuang return 5; 1569fa6dfe6bSYan-Hsuan Chuang case 116: 1570fa6dfe6bSYan-Hsuan Chuang case 118: 1571fa6dfe6bSYan-Hsuan Chuang case 120: 1572fa6dfe6bSYan-Hsuan Chuang case 122: 1573fa6dfe6bSYan-Hsuan Chuang return 6; 1574fa6dfe6bSYan-Hsuan Chuang case 124: 1575fa6dfe6bSYan-Hsuan Chuang case 126: 1576fa6dfe6bSYan-Hsuan Chuang case 128: 1577fa6dfe6bSYan-Hsuan Chuang case 130: 1578fa6dfe6bSYan-Hsuan Chuang return 7; 1579fa6dfe6bSYan-Hsuan Chuang case 132: 1580fa6dfe6bSYan-Hsuan Chuang case 134: 1581fa6dfe6bSYan-Hsuan Chuang case 136: 1582fa6dfe6bSYan-Hsuan Chuang case 138: 1583fa6dfe6bSYan-Hsuan Chuang return 8; 1584fa6dfe6bSYan-Hsuan Chuang case 140: 1585fa6dfe6bSYan-Hsuan Chuang case 142: 1586fa6dfe6bSYan-Hsuan Chuang case 144: 1587fa6dfe6bSYan-Hsuan Chuang return 9; 1588fa6dfe6bSYan-Hsuan Chuang case 149: 1589fa6dfe6bSYan-Hsuan Chuang case 151: 1590fa6dfe6bSYan-Hsuan Chuang case 153: 1591fa6dfe6bSYan-Hsuan Chuang case 155: 1592fa6dfe6bSYan-Hsuan Chuang return 10; 1593fa6dfe6bSYan-Hsuan Chuang case 157: 1594fa6dfe6bSYan-Hsuan Chuang case 159: 1595fa6dfe6bSYan-Hsuan Chuang case 161: 1596fa6dfe6bSYan-Hsuan Chuang return 11; 1597fa6dfe6bSYan-Hsuan Chuang case 165: 1598fa6dfe6bSYan-Hsuan Chuang case 167: 1599fa6dfe6bSYan-Hsuan Chuang case 169: 1600fa6dfe6bSYan-Hsuan Chuang case 171: 1601fa6dfe6bSYan-Hsuan Chuang return 12; 1602fa6dfe6bSYan-Hsuan Chuang case 173: 1603fa6dfe6bSYan-Hsuan Chuang case 175: 1604fa6dfe6bSYan-Hsuan Chuang case 177: 1605fa6dfe6bSYan-Hsuan Chuang return 13; 1606fa6dfe6bSYan-Hsuan Chuang } 1607fa6dfe6bSYan-Hsuan Chuang } 1608fa6dfe6bSYan-Hsuan Chuang 16095227c2eeSTzu-En Huang static s8 rtw_phy_get_dis_dpd_by_rate_diff(struct rtw_dev *rtwdev, u16 rate) 16105227c2eeSTzu-En Huang { 16115227c2eeSTzu-En Huang struct rtw_chip_info *chip = rtwdev->chip; 16125227c2eeSTzu-En Huang s8 dpd_diff = 0; 16135227c2eeSTzu-En Huang 16145227c2eeSTzu-En Huang if (!chip->en_dis_dpd) 16155227c2eeSTzu-En Huang return 0; 16165227c2eeSTzu-En Huang 16175227c2eeSTzu-En Huang #define RTW_DPD_RATE_CHECK(_rate) \ 16185227c2eeSTzu-En Huang case DESC_RATE ## _rate: \ 16195227c2eeSTzu-En Huang if (DIS_DPD_RATE ## _rate & chip->dpd_ratemask) \ 16205227c2eeSTzu-En Huang dpd_diff = -6 * chip->txgi_factor; \ 16215227c2eeSTzu-En Huang break 16225227c2eeSTzu-En Huang 16235227c2eeSTzu-En Huang switch (rate) { 16245227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(6M); 16255227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(9M); 16265227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(MCS0); 16275227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(MCS1); 16285227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(MCS8); 16295227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(MCS9); 16305227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(VHT1SS_MCS0); 16315227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(VHT1SS_MCS1); 16325227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(VHT2SS_MCS0); 16335227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(VHT2SS_MCS1); 16345227c2eeSTzu-En Huang } 16355227c2eeSTzu-En Huang #undef RTW_DPD_RATE_CHECK 16365227c2eeSTzu-En Huang 16375227c2eeSTzu-En Huang return dpd_diff; 16385227c2eeSTzu-En Huang } 16395227c2eeSTzu-En Huang 164043712199SYan-Hsuan Chuang static u8 rtw_phy_get_2g_tx_power_index(struct rtw_dev *rtwdev, 1641fa6dfe6bSYan-Hsuan Chuang struct rtw_2g_txpwr_idx *pwr_idx_2g, 1642fa6dfe6bSYan-Hsuan Chuang enum rtw_bandwidth bandwidth, 1643fa6dfe6bSYan-Hsuan Chuang u8 rate, u8 group) 1644fa6dfe6bSYan-Hsuan Chuang { 1645fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1646fa6dfe6bSYan-Hsuan Chuang u8 tx_power; 1647fa6dfe6bSYan-Hsuan Chuang bool mcs_rate; 1648fa6dfe6bSYan-Hsuan Chuang bool above_2ss; 1649fa6dfe6bSYan-Hsuan Chuang u8 factor = chip->txgi_factor; 1650fa6dfe6bSYan-Hsuan Chuang 1651fa6dfe6bSYan-Hsuan Chuang if (rate <= DESC_RATE11M) 1652fa6dfe6bSYan-Hsuan Chuang tx_power = pwr_idx_2g->cck_base[group]; 1653fa6dfe6bSYan-Hsuan Chuang else 1654fa6dfe6bSYan-Hsuan Chuang tx_power = pwr_idx_2g->bw40_base[group]; 1655fa6dfe6bSYan-Hsuan Chuang 1656fa6dfe6bSYan-Hsuan Chuang if (rate >= DESC_RATE6M && rate <= DESC_RATE54M) 1657fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_1s_diff.ofdm * factor; 1658fa6dfe6bSYan-Hsuan Chuang 1659fa6dfe6bSYan-Hsuan Chuang mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) || 1660fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT1SS_MCS0 && 1661fa6dfe6bSYan-Hsuan Chuang rate <= DESC_RATEVHT2SS_MCS9); 1662fa6dfe6bSYan-Hsuan Chuang above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) || 1663fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT2SS_MCS0); 1664fa6dfe6bSYan-Hsuan Chuang 1665fa6dfe6bSYan-Hsuan Chuang if (!mcs_rate) 1666fa6dfe6bSYan-Hsuan Chuang return tx_power; 1667fa6dfe6bSYan-Hsuan Chuang 1668fa6dfe6bSYan-Hsuan Chuang switch (bandwidth) { 1669fa6dfe6bSYan-Hsuan Chuang default: 1670fa6dfe6bSYan-Hsuan Chuang WARN_ON(1); 1671*5466aff8SGustavo A. R. Silva fallthrough; 1672fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_20: 1673fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_1s_diff.bw20 * factor; 1674fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1675fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_2s_diff.bw20 * factor; 1676fa6dfe6bSYan-Hsuan Chuang break; 1677fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_40: 1678fa6dfe6bSYan-Hsuan Chuang /* bw40 is the base power */ 1679fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1680fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_2s_diff.bw40 * factor; 1681fa6dfe6bSYan-Hsuan Chuang break; 1682fa6dfe6bSYan-Hsuan Chuang } 1683fa6dfe6bSYan-Hsuan Chuang 1684fa6dfe6bSYan-Hsuan Chuang return tx_power; 1685fa6dfe6bSYan-Hsuan Chuang } 1686fa6dfe6bSYan-Hsuan Chuang 168743712199SYan-Hsuan Chuang static u8 rtw_phy_get_5g_tx_power_index(struct rtw_dev *rtwdev, 1688fa6dfe6bSYan-Hsuan Chuang struct rtw_5g_txpwr_idx *pwr_idx_5g, 1689fa6dfe6bSYan-Hsuan Chuang enum rtw_bandwidth bandwidth, 1690fa6dfe6bSYan-Hsuan Chuang u8 rate, u8 group) 1691fa6dfe6bSYan-Hsuan Chuang { 1692fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1693fa6dfe6bSYan-Hsuan Chuang u8 tx_power; 1694fa6dfe6bSYan-Hsuan Chuang u8 upper, lower; 1695fa6dfe6bSYan-Hsuan Chuang bool mcs_rate; 1696fa6dfe6bSYan-Hsuan Chuang bool above_2ss; 1697fa6dfe6bSYan-Hsuan Chuang u8 factor = chip->txgi_factor; 1698fa6dfe6bSYan-Hsuan Chuang 1699fa6dfe6bSYan-Hsuan Chuang tx_power = pwr_idx_5g->bw40_base[group]; 1700fa6dfe6bSYan-Hsuan Chuang 1701fa6dfe6bSYan-Hsuan Chuang mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) || 1702fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT1SS_MCS0 && 1703fa6dfe6bSYan-Hsuan Chuang rate <= DESC_RATEVHT2SS_MCS9); 1704fa6dfe6bSYan-Hsuan Chuang above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) || 1705fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT2SS_MCS0); 1706fa6dfe6bSYan-Hsuan Chuang 1707fa6dfe6bSYan-Hsuan Chuang if (!mcs_rate) { 1708fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_1s_diff.ofdm * factor; 1709fa6dfe6bSYan-Hsuan Chuang return tx_power; 1710fa6dfe6bSYan-Hsuan Chuang } 1711fa6dfe6bSYan-Hsuan Chuang 1712fa6dfe6bSYan-Hsuan Chuang switch (bandwidth) { 1713fa6dfe6bSYan-Hsuan Chuang default: 1714fa6dfe6bSYan-Hsuan Chuang WARN_ON(1); 1715*5466aff8SGustavo A. R. Silva fallthrough; 1716fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_20: 1717fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_1s_diff.bw20 * factor; 1718fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1719fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_2s_diff.bw20 * factor; 1720fa6dfe6bSYan-Hsuan Chuang break; 1721fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_40: 1722fa6dfe6bSYan-Hsuan Chuang /* bw40 is the base power */ 1723fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1724fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_2s_diff.bw40 * factor; 1725fa6dfe6bSYan-Hsuan Chuang break; 1726fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_80: 1727fa6dfe6bSYan-Hsuan Chuang /* the base idx of bw80 is the average of bw40+/bw40- */ 1728fa6dfe6bSYan-Hsuan Chuang lower = pwr_idx_5g->bw40_base[group]; 1729fa6dfe6bSYan-Hsuan Chuang upper = pwr_idx_5g->bw40_base[group + 1]; 1730fa6dfe6bSYan-Hsuan Chuang 1731fa6dfe6bSYan-Hsuan Chuang tx_power = (lower + upper) / 2; 1732fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->vht_1s_diff.bw80 * factor; 1733fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1734fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->vht_2s_diff.bw80 * factor; 1735fa6dfe6bSYan-Hsuan Chuang break; 1736fa6dfe6bSYan-Hsuan Chuang } 1737fa6dfe6bSYan-Hsuan Chuang 1738fa6dfe6bSYan-Hsuan Chuang return tx_power; 1739fa6dfe6bSYan-Hsuan Chuang } 1740fa6dfe6bSYan-Hsuan Chuang 174143712199SYan-Hsuan Chuang static s8 rtw_phy_get_tx_power_limit(struct rtw_dev *rtwdev, u8 band, 1742fa6dfe6bSYan-Hsuan Chuang enum rtw_bandwidth bw, u8 rf_path, 1743fa6dfe6bSYan-Hsuan Chuang u8 rate, u8 channel, u8 regd) 1744fa6dfe6bSYan-Hsuan Chuang { 1745fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 174693f68a86SZong-Zhe Yang u8 *cch_by_bw = hal->cch_by_bw; 17470d350f0aSTzu-En Huang s8 power_limit = (s8)rtwdev->chip->max_power_index; 1748fa6dfe6bSYan-Hsuan Chuang u8 rs; 1749fa6dfe6bSYan-Hsuan Chuang int ch_idx; 175093f68a86SZong-Zhe Yang u8 cur_bw, cur_ch; 175193f68a86SZong-Zhe Yang s8 cur_lmt; 1752fa6dfe6bSYan-Hsuan Chuang 175376403816SYan-Hsuan Chuang if (regd > RTW_REGD_WW) 17540d350f0aSTzu-En Huang return power_limit; 175576403816SYan-Hsuan Chuang 1756fa6dfe6bSYan-Hsuan Chuang if (rate >= DESC_RATE1M && rate <= DESC_RATE11M) 1757fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_CCK; 1758fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATE6M && rate <= DESC_RATE54M) 1759fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_OFDM; 1760fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS7) 1761fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_HT_1S; 1762fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) 1763fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_HT_2S; 1764fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEVHT1SS_MCS0 && rate <= DESC_RATEVHT1SS_MCS9) 1765fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_VHT_1S; 1766fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEVHT2SS_MCS0 && rate <= DESC_RATEVHT2SS_MCS9) 1767fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_VHT_2S; 1768fa6dfe6bSYan-Hsuan Chuang else 1769fa6dfe6bSYan-Hsuan Chuang goto err; 1770fa6dfe6bSYan-Hsuan Chuang 177193f68a86SZong-Zhe Yang /* only 20M BW with cck and ofdm */ 177293f68a86SZong-Zhe Yang if (rs == RTW_RATE_SECTION_CCK || rs == RTW_RATE_SECTION_OFDM) 177393f68a86SZong-Zhe Yang bw = RTW_CHANNEL_WIDTH_20; 177493f68a86SZong-Zhe Yang 177593f68a86SZong-Zhe Yang /* only 20/40M BW with ht */ 177693f68a86SZong-Zhe Yang if (rs == RTW_RATE_SECTION_HT_1S || rs == RTW_RATE_SECTION_HT_2S) 177793f68a86SZong-Zhe Yang bw = min_t(u8, bw, RTW_CHANNEL_WIDTH_40); 177893f68a86SZong-Zhe Yang 177993f68a86SZong-Zhe Yang /* select min power limit among [20M BW ~ current BW] */ 178093f68a86SZong-Zhe Yang for (cur_bw = RTW_CHANNEL_WIDTH_20; cur_bw <= bw; cur_bw++) { 178193f68a86SZong-Zhe Yang cur_ch = cch_by_bw[cur_bw]; 178293f68a86SZong-Zhe Yang 178393f68a86SZong-Zhe Yang ch_idx = rtw_channel_to_idx(band, cur_ch); 1784fa6dfe6bSYan-Hsuan Chuang if (ch_idx < 0) 1785fa6dfe6bSYan-Hsuan Chuang goto err; 1786fa6dfe6bSYan-Hsuan Chuang 178793f68a86SZong-Zhe Yang cur_lmt = cur_ch <= RTW_MAX_CHANNEL_NUM_2G ? 178893f68a86SZong-Zhe Yang hal->tx_pwr_limit_2g[regd][cur_bw][rs][ch_idx] : 178993f68a86SZong-Zhe Yang hal->tx_pwr_limit_5g[regd][cur_bw][rs][ch_idx]; 179093f68a86SZong-Zhe Yang 179193f68a86SZong-Zhe Yang power_limit = min_t(s8, cur_lmt, power_limit); 179293f68a86SZong-Zhe Yang } 1793fa6dfe6bSYan-Hsuan Chuang 1794fa6dfe6bSYan-Hsuan Chuang return power_limit; 1795fa6dfe6bSYan-Hsuan Chuang 1796fa6dfe6bSYan-Hsuan Chuang err: 1797fa6dfe6bSYan-Hsuan Chuang WARN(1, "invalid arguments, band=%d, bw=%d, path=%d, rate=%d, ch=%d\n", 1798fa6dfe6bSYan-Hsuan Chuang band, bw, rf_path, rate, channel); 17990d350f0aSTzu-En Huang return (s8)rtwdev->chip->max_power_index; 1800fa6dfe6bSYan-Hsuan Chuang } 1801fa6dfe6bSYan-Hsuan Chuang 1802b7414222SZong-Zhe Yang void rtw_get_tx_power_params(struct rtw_dev *rtwdev, u8 path, u8 rate, u8 bw, 1803b7414222SZong-Zhe Yang u8 ch, u8 regd, struct rtw_power_params *pwr_param) 1804fa6dfe6bSYan-Hsuan Chuang { 1805fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1806608d2a08SPing-Ke Shih struct rtw_dm_info *dm_info = &rtwdev->dm_info; 1807fa6dfe6bSYan-Hsuan Chuang struct rtw_txpwr_idx *pwr_idx; 1808b7414222SZong-Zhe Yang u8 group, band; 1809b7414222SZong-Zhe Yang u8 *base = &pwr_param->pwr_base; 1810b7414222SZong-Zhe Yang s8 *offset = &pwr_param->pwr_offset; 1811b7414222SZong-Zhe Yang s8 *limit = &pwr_param->pwr_limit; 1812608d2a08SPing-Ke Shih s8 *remnant = &pwr_param->pwr_remnant; 1813fa6dfe6bSYan-Hsuan Chuang 1814b7414222SZong-Zhe Yang pwr_idx = &rtwdev->efuse.txpwr_idx_table[path]; 1815b7414222SZong-Zhe Yang group = rtw_get_channel_group(ch); 1816fa6dfe6bSYan-Hsuan Chuang 1817fa6dfe6bSYan-Hsuan Chuang /* base power index for 2.4G/5G */ 18188575b534SYan-Hsuan Chuang if (IS_CH_2G_BAND(ch)) { 1819fa6dfe6bSYan-Hsuan Chuang band = PHY_BAND_2G; 1820b7414222SZong-Zhe Yang *base = rtw_phy_get_2g_tx_power_index(rtwdev, 1821fa6dfe6bSYan-Hsuan Chuang &pwr_idx->pwr_idx_2g, 1822b7414222SZong-Zhe Yang bw, rate, group); 1823b7414222SZong-Zhe Yang *offset = hal->tx_pwr_by_rate_offset_2g[path][rate]; 1824fa6dfe6bSYan-Hsuan Chuang } else { 1825fa6dfe6bSYan-Hsuan Chuang band = PHY_BAND_5G; 1826b7414222SZong-Zhe Yang *base = rtw_phy_get_5g_tx_power_index(rtwdev, 1827fa6dfe6bSYan-Hsuan Chuang &pwr_idx->pwr_idx_5g, 1828b7414222SZong-Zhe Yang bw, rate, group); 1829b7414222SZong-Zhe Yang *offset = hal->tx_pwr_by_rate_offset_5g[path][rate]; 1830fa6dfe6bSYan-Hsuan Chuang } 1831fa6dfe6bSYan-Hsuan Chuang 1832b7414222SZong-Zhe Yang *limit = rtw_phy_get_tx_power_limit(rtwdev, band, bw, path, 1833b7414222SZong-Zhe Yang rate, ch, regd); 1834608d2a08SPing-Ke Shih *remnant = (rate <= DESC_RATE11M ? dm_info->txagc_remnant_cck : 1835608d2a08SPing-Ke Shih dm_info->txagc_remnant_ofdm); 1836b7414222SZong-Zhe Yang } 1837fa6dfe6bSYan-Hsuan Chuang 1838b7414222SZong-Zhe Yang u8 1839b7414222SZong-Zhe Yang rtw_phy_get_tx_power_index(struct rtw_dev *rtwdev, u8 rf_path, u8 rate, 1840b7414222SZong-Zhe Yang enum rtw_bandwidth bandwidth, u8 channel, u8 regd) 1841b7414222SZong-Zhe Yang { 1842b7414222SZong-Zhe Yang struct rtw_power_params pwr_param = {0}; 1843b7414222SZong-Zhe Yang u8 tx_power; 1844b7414222SZong-Zhe Yang s8 offset; 1845b7414222SZong-Zhe Yang 1846b7414222SZong-Zhe Yang rtw_get_tx_power_params(rtwdev, rf_path, rate, bandwidth, 1847b7414222SZong-Zhe Yang channel, regd, &pwr_param); 1848b7414222SZong-Zhe Yang 1849b7414222SZong-Zhe Yang tx_power = pwr_param.pwr_base; 1850b7414222SZong-Zhe Yang offset = min_t(s8, pwr_param.pwr_offset, pwr_param.pwr_limit); 1851fa6dfe6bSYan-Hsuan Chuang 18525227c2eeSTzu-En Huang if (rtwdev->chip->en_dis_dpd) 18535227c2eeSTzu-En Huang offset += rtw_phy_get_dis_dpd_by_rate_diff(rtwdev, rate); 18545227c2eeSTzu-En Huang 1855608d2a08SPing-Ke Shih tx_power += offset + pwr_param.pwr_remnant; 1856fa6dfe6bSYan-Hsuan Chuang 1857fa6dfe6bSYan-Hsuan Chuang if (tx_power > rtwdev->chip->max_power_index) 1858fa6dfe6bSYan-Hsuan Chuang tx_power = rtwdev->chip->max_power_index; 1859fa6dfe6bSYan-Hsuan Chuang 1860fa6dfe6bSYan-Hsuan Chuang return tx_power; 1861fa6dfe6bSYan-Hsuan Chuang } 1862449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_get_tx_power_index); 1863fa6dfe6bSYan-Hsuan Chuang 186443712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_index_by_rs(struct rtw_dev *rtwdev, 1865226746fdSYan-Hsuan Chuang u8 ch, u8 path, u8 rs) 1866fa6dfe6bSYan-Hsuan Chuang { 1867fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1868fa6dfe6bSYan-Hsuan Chuang u8 regd = rtwdev->regd.txpwr_regd; 1869fa6dfe6bSYan-Hsuan Chuang u8 *rates; 1870fa6dfe6bSYan-Hsuan Chuang u8 size; 1871fa6dfe6bSYan-Hsuan Chuang u8 rate; 1872fa6dfe6bSYan-Hsuan Chuang u8 pwr_idx; 1873fa6dfe6bSYan-Hsuan Chuang u8 bw; 1874fa6dfe6bSYan-Hsuan Chuang int i; 1875fa6dfe6bSYan-Hsuan Chuang 1876fa6dfe6bSYan-Hsuan Chuang if (rs >= RTW_RATE_SECTION_MAX) 1877fa6dfe6bSYan-Hsuan Chuang return; 1878fa6dfe6bSYan-Hsuan Chuang 1879fa6dfe6bSYan-Hsuan Chuang rates = rtw_rate_section[rs]; 1880fa6dfe6bSYan-Hsuan Chuang size = rtw_rate_size[rs]; 1881fa6dfe6bSYan-Hsuan Chuang bw = hal->current_band_width; 1882fa6dfe6bSYan-Hsuan Chuang for (i = 0; i < size; i++) { 1883fa6dfe6bSYan-Hsuan Chuang rate = rates[i]; 188443712199SYan-Hsuan Chuang pwr_idx = rtw_phy_get_tx_power_index(rtwdev, path, rate, 188543712199SYan-Hsuan Chuang bw, ch, regd); 1886fa6dfe6bSYan-Hsuan Chuang hal->tx_pwr_tbl[path][rate] = pwr_idx; 1887fa6dfe6bSYan-Hsuan Chuang } 1888fa6dfe6bSYan-Hsuan Chuang } 1889fa6dfe6bSYan-Hsuan Chuang 1890fa6dfe6bSYan-Hsuan Chuang /* set tx power level by path for each rates, note that the order of the rates 1891fa6dfe6bSYan-Hsuan Chuang * are *very* important, bacause 8822B/8821C combines every four bytes of tx 1892fa6dfe6bSYan-Hsuan Chuang * power index into a four-byte power index register, and calls set_tx_agc to 1893fa6dfe6bSYan-Hsuan Chuang * write these values into hardware 1894fa6dfe6bSYan-Hsuan Chuang */ 189543712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_level_by_path(struct rtw_dev *rtwdev, 189643712199SYan-Hsuan Chuang u8 ch, u8 path) 1897fa6dfe6bSYan-Hsuan Chuang { 1898fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1899fa6dfe6bSYan-Hsuan Chuang u8 rs; 1900fa6dfe6bSYan-Hsuan Chuang 1901fa6dfe6bSYan-Hsuan Chuang /* do not need cck rates if we are not in 2.4G */ 1902fa6dfe6bSYan-Hsuan Chuang if (hal->current_band_type == RTW_BAND_2G) 1903fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_CCK; 1904fa6dfe6bSYan-Hsuan Chuang else 1905fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_OFDM; 1906fa6dfe6bSYan-Hsuan Chuang 1907fa6dfe6bSYan-Hsuan Chuang for (; rs < RTW_RATE_SECTION_MAX; rs++) 190843712199SYan-Hsuan Chuang rtw_phy_set_tx_power_index_by_rs(rtwdev, ch, path, rs); 1909fa6dfe6bSYan-Hsuan Chuang } 1910fa6dfe6bSYan-Hsuan Chuang 1911fa6dfe6bSYan-Hsuan Chuang void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel) 1912fa6dfe6bSYan-Hsuan Chuang { 1913fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1914fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1915fa6dfe6bSYan-Hsuan Chuang u8 path; 1916fa6dfe6bSYan-Hsuan Chuang 1917fa6dfe6bSYan-Hsuan Chuang mutex_lock(&hal->tx_power_mutex); 1918fa6dfe6bSYan-Hsuan Chuang 1919fa6dfe6bSYan-Hsuan Chuang for (path = 0; path < hal->rf_path_num; path++) 192043712199SYan-Hsuan Chuang rtw_phy_set_tx_power_level_by_path(rtwdev, channel, path); 1921fa6dfe6bSYan-Hsuan Chuang 1922fa6dfe6bSYan-Hsuan Chuang chip->ops->set_tx_power_index(rtwdev); 1923fa6dfe6bSYan-Hsuan Chuang mutex_unlock(&hal->tx_power_mutex); 1924fa6dfe6bSYan-Hsuan Chuang } 1925449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_set_tx_power_level); 1926fa6dfe6bSYan-Hsuan Chuang 192743712199SYan-Hsuan Chuang static void 192843712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(struct rtw_hal *hal, u8 path, 1929e3037485SYan-Hsuan Chuang u8 rs, u8 size, u8 *rates) 1930e3037485SYan-Hsuan Chuang { 1931e3037485SYan-Hsuan Chuang u8 rate; 1932e3037485SYan-Hsuan Chuang u8 base_idx, rate_idx; 1933e3037485SYan-Hsuan Chuang s8 base_2g, base_5g; 1934e3037485SYan-Hsuan Chuang 1935e3037485SYan-Hsuan Chuang if (rs >= RTW_RATE_SECTION_VHT_1S) 1936e3037485SYan-Hsuan Chuang base_idx = rates[size - 3]; 1937e3037485SYan-Hsuan Chuang else 1938e3037485SYan-Hsuan Chuang base_idx = rates[size - 1]; 1939e3037485SYan-Hsuan Chuang base_2g = hal->tx_pwr_by_rate_offset_2g[path][base_idx]; 1940e3037485SYan-Hsuan Chuang base_5g = hal->tx_pwr_by_rate_offset_5g[path][base_idx]; 1941e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_base_2g[path][rs] = base_2g; 1942e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_base_5g[path][rs] = base_5g; 1943e3037485SYan-Hsuan Chuang for (rate = 0; rate < size; rate++) { 1944e3037485SYan-Hsuan Chuang rate_idx = rates[rate]; 1945e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_2g[path][rate_idx] -= base_2g; 1946e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_5g[path][rate_idx] -= base_5g; 1947e3037485SYan-Hsuan Chuang } 1948e3037485SYan-Hsuan Chuang } 1949e3037485SYan-Hsuan Chuang 1950e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal) 1951e3037485SYan-Hsuan Chuang { 1952e3037485SYan-Hsuan Chuang u8 path; 1953e3037485SYan-Hsuan Chuang 1954e3037485SYan-Hsuan Chuang for (path = 0; path < RTW_RF_PATH_MAX; path++) { 195543712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1956e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_CCK, 1957e3037485SYan-Hsuan Chuang rtw_cck_size, rtw_cck_rates); 195843712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1959e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_OFDM, 1960e3037485SYan-Hsuan Chuang rtw_ofdm_size, rtw_ofdm_rates); 196143712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1962e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_HT_1S, 1963e3037485SYan-Hsuan Chuang rtw_ht_1s_size, rtw_ht_1s_rates); 196443712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1965e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_HT_2S, 1966e3037485SYan-Hsuan Chuang rtw_ht_2s_size, rtw_ht_2s_rates); 196743712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1968e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_VHT_1S, 1969e3037485SYan-Hsuan Chuang rtw_vht_1s_size, rtw_vht_1s_rates); 197043712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1971e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_VHT_2S, 1972e3037485SYan-Hsuan Chuang rtw_vht_2s_size, rtw_vht_2s_rates); 1973e3037485SYan-Hsuan Chuang } 1974e3037485SYan-Hsuan Chuang } 1975e3037485SYan-Hsuan Chuang 1976e3037485SYan-Hsuan Chuang static void 197743712199SYan-Hsuan Chuang __rtw_phy_tx_power_limit_config(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs) 1978e3037485SYan-Hsuan Chuang { 197952280149SYan-Hsuan Chuang s8 base; 1980e3037485SYan-Hsuan Chuang u8 ch; 1981e3037485SYan-Hsuan Chuang 1982e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) { 1983e3037485SYan-Hsuan Chuang base = hal->tx_pwr_by_rate_base_2g[0][rs]; 1984e3037485SYan-Hsuan Chuang hal->tx_pwr_limit_2g[regd][bw][rs][ch] -= base; 1985e3037485SYan-Hsuan Chuang } 1986e3037485SYan-Hsuan Chuang 1987e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) { 1988e3037485SYan-Hsuan Chuang base = hal->tx_pwr_by_rate_base_5g[0][rs]; 1989e3037485SYan-Hsuan Chuang hal->tx_pwr_limit_5g[regd][bw][rs][ch] -= base; 1990e3037485SYan-Hsuan Chuang } 1991e3037485SYan-Hsuan Chuang } 1992e3037485SYan-Hsuan Chuang 1993e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_limit_config(struct rtw_hal *hal) 1994e3037485SYan-Hsuan Chuang { 1995e3037485SYan-Hsuan Chuang u8 regd, bw, rs; 1996e3037485SYan-Hsuan Chuang 199793f68a86SZong-Zhe Yang /* default at channel 1 */ 199893f68a86SZong-Zhe Yang hal->cch_by_bw[RTW_CHANNEL_WIDTH_20] = 1; 199993f68a86SZong-Zhe Yang 2000e3037485SYan-Hsuan Chuang for (regd = 0; regd < RTW_REGD_MAX; regd++) 2001e3037485SYan-Hsuan Chuang for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++) 2002e3037485SYan-Hsuan Chuang for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++) 200343712199SYan-Hsuan Chuang __rtw_phy_tx_power_limit_config(hal, regd, bw, rs); 2004e3037485SYan-Hsuan Chuang } 2005e3037485SYan-Hsuan Chuang 20060d350f0aSTzu-En Huang static void rtw_phy_init_tx_power_limit(struct rtw_dev *rtwdev, 200743712199SYan-Hsuan Chuang u8 regd, u8 bw, u8 rs) 2008e3037485SYan-Hsuan Chuang { 20090d350f0aSTzu-En Huang struct rtw_hal *hal = &rtwdev->hal; 20100d350f0aSTzu-En Huang s8 max_power_index = (s8)rtwdev->chip->max_power_index; 2011e3037485SYan-Hsuan Chuang u8 ch; 2012e3037485SYan-Hsuan Chuang 2013e3037485SYan-Hsuan Chuang /* 2.4G channels */ 2014e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) 20150d350f0aSTzu-En Huang hal->tx_pwr_limit_2g[regd][bw][rs][ch] = max_power_index; 2016e3037485SYan-Hsuan Chuang 2017e3037485SYan-Hsuan Chuang /* 5G channels */ 2018e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) 20190d350f0aSTzu-En Huang hal->tx_pwr_limit_5g[regd][bw][rs][ch] = max_power_index; 2020e3037485SYan-Hsuan Chuang } 2021e3037485SYan-Hsuan Chuang 20220d350f0aSTzu-En Huang void rtw_phy_init_tx_power(struct rtw_dev *rtwdev) 2023e3037485SYan-Hsuan Chuang { 20240d350f0aSTzu-En Huang struct rtw_hal *hal = &rtwdev->hal; 2025e3037485SYan-Hsuan Chuang u8 regd, path, rate, rs, bw; 2026e3037485SYan-Hsuan Chuang 2027e3037485SYan-Hsuan Chuang /* init tx power by rate offset */ 2028e3037485SYan-Hsuan Chuang for (path = 0; path < RTW_RF_PATH_MAX; path++) { 2029e3037485SYan-Hsuan Chuang for (rate = 0; rate < DESC_RATE_MAX; rate++) { 2030e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_2g[path][rate] = 0; 2031e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_5g[path][rate] = 0; 2032e3037485SYan-Hsuan Chuang } 2033e3037485SYan-Hsuan Chuang } 2034e3037485SYan-Hsuan Chuang 2035e3037485SYan-Hsuan Chuang /* init tx power limit */ 2036e3037485SYan-Hsuan Chuang for (regd = 0; regd < RTW_REGD_MAX; regd++) 2037e3037485SYan-Hsuan Chuang for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++) 2038e3037485SYan-Hsuan Chuang for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++) 20390d350f0aSTzu-En Huang rtw_phy_init_tx_power_limit(rtwdev, regd, bw, 20400d350f0aSTzu-En Huang rs); 2041e3037485SYan-Hsuan Chuang } 2042c97ee3e0STzu-En Huang 2043c97ee3e0STzu-En Huang void rtw_phy_config_swing_table(struct rtw_dev *rtwdev, 2044c97ee3e0STzu-En Huang struct rtw_swing_table *swing_table) 2045c97ee3e0STzu-En Huang { 2046c97ee3e0STzu-En Huang const struct rtw_pwr_track_tbl *tbl = rtwdev->chip->pwr_track_tbl; 2047c97ee3e0STzu-En Huang u8 channel = rtwdev->hal.current_channel; 2048c97ee3e0STzu-En Huang 2049c97ee3e0STzu-En Huang if (IS_CH_2G_BAND(channel)) { 2050c97ee3e0STzu-En Huang if (rtwdev->dm_info.tx_rate <= DESC_RATE11M) { 2051c97ee3e0STzu-En Huang swing_table->p[RF_PATH_A] = tbl->pwrtrk_2g_ccka_p; 2052c97ee3e0STzu-En Huang swing_table->n[RF_PATH_A] = tbl->pwrtrk_2g_ccka_n; 2053c97ee3e0STzu-En Huang swing_table->p[RF_PATH_B] = tbl->pwrtrk_2g_cckb_p; 2054c97ee3e0STzu-En Huang swing_table->n[RF_PATH_B] = tbl->pwrtrk_2g_cckb_n; 2055c97ee3e0STzu-En Huang } else { 2056c97ee3e0STzu-En Huang swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p; 2057c97ee3e0STzu-En Huang swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n; 2058c97ee3e0STzu-En Huang swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p; 2059c97ee3e0STzu-En Huang swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n; 2060c97ee3e0STzu-En Huang } 2061c97ee3e0STzu-En Huang } else if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel)) { 2062c97ee3e0STzu-En Huang swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_1]; 2063c97ee3e0STzu-En Huang swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_1]; 2064c97ee3e0STzu-En Huang swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_1]; 2065c97ee3e0STzu-En Huang swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_1]; 2066c97ee3e0STzu-En Huang } else if (IS_CH_5G_BAND_3(channel)) { 2067c97ee3e0STzu-En Huang swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_2]; 2068c97ee3e0STzu-En Huang swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_2]; 2069c97ee3e0STzu-En Huang swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_2]; 2070c97ee3e0STzu-En Huang swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_2]; 2071c97ee3e0STzu-En Huang } else if (IS_CH_5G_BAND_4(channel)) { 2072c97ee3e0STzu-En Huang swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_3]; 2073c97ee3e0STzu-En Huang swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_3]; 2074c97ee3e0STzu-En Huang swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_3]; 2075c97ee3e0STzu-En Huang swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_3]; 2076c97ee3e0STzu-En Huang } else { 2077c97ee3e0STzu-En Huang swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p; 2078c97ee3e0STzu-En Huang swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n; 2079c97ee3e0STzu-En Huang swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p; 2080c97ee3e0STzu-En Huang swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n; 2081c97ee3e0STzu-En Huang } 2082c97ee3e0STzu-En Huang } 2083449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_config_swing_table); 2084c97ee3e0STzu-En Huang 2085c97ee3e0STzu-En Huang void rtw_phy_pwrtrack_avg(struct rtw_dev *rtwdev, u8 thermal, u8 path) 2086c97ee3e0STzu-En Huang { 2087c97ee3e0STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 2088c97ee3e0STzu-En Huang 2089c97ee3e0STzu-En Huang ewma_thermal_add(&dm_info->avg_thermal[path], thermal); 2090c97ee3e0STzu-En Huang dm_info->thermal_avg[path] = 2091c97ee3e0STzu-En Huang ewma_thermal_read(&dm_info->avg_thermal[path]); 2092c97ee3e0STzu-En Huang } 2093449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_avg); 2094c97ee3e0STzu-En Huang 2095c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_thermal_changed(struct rtw_dev *rtwdev, u8 thermal, 2096c97ee3e0STzu-En Huang u8 path) 2097c97ee3e0STzu-En Huang { 2098c97ee3e0STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 2099c97ee3e0STzu-En Huang u8 avg = ewma_thermal_read(&dm_info->avg_thermal[path]); 2100c97ee3e0STzu-En Huang 2101c97ee3e0STzu-En Huang if (avg == thermal) 2102c97ee3e0STzu-En Huang return false; 2103c97ee3e0STzu-En Huang 2104c97ee3e0STzu-En Huang return true; 2105c97ee3e0STzu-En Huang } 2106449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_thermal_changed); 2107c97ee3e0STzu-En Huang 2108c97ee3e0STzu-En Huang u8 rtw_phy_pwrtrack_get_delta(struct rtw_dev *rtwdev, u8 path) 2109c97ee3e0STzu-En Huang { 2110c97ee3e0STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 2111c97ee3e0STzu-En Huang u8 therm_avg, therm_efuse, therm_delta; 2112c97ee3e0STzu-En Huang 2113c97ee3e0STzu-En Huang therm_avg = dm_info->thermal_avg[path]; 2114c97ee3e0STzu-En Huang therm_efuse = rtwdev->efuse.thermal_meter[path]; 2115c97ee3e0STzu-En Huang therm_delta = abs(therm_avg - therm_efuse); 2116c97ee3e0STzu-En Huang 2117c97ee3e0STzu-En Huang return min_t(u8, therm_delta, RTW_PWR_TRK_TBL_SZ - 1); 2118c97ee3e0STzu-En Huang } 2119449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_get_delta); 2120c97ee3e0STzu-En Huang 2121c97ee3e0STzu-En Huang s8 rtw_phy_pwrtrack_get_pwridx(struct rtw_dev *rtwdev, 2122c97ee3e0STzu-En Huang struct rtw_swing_table *swing_table, 2123c97ee3e0STzu-En Huang u8 tbl_path, u8 therm_path, u8 delta) 2124c97ee3e0STzu-En Huang { 2125c97ee3e0STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 2126c97ee3e0STzu-En Huang const u8 *delta_swing_table_idx_pos; 2127c97ee3e0STzu-En Huang const u8 *delta_swing_table_idx_neg; 2128c97ee3e0STzu-En Huang 2129c97ee3e0STzu-En Huang if (delta >= RTW_PWR_TRK_TBL_SZ) { 2130c97ee3e0STzu-En Huang rtw_warn(rtwdev, "power track table overflow\n"); 2131c97ee3e0STzu-En Huang return 0; 2132c97ee3e0STzu-En Huang } 2133c97ee3e0STzu-En Huang 2134baff8da6SColin Ian King if (!swing_table) { 2135c97ee3e0STzu-En Huang rtw_warn(rtwdev, "swing table not configured\n"); 2136c97ee3e0STzu-En Huang return 0; 2137c97ee3e0STzu-En Huang } 2138c97ee3e0STzu-En Huang 2139c97ee3e0STzu-En Huang delta_swing_table_idx_pos = swing_table->p[tbl_path]; 2140c97ee3e0STzu-En Huang delta_swing_table_idx_neg = swing_table->n[tbl_path]; 2141c97ee3e0STzu-En Huang 2142c97ee3e0STzu-En Huang if (!delta_swing_table_idx_pos || !delta_swing_table_idx_neg) { 2143c97ee3e0STzu-En Huang rtw_warn(rtwdev, "invalid swing table index\n"); 2144c97ee3e0STzu-En Huang return 0; 2145c97ee3e0STzu-En Huang } 2146c97ee3e0STzu-En Huang 2147c97ee3e0STzu-En Huang if (dm_info->thermal_avg[therm_path] > 2148c97ee3e0STzu-En Huang rtwdev->efuse.thermal_meter[therm_path]) 2149c97ee3e0STzu-En Huang return delta_swing_table_idx_pos[delta]; 2150c97ee3e0STzu-En Huang else 2151c97ee3e0STzu-En Huang return -delta_swing_table_idx_neg[delta]; 2152c97ee3e0STzu-En Huang } 2153449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_get_pwridx); 2154c97ee3e0STzu-En Huang 2155c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_need_iqk(struct rtw_dev *rtwdev) 2156c97ee3e0STzu-En Huang { 2157c97ee3e0STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 2158c97ee3e0STzu-En Huang u8 delta_iqk; 2159c97ee3e0STzu-En Huang 2160c97ee3e0STzu-En Huang delta_iqk = abs(dm_info->thermal_avg[0] - dm_info->thermal_meter_k); 2161c97ee3e0STzu-En Huang if (delta_iqk >= rtwdev->chip->iqk_threshold) { 2162c97ee3e0STzu-En Huang dm_info->thermal_meter_k = dm_info->thermal_avg[0]; 2163c97ee3e0STzu-En Huang return true; 2164c97ee3e0STzu-En Huang } 2165c97ee3e0STzu-En Huang return false; 2166c97ee3e0STzu-En Huang } 2167449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_need_iqk); 2168