1e3037485SYan-Hsuan Chuang // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause 2e3037485SYan-Hsuan Chuang /* Copyright(c) 2018-2019 Realtek Corporation 3e3037485SYan-Hsuan Chuang */ 4e3037485SYan-Hsuan Chuang 5e3037485SYan-Hsuan Chuang #include <linux/bcd.h> 6e3037485SYan-Hsuan Chuang 7e3037485SYan-Hsuan Chuang #include "main.h" 8e3037485SYan-Hsuan Chuang #include "reg.h" 9e3037485SYan-Hsuan Chuang #include "fw.h" 10e3037485SYan-Hsuan Chuang #include "phy.h" 11e3037485SYan-Hsuan Chuang #include "debug.h" 12e3037485SYan-Hsuan Chuang 13e3037485SYan-Hsuan Chuang struct phy_cfg_pair { 14e3037485SYan-Hsuan Chuang u32 addr; 15e3037485SYan-Hsuan Chuang u32 data; 16e3037485SYan-Hsuan Chuang }; 17e3037485SYan-Hsuan Chuang 18e3037485SYan-Hsuan Chuang union phy_table_tile { 19e3037485SYan-Hsuan Chuang struct rtw_phy_cond cond; 20e3037485SYan-Hsuan Chuang struct phy_cfg_pair cfg; 21e3037485SYan-Hsuan Chuang }; 22e3037485SYan-Hsuan Chuang 23e3037485SYan-Hsuan Chuang struct phy_pg_cfg_pair { 24e3037485SYan-Hsuan Chuang u32 band; 25e3037485SYan-Hsuan Chuang u32 rf_path; 26e3037485SYan-Hsuan Chuang u32 tx_num; 27e3037485SYan-Hsuan Chuang u32 addr; 28e3037485SYan-Hsuan Chuang u32 bitmask; 29e3037485SYan-Hsuan Chuang u32 data; 30e3037485SYan-Hsuan Chuang }; 31e3037485SYan-Hsuan Chuang 32e3037485SYan-Hsuan Chuang static const u32 db_invert_table[12][8] = { 33e3037485SYan-Hsuan Chuang {10, 13, 16, 20, 34e3037485SYan-Hsuan Chuang 25, 32, 40, 50}, 35e3037485SYan-Hsuan Chuang {64, 80, 101, 128, 36e3037485SYan-Hsuan Chuang 160, 201, 256, 318}, 37e3037485SYan-Hsuan Chuang {401, 505, 635, 800, 38e3037485SYan-Hsuan Chuang 1007, 1268, 1596, 2010}, 39e3037485SYan-Hsuan Chuang {316, 398, 501, 631, 40e3037485SYan-Hsuan Chuang 794, 1000, 1259, 1585}, 41e3037485SYan-Hsuan Chuang {1995, 2512, 3162, 3981, 42e3037485SYan-Hsuan Chuang 5012, 6310, 7943, 10000}, 43e3037485SYan-Hsuan Chuang {12589, 15849, 19953, 25119, 44e3037485SYan-Hsuan Chuang 31623, 39811, 50119, 63098}, 45e3037485SYan-Hsuan Chuang {79433, 100000, 125893, 158489, 46e3037485SYan-Hsuan Chuang 199526, 251189, 316228, 398107}, 47e3037485SYan-Hsuan Chuang {501187, 630957, 794328, 1000000, 48e3037485SYan-Hsuan Chuang 1258925, 1584893, 1995262, 2511886}, 49e3037485SYan-Hsuan Chuang {3162278, 3981072, 5011872, 6309573, 50e3037485SYan-Hsuan Chuang 7943282, 1000000, 12589254, 15848932}, 51e3037485SYan-Hsuan Chuang {19952623, 25118864, 31622777, 39810717, 52e3037485SYan-Hsuan Chuang 50118723, 63095734, 79432823, 100000000}, 53e3037485SYan-Hsuan Chuang {125892541, 158489319, 199526232, 251188643, 54e3037485SYan-Hsuan Chuang 316227766, 398107171, 501187234, 630957345}, 55e3037485SYan-Hsuan Chuang {794328235, 1000000000, 1258925412, 1584893192, 56e3037485SYan-Hsuan Chuang 1995262315, 2511886432U, 3162277660U, 3981071706U} 57e3037485SYan-Hsuan Chuang }; 58e3037485SYan-Hsuan Chuang 59fa6dfe6bSYan-Hsuan Chuang u8 rtw_cck_rates[] = { DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M, DESC_RATE11M }; 60fa6dfe6bSYan-Hsuan Chuang u8 rtw_ofdm_rates[] = { 61fa6dfe6bSYan-Hsuan Chuang DESC_RATE6M, DESC_RATE9M, DESC_RATE12M, 62fa6dfe6bSYan-Hsuan Chuang DESC_RATE18M, DESC_RATE24M, DESC_RATE36M, 63fa6dfe6bSYan-Hsuan Chuang DESC_RATE48M, DESC_RATE54M 64fa6dfe6bSYan-Hsuan Chuang }; 65fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_1s_rates[] = { 66fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2, 67fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5, 68fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS6, DESC_RATEMCS7 69fa6dfe6bSYan-Hsuan Chuang }; 70fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_2s_rates[] = { 71fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS8, DESC_RATEMCS9, DESC_RATEMCS10, 72fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS11, DESC_RATEMCS12, DESC_RATEMCS13, 73fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS14, DESC_RATEMCS15 74fa6dfe6bSYan-Hsuan Chuang }; 75fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_1s_rates[] = { 76fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1, 77fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3, 78fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5, 79fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7, 80fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9 81fa6dfe6bSYan-Hsuan Chuang }; 82fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_2s_rates[] = { 83fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1, 84fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3, 85fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5, 86fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7, 87fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9 88fa6dfe6bSYan-Hsuan Chuang }; 89fa6dfe6bSYan-Hsuan Chuang u8 *rtw_rate_section[RTW_RATE_SECTION_MAX] = { 90fa6dfe6bSYan-Hsuan Chuang rtw_cck_rates, rtw_ofdm_rates, 91fa6dfe6bSYan-Hsuan Chuang rtw_ht_1s_rates, rtw_ht_2s_rates, 92fa6dfe6bSYan-Hsuan Chuang rtw_vht_1s_rates, rtw_vht_2s_rates 93fa6dfe6bSYan-Hsuan Chuang }; 94fa6dfe6bSYan-Hsuan Chuang u8 rtw_rate_size[RTW_RATE_SECTION_MAX] = { 95fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_cck_rates), 96fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_ofdm_rates), 97fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_ht_1s_rates), 98fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_ht_2s_rates), 99fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_vht_1s_rates), 100fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_vht_2s_rates) 101fa6dfe6bSYan-Hsuan Chuang }; 102fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_cck_size = ARRAY_SIZE(rtw_cck_rates); 103fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ofdm_size = ARRAY_SIZE(rtw_ofdm_rates); 104fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_1s_size = ARRAY_SIZE(rtw_ht_1s_rates); 105fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_2s_size = ARRAY_SIZE(rtw_ht_2s_rates); 106fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_1s_size = ARRAY_SIZE(rtw_vht_1s_rates); 107fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_2s_size = ARRAY_SIZE(rtw_vht_2s_rates); 108fa6dfe6bSYan-Hsuan Chuang 109e3037485SYan-Hsuan Chuang enum rtw_phy_band_type { 110e3037485SYan-Hsuan Chuang PHY_BAND_2G = 0, 111e3037485SYan-Hsuan Chuang PHY_BAND_5G = 1, 112e3037485SYan-Hsuan Chuang }; 113e3037485SYan-Hsuan Chuang 114*479c4ee9STzu-En Huang static void rtw_phy_cck_pd_init(struct rtw_dev *rtwdev) 115*479c4ee9STzu-En Huang { 116*479c4ee9STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 117*479c4ee9STzu-En Huang u8 i, j; 118*479c4ee9STzu-En Huang 119*479c4ee9STzu-En Huang for (i = 0; i <= RTW_CHANNEL_WIDTH_40; i++) { 120*479c4ee9STzu-En Huang for (j = 0; j < RTW_RF_PATH_MAX; j++) 121*479c4ee9STzu-En Huang dm_info->cck_pd_lv[i][j] = 0; 122*479c4ee9STzu-En Huang } 123*479c4ee9STzu-En Huang 124*479c4ee9STzu-En Huang dm_info->cck_fa_avg = CCK_FA_AVG_RESET; 125*479c4ee9STzu-En Huang } 126*479c4ee9STzu-En Huang 127e3037485SYan-Hsuan Chuang void rtw_phy_init(struct rtw_dev *rtwdev) 128e3037485SYan-Hsuan Chuang { 129e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 130e3037485SYan-Hsuan Chuang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 131e3037485SYan-Hsuan Chuang u32 addr, mask; 132e3037485SYan-Hsuan Chuang 133e3037485SYan-Hsuan Chuang dm_info->fa_history[3] = 0; 134e3037485SYan-Hsuan Chuang dm_info->fa_history[2] = 0; 135e3037485SYan-Hsuan Chuang dm_info->fa_history[1] = 0; 136e3037485SYan-Hsuan Chuang dm_info->fa_history[0] = 0; 137e3037485SYan-Hsuan Chuang dm_info->igi_bitmap = 0; 138e3037485SYan-Hsuan Chuang dm_info->igi_history[3] = 0; 139e3037485SYan-Hsuan Chuang dm_info->igi_history[2] = 0; 140e3037485SYan-Hsuan Chuang dm_info->igi_history[1] = 0; 141e3037485SYan-Hsuan Chuang 142e3037485SYan-Hsuan Chuang addr = chip->dig[0].addr; 143e3037485SYan-Hsuan Chuang mask = chip->dig[0].mask; 144e3037485SYan-Hsuan Chuang dm_info->igi_history[0] = rtw_read32_mask(rtwdev, addr, mask); 145*479c4ee9STzu-En Huang rtw_phy_cck_pd_init(rtwdev); 146e3037485SYan-Hsuan Chuang } 147e3037485SYan-Hsuan Chuang 148e3037485SYan-Hsuan Chuang void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi) 149e3037485SYan-Hsuan Chuang { 150e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 151e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 152e3037485SYan-Hsuan Chuang u32 addr, mask; 153e3037485SYan-Hsuan Chuang u8 path; 154e3037485SYan-Hsuan Chuang 155e3037485SYan-Hsuan Chuang for (path = 0; path < hal->rf_path_num; path++) { 156e3037485SYan-Hsuan Chuang addr = chip->dig[path].addr; 157e3037485SYan-Hsuan Chuang mask = chip->dig[path].mask; 158e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, addr, mask, igi); 159e3037485SYan-Hsuan Chuang } 160e3037485SYan-Hsuan Chuang } 161e3037485SYan-Hsuan Chuang 162e3037485SYan-Hsuan Chuang static void rtw_phy_stat_false_alarm(struct rtw_dev *rtwdev) 163e3037485SYan-Hsuan Chuang { 164e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 165e3037485SYan-Hsuan Chuang 166e3037485SYan-Hsuan Chuang chip->ops->false_alarm_statistics(rtwdev); 167e3037485SYan-Hsuan Chuang } 168e3037485SYan-Hsuan Chuang 169e3037485SYan-Hsuan Chuang #define RA_FLOOR_TABLE_SIZE 7 170e3037485SYan-Hsuan Chuang #define RA_FLOOR_UP_GAP 3 171e3037485SYan-Hsuan Chuang 172e3037485SYan-Hsuan Chuang static u8 rtw_phy_get_rssi_level(u8 old_level, u8 rssi) 173e3037485SYan-Hsuan Chuang { 174e3037485SYan-Hsuan Chuang u8 table[RA_FLOOR_TABLE_SIZE] = {20, 34, 38, 42, 46, 50, 100}; 175e3037485SYan-Hsuan Chuang u8 new_level = 0; 176e3037485SYan-Hsuan Chuang int i; 177e3037485SYan-Hsuan Chuang 178e3037485SYan-Hsuan Chuang for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) 179e3037485SYan-Hsuan Chuang if (i >= old_level) 180e3037485SYan-Hsuan Chuang table[i] += RA_FLOOR_UP_GAP; 181e3037485SYan-Hsuan Chuang 182e3037485SYan-Hsuan Chuang for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) { 183e3037485SYan-Hsuan Chuang if (rssi < table[i]) { 184e3037485SYan-Hsuan Chuang new_level = i; 185e3037485SYan-Hsuan Chuang break; 186e3037485SYan-Hsuan Chuang } 187e3037485SYan-Hsuan Chuang } 188e3037485SYan-Hsuan Chuang 189e3037485SYan-Hsuan Chuang return new_level; 190e3037485SYan-Hsuan Chuang } 191e3037485SYan-Hsuan Chuang 192e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data { 193e3037485SYan-Hsuan Chuang struct rtw_dev *rtwdev; 194e3037485SYan-Hsuan Chuang u8 min_rssi; 195e3037485SYan-Hsuan Chuang }; 196e3037485SYan-Hsuan Chuang 197e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi_iter(void *data, struct ieee80211_sta *sta) 198e3037485SYan-Hsuan Chuang { 199e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data *iter_data = data; 200e3037485SYan-Hsuan Chuang struct rtw_dev *rtwdev = iter_data->rtwdev; 201e3037485SYan-Hsuan Chuang struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv; 202a24bad74SYan-Hsuan Chuang u8 rssi; 203e3037485SYan-Hsuan Chuang 204e3037485SYan-Hsuan Chuang rssi = ewma_rssi_read(&si->avg_rssi); 205a24bad74SYan-Hsuan Chuang si->rssi_level = rtw_phy_get_rssi_level(si->rssi_level, rssi); 206e3037485SYan-Hsuan Chuang 207e3037485SYan-Hsuan Chuang rtw_fw_send_rssi_info(rtwdev, si); 208e3037485SYan-Hsuan Chuang 209e3037485SYan-Hsuan Chuang iter_data->min_rssi = min_t(u8, rssi, iter_data->min_rssi); 210e3037485SYan-Hsuan Chuang } 211e3037485SYan-Hsuan Chuang 212e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi(struct rtw_dev *rtwdev) 213e3037485SYan-Hsuan Chuang { 214e3037485SYan-Hsuan Chuang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 215e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data data = {}; 216e3037485SYan-Hsuan Chuang 217e3037485SYan-Hsuan Chuang data.rtwdev = rtwdev; 218e3037485SYan-Hsuan Chuang data.min_rssi = U8_MAX; 219e3037485SYan-Hsuan Chuang rtw_iterate_stas_atomic(rtwdev, rtw_phy_stat_rssi_iter, &data); 220e3037485SYan-Hsuan Chuang 221e3037485SYan-Hsuan Chuang dm_info->pre_min_rssi = dm_info->min_rssi; 222e3037485SYan-Hsuan Chuang dm_info->min_rssi = data.min_rssi; 223e3037485SYan-Hsuan Chuang } 224e3037485SYan-Hsuan Chuang 225e3037485SYan-Hsuan Chuang static void rtw_phy_statistics(struct rtw_dev *rtwdev) 226e3037485SYan-Hsuan Chuang { 227e3037485SYan-Hsuan Chuang rtw_phy_stat_rssi(rtwdev); 228e3037485SYan-Hsuan Chuang rtw_phy_stat_false_alarm(rtwdev); 229e3037485SYan-Hsuan Chuang } 230e3037485SYan-Hsuan Chuang 231e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_LOW 250 232e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_HIGH 500 233e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_EXTRA_HIGH 750 234e3037485SYan-Hsuan Chuang #define DIG_PERF_MAX 0x5a 235e3037485SYan-Hsuan Chuang #define DIG_PERF_MID 0x40 236e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_LOW 2000 237e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_HIGH 4000 238e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_EXTRA_HIGH 5000 239e3037485SYan-Hsuan Chuang #define DIG_CVRG_MAX 0x2a 240e3037485SYan-Hsuan Chuang #define DIG_CVRG_MID 0x26 241e3037485SYan-Hsuan Chuang #define DIG_CVRG_MIN 0x1c 242e3037485SYan-Hsuan Chuang #define DIG_RSSI_GAIN_OFFSET 15 243e3037485SYan-Hsuan Chuang 244e3037485SYan-Hsuan Chuang static bool 245e3037485SYan-Hsuan Chuang rtw_phy_dig_check_damping(struct rtw_dm_info *dm_info) 246e3037485SYan-Hsuan Chuang { 247e3037485SYan-Hsuan Chuang u16 fa_lo = DIG_PERF_FA_TH_LOW; 248e3037485SYan-Hsuan Chuang u16 fa_hi = DIG_PERF_FA_TH_HIGH; 249e3037485SYan-Hsuan Chuang u16 *fa_history; 250e3037485SYan-Hsuan Chuang u8 *igi_history; 251e3037485SYan-Hsuan Chuang u8 damping_rssi; 252e3037485SYan-Hsuan Chuang u8 min_rssi; 253e3037485SYan-Hsuan Chuang u8 diff; 254e3037485SYan-Hsuan Chuang u8 igi_bitmap; 255e3037485SYan-Hsuan Chuang bool damping = false; 256e3037485SYan-Hsuan Chuang 257e3037485SYan-Hsuan Chuang min_rssi = dm_info->min_rssi; 258e3037485SYan-Hsuan Chuang if (dm_info->damping) { 259e3037485SYan-Hsuan Chuang damping_rssi = dm_info->damping_rssi; 260e3037485SYan-Hsuan Chuang diff = min_rssi > damping_rssi ? min_rssi - damping_rssi : 261e3037485SYan-Hsuan Chuang damping_rssi - min_rssi; 262e3037485SYan-Hsuan Chuang if (diff > 3 || dm_info->damping_cnt++ > 20) { 263e3037485SYan-Hsuan Chuang dm_info->damping = false; 264e3037485SYan-Hsuan Chuang return false; 265e3037485SYan-Hsuan Chuang } 266e3037485SYan-Hsuan Chuang 267e3037485SYan-Hsuan Chuang return true; 268e3037485SYan-Hsuan Chuang } 269e3037485SYan-Hsuan Chuang 270e3037485SYan-Hsuan Chuang igi_history = dm_info->igi_history; 271e3037485SYan-Hsuan Chuang fa_history = dm_info->fa_history; 272e3037485SYan-Hsuan Chuang igi_bitmap = dm_info->igi_bitmap & 0xf; 273e3037485SYan-Hsuan Chuang switch (igi_bitmap) { 274e3037485SYan-Hsuan Chuang case 5: 275e3037485SYan-Hsuan Chuang /* down -> up -> down -> up */ 276e3037485SYan-Hsuan Chuang if (igi_history[0] > igi_history[1] && 277e3037485SYan-Hsuan Chuang igi_history[2] > igi_history[3] && 278e3037485SYan-Hsuan Chuang igi_history[0] - igi_history[1] >= 2 && 279e3037485SYan-Hsuan Chuang igi_history[2] - igi_history[3] >= 2 && 280e3037485SYan-Hsuan Chuang fa_history[0] > fa_hi && fa_history[1] < fa_lo && 281e3037485SYan-Hsuan Chuang fa_history[2] > fa_hi && fa_history[3] < fa_lo) 282e3037485SYan-Hsuan Chuang damping = true; 283e3037485SYan-Hsuan Chuang break; 284e3037485SYan-Hsuan Chuang case 9: 285e3037485SYan-Hsuan Chuang /* up -> down -> down -> up */ 286e3037485SYan-Hsuan Chuang if (igi_history[0] > igi_history[1] && 287e3037485SYan-Hsuan Chuang igi_history[3] > igi_history[2] && 288e3037485SYan-Hsuan Chuang igi_history[0] - igi_history[1] >= 4 && 289e3037485SYan-Hsuan Chuang igi_history[3] - igi_history[2] >= 2 && 290e3037485SYan-Hsuan Chuang fa_history[0] > fa_hi && fa_history[1] < fa_lo && 291e3037485SYan-Hsuan Chuang fa_history[2] < fa_lo && fa_history[3] > fa_hi) 292e3037485SYan-Hsuan Chuang damping = true; 293e3037485SYan-Hsuan Chuang break; 294e3037485SYan-Hsuan Chuang default: 295e3037485SYan-Hsuan Chuang return false; 296e3037485SYan-Hsuan Chuang } 297e3037485SYan-Hsuan Chuang 298e3037485SYan-Hsuan Chuang if (damping) { 299e3037485SYan-Hsuan Chuang dm_info->damping = true; 300e3037485SYan-Hsuan Chuang dm_info->damping_cnt = 0; 301e3037485SYan-Hsuan Chuang dm_info->damping_rssi = min_rssi; 302e3037485SYan-Hsuan Chuang } 303e3037485SYan-Hsuan Chuang 304e3037485SYan-Hsuan Chuang return damping; 305e3037485SYan-Hsuan Chuang } 306e3037485SYan-Hsuan Chuang 307e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_boundary(struct rtw_dm_info *dm_info, 308e3037485SYan-Hsuan Chuang u8 *upper, u8 *lower, bool linked) 309e3037485SYan-Hsuan Chuang { 310e3037485SYan-Hsuan Chuang u8 dig_max, dig_min, dig_mid; 311e3037485SYan-Hsuan Chuang u8 min_rssi; 312e3037485SYan-Hsuan Chuang 313e3037485SYan-Hsuan Chuang if (linked) { 314e3037485SYan-Hsuan Chuang dig_max = DIG_PERF_MAX; 315e3037485SYan-Hsuan Chuang dig_mid = DIG_PERF_MID; 316e3037485SYan-Hsuan Chuang /* 22B=0x1c, 22C=0x20 */ 317e3037485SYan-Hsuan Chuang dig_min = 0x1c; 318e3037485SYan-Hsuan Chuang min_rssi = max_t(u8, dm_info->min_rssi, dig_min); 319e3037485SYan-Hsuan Chuang } else { 320e3037485SYan-Hsuan Chuang dig_max = DIG_CVRG_MAX; 321e3037485SYan-Hsuan Chuang dig_mid = DIG_CVRG_MID; 322e3037485SYan-Hsuan Chuang dig_min = DIG_CVRG_MIN; 323e3037485SYan-Hsuan Chuang min_rssi = dig_min; 324e3037485SYan-Hsuan Chuang } 325e3037485SYan-Hsuan Chuang 326e3037485SYan-Hsuan Chuang /* DIG MAX should be bounded by minimum RSSI with offset +15 */ 327e3037485SYan-Hsuan Chuang dig_max = min_t(u8, dig_max, min_rssi + DIG_RSSI_GAIN_OFFSET); 328e3037485SYan-Hsuan Chuang 329e3037485SYan-Hsuan Chuang *lower = clamp_t(u8, min_rssi, dig_min, dig_mid); 330e3037485SYan-Hsuan Chuang *upper = clamp_t(u8, *lower + DIG_RSSI_GAIN_OFFSET, dig_min, dig_max); 331e3037485SYan-Hsuan Chuang } 332e3037485SYan-Hsuan Chuang 333e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_threshold(struct rtw_dm_info *dm_info, 334e3037485SYan-Hsuan Chuang u16 *fa_th, u8 *step, bool linked) 335e3037485SYan-Hsuan Chuang { 336e3037485SYan-Hsuan Chuang u8 min_rssi, pre_min_rssi; 337e3037485SYan-Hsuan Chuang 338e3037485SYan-Hsuan Chuang min_rssi = dm_info->min_rssi; 339e3037485SYan-Hsuan Chuang pre_min_rssi = dm_info->pre_min_rssi; 340e3037485SYan-Hsuan Chuang step[0] = 4; 341e3037485SYan-Hsuan Chuang step[1] = 3; 342e3037485SYan-Hsuan Chuang step[2] = 2; 343e3037485SYan-Hsuan Chuang 344e3037485SYan-Hsuan Chuang if (linked) { 345e3037485SYan-Hsuan Chuang fa_th[0] = DIG_PERF_FA_TH_EXTRA_HIGH; 346e3037485SYan-Hsuan Chuang fa_th[1] = DIG_PERF_FA_TH_HIGH; 347e3037485SYan-Hsuan Chuang fa_th[2] = DIG_PERF_FA_TH_LOW; 348e3037485SYan-Hsuan Chuang if (pre_min_rssi > min_rssi) { 349e3037485SYan-Hsuan Chuang step[0] = 6; 350e3037485SYan-Hsuan Chuang step[1] = 4; 351e3037485SYan-Hsuan Chuang step[2] = 2; 352e3037485SYan-Hsuan Chuang } 353e3037485SYan-Hsuan Chuang } else { 354e3037485SYan-Hsuan Chuang fa_th[0] = DIG_CVRG_FA_TH_EXTRA_HIGH; 355e3037485SYan-Hsuan Chuang fa_th[1] = DIG_CVRG_FA_TH_HIGH; 356e3037485SYan-Hsuan Chuang fa_th[2] = DIG_CVRG_FA_TH_LOW; 357e3037485SYan-Hsuan Chuang } 358e3037485SYan-Hsuan Chuang } 359e3037485SYan-Hsuan Chuang 360e3037485SYan-Hsuan Chuang static void rtw_phy_dig_recorder(struct rtw_dm_info *dm_info, u8 igi, u16 fa) 361e3037485SYan-Hsuan Chuang { 362e3037485SYan-Hsuan Chuang u8 *igi_history; 363e3037485SYan-Hsuan Chuang u16 *fa_history; 364e3037485SYan-Hsuan Chuang u8 igi_bitmap; 365e3037485SYan-Hsuan Chuang bool up; 366e3037485SYan-Hsuan Chuang 367e3037485SYan-Hsuan Chuang igi_bitmap = dm_info->igi_bitmap << 1 & 0xfe; 368e3037485SYan-Hsuan Chuang igi_history = dm_info->igi_history; 369e3037485SYan-Hsuan Chuang fa_history = dm_info->fa_history; 370e3037485SYan-Hsuan Chuang 371e3037485SYan-Hsuan Chuang up = igi > igi_history[0]; 372e3037485SYan-Hsuan Chuang igi_bitmap |= up; 373e3037485SYan-Hsuan Chuang 374e3037485SYan-Hsuan Chuang igi_history[3] = igi_history[2]; 375e3037485SYan-Hsuan Chuang igi_history[2] = igi_history[1]; 376e3037485SYan-Hsuan Chuang igi_history[1] = igi_history[0]; 377e3037485SYan-Hsuan Chuang igi_history[0] = igi; 378e3037485SYan-Hsuan Chuang 379e3037485SYan-Hsuan Chuang fa_history[3] = fa_history[2]; 380e3037485SYan-Hsuan Chuang fa_history[2] = fa_history[1]; 381e3037485SYan-Hsuan Chuang fa_history[1] = fa_history[0]; 382e3037485SYan-Hsuan Chuang fa_history[0] = fa; 383e3037485SYan-Hsuan Chuang 384e3037485SYan-Hsuan Chuang dm_info->igi_bitmap = igi_bitmap; 385e3037485SYan-Hsuan Chuang } 386e3037485SYan-Hsuan Chuang 387e3037485SYan-Hsuan Chuang static void rtw_phy_dig(struct rtw_dev *rtwdev) 388e3037485SYan-Hsuan Chuang { 389e3037485SYan-Hsuan Chuang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 390e3037485SYan-Hsuan Chuang u8 upper_bound, lower_bound; 391e3037485SYan-Hsuan Chuang u8 pre_igi, cur_igi; 392e3037485SYan-Hsuan Chuang u16 fa_th[3], fa_cnt; 393e3037485SYan-Hsuan Chuang u8 level; 394e3037485SYan-Hsuan Chuang u8 step[3]; 395e3037485SYan-Hsuan Chuang bool linked; 396e3037485SYan-Hsuan Chuang 397e3037485SYan-Hsuan Chuang if (rtw_flag_check(rtwdev, RTW_FLAG_DIG_DISABLE)) 398e3037485SYan-Hsuan Chuang return; 399e3037485SYan-Hsuan Chuang 400e3037485SYan-Hsuan Chuang if (rtw_phy_dig_check_damping(dm_info)) 401e3037485SYan-Hsuan Chuang return; 402e3037485SYan-Hsuan Chuang 403e3037485SYan-Hsuan Chuang linked = !!rtwdev->sta_cnt; 404e3037485SYan-Hsuan Chuang 405e3037485SYan-Hsuan Chuang fa_cnt = dm_info->total_fa_cnt; 406e3037485SYan-Hsuan Chuang pre_igi = dm_info->igi_history[0]; 407e3037485SYan-Hsuan Chuang 408e3037485SYan-Hsuan Chuang rtw_phy_dig_get_threshold(dm_info, fa_th, step, linked); 409e3037485SYan-Hsuan Chuang 410e3037485SYan-Hsuan Chuang /* test the false alarm count from the highest threshold level first, 411e3037485SYan-Hsuan Chuang * and increase it by corresponding step size 412e3037485SYan-Hsuan Chuang * 413e3037485SYan-Hsuan Chuang * note that the step size is offset by -2, compensate it afterall 414e3037485SYan-Hsuan Chuang */ 415e3037485SYan-Hsuan Chuang cur_igi = pre_igi; 416e3037485SYan-Hsuan Chuang for (level = 0; level < 3; level++) { 417e3037485SYan-Hsuan Chuang if (fa_cnt > fa_th[level]) { 418e3037485SYan-Hsuan Chuang cur_igi += step[level]; 419e3037485SYan-Hsuan Chuang break; 420e3037485SYan-Hsuan Chuang } 421e3037485SYan-Hsuan Chuang } 422e3037485SYan-Hsuan Chuang cur_igi -= 2; 423e3037485SYan-Hsuan Chuang 424e3037485SYan-Hsuan Chuang /* calculate the upper/lower bound by the minimum rssi we have among 425e3037485SYan-Hsuan Chuang * the peers connected with us, meanwhile make sure the igi value does 426e3037485SYan-Hsuan Chuang * not beyond the hardware limitation 427e3037485SYan-Hsuan Chuang */ 428e3037485SYan-Hsuan Chuang rtw_phy_dig_get_boundary(dm_info, &upper_bound, &lower_bound, linked); 429e3037485SYan-Hsuan Chuang cur_igi = clamp_t(u8, cur_igi, lower_bound, upper_bound); 430e3037485SYan-Hsuan Chuang 431e3037485SYan-Hsuan Chuang /* record current igi value and false alarm statistics for further 432e3037485SYan-Hsuan Chuang * damping checks, and record the trend of igi values 433e3037485SYan-Hsuan Chuang */ 434e3037485SYan-Hsuan Chuang rtw_phy_dig_recorder(dm_info, cur_igi, fa_cnt); 435e3037485SYan-Hsuan Chuang 436e3037485SYan-Hsuan Chuang if (cur_igi != pre_igi) 437e3037485SYan-Hsuan Chuang rtw_phy_dig_write(rtwdev, cur_igi); 438e3037485SYan-Hsuan Chuang } 439e3037485SYan-Hsuan Chuang 440e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update_iter(void *data, struct ieee80211_sta *sta) 441e3037485SYan-Hsuan Chuang { 442e3037485SYan-Hsuan Chuang struct rtw_dev *rtwdev = data; 443e3037485SYan-Hsuan Chuang struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv; 444e3037485SYan-Hsuan Chuang 445e3037485SYan-Hsuan Chuang rtw_update_sta_info(rtwdev, si); 446e3037485SYan-Hsuan Chuang } 447e3037485SYan-Hsuan Chuang 448e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update(struct rtw_dev *rtwdev) 449e3037485SYan-Hsuan Chuang { 450e3037485SYan-Hsuan Chuang if (rtwdev->watch_dog_cnt & 0x3) 451e3037485SYan-Hsuan Chuang return; 452e3037485SYan-Hsuan Chuang 453e3037485SYan-Hsuan Chuang rtw_iterate_stas_atomic(rtwdev, rtw_phy_ra_info_update_iter, rtwdev); 454e3037485SYan-Hsuan Chuang } 455e3037485SYan-Hsuan Chuang 4565227c2eeSTzu-En Huang static void rtw_phy_dpk_track(struct rtw_dev *rtwdev) 4575227c2eeSTzu-En Huang { 4585227c2eeSTzu-En Huang struct rtw_chip_info *chip = rtwdev->chip; 4595227c2eeSTzu-En Huang 4605227c2eeSTzu-En Huang if (chip->ops->dpk_track) 4615227c2eeSTzu-En Huang chip->ops->dpk_track(rtwdev); 4625227c2eeSTzu-En Huang } 4635227c2eeSTzu-En Huang 464*479c4ee9STzu-En Huang #define CCK_PD_LV_MAX 5 465*479c4ee9STzu-En Huang #define CCK_PD_FA_LV1_MIN 1000 466*479c4ee9STzu-En Huang #define CCK_PD_FA_LV0_MAX 500 467*479c4ee9STzu-En Huang 468*479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_unlink(struct rtw_dev *rtwdev) 469*479c4ee9STzu-En Huang { 470*479c4ee9STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 471*479c4ee9STzu-En Huang u32 cck_fa_avg = dm_info->cck_fa_avg; 472*479c4ee9STzu-En Huang 473*479c4ee9STzu-En Huang if (cck_fa_avg > CCK_PD_FA_LV1_MIN) 474*479c4ee9STzu-En Huang return 1; 475*479c4ee9STzu-En Huang 476*479c4ee9STzu-En Huang if (cck_fa_avg < CCK_PD_FA_LV0_MAX) 477*479c4ee9STzu-En Huang return 0; 478*479c4ee9STzu-En Huang 479*479c4ee9STzu-En Huang return CCK_PD_LV_MAX; 480*479c4ee9STzu-En Huang } 481*479c4ee9STzu-En Huang 482*479c4ee9STzu-En Huang #define CCK_PD_IGI_LV4_VAL 0x38 483*479c4ee9STzu-En Huang #define CCK_PD_IGI_LV3_VAL 0x2a 484*479c4ee9STzu-En Huang #define CCK_PD_IGI_LV2_VAL 0x24 485*479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV4_VAL 32 486*479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV3_VAL 32 487*479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV2_VAL 24 488*479c4ee9STzu-En Huang 489*479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_link(struct rtw_dev *rtwdev) 490*479c4ee9STzu-En Huang { 491*479c4ee9STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 492*479c4ee9STzu-En Huang u8 igi = dm_info->igi_history[0]; 493*479c4ee9STzu-En Huang u8 rssi = dm_info->min_rssi; 494*479c4ee9STzu-En Huang u32 cck_fa_avg = dm_info->cck_fa_avg; 495*479c4ee9STzu-En Huang 496*479c4ee9STzu-En Huang if (igi > CCK_PD_IGI_LV4_VAL && rssi > CCK_PD_RSSI_LV4_VAL) 497*479c4ee9STzu-En Huang return 4; 498*479c4ee9STzu-En Huang if (igi > CCK_PD_IGI_LV3_VAL && rssi > CCK_PD_RSSI_LV3_VAL) 499*479c4ee9STzu-En Huang return 3; 500*479c4ee9STzu-En Huang if (igi > CCK_PD_IGI_LV2_VAL || rssi > CCK_PD_RSSI_LV2_VAL) 501*479c4ee9STzu-En Huang return 2; 502*479c4ee9STzu-En Huang if (cck_fa_avg > CCK_PD_FA_LV1_MIN) 503*479c4ee9STzu-En Huang return 1; 504*479c4ee9STzu-En Huang if (cck_fa_avg < CCK_PD_FA_LV0_MAX) 505*479c4ee9STzu-En Huang return 0; 506*479c4ee9STzu-En Huang 507*479c4ee9STzu-En Huang return CCK_PD_LV_MAX; 508*479c4ee9STzu-En Huang } 509*479c4ee9STzu-En Huang 510*479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv(struct rtw_dev *rtwdev) 511*479c4ee9STzu-En Huang { 512*479c4ee9STzu-En Huang if (!rtw_is_assoc(rtwdev)) 513*479c4ee9STzu-En Huang return rtw_phy_cck_pd_lv_unlink(rtwdev); 514*479c4ee9STzu-En Huang else 515*479c4ee9STzu-En Huang return rtw_phy_cck_pd_lv_link(rtwdev); 516*479c4ee9STzu-En Huang } 517*479c4ee9STzu-En Huang 518*479c4ee9STzu-En Huang static void rtw_phy_cck_pd(struct rtw_dev *rtwdev) 519*479c4ee9STzu-En Huang { 520*479c4ee9STzu-En Huang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 521*479c4ee9STzu-En Huang struct rtw_chip_info *chip = rtwdev->chip; 522*479c4ee9STzu-En Huang u32 cck_fa = dm_info->cck_fa_cnt; 523*479c4ee9STzu-En Huang u8 level; 524*479c4ee9STzu-En Huang 525*479c4ee9STzu-En Huang if (rtwdev->hal.current_band_type != RTW_BAND_2G) 526*479c4ee9STzu-En Huang return; 527*479c4ee9STzu-En Huang 528*479c4ee9STzu-En Huang if (dm_info->cck_fa_avg == CCK_FA_AVG_RESET) 529*479c4ee9STzu-En Huang dm_info->cck_fa_avg = cck_fa; 530*479c4ee9STzu-En Huang else 531*479c4ee9STzu-En Huang dm_info->cck_fa_avg = (dm_info->cck_fa_avg * 3 + cck_fa) >> 2; 532*479c4ee9STzu-En Huang 533*479c4ee9STzu-En Huang level = rtw_phy_cck_pd_lv(rtwdev); 534*479c4ee9STzu-En Huang 535*479c4ee9STzu-En Huang if (level >= CCK_PD_LV_MAX) 536*479c4ee9STzu-En Huang return; 537*479c4ee9STzu-En Huang 538*479c4ee9STzu-En Huang if (chip->ops->cck_pd_set) 539*479c4ee9STzu-En Huang chip->ops->cck_pd_set(rtwdev, level); 540*479c4ee9STzu-En Huang } 541*479c4ee9STzu-En Huang 542e3037485SYan-Hsuan Chuang void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev) 543e3037485SYan-Hsuan Chuang { 544e3037485SYan-Hsuan Chuang /* for further calculation */ 545e3037485SYan-Hsuan Chuang rtw_phy_statistics(rtwdev); 546e3037485SYan-Hsuan Chuang rtw_phy_dig(rtwdev); 547*479c4ee9STzu-En Huang rtw_phy_cck_pd(rtwdev); 548e3037485SYan-Hsuan Chuang rtw_phy_ra_info_update(rtwdev); 5495227c2eeSTzu-En Huang rtw_phy_dpk_track(rtwdev); 550e3037485SYan-Hsuan Chuang } 551e3037485SYan-Hsuan Chuang 552e3037485SYan-Hsuan Chuang #define FRAC_BITS 3 553e3037485SYan-Hsuan Chuang 554e3037485SYan-Hsuan Chuang static u8 rtw_phy_power_2_db(s8 power) 555e3037485SYan-Hsuan Chuang { 556e3037485SYan-Hsuan Chuang if (power <= -100 || power >= 20) 557e3037485SYan-Hsuan Chuang return 0; 558e3037485SYan-Hsuan Chuang else if (power >= 0) 559e3037485SYan-Hsuan Chuang return 100; 560e3037485SYan-Hsuan Chuang else 561e3037485SYan-Hsuan Chuang return 100 + power; 562e3037485SYan-Hsuan Chuang } 563e3037485SYan-Hsuan Chuang 564e3037485SYan-Hsuan Chuang static u64 rtw_phy_db_2_linear(u8 power_db) 565e3037485SYan-Hsuan Chuang { 566e3037485SYan-Hsuan Chuang u8 i, j; 567e3037485SYan-Hsuan Chuang u64 linear; 568e3037485SYan-Hsuan Chuang 5698a03447dSStanislaw Gruszka if (power_db > 96) 5708a03447dSStanislaw Gruszka power_db = 96; 5718a03447dSStanislaw Gruszka else if (power_db < 1) 5728a03447dSStanislaw Gruszka return 1; 5738a03447dSStanislaw Gruszka 574e3037485SYan-Hsuan Chuang /* 1dB ~ 96dB */ 575e3037485SYan-Hsuan Chuang i = (power_db - 1) >> 3; 576e3037485SYan-Hsuan Chuang j = (power_db - 1) - (i << 3); 577e3037485SYan-Hsuan Chuang 578e3037485SYan-Hsuan Chuang linear = db_invert_table[i][j]; 579e3037485SYan-Hsuan Chuang linear = i > 2 ? linear << FRAC_BITS : linear; 580e3037485SYan-Hsuan Chuang 581e3037485SYan-Hsuan Chuang return linear; 582e3037485SYan-Hsuan Chuang } 583e3037485SYan-Hsuan Chuang 584e3037485SYan-Hsuan Chuang static u8 rtw_phy_linear_2_db(u64 linear) 585e3037485SYan-Hsuan Chuang { 586e3037485SYan-Hsuan Chuang u8 i; 587e3037485SYan-Hsuan Chuang u8 j; 588e3037485SYan-Hsuan Chuang u32 dB; 589e3037485SYan-Hsuan Chuang 590e3037485SYan-Hsuan Chuang if (linear >= db_invert_table[11][7]) 591e3037485SYan-Hsuan Chuang return 96; /* maximum 96 dB */ 592e3037485SYan-Hsuan Chuang 593e3037485SYan-Hsuan Chuang for (i = 0; i < 12; i++) { 594e3037485SYan-Hsuan Chuang if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][7]) 595e3037485SYan-Hsuan Chuang break; 596e3037485SYan-Hsuan Chuang else if (i > 2 && linear <= db_invert_table[i][7]) 597e3037485SYan-Hsuan Chuang break; 598e3037485SYan-Hsuan Chuang } 599e3037485SYan-Hsuan Chuang 600e3037485SYan-Hsuan Chuang for (j = 0; j < 8; j++) { 601e3037485SYan-Hsuan Chuang if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][j]) 602e3037485SYan-Hsuan Chuang break; 603e3037485SYan-Hsuan Chuang else if (i > 2 && linear <= db_invert_table[i][j]) 604e3037485SYan-Hsuan Chuang break; 605e3037485SYan-Hsuan Chuang } 606e3037485SYan-Hsuan Chuang 607e3037485SYan-Hsuan Chuang if (j == 0 && i == 0) 608e3037485SYan-Hsuan Chuang goto end; 609e3037485SYan-Hsuan Chuang 610e3037485SYan-Hsuan Chuang if (j == 0) { 611e3037485SYan-Hsuan Chuang if (i != 3) { 612e3037485SYan-Hsuan Chuang if (db_invert_table[i][0] - linear > 613e3037485SYan-Hsuan Chuang linear - db_invert_table[i - 1][7]) { 614e3037485SYan-Hsuan Chuang i = i - 1; 615e3037485SYan-Hsuan Chuang j = 7; 616e3037485SYan-Hsuan Chuang } 617e3037485SYan-Hsuan Chuang } else { 618e3037485SYan-Hsuan Chuang if (db_invert_table[3][0] - linear > 619e3037485SYan-Hsuan Chuang linear - db_invert_table[2][7]) { 620e3037485SYan-Hsuan Chuang i = 2; 621e3037485SYan-Hsuan Chuang j = 7; 622e3037485SYan-Hsuan Chuang } 623e3037485SYan-Hsuan Chuang } 624e3037485SYan-Hsuan Chuang } else { 625e3037485SYan-Hsuan Chuang if (db_invert_table[i][j] - linear > 626e3037485SYan-Hsuan Chuang linear - db_invert_table[i][j - 1]) { 627e3037485SYan-Hsuan Chuang j = j - 1; 628e3037485SYan-Hsuan Chuang } 629e3037485SYan-Hsuan Chuang } 630e3037485SYan-Hsuan Chuang end: 631e3037485SYan-Hsuan Chuang dB = (i << 3) + j + 1; 632e3037485SYan-Hsuan Chuang 633e3037485SYan-Hsuan Chuang return dB; 634e3037485SYan-Hsuan Chuang } 635e3037485SYan-Hsuan Chuang 636e3037485SYan-Hsuan Chuang u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num) 637e3037485SYan-Hsuan Chuang { 638e3037485SYan-Hsuan Chuang s8 power; 639e3037485SYan-Hsuan Chuang u8 power_db; 640e3037485SYan-Hsuan Chuang u64 linear; 641e3037485SYan-Hsuan Chuang u64 sum = 0; 642e3037485SYan-Hsuan Chuang u8 path; 643e3037485SYan-Hsuan Chuang 644e3037485SYan-Hsuan Chuang for (path = 0; path < path_num; path++) { 645e3037485SYan-Hsuan Chuang power = rf_power[path]; 646e3037485SYan-Hsuan Chuang power_db = rtw_phy_power_2_db(power); 647e3037485SYan-Hsuan Chuang linear = rtw_phy_db_2_linear(power_db); 648e3037485SYan-Hsuan Chuang sum += linear; 649e3037485SYan-Hsuan Chuang } 650e3037485SYan-Hsuan Chuang 651e3037485SYan-Hsuan Chuang sum = (sum + (1 << (FRAC_BITS - 1))) >> FRAC_BITS; 652e3037485SYan-Hsuan Chuang switch (path_num) { 653e3037485SYan-Hsuan Chuang case 2: 654e3037485SYan-Hsuan Chuang sum >>= 1; 655e3037485SYan-Hsuan Chuang break; 656e3037485SYan-Hsuan Chuang case 3: 657e3037485SYan-Hsuan Chuang sum = ((sum) + ((sum) << 1) + ((sum) << 3)) >> 5; 658e3037485SYan-Hsuan Chuang break; 659e3037485SYan-Hsuan Chuang case 4: 660e3037485SYan-Hsuan Chuang sum >>= 2; 661e3037485SYan-Hsuan Chuang break; 662e3037485SYan-Hsuan Chuang default: 663e3037485SYan-Hsuan Chuang break; 664e3037485SYan-Hsuan Chuang } 665e3037485SYan-Hsuan Chuang 666e3037485SYan-Hsuan Chuang return rtw_phy_linear_2_db(sum); 667e3037485SYan-Hsuan Chuang } 668e3037485SYan-Hsuan Chuang 669e3037485SYan-Hsuan Chuang u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 670e3037485SYan-Hsuan Chuang u32 addr, u32 mask) 671e3037485SYan-Hsuan Chuang { 672e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 673e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 674e3037485SYan-Hsuan Chuang const u32 *base_addr = chip->rf_base_addr; 675e3037485SYan-Hsuan Chuang u32 val, direct_addr; 676e3037485SYan-Hsuan Chuang 677e3037485SYan-Hsuan Chuang if (rf_path >= hal->rf_path_num) { 678e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 679e3037485SYan-Hsuan Chuang return INV_RF_DATA; 680e3037485SYan-Hsuan Chuang } 681e3037485SYan-Hsuan Chuang 682e3037485SYan-Hsuan Chuang addr &= 0xff; 683e3037485SYan-Hsuan Chuang direct_addr = base_addr[rf_path] + (addr << 2); 684e3037485SYan-Hsuan Chuang mask &= RFREG_MASK; 685e3037485SYan-Hsuan Chuang 686e3037485SYan-Hsuan Chuang val = rtw_read32_mask(rtwdev, direct_addr, mask); 687e3037485SYan-Hsuan Chuang 688e3037485SYan-Hsuan Chuang return val; 689e3037485SYan-Hsuan Chuang } 690e3037485SYan-Hsuan Chuang 691e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 692e3037485SYan-Hsuan Chuang u32 addr, u32 mask, u32 data) 693e3037485SYan-Hsuan Chuang { 694e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 695e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 696e3037485SYan-Hsuan Chuang u32 *sipi_addr = chip->rf_sipi_addr; 697e3037485SYan-Hsuan Chuang u32 data_and_addr; 698e3037485SYan-Hsuan Chuang u32 old_data = 0; 699e3037485SYan-Hsuan Chuang u32 shift; 700e3037485SYan-Hsuan Chuang 701e3037485SYan-Hsuan Chuang if (rf_path >= hal->rf_path_num) { 702e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 703e3037485SYan-Hsuan Chuang return false; 704e3037485SYan-Hsuan Chuang } 705e3037485SYan-Hsuan Chuang 706e3037485SYan-Hsuan Chuang addr &= 0xff; 707e3037485SYan-Hsuan Chuang mask &= RFREG_MASK; 708e3037485SYan-Hsuan Chuang 709e3037485SYan-Hsuan Chuang if (mask != RFREG_MASK) { 710e3037485SYan-Hsuan Chuang old_data = rtw_phy_read_rf(rtwdev, rf_path, addr, RFREG_MASK); 711e3037485SYan-Hsuan Chuang 712e3037485SYan-Hsuan Chuang if (old_data == INV_RF_DATA) { 713e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "Write fail, rf is disabled\n"); 714e3037485SYan-Hsuan Chuang return false; 715e3037485SYan-Hsuan Chuang } 716e3037485SYan-Hsuan Chuang 717e3037485SYan-Hsuan Chuang shift = __ffs(mask); 718e3037485SYan-Hsuan Chuang data = ((old_data) & (~mask)) | (data << shift); 719e3037485SYan-Hsuan Chuang } 720e3037485SYan-Hsuan Chuang 721e3037485SYan-Hsuan Chuang data_and_addr = ((addr << 20) | (data & 0x000fffff)) & 0x0fffffff; 722e3037485SYan-Hsuan Chuang 723e3037485SYan-Hsuan Chuang rtw_write32(rtwdev, sipi_addr[rf_path], data_and_addr); 724e3037485SYan-Hsuan Chuang 725e3037485SYan-Hsuan Chuang udelay(13); 726e3037485SYan-Hsuan Chuang 727e3037485SYan-Hsuan Chuang return true; 728e3037485SYan-Hsuan Chuang } 729e3037485SYan-Hsuan Chuang 730e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 731e3037485SYan-Hsuan Chuang u32 addr, u32 mask, u32 data) 732e3037485SYan-Hsuan Chuang { 733e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 734e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 735e3037485SYan-Hsuan Chuang const u32 *base_addr = chip->rf_base_addr; 736e3037485SYan-Hsuan Chuang u32 direct_addr; 737e3037485SYan-Hsuan Chuang 738e3037485SYan-Hsuan Chuang if (rf_path >= hal->rf_path_num) { 739e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 740e3037485SYan-Hsuan Chuang return false; 741e3037485SYan-Hsuan Chuang } 742e3037485SYan-Hsuan Chuang 743e3037485SYan-Hsuan Chuang addr &= 0xff; 744e3037485SYan-Hsuan Chuang direct_addr = base_addr[rf_path] + (addr << 2); 745e3037485SYan-Hsuan Chuang mask &= RFREG_MASK; 746e3037485SYan-Hsuan Chuang 747818d46e7SChien-Hsun Liao if (addr == RF_CFGCH) { 748e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, REG_RSV_CTRL, BITS_RFC_DIRECT, DISABLE_PI); 749e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, REG_WLRF1, BITS_RFC_DIRECT, DISABLE_PI); 750818d46e7SChien-Hsun Liao } 751818d46e7SChien-Hsun Liao 752e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, direct_addr, mask, data); 753e3037485SYan-Hsuan Chuang 754e3037485SYan-Hsuan Chuang udelay(1); 755e3037485SYan-Hsuan Chuang 756818d46e7SChien-Hsun Liao if (addr == RF_CFGCH) { 757e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, REG_RSV_CTRL, BITS_RFC_DIRECT, ENABLE_PI); 758e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, REG_WLRF1, BITS_RFC_DIRECT, ENABLE_PI); 759818d46e7SChien-Hsun Liao } 760e3037485SYan-Hsuan Chuang 761e3037485SYan-Hsuan Chuang return true; 762e3037485SYan-Hsuan Chuang } 763e3037485SYan-Hsuan Chuang 764e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 765e3037485SYan-Hsuan Chuang u32 addr, u32 mask, u32 data) 766e3037485SYan-Hsuan Chuang { 767e3037485SYan-Hsuan Chuang if (addr != 0x00) 768e3037485SYan-Hsuan Chuang return rtw_phy_write_rf_reg(rtwdev, rf_path, addr, mask, data); 769e3037485SYan-Hsuan Chuang 770e3037485SYan-Hsuan Chuang return rtw_phy_write_rf_reg_sipi(rtwdev, rf_path, addr, mask, data); 771e3037485SYan-Hsuan Chuang } 772e3037485SYan-Hsuan Chuang 773e3037485SYan-Hsuan Chuang void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg) 774e3037485SYan-Hsuan Chuang { 775e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 776e3037485SYan-Hsuan Chuang struct rtw_efuse *efuse = &rtwdev->efuse; 777e3037485SYan-Hsuan Chuang struct rtw_phy_cond cond = {0}; 778e3037485SYan-Hsuan Chuang 779e3037485SYan-Hsuan Chuang cond.cut = hal->cut_version ? hal->cut_version : 15; 780e3037485SYan-Hsuan Chuang cond.pkg = pkg ? pkg : 15; 781e3037485SYan-Hsuan Chuang cond.plat = 0x04; 782e3037485SYan-Hsuan Chuang cond.rfe = efuse->rfe_option; 783e3037485SYan-Hsuan Chuang 784e3037485SYan-Hsuan Chuang switch (rtw_hci_type(rtwdev)) { 785e3037485SYan-Hsuan Chuang case RTW_HCI_TYPE_USB: 786e3037485SYan-Hsuan Chuang cond.intf = INTF_USB; 787e3037485SYan-Hsuan Chuang break; 788e3037485SYan-Hsuan Chuang case RTW_HCI_TYPE_SDIO: 789e3037485SYan-Hsuan Chuang cond.intf = INTF_SDIO; 790e3037485SYan-Hsuan Chuang break; 791e3037485SYan-Hsuan Chuang case RTW_HCI_TYPE_PCIE: 792e3037485SYan-Hsuan Chuang default: 793e3037485SYan-Hsuan Chuang cond.intf = INTF_PCIE; 794e3037485SYan-Hsuan Chuang break; 795e3037485SYan-Hsuan Chuang } 796e3037485SYan-Hsuan Chuang 797e3037485SYan-Hsuan Chuang hal->phy_cond = cond; 798e3037485SYan-Hsuan Chuang 799e3037485SYan-Hsuan Chuang rtw_dbg(rtwdev, RTW_DBG_PHY, "phy cond=0x%08x\n", *((u32 *)&hal->phy_cond)); 800e3037485SYan-Hsuan Chuang } 801e3037485SYan-Hsuan Chuang 802e3037485SYan-Hsuan Chuang static bool check_positive(struct rtw_dev *rtwdev, struct rtw_phy_cond cond) 803e3037485SYan-Hsuan Chuang { 804e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 805e3037485SYan-Hsuan Chuang struct rtw_phy_cond drv_cond = hal->phy_cond; 806e3037485SYan-Hsuan Chuang 807e3037485SYan-Hsuan Chuang if (cond.cut && cond.cut != drv_cond.cut) 808e3037485SYan-Hsuan Chuang return false; 809e3037485SYan-Hsuan Chuang 810e3037485SYan-Hsuan Chuang if (cond.pkg && cond.pkg != drv_cond.pkg) 811e3037485SYan-Hsuan Chuang return false; 812e3037485SYan-Hsuan Chuang 813e3037485SYan-Hsuan Chuang if (cond.intf && cond.intf != drv_cond.intf) 814e3037485SYan-Hsuan Chuang return false; 815e3037485SYan-Hsuan Chuang 816e3037485SYan-Hsuan Chuang if (cond.rfe != drv_cond.rfe) 817e3037485SYan-Hsuan Chuang return false; 818e3037485SYan-Hsuan Chuang 819e3037485SYan-Hsuan Chuang return true; 820e3037485SYan-Hsuan Chuang } 821e3037485SYan-Hsuan Chuang 822e3037485SYan-Hsuan Chuang void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl) 823e3037485SYan-Hsuan Chuang { 824e3037485SYan-Hsuan Chuang const union phy_table_tile *p = tbl->data; 825e3037485SYan-Hsuan Chuang const union phy_table_tile *end = p + tbl->size / 2; 826e3037485SYan-Hsuan Chuang struct rtw_phy_cond pos_cond = {0}; 827e3037485SYan-Hsuan Chuang bool is_matched = true, is_skipped = false; 828e3037485SYan-Hsuan Chuang 829e3037485SYan-Hsuan Chuang BUILD_BUG_ON(sizeof(union phy_table_tile) != sizeof(struct phy_cfg_pair)); 830e3037485SYan-Hsuan Chuang 831e3037485SYan-Hsuan Chuang for (; p < end; p++) { 832e3037485SYan-Hsuan Chuang if (p->cond.pos) { 833e3037485SYan-Hsuan Chuang switch (p->cond.branch) { 834e3037485SYan-Hsuan Chuang case BRANCH_ENDIF: 835e3037485SYan-Hsuan Chuang is_matched = true; 836e3037485SYan-Hsuan Chuang is_skipped = false; 837e3037485SYan-Hsuan Chuang break; 838e3037485SYan-Hsuan Chuang case BRANCH_ELSE: 839e3037485SYan-Hsuan Chuang is_matched = is_skipped ? false : true; 840e3037485SYan-Hsuan Chuang break; 841e3037485SYan-Hsuan Chuang case BRANCH_IF: 842e3037485SYan-Hsuan Chuang case BRANCH_ELIF: 843e3037485SYan-Hsuan Chuang default: 844e3037485SYan-Hsuan Chuang pos_cond = p->cond; 845e3037485SYan-Hsuan Chuang break; 846e3037485SYan-Hsuan Chuang } 847e3037485SYan-Hsuan Chuang } else if (p->cond.neg) { 848e3037485SYan-Hsuan Chuang if (!is_skipped) { 849e3037485SYan-Hsuan Chuang if (check_positive(rtwdev, pos_cond)) { 850e3037485SYan-Hsuan Chuang is_matched = true; 851e3037485SYan-Hsuan Chuang is_skipped = true; 852e3037485SYan-Hsuan Chuang } else { 853e3037485SYan-Hsuan Chuang is_matched = false; 854e3037485SYan-Hsuan Chuang is_skipped = false; 855e3037485SYan-Hsuan Chuang } 856e3037485SYan-Hsuan Chuang } else { 857e3037485SYan-Hsuan Chuang is_matched = false; 858e3037485SYan-Hsuan Chuang } 859e3037485SYan-Hsuan Chuang } else if (is_matched) { 860e3037485SYan-Hsuan Chuang (*tbl->do_cfg)(rtwdev, tbl, p->cfg.addr, p->cfg.data); 861e3037485SYan-Hsuan Chuang } 862e3037485SYan-Hsuan Chuang } 863e3037485SYan-Hsuan Chuang } 864e3037485SYan-Hsuan Chuang 865e3037485SYan-Hsuan Chuang #define bcd_to_dec_pwr_by_rate(val, i) bcd2bin(val >> (i * 8)) 866e3037485SYan-Hsuan Chuang 867e3037485SYan-Hsuan Chuang static u8 tbl_to_dec_pwr_by_rate(struct rtw_dev *rtwdev, u32 hex, u8 i) 868e3037485SYan-Hsuan Chuang { 869e3037485SYan-Hsuan Chuang if (rtwdev->chip->is_pwr_by_rate_dec) 870e3037485SYan-Hsuan Chuang return bcd_to_dec_pwr_by_rate(hex, i); 871fa6dfe6bSYan-Hsuan Chuang 872e3037485SYan-Hsuan Chuang return (hex >> (i * 8)) & 0xFF; 873e3037485SYan-Hsuan Chuang } 874e3037485SYan-Hsuan Chuang 87543712199SYan-Hsuan Chuang static void 87643712199SYan-Hsuan Chuang rtw_phy_get_rate_values_of_txpwr_by_rate(struct rtw_dev *rtwdev, 87743712199SYan-Hsuan Chuang u32 addr, u32 mask, u32 val, u8 *rate, 878e3037485SYan-Hsuan Chuang u8 *pwr_by_rate, u8 *rate_num) 879e3037485SYan-Hsuan Chuang { 880e3037485SYan-Hsuan Chuang int i; 881e3037485SYan-Hsuan Chuang 882e3037485SYan-Hsuan Chuang switch (addr) { 883e3037485SYan-Hsuan Chuang case 0xE00: 884e3037485SYan-Hsuan Chuang case 0x830: 885e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE6M; 886e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE9M; 887e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE12M; 888e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE18M; 889e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 890e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 891e3037485SYan-Hsuan Chuang *rate_num = 4; 892e3037485SYan-Hsuan Chuang break; 893e3037485SYan-Hsuan Chuang case 0xE04: 894e3037485SYan-Hsuan Chuang case 0x834: 895e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE24M; 896e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE36M; 897e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE48M; 898e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE54M; 899e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 900e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 901e3037485SYan-Hsuan Chuang *rate_num = 4; 902e3037485SYan-Hsuan Chuang break; 903e3037485SYan-Hsuan Chuang case 0xE08: 904e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE1M; 905e3037485SYan-Hsuan Chuang pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 1); 906e3037485SYan-Hsuan Chuang *rate_num = 1; 907e3037485SYan-Hsuan Chuang break; 908e3037485SYan-Hsuan Chuang case 0x86C: 909e3037485SYan-Hsuan Chuang if (mask == 0xffffff00) { 910e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE2M; 911e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE5_5M; 912e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE11M; 913e3037485SYan-Hsuan Chuang for (i = 1; i < 4; ++i) 914e3037485SYan-Hsuan Chuang pwr_by_rate[i - 1] = 915e3037485SYan-Hsuan Chuang tbl_to_dec_pwr_by_rate(rtwdev, val, i); 916e3037485SYan-Hsuan Chuang *rate_num = 3; 917e3037485SYan-Hsuan Chuang } else if (mask == 0x000000ff) { 918e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE11M; 919e3037485SYan-Hsuan Chuang pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 0); 920e3037485SYan-Hsuan Chuang *rate_num = 1; 921e3037485SYan-Hsuan Chuang } 922e3037485SYan-Hsuan Chuang break; 923e3037485SYan-Hsuan Chuang case 0xE10: 924e3037485SYan-Hsuan Chuang case 0x83C: 925e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS0; 926e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS1; 927e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS2; 928e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS3; 929e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 930e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 931e3037485SYan-Hsuan Chuang *rate_num = 4; 932e3037485SYan-Hsuan Chuang break; 933e3037485SYan-Hsuan Chuang case 0xE14: 934e3037485SYan-Hsuan Chuang case 0x848: 935e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS4; 936e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS5; 937e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS6; 938e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS7; 939e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 940e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 941e3037485SYan-Hsuan Chuang *rate_num = 4; 942e3037485SYan-Hsuan Chuang break; 943e3037485SYan-Hsuan Chuang case 0xE18: 944e3037485SYan-Hsuan Chuang case 0x84C: 945e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS8; 946e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS9; 947e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS10; 948e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS11; 949e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 950e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 951e3037485SYan-Hsuan Chuang *rate_num = 4; 952e3037485SYan-Hsuan Chuang break; 953e3037485SYan-Hsuan Chuang case 0xE1C: 954e3037485SYan-Hsuan Chuang case 0x868: 955e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS12; 956e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS13; 957e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS14; 958e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS15; 959e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 960e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 961e3037485SYan-Hsuan Chuang *rate_num = 4; 962e3037485SYan-Hsuan Chuang break; 963e3037485SYan-Hsuan Chuang case 0x838: 964e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE1M; 965e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE2M; 966e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE5_5M; 967e3037485SYan-Hsuan Chuang for (i = 1; i < 4; ++i) 968e3037485SYan-Hsuan Chuang pwr_by_rate[i - 1] = tbl_to_dec_pwr_by_rate(rtwdev, 969e3037485SYan-Hsuan Chuang val, i); 970e3037485SYan-Hsuan Chuang *rate_num = 3; 971e3037485SYan-Hsuan Chuang break; 972e3037485SYan-Hsuan Chuang case 0xC20: 973e3037485SYan-Hsuan Chuang case 0xE20: 974e3037485SYan-Hsuan Chuang case 0x1820: 975e3037485SYan-Hsuan Chuang case 0x1A20: 976e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE1M; 977e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE2M; 978e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE5_5M; 979e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE11M; 980e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 981e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 982e3037485SYan-Hsuan Chuang *rate_num = 4; 983e3037485SYan-Hsuan Chuang break; 984e3037485SYan-Hsuan Chuang case 0xC24: 985e3037485SYan-Hsuan Chuang case 0xE24: 986e3037485SYan-Hsuan Chuang case 0x1824: 987e3037485SYan-Hsuan Chuang case 0x1A24: 988e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE6M; 989e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE9M; 990e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE12M; 991e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE18M; 992e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 993e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 994e3037485SYan-Hsuan Chuang *rate_num = 4; 995e3037485SYan-Hsuan Chuang break; 996e3037485SYan-Hsuan Chuang case 0xC28: 997e3037485SYan-Hsuan Chuang case 0xE28: 998e3037485SYan-Hsuan Chuang case 0x1828: 999e3037485SYan-Hsuan Chuang case 0x1A28: 1000e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE24M; 1001e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE36M; 1002e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE48M; 1003e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE54M; 1004e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1005e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1006e3037485SYan-Hsuan Chuang *rate_num = 4; 1007e3037485SYan-Hsuan Chuang break; 1008e3037485SYan-Hsuan Chuang case 0xC2C: 1009e3037485SYan-Hsuan Chuang case 0xE2C: 1010e3037485SYan-Hsuan Chuang case 0x182C: 1011e3037485SYan-Hsuan Chuang case 0x1A2C: 1012e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS0; 1013e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS1; 1014e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS2; 1015e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS3; 1016e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1017e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1018e3037485SYan-Hsuan Chuang *rate_num = 4; 1019e3037485SYan-Hsuan Chuang break; 1020e3037485SYan-Hsuan Chuang case 0xC30: 1021e3037485SYan-Hsuan Chuang case 0xE30: 1022e3037485SYan-Hsuan Chuang case 0x1830: 1023e3037485SYan-Hsuan Chuang case 0x1A30: 1024e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS4; 1025e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS5; 1026e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS6; 1027e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS7; 1028e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1029e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1030e3037485SYan-Hsuan Chuang *rate_num = 4; 1031e3037485SYan-Hsuan Chuang break; 1032e3037485SYan-Hsuan Chuang case 0xC34: 1033e3037485SYan-Hsuan Chuang case 0xE34: 1034e3037485SYan-Hsuan Chuang case 0x1834: 1035e3037485SYan-Hsuan Chuang case 0x1A34: 1036e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS8; 1037e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS9; 1038e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS10; 1039e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS11; 1040e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1041e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1042e3037485SYan-Hsuan Chuang *rate_num = 4; 1043e3037485SYan-Hsuan Chuang break; 1044e3037485SYan-Hsuan Chuang case 0xC38: 1045e3037485SYan-Hsuan Chuang case 0xE38: 1046e3037485SYan-Hsuan Chuang case 0x1838: 1047e3037485SYan-Hsuan Chuang case 0x1A38: 1048e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS12; 1049e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS13; 1050e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS14; 1051e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS15; 1052e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1053e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1054e3037485SYan-Hsuan Chuang *rate_num = 4; 1055e3037485SYan-Hsuan Chuang break; 1056e3037485SYan-Hsuan Chuang case 0xC3C: 1057e3037485SYan-Hsuan Chuang case 0xE3C: 1058e3037485SYan-Hsuan Chuang case 0x183C: 1059e3037485SYan-Hsuan Chuang case 0x1A3C: 1060e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT1SS_MCS0; 1061e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT1SS_MCS1; 1062e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT1SS_MCS2; 1063e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT1SS_MCS3; 1064e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1065e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1066e3037485SYan-Hsuan Chuang *rate_num = 4; 1067e3037485SYan-Hsuan Chuang break; 1068e3037485SYan-Hsuan Chuang case 0xC40: 1069e3037485SYan-Hsuan Chuang case 0xE40: 1070e3037485SYan-Hsuan Chuang case 0x1840: 1071e3037485SYan-Hsuan Chuang case 0x1A40: 1072e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT1SS_MCS4; 1073e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT1SS_MCS5; 1074e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT1SS_MCS6; 1075e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT1SS_MCS7; 1076e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1077e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1078e3037485SYan-Hsuan Chuang *rate_num = 4; 1079e3037485SYan-Hsuan Chuang break; 1080e3037485SYan-Hsuan Chuang case 0xC44: 1081e3037485SYan-Hsuan Chuang case 0xE44: 1082e3037485SYan-Hsuan Chuang case 0x1844: 1083e3037485SYan-Hsuan Chuang case 0x1A44: 1084e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT1SS_MCS8; 1085e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT1SS_MCS9; 1086e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT2SS_MCS0; 1087e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT2SS_MCS1; 1088e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1089e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1090e3037485SYan-Hsuan Chuang *rate_num = 4; 1091e3037485SYan-Hsuan Chuang break; 1092e3037485SYan-Hsuan Chuang case 0xC48: 1093e3037485SYan-Hsuan Chuang case 0xE48: 1094e3037485SYan-Hsuan Chuang case 0x1848: 1095e3037485SYan-Hsuan Chuang case 0x1A48: 1096e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT2SS_MCS2; 1097e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT2SS_MCS3; 1098e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT2SS_MCS4; 1099e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT2SS_MCS5; 1100e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1101e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1102e3037485SYan-Hsuan Chuang *rate_num = 4; 1103e3037485SYan-Hsuan Chuang break; 1104e3037485SYan-Hsuan Chuang case 0xC4C: 1105e3037485SYan-Hsuan Chuang case 0xE4C: 1106e3037485SYan-Hsuan Chuang case 0x184C: 1107e3037485SYan-Hsuan Chuang case 0x1A4C: 1108e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT2SS_MCS6; 1109e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT2SS_MCS7; 1110e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT2SS_MCS8; 1111e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT2SS_MCS9; 1112e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1113e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1114e3037485SYan-Hsuan Chuang *rate_num = 4; 1115e3037485SYan-Hsuan Chuang break; 1116e3037485SYan-Hsuan Chuang case 0xCD8: 1117e3037485SYan-Hsuan Chuang case 0xED8: 1118e3037485SYan-Hsuan Chuang case 0x18D8: 1119e3037485SYan-Hsuan Chuang case 0x1AD8: 1120e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS16; 1121e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS17; 1122e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS18; 1123e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS19; 1124e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1125e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1126e3037485SYan-Hsuan Chuang *rate_num = 4; 1127e3037485SYan-Hsuan Chuang break; 1128e3037485SYan-Hsuan Chuang case 0xCDC: 1129e3037485SYan-Hsuan Chuang case 0xEDC: 1130e3037485SYan-Hsuan Chuang case 0x18DC: 1131e3037485SYan-Hsuan Chuang case 0x1ADC: 1132e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS20; 1133e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS21; 1134e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS22; 1135e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS23; 1136e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1137e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1138e3037485SYan-Hsuan Chuang *rate_num = 4; 1139e3037485SYan-Hsuan Chuang break; 1140e3037485SYan-Hsuan Chuang case 0xCE0: 1141e3037485SYan-Hsuan Chuang case 0xEE0: 1142e3037485SYan-Hsuan Chuang case 0x18E0: 1143e3037485SYan-Hsuan Chuang case 0x1AE0: 1144e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT3SS_MCS0; 1145e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT3SS_MCS1; 1146e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT3SS_MCS2; 1147e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT3SS_MCS3; 1148e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1149e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1150e3037485SYan-Hsuan Chuang *rate_num = 4; 1151e3037485SYan-Hsuan Chuang break; 1152e3037485SYan-Hsuan Chuang case 0xCE4: 1153e3037485SYan-Hsuan Chuang case 0xEE4: 1154e3037485SYan-Hsuan Chuang case 0x18E4: 1155e3037485SYan-Hsuan Chuang case 0x1AE4: 1156e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT3SS_MCS4; 1157e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT3SS_MCS5; 1158e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT3SS_MCS6; 1159e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT3SS_MCS7; 1160e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1161e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1162e3037485SYan-Hsuan Chuang *rate_num = 4; 1163e3037485SYan-Hsuan Chuang break; 1164e3037485SYan-Hsuan Chuang case 0xCE8: 1165e3037485SYan-Hsuan Chuang case 0xEE8: 1166e3037485SYan-Hsuan Chuang case 0x18E8: 1167e3037485SYan-Hsuan Chuang case 0x1AE8: 1168e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT3SS_MCS8; 1169e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT3SS_MCS9; 1170e3037485SYan-Hsuan Chuang for (i = 0; i < 2; ++i) 1171e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1172e3037485SYan-Hsuan Chuang *rate_num = 2; 1173e3037485SYan-Hsuan Chuang break; 1174e3037485SYan-Hsuan Chuang default: 1175e3037485SYan-Hsuan Chuang rtw_warn(rtwdev, "invalid tx power index addr 0x%08x\n", addr); 1176e3037485SYan-Hsuan Chuang break; 1177e3037485SYan-Hsuan Chuang } 1178e3037485SYan-Hsuan Chuang } 1179e3037485SYan-Hsuan Chuang 118043712199SYan-Hsuan Chuang static void rtw_phy_store_tx_power_by_rate(struct rtw_dev *rtwdev, 1181fa6dfe6bSYan-Hsuan Chuang u32 band, u32 rfpath, u32 txnum, 1182e3037485SYan-Hsuan Chuang u32 regaddr, u32 bitmask, u32 data) 1183e3037485SYan-Hsuan Chuang { 1184e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1185e3037485SYan-Hsuan Chuang u8 rate_num = 0; 1186e3037485SYan-Hsuan Chuang u8 rate; 1187e3037485SYan-Hsuan Chuang u8 rates[RTW_RF_PATH_MAX] = {0}; 1188e3037485SYan-Hsuan Chuang s8 offset; 1189e3037485SYan-Hsuan Chuang s8 pwr_by_rate[RTW_RF_PATH_MAX] = {0}; 1190e3037485SYan-Hsuan Chuang int i; 1191e3037485SYan-Hsuan Chuang 119243712199SYan-Hsuan Chuang rtw_phy_get_rate_values_of_txpwr_by_rate(rtwdev, regaddr, bitmask, data, 1193e3037485SYan-Hsuan Chuang rates, pwr_by_rate, &rate_num); 1194e3037485SYan-Hsuan Chuang 1195e3037485SYan-Hsuan Chuang if (WARN_ON(rfpath >= RTW_RF_PATH_MAX || 1196e3037485SYan-Hsuan Chuang (band != PHY_BAND_2G && band != PHY_BAND_5G) || 1197e3037485SYan-Hsuan Chuang rate_num > RTW_RF_PATH_MAX)) 1198e3037485SYan-Hsuan Chuang return; 1199e3037485SYan-Hsuan Chuang 1200e3037485SYan-Hsuan Chuang for (i = 0; i < rate_num; i++) { 1201e3037485SYan-Hsuan Chuang offset = pwr_by_rate[i]; 1202e3037485SYan-Hsuan Chuang rate = rates[i]; 1203e3037485SYan-Hsuan Chuang if (band == PHY_BAND_2G) 1204e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_2g[rfpath][rate] = offset; 1205e3037485SYan-Hsuan Chuang else if (band == PHY_BAND_5G) 1206e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_5g[rfpath][rate] = offset; 1207e3037485SYan-Hsuan Chuang else 1208e3037485SYan-Hsuan Chuang continue; 1209e3037485SYan-Hsuan Chuang } 1210e3037485SYan-Hsuan Chuang } 1211e3037485SYan-Hsuan Chuang 1212fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl) 1213fa6dfe6bSYan-Hsuan Chuang { 1214fa6dfe6bSYan-Hsuan Chuang const struct phy_pg_cfg_pair *p = tbl->data; 1215fa6dfe6bSYan-Hsuan Chuang const struct phy_pg_cfg_pair *end = p + tbl->size / 6; 1216fa6dfe6bSYan-Hsuan Chuang 1217fa6dfe6bSYan-Hsuan Chuang BUILD_BUG_ON(sizeof(struct phy_pg_cfg_pair) != sizeof(u32) * 6); 1218fa6dfe6bSYan-Hsuan Chuang 1219fa6dfe6bSYan-Hsuan Chuang for (; p < end; p++) { 1220fa6dfe6bSYan-Hsuan Chuang if (p->addr == 0xfe || p->addr == 0xffe) { 1221fa6dfe6bSYan-Hsuan Chuang msleep(50); 1222fa6dfe6bSYan-Hsuan Chuang continue; 1223fa6dfe6bSYan-Hsuan Chuang } 122443712199SYan-Hsuan Chuang rtw_phy_store_tx_power_by_rate(rtwdev, p->band, p->rf_path, 1225fa6dfe6bSYan-Hsuan Chuang p->tx_num, p->addr, p->bitmask, 1226fa6dfe6bSYan-Hsuan Chuang p->data); 1227fa6dfe6bSYan-Hsuan Chuang } 1228fa6dfe6bSYan-Hsuan Chuang } 1229fa6dfe6bSYan-Hsuan Chuang 1230fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_channel_idx_5g[RTW_MAX_CHANNEL_NUM_5G] = { 1231fa6dfe6bSYan-Hsuan Chuang 36, 38, 40, 42, 44, 46, 48, /* Band 1 */ 1232fa6dfe6bSYan-Hsuan Chuang 52, 54, 56, 58, 60, 62, 64, /* Band 2 */ 1233fa6dfe6bSYan-Hsuan Chuang 100, 102, 104, 106, 108, 110, 112, /* Band 3 */ 1234fa6dfe6bSYan-Hsuan Chuang 116, 118, 120, 122, 124, 126, 128, /* Band 3 */ 1235fa6dfe6bSYan-Hsuan Chuang 132, 134, 136, 138, 140, 142, 144, /* Band 3 */ 1236fa6dfe6bSYan-Hsuan Chuang 149, 151, 153, 155, 157, 159, 161, /* Band 4 */ 1237fa6dfe6bSYan-Hsuan Chuang 165, 167, 169, 171, 173, 175, 177}; /* Band 4 */ 1238fa6dfe6bSYan-Hsuan Chuang 1239fa6dfe6bSYan-Hsuan Chuang static int rtw_channel_to_idx(u8 band, u8 channel) 1240fa6dfe6bSYan-Hsuan Chuang { 1241fa6dfe6bSYan-Hsuan Chuang int ch_idx; 1242fa6dfe6bSYan-Hsuan Chuang u8 n_channel; 1243fa6dfe6bSYan-Hsuan Chuang 1244fa6dfe6bSYan-Hsuan Chuang if (band == PHY_BAND_2G) { 1245fa6dfe6bSYan-Hsuan Chuang ch_idx = channel - 1; 1246fa6dfe6bSYan-Hsuan Chuang n_channel = RTW_MAX_CHANNEL_NUM_2G; 1247fa6dfe6bSYan-Hsuan Chuang } else if (band == PHY_BAND_5G) { 1248fa6dfe6bSYan-Hsuan Chuang n_channel = RTW_MAX_CHANNEL_NUM_5G; 1249fa6dfe6bSYan-Hsuan Chuang for (ch_idx = 0; ch_idx < n_channel; ch_idx++) 1250fa6dfe6bSYan-Hsuan Chuang if (rtw_channel_idx_5g[ch_idx] == channel) 1251fa6dfe6bSYan-Hsuan Chuang break; 1252fa6dfe6bSYan-Hsuan Chuang } else { 1253fa6dfe6bSYan-Hsuan Chuang return -1; 1254fa6dfe6bSYan-Hsuan Chuang } 1255fa6dfe6bSYan-Hsuan Chuang 1256fa6dfe6bSYan-Hsuan Chuang if (ch_idx >= n_channel) 1257fa6dfe6bSYan-Hsuan Chuang return -1; 1258fa6dfe6bSYan-Hsuan Chuang 1259fa6dfe6bSYan-Hsuan Chuang return ch_idx; 1260fa6dfe6bSYan-Hsuan Chuang } 1261fa6dfe6bSYan-Hsuan Chuang 126243712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_limit(struct rtw_dev *rtwdev, u8 regd, u8 band, 1263fa6dfe6bSYan-Hsuan Chuang u8 bw, u8 rs, u8 ch, s8 pwr_limit) 1264fa6dfe6bSYan-Hsuan Chuang { 1265fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 12660d350f0aSTzu-En Huang u8 max_power_index = rtwdev->chip->max_power_index; 1267adf3c676SYan-Hsuan Chuang s8 ww; 1268fa6dfe6bSYan-Hsuan Chuang int ch_idx; 1269fa6dfe6bSYan-Hsuan Chuang 1270fa6dfe6bSYan-Hsuan Chuang pwr_limit = clamp_t(s8, pwr_limit, 12710d350f0aSTzu-En Huang -max_power_index, max_power_index); 1272fa6dfe6bSYan-Hsuan Chuang ch_idx = rtw_channel_to_idx(band, ch); 1273fa6dfe6bSYan-Hsuan Chuang 1274fa6dfe6bSYan-Hsuan Chuang if (regd >= RTW_REGD_MAX || bw >= RTW_CHANNEL_WIDTH_MAX || 1275fa6dfe6bSYan-Hsuan Chuang rs >= RTW_RATE_SECTION_MAX || ch_idx < 0) { 1276fa6dfe6bSYan-Hsuan Chuang WARN(1, 1277fa6dfe6bSYan-Hsuan Chuang "wrong txpwr_lmt regd=%u, band=%u bw=%u, rs=%u, ch_idx=%u, pwr_limit=%d\n", 1278fa6dfe6bSYan-Hsuan Chuang regd, band, bw, rs, ch_idx, pwr_limit); 1279fa6dfe6bSYan-Hsuan Chuang return; 1280fa6dfe6bSYan-Hsuan Chuang } 1281fa6dfe6bSYan-Hsuan Chuang 1282adf3c676SYan-Hsuan Chuang if (band == PHY_BAND_2G) { 1283fa6dfe6bSYan-Hsuan Chuang hal->tx_pwr_limit_2g[regd][bw][rs][ch_idx] = pwr_limit; 1284adf3c676SYan-Hsuan Chuang ww = hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx]; 1285adf3c676SYan-Hsuan Chuang ww = min_t(s8, ww, pwr_limit); 1286adf3c676SYan-Hsuan Chuang hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx] = ww; 1287adf3c676SYan-Hsuan Chuang } else if (band == PHY_BAND_5G) { 1288fa6dfe6bSYan-Hsuan Chuang hal->tx_pwr_limit_5g[regd][bw][rs][ch_idx] = pwr_limit; 1289adf3c676SYan-Hsuan Chuang ww = hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx]; 1290adf3c676SYan-Hsuan Chuang ww = min_t(s8, ww, pwr_limit); 1291adf3c676SYan-Hsuan Chuang hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx] = ww; 1292adf3c676SYan-Hsuan Chuang } 1293fa6dfe6bSYan-Hsuan Chuang } 1294fa6dfe6bSYan-Hsuan Chuang 129593f68a86SZong-Zhe Yang /* cross-reference 5G power limits if values are not assigned */ 129693f68a86SZong-Zhe Yang static void 129793f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt(struct rtw_dev *rtwdev, u8 regd, 129893f68a86SZong-Zhe Yang u8 bw, u8 ch_idx, u8 rs_ht, u8 rs_vht) 129993f68a86SZong-Zhe Yang { 130093f68a86SZong-Zhe Yang struct rtw_hal *hal = &rtwdev->hal; 13010d350f0aSTzu-En Huang u8 max_power_index = rtwdev->chip->max_power_index; 130293f68a86SZong-Zhe Yang s8 lmt_ht = hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx]; 130393f68a86SZong-Zhe Yang s8 lmt_vht = hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx]; 130493f68a86SZong-Zhe Yang 130593f68a86SZong-Zhe Yang if (lmt_ht == lmt_vht) 130693f68a86SZong-Zhe Yang return; 130793f68a86SZong-Zhe Yang 13080d350f0aSTzu-En Huang if (lmt_ht == max_power_index) 130993f68a86SZong-Zhe Yang hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx] = lmt_vht; 131093f68a86SZong-Zhe Yang 13110d350f0aSTzu-En Huang else if (lmt_vht == max_power_index) 131293f68a86SZong-Zhe Yang hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx] = lmt_ht; 131393f68a86SZong-Zhe Yang } 131493f68a86SZong-Zhe Yang 131593f68a86SZong-Zhe Yang /* cross-reference power limits for ht and vht */ 131693f68a86SZong-Zhe Yang static void 131793f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_rs(struct rtw_dev *rtwdev, u8 regd, u8 bw, u8 ch_idx) 131893f68a86SZong-Zhe Yang { 131993f68a86SZong-Zhe Yang u8 rs_idx, rs_ht, rs_vht; 132093f68a86SZong-Zhe Yang u8 rs_cmp[2][2] = {{RTW_RATE_SECTION_HT_1S, RTW_RATE_SECTION_VHT_1S}, 132193f68a86SZong-Zhe Yang {RTW_RATE_SECTION_HT_2S, RTW_RATE_SECTION_VHT_2S} }; 132293f68a86SZong-Zhe Yang 132393f68a86SZong-Zhe Yang for (rs_idx = 0; rs_idx < 2; rs_idx++) { 132493f68a86SZong-Zhe Yang rs_ht = rs_cmp[rs_idx][0]; 132593f68a86SZong-Zhe Yang rs_vht = rs_cmp[rs_idx][1]; 132693f68a86SZong-Zhe Yang 132793f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt(rtwdev, regd, bw, ch_idx, rs_ht, rs_vht); 132893f68a86SZong-Zhe Yang } 132993f68a86SZong-Zhe Yang } 133093f68a86SZong-Zhe Yang 133193f68a86SZong-Zhe Yang /* cross-reference power limits for 5G channels */ 133293f68a86SZong-Zhe Yang static void 133393f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt_by_ch(struct rtw_dev *rtwdev, u8 regd, u8 bw) 133493f68a86SZong-Zhe Yang { 133593f68a86SZong-Zhe Yang u8 ch_idx; 133693f68a86SZong-Zhe Yang 133793f68a86SZong-Zhe Yang for (ch_idx = 0; ch_idx < RTW_MAX_CHANNEL_NUM_5G; ch_idx++) 133893f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_rs(rtwdev, regd, bw, ch_idx); 133993f68a86SZong-Zhe Yang } 134093f68a86SZong-Zhe Yang 134193f68a86SZong-Zhe Yang /* cross-reference power limits for 20/40M bandwidth */ 134293f68a86SZong-Zhe Yang static void 134393f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_bw(struct rtw_dev *rtwdev, u8 regd) 134493f68a86SZong-Zhe Yang { 134593f68a86SZong-Zhe Yang u8 bw; 134693f68a86SZong-Zhe Yang 134793f68a86SZong-Zhe Yang for (bw = RTW_CHANNEL_WIDTH_20; bw <= RTW_CHANNEL_WIDTH_40; bw++) 134893f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt_by_ch(rtwdev, regd, bw); 134993f68a86SZong-Zhe Yang } 135093f68a86SZong-Zhe Yang 135193f68a86SZong-Zhe Yang /* cross-reference power limits */ 135293f68a86SZong-Zhe Yang static void rtw_xref_txpwr_lmt(struct rtw_dev *rtwdev) 135393f68a86SZong-Zhe Yang { 135493f68a86SZong-Zhe Yang u8 regd; 135593f68a86SZong-Zhe Yang 135693f68a86SZong-Zhe Yang for (regd = 0; regd < RTW_REGD_MAX; regd++) 135793f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_bw(rtwdev, regd); 135893f68a86SZong-Zhe Yang } 135993f68a86SZong-Zhe Yang 1360fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev, 1361fa6dfe6bSYan-Hsuan Chuang const struct rtw_table *tbl) 1362fa6dfe6bSYan-Hsuan Chuang { 13633457f86dSBrian Norris const struct rtw_txpwr_lmt_cfg_pair *p = tbl->data; 13643457f86dSBrian Norris const struct rtw_txpwr_lmt_cfg_pair *end = p + tbl->size; 1365fa6dfe6bSYan-Hsuan Chuang 1366fa6dfe6bSYan-Hsuan Chuang for (; p < end; p++) { 136743712199SYan-Hsuan Chuang rtw_phy_set_tx_power_limit(rtwdev, p->regd, p->band, 136843712199SYan-Hsuan Chuang p->bw, p->rs, p->ch, p->txpwr_lmt); 1369fa6dfe6bSYan-Hsuan Chuang } 137093f68a86SZong-Zhe Yang 137193f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt(rtwdev); 1372fa6dfe6bSYan-Hsuan Chuang } 1373fa6dfe6bSYan-Hsuan Chuang 1374fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1375fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1376fa6dfe6bSYan-Hsuan Chuang { 1377fa6dfe6bSYan-Hsuan Chuang rtw_write8(rtwdev, addr, data); 1378fa6dfe6bSYan-Hsuan Chuang } 1379fa6dfe6bSYan-Hsuan Chuang 1380fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1381fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1382fa6dfe6bSYan-Hsuan Chuang { 1383fa6dfe6bSYan-Hsuan Chuang rtw_write32(rtwdev, addr, data); 1384fa6dfe6bSYan-Hsuan Chuang } 1385fa6dfe6bSYan-Hsuan Chuang 1386fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1387fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1388fa6dfe6bSYan-Hsuan Chuang { 1389fa6dfe6bSYan-Hsuan Chuang if (addr == 0xfe) 1390fa6dfe6bSYan-Hsuan Chuang msleep(50); 1391fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfd) 1392fa6dfe6bSYan-Hsuan Chuang mdelay(5); 1393fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfc) 1394fa6dfe6bSYan-Hsuan Chuang mdelay(1); 1395fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfb) 1396fa6dfe6bSYan-Hsuan Chuang usleep_range(50, 60); 1397fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfa) 1398fa6dfe6bSYan-Hsuan Chuang udelay(5); 1399fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xf9) 1400fa6dfe6bSYan-Hsuan Chuang udelay(1); 1401fa6dfe6bSYan-Hsuan Chuang else 1402fa6dfe6bSYan-Hsuan Chuang rtw_write32(rtwdev, addr, data); 1403fa6dfe6bSYan-Hsuan Chuang } 1404fa6dfe6bSYan-Hsuan Chuang 1405fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1406fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1407fa6dfe6bSYan-Hsuan Chuang { 1408fa6dfe6bSYan-Hsuan Chuang if (addr == 0xffe) { 1409fa6dfe6bSYan-Hsuan Chuang msleep(50); 1410fa6dfe6bSYan-Hsuan Chuang } else if (addr == 0xfe) { 1411fa6dfe6bSYan-Hsuan Chuang usleep_range(100, 110); 1412fa6dfe6bSYan-Hsuan Chuang } else { 1413fa6dfe6bSYan-Hsuan Chuang rtw_write_rf(rtwdev, tbl->rf_path, addr, RFREG_MASK, data); 1414fa6dfe6bSYan-Hsuan Chuang udelay(1); 1415fa6dfe6bSYan-Hsuan Chuang } 1416fa6dfe6bSYan-Hsuan Chuang } 1417fa6dfe6bSYan-Hsuan Chuang 1418fa6dfe6bSYan-Hsuan Chuang static void rtw_load_rfk_table(struct rtw_dev *rtwdev) 1419fa6dfe6bSYan-Hsuan Chuang { 1420fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 14215227c2eeSTzu-En Huang struct rtw_dpk_info *dpk_info = &rtwdev->dm_info.dpk_info; 1422fa6dfe6bSYan-Hsuan Chuang 1423fa6dfe6bSYan-Hsuan Chuang if (!chip->rfk_init_tbl) 1424fa6dfe6bSYan-Hsuan Chuang return; 1425fa6dfe6bSYan-Hsuan Chuang 14265227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1e24, BIT(17), 0x1); 14275227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1cd0, BIT(28), 0x1); 14285227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1cd0, BIT(29), 0x1); 14295227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1cd0, BIT(30), 0x1); 14305227c2eeSTzu-En Huang rtw_write32_mask(rtwdev, 0x1cd0, BIT(31), 0x0); 14315227c2eeSTzu-En Huang 1432fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->rfk_init_tbl); 14335227c2eeSTzu-En Huang 14345227c2eeSTzu-En Huang dpk_info->is_dpk_pwr_on = 1; 1435fa6dfe6bSYan-Hsuan Chuang } 1436fa6dfe6bSYan-Hsuan Chuang 1437fa6dfe6bSYan-Hsuan Chuang void rtw_phy_load_tables(struct rtw_dev *rtwdev) 1438fa6dfe6bSYan-Hsuan Chuang { 1439fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1440fa6dfe6bSYan-Hsuan Chuang u8 rf_path; 1441fa6dfe6bSYan-Hsuan Chuang 1442fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->mac_tbl); 1443fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->bb_tbl); 1444fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->agc_tbl); 1445fa6dfe6bSYan-Hsuan Chuang rtw_load_rfk_table(rtwdev); 1446fa6dfe6bSYan-Hsuan Chuang 1447fa6dfe6bSYan-Hsuan Chuang for (rf_path = 0; rf_path < rtwdev->hal.rf_path_num; rf_path++) { 1448fa6dfe6bSYan-Hsuan Chuang const struct rtw_table *tbl; 1449fa6dfe6bSYan-Hsuan Chuang 1450fa6dfe6bSYan-Hsuan Chuang tbl = chip->rf_tbl[rf_path]; 1451fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, tbl); 1452fa6dfe6bSYan-Hsuan Chuang } 1453fa6dfe6bSYan-Hsuan Chuang } 1454fa6dfe6bSYan-Hsuan Chuang 1455fa6dfe6bSYan-Hsuan Chuang static u8 rtw_get_channel_group(u8 channel) 1456fa6dfe6bSYan-Hsuan Chuang { 1457fa6dfe6bSYan-Hsuan Chuang switch (channel) { 1458fa6dfe6bSYan-Hsuan Chuang default: 1459fa6dfe6bSYan-Hsuan Chuang WARN_ON(1); 1460fa6dfe6bSYan-Hsuan Chuang /* fall through */ 1461fa6dfe6bSYan-Hsuan Chuang case 1: 1462fa6dfe6bSYan-Hsuan Chuang case 2: 1463fa6dfe6bSYan-Hsuan Chuang case 36: 1464fa6dfe6bSYan-Hsuan Chuang case 38: 1465fa6dfe6bSYan-Hsuan Chuang case 40: 1466fa6dfe6bSYan-Hsuan Chuang case 42: 1467fa6dfe6bSYan-Hsuan Chuang return 0; 1468fa6dfe6bSYan-Hsuan Chuang case 3: 1469fa6dfe6bSYan-Hsuan Chuang case 4: 1470fa6dfe6bSYan-Hsuan Chuang case 5: 1471fa6dfe6bSYan-Hsuan Chuang case 44: 1472fa6dfe6bSYan-Hsuan Chuang case 46: 1473fa6dfe6bSYan-Hsuan Chuang case 48: 1474fa6dfe6bSYan-Hsuan Chuang case 50: 1475fa6dfe6bSYan-Hsuan Chuang return 1; 1476fa6dfe6bSYan-Hsuan Chuang case 6: 1477fa6dfe6bSYan-Hsuan Chuang case 7: 1478fa6dfe6bSYan-Hsuan Chuang case 8: 1479fa6dfe6bSYan-Hsuan Chuang case 52: 1480fa6dfe6bSYan-Hsuan Chuang case 54: 1481fa6dfe6bSYan-Hsuan Chuang case 56: 1482fa6dfe6bSYan-Hsuan Chuang case 58: 1483fa6dfe6bSYan-Hsuan Chuang return 2; 1484fa6dfe6bSYan-Hsuan Chuang case 9: 1485fa6dfe6bSYan-Hsuan Chuang case 10: 1486fa6dfe6bSYan-Hsuan Chuang case 11: 1487fa6dfe6bSYan-Hsuan Chuang case 60: 1488fa6dfe6bSYan-Hsuan Chuang case 62: 1489fa6dfe6bSYan-Hsuan Chuang case 64: 1490fa6dfe6bSYan-Hsuan Chuang return 3; 1491fa6dfe6bSYan-Hsuan Chuang case 12: 1492fa6dfe6bSYan-Hsuan Chuang case 13: 1493fa6dfe6bSYan-Hsuan Chuang case 100: 1494fa6dfe6bSYan-Hsuan Chuang case 102: 1495fa6dfe6bSYan-Hsuan Chuang case 104: 1496fa6dfe6bSYan-Hsuan Chuang case 106: 1497fa6dfe6bSYan-Hsuan Chuang return 4; 1498fa6dfe6bSYan-Hsuan Chuang case 14: 1499fa6dfe6bSYan-Hsuan Chuang case 108: 1500fa6dfe6bSYan-Hsuan Chuang case 110: 1501fa6dfe6bSYan-Hsuan Chuang case 112: 1502fa6dfe6bSYan-Hsuan Chuang case 114: 1503fa6dfe6bSYan-Hsuan Chuang return 5; 1504fa6dfe6bSYan-Hsuan Chuang case 116: 1505fa6dfe6bSYan-Hsuan Chuang case 118: 1506fa6dfe6bSYan-Hsuan Chuang case 120: 1507fa6dfe6bSYan-Hsuan Chuang case 122: 1508fa6dfe6bSYan-Hsuan Chuang return 6; 1509fa6dfe6bSYan-Hsuan Chuang case 124: 1510fa6dfe6bSYan-Hsuan Chuang case 126: 1511fa6dfe6bSYan-Hsuan Chuang case 128: 1512fa6dfe6bSYan-Hsuan Chuang case 130: 1513fa6dfe6bSYan-Hsuan Chuang return 7; 1514fa6dfe6bSYan-Hsuan Chuang case 132: 1515fa6dfe6bSYan-Hsuan Chuang case 134: 1516fa6dfe6bSYan-Hsuan Chuang case 136: 1517fa6dfe6bSYan-Hsuan Chuang case 138: 1518fa6dfe6bSYan-Hsuan Chuang return 8; 1519fa6dfe6bSYan-Hsuan Chuang case 140: 1520fa6dfe6bSYan-Hsuan Chuang case 142: 1521fa6dfe6bSYan-Hsuan Chuang case 144: 1522fa6dfe6bSYan-Hsuan Chuang return 9; 1523fa6dfe6bSYan-Hsuan Chuang case 149: 1524fa6dfe6bSYan-Hsuan Chuang case 151: 1525fa6dfe6bSYan-Hsuan Chuang case 153: 1526fa6dfe6bSYan-Hsuan Chuang case 155: 1527fa6dfe6bSYan-Hsuan Chuang return 10; 1528fa6dfe6bSYan-Hsuan Chuang case 157: 1529fa6dfe6bSYan-Hsuan Chuang case 159: 1530fa6dfe6bSYan-Hsuan Chuang case 161: 1531fa6dfe6bSYan-Hsuan Chuang return 11; 1532fa6dfe6bSYan-Hsuan Chuang case 165: 1533fa6dfe6bSYan-Hsuan Chuang case 167: 1534fa6dfe6bSYan-Hsuan Chuang case 169: 1535fa6dfe6bSYan-Hsuan Chuang case 171: 1536fa6dfe6bSYan-Hsuan Chuang return 12; 1537fa6dfe6bSYan-Hsuan Chuang case 173: 1538fa6dfe6bSYan-Hsuan Chuang case 175: 1539fa6dfe6bSYan-Hsuan Chuang case 177: 1540fa6dfe6bSYan-Hsuan Chuang return 13; 1541fa6dfe6bSYan-Hsuan Chuang } 1542fa6dfe6bSYan-Hsuan Chuang } 1543fa6dfe6bSYan-Hsuan Chuang 15445227c2eeSTzu-En Huang static s8 rtw_phy_get_dis_dpd_by_rate_diff(struct rtw_dev *rtwdev, u16 rate) 15455227c2eeSTzu-En Huang { 15465227c2eeSTzu-En Huang struct rtw_chip_info *chip = rtwdev->chip; 15475227c2eeSTzu-En Huang s8 dpd_diff = 0; 15485227c2eeSTzu-En Huang 15495227c2eeSTzu-En Huang if (!chip->en_dis_dpd) 15505227c2eeSTzu-En Huang return 0; 15515227c2eeSTzu-En Huang 15525227c2eeSTzu-En Huang #define RTW_DPD_RATE_CHECK(_rate) \ 15535227c2eeSTzu-En Huang case DESC_RATE ## _rate: \ 15545227c2eeSTzu-En Huang if (DIS_DPD_RATE ## _rate & chip->dpd_ratemask) \ 15555227c2eeSTzu-En Huang dpd_diff = -6 * chip->txgi_factor; \ 15565227c2eeSTzu-En Huang break 15575227c2eeSTzu-En Huang 15585227c2eeSTzu-En Huang switch (rate) { 15595227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(6M); 15605227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(9M); 15615227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(MCS0); 15625227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(MCS1); 15635227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(MCS8); 15645227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(MCS9); 15655227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(VHT1SS_MCS0); 15665227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(VHT1SS_MCS1); 15675227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(VHT2SS_MCS0); 15685227c2eeSTzu-En Huang RTW_DPD_RATE_CHECK(VHT2SS_MCS1); 15695227c2eeSTzu-En Huang } 15705227c2eeSTzu-En Huang #undef RTW_DPD_RATE_CHECK 15715227c2eeSTzu-En Huang 15725227c2eeSTzu-En Huang return dpd_diff; 15735227c2eeSTzu-En Huang } 15745227c2eeSTzu-En Huang 157543712199SYan-Hsuan Chuang static u8 rtw_phy_get_2g_tx_power_index(struct rtw_dev *rtwdev, 1576fa6dfe6bSYan-Hsuan Chuang struct rtw_2g_txpwr_idx *pwr_idx_2g, 1577fa6dfe6bSYan-Hsuan Chuang enum rtw_bandwidth bandwidth, 1578fa6dfe6bSYan-Hsuan Chuang u8 rate, u8 group) 1579fa6dfe6bSYan-Hsuan Chuang { 1580fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1581fa6dfe6bSYan-Hsuan Chuang u8 tx_power; 1582fa6dfe6bSYan-Hsuan Chuang bool mcs_rate; 1583fa6dfe6bSYan-Hsuan Chuang bool above_2ss; 1584fa6dfe6bSYan-Hsuan Chuang u8 factor = chip->txgi_factor; 1585fa6dfe6bSYan-Hsuan Chuang 1586fa6dfe6bSYan-Hsuan Chuang if (rate <= DESC_RATE11M) 1587fa6dfe6bSYan-Hsuan Chuang tx_power = pwr_idx_2g->cck_base[group]; 1588fa6dfe6bSYan-Hsuan Chuang else 1589fa6dfe6bSYan-Hsuan Chuang tx_power = pwr_idx_2g->bw40_base[group]; 1590fa6dfe6bSYan-Hsuan Chuang 1591fa6dfe6bSYan-Hsuan Chuang if (rate >= DESC_RATE6M && rate <= DESC_RATE54M) 1592fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_1s_diff.ofdm * factor; 1593fa6dfe6bSYan-Hsuan Chuang 1594fa6dfe6bSYan-Hsuan Chuang mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) || 1595fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT1SS_MCS0 && 1596fa6dfe6bSYan-Hsuan Chuang rate <= DESC_RATEVHT2SS_MCS9); 1597fa6dfe6bSYan-Hsuan Chuang above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) || 1598fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT2SS_MCS0); 1599fa6dfe6bSYan-Hsuan Chuang 1600fa6dfe6bSYan-Hsuan Chuang if (!mcs_rate) 1601fa6dfe6bSYan-Hsuan Chuang return tx_power; 1602fa6dfe6bSYan-Hsuan Chuang 1603fa6dfe6bSYan-Hsuan Chuang switch (bandwidth) { 1604fa6dfe6bSYan-Hsuan Chuang default: 1605fa6dfe6bSYan-Hsuan Chuang WARN_ON(1); 1606fa6dfe6bSYan-Hsuan Chuang /* fall through */ 1607fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_20: 1608fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_1s_diff.bw20 * factor; 1609fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1610fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_2s_diff.bw20 * factor; 1611fa6dfe6bSYan-Hsuan Chuang break; 1612fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_40: 1613fa6dfe6bSYan-Hsuan Chuang /* bw40 is the base power */ 1614fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1615fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_2s_diff.bw40 * factor; 1616fa6dfe6bSYan-Hsuan Chuang break; 1617fa6dfe6bSYan-Hsuan Chuang } 1618fa6dfe6bSYan-Hsuan Chuang 1619fa6dfe6bSYan-Hsuan Chuang return tx_power; 1620fa6dfe6bSYan-Hsuan Chuang } 1621fa6dfe6bSYan-Hsuan Chuang 162243712199SYan-Hsuan Chuang static u8 rtw_phy_get_5g_tx_power_index(struct rtw_dev *rtwdev, 1623fa6dfe6bSYan-Hsuan Chuang struct rtw_5g_txpwr_idx *pwr_idx_5g, 1624fa6dfe6bSYan-Hsuan Chuang enum rtw_bandwidth bandwidth, 1625fa6dfe6bSYan-Hsuan Chuang u8 rate, u8 group) 1626fa6dfe6bSYan-Hsuan Chuang { 1627fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1628fa6dfe6bSYan-Hsuan Chuang u8 tx_power; 1629fa6dfe6bSYan-Hsuan Chuang u8 upper, lower; 1630fa6dfe6bSYan-Hsuan Chuang bool mcs_rate; 1631fa6dfe6bSYan-Hsuan Chuang bool above_2ss; 1632fa6dfe6bSYan-Hsuan Chuang u8 factor = chip->txgi_factor; 1633fa6dfe6bSYan-Hsuan Chuang 1634fa6dfe6bSYan-Hsuan Chuang tx_power = pwr_idx_5g->bw40_base[group]; 1635fa6dfe6bSYan-Hsuan Chuang 1636fa6dfe6bSYan-Hsuan Chuang mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) || 1637fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT1SS_MCS0 && 1638fa6dfe6bSYan-Hsuan Chuang rate <= DESC_RATEVHT2SS_MCS9); 1639fa6dfe6bSYan-Hsuan Chuang above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) || 1640fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT2SS_MCS0); 1641fa6dfe6bSYan-Hsuan Chuang 1642fa6dfe6bSYan-Hsuan Chuang if (!mcs_rate) { 1643fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_1s_diff.ofdm * factor; 1644fa6dfe6bSYan-Hsuan Chuang return tx_power; 1645fa6dfe6bSYan-Hsuan Chuang } 1646fa6dfe6bSYan-Hsuan Chuang 1647fa6dfe6bSYan-Hsuan Chuang switch (bandwidth) { 1648fa6dfe6bSYan-Hsuan Chuang default: 1649fa6dfe6bSYan-Hsuan Chuang WARN_ON(1); 1650fa6dfe6bSYan-Hsuan Chuang /* fall through */ 1651fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_20: 1652fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_1s_diff.bw20 * factor; 1653fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1654fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_2s_diff.bw20 * factor; 1655fa6dfe6bSYan-Hsuan Chuang break; 1656fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_40: 1657fa6dfe6bSYan-Hsuan Chuang /* bw40 is the base power */ 1658fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1659fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_2s_diff.bw40 * factor; 1660fa6dfe6bSYan-Hsuan Chuang break; 1661fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_80: 1662fa6dfe6bSYan-Hsuan Chuang /* the base idx of bw80 is the average of bw40+/bw40- */ 1663fa6dfe6bSYan-Hsuan Chuang lower = pwr_idx_5g->bw40_base[group]; 1664fa6dfe6bSYan-Hsuan Chuang upper = pwr_idx_5g->bw40_base[group + 1]; 1665fa6dfe6bSYan-Hsuan Chuang 1666fa6dfe6bSYan-Hsuan Chuang tx_power = (lower + upper) / 2; 1667fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->vht_1s_diff.bw80 * factor; 1668fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1669fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->vht_2s_diff.bw80 * factor; 1670fa6dfe6bSYan-Hsuan Chuang break; 1671fa6dfe6bSYan-Hsuan Chuang } 1672fa6dfe6bSYan-Hsuan Chuang 1673fa6dfe6bSYan-Hsuan Chuang return tx_power; 1674fa6dfe6bSYan-Hsuan Chuang } 1675fa6dfe6bSYan-Hsuan Chuang 167643712199SYan-Hsuan Chuang static s8 rtw_phy_get_tx_power_limit(struct rtw_dev *rtwdev, u8 band, 1677fa6dfe6bSYan-Hsuan Chuang enum rtw_bandwidth bw, u8 rf_path, 1678fa6dfe6bSYan-Hsuan Chuang u8 rate, u8 channel, u8 regd) 1679fa6dfe6bSYan-Hsuan Chuang { 1680fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 168193f68a86SZong-Zhe Yang u8 *cch_by_bw = hal->cch_by_bw; 16820d350f0aSTzu-En Huang s8 power_limit = (s8)rtwdev->chip->max_power_index; 1683fa6dfe6bSYan-Hsuan Chuang u8 rs; 1684fa6dfe6bSYan-Hsuan Chuang int ch_idx; 168593f68a86SZong-Zhe Yang u8 cur_bw, cur_ch; 168693f68a86SZong-Zhe Yang s8 cur_lmt; 1687fa6dfe6bSYan-Hsuan Chuang 168876403816SYan-Hsuan Chuang if (regd > RTW_REGD_WW) 16890d350f0aSTzu-En Huang return power_limit; 169076403816SYan-Hsuan Chuang 1691fa6dfe6bSYan-Hsuan Chuang if (rate >= DESC_RATE1M && rate <= DESC_RATE11M) 1692fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_CCK; 1693fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATE6M && rate <= DESC_RATE54M) 1694fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_OFDM; 1695fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS7) 1696fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_HT_1S; 1697fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) 1698fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_HT_2S; 1699fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEVHT1SS_MCS0 && rate <= DESC_RATEVHT1SS_MCS9) 1700fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_VHT_1S; 1701fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEVHT2SS_MCS0 && rate <= DESC_RATEVHT2SS_MCS9) 1702fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_VHT_2S; 1703fa6dfe6bSYan-Hsuan Chuang else 1704fa6dfe6bSYan-Hsuan Chuang goto err; 1705fa6dfe6bSYan-Hsuan Chuang 170693f68a86SZong-Zhe Yang /* only 20M BW with cck and ofdm */ 170793f68a86SZong-Zhe Yang if (rs == RTW_RATE_SECTION_CCK || rs == RTW_RATE_SECTION_OFDM) 170893f68a86SZong-Zhe Yang bw = RTW_CHANNEL_WIDTH_20; 170993f68a86SZong-Zhe Yang 171093f68a86SZong-Zhe Yang /* only 20/40M BW with ht */ 171193f68a86SZong-Zhe Yang if (rs == RTW_RATE_SECTION_HT_1S || rs == RTW_RATE_SECTION_HT_2S) 171293f68a86SZong-Zhe Yang bw = min_t(u8, bw, RTW_CHANNEL_WIDTH_40); 171393f68a86SZong-Zhe Yang 171493f68a86SZong-Zhe Yang /* select min power limit among [20M BW ~ current BW] */ 171593f68a86SZong-Zhe Yang for (cur_bw = RTW_CHANNEL_WIDTH_20; cur_bw <= bw; cur_bw++) { 171693f68a86SZong-Zhe Yang cur_ch = cch_by_bw[cur_bw]; 171793f68a86SZong-Zhe Yang 171893f68a86SZong-Zhe Yang ch_idx = rtw_channel_to_idx(band, cur_ch); 1719fa6dfe6bSYan-Hsuan Chuang if (ch_idx < 0) 1720fa6dfe6bSYan-Hsuan Chuang goto err; 1721fa6dfe6bSYan-Hsuan Chuang 172293f68a86SZong-Zhe Yang cur_lmt = cur_ch <= RTW_MAX_CHANNEL_NUM_2G ? 172393f68a86SZong-Zhe Yang hal->tx_pwr_limit_2g[regd][cur_bw][rs][ch_idx] : 172493f68a86SZong-Zhe Yang hal->tx_pwr_limit_5g[regd][cur_bw][rs][ch_idx]; 172593f68a86SZong-Zhe Yang 172693f68a86SZong-Zhe Yang power_limit = min_t(s8, cur_lmt, power_limit); 172793f68a86SZong-Zhe Yang } 1728fa6dfe6bSYan-Hsuan Chuang 1729fa6dfe6bSYan-Hsuan Chuang return power_limit; 1730fa6dfe6bSYan-Hsuan Chuang 1731fa6dfe6bSYan-Hsuan Chuang err: 1732fa6dfe6bSYan-Hsuan Chuang WARN(1, "invalid arguments, band=%d, bw=%d, path=%d, rate=%d, ch=%d\n", 1733fa6dfe6bSYan-Hsuan Chuang band, bw, rf_path, rate, channel); 17340d350f0aSTzu-En Huang return (s8)rtwdev->chip->max_power_index; 1735fa6dfe6bSYan-Hsuan Chuang } 1736fa6dfe6bSYan-Hsuan Chuang 1737b7414222SZong-Zhe Yang void rtw_get_tx_power_params(struct rtw_dev *rtwdev, u8 path, u8 rate, u8 bw, 1738b7414222SZong-Zhe Yang u8 ch, u8 regd, struct rtw_power_params *pwr_param) 1739fa6dfe6bSYan-Hsuan Chuang { 1740fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1741fa6dfe6bSYan-Hsuan Chuang struct rtw_txpwr_idx *pwr_idx; 1742b7414222SZong-Zhe Yang u8 group, band; 1743b7414222SZong-Zhe Yang u8 *base = &pwr_param->pwr_base; 1744b7414222SZong-Zhe Yang s8 *offset = &pwr_param->pwr_offset; 1745b7414222SZong-Zhe Yang s8 *limit = &pwr_param->pwr_limit; 1746fa6dfe6bSYan-Hsuan Chuang 1747b7414222SZong-Zhe Yang pwr_idx = &rtwdev->efuse.txpwr_idx_table[path]; 1748b7414222SZong-Zhe Yang group = rtw_get_channel_group(ch); 1749fa6dfe6bSYan-Hsuan Chuang 1750fa6dfe6bSYan-Hsuan Chuang /* base power index for 2.4G/5G */ 1751b7414222SZong-Zhe Yang if (ch <= 14) { 1752fa6dfe6bSYan-Hsuan Chuang band = PHY_BAND_2G; 1753b7414222SZong-Zhe Yang *base = rtw_phy_get_2g_tx_power_index(rtwdev, 1754fa6dfe6bSYan-Hsuan Chuang &pwr_idx->pwr_idx_2g, 1755b7414222SZong-Zhe Yang bw, rate, group); 1756b7414222SZong-Zhe Yang *offset = hal->tx_pwr_by_rate_offset_2g[path][rate]; 1757fa6dfe6bSYan-Hsuan Chuang } else { 1758fa6dfe6bSYan-Hsuan Chuang band = PHY_BAND_5G; 1759b7414222SZong-Zhe Yang *base = rtw_phy_get_5g_tx_power_index(rtwdev, 1760fa6dfe6bSYan-Hsuan Chuang &pwr_idx->pwr_idx_5g, 1761b7414222SZong-Zhe Yang bw, rate, group); 1762b7414222SZong-Zhe Yang *offset = hal->tx_pwr_by_rate_offset_5g[path][rate]; 1763fa6dfe6bSYan-Hsuan Chuang } 1764fa6dfe6bSYan-Hsuan Chuang 1765b7414222SZong-Zhe Yang *limit = rtw_phy_get_tx_power_limit(rtwdev, band, bw, path, 1766b7414222SZong-Zhe Yang rate, ch, regd); 1767b7414222SZong-Zhe Yang } 1768fa6dfe6bSYan-Hsuan Chuang 1769b7414222SZong-Zhe Yang u8 1770b7414222SZong-Zhe Yang rtw_phy_get_tx_power_index(struct rtw_dev *rtwdev, u8 rf_path, u8 rate, 1771b7414222SZong-Zhe Yang enum rtw_bandwidth bandwidth, u8 channel, u8 regd) 1772b7414222SZong-Zhe Yang { 1773b7414222SZong-Zhe Yang struct rtw_power_params pwr_param = {0}; 1774b7414222SZong-Zhe Yang u8 tx_power; 1775b7414222SZong-Zhe Yang s8 offset; 1776b7414222SZong-Zhe Yang 1777b7414222SZong-Zhe Yang rtw_get_tx_power_params(rtwdev, rf_path, rate, bandwidth, 1778b7414222SZong-Zhe Yang channel, regd, &pwr_param); 1779b7414222SZong-Zhe Yang 1780b7414222SZong-Zhe Yang tx_power = pwr_param.pwr_base; 1781b7414222SZong-Zhe Yang offset = min_t(s8, pwr_param.pwr_offset, pwr_param.pwr_limit); 1782fa6dfe6bSYan-Hsuan Chuang 17835227c2eeSTzu-En Huang if (rtwdev->chip->en_dis_dpd) 17845227c2eeSTzu-En Huang offset += rtw_phy_get_dis_dpd_by_rate_diff(rtwdev, rate); 17855227c2eeSTzu-En Huang 1786fa6dfe6bSYan-Hsuan Chuang tx_power += offset; 1787fa6dfe6bSYan-Hsuan Chuang 1788fa6dfe6bSYan-Hsuan Chuang if (tx_power > rtwdev->chip->max_power_index) 1789fa6dfe6bSYan-Hsuan Chuang tx_power = rtwdev->chip->max_power_index; 1790fa6dfe6bSYan-Hsuan Chuang 1791fa6dfe6bSYan-Hsuan Chuang return tx_power; 1792fa6dfe6bSYan-Hsuan Chuang } 1793fa6dfe6bSYan-Hsuan Chuang 179443712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_index_by_rs(struct rtw_dev *rtwdev, 1795226746fdSYan-Hsuan Chuang u8 ch, u8 path, u8 rs) 1796fa6dfe6bSYan-Hsuan Chuang { 1797fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1798fa6dfe6bSYan-Hsuan Chuang u8 regd = rtwdev->regd.txpwr_regd; 1799fa6dfe6bSYan-Hsuan Chuang u8 *rates; 1800fa6dfe6bSYan-Hsuan Chuang u8 size; 1801fa6dfe6bSYan-Hsuan Chuang u8 rate; 1802fa6dfe6bSYan-Hsuan Chuang u8 pwr_idx; 1803fa6dfe6bSYan-Hsuan Chuang u8 bw; 1804fa6dfe6bSYan-Hsuan Chuang int i; 1805fa6dfe6bSYan-Hsuan Chuang 1806fa6dfe6bSYan-Hsuan Chuang if (rs >= RTW_RATE_SECTION_MAX) 1807fa6dfe6bSYan-Hsuan Chuang return; 1808fa6dfe6bSYan-Hsuan Chuang 1809fa6dfe6bSYan-Hsuan Chuang rates = rtw_rate_section[rs]; 1810fa6dfe6bSYan-Hsuan Chuang size = rtw_rate_size[rs]; 1811fa6dfe6bSYan-Hsuan Chuang bw = hal->current_band_width; 1812fa6dfe6bSYan-Hsuan Chuang for (i = 0; i < size; i++) { 1813fa6dfe6bSYan-Hsuan Chuang rate = rates[i]; 181443712199SYan-Hsuan Chuang pwr_idx = rtw_phy_get_tx_power_index(rtwdev, path, rate, 181543712199SYan-Hsuan Chuang bw, ch, regd); 1816fa6dfe6bSYan-Hsuan Chuang hal->tx_pwr_tbl[path][rate] = pwr_idx; 1817fa6dfe6bSYan-Hsuan Chuang } 1818fa6dfe6bSYan-Hsuan Chuang } 1819fa6dfe6bSYan-Hsuan Chuang 1820fa6dfe6bSYan-Hsuan Chuang /* set tx power level by path for each rates, note that the order of the rates 1821fa6dfe6bSYan-Hsuan Chuang * are *very* important, bacause 8822B/8821C combines every four bytes of tx 1822fa6dfe6bSYan-Hsuan Chuang * power index into a four-byte power index register, and calls set_tx_agc to 1823fa6dfe6bSYan-Hsuan Chuang * write these values into hardware 1824fa6dfe6bSYan-Hsuan Chuang */ 182543712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_level_by_path(struct rtw_dev *rtwdev, 182643712199SYan-Hsuan Chuang u8 ch, u8 path) 1827fa6dfe6bSYan-Hsuan Chuang { 1828fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1829fa6dfe6bSYan-Hsuan Chuang u8 rs; 1830fa6dfe6bSYan-Hsuan Chuang 1831fa6dfe6bSYan-Hsuan Chuang /* do not need cck rates if we are not in 2.4G */ 1832fa6dfe6bSYan-Hsuan Chuang if (hal->current_band_type == RTW_BAND_2G) 1833fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_CCK; 1834fa6dfe6bSYan-Hsuan Chuang else 1835fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_OFDM; 1836fa6dfe6bSYan-Hsuan Chuang 1837fa6dfe6bSYan-Hsuan Chuang for (; rs < RTW_RATE_SECTION_MAX; rs++) 183843712199SYan-Hsuan Chuang rtw_phy_set_tx_power_index_by_rs(rtwdev, ch, path, rs); 1839fa6dfe6bSYan-Hsuan Chuang } 1840fa6dfe6bSYan-Hsuan Chuang 1841fa6dfe6bSYan-Hsuan Chuang void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel) 1842fa6dfe6bSYan-Hsuan Chuang { 1843fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1844fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1845fa6dfe6bSYan-Hsuan Chuang u8 path; 1846fa6dfe6bSYan-Hsuan Chuang 1847fa6dfe6bSYan-Hsuan Chuang mutex_lock(&hal->tx_power_mutex); 1848fa6dfe6bSYan-Hsuan Chuang 1849fa6dfe6bSYan-Hsuan Chuang for (path = 0; path < hal->rf_path_num; path++) 185043712199SYan-Hsuan Chuang rtw_phy_set_tx_power_level_by_path(rtwdev, channel, path); 1851fa6dfe6bSYan-Hsuan Chuang 1852fa6dfe6bSYan-Hsuan Chuang chip->ops->set_tx_power_index(rtwdev); 1853fa6dfe6bSYan-Hsuan Chuang mutex_unlock(&hal->tx_power_mutex); 1854fa6dfe6bSYan-Hsuan Chuang } 1855fa6dfe6bSYan-Hsuan Chuang 185643712199SYan-Hsuan Chuang static void 185743712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(struct rtw_hal *hal, u8 path, 1858e3037485SYan-Hsuan Chuang u8 rs, u8 size, u8 *rates) 1859e3037485SYan-Hsuan Chuang { 1860e3037485SYan-Hsuan Chuang u8 rate; 1861e3037485SYan-Hsuan Chuang u8 base_idx, rate_idx; 1862e3037485SYan-Hsuan Chuang s8 base_2g, base_5g; 1863e3037485SYan-Hsuan Chuang 1864e3037485SYan-Hsuan Chuang if (rs >= RTW_RATE_SECTION_VHT_1S) 1865e3037485SYan-Hsuan Chuang base_idx = rates[size - 3]; 1866e3037485SYan-Hsuan Chuang else 1867e3037485SYan-Hsuan Chuang base_idx = rates[size - 1]; 1868e3037485SYan-Hsuan Chuang base_2g = hal->tx_pwr_by_rate_offset_2g[path][base_idx]; 1869e3037485SYan-Hsuan Chuang base_5g = hal->tx_pwr_by_rate_offset_5g[path][base_idx]; 1870e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_base_2g[path][rs] = base_2g; 1871e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_base_5g[path][rs] = base_5g; 1872e3037485SYan-Hsuan Chuang for (rate = 0; rate < size; rate++) { 1873e3037485SYan-Hsuan Chuang rate_idx = rates[rate]; 1874e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_2g[path][rate_idx] -= base_2g; 1875e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_5g[path][rate_idx] -= base_5g; 1876e3037485SYan-Hsuan Chuang } 1877e3037485SYan-Hsuan Chuang } 1878e3037485SYan-Hsuan Chuang 1879e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal) 1880e3037485SYan-Hsuan Chuang { 1881e3037485SYan-Hsuan Chuang u8 path; 1882e3037485SYan-Hsuan Chuang 1883e3037485SYan-Hsuan Chuang for (path = 0; path < RTW_RF_PATH_MAX; path++) { 188443712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1885e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_CCK, 1886e3037485SYan-Hsuan Chuang rtw_cck_size, rtw_cck_rates); 188743712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1888e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_OFDM, 1889e3037485SYan-Hsuan Chuang rtw_ofdm_size, rtw_ofdm_rates); 189043712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1891e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_HT_1S, 1892e3037485SYan-Hsuan Chuang rtw_ht_1s_size, rtw_ht_1s_rates); 189343712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1894e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_HT_2S, 1895e3037485SYan-Hsuan Chuang rtw_ht_2s_size, rtw_ht_2s_rates); 189643712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1897e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_VHT_1S, 1898e3037485SYan-Hsuan Chuang rtw_vht_1s_size, rtw_vht_1s_rates); 189943712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1900e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_VHT_2S, 1901e3037485SYan-Hsuan Chuang rtw_vht_2s_size, rtw_vht_2s_rates); 1902e3037485SYan-Hsuan Chuang } 1903e3037485SYan-Hsuan Chuang } 1904e3037485SYan-Hsuan Chuang 1905e3037485SYan-Hsuan Chuang static void 190643712199SYan-Hsuan Chuang __rtw_phy_tx_power_limit_config(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs) 1907e3037485SYan-Hsuan Chuang { 190852280149SYan-Hsuan Chuang s8 base; 1909e3037485SYan-Hsuan Chuang u8 ch; 1910e3037485SYan-Hsuan Chuang 1911e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) { 1912e3037485SYan-Hsuan Chuang base = hal->tx_pwr_by_rate_base_2g[0][rs]; 1913e3037485SYan-Hsuan Chuang hal->tx_pwr_limit_2g[regd][bw][rs][ch] -= base; 1914e3037485SYan-Hsuan Chuang } 1915e3037485SYan-Hsuan Chuang 1916e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) { 1917e3037485SYan-Hsuan Chuang base = hal->tx_pwr_by_rate_base_5g[0][rs]; 1918e3037485SYan-Hsuan Chuang hal->tx_pwr_limit_5g[regd][bw][rs][ch] -= base; 1919e3037485SYan-Hsuan Chuang } 1920e3037485SYan-Hsuan Chuang } 1921e3037485SYan-Hsuan Chuang 1922e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_limit_config(struct rtw_hal *hal) 1923e3037485SYan-Hsuan Chuang { 1924e3037485SYan-Hsuan Chuang u8 regd, bw, rs; 1925e3037485SYan-Hsuan Chuang 192693f68a86SZong-Zhe Yang /* default at channel 1 */ 192793f68a86SZong-Zhe Yang hal->cch_by_bw[RTW_CHANNEL_WIDTH_20] = 1; 192893f68a86SZong-Zhe Yang 1929e3037485SYan-Hsuan Chuang for (regd = 0; regd < RTW_REGD_MAX; regd++) 1930e3037485SYan-Hsuan Chuang for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++) 1931e3037485SYan-Hsuan Chuang for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++) 193243712199SYan-Hsuan Chuang __rtw_phy_tx_power_limit_config(hal, regd, bw, rs); 1933e3037485SYan-Hsuan Chuang } 1934e3037485SYan-Hsuan Chuang 19350d350f0aSTzu-En Huang static void rtw_phy_init_tx_power_limit(struct rtw_dev *rtwdev, 193643712199SYan-Hsuan Chuang u8 regd, u8 bw, u8 rs) 1937e3037485SYan-Hsuan Chuang { 19380d350f0aSTzu-En Huang struct rtw_hal *hal = &rtwdev->hal; 19390d350f0aSTzu-En Huang s8 max_power_index = (s8)rtwdev->chip->max_power_index; 1940e3037485SYan-Hsuan Chuang u8 ch; 1941e3037485SYan-Hsuan Chuang 1942e3037485SYan-Hsuan Chuang /* 2.4G channels */ 1943e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) 19440d350f0aSTzu-En Huang hal->tx_pwr_limit_2g[regd][bw][rs][ch] = max_power_index; 1945e3037485SYan-Hsuan Chuang 1946e3037485SYan-Hsuan Chuang /* 5G channels */ 1947e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) 19480d350f0aSTzu-En Huang hal->tx_pwr_limit_5g[regd][bw][rs][ch] = max_power_index; 1949e3037485SYan-Hsuan Chuang } 1950e3037485SYan-Hsuan Chuang 19510d350f0aSTzu-En Huang void rtw_phy_init_tx_power(struct rtw_dev *rtwdev) 1952e3037485SYan-Hsuan Chuang { 19530d350f0aSTzu-En Huang struct rtw_hal *hal = &rtwdev->hal; 1954e3037485SYan-Hsuan Chuang u8 regd, path, rate, rs, bw; 1955e3037485SYan-Hsuan Chuang 1956e3037485SYan-Hsuan Chuang /* init tx power by rate offset */ 1957e3037485SYan-Hsuan Chuang for (path = 0; path < RTW_RF_PATH_MAX; path++) { 1958e3037485SYan-Hsuan Chuang for (rate = 0; rate < DESC_RATE_MAX; rate++) { 1959e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_2g[path][rate] = 0; 1960e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_5g[path][rate] = 0; 1961e3037485SYan-Hsuan Chuang } 1962e3037485SYan-Hsuan Chuang } 1963e3037485SYan-Hsuan Chuang 1964e3037485SYan-Hsuan Chuang /* init tx power limit */ 1965e3037485SYan-Hsuan Chuang for (regd = 0; regd < RTW_REGD_MAX; regd++) 1966e3037485SYan-Hsuan Chuang for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++) 1967e3037485SYan-Hsuan Chuang for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++) 19680d350f0aSTzu-En Huang rtw_phy_init_tx_power_limit(rtwdev, regd, bw, 19690d350f0aSTzu-En Huang rs); 1970e3037485SYan-Hsuan Chuang } 1971