1e3037485SYan-Hsuan Chuang // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause 2e3037485SYan-Hsuan Chuang /* Copyright(c) 2018-2019 Realtek Corporation 3e3037485SYan-Hsuan Chuang */ 4e3037485SYan-Hsuan Chuang 5e3037485SYan-Hsuan Chuang #include <linux/bcd.h> 6e3037485SYan-Hsuan Chuang 7e3037485SYan-Hsuan Chuang #include "main.h" 8e3037485SYan-Hsuan Chuang #include "reg.h" 9e3037485SYan-Hsuan Chuang #include "fw.h" 10e3037485SYan-Hsuan Chuang #include "phy.h" 11e3037485SYan-Hsuan Chuang #include "debug.h" 12e3037485SYan-Hsuan Chuang 13e3037485SYan-Hsuan Chuang struct phy_cfg_pair { 14e3037485SYan-Hsuan Chuang u32 addr; 15e3037485SYan-Hsuan Chuang u32 data; 16e3037485SYan-Hsuan Chuang }; 17e3037485SYan-Hsuan Chuang 18e3037485SYan-Hsuan Chuang union phy_table_tile { 19e3037485SYan-Hsuan Chuang struct rtw_phy_cond cond; 20e3037485SYan-Hsuan Chuang struct phy_cfg_pair cfg; 21e3037485SYan-Hsuan Chuang }; 22e3037485SYan-Hsuan Chuang 23e3037485SYan-Hsuan Chuang struct phy_pg_cfg_pair { 24e3037485SYan-Hsuan Chuang u32 band; 25e3037485SYan-Hsuan Chuang u32 rf_path; 26e3037485SYan-Hsuan Chuang u32 tx_num; 27e3037485SYan-Hsuan Chuang u32 addr; 28e3037485SYan-Hsuan Chuang u32 bitmask; 29e3037485SYan-Hsuan Chuang u32 data; 30e3037485SYan-Hsuan Chuang }; 31e3037485SYan-Hsuan Chuang 32e3037485SYan-Hsuan Chuang static const u32 db_invert_table[12][8] = { 33e3037485SYan-Hsuan Chuang {10, 13, 16, 20, 34e3037485SYan-Hsuan Chuang 25, 32, 40, 50}, 35e3037485SYan-Hsuan Chuang {64, 80, 101, 128, 36e3037485SYan-Hsuan Chuang 160, 201, 256, 318}, 37e3037485SYan-Hsuan Chuang {401, 505, 635, 800, 38e3037485SYan-Hsuan Chuang 1007, 1268, 1596, 2010}, 39e3037485SYan-Hsuan Chuang {316, 398, 501, 631, 40e3037485SYan-Hsuan Chuang 794, 1000, 1259, 1585}, 41e3037485SYan-Hsuan Chuang {1995, 2512, 3162, 3981, 42e3037485SYan-Hsuan Chuang 5012, 6310, 7943, 10000}, 43e3037485SYan-Hsuan Chuang {12589, 15849, 19953, 25119, 44e3037485SYan-Hsuan Chuang 31623, 39811, 50119, 63098}, 45e3037485SYan-Hsuan Chuang {79433, 100000, 125893, 158489, 46e3037485SYan-Hsuan Chuang 199526, 251189, 316228, 398107}, 47e3037485SYan-Hsuan Chuang {501187, 630957, 794328, 1000000, 48e3037485SYan-Hsuan Chuang 1258925, 1584893, 1995262, 2511886}, 49e3037485SYan-Hsuan Chuang {3162278, 3981072, 5011872, 6309573, 50e3037485SYan-Hsuan Chuang 7943282, 1000000, 12589254, 15848932}, 51e3037485SYan-Hsuan Chuang {19952623, 25118864, 31622777, 39810717, 52e3037485SYan-Hsuan Chuang 50118723, 63095734, 79432823, 100000000}, 53e3037485SYan-Hsuan Chuang {125892541, 158489319, 199526232, 251188643, 54e3037485SYan-Hsuan Chuang 316227766, 398107171, 501187234, 630957345}, 55e3037485SYan-Hsuan Chuang {794328235, 1000000000, 1258925412, 1584893192, 56e3037485SYan-Hsuan Chuang 1995262315, 2511886432U, 3162277660U, 3981071706U} 57e3037485SYan-Hsuan Chuang }; 58e3037485SYan-Hsuan Chuang 59fa6dfe6bSYan-Hsuan Chuang u8 rtw_cck_rates[] = { DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M, DESC_RATE11M }; 60fa6dfe6bSYan-Hsuan Chuang u8 rtw_ofdm_rates[] = { 61fa6dfe6bSYan-Hsuan Chuang DESC_RATE6M, DESC_RATE9M, DESC_RATE12M, 62fa6dfe6bSYan-Hsuan Chuang DESC_RATE18M, DESC_RATE24M, DESC_RATE36M, 63fa6dfe6bSYan-Hsuan Chuang DESC_RATE48M, DESC_RATE54M 64fa6dfe6bSYan-Hsuan Chuang }; 65fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_1s_rates[] = { 66fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2, 67fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5, 68fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS6, DESC_RATEMCS7 69fa6dfe6bSYan-Hsuan Chuang }; 70fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_2s_rates[] = { 71fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS8, DESC_RATEMCS9, DESC_RATEMCS10, 72fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS11, DESC_RATEMCS12, DESC_RATEMCS13, 73fa6dfe6bSYan-Hsuan Chuang DESC_RATEMCS14, DESC_RATEMCS15 74fa6dfe6bSYan-Hsuan Chuang }; 75fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_1s_rates[] = { 76fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1, 77fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3, 78fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5, 79fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7, 80fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9 81fa6dfe6bSYan-Hsuan Chuang }; 82fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_2s_rates[] = { 83fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1, 84fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3, 85fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5, 86fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7, 87fa6dfe6bSYan-Hsuan Chuang DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9 88fa6dfe6bSYan-Hsuan Chuang }; 89fa6dfe6bSYan-Hsuan Chuang u8 *rtw_rate_section[RTW_RATE_SECTION_MAX] = { 90fa6dfe6bSYan-Hsuan Chuang rtw_cck_rates, rtw_ofdm_rates, 91fa6dfe6bSYan-Hsuan Chuang rtw_ht_1s_rates, rtw_ht_2s_rates, 92fa6dfe6bSYan-Hsuan Chuang rtw_vht_1s_rates, rtw_vht_2s_rates 93fa6dfe6bSYan-Hsuan Chuang }; 94fa6dfe6bSYan-Hsuan Chuang u8 rtw_rate_size[RTW_RATE_SECTION_MAX] = { 95fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_cck_rates), 96fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_ofdm_rates), 97fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_ht_1s_rates), 98fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_ht_2s_rates), 99fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_vht_1s_rates), 100fa6dfe6bSYan-Hsuan Chuang ARRAY_SIZE(rtw_vht_2s_rates) 101fa6dfe6bSYan-Hsuan Chuang }; 102fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_cck_size = ARRAY_SIZE(rtw_cck_rates); 103fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ofdm_size = ARRAY_SIZE(rtw_ofdm_rates); 104fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_1s_size = ARRAY_SIZE(rtw_ht_1s_rates); 105fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_2s_size = ARRAY_SIZE(rtw_ht_2s_rates); 106fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_1s_size = ARRAY_SIZE(rtw_vht_1s_rates); 107fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_2s_size = ARRAY_SIZE(rtw_vht_2s_rates); 108fa6dfe6bSYan-Hsuan Chuang 109e3037485SYan-Hsuan Chuang enum rtw_phy_band_type { 110e3037485SYan-Hsuan Chuang PHY_BAND_2G = 0, 111e3037485SYan-Hsuan Chuang PHY_BAND_5G = 1, 112e3037485SYan-Hsuan Chuang }; 113e3037485SYan-Hsuan Chuang 114e3037485SYan-Hsuan Chuang void rtw_phy_init(struct rtw_dev *rtwdev) 115e3037485SYan-Hsuan Chuang { 116e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 117e3037485SYan-Hsuan Chuang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 118e3037485SYan-Hsuan Chuang u32 addr, mask; 119e3037485SYan-Hsuan Chuang 120e3037485SYan-Hsuan Chuang dm_info->fa_history[3] = 0; 121e3037485SYan-Hsuan Chuang dm_info->fa_history[2] = 0; 122e3037485SYan-Hsuan Chuang dm_info->fa_history[1] = 0; 123e3037485SYan-Hsuan Chuang dm_info->fa_history[0] = 0; 124e3037485SYan-Hsuan Chuang dm_info->igi_bitmap = 0; 125e3037485SYan-Hsuan Chuang dm_info->igi_history[3] = 0; 126e3037485SYan-Hsuan Chuang dm_info->igi_history[2] = 0; 127e3037485SYan-Hsuan Chuang dm_info->igi_history[1] = 0; 128e3037485SYan-Hsuan Chuang 129e3037485SYan-Hsuan Chuang addr = chip->dig[0].addr; 130e3037485SYan-Hsuan Chuang mask = chip->dig[0].mask; 131e3037485SYan-Hsuan Chuang dm_info->igi_history[0] = rtw_read32_mask(rtwdev, addr, mask); 132e3037485SYan-Hsuan Chuang } 133e3037485SYan-Hsuan Chuang 134e3037485SYan-Hsuan Chuang void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi) 135e3037485SYan-Hsuan Chuang { 136e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 137e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 138e3037485SYan-Hsuan Chuang u32 addr, mask; 139e3037485SYan-Hsuan Chuang u8 path; 140e3037485SYan-Hsuan Chuang 141e3037485SYan-Hsuan Chuang for (path = 0; path < hal->rf_path_num; path++) { 142e3037485SYan-Hsuan Chuang addr = chip->dig[path].addr; 143e3037485SYan-Hsuan Chuang mask = chip->dig[path].mask; 144e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, addr, mask, igi); 145e3037485SYan-Hsuan Chuang } 146e3037485SYan-Hsuan Chuang } 147e3037485SYan-Hsuan Chuang 148e3037485SYan-Hsuan Chuang static void rtw_phy_stat_false_alarm(struct rtw_dev *rtwdev) 149e3037485SYan-Hsuan Chuang { 150e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 151e3037485SYan-Hsuan Chuang 152e3037485SYan-Hsuan Chuang chip->ops->false_alarm_statistics(rtwdev); 153e3037485SYan-Hsuan Chuang } 154e3037485SYan-Hsuan Chuang 155e3037485SYan-Hsuan Chuang #define RA_FLOOR_TABLE_SIZE 7 156e3037485SYan-Hsuan Chuang #define RA_FLOOR_UP_GAP 3 157e3037485SYan-Hsuan Chuang 158e3037485SYan-Hsuan Chuang static u8 rtw_phy_get_rssi_level(u8 old_level, u8 rssi) 159e3037485SYan-Hsuan Chuang { 160e3037485SYan-Hsuan Chuang u8 table[RA_FLOOR_TABLE_SIZE] = {20, 34, 38, 42, 46, 50, 100}; 161e3037485SYan-Hsuan Chuang u8 new_level = 0; 162e3037485SYan-Hsuan Chuang int i; 163e3037485SYan-Hsuan Chuang 164e3037485SYan-Hsuan Chuang for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) 165e3037485SYan-Hsuan Chuang if (i >= old_level) 166e3037485SYan-Hsuan Chuang table[i] += RA_FLOOR_UP_GAP; 167e3037485SYan-Hsuan Chuang 168e3037485SYan-Hsuan Chuang for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) { 169e3037485SYan-Hsuan Chuang if (rssi < table[i]) { 170e3037485SYan-Hsuan Chuang new_level = i; 171e3037485SYan-Hsuan Chuang break; 172e3037485SYan-Hsuan Chuang } 173e3037485SYan-Hsuan Chuang } 174e3037485SYan-Hsuan Chuang 175e3037485SYan-Hsuan Chuang return new_level; 176e3037485SYan-Hsuan Chuang } 177e3037485SYan-Hsuan Chuang 178e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data { 179e3037485SYan-Hsuan Chuang struct rtw_dev *rtwdev; 180e3037485SYan-Hsuan Chuang u8 min_rssi; 181e3037485SYan-Hsuan Chuang }; 182e3037485SYan-Hsuan Chuang 183e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi_iter(void *data, struct ieee80211_sta *sta) 184e3037485SYan-Hsuan Chuang { 185e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data *iter_data = data; 186e3037485SYan-Hsuan Chuang struct rtw_dev *rtwdev = iter_data->rtwdev; 187e3037485SYan-Hsuan Chuang struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv; 188a24bad74SYan-Hsuan Chuang u8 rssi; 189e3037485SYan-Hsuan Chuang 190e3037485SYan-Hsuan Chuang rssi = ewma_rssi_read(&si->avg_rssi); 191a24bad74SYan-Hsuan Chuang si->rssi_level = rtw_phy_get_rssi_level(si->rssi_level, rssi); 192e3037485SYan-Hsuan Chuang 193e3037485SYan-Hsuan Chuang rtw_fw_send_rssi_info(rtwdev, si); 194e3037485SYan-Hsuan Chuang 195e3037485SYan-Hsuan Chuang iter_data->min_rssi = min_t(u8, rssi, iter_data->min_rssi); 196e3037485SYan-Hsuan Chuang } 197e3037485SYan-Hsuan Chuang 198e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi(struct rtw_dev *rtwdev) 199e3037485SYan-Hsuan Chuang { 200e3037485SYan-Hsuan Chuang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 201e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data data = {}; 202e3037485SYan-Hsuan Chuang 203e3037485SYan-Hsuan Chuang data.rtwdev = rtwdev; 204e3037485SYan-Hsuan Chuang data.min_rssi = U8_MAX; 205e3037485SYan-Hsuan Chuang rtw_iterate_stas_atomic(rtwdev, rtw_phy_stat_rssi_iter, &data); 206e3037485SYan-Hsuan Chuang 207e3037485SYan-Hsuan Chuang dm_info->pre_min_rssi = dm_info->min_rssi; 208e3037485SYan-Hsuan Chuang dm_info->min_rssi = data.min_rssi; 209e3037485SYan-Hsuan Chuang } 210e3037485SYan-Hsuan Chuang 211e3037485SYan-Hsuan Chuang static void rtw_phy_statistics(struct rtw_dev *rtwdev) 212e3037485SYan-Hsuan Chuang { 213e3037485SYan-Hsuan Chuang rtw_phy_stat_rssi(rtwdev); 214e3037485SYan-Hsuan Chuang rtw_phy_stat_false_alarm(rtwdev); 215e3037485SYan-Hsuan Chuang } 216e3037485SYan-Hsuan Chuang 217e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_LOW 250 218e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_HIGH 500 219e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_EXTRA_HIGH 750 220e3037485SYan-Hsuan Chuang #define DIG_PERF_MAX 0x5a 221e3037485SYan-Hsuan Chuang #define DIG_PERF_MID 0x40 222e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_LOW 2000 223e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_HIGH 4000 224e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_EXTRA_HIGH 5000 225e3037485SYan-Hsuan Chuang #define DIG_CVRG_MAX 0x2a 226e3037485SYan-Hsuan Chuang #define DIG_CVRG_MID 0x26 227e3037485SYan-Hsuan Chuang #define DIG_CVRG_MIN 0x1c 228e3037485SYan-Hsuan Chuang #define DIG_RSSI_GAIN_OFFSET 15 229e3037485SYan-Hsuan Chuang 230e3037485SYan-Hsuan Chuang static bool 231e3037485SYan-Hsuan Chuang rtw_phy_dig_check_damping(struct rtw_dm_info *dm_info) 232e3037485SYan-Hsuan Chuang { 233e3037485SYan-Hsuan Chuang u16 fa_lo = DIG_PERF_FA_TH_LOW; 234e3037485SYan-Hsuan Chuang u16 fa_hi = DIG_PERF_FA_TH_HIGH; 235e3037485SYan-Hsuan Chuang u16 *fa_history; 236e3037485SYan-Hsuan Chuang u8 *igi_history; 237e3037485SYan-Hsuan Chuang u8 damping_rssi; 238e3037485SYan-Hsuan Chuang u8 min_rssi; 239e3037485SYan-Hsuan Chuang u8 diff; 240e3037485SYan-Hsuan Chuang u8 igi_bitmap; 241e3037485SYan-Hsuan Chuang bool damping = false; 242e3037485SYan-Hsuan Chuang 243e3037485SYan-Hsuan Chuang min_rssi = dm_info->min_rssi; 244e3037485SYan-Hsuan Chuang if (dm_info->damping) { 245e3037485SYan-Hsuan Chuang damping_rssi = dm_info->damping_rssi; 246e3037485SYan-Hsuan Chuang diff = min_rssi > damping_rssi ? min_rssi - damping_rssi : 247e3037485SYan-Hsuan Chuang damping_rssi - min_rssi; 248e3037485SYan-Hsuan Chuang if (diff > 3 || dm_info->damping_cnt++ > 20) { 249e3037485SYan-Hsuan Chuang dm_info->damping = false; 250e3037485SYan-Hsuan Chuang return false; 251e3037485SYan-Hsuan Chuang } 252e3037485SYan-Hsuan Chuang 253e3037485SYan-Hsuan Chuang return true; 254e3037485SYan-Hsuan Chuang } 255e3037485SYan-Hsuan Chuang 256e3037485SYan-Hsuan Chuang igi_history = dm_info->igi_history; 257e3037485SYan-Hsuan Chuang fa_history = dm_info->fa_history; 258e3037485SYan-Hsuan Chuang igi_bitmap = dm_info->igi_bitmap & 0xf; 259e3037485SYan-Hsuan Chuang switch (igi_bitmap) { 260e3037485SYan-Hsuan Chuang case 5: 261e3037485SYan-Hsuan Chuang /* down -> up -> down -> up */ 262e3037485SYan-Hsuan Chuang if (igi_history[0] > igi_history[1] && 263e3037485SYan-Hsuan Chuang igi_history[2] > igi_history[3] && 264e3037485SYan-Hsuan Chuang igi_history[0] - igi_history[1] >= 2 && 265e3037485SYan-Hsuan Chuang igi_history[2] - igi_history[3] >= 2 && 266e3037485SYan-Hsuan Chuang fa_history[0] > fa_hi && fa_history[1] < fa_lo && 267e3037485SYan-Hsuan Chuang fa_history[2] > fa_hi && fa_history[3] < fa_lo) 268e3037485SYan-Hsuan Chuang damping = true; 269e3037485SYan-Hsuan Chuang break; 270e3037485SYan-Hsuan Chuang case 9: 271e3037485SYan-Hsuan Chuang /* up -> down -> down -> up */ 272e3037485SYan-Hsuan Chuang if (igi_history[0] > igi_history[1] && 273e3037485SYan-Hsuan Chuang igi_history[3] > igi_history[2] && 274e3037485SYan-Hsuan Chuang igi_history[0] - igi_history[1] >= 4 && 275e3037485SYan-Hsuan Chuang igi_history[3] - igi_history[2] >= 2 && 276e3037485SYan-Hsuan Chuang fa_history[0] > fa_hi && fa_history[1] < fa_lo && 277e3037485SYan-Hsuan Chuang fa_history[2] < fa_lo && fa_history[3] > fa_hi) 278e3037485SYan-Hsuan Chuang damping = true; 279e3037485SYan-Hsuan Chuang break; 280e3037485SYan-Hsuan Chuang default: 281e3037485SYan-Hsuan Chuang return false; 282e3037485SYan-Hsuan Chuang } 283e3037485SYan-Hsuan Chuang 284e3037485SYan-Hsuan Chuang if (damping) { 285e3037485SYan-Hsuan Chuang dm_info->damping = true; 286e3037485SYan-Hsuan Chuang dm_info->damping_cnt = 0; 287e3037485SYan-Hsuan Chuang dm_info->damping_rssi = min_rssi; 288e3037485SYan-Hsuan Chuang } 289e3037485SYan-Hsuan Chuang 290e3037485SYan-Hsuan Chuang return damping; 291e3037485SYan-Hsuan Chuang } 292e3037485SYan-Hsuan Chuang 293e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_boundary(struct rtw_dm_info *dm_info, 294e3037485SYan-Hsuan Chuang u8 *upper, u8 *lower, bool linked) 295e3037485SYan-Hsuan Chuang { 296e3037485SYan-Hsuan Chuang u8 dig_max, dig_min, dig_mid; 297e3037485SYan-Hsuan Chuang u8 min_rssi; 298e3037485SYan-Hsuan Chuang 299e3037485SYan-Hsuan Chuang if (linked) { 300e3037485SYan-Hsuan Chuang dig_max = DIG_PERF_MAX; 301e3037485SYan-Hsuan Chuang dig_mid = DIG_PERF_MID; 302e3037485SYan-Hsuan Chuang /* 22B=0x1c, 22C=0x20 */ 303e3037485SYan-Hsuan Chuang dig_min = 0x1c; 304e3037485SYan-Hsuan Chuang min_rssi = max_t(u8, dm_info->min_rssi, dig_min); 305e3037485SYan-Hsuan Chuang } else { 306e3037485SYan-Hsuan Chuang dig_max = DIG_CVRG_MAX; 307e3037485SYan-Hsuan Chuang dig_mid = DIG_CVRG_MID; 308e3037485SYan-Hsuan Chuang dig_min = DIG_CVRG_MIN; 309e3037485SYan-Hsuan Chuang min_rssi = dig_min; 310e3037485SYan-Hsuan Chuang } 311e3037485SYan-Hsuan Chuang 312e3037485SYan-Hsuan Chuang /* DIG MAX should be bounded by minimum RSSI with offset +15 */ 313e3037485SYan-Hsuan Chuang dig_max = min_t(u8, dig_max, min_rssi + DIG_RSSI_GAIN_OFFSET); 314e3037485SYan-Hsuan Chuang 315e3037485SYan-Hsuan Chuang *lower = clamp_t(u8, min_rssi, dig_min, dig_mid); 316e3037485SYan-Hsuan Chuang *upper = clamp_t(u8, *lower + DIG_RSSI_GAIN_OFFSET, dig_min, dig_max); 317e3037485SYan-Hsuan Chuang } 318e3037485SYan-Hsuan Chuang 319e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_threshold(struct rtw_dm_info *dm_info, 320e3037485SYan-Hsuan Chuang u16 *fa_th, u8 *step, bool linked) 321e3037485SYan-Hsuan Chuang { 322e3037485SYan-Hsuan Chuang u8 min_rssi, pre_min_rssi; 323e3037485SYan-Hsuan Chuang 324e3037485SYan-Hsuan Chuang min_rssi = dm_info->min_rssi; 325e3037485SYan-Hsuan Chuang pre_min_rssi = dm_info->pre_min_rssi; 326e3037485SYan-Hsuan Chuang step[0] = 4; 327e3037485SYan-Hsuan Chuang step[1] = 3; 328e3037485SYan-Hsuan Chuang step[2] = 2; 329e3037485SYan-Hsuan Chuang 330e3037485SYan-Hsuan Chuang if (linked) { 331e3037485SYan-Hsuan Chuang fa_th[0] = DIG_PERF_FA_TH_EXTRA_HIGH; 332e3037485SYan-Hsuan Chuang fa_th[1] = DIG_PERF_FA_TH_HIGH; 333e3037485SYan-Hsuan Chuang fa_th[2] = DIG_PERF_FA_TH_LOW; 334e3037485SYan-Hsuan Chuang if (pre_min_rssi > min_rssi) { 335e3037485SYan-Hsuan Chuang step[0] = 6; 336e3037485SYan-Hsuan Chuang step[1] = 4; 337e3037485SYan-Hsuan Chuang step[2] = 2; 338e3037485SYan-Hsuan Chuang } 339e3037485SYan-Hsuan Chuang } else { 340e3037485SYan-Hsuan Chuang fa_th[0] = DIG_CVRG_FA_TH_EXTRA_HIGH; 341e3037485SYan-Hsuan Chuang fa_th[1] = DIG_CVRG_FA_TH_HIGH; 342e3037485SYan-Hsuan Chuang fa_th[2] = DIG_CVRG_FA_TH_LOW; 343e3037485SYan-Hsuan Chuang } 344e3037485SYan-Hsuan Chuang } 345e3037485SYan-Hsuan Chuang 346e3037485SYan-Hsuan Chuang static void rtw_phy_dig_recorder(struct rtw_dm_info *dm_info, u8 igi, u16 fa) 347e3037485SYan-Hsuan Chuang { 348e3037485SYan-Hsuan Chuang u8 *igi_history; 349e3037485SYan-Hsuan Chuang u16 *fa_history; 350e3037485SYan-Hsuan Chuang u8 igi_bitmap; 351e3037485SYan-Hsuan Chuang bool up; 352e3037485SYan-Hsuan Chuang 353e3037485SYan-Hsuan Chuang igi_bitmap = dm_info->igi_bitmap << 1 & 0xfe; 354e3037485SYan-Hsuan Chuang igi_history = dm_info->igi_history; 355e3037485SYan-Hsuan Chuang fa_history = dm_info->fa_history; 356e3037485SYan-Hsuan Chuang 357e3037485SYan-Hsuan Chuang up = igi > igi_history[0]; 358e3037485SYan-Hsuan Chuang igi_bitmap |= up; 359e3037485SYan-Hsuan Chuang 360e3037485SYan-Hsuan Chuang igi_history[3] = igi_history[2]; 361e3037485SYan-Hsuan Chuang igi_history[2] = igi_history[1]; 362e3037485SYan-Hsuan Chuang igi_history[1] = igi_history[0]; 363e3037485SYan-Hsuan Chuang igi_history[0] = igi; 364e3037485SYan-Hsuan Chuang 365e3037485SYan-Hsuan Chuang fa_history[3] = fa_history[2]; 366e3037485SYan-Hsuan Chuang fa_history[2] = fa_history[1]; 367e3037485SYan-Hsuan Chuang fa_history[1] = fa_history[0]; 368e3037485SYan-Hsuan Chuang fa_history[0] = fa; 369e3037485SYan-Hsuan Chuang 370e3037485SYan-Hsuan Chuang dm_info->igi_bitmap = igi_bitmap; 371e3037485SYan-Hsuan Chuang } 372e3037485SYan-Hsuan Chuang 373e3037485SYan-Hsuan Chuang static void rtw_phy_dig(struct rtw_dev *rtwdev) 374e3037485SYan-Hsuan Chuang { 375e3037485SYan-Hsuan Chuang struct rtw_dm_info *dm_info = &rtwdev->dm_info; 376e3037485SYan-Hsuan Chuang u8 upper_bound, lower_bound; 377e3037485SYan-Hsuan Chuang u8 pre_igi, cur_igi; 378e3037485SYan-Hsuan Chuang u16 fa_th[3], fa_cnt; 379e3037485SYan-Hsuan Chuang u8 level; 380e3037485SYan-Hsuan Chuang u8 step[3]; 381e3037485SYan-Hsuan Chuang bool linked; 382e3037485SYan-Hsuan Chuang 383e3037485SYan-Hsuan Chuang if (rtw_flag_check(rtwdev, RTW_FLAG_DIG_DISABLE)) 384e3037485SYan-Hsuan Chuang return; 385e3037485SYan-Hsuan Chuang 386e3037485SYan-Hsuan Chuang if (rtw_phy_dig_check_damping(dm_info)) 387e3037485SYan-Hsuan Chuang return; 388e3037485SYan-Hsuan Chuang 389e3037485SYan-Hsuan Chuang linked = !!rtwdev->sta_cnt; 390e3037485SYan-Hsuan Chuang 391e3037485SYan-Hsuan Chuang fa_cnt = dm_info->total_fa_cnt; 392e3037485SYan-Hsuan Chuang pre_igi = dm_info->igi_history[0]; 393e3037485SYan-Hsuan Chuang 394e3037485SYan-Hsuan Chuang rtw_phy_dig_get_threshold(dm_info, fa_th, step, linked); 395e3037485SYan-Hsuan Chuang 396e3037485SYan-Hsuan Chuang /* test the false alarm count from the highest threshold level first, 397e3037485SYan-Hsuan Chuang * and increase it by corresponding step size 398e3037485SYan-Hsuan Chuang * 399e3037485SYan-Hsuan Chuang * note that the step size is offset by -2, compensate it afterall 400e3037485SYan-Hsuan Chuang */ 401e3037485SYan-Hsuan Chuang cur_igi = pre_igi; 402e3037485SYan-Hsuan Chuang for (level = 0; level < 3; level++) { 403e3037485SYan-Hsuan Chuang if (fa_cnt > fa_th[level]) { 404e3037485SYan-Hsuan Chuang cur_igi += step[level]; 405e3037485SYan-Hsuan Chuang break; 406e3037485SYan-Hsuan Chuang } 407e3037485SYan-Hsuan Chuang } 408e3037485SYan-Hsuan Chuang cur_igi -= 2; 409e3037485SYan-Hsuan Chuang 410e3037485SYan-Hsuan Chuang /* calculate the upper/lower bound by the minimum rssi we have among 411e3037485SYan-Hsuan Chuang * the peers connected with us, meanwhile make sure the igi value does 412e3037485SYan-Hsuan Chuang * not beyond the hardware limitation 413e3037485SYan-Hsuan Chuang */ 414e3037485SYan-Hsuan Chuang rtw_phy_dig_get_boundary(dm_info, &upper_bound, &lower_bound, linked); 415e3037485SYan-Hsuan Chuang cur_igi = clamp_t(u8, cur_igi, lower_bound, upper_bound); 416e3037485SYan-Hsuan Chuang 417e3037485SYan-Hsuan Chuang /* record current igi value and false alarm statistics for further 418e3037485SYan-Hsuan Chuang * damping checks, and record the trend of igi values 419e3037485SYan-Hsuan Chuang */ 420e3037485SYan-Hsuan Chuang rtw_phy_dig_recorder(dm_info, cur_igi, fa_cnt); 421e3037485SYan-Hsuan Chuang 422e3037485SYan-Hsuan Chuang if (cur_igi != pre_igi) 423e3037485SYan-Hsuan Chuang rtw_phy_dig_write(rtwdev, cur_igi); 424e3037485SYan-Hsuan Chuang } 425e3037485SYan-Hsuan Chuang 426e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update_iter(void *data, struct ieee80211_sta *sta) 427e3037485SYan-Hsuan Chuang { 428e3037485SYan-Hsuan Chuang struct rtw_dev *rtwdev = data; 429e3037485SYan-Hsuan Chuang struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv; 430e3037485SYan-Hsuan Chuang 431e3037485SYan-Hsuan Chuang rtw_update_sta_info(rtwdev, si); 432e3037485SYan-Hsuan Chuang } 433e3037485SYan-Hsuan Chuang 434e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update(struct rtw_dev *rtwdev) 435e3037485SYan-Hsuan Chuang { 436e3037485SYan-Hsuan Chuang if (rtwdev->watch_dog_cnt & 0x3) 437e3037485SYan-Hsuan Chuang return; 438e3037485SYan-Hsuan Chuang 439e3037485SYan-Hsuan Chuang rtw_iterate_stas_atomic(rtwdev, rtw_phy_ra_info_update_iter, rtwdev); 440e3037485SYan-Hsuan Chuang } 441e3037485SYan-Hsuan Chuang 442e3037485SYan-Hsuan Chuang void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev) 443e3037485SYan-Hsuan Chuang { 444e3037485SYan-Hsuan Chuang /* for further calculation */ 445e3037485SYan-Hsuan Chuang rtw_phy_statistics(rtwdev); 446e3037485SYan-Hsuan Chuang rtw_phy_dig(rtwdev); 447e3037485SYan-Hsuan Chuang rtw_phy_ra_info_update(rtwdev); 448e3037485SYan-Hsuan Chuang } 449e3037485SYan-Hsuan Chuang 450e3037485SYan-Hsuan Chuang #define FRAC_BITS 3 451e3037485SYan-Hsuan Chuang 452e3037485SYan-Hsuan Chuang static u8 rtw_phy_power_2_db(s8 power) 453e3037485SYan-Hsuan Chuang { 454e3037485SYan-Hsuan Chuang if (power <= -100 || power >= 20) 455e3037485SYan-Hsuan Chuang return 0; 456e3037485SYan-Hsuan Chuang else if (power >= 0) 457e3037485SYan-Hsuan Chuang return 100; 458e3037485SYan-Hsuan Chuang else 459e3037485SYan-Hsuan Chuang return 100 + power; 460e3037485SYan-Hsuan Chuang } 461e3037485SYan-Hsuan Chuang 462e3037485SYan-Hsuan Chuang static u64 rtw_phy_db_2_linear(u8 power_db) 463e3037485SYan-Hsuan Chuang { 464e3037485SYan-Hsuan Chuang u8 i, j; 465e3037485SYan-Hsuan Chuang u64 linear; 466e3037485SYan-Hsuan Chuang 4678a03447dSStanislaw Gruszka if (power_db > 96) 4688a03447dSStanislaw Gruszka power_db = 96; 4698a03447dSStanislaw Gruszka else if (power_db < 1) 4708a03447dSStanislaw Gruszka return 1; 4718a03447dSStanislaw Gruszka 472e3037485SYan-Hsuan Chuang /* 1dB ~ 96dB */ 473e3037485SYan-Hsuan Chuang i = (power_db - 1) >> 3; 474e3037485SYan-Hsuan Chuang j = (power_db - 1) - (i << 3); 475e3037485SYan-Hsuan Chuang 476e3037485SYan-Hsuan Chuang linear = db_invert_table[i][j]; 477e3037485SYan-Hsuan Chuang linear = i > 2 ? linear << FRAC_BITS : linear; 478e3037485SYan-Hsuan Chuang 479e3037485SYan-Hsuan Chuang return linear; 480e3037485SYan-Hsuan Chuang } 481e3037485SYan-Hsuan Chuang 482e3037485SYan-Hsuan Chuang static u8 rtw_phy_linear_2_db(u64 linear) 483e3037485SYan-Hsuan Chuang { 484e3037485SYan-Hsuan Chuang u8 i; 485e3037485SYan-Hsuan Chuang u8 j; 486e3037485SYan-Hsuan Chuang u32 dB; 487e3037485SYan-Hsuan Chuang 488e3037485SYan-Hsuan Chuang if (linear >= db_invert_table[11][7]) 489e3037485SYan-Hsuan Chuang return 96; /* maximum 96 dB */ 490e3037485SYan-Hsuan Chuang 491e3037485SYan-Hsuan Chuang for (i = 0; i < 12; i++) { 492e3037485SYan-Hsuan Chuang if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][7]) 493e3037485SYan-Hsuan Chuang break; 494e3037485SYan-Hsuan Chuang else if (i > 2 && linear <= db_invert_table[i][7]) 495e3037485SYan-Hsuan Chuang break; 496e3037485SYan-Hsuan Chuang } 497e3037485SYan-Hsuan Chuang 498e3037485SYan-Hsuan Chuang for (j = 0; j < 8; j++) { 499e3037485SYan-Hsuan Chuang if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][j]) 500e3037485SYan-Hsuan Chuang break; 501e3037485SYan-Hsuan Chuang else if (i > 2 && linear <= db_invert_table[i][j]) 502e3037485SYan-Hsuan Chuang break; 503e3037485SYan-Hsuan Chuang } 504e3037485SYan-Hsuan Chuang 505e3037485SYan-Hsuan Chuang if (j == 0 && i == 0) 506e3037485SYan-Hsuan Chuang goto end; 507e3037485SYan-Hsuan Chuang 508e3037485SYan-Hsuan Chuang if (j == 0) { 509e3037485SYan-Hsuan Chuang if (i != 3) { 510e3037485SYan-Hsuan Chuang if (db_invert_table[i][0] - linear > 511e3037485SYan-Hsuan Chuang linear - db_invert_table[i - 1][7]) { 512e3037485SYan-Hsuan Chuang i = i - 1; 513e3037485SYan-Hsuan Chuang j = 7; 514e3037485SYan-Hsuan Chuang } 515e3037485SYan-Hsuan Chuang } else { 516e3037485SYan-Hsuan Chuang if (db_invert_table[3][0] - linear > 517e3037485SYan-Hsuan Chuang linear - db_invert_table[2][7]) { 518e3037485SYan-Hsuan Chuang i = 2; 519e3037485SYan-Hsuan Chuang j = 7; 520e3037485SYan-Hsuan Chuang } 521e3037485SYan-Hsuan Chuang } 522e3037485SYan-Hsuan Chuang } else { 523e3037485SYan-Hsuan Chuang if (db_invert_table[i][j] - linear > 524e3037485SYan-Hsuan Chuang linear - db_invert_table[i][j - 1]) { 525e3037485SYan-Hsuan Chuang j = j - 1; 526e3037485SYan-Hsuan Chuang } 527e3037485SYan-Hsuan Chuang } 528e3037485SYan-Hsuan Chuang end: 529e3037485SYan-Hsuan Chuang dB = (i << 3) + j + 1; 530e3037485SYan-Hsuan Chuang 531e3037485SYan-Hsuan Chuang return dB; 532e3037485SYan-Hsuan Chuang } 533e3037485SYan-Hsuan Chuang 534e3037485SYan-Hsuan Chuang u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num) 535e3037485SYan-Hsuan Chuang { 536e3037485SYan-Hsuan Chuang s8 power; 537e3037485SYan-Hsuan Chuang u8 power_db; 538e3037485SYan-Hsuan Chuang u64 linear; 539e3037485SYan-Hsuan Chuang u64 sum = 0; 540e3037485SYan-Hsuan Chuang u8 path; 541e3037485SYan-Hsuan Chuang 542e3037485SYan-Hsuan Chuang for (path = 0; path < path_num; path++) { 543e3037485SYan-Hsuan Chuang power = rf_power[path]; 544e3037485SYan-Hsuan Chuang power_db = rtw_phy_power_2_db(power); 545e3037485SYan-Hsuan Chuang linear = rtw_phy_db_2_linear(power_db); 546e3037485SYan-Hsuan Chuang sum += linear; 547e3037485SYan-Hsuan Chuang } 548e3037485SYan-Hsuan Chuang 549e3037485SYan-Hsuan Chuang sum = (sum + (1 << (FRAC_BITS - 1))) >> FRAC_BITS; 550e3037485SYan-Hsuan Chuang switch (path_num) { 551e3037485SYan-Hsuan Chuang case 2: 552e3037485SYan-Hsuan Chuang sum >>= 1; 553e3037485SYan-Hsuan Chuang break; 554e3037485SYan-Hsuan Chuang case 3: 555e3037485SYan-Hsuan Chuang sum = ((sum) + ((sum) << 1) + ((sum) << 3)) >> 5; 556e3037485SYan-Hsuan Chuang break; 557e3037485SYan-Hsuan Chuang case 4: 558e3037485SYan-Hsuan Chuang sum >>= 2; 559e3037485SYan-Hsuan Chuang break; 560e3037485SYan-Hsuan Chuang default: 561e3037485SYan-Hsuan Chuang break; 562e3037485SYan-Hsuan Chuang } 563e3037485SYan-Hsuan Chuang 564e3037485SYan-Hsuan Chuang return rtw_phy_linear_2_db(sum); 565e3037485SYan-Hsuan Chuang } 566e3037485SYan-Hsuan Chuang 567e3037485SYan-Hsuan Chuang u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 568e3037485SYan-Hsuan Chuang u32 addr, u32 mask) 569e3037485SYan-Hsuan Chuang { 570e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 571e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 572e3037485SYan-Hsuan Chuang const u32 *base_addr = chip->rf_base_addr; 573e3037485SYan-Hsuan Chuang u32 val, direct_addr; 574e3037485SYan-Hsuan Chuang 575e3037485SYan-Hsuan Chuang if (rf_path >= hal->rf_path_num) { 576e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 577e3037485SYan-Hsuan Chuang return INV_RF_DATA; 578e3037485SYan-Hsuan Chuang } 579e3037485SYan-Hsuan Chuang 580e3037485SYan-Hsuan Chuang addr &= 0xff; 581e3037485SYan-Hsuan Chuang direct_addr = base_addr[rf_path] + (addr << 2); 582e3037485SYan-Hsuan Chuang mask &= RFREG_MASK; 583e3037485SYan-Hsuan Chuang 584e3037485SYan-Hsuan Chuang val = rtw_read32_mask(rtwdev, direct_addr, mask); 585e3037485SYan-Hsuan Chuang 586e3037485SYan-Hsuan Chuang return val; 587e3037485SYan-Hsuan Chuang } 588e3037485SYan-Hsuan Chuang 589e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 590e3037485SYan-Hsuan Chuang u32 addr, u32 mask, u32 data) 591e3037485SYan-Hsuan Chuang { 592e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 593e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 594e3037485SYan-Hsuan Chuang u32 *sipi_addr = chip->rf_sipi_addr; 595e3037485SYan-Hsuan Chuang u32 data_and_addr; 596e3037485SYan-Hsuan Chuang u32 old_data = 0; 597e3037485SYan-Hsuan Chuang u32 shift; 598e3037485SYan-Hsuan Chuang 599e3037485SYan-Hsuan Chuang if (rf_path >= hal->rf_path_num) { 600e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 601e3037485SYan-Hsuan Chuang return false; 602e3037485SYan-Hsuan Chuang } 603e3037485SYan-Hsuan Chuang 604e3037485SYan-Hsuan Chuang addr &= 0xff; 605e3037485SYan-Hsuan Chuang mask &= RFREG_MASK; 606e3037485SYan-Hsuan Chuang 607e3037485SYan-Hsuan Chuang if (mask != RFREG_MASK) { 608e3037485SYan-Hsuan Chuang old_data = rtw_phy_read_rf(rtwdev, rf_path, addr, RFREG_MASK); 609e3037485SYan-Hsuan Chuang 610e3037485SYan-Hsuan Chuang if (old_data == INV_RF_DATA) { 611e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "Write fail, rf is disabled\n"); 612e3037485SYan-Hsuan Chuang return false; 613e3037485SYan-Hsuan Chuang } 614e3037485SYan-Hsuan Chuang 615e3037485SYan-Hsuan Chuang shift = __ffs(mask); 616e3037485SYan-Hsuan Chuang data = ((old_data) & (~mask)) | (data << shift); 617e3037485SYan-Hsuan Chuang } 618e3037485SYan-Hsuan Chuang 619e3037485SYan-Hsuan Chuang data_and_addr = ((addr << 20) | (data & 0x000fffff)) & 0x0fffffff; 620e3037485SYan-Hsuan Chuang 621e3037485SYan-Hsuan Chuang rtw_write32(rtwdev, sipi_addr[rf_path], data_and_addr); 622e3037485SYan-Hsuan Chuang 623e3037485SYan-Hsuan Chuang udelay(13); 624e3037485SYan-Hsuan Chuang 625e3037485SYan-Hsuan Chuang return true; 626e3037485SYan-Hsuan Chuang } 627e3037485SYan-Hsuan Chuang 628e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 629e3037485SYan-Hsuan Chuang u32 addr, u32 mask, u32 data) 630e3037485SYan-Hsuan Chuang { 631e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 632e3037485SYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 633e3037485SYan-Hsuan Chuang const u32 *base_addr = chip->rf_base_addr; 634e3037485SYan-Hsuan Chuang u32 direct_addr; 635e3037485SYan-Hsuan Chuang 636e3037485SYan-Hsuan Chuang if (rf_path >= hal->rf_path_num) { 637e3037485SYan-Hsuan Chuang rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path); 638e3037485SYan-Hsuan Chuang return false; 639e3037485SYan-Hsuan Chuang } 640e3037485SYan-Hsuan Chuang 641e3037485SYan-Hsuan Chuang addr &= 0xff; 642e3037485SYan-Hsuan Chuang direct_addr = base_addr[rf_path] + (addr << 2); 643e3037485SYan-Hsuan Chuang mask &= RFREG_MASK; 644e3037485SYan-Hsuan Chuang 645818d46e7SChien-Hsun Liao if (addr == RF_CFGCH) { 646e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, REG_RSV_CTRL, BITS_RFC_DIRECT, DISABLE_PI); 647e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, REG_WLRF1, BITS_RFC_DIRECT, DISABLE_PI); 648818d46e7SChien-Hsun Liao } 649818d46e7SChien-Hsun Liao 650e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, direct_addr, mask, data); 651e3037485SYan-Hsuan Chuang 652e3037485SYan-Hsuan Chuang udelay(1); 653e3037485SYan-Hsuan Chuang 654818d46e7SChien-Hsun Liao if (addr == RF_CFGCH) { 655e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, REG_RSV_CTRL, BITS_RFC_DIRECT, ENABLE_PI); 656e3037485SYan-Hsuan Chuang rtw_write32_mask(rtwdev, REG_WLRF1, BITS_RFC_DIRECT, ENABLE_PI); 657818d46e7SChien-Hsun Liao } 658e3037485SYan-Hsuan Chuang 659e3037485SYan-Hsuan Chuang return true; 660e3037485SYan-Hsuan Chuang } 661e3037485SYan-Hsuan Chuang 662e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path, 663e3037485SYan-Hsuan Chuang u32 addr, u32 mask, u32 data) 664e3037485SYan-Hsuan Chuang { 665e3037485SYan-Hsuan Chuang if (addr != 0x00) 666e3037485SYan-Hsuan Chuang return rtw_phy_write_rf_reg(rtwdev, rf_path, addr, mask, data); 667e3037485SYan-Hsuan Chuang 668e3037485SYan-Hsuan Chuang return rtw_phy_write_rf_reg_sipi(rtwdev, rf_path, addr, mask, data); 669e3037485SYan-Hsuan Chuang } 670e3037485SYan-Hsuan Chuang 671e3037485SYan-Hsuan Chuang void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg) 672e3037485SYan-Hsuan Chuang { 673e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 674e3037485SYan-Hsuan Chuang struct rtw_efuse *efuse = &rtwdev->efuse; 675e3037485SYan-Hsuan Chuang struct rtw_phy_cond cond = {0}; 676e3037485SYan-Hsuan Chuang 677e3037485SYan-Hsuan Chuang cond.cut = hal->cut_version ? hal->cut_version : 15; 678e3037485SYan-Hsuan Chuang cond.pkg = pkg ? pkg : 15; 679e3037485SYan-Hsuan Chuang cond.plat = 0x04; 680e3037485SYan-Hsuan Chuang cond.rfe = efuse->rfe_option; 681e3037485SYan-Hsuan Chuang 682e3037485SYan-Hsuan Chuang switch (rtw_hci_type(rtwdev)) { 683e3037485SYan-Hsuan Chuang case RTW_HCI_TYPE_USB: 684e3037485SYan-Hsuan Chuang cond.intf = INTF_USB; 685e3037485SYan-Hsuan Chuang break; 686e3037485SYan-Hsuan Chuang case RTW_HCI_TYPE_SDIO: 687e3037485SYan-Hsuan Chuang cond.intf = INTF_SDIO; 688e3037485SYan-Hsuan Chuang break; 689e3037485SYan-Hsuan Chuang case RTW_HCI_TYPE_PCIE: 690e3037485SYan-Hsuan Chuang default: 691e3037485SYan-Hsuan Chuang cond.intf = INTF_PCIE; 692e3037485SYan-Hsuan Chuang break; 693e3037485SYan-Hsuan Chuang } 694e3037485SYan-Hsuan Chuang 695e3037485SYan-Hsuan Chuang hal->phy_cond = cond; 696e3037485SYan-Hsuan Chuang 697e3037485SYan-Hsuan Chuang rtw_dbg(rtwdev, RTW_DBG_PHY, "phy cond=0x%08x\n", *((u32 *)&hal->phy_cond)); 698e3037485SYan-Hsuan Chuang } 699e3037485SYan-Hsuan Chuang 700e3037485SYan-Hsuan Chuang static bool check_positive(struct rtw_dev *rtwdev, struct rtw_phy_cond cond) 701e3037485SYan-Hsuan Chuang { 702e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 703e3037485SYan-Hsuan Chuang struct rtw_phy_cond drv_cond = hal->phy_cond; 704e3037485SYan-Hsuan Chuang 705e3037485SYan-Hsuan Chuang if (cond.cut && cond.cut != drv_cond.cut) 706e3037485SYan-Hsuan Chuang return false; 707e3037485SYan-Hsuan Chuang 708e3037485SYan-Hsuan Chuang if (cond.pkg && cond.pkg != drv_cond.pkg) 709e3037485SYan-Hsuan Chuang return false; 710e3037485SYan-Hsuan Chuang 711e3037485SYan-Hsuan Chuang if (cond.intf && cond.intf != drv_cond.intf) 712e3037485SYan-Hsuan Chuang return false; 713e3037485SYan-Hsuan Chuang 714e3037485SYan-Hsuan Chuang if (cond.rfe != drv_cond.rfe) 715e3037485SYan-Hsuan Chuang return false; 716e3037485SYan-Hsuan Chuang 717e3037485SYan-Hsuan Chuang return true; 718e3037485SYan-Hsuan Chuang } 719e3037485SYan-Hsuan Chuang 720e3037485SYan-Hsuan Chuang void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl) 721e3037485SYan-Hsuan Chuang { 722e3037485SYan-Hsuan Chuang const union phy_table_tile *p = tbl->data; 723e3037485SYan-Hsuan Chuang const union phy_table_tile *end = p + tbl->size / 2; 724e3037485SYan-Hsuan Chuang struct rtw_phy_cond pos_cond = {0}; 725e3037485SYan-Hsuan Chuang bool is_matched = true, is_skipped = false; 726e3037485SYan-Hsuan Chuang 727e3037485SYan-Hsuan Chuang BUILD_BUG_ON(sizeof(union phy_table_tile) != sizeof(struct phy_cfg_pair)); 728e3037485SYan-Hsuan Chuang 729e3037485SYan-Hsuan Chuang for (; p < end; p++) { 730e3037485SYan-Hsuan Chuang if (p->cond.pos) { 731e3037485SYan-Hsuan Chuang switch (p->cond.branch) { 732e3037485SYan-Hsuan Chuang case BRANCH_ENDIF: 733e3037485SYan-Hsuan Chuang is_matched = true; 734e3037485SYan-Hsuan Chuang is_skipped = false; 735e3037485SYan-Hsuan Chuang break; 736e3037485SYan-Hsuan Chuang case BRANCH_ELSE: 737e3037485SYan-Hsuan Chuang is_matched = is_skipped ? false : true; 738e3037485SYan-Hsuan Chuang break; 739e3037485SYan-Hsuan Chuang case BRANCH_IF: 740e3037485SYan-Hsuan Chuang case BRANCH_ELIF: 741e3037485SYan-Hsuan Chuang default: 742e3037485SYan-Hsuan Chuang pos_cond = p->cond; 743e3037485SYan-Hsuan Chuang break; 744e3037485SYan-Hsuan Chuang } 745e3037485SYan-Hsuan Chuang } else if (p->cond.neg) { 746e3037485SYan-Hsuan Chuang if (!is_skipped) { 747e3037485SYan-Hsuan Chuang if (check_positive(rtwdev, pos_cond)) { 748e3037485SYan-Hsuan Chuang is_matched = true; 749e3037485SYan-Hsuan Chuang is_skipped = true; 750e3037485SYan-Hsuan Chuang } else { 751e3037485SYan-Hsuan Chuang is_matched = false; 752e3037485SYan-Hsuan Chuang is_skipped = false; 753e3037485SYan-Hsuan Chuang } 754e3037485SYan-Hsuan Chuang } else { 755e3037485SYan-Hsuan Chuang is_matched = false; 756e3037485SYan-Hsuan Chuang } 757e3037485SYan-Hsuan Chuang } else if (is_matched) { 758e3037485SYan-Hsuan Chuang (*tbl->do_cfg)(rtwdev, tbl, p->cfg.addr, p->cfg.data); 759e3037485SYan-Hsuan Chuang } 760e3037485SYan-Hsuan Chuang } 761e3037485SYan-Hsuan Chuang } 762e3037485SYan-Hsuan Chuang 763e3037485SYan-Hsuan Chuang #define bcd_to_dec_pwr_by_rate(val, i) bcd2bin(val >> (i * 8)) 764e3037485SYan-Hsuan Chuang 765e3037485SYan-Hsuan Chuang static u8 tbl_to_dec_pwr_by_rate(struct rtw_dev *rtwdev, u32 hex, u8 i) 766e3037485SYan-Hsuan Chuang { 767e3037485SYan-Hsuan Chuang if (rtwdev->chip->is_pwr_by_rate_dec) 768e3037485SYan-Hsuan Chuang return bcd_to_dec_pwr_by_rate(hex, i); 769fa6dfe6bSYan-Hsuan Chuang 770e3037485SYan-Hsuan Chuang return (hex >> (i * 8)) & 0xFF; 771e3037485SYan-Hsuan Chuang } 772e3037485SYan-Hsuan Chuang 77343712199SYan-Hsuan Chuang static void 77443712199SYan-Hsuan Chuang rtw_phy_get_rate_values_of_txpwr_by_rate(struct rtw_dev *rtwdev, 77543712199SYan-Hsuan Chuang u32 addr, u32 mask, u32 val, u8 *rate, 776e3037485SYan-Hsuan Chuang u8 *pwr_by_rate, u8 *rate_num) 777e3037485SYan-Hsuan Chuang { 778e3037485SYan-Hsuan Chuang int i; 779e3037485SYan-Hsuan Chuang 780e3037485SYan-Hsuan Chuang switch (addr) { 781e3037485SYan-Hsuan Chuang case 0xE00: 782e3037485SYan-Hsuan Chuang case 0x830: 783e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE6M; 784e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE9M; 785e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE12M; 786e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE18M; 787e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 788e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 789e3037485SYan-Hsuan Chuang *rate_num = 4; 790e3037485SYan-Hsuan Chuang break; 791e3037485SYan-Hsuan Chuang case 0xE04: 792e3037485SYan-Hsuan Chuang case 0x834: 793e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE24M; 794e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE36M; 795e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE48M; 796e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE54M; 797e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 798e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 799e3037485SYan-Hsuan Chuang *rate_num = 4; 800e3037485SYan-Hsuan Chuang break; 801e3037485SYan-Hsuan Chuang case 0xE08: 802e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE1M; 803e3037485SYan-Hsuan Chuang pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 1); 804e3037485SYan-Hsuan Chuang *rate_num = 1; 805e3037485SYan-Hsuan Chuang break; 806e3037485SYan-Hsuan Chuang case 0x86C: 807e3037485SYan-Hsuan Chuang if (mask == 0xffffff00) { 808e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE2M; 809e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE5_5M; 810e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE11M; 811e3037485SYan-Hsuan Chuang for (i = 1; i < 4; ++i) 812e3037485SYan-Hsuan Chuang pwr_by_rate[i - 1] = 813e3037485SYan-Hsuan Chuang tbl_to_dec_pwr_by_rate(rtwdev, val, i); 814e3037485SYan-Hsuan Chuang *rate_num = 3; 815e3037485SYan-Hsuan Chuang } else if (mask == 0x000000ff) { 816e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE11M; 817e3037485SYan-Hsuan Chuang pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 0); 818e3037485SYan-Hsuan Chuang *rate_num = 1; 819e3037485SYan-Hsuan Chuang } 820e3037485SYan-Hsuan Chuang break; 821e3037485SYan-Hsuan Chuang case 0xE10: 822e3037485SYan-Hsuan Chuang case 0x83C: 823e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS0; 824e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS1; 825e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS2; 826e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS3; 827e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 828e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 829e3037485SYan-Hsuan Chuang *rate_num = 4; 830e3037485SYan-Hsuan Chuang break; 831e3037485SYan-Hsuan Chuang case 0xE14: 832e3037485SYan-Hsuan Chuang case 0x848: 833e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS4; 834e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS5; 835e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS6; 836e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS7; 837e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 838e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 839e3037485SYan-Hsuan Chuang *rate_num = 4; 840e3037485SYan-Hsuan Chuang break; 841e3037485SYan-Hsuan Chuang case 0xE18: 842e3037485SYan-Hsuan Chuang case 0x84C: 843e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS8; 844e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS9; 845e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS10; 846e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS11; 847e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 848e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 849e3037485SYan-Hsuan Chuang *rate_num = 4; 850e3037485SYan-Hsuan Chuang break; 851e3037485SYan-Hsuan Chuang case 0xE1C: 852e3037485SYan-Hsuan Chuang case 0x868: 853e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS12; 854e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS13; 855e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS14; 856e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS15; 857e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 858e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 859e3037485SYan-Hsuan Chuang *rate_num = 4; 860e3037485SYan-Hsuan Chuang break; 861e3037485SYan-Hsuan Chuang case 0x838: 862e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE1M; 863e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE2M; 864e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE5_5M; 865e3037485SYan-Hsuan Chuang for (i = 1; i < 4; ++i) 866e3037485SYan-Hsuan Chuang pwr_by_rate[i - 1] = tbl_to_dec_pwr_by_rate(rtwdev, 867e3037485SYan-Hsuan Chuang val, i); 868e3037485SYan-Hsuan Chuang *rate_num = 3; 869e3037485SYan-Hsuan Chuang break; 870e3037485SYan-Hsuan Chuang case 0xC20: 871e3037485SYan-Hsuan Chuang case 0xE20: 872e3037485SYan-Hsuan Chuang case 0x1820: 873e3037485SYan-Hsuan Chuang case 0x1A20: 874e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE1M; 875e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE2M; 876e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE5_5M; 877e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE11M; 878e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 879e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 880e3037485SYan-Hsuan Chuang *rate_num = 4; 881e3037485SYan-Hsuan Chuang break; 882e3037485SYan-Hsuan Chuang case 0xC24: 883e3037485SYan-Hsuan Chuang case 0xE24: 884e3037485SYan-Hsuan Chuang case 0x1824: 885e3037485SYan-Hsuan Chuang case 0x1A24: 886e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE6M; 887e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE9M; 888e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE12M; 889e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE18M; 890e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 891e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 892e3037485SYan-Hsuan Chuang *rate_num = 4; 893e3037485SYan-Hsuan Chuang break; 894e3037485SYan-Hsuan Chuang case 0xC28: 895e3037485SYan-Hsuan Chuang case 0xE28: 896e3037485SYan-Hsuan Chuang case 0x1828: 897e3037485SYan-Hsuan Chuang case 0x1A28: 898e3037485SYan-Hsuan Chuang rate[0] = DESC_RATE24M; 899e3037485SYan-Hsuan Chuang rate[1] = DESC_RATE36M; 900e3037485SYan-Hsuan Chuang rate[2] = DESC_RATE48M; 901e3037485SYan-Hsuan Chuang rate[3] = DESC_RATE54M; 902e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 903e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 904e3037485SYan-Hsuan Chuang *rate_num = 4; 905e3037485SYan-Hsuan Chuang break; 906e3037485SYan-Hsuan Chuang case 0xC2C: 907e3037485SYan-Hsuan Chuang case 0xE2C: 908e3037485SYan-Hsuan Chuang case 0x182C: 909e3037485SYan-Hsuan Chuang case 0x1A2C: 910e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS0; 911e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS1; 912e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS2; 913e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS3; 914e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 915e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 916e3037485SYan-Hsuan Chuang *rate_num = 4; 917e3037485SYan-Hsuan Chuang break; 918e3037485SYan-Hsuan Chuang case 0xC30: 919e3037485SYan-Hsuan Chuang case 0xE30: 920e3037485SYan-Hsuan Chuang case 0x1830: 921e3037485SYan-Hsuan Chuang case 0x1A30: 922e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS4; 923e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS5; 924e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS6; 925e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS7; 926e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 927e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 928e3037485SYan-Hsuan Chuang *rate_num = 4; 929e3037485SYan-Hsuan Chuang break; 930e3037485SYan-Hsuan Chuang case 0xC34: 931e3037485SYan-Hsuan Chuang case 0xE34: 932e3037485SYan-Hsuan Chuang case 0x1834: 933e3037485SYan-Hsuan Chuang case 0x1A34: 934e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS8; 935e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS9; 936e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS10; 937e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS11; 938e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 939e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 940e3037485SYan-Hsuan Chuang *rate_num = 4; 941e3037485SYan-Hsuan Chuang break; 942e3037485SYan-Hsuan Chuang case 0xC38: 943e3037485SYan-Hsuan Chuang case 0xE38: 944e3037485SYan-Hsuan Chuang case 0x1838: 945e3037485SYan-Hsuan Chuang case 0x1A38: 946e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS12; 947e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS13; 948e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS14; 949e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS15; 950e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 951e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 952e3037485SYan-Hsuan Chuang *rate_num = 4; 953e3037485SYan-Hsuan Chuang break; 954e3037485SYan-Hsuan Chuang case 0xC3C: 955e3037485SYan-Hsuan Chuang case 0xE3C: 956e3037485SYan-Hsuan Chuang case 0x183C: 957e3037485SYan-Hsuan Chuang case 0x1A3C: 958e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT1SS_MCS0; 959e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT1SS_MCS1; 960e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT1SS_MCS2; 961e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT1SS_MCS3; 962e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 963e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 964e3037485SYan-Hsuan Chuang *rate_num = 4; 965e3037485SYan-Hsuan Chuang break; 966e3037485SYan-Hsuan Chuang case 0xC40: 967e3037485SYan-Hsuan Chuang case 0xE40: 968e3037485SYan-Hsuan Chuang case 0x1840: 969e3037485SYan-Hsuan Chuang case 0x1A40: 970e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT1SS_MCS4; 971e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT1SS_MCS5; 972e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT1SS_MCS6; 973e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT1SS_MCS7; 974e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 975e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 976e3037485SYan-Hsuan Chuang *rate_num = 4; 977e3037485SYan-Hsuan Chuang break; 978e3037485SYan-Hsuan Chuang case 0xC44: 979e3037485SYan-Hsuan Chuang case 0xE44: 980e3037485SYan-Hsuan Chuang case 0x1844: 981e3037485SYan-Hsuan Chuang case 0x1A44: 982e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT1SS_MCS8; 983e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT1SS_MCS9; 984e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT2SS_MCS0; 985e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT2SS_MCS1; 986e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 987e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 988e3037485SYan-Hsuan Chuang *rate_num = 4; 989e3037485SYan-Hsuan Chuang break; 990e3037485SYan-Hsuan Chuang case 0xC48: 991e3037485SYan-Hsuan Chuang case 0xE48: 992e3037485SYan-Hsuan Chuang case 0x1848: 993e3037485SYan-Hsuan Chuang case 0x1A48: 994e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT2SS_MCS2; 995e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT2SS_MCS3; 996e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT2SS_MCS4; 997e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT2SS_MCS5; 998e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 999e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1000e3037485SYan-Hsuan Chuang *rate_num = 4; 1001e3037485SYan-Hsuan Chuang break; 1002e3037485SYan-Hsuan Chuang case 0xC4C: 1003e3037485SYan-Hsuan Chuang case 0xE4C: 1004e3037485SYan-Hsuan Chuang case 0x184C: 1005e3037485SYan-Hsuan Chuang case 0x1A4C: 1006e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT2SS_MCS6; 1007e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT2SS_MCS7; 1008e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT2SS_MCS8; 1009e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT2SS_MCS9; 1010e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1011e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1012e3037485SYan-Hsuan Chuang *rate_num = 4; 1013e3037485SYan-Hsuan Chuang break; 1014e3037485SYan-Hsuan Chuang case 0xCD8: 1015e3037485SYan-Hsuan Chuang case 0xED8: 1016e3037485SYan-Hsuan Chuang case 0x18D8: 1017e3037485SYan-Hsuan Chuang case 0x1AD8: 1018e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS16; 1019e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS17; 1020e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS18; 1021e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS19; 1022e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1023e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1024e3037485SYan-Hsuan Chuang *rate_num = 4; 1025e3037485SYan-Hsuan Chuang break; 1026e3037485SYan-Hsuan Chuang case 0xCDC: 1027e3037485SYan-Hsuan Chuang case 0xEDC: 1028e3037485SYan-Hsuan Chuang case 0x18DC: 1029e3037485SYan-Hsuan Chuang case 0x1ADC: 1030e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEMCS20; 1031e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEMCS21; 1032e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEMCS22; 1033e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEMCS23; 1034e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1035e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1036e3037485SYan-Hsuan Chuang *rate_num = 4; 1037e3037485SYan-Hsuan Chuang break; 1038e3037485SYan-Hsuan Chuang case 0xCE0: 1039e3037485SYan-Hsuan Chuang case 0xEE0: 1040e3037485SYan-Hsuan Chuang case 0x18E0: 1041e3037485SYan-Hsuan Chuang case 0x1AE0: 1042e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT3SS_MCS0; 1043e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT3SS_MCS1; 1044e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT3SS_MCS2; 1045e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT3SS_MCS3; 1046e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1047e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1048e3037485SYan-Hsuan Chuang *rate_num = 4; 1049e3037485SYan-Hsuan Chuang break; 1050e3037485SYan-Hsuan Chuang case 0xCE4: 1051e3037485SYan-Hsuan Chuang case 0xEE4: 1052e3037485SYan-Hsuan Chuang case 0x18E4: 1053e3037485SYan-Hsuan Chuang case 0x1AE4: 1054e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT3SS_MCS4; 1055e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT3SS_MCS5; 1056e3037485SYan-Hsuan Chuang rate[2] = DESC_RATEVHT3SS_MCS6; 1057e3037485SYan-Hsuan Chuang rate[3] = DESC_RATEVHT3SS_MCS7; 1058e3037485SYan-Hsuan Chuang for (i = 0; i < 4; ++i) 1059e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1060e3037485SYan-Hsuan Chuang *rate_num = 4; 1061e3037485SYan-Hsuan Chuang break; 1062e3037485SYan-Hsuan Chuang case 0xCE8: 1063e3037485SYan-Hsuan Chuang case 0xEE8: 1064e3037485SYan-Hsuan Chuang case 0x18E8: 1065e3037485SYan-Hsuan Chuang case 0x1AE8: 1066e3037485SYan-Hsuan Chuang rate[0] = DESC_RATEVHT3SS_MCS8; 1067e3037485SYan-Hsuan Chuang rate[1] = DESC_RATEVHT3SS_MCS9; 1068e3037485SYan-Hsuan Chuang for (i = 0; i < 2; ++i) 1069e3037485SYan-Hsuan Chuang pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i); 1070e3037485SYan-Hsuan Chuang *rate_num = 2; 1071e3037485SYan-Hsuan Chuang break; 1072e3037485SYan-Hsuan Chuang default: 1073e3037485SYan-Hsuan Chuang rtw_warn(rtwdev, "invalid tx power index addr 0x%08x\n", addr); 1074e3037485SYan-Hsuan Chuang break; 1075e3037485SYan-Hsuan Chuang } 1076e3037485SYan-Hsuan Chuang } 1077e3037485SYan-Hsuan Chuang 107843712199SYan-Hsuan Chuang static void rtw_phy_store_tx_power_by_rate(struct rtw_dev *rtwdev, 1079fa6dfe6bSYan-Hsuan Chuang u32 band, u32 rfpath, u32 txnum, 1080e3037485SYan-Hsuan Chuang u32 regaddr, u32 bitmask, u32 data) 1081e3037485SYan-Hsuan Chuang { 1082e3037485SYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1083e3037485SYan-Hsuan Chuang u8 rate_num = 0; 1084e3037485SYan-Hsuan Chuang u8 rate; 1085e3037485SYan-Hsuan Chuang u8 rates[RTW_RF_PATH_MAX] = {0}; 1086e3037485SYan-Hsuan Chuang s8 offset; 1087e3037485SYan-Hsuan Chuang s8 pwr_by_rate[RTW_RF_PATH_MAX] = {0}; 1088e3037485SYan-Hsuan Chuang int i; 1089e3037485SYan-Hsuan Chuang 109043712199SYan-Hsuan Chuang rtw_phy_get_rate_values_of_txpwr_by_rate(rtwdev, regaddr, bitmask, data, 1091e3037485SYan-Hsuan Chuang rates, pwr_by_rate, &rate_num); 1092e3037485SYan-Hsuan Chuang 1093e3037485SYan-Hsuan Chuang if (WARN_ON(rfpath >= RTW_RF_PATH_MAX || 1094e3037485SYan-Hsuan Chuang (band != PHY_BAND_2G && band != PHY_BAND_5G) || 1095e3037485SYan-Hsuan Chuang rate_num > RTW_RF_PATH_MAX)) 1096e3037485SYan-Hsuan Chuang return; 1097e3037485SYan-Hsuan Chuang 1098e3037485SYan-Hsuan Chuang for (i = 0; i < rate_num; i++) { 1099e3037485SYan-Hsuan Chuang offset = pwr_by_rate[i]; 1100e3037485SYan-Hsuan Chuang rate = rates[i]; 1101e3037485SYan-Hsuan Chuang if (band == PHY_BAND_2G) 1102e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_2g[rfpath][rate] = offset; 1103e3037485SYan-Hsuan Chuang else if (band == PHY_BAND_5G) 1104e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_5g[rfpath][rate] = offset; 1105e3037485SYan-Hsuan Chuang else 1106e3037485SYan-Hsuan Chuang continue; 1107e3037485SYan-Hsuan Chuang } 1108e3037485SYan-Hsuan Chuang } 1109e3037485SYan-Hsuan Chuang 1110fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl) 1111fa6dfe6bSYan-Hsuan Chuang { 1112fa6dfe6bSYan-Hsuan Chuang const struct phy_pg_cfg_pair *p = tbl->data; 1113fa6dfe6bSYan-Hsuan Chuang const struct phy_pg_cfg_pair *end = p + tbl->size / 6; 1114fa6dfe6bSYan-Hsuan Chuang 1115fa6dfe6bSYan-Hsuan Chuang BUILD_BUG_ON(sizeof(struct phy_pg_cfg_pair) != sizeof(u32) * 6); 1116fa6dfe6bSYan-Hsuan Chuang 1117fa6dfe6bSYan-Hsuan Chuang for (; p < end; p++) { 1118fa6dfe6bSYan-Hsuan Chuang if (p->addr == 0xfe || p->addr == 0xffe) { 1119fa6dfe6bSYan-Hsuan Chuang msleep(50); 1120fa6dfe6bSYan-Hsuan Chuang continue; 1121fa6dfe6bSYan-Hsuan Chuang } 112243712199SYan-Hsuan Chuang rtw_phy_store_tx_power_by_rate(rtwdev, p->band, p->rf_path, 1123fa6dfe6bSYan-Hsuan Chuang p->tx_num, p->addr, p->bitmask, 1124fa6dfe6bSYan-Hsuan Chuang p->data); 1125fa6dfe6bSYan-Hsuan Chuang } 1126fa6dfe6bSYan-Hsuan Chuang } 1127fa6dfe6bSYan-Hsuan Chuang 1128fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_channel_idx_5g[RTW_MAX_CHANNEL_NUM_5G] = { 1129fa6dfe6bSYan-Hsuan Chuang 36, 38, 40, 42, 44, 46, 48, /* Band 1 */ 1130fa6dfe6bSYan-Hsuan Chuang 52, 54, 56, 58, 60, 62, 64, /* Band 2 */ 1131fa6dfe6bSYan-Hsuan Chuang 100, 102, 104, 106, 108, 110, 112, /* Band 3 */ 1132fa6dfe6bSYan-Hsuan Chuang 116, 118, 120, 122, 124, 126, 128, /* Band 3 */ 1133fa6dfe6bSYan-Hsuan Chuang 132, 134, 136, 138, 140, 142, 144, /* Band 3 */ 1134fa6dfe6bSYan-Hsuan Chuang 149, 151, 153, 155, 157, 159, 161, /* Band 4 */ 1135fa6dfe6bSYan-Hsuan Chuang 165, 167, 169, 171, 173, 175, 177}; /* Band 4 */ 1136fa6dfe6bSYan-Hsuan Chuang 1137fa6dfe6bSYan-Hsuan Chuang static int rtw_channel_to_idx(u8 band, u8 channel) 1138fa6dfe6bSYan-Hsuan Chuang { 1139fa6dfe6bSYan-Hsuan Chuang int ch_idx; 1140fa6dfe6bSYan-Hsuan Chuang u8 n_channel; 1141fa6dfe6bSYan-Hsuan Chuang 1142fa6dfe6bSYan-Hsuan Chuang if (band == PHY_BAND_2G) { 1143fa6dfe6bSYan-Hsuan Chuang ch_idx = channel - 1; 1144fa6dfe6bSYan-Hsuan Chuang n_channel = RTW_MAX_CHANNEL_NUM_2G; 1145fa6dfe6bSYan-Hsuan Chuang } else if (band == PHY_BAND_5G) { 1146fa6dfe6bSYan-Hsuan Chuang n_channel = RTW_MAX_CHANNEL_NUM_5G; 1147fa6dfe6bSYan-Hsuan Chuang for (ch_idx = 0; ch_idx < n_channel; ch_idx++) 1148fa6dfe6bSYan-Hsuan Chuang if (rtw_channel_idx_5g[ch_idx] == channel) 1149fa6dfe6bSYan-Hsuan Chuang break; 1150fa6dfe6bSYan-Hsuan Chuang } else { 1151fa6dfe6bSYan-Hsuan Chuang return -1; 1152fa6dfe6bSYan-Hsuan Chuang } 1153fa6dfe6bSYan-Hsuan Chuang 1154fa6dfe6bSYan-Hsuan Chuang if (ch_idx >= n_channel) 1155fa6dfe6bSYan-Hsuan Chuang return -1; 1156fa6dfe6bSYan-Hsuan Chuang 1157fa6dfe6bSYan-Hsuan Chuang return ch_idx; 1158fa6dfe6bSYan-Hsuan Chuang } 1159fa6dfe6bSYan-Hsuan Chuang 116043712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_limit(struct rtw_dev *rtwdev, u8 regd, u8 band, 1161fa6dfe6bSYan-Hsuan Chuang u8 bw, u8 rs, u8 ch, s8 pwr_limit) 1162fa6dfe6bSYan-Hsuan Chuang { 1163fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 11640d350f0aSTzu-En Huang u8 max_power_index = rtwdev->chip->max_power_index; 1165adf3c676SYan-Hsuan Chuang s8 ww; 1166fa6dfe6bSYan-Hsuan Chuang int ch_idx; 1167fa6dfe6bSYan-Hsuan Chuang 1168fa6dfe6bSYan-Hsuan Chuang pwr_limit = clamp_t(s8, pwr_limit, 11690d350f0aSTzu-En Huang -max_power_index, max_power_index); 1170fa6dfe6bSYan-Hsuan Chuang ch_idx = rtw_channel_to_idx(band, ch); 1171fa6dfe6bSYan-Hsuan Chuang 1172fa6dfe6bSYan-Hsuan Chuang if (regd >= RTW_REGD_MAX || bw >= RTW_CHANNEL_WIDTH_MAX || 1173fa6dfe6bSYan-Hsuan Chuang rs >= RTW_RATE_SECTION_MAX || ch_idx < 0) { 1174fa6dfe6bSYan-Hsuan Chuang WARN(1, 1175fa6dfe6bSYan-Hsuan Chuang "wrong txpwr_lmt regd=%u, band=%u bw=%u, rs=%u, ch_idx=%u, pwr_limit=%d\n", 1176fa6dfe6bSYan-Hsuan Chuang regd, band, bw, rs, ch_idx, pwr_limit); 1177fa6dfe6bSYan-Hsuan Chuang return; 1178fa6dfe6bSYan-Hsuan Chuang } 1179fa6dfe6bSYan-Hsuan Chuang 1180adf3c676SYan-Hsuan Chuang if (band == PHY_BAND_2G) { 1181fa6dfe6bSYan-Hsuan Chuang hal->tx_pwr_limit_2g[regd][bw][rs][ch_idx] = pwr_limit; 1182adf3c676SYan-Hsuan Chuang ww = hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx]; 1183adf3c676SYan-Hsuan Chuang ww = min_t(s8, ww, pwr_limit); 1184adf3c676SYan-Hsuan Chuang hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx] = ww; 1185adf3c676SYan-Hsuan Chuang } else if (band == PHY_BAND_5G) { 1186fa6dfe6bSYan-Hsuan Chuang hal->tx_pwr_limit_5g[regd][bw][rs][ch_idx] = pwr_limit; 1187adf3c676SYan-Hsuan Chuang ww = hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx]; 1188adf3c676SYan-Hsuan Chuang ww = min_t(s8, ww, pwr_limit); 1189adf3c676SYan-Hsuan Chuang hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx] = ww; 1190adf3c676SYan-Hsuan Chuang } 1191fa6dfe6bSYan-Hsuan Chuang } 1192fa6dfe6bSYan-Hsuan Chuang 119393f68a86SZong-Zhe Yang /* cross-reference 5G power limits if values are not assigned */ 119493f68a86SZong-Zhe Yang static void 119593f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt(struct rtw_dev *rtwdev, u8 regd, 119693f68a86SZong-Zhe Yang u8 bw, u8 ch_idx, u8 rs_ht, u8 rs_vht) 119793f68a86SZong-Zhe Yang { 119893f68a86SZong-Zhe Yang struct rtw_hal *hal = &rtwdev->hal; 11990d350f0aSTzu-En Huang u8 max_power_index = rtwdev->chip->max_power_index; 120093f68a86SZong-Zhe Yang s8 lmt_ht = hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx]; 120193f68a86SZong-Zhe Yang s8 lmt_vht = hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx]; 120293f68a86SZong-Zhe Yang 120393f68a86SZong-Zhe Yang if (lmt_ht == lmt_vht) 120493f68a86SZong-Zhe Yang return; 120593f68a86SZong-Zhe Yang 12060d350f0aSTzu-En Huang if (lmt_ht == max_power_index) 120793f68a86SZong-Zhe Yang hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx] = lmt_vht; 120893f68a86SZong-Zhe Yang 12090d350f0aSTzu-En Huang else if (lmt_vht == max_power_index) 121093f68a86SZong-Zhe Yang hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx] = lmt_ht; 121193f68a86SZong-Zhe Yang } 121293f68a86SZong-Zhe Yang 121393f68a86SZong-Zhe Yang /* cross-reference power limits for ht and vht */ 121493f68a86SZong-Zhe Yang static void 121593f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_rs(struct rtw_dev *rtwdev, u8 regd, u8 bw, u8 ch_idx) 121693f68a86SZong-Zhe Yang { 121793f68a86SZong-Zhe Yang u8 rs_idx, rs_ht, rs_vht; 121893f68a86SZong-Zhe Yang u8 rs_cmp[2][2] = {{RTW_RATE_SECTION_HT_1S, RTW_RATE_SECTION_VHT_1S}, 121993f68a86SZong-Zhe Yang {RTW_RATE_SECTION_HT_2S, RTW_RATE_SECTION_VHT_2S} }; 122093f68a86SZong-Zhe Yang 122193f68a86SZong-Zhe Yang for (rs_idx = 0; rs_idx < 2; rs_idx++) { 122293f68a86SZong-Zhe Yang rs_ht = rs_cmp[rs_idx][0]; 122393f68a86SZong-Zhe Yang rs_vht = rs_cmp[rs_idx][1]; 122493f68a86SZong-Zhe Yang 122593f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt(rtwdev, regd, bw, ch_idx, rs_ht, rs_vht); 122693f68a86SZong-Zhe Yang } 122793f68a86SZong-Zhe Yang } 122893f68a86SZong-Zhe Yang 122993f68a86SZong-Zhe Yang /* cross-reference power limits for 5G channels */ 123093f68a86SZong-Zhe Yang static void 123193f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt_by_ch(struct rtw_dev *rtwdev, u8 regd, u8 bw) 123293f68a86SZong-Zhe Yang { 123393f68a86SZong-Zhe Yang u8 ch_idx; 123493f68a86SZong-Zhe Yang 123593f68a86SZong-Zhe Yang for (ch_idx = 0; ch_idx < RTW_MAX_CHANNEL_NUM_5G; ch_idx++) 123693f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_rs(rtwdev, regd, bw, ch_idx); 123793f68a86SZong-Zhe Yang } 123893f68a86SZong-Zhe Yang 123993f68a86SZong-Zhe Yang /* cross-reference power limits for 20/40M bandwidth */ 124093f68a86SZong-Zhe Yang static void 124193f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_bw(struct rtw_dev *rtwdev, u8 regd) 124293f68a86SZong-Zhe Yang { 124393f68a86SZong-Zhe Yang u8 bw; 124493f68a86SZong-Zhe Yang 124593f68a86SZong-Zhe Yang for (bw = RTW_CHANNEL_WIDTH_20; bw <= RTW_CHANNEL_WIDTH_40; bw++) 124693f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt_by_ch(rtwdev, regd, bw); 124793f68a86SZong-Zhe Yang } 124893f68a86SZong-Zhe Yang 124993f68a86SZong-Zhe Yang /* cross-reference power limits */ 125093f68a86SZong-Zhe Yang static void rtw_xref_txpwr_lmt(struct rtw_dev *rtwdev) 125193f68a86SZong-Zhe Yang { 125293f68a86SZong-Zhe Yang u8 regd; 125393f68a86SZong-Zhe Yang 125493f68a86SZong-Zhe Yang for (regd = 0; regd < RTW_REGD_MAX; regd++) 125593f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_bw(rtwdev, regd); 125693f68a86SZong-Zhe Yang } 125793f68a86SZong-Zhe Yang 1258fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev, 1259fa6dfe6bSYan-Hsuan Chuang const struct rtw_table *tbl) 1260fa6dfe6bSYan-Hsuan Chuang { 1261*3457f86dSBrian Norris const struct rtw_txpwr_lmt_cfg_pair *p = tbl->data; 1262*3457f86dSBrian Norris const struct rtw_txpwr_lmt_cfg_pair *end = p + tbl->size; 1263fa6dfe6bSYan-Hsuan Chuang 1264fa6dfe6bSYan-Hsuan Chuang for (; p < end; p++) { 126543712199SYan-Hsuan Chuang rtw_phy_set_tx_power_limit(rtwdev, p->regd, p->band, 126643712199SYan-Hsuan Chuang p->bw, p->rs, p->ch, p->txpwr_lmt); 1267fa6dfe6bSYan-Hsuan Chuang } 126893f68a86SZong-Zhe Yang 126993f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt(rtwdev); 1270fa6dfe6bSYan-Hsuan Chuang } 1271fa6dfe6bSYan-Hsuan Chuang 1272fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1273fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1274fa6dfe6bSYan-Hsuan Chuang { 1275fa6dfe6bSYan-Hsuan Chuang rtw_write8(rtwdev, addr, data); 1276fa6dfe6bSYan-Hsuan Chuang } 1277fa6dfe6bSYan-Hsuan Chuang 1278fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1279fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1280fa6dfe6bSYan-Hsuan Chuang { 1281fa6dfe6bSYan-Hsuan Chuang rtw_write32(rtwdev, addr, data); 1282fa6dfe6bSYan-Hsuan Chuang } 1283fa6dfe6bSYan-Hsuan Chuang 1284fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1285fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1286fa6dfe6bSYan-Hsuan Chuang { 1287fa6dfe6bSYan-Hsuan Chuang if (addr == 0xfe) 1288fa6dfe6bSYan-Hsuan Chuang msleep(50); 1289fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfd) 1290fa6dfe6bSYan-Hsuan Chuang mdelay(5); 1291fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfc) 1292fa6dfe6bSYan-Hsuan Chuang mdelay(1); 1293fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfb) 1294fa6dfe6bSYan-Hsuan Chuang usleep_range(50, 60); 1295fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xfa) 1296fa6dfe6bSYan-Hsuan Chuang udelay(5); 1297fa6dfe6bSYan-Hsuan Chuang else if (addr == 0xf9) 1298fa6dfe6bSYan-Hsuan Chuang udelay(1); 1299fa6dfe6bSYan-Hsuan Chuang else 1300fa6dfe6bSYan-Hsuan Chuang rtw_write32(rtwdev, addr, data); 1301fa6dfe6bSYan-Hsuan Chuang } 1302fa6dfe6bSYan-Hsuan Chuang 1303fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl, 1304fa6dfe6bSYan-Hsuan Chuang u32 addr, u32 data) 1305fa6dfe6bSYan-Hsuan Chuang { 1306fa6dfe6bSYan-Hsuan Chuang if (addr == 0xffe) { 1307fa6dfe6bSYan-Hsuan Chuang msleep(50); 1308fa6dfe6bSYan-Hsuan Chuang } else if (addr == 0xfe) { 1309fa6dfe6bSYan-Hsuan Chuang usleep_range(100, 110); 1310fa6dfe6bSYan-Hsuan Chuang } else { 1311fa6dfe6bSYan-Hsuan Chuang rtw_write_rf(rtwdev, tbl->rf_path, addr, RFREG_MASK, data); 1312fa6dfe6bSYan-Hsuan Chuang udelay(1); 1313fa6dfe6bSYan-Hsuan Chuang } 1314fa6dfe6bSYan-Hsuan Chuang } 1315fa6dfe6bSYan-Hsuan Chuang 1316fa6dfe6bSYan-Hsuan Chuang static void rtw_load_rfk_table(struct rtw_dev *rtwdev) 1317fa6dfe6bSYan-Hsuan Chuang { 1318fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1319fa6dfe6bSYan-Hsuan Chuang 1320fa6dfe6bSYan-Hsuan Chuang if (!chip->rfk_init_tbl) 1321fa6dfe6bSYan-Hsuan Chuang return; 1322fa6dfe6bSYan-Hsuan Chuang 1323fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->rfk_init_tbl); 1324fa6dfe6bSYan-Hsuan Chuang } 1325fa6dfe6bSYan-Hsuan Chuang 1326fa6dfe6bSYan-Hsuan Chuang void rtw_phy_load_tables(struct rtw_dev *rtwdev) 1327fa6dfe6bSYan-Hsuan Chuang { 1328fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1329fa6dfe6bSYan-Hsuan Chuang u8 rf_path; 1330fa6dfe6bSYan-Hsuan Chuang 1331fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->mac_tbl); 1332fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->bb_tbl); 1333fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, chip->agc_tbl); 1334fa6dfe6bSYan-Hsuan Chuang rtw_load_rfk_table(rtwdev); 1335fa6dfe6bSYan-Hsuan Chuang 1336fa6dfe6bSYan-Hsuan Chuang for (rf_path = 0; rf_path < rtwdev->hal.rf_path_num; rf_path++) { 1337fa6dfe6bSYan-Hsuan Chuang const struct rtw_table *tbl; 1338fa6dfe6bSYan-Hsuan Chuang 1339fa6dfe6bSYan-Hsuan Chuang tbl = chip->rf_tbl[rf_path]; 1340fa6dfe6bSYan-Hsuan Chuang rtw_load_table(rtwdev, tbl); 1341fa6dfe6bSYan-Hsuan Chuang } 1342fa6dfe6bSYan-Hsuan Chuang } 1343fa6dfe6bSYan-Hsuan Chuang 1344fa6dfe6bSYan-Hsuan Chuang static u8 rtw_get_channel_group(u8 channel) 1345fa6dfe6bSYan-Hsuan Chuang { 1346fa6dfe6bSYan-Hsuan Chuang switch (channel) { 1347fa6dfe6bSYan-Hsuan Chuang default: 1348fa6dfe6bSYan-Hsuan Chuang WARN_ON(1); 1349fa6dfe6bSYan-Hsuan Chuang /* fall through */ 1350fa6dfe6bSYan-Hsuan Chuang case 1: 1351fa6dfe6bSYan-Hsuan Chuang case 2: 1352fa6dfe6bSYan-Hsuan Chuang case 36: 1353fa6dfe6bSYan-Hsuan Chuang case 38: 1354fa6dfe6bSYan-Hsuan Chuang case 40: 1355fa6dfe6bSYan-Hsuan Chuang case 42: 1356fa6dfe6bSYan-Hsuan Chuang return 0; 1357fa6dfe6bSYan-Hsuan Chuang case 3: 1358fa6dfe6bSYan-Hsuan Chuang case 4: 1359fa6dfe6bSYan-Hsuan Chuang case 5: 1360fa6dfe6bSYan-Hsuan Chuang case 44: 1361fa6dfe6bSYan-Hsuan Chuang case 46: 1362fa6dfe6bSYan-Hsuan Chuang case 48: 1363fa6dfe6bSYan-Hsuan Chuang case 50: 1364fa6dfe6bSYan-Hsuan Chuang return 1; 1365fa6dfe6bSYan-Hsuan Chuang case 6: 1366fa6dfe6bSYan-Hsuan Chuang case 7: 1367fa6dfe6bSYan-Hsuan Chuang case 8: 1368fa6dfe6bSYan-Hsuan Chuang case 52: 1369fa6dfe6bSYan-Hsuan Chuang case 54: 1370fa6dfe6bSYan-Hsuan Chuang case 56: 1371fa6dfe6bSYan-Hsuan Chuang case 58: 1372fa6dfe6bSYan-Hsuan Chuang return 2; 1373fa6dfe6bSYan-Hsuan Chuang case 9: 1374fa6dfe6bSYan-Hsuan Chuang case 10: 1375fa6dfe6bSYan-Hsuan Chuang case 11: 1376fa6dfe6bSYan-Hsuan Chuang case 60: 1377fa6dfe6bSYan-Hsuan Chuang case 62: 1378fa6dfe6bSYan-Hsuan Chuang case 64: 1379fa6dfe6bSYan-Hsuan Chuang return 3; 1380fa6dfe6bSYan-Hsuan Chuang case 12: 1381fa6dfe6bSYan-Hsuan Chuang case 13: 1382fa6dfe6bSYan-Hsuan Chuang case 100: 1383fa6dfe6bSYan-Hsuan Chuang case 102: 1384fa6dfe6bSYan-Hsuan Chuang case 104: 1385fa6dfe6bSYan-Hsuan Chuang case 106: 1386fa6dfe6bSYan-Hsuan Chuang return 4; 1387fa6dfe6bSYan-Hsuan Chuang case 14: 1388fa6dfe6bSYan-Hsuan Chuang case 108: 1389fa6dfe6bSYan-Hsuan Chuang case 110: 1390fa6dfe6bSYan-Hsuan Chuang case 112: 1391fa6dfe6bSYan-Hsuan Chuang case 114: 1392fa6dfe6bSYan-Hsuan Chuang return 5; 1393fa6dfe6bSYan-Hsuan Chuang case 116: 1394fa6dfe6bSYan-Hsuan Chuang case 118: 1395fa6dfe6bSYan-Hsuan Chuang case 120: 1396fa6dfe6bSYan-Hsuan Chuang case 122: 1397fa6dfe6bSYan-Hsuan Chuang return 6; 1398fa6dfe6bSYan-Hsuan Chuang case 124: 1399fa6dfe6bSYan-Hsuan Chuang case 126: 1400fa6dfe6bSYan-Hsuan Chuang case 128: 1401fa6dfe6bSYan-Hsuan Chuang case 130: 1402fa6dfe6bSYan-Hsuan Chuang return 7; 1403fa6dfe6bSYan-Hsuan Chuang case 132: 1404fa6dfe6bSYan-Hsuan Chuang case 134: 1405fa6dfe6bSYan-Hsuan Chuang case 136: 1406fa6dfe6bSYan-Hsuan Chuang case 138: 1407fa6dfe6bSYan-Hsuan Chuang return 8; 1408fa6dfe6bSYan-Hsuan Chuang case 140: 1409fa6dfe6bSYan-Hsuan Chuang case 142: 1410fa6dfe6bSYan-Hsuan Chuang case 144: 1411fa6dfe6bSYan-Hsuan Chuang return 9; 1412fa6dfe6bSYan-Hsuan Chuang case 149: 1413fa6dfe6bSYan-Hsuan Chuang case 151: 1414fa6dfe6bSYan-Hsuan Chuang case 153: 1415fa6dfe6bSYan-Hsuan Chuang case 155: 1416fa6dfe6bSYan-Hsuan Chuang return 10; 1417fa6dfe6bSYan-Hsuan Chuang case 157: 1418fa6dfe6bSYan-Hsuan Chuang case 159: 1419fa6dfe6bSYan-Hsuan Chuang case 161: 1420fa6dfe6bSYan-Hsuan Chuang return 11; 1421fa6dfe6bSYan-Hsuan Chuang case 165: 1422fa6dfe6bSYan-Hsuan Chuang case 167: 1423fa6dfe6bSYan-Hsuan Chuang case 169: 1424fa6dfe6bSYan-Hsuan Chuang case 171: 1425fa6dfe6bSYan-Hsuan Chuang return 12; 1426fa6dfe6bSYan-Hsuan Chuang case 173: 1427fa6dfe6bSYan-Hsuan Chuang case 175: 1428fa6dfe6bSYan-Hsuan Chuang case 177: 1429fa6dfe6bSYan-Hsuan Chuang return 13; 1430fa6dfe6bSYan-Hsuan Chuang } 1431fa6dfe6bSYan-Hsuan Chuang } 1432fa6dfe6bSYan-Hsuan Chuang 143343712199SYan-Hsuan Chuang static u8 rtw_phy_get_2g_tx_power_index(struct rtw_dev *rtwdev, 1434fa6dfe6bSYan-Hsuan Chuang struct rtw_2g_txpwr_idx *pwr_idx_2g, 1435fa6dfe6bSYan-Hsuan Chuang enum rtw_bandwidth bandwidth, 1436fa6dfe6bSYan-Hsuan Chuang u8 rate, u8 group) 1437fa6dfe6bSYan-Hsuan Chuang { 1438fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1439fa6dfe6bSYan-Hsuan Chuang u8 tx_power; 1440fa6dfe6bSYan-Hsuan Chuang bool mcs_rate; 1441fa6dfe6bSYan-Hsuan Chuang bool above_2ss; 1442fa6dfe6bSYan-Hsuan Chuang u8 factor = chip->txgi_factor; 1443fa6dfe6bSYan-Hsuan Chuang 1444fa6dfe6bSYan-Hsuan Chuang if (rate <= DESC_RATE11M) 1445fa6dfe6bSYan-Hsuan Chuang tx_power = pwr_idx_2g->cck_base[group]; 1446fa6dfe6bSYan-Hsuan Chuang else 1447fa6dfe6bSYan-Hsuan Chuang tx_power = pwr_idx_2g->bw40_base[group]; 1448fa6dfe6bSYan-Hsuan Chuang 1449fa6dfe6bSYan-Hsuan Chuang if (rate >= DESC_RATE6M && rate <= DESC_RATE54M) 1450fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_1s_diff.ofdm * factor; 1451fa6dfe6bSYan-Hsuan Chuang 1452fa6dfe6bSYan-Hsuan Chuang mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) || 1453fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT1SS_MCS0 && 1454fa6dfe6bSYan-Hsuan Chuang rate <= DESC_RATEVHT2SS_MCS9); 1455fa6dfe6bSYan-Hsuan Chuang above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) || 1456fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT2SS_MCS0); 1457fa6dfe6bSYan-Hsuan Chuang 1458fa6dfe6bSYan-Hsuan Chuang if (!mcs_rate) 1459fa6dfe6bSYan-Hsuan Chuang return tx_power; 1460fa6dfe6bSYan-Hsuan Chuang 1461fa6dfe6bSYan-Hsuan Chuang switch (bandwidth) { 1462fa6dfe6bSYan-Hsuan Chuang default: 1463fa6dfe6bSYan-Hsuan Chuang WARN_ON(1); 1464fa6dfe6bSYan-Hsuan Chuang /* fall through */ 1465fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_20: 1466fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_1s_diff.bw20 * factor; 1467fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1468fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_2s_diff.bw20 * factor; 1469fa6dfe6bSYan-Hsuan Chuang break; 1470fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_40: 1471fa6dfe6bSYan-Hsuan Chuang /* bw40 is the base power */ 1472fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1473fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_2g->ht_2s_diff.bw40 * factor; 1474fa6dfe6bSYan-Hsuan Chuang break; 1475fa6dfe6bSYan-Hsuan Chuang } 1476fa6dfe6bSYan-Hsuan Chuang 1477fa6dfe6bSYan-Hsuan Chuang return tx_power; 1478fa6dfe6bSYan-Hsuan Chuang } 1479fa6dfe6bSYan-Hsuan Chuang 148043712199SYan-Hsuan Chuang static u8 rtw_phy_get_5g_tx_power_index(struct rtw_dev *rtwdev, 1481fa6dfe6bSYan-Hsuan Chuang struct rtw_5g_txpwr_idx *pwr_idx_5g, 1482fa6dfe6bSYan-Hsuan Chuang enum rtw_bandwidth bandwidth, 1483fa6dfe6bSYan-Hsuan Chuang u8 rate, u8 group) 1484fa6dfe6bSYan-Hsuan Chuang { 1485fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1486fa6dfe6bSYan-Hsuan Chuang u8 tx_power; 1487fa6dfe6bSYan-Hsuan Chuang u8 upper, lower; 1488fa6dfe6bSYan-Hsuan Chuang bool mcs_rate; 1489fa6dfe6bSYan-Hsuan Chuang bool above_2ss; 1490fa6dfe6bSYan-Hsuan Chuang u8 factor = chip->txgi_factor; 1491fa6dfe6bSYan-Hsuan Chuang 1492fa6dfe6bSYan-Hsuan Chuang tx_power = pwr_idx_5g->bw40_base[group]; 1493fa6dfe6bSYan-Hsuan Chuang 1494fa6dfe6bSYan-Hsuan Chuang mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) || 1495fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT1SS_MCS0 && 1496fa6dfe6bSYan-Hsuan Chuang rate <= DESC_RATEVHT2SS_MCS9); 1497fa6dfe6bSYan-Hsuan Chuang above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) || 1498fa6dfe6bSYan-Hsuan Chuang (rate >= DESC_RATEVHT2SS_MCS0); 1499fa6dfe6bSYan-Hsuan Chuang 1500fa6dfe6bSYan-Hsuan Chuang if (!mcs_rate) { 1501fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_1s_diff.ofdm * factor; 1502fa6dfe6bSYan-Hsuan Chuang return tx_power; 1503fa6dfe6bSYan-Hsuan Chuang } 1504fa6dfe6bSYan-Hsuan Chuang 1505fa6dfe6bSYan-Hsuan Chuang switch (bandwidth) { 1506fa6dfe6bSYan-Hsuan Chuang default: 1507fa6dfe6bSYan-Hsuan Chuang WARN_ON(1); 1508fa6dfe6bSYan-Hsuan Chuang /* fall through */ 1509fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_20: 1510fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_1s_diff.bw20 * factor; 1511fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1512fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_2s_diff.bw20 * factor; 1513fa6dfe6bSYan-Hsuan Chuang break; 1514fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_40: 1515fa6dfe6bSYan-Hsuan Chuang /* bw40 is the base power */ 1516fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1517fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->ht_2s_diff.bw40 * factor; 1518fa6dfe6bSYan-Hsuan Chuang break; 1519fa6dfe6bSYan-Hsuan Chuang case RTW_CHANNEL_WIDTH_80: 1520fa6dfe6bSYan-Hsuan Chuang /* the base idx of bw80 is the average of bw40+/bw40- */ 1521fa6dfe6bSYan-Hsuan Chuang lower = pwr_idx_5g->bw40_base[group]; 1522fa6dfe6bSYan-Hsuan Chuang upper = pwr_idx_5g->bw40_base[group + 1]; 1523fa6dfe6bSYan-Hsuan Chuang 1524fa6dfe6bSYan-Hsuan Chuang tx_power = (lower + upper) / 2; 1525fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->vht_1s_diff.bw80 * factor; 1526fa6dfe6bSYan-Hsuan Chuang if (above_2ss) 1527fa6dfe6bSYan-Hsuan Chuang tx_power += pwr_idx_5g->vht_2s_diff.bw80 * factor; 1528fa6dfe6bSYan-Hsuan Chuang break; 1529fa6dfe6bSYan-Hsuan Chuang } 1530fa6dfe6bSYan-Hsuan Chuang 1531fa6dfe6bSYan-Hsuan Chuang return tx_power; 1532fa6dfe6bSYan-Hsuan Chuang } 1533fa6dfe6bSYan-Hsuan Chuang 153443712199SYan-Hsuan Chuang static s8 rtw_phy_get_tx_power_limit(struct rtw_dev *rtwdev, u8 band, 1535fa6dfe6bSYan-Hsuan Chuang enum rtw_bandwidth bw, u8 rf_path, 1536fa6dfe6bSYan-Hsuan Chuang u8 rate, u8 channel, u8 regd) 1537fa6dfe6bSYan-Hsuan Chuang { 1538fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 153993f68a86SZong-Zhe Yang u8 *cch_by_bw = hal->cch_by_bw; 15400d350f0aSTzu-En Huang s8 power_limit = (s8)rtwdev->chip->max_power_index; 1541fa6dfe6bSYan-Hsuan Chuang u8 rs; 1542fa6dfe6bSYan-Hsuan Chuang int ch_idx; 154393f68a86SZong-Zhe Yang u8 cur_bw, cur_ch; 154493f68a86SZong-Zhe Yang s8 cur_lmt; 1545fa6dfe6bSYan-Hsuan Chuang 154676403816SYan-Hsuan Chuang if (regd > RTW_REGD_WW) 15470d350f0aSTzu-En Huang return power_limit; 154876403816SYan-Hsuan Chuang 1549fa6dfe6bSYan-Hsuan Chuang if (rate >= DESC_RATE1M && rate <= DESC_RATE11M) 1550fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_CCK; 1551fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATE6M && rate <= DESC_RATE54M) 1552fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_OFDM; 1553fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS7) 1554fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_HT_1S; 1555fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) 1556fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_HT_2S; 1557fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEVHT1SS_MCS0 && rate <= DESC_RATEVHT1SS_MCS9) 1558fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_VHT_1S; 1559fa6dfe6bSYan-Hsuan Chuang else if (rate >= DESC_RATEVHT2SS_MCS0 && rate <= DESC_RATEVHT2SS_MCS9) 1560fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_VHT_2S; 1561fa6dfe6bSYan-Hsuan Chuang else 1562fa6dfe6bSYan-Hsuan Chuang goto err; 1563fa6dfe6bSYan-Hsuan Chuang 156493f68a86SZong-Zhe Yang /* only 20M BW with cck and ofdm */ 156593f68a86SZong-Zhe Yang if (rs == RTW_RATE_SECTION_CCK || rs == RTW_RATE_SECTION_OFDM) 156693f68a86SZong-Zhe Yang bw = RTW_CHANNEL_WIDTH_20; 156793f68a86SZong-Zhe Yang 156893f68a86SZong-Zhe Yang /* only 20/40M BW with ht */ 156993f68a86SZong-Zhe Yang if (rs == RTW_RATE_SECTION_HT_1S || rs == RTW_RATE_SECTION_HT_2S) 157093f68a86SZong-Zhe Yang bw = min_t(u8, bw, RTW_CHANNEL_WIDTH_40); 157193f68a86SZong-Zhe Yang 157293f68a86SZong-Zhe Yang /* select min power limit among [20M BW ~ current BW] */ 157393f68a86SZong-Zhe Yang for (cur_bw = RTW_CHANNEL_WIDTH_20; cur_bw <= bw; cur_bw++) { 157493f68a86SZong-Zhe Yang cur_ch = cch_by_bw[cur_bw]; 157593f68a86SZong-Zhe Yang 157693f68a86SZong-Zhe Yang ch_idx = rtw_channel_to_idx(band, cur_ch); 1577fa6dfe6bSYan-Hsuan Chuang if (ch_idx < 0) 1578fa6dfe6bSYan-Hsuan Chuang goto err; 1579fa6dfe6bSYan-Hsuan Chuang 158093f68a86SZong-Zhe Yang cur_lmt = cur_ch <= RTW_MAX_CHANNEL_NUM_2G ? 158193f68a86SZong-Zhe Yang hal->tx_pwr_limit_2g[regd][cur_bw][rs][ch_idx] : 158293f68a86SZong-Zhe Yang hal->tx_pwr_limit_5g[regd][cur_bw][rs][ch_idx]; 158393f68a86SZong-Zhe Yang 158493f68a86SZong-Zhe Yang power_limit = min_t(s8, cur_lmt, power_limit); 158593f68a86SZong-Zhe Yang } 1586fa6dfe6bSYan-Hsuan Chuang 1587fa6dfe6bSYan-Hsuan Chuang return power_limit; 1588fa6dfe6bSYan-Hsuan Chuang 1589fa6dfe6bSYan-Hsuan Chuang err: 1590fa6dfe6bSYan-Hsuan Chuang WARN(1, "invalid arguments, band=%d, bw=%d, path=%d, rate=%d, ch=%d\n", 1591fa6dfe6bSYan-Hsuan Chuang band, bw, rf_path, rate, channel); 15920d350f0aSTzu-En Huang return (s8)rtwdev->chip->max_power_index; 1593fa6dfe6bSYan-Hsuan Chuang } 1594fa6dfe6bSYan-Hsuan Chuang 1595b7414222SZong-Zhe Yang void rtw_get_tx_power_params(struct rtw_dev *rtwdev, u8 path, u8 rate, u8 bw, 1596b7414222SZong-Zhe Yang u8 ch, u8 regd, struct rtw_power_params *pwr_param) 1597fa6dfe6bSYan-Hsuan Chuang { 1598fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1599fa6dfe6bSYan-Hsuan Chuang struct rtw_txpwr_idx *pwr_idx; 1600b7414222SZong-Zhe Yang u8 group, band; 1601b7414222SZong-Zhe Yang u8 *base = &pwr_param->pwr_base; 1602b7414222SZong-Zhe Yang s8 *offset = &pwr_param->pwr_offset; 1603b7414222SZong-Zhe Yang s8 *limit = &pwr_param->pwr_limit; 1604fa6dfe6bSYan-Hsuan Chuang 1605b7414222SZong-Zhe Yang pwr_idx = &rtwdev->efuse.txpwr_idx_table[path]; 1606b7414222SZong-Zhe Yang group = rtw_get_channel_group(ch); 1607fa6dfe6bSYan-Hsuan Chuang 1608fa6dfe6bSYan-Hsuan Chuang /* base power index for 2.4G/5G */ 1609b7414222SZong-Zhe Yang if (ch <= 14) { 1610fa6dfe6bSYan-Hsuan Chuang band = PHY_BAND_2G; 1611b7414222SZong-Zhe Yang *base = rtw_phy_get_2g_tx_power_index(rtwdev, 1612fa6dfe6bSYan-Hsuan Chuang &pwr_idx->pwr_idx_2g, 1613b7414222SZong-Zhe Yang bw, rate, group); 1614b7414222SZong-Zhe Yang *offset = hal->tx_pwr_by_rate_offset_2g[path][rate]; 1615fa6dfe6bSYan-Hsuan Chuang } else { 1616fa6dfe6bSYan-Hsuan Chuang band = PHY_BAND_5G; 1617b7414222SZong-Zhe Yang *base = rtw_phy_get_5g_tx_power_index(rtwdev, 1618fa6dfe6bSYan-Hsuan Chuang &pwr_idx->pwr_idx_5g, 1619b7414222SZong-Zhe Yang bw, rate, group); 1620b7414222SZong-Zhe Yang *offset = hal->tx_pwr_by_rate_offset_5g[path][rate]; 1621fa6dfe6bSYan-Hsuan Chuang } 1622fa6dfe6bSYan-Hsuan Chuang 1623b7414222SZong-Zhe Yang *limit = rtw_phy_get_tx_power_limit(rtwdev, band, bw, path, 1624b7414222SZong-Zhe Yang rate, ch, regd); 1625b7414222SZong-Zhe Yang } 1626fa6dfe6bSYan-Hsuan Chuang 1627b7414222SZong-Zhe Yang u8 1628b7414222SZong-Zhe Yang rtw_phy_get_tx_power_index(struct rtw_dev *rtwdev, u8 rf_path, u8 rate, 1629b7414222SZong-Zhe Yang enum rtw_bandwidth bandwidth, u8 channel, u8 regd) 1630b7414222SZong-Zhe Yang { 1631b7414222SZong-Zhe Yang struct rtw_power_params pwr_param = {0}; 1632b7414222SZong-Zhe Yang u8 tx_power; 1633b7414222SZong-Zhe Yang s8 offset; 1634b7414222SZong-Zhe Yang 1635b7414222SZong-Zhe Yang rtw_get_tx_power_params(rtwdev, rf_path, rate, bandwidth, 1636b7414222SZong-Zhe Yang channel, regd, &pwr_param); 1637b7414222SZong-Zhe Yang 1638b7414222SZong-Zhe Yang tx_power = pwr_param.pwr_base; 1639b7414222SZong-Zhe Yang offset = min_t(s8, pwr_param.pwr_offset, pwr_param.pwr_limit); 1640fa6dfe6bSYan-Hsuan Chuang 1641fa6dfe6bSYan-Hsuan Chuang tx_power += offset; 1642fa6dfe6bSYan-Hsuan Chuang 1643fa6dfe6bSYan-Hsuan Chuang if (tx_power > rtwdev->chip->max_power_index) 1644fa6dfe6bSYan-Hsuan Chuang tx_power = rtwdev->chip->max_power_index; 1645fa6dfe6bSYan-Hsuan Chuang 1646fa6dfe6bSYan-Hsuan Chuang return tx_power; 1647fa6dfe6bSYan-Hsuan Chuang } 1648fa6dfe6bSYan-Hsuan Chuang 164943712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_index_by_rs(struct rtw_dev *rtwdev, 1650226746fdSYan-Hsuan Chuang u8 ch, u8 path, u8 rs) 1651fa6dfe6bSYan-Hsuan Chuang { 1652fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1653fa6dfe6bSYan-Hsuan Chuang u8 regd = rtwdev->regd.txpwr_regd; 1654fa6dfe6bSYan-Hsuan Chuang u8 *rates; 1655fa6dfe6bSYan-Hsuan Chuang u8 size; 1656fa6dfe6bSYan-Hsuan Chuang u8 rate; 1657fa6dfe6bSYan-Hsuan Chuang u8 pwr_idx; 1658fa6dfe6bSYan-Hsuan Chuang u8 bw; 1659fa6dfe6bSYan-Hsuan Chuang int i; 1660fa6dfe6bSYan-Hsuan Chuang 1661fa6dfe6bSYan-Hsuan Chuang if (rs >= RTW_RATE_SECTION_MAX) 1662fa6dfe6bSYan-Hsuan Chuang return; 1663fa6dfe6bSYan-Hsuan Chuang 1664fa6dfe6bSYan-Hsuan Chuang rates = rtw_rate_section[rs]; 1665fa6dfe6bSYan-Hsuan Chuang size = rtw_rate_size[rs]; 1666fa6dfe6bSYan-Hsuan Chuang bw = hal->current_band_width; 1667fa6dfe6bSYan-Hsuan Chuang for (i = 0; i < size; i++) { 1668fa6dfe6bSYan-Hsuan Chuang rate = rates[i]; 166943712199SYan-Hsuan Chuang pwr_idx = rtw_phy_get_tx_power_index(rtwdev, path, rate, 167043712199SYan-Hsuan Chuang bw, ch, regd); 1671fa6dfe6bSYan-Hsuan Chuang hal->tx_pwr_tbl[path][rate] = pwr_idx; 1672fa6dfe6bSYan-Hsuan Chuang } 1673fa6dfe6bSYan-Hsuan Chuang } 1674fa6dfe6bSYan-Hsuan Chuang 1675fa6dfe6bSYan-Hsuan Chuang /* set tx power level by path for each rates, note that the order of the rates 1676fa6dfe6bSYan-Hsuan Chuang * are *very* important, bacause 8822B/8821C combines every four bytes of tx 1677fa6dfe6bSYan-Hsuan Chuang * power index into a four-byte power index register, and calls set_tx_agc to 1678fa6dfe6bSYan-Hsuan Chuang * write these values into hardware 1679fa6dfe6bSYan-Hsuan Chuang */ 168043712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_level_by_path(struct rtw_dev *rtwdev, 168143712199SYan-Hsuan Chuang u8 ch, u8 path) 1682fa6dfe6bSYan-Hsuan Chuang { 1683fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1684fa6dfe6bSYan-Hsuan Chuang u8 rs; 1685fa6dfe6bSYan-Hsuan Chuang 1686fa6dfe6bSYan-Hsuan Chuang /* do not need cck rates if we are not in 2.4G */ 1687fa6dfe6bSYan-Hsuan Chuang if (hal->current_band_type == RTW_BAND_2G) 1688fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_CCK; 1689fa6dfe6bSYan-Hsuan Chuang else 1690fa6dfe6bSYan-Hsuan Chuang rs = RTW_RATE_SECTION_OFDM; 1691fa6dfe6bSYan-Hsuan Chuang 1692fa6dfe6bSYan-Hsuan Chuang for (; rs < RTW_RATE_SECTION_MAX; rs++) 169343712199SYan-Hsuan Chuang rtw_phy_set_tx_power_index_by_rs(rtwdev, ch, path, rs); 1694fa6dfe6bSYan-Hsuan Chuang } 1695fa6dfe6bSYan-Hsuan Chuang 1696fa6dfe6bSYan-Hsuan Chuang void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel) 1697fa6dfe6bSYan-Hsuan Chuang { 1698fa6dfe6bSYan-Hsuan Chuang struct rtw_chip_info *chip = rtwdev->chip; 1699fa6dfe6bSYan-Hsuan Chuang struct rtw_hal *hal = &rtwdev->hal; 1700fa6dfe6bSYan-Hsuan Chuang u8 path; 1701fa6dfe6bSYan-Hsuan Chuang 1702fa6dfe6bSYan-Hsuan Chuang mutex_lock(&hal->tx_power_mutex); 1703fa6dfe6bSYan-Hsuan Chuang 1704fa6dfe6bSYan-Hsuan Chuang for (path = 0; path < hal->rf_path_num; path++) 170543712199SYan-Hsuan Chuang rtw_phy_set_tx_power_level_by_path(rtwdev, channel, path); 1706fa6dfe6bSYan-Hsuan Chuang 1707fa6dfe6bSYan-Hsuan Chuang chip->ops->set_tx_power_index(rtwdev); 1708fa6dfe6bSYan-Hsuan Chuang mutex_unlock(&hal->tx_power_mutex); 1709fa6dfe6bSYan-Hsuan Chuang } 1710fa6dfe6bSYan-Hsuan Chuang 171143712199SYan-Hsuan Chuang static void 171243712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(struct rtw_hal *hal, u8 path, 1713e3037485SYan-Hsuan Chuang u8 rs, u8 size, u8 *rates) 1714e3037485SYan-Hsuan Chuang { 1715e3037485SYan-Hsuan Chuang u8 rate; 1716e3037485SYan-Hsuan Chuang u8 base_idx, rate_idx; 1717e3037485SYan-Hsuan Chuang s8 base_2g, base_5g; 1718e3037485SYan-Hsuan Chuang 1719e3037485SYan-Hsuan Chuang if (rs >= RTW_RATE_SECTION_VHT_1S) 1720e3037485SYan-Hsuan Chuang base_idx = rates[size - 3]; 1721e3037485SYan-Hsuan Chuang else 1722e3037485SYan-Hsuan Chuang base_idx = rates[size - 1]; 1723e3037485SYan-Hsuan Chuang base_2g = hal->tx_pwr_by_rate_offset_2g[path][base_idx]; 1724e3037485SYan-Hsuan Chuang base_5g = hal->tx_pwr_by_rate_offset_5g[path][base_idx]; 1725e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_base_2g[path][rs] = base_2g; 1726e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_base_5g[path][rs] = base_5g; 1727e3037485SYan-Hsuan Chuang for (rate = 0; rate < size; rate++) { 1728e3037485SYan-Hsuan Chuang rate_idx = rates[rate]; 1729e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_2g[path][rate_idx] -= base_2g; 1730e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_5g[path][rate_idx] -= base_5g; 1731e3037485SYan-Hsuan Chuang } 1732e3037485SYan-Hsuan Chuang } 1733e3037485SYan-Hsuan Chuang 1734e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal) 1735e3037485SYan-Hsuan Chuang { 1736e3037485SYan-Hsuan Chuang u8 path; 1737e3037485SYan-Hsuan Chuang 1738e3037485SYan-Hsuan Chuang for (path = 0; path < RTW_RF_PATH_MAX; path++) { 173943712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1740e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_CCK, 1741e3037485SYan-Hsuan Chuang rtw_cck_size, rtw_cck_rates); 174243712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1743e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_OFDM, 1744e3037485SYan-Hsuan Chuang rtw_ofdm_size, rtw_ofdm_rates); 174543712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1746e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_HT_1S, 1747e3037485SYan-Hsuan Chuang rtw_ht_1s_size, rtw_ht_1s_rates); 174843712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1749e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_HT_2S, 1750e3037485SYan-Hsuan Chuang rtw_ht_2s_size, rtw_ht_2s_rates); 175143712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1752e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_VHT_1S, 1753e3037485SYan-Hsuan Chuang rtw_vht_1s_size, rtw_vht_1s_rates); 175443712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(hal, path, 1755e3037485SYan-Hsuan Chuang RTW_RATE_SECTION_VHT_2S, 1756e3037485SYan-Hsuan Chuang rtw_vht_2s_size, rtw_vht_2s_rates); 1757e3037485SYan-Hsuan Chuang } 1758e3037485SYan-Hsuan Chuang } 1759e3037485SYan-Hsuan Chuang 1760e3037485SYan-Hsuan Chuang static void 176143712199SYan-Hsuan Chuang __rtw_phy_tx_power_limit_config(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs) 1762e3037485SYan-Hsuan Chuang { 176352280149SYan-Hsuan Chuang s8 base; 1764e3037485SYan-Hsuan Chuang u8 ch; 1765e3037485SYan-Hsuan Chuang 1766e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) { 1767e3037485SYan-Hsuan Chuang base = hal->tx_pwr_by_rate_base_2g[0][rs]; 1768e3037485SYan-Hsuan Chuang hal->tx_pwr_limit_2g[regd][bw][rs][ch] -= base; 1769e3037485SYan-Hsuan Chuang } 1770e3037485SYan-Hsuan Chuang 1771e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) { 1772e3037485SYan-Hsuan Chuang base = hal->tx_pwr_by_rate_base_5g[0][rs]; 1773e3037485SYan-Hsuan Chuang hal->tx_pwr_limit_5g[regd][bw][rs][ch] -= base; 1774e3037485SYan-Hsuan Chuang } 1775e3037485SYan-Hsuan Chuang } 1776e3037485SYan-Hsuan Chuang 1777e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_limit_config(struct rtw_hal *hal) 1778e3037485SYan-Hsuan Chuang { 1779e3037485SYan-Hsuan Chuang u8 regd, bw, rs; 1780e3037485SYan-Hsuan Chuang 178193f68a86SZong-Zhe Yang /* default at channel 1 */ 178293f68a86SZong-Zhe Yang hal->cch_by_bw[RTW_CHANNEL_WIDTH_20] = 1; 178393f68a86SZong-Zhe Yang 1784e3037485SYan-Hsuan Chuang for (regd = 0; regd < RTW_REGD_MAX; regd++) 1785e3037485SYan-Hsuan Chuang for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++) 1786e3037485SYan-Hsuan Chuang for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++) 178743712199SYan-Hsuan Chuang __rtw_phy_tx_power_limit_config(hal, regd, bw, rs); 1788e3037485SYan-Hsuan Chuang } 1789e3037485SYan-Hsuan Chuang 17900d350f0aSTzu-En Huang static void rtw_phy_init_tx_power_limit(struct rtw_dev *rtwdev, 179143712199SYan-Hsuan Chuang u8 regd, u8 bw, u8 rs) 1792e3037485SYan-Hsuan Chuang { 17930d350f0aSTzu-En Huang struct rtw_hal *hal = &rtwdev->hal; 17940d350f0aSTzu-En Huang s8 max_power_index = (s8)rtwdev->chip->max_power_index; 1795e3037485SYan-Hsuan Chuang u8 ch; 1796e3037485SYan-Hsuan Chuang 1797e3037485SYan-Hsuan Chuang /* 2.4G channels */ 1798e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) 17990d350f0aSTzu-En Huang hal->tx_pwr_limit_2g[regd][bw][rs][ch] = max_power_index; 1800e3037485SYan-Hsuan Chuang 1801e3037485SYan-Hsuan Chuang /* 5G channels */ 1802e3037485SYan-Hsuan Chuang for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) 18030d350f0aSTzu-En Huang hal->tx_pwr_limit_5g[regd][bw][rs][ch] = max_power_index; 1804e3037485SYan-Hsuan Chuang } 1805e3037485SYan-Hsuan Chuang 18060d350f0aSTzu-En Huang void rtw_phy_init_tx_power(struct rtw_dev *rtwdev) 1807e3037485SYan-Hsuan Chuang { 18080d350f0aSTzu-En Huang struct rtw_hal *hal = &rtwdev->hal; 1809e3037485SYan-Hsuan Chuang u8 regd, path, rate, rs, bw; 1810e3037485SYan-Hsuan Chuang 1811e3037485SYan-Hsuan Chuang /* init tx power by rate offset */ 1812e3037485SYan-Hsuan Chuang for (path = 0; path < RTW_RF_PATH_MAX; path++) { 1813e3037485SYan-Hsuan Chuang for (rate = 0; rate < DESC_RATE_MAX; rate++) { 1814e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_2g[path][rate] = 0; 1815e3037485SYan-Hsuan Chuang hal->tx_pwr_by_rate_offset_5g[path][rate] = 0; 1816e3037485SYan-Hsuan Chuang } 1817e3037485SYan-Hsuan Chuang } 1818e3037485SYan-Hsuan Chuang 1819e3037485SYan-Hsuan Chuang /* init tx power limit */ 1820e3037485SYan-Hsuan Chuang for (regd = 0; regd < RTW_REGD_MAX; regd++) 1821e3037485SYan-Hsuan Chuang for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++) 1822e3037485SYan-Hsuan Chuang for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++) 18230d350f0aSTzu-En Huang rtw_phy_init_tx_power_limit(rtwdev, regd, bw, 18240d350f0aSTzu-En Huang rs); 1825e3037485SYan-Hsuan Chuang } 1826