xref: /openbmc/linux/drivers/net/wireless/realtek/rtw88/phy.c (revision 22b726cbdd09d9891ede8aa122a950d2d0ae5e09)
1e3037485SYan-Hsuan Chuang // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2e3037485SYan-Hsuan Chuang /* Copyright(c) 2018-2019  Realtek Corporation
3e3037485SYan-Hsuan Chuang  */
4e3037485SYan-Hsuan Chuang 
5e3037485SYan-Hsuan Chuang #include <linux/bcd.h>
6e3037485SYan-Hsuan Chuang 
7e3037485SYan-Hsuan Chuang #include "main.h"
8e3037485SYan-Hsuan Chuang #include "reg.h"
9e3037485SYan-Hsuan Chuang #include "fw.h"
10e3037485SYan-Hsuan Chuang #include "phy.h"
11e3037485SYan-Hsuan Chuang #include "debug.h"
12e3037485SYan-Hsuan Chuang 
13e3037485SYan-Hsuan Chuang struct phy_cfg_pair {
14e3037485SYan-Hsuan Chuang 	u32 addr;
15e3037485SYan-Hsuan Chuang 	u32 data;
16e3037485SYan-Hsuan Chuang };
17e3037485SYan-Hsuan Chuang 
18e3037485SYan-Hsuan Chuang union phy_table_tile {
19e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond;
20e3037485SYan-Hsuan Chuang 	struct phy_cfg_pair cfg;
21e3037485SYan-Hsuan Chuang };
22e3037485SYan-Hsuan Chuang 
23e3037485SYan-Hsuan Chuang static const u32 db_invert_table[12][8] = {
24e3037485SYan-Hsuan Chuang 	{10,		13,		16,		20,
25e3037485SYan-Hsuan Chuang 	 25,		32,		40,		50},
26e3037485SYan-Hsuan Chuang 	{64,		80,		101,		128,
27e3037485SYan-Hsuan Chuang 	 160,		201,		256,		318},
28e3037485SYan-Hsuan Chuang 	{401,		505,		635,		800,
29e3037485SYan-Hsuan Chuang 	 1007,		1268,		1596,		2010},
30e3037485SYan-Hsuan Chuang 	{316,		398,		501,		631,
31e3037485SYan-Hsuan Chuang 	 794,		1000,		1259,		1585},
32e3037485SYan-Hsuan Chuang 	{1995,		2512,		3162,		3981,
33e3037485SYan-Hsuan Chuang 	 5012,		6310,		7943,		10000},
34e3037485SYan-Hsuan Chuang 	{12589,		15849,		19953,		25119,
35e3037485SYan-Hsuan Chuang 	 31623,		39811,		50119,		63098},
36e3037485SYan-Hsuan Chuang 	{79433,		100000,		125893,		158489,
37e3037485SYan-Hsuan Chuang 	 199526,	251189,		316228,		398107},
38e3037485SYan-Hsuan Chuang 	{501187,	630957,		794328,		1000000,
39e3037485SYan-Hsuan Chuang 	 1258925,	1584893,	1995262,	2511886},
40e3037485SYan-Hsuan Chuang 	{3162278,	3981072,	5011872,	6309573,
41e3037485SYan-Hsuan Chuang 	 7943282,	1000000,	12589254,	15848932},
42e3037485SYan-Hsuan Chuang 	{19952623,	25118864,	31622777,	39810717,
43e3037485SYan-Hsuan Chuang 	 50118723,	63095734,	79432823,	100000000},
44e3037485SYan-Hsuan Chuang 	{125892541,	158489319,	199526232,	251188643,
45e3037485SYan-Hsuan Chuang 	 316227766,	398107171,	501187234,	630957345},
46e3037485SYan-Hsuan Chuang 	{794328235,	1000000000,	1258925412,	1584893192,
47e3037485SYan-Hsuan Chuang 	 1995262315,	2511886432U,	3162277660U,	3981071706U}
48e3037485SYan-Hsuan Chuang };
49e3037485SYan-Hsuan Chuang 
50fa6dfe6bSYan-Hsuan Chuang u8 rtw_cck_rates[] = { DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M, DESC_RATE11M };
51fa6dfe6bSYan-Hsuan Chuang u8 rtw_ofdm_rates[] = {
52fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE6M,  DESC_RATE9M,  DESC_RATE12M,
53fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE18M, DESC_RATE24M, DESC_RATE36M,
54fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE48M, DESC_RATE54M
55fa6dfe6bSYan-Hsuan Chuang };
56fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_1s_rates[] = {
57fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2,
58fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5,
59fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS6, DESC_RATEMCS7
60fa6dfe6bSYan-Hsuan Chuang };
61fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_2s_rates[] = {
62fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS8,  DESC_RATEMCS9,  DESC_RATEMCS10,
63fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS11, DESC_RATEMCS12, DESC_RATEMCS13,
64fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS14, DESC_RATEMCS15
65fa6dfe6bSYan-Hsuan Chuang };
66fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_1s_rates[] = {
67fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1,
68fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3,
69fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5,
70fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7,
71fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9
72fa6dfe6bSYan-Hsuan Chuang };
73fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_2s_rates[] = {
74fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1,
75fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3,
76fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5,
77fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7,
78fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9
79fa6dfe6bSYan-Hsuan Chuang };
80fa6dfe6bSYan-Hsuan Chuang u8 *rtw_rate_section[RTW_RATE_SECTION_MAX] = {
81fa6dfe6bSYan-Hsuan Chuang 	rtw_cck_rates, rtw_ofdm_rates,
82fa6dfe6bSYan-Hsuan Chuang 	rtw_ht_1s_rates, rtw_ht_2s_rates,
83fa6dfe6bSYan-Hsuan Chuang 	rtw_vht_1s_rates, rtw_vht_2s_rates
84fa6dfe6bSYan-Hsuan Chuang };
85449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_rate_section);
86449be866SZong-Zhe Yang 
87fa6dfe6bSYan-Hsuan Chuang u8 rtw_rate_size[RTW_RATE_SECTION_MAX] = {
88fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_cck_rates),
89fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ofdm_rates),
90fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_1s_rates),
91fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_2s_rates),
92fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_1s_rates),
93fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_2s_rates)
94fa6dfe6bSYan-Hsuan Chuang };
95449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_rate_size);
96449be866SZong-Zhe Yang 
97fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_cck_size = ARRAY_SIZE(rtw_cck_rates);
98fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ofdm_size = ARRAY_SIZE(rtw_ofdm_rates);
99fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_1s_size = ARRAY_SIZE(rtw_ht_1s_rates);
100fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_2s_size = ARRAY_SIZE(rtw_ht_2s_rates);
101fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_1s_size = ARRAY_SIZE(rtw_vht_1s_rates);
102fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_2s_size = ARRAY_SIZE(rtw_vht_2s_rates);
103fa6dfe6bSYan-Hsuan Chuang 
104e3037485SYan-Hsuan Chuang enum rtw_phy_band_type {
105e3037485SYan-Hsuan Chuang 	PHY_BAND_2G	= 0,
106e3037485SYan-Hsuan Chuang 	PHY_BAND_5G	= 1,
107e3037485SYan-Hsuan Chuang };
108e3037485SYan-Hsuan Chuang 
109479c4ee9STzu-En Huang static void rtw_phy_cck_pd_init(struct rtw_dev *rtwdev)
110479c4ee9STzu-En Huang {
111479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
112479c4ee9STzu-En Huang 	u8 i, j;
113479c4ee9STzu-En Huang 
114479c4ee9STzu-En Huang 	for (i = 0; i <= RTW_CHANNEL_WIDTH_40; i++) {
115479c4ee9STzu-En Huang 		for (j = 0; j < RTW_RF_PATH_MAX; j++)
11618a0696eSTzu-En Huang 			dm_info->cck_pd_lv[i][j] = CCK_PD_LV0;
117479c4ee9STzu-En Huang 	}
118479c4ee9STzu-En Huang 
119479c4ee9STzu-En Huang 	dm_info->cck_fa_avg = CCK_FA_AVG_RESET;
120479c4ee9STzu-En Huang }
121479c4ee9STzu-En Huang 
122e3037485SYan-Hsuan Chuang void rtw_phy_init(struct rtw_dev *rtwdev)
123e3037485SYan-Hsuan Chuang {
124e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
125e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
126e3037485SYan-Hsuan Chuang 	u32 addr, mask;
127e3037485SYan-Hsuan Chuang 
128e3037485SYan-Hsuan Chuang 	dm_info->fa_history[3] = 0;
129e3037485SYan-Hsuan Chuang 	dm_info->fa_history[2] = 0;
130e3037485SYan-Hsuan Chuang 	dm_info->fa_history[1] = 0;
131e3037485SYan-Hsuan Chuang 	dm_info->fa_history[0] = 0;
132e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = 0;
133e3037485SYan-Hsuan Chuang 	dm_info->igi_history[3] = 0;
134e3037485SYan-Hsuan Chuang 	dm_info->igi_history[2] = 0;
135e3037485SYan-Hsuan Chuang 	dm_info->igi_history[1] = 0;
136e3037485SYan-Hsuan Chuang 
137e3037485SYan-Hsuan Chuang 	addr = chip->dig[0].addr;
138e3037485SYan-Hsuan Chuang 	mask = chip->dig[0].mask;
139e3037485SYan-Hsuan Chuang 	dm_info->igi_history[0] = rtw_read32_mask(rtwdev, addr, mask);
140479c4ee9STzu-En Huang 	rtw_phy_cck_pd_init(rtwdev);
1411d229e88SPing-Ke Shih 
1421d229e88SPing-Ke Shih 	dm_info->iqk.done = false;
143e3037485SYan-Hsuan Chuang }
144449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_init);
145e3037485SYan-Hsuan Chuang 
146e3037485SYan-Hsuan Chuang void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi)
147e3037485SYan-Hsuan Chuang {
148e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
149e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
150e3037485SYan-Hsuan Chuang 	u32 addr, mask;
151e3037485SYan-Hsuan Chuang 	u8 path;
152e3037485SYan-Hsuan Chuang 
153*22b726cbSBrian Norris 	if (chip->dig_cck) {
154*22b726cbSBrian Norris 		const struct rtw_hw_reg *dig_cck = &chip->dig_cck[0];
155fc637a86SPing-Ke Shih 		rtw_write32_mask(rtwdev, dig_cck->addr, dig_cck->mask, igi >> 1);
156*22b726cbSBrian Norris 	}
157fc637a86SPing-Ke Shih 
158e3037485SYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++) {
159e3037485SYan-Hsuan Chuang 		addr = chip->dig[path].addr;
160e3037485SYan-Hsuan Chuang 		mask = chip->dig[path].mask;
161e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, addr, mask, igi);
162e3037485SYan-Hsuan Chuang 	}
163e3037485SYan-Hsuan Chuang }
164e3037485SYan-Hsuan Chuang 
165e3037485SYan-Hsuan Chuang static void rtw_phy_stat_false_alarm(struct rtw_dev *rtwdev)
166e3037485SYan-Hsuan Chuang {
167e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
168e3037485SYan-Hsuan Chuang 
169e3037485SYan-Hsuan Chuang 	chip->ops->false_alarm_statistics(rtwdev);
170e3037485SYan-Hsuan Chuang }
171e3037485SYan-Hsuan Chuang 
172e3037485SYan-Hsuan Chuang #define RA_FLOOR_TABLE_SIZE	7
173e3037485SYan-Hsuan Chuang #define RA_FLOOR_UP_GAP		3
174e3037485SYan-Hsuan Chuang 
175e3037485SYan-Hsuan Chuang static u8 rtw_phy_get_rssi_level(u8 old_level, u8 rssi)
176e3037485SYan-Hsuan Chuang {
177e3037485SYan-Hsuan Chuang 	u8 table[RA_FLOOR_TABLE_SIZE] = {20, 34, 38, 42, 46, 50, 100};
178e3037485SYan-Hsuan Chuang 	u8 new_level = 0;
179e3037485SYan-Hsuan Chuang 	int i;
180e3037485SYan-Hsuan Chuang 
181e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++)
182e3037485SYan-Hsuan Chuang 		if (i >= old_level)
183e3037485SYan-Hsuan Chuang 			table[i] += RA_FLOOR_UP_GAP;
184e3037485SYan-Hsuan Chuang 
185e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) {
186e3037485SYan-Hsuan Chuang 		if (rssi < table[i]) {
187e3037485SYan-Hsuan Chuang 			new_level = i;
188e3037485SYan-Hsuan Chuang 			break;
189e3037485SYan-Hsuan Chuang 		}
190e3037485SYan-Hsuan Chuang 	}
191e3037485SYan-Hsuan Chuang 
192e3037485SYan-Hsuan Chuang 	return new_level;
193e3037485SYan-Hsuan Chuang }
194e3037485SYan-Hsuan Chuang 
195e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data {
196e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev;
197e3037485SYan-Hsuan Chuang 	u8 min_rssi;
198e3037485SYan-Hsuan Chuang };
199e3037485SYan-Hsuan Chuang 
200e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi_iter(void *data, struct ieee80211_sta *sta)
201e3037485SYan-Hsuan Chuang {
202e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data *iter_data = data;
203e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = iter_data->rtwdev;
204e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
205a24bad74SYan-Hsuan Chuang 	u8 rssi;
206e3037485SYan-Hsuan Chuang 
207e3037485SYan-Hsuan Chuang 	rssi = ewma_rssi_read(&si->avg_rssi);
208a24bad74SYan-Hsuan Chuang 	si->rssi_level = rtw_phy_get_rssi_level(si->rssi_level, rssi);
209e3037485SYan-Hsuan Chuang 
210e3037485SYan-Hsuan Chuang 	rtw_fw_send_rssi_info(rtwdev, si);
211e3037485SYan-Hsuan Chuang 
212e3037485SYan-Hsuan Chuang 	iter_data->min_rssi = min_t(u8, rssi, iter_data->min_rssi);
213e3037485SYan-Hsuan Chuang }
214e3037485SYan-Hsuan Chuang 
215e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi(struct rtw_dev *rtwdev)
216e3037485SYan-Hsuan Chuang {
217e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
218e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data data = {};
219e3037485SYan-Hsuan Chuang 
220e3037485SYan-Hsuan Chuang 	data.rtwdev = rtwdev;
221e3037485SYan-Hsuan Chuang 	data.min_rssi = U8_MAX;
222e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_stat_rssi_iter, &data);
223e3037485SYan-Hsuan Chuang 
224e3037485SYan-Hsuan Chuang 	dm_info->pre_min_rssi = dm_info->min_rssi;
225e3037485SYan-Hsuan Chuang 	dm_info->min_rssi = data.min_rssi;
226e3037485SYan-Hsuan Chuang }
227e3037485SYan-Hsuan Chuang 
228082a36dcSTsang-Shian Lin static void rtw_phy_stat_rate_cnt(struct rtw_dev *rtwdev)
229082a36dcSTsang-Shian Lin {
230082a36dcSTsang-Shian Lin 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
231082a36dcSTsang-Shian Lin 
232082a36dcSTsang-Shian Lin 	dm_info->last_pkt_count = dm_info->cur_pkt_count;
233082a36dcSTsang-Shian Lin 	memset(&dm_info->cur_pkt_count, 0, sizeof(dm_info->cur_pkt_count));
234082a36dcSTsang-Shian Lin }
235082a36dcSTsang-Shian Lin 
236e3037485SYan-Hsuan Chuang static void rtw_phy_statistics(struct rtw_dev *rtwdev)
237e3037485SYan-Hsuan Chuang {
238e3037485SYan-Hsuan Chuang 	rtw_phy_stat_rssi(rtwdev);
239e3037485SYan-Hsuan Chuang 	rtw_phy_stat_false_alarm(rtwdev);
240082a36dcSTsang-Shian Lin 	rtw_phy_stat_rate_cnt(rtwdev);
241e3037485SYan-Hsuan Chuang }
242e3037485SYan-Hsuan Chuang 
243e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_LOW			250
244e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_HIGH			500
245e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_EXTRA_HIGH		750
246e3037485SYan-Hsuan Chuang #define DIG_PERF_MAX				0x5a
247e3037485SYan-Hsuan Chuang #define DIG_PERF_MID				0x40
248e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_LOW			2000
249e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_HIGH			4000
250e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_EXTRA_HIGH		5000
251e3037485SYan-Hsuan Chuang #define DIG_CVRG_MAX				0x2a
252e3037485SYan-Hsuan Chuang #define DIG_CVRG_MID				0x26
253e3037485SYan-Hsuan Chuang #define DIG_CVRG_MIN				0x1c
254e3037485SYan-Hsuan Chuang #define DIG_RSSI_GAIN_OFFSET			15
255e3037485SYan-Hsuan Chuang 
256e3037485SYan-Hsuan Chuang static bool
257e3037485SYan-Hsuan Chuang rtw_phy_dig_check_damping(struct rtw_dm_info *dm_info)
258e3037485SYan-Hsuan Chuang {
259e3037485SYan-Hsuan Chuang 	u16 fa_lo = DIG_PERF_FA_TH_LOW;
260e3037485SYan-Hsuan Chuang 	u16 fa_hi = DIG_PERF_FA_TH_HIGH;
261e3037485SYan-Hsuan Chuang 	u16 *fa_history;
262e3037485SYan-Hsuan Chuang 	u8 *igi_history;
263e3037485SYan-Hsuan Chuang 	u8 damping_rssi;
264e3037485SYan-Hsuan Chuang 	u8 min_rssi;
265e3037485SYan-Hsuan Chuang 	u8 diff;
266e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
267e3037485SYan-Hsuan Chuang 	bool damping = false;
268e3037485SYan-Hsuan Chuang 
269e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
270e3037485SYan-Hsuan Chuang 	if (dm_info->damping) {
271e3037485SYan-Hsuan Chuang 		damping_rssi = dm_info->damping_rssi;
272e3037485SYan-Hsuan Chuang 		diff = min_rssi > damping_rssi ? min_rssi - damping_rssi :
273e3037485SYan-Hsuan Chuang 						 damping_rssi - min_rssi;
274e3037485SYan-Hsuan Chuang 		if (diff > 3 || dm_info->damping_cnt++ > 20) {
275e3037485SYan-Hsuan Chuang 			dm_info->damping = false;
276e3037485SYan-Hsuan Chuang 			return false;
277e3037485SYan-Hsuan Chuang 		}
278e3037485SYan-Hsuan Chuang 
279e3037485SYan-Hsuan Chuang 		return true;
280e3037485SYan-Hsuan Chuang 	}
281e3037485SYan-Hsuan Chuang 
282e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
283e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
284e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap & 0xf;
285e3037485SYan-Hsuan Chuang 	switch (igi_bitmap) {
286e3037485SYan-Hsuan Chuang 	case 5:
287e3037485SYan-Hsuan Chuang 		/* down -> up -> down -> up */
288e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
289e3037485SYan-Hsuan Chuang 		    igi_history[2] > igi_history[3] &&
290e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 2 &&
291e3037485SYan-Hsuan Chuang 		    igi_history[2] - igi_history[3] >= 2 &&
292e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
293e3037485SYan-Hsuan Chuang 		    fa_history[2] > fa_hi && fa_history[3] < fa_lo)
294e3037485SYan-Hsuan Chuang 			damping = true;
295e3037485SYan-Hsuan Chuang 		break;
296e3037485SYan-Hsuan Chuang 	case 9:
297e3037485SYan-Hsuan Chuang 		/* up -> down -> down -> up */
298e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
299e3037485SYan-Hsuan Chuang 		    igi_history[3] > igi_history[2] &&
300e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 4 &&
301e3037485SYan-Hsuan Chuang 		    igi_history[3] - igi_history[2] >= 2 &&
302e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
303e3037485SYan-Hsuan Chuang 		    fa_history[2] < fa_lo && fa_history[3] > fa_hi)
304e3037485SYan-Hsuan Chuang 			damping = true;
305e3037485SYan-Hsuan Chuang 		break;
306e3037485SYan-Hsuan Chuang 	default:
307e3037485SYan-Hsuan Chuang 		return false;
308e3037485SYan-Hsuan Chuang 	}
309e3037485SYan-Hsuan Chuang 
310e3037485SYan-Hsuan Chuang 	if (damping) {
311e3037485SYan-Hsuan Chuang 		dm_info->damping = true;
312e3037485SYan-Hsuan Chuang 		dm_info->damping_cnt = 0;
313e3037485SYan-Hsuan Chuang 		dm_info->damping_rssi = min_rssi;
314e3037485SYan-Hsuan Chuang 	}
315e3037485SYan-Hsuan Chuang 
316e3037485SYan-Hsuan Chuang 	return damping;
317e3037485SYan-Hsuan Chuang }
318e3037485SYan-Hsuan Chuang 
319e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_boundary(struct rtw_dm_info *dm_info,
320e3037485SYan-Hsuan Chuang 				     u8 *upper, u8 *lower, bool linked)
321e3037485SYan-Hsuan Chuang {
322e3037485SYan-Hsuan Chuang 	u8 dig_max, dig_min, dig_mid;
323e3037485SYan-Hsuan Chuang 	u8 min_rssi;
324e3037485SYan-Hsuan Chuang 
325e3037485SYan-Hsuan Chuang 	if (linked) {
326e3037485SYan-Hsuan Chuang 		dig_max = DIG_PERF_MAX;
327e3037485SYan-Hsuan Chuang 		dig_mid = DIG_PERF_MID;
328e3037485SYan-Hsuan Chuang 		/* 22B=0x1c, 22C=0x20 */
329e3037485SYan-Hsuan Chuang 		dig_min = 0x1c;
330e3037485SYan-Hsuan Chuang 		min_rssi = max_t(u8, dm_info->min_rssi, dig_min);
331e3037485SYan-Hsuan Chuang 	} else {
332e3037485SYan-Hsuan Chuang 		dig_max = DIG_CVRG_MAX;
333e3037485SYan-Hsuan Chuang 		dig_mid = DIG_CVRG_MID;
334e3037485SYan-Hsuan Chuang 		dig_min = DIG_CVRG_MIN;
335e3037485SYan-Hsuan Chuang 		min_rssi = dig_min;
336e3037485SYan-Hsuan Chuang 	}
337e3037485SYan-Hsuan Chuang 
338e3037485SYan-Hsuan Chuang 	/* DIG MAX should be bounded by minimum RSSI with offset +15 */
339e3037485SYan-Hsuan Chuang 	dig_max = min_t(u8, dig_max, min_rssi + DIG_RSSI_GAIN_OFFSET);
340e3037485SYan-Hsuan Chuang 
341e3037485SYan-Hsuan Chuang 	*lower = clamp_t(u8, min_rssi, dig_min, dig_mid);
342e3037485SYan-Hsuan Chuang 	*upper = clamp_t(u8, *lower + DIG_RSSI_GAIN_OFFSET, dig_min, dig_max);
343e3037485SYan-Hsuan Chuang }
344e3037485SYan-Hsuan Chuang 
345e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_threshold(struct rtw_dm_info *dm_info,
346e3037485SYan-Hsuan Chuang 				      u16 *fa_th, u8 *step, bool linked)
347e3037485SYan-Hsuan Chuang {
348e3037485SYan-Hsuan Chuang 	u8 min_rssi, pre_min_rssi;
349e3037485SYan-Hsuan Chuang 
350e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
351e3037485SYan-Hsuan Chuang 	pre_min_rssi = dm_info->pre_min_rssi;
352e3037485SYan-Hsuan Chuang 	step[0] = 4;
353e3037485SYan-Hsuan Chuang 	step[1] = 3;
354e3037485SYan-Hsuan Chuang 	step[2] = 2;
355e3037485SYan-Hsuan Chuang 
356e3037485SYan-Hsuan Chuang 	if (linked) {
357e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_PERF_FA_TH_EXTRA_HIGH;
358e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_PERF_FA_TH_HIGH;
359e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_PERF_FA_TH_LOW;
360e3037485SYan-Hsuan Chuang 		if (pre_min_rssi > min_rssi) {
361e3037485SYan-Hsuan Chuang 			step[0] = 6;
362e3037485SYan-Hsuan Chuang 			step[1] = 4;
363e3037485SYan-Hsuan Chuang 			step[2] = 2;
364e3037485SYan-Hsuan Chuang 		}
365e3037485SYan-Hsuan Chuang 	} else {
366e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_CVRG_FA_TH_EXTRA_HIGH;
367e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_CVRG_FA_TH_HIGH;
368e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_CVRG_FA_TH_LOW;
369e3037485SYan-Hsuan Chuang 	}
370e3037485SYan-Hsuan Chuang }
371e3037485SYan-Hsuan Chuang 
372e3037485SYan-Hsuan Chuang static void rtw_phy_dig_recorder(struct rtw_dm_info *dm_info, u8 igi, u16 fa)
373e3037485SYan-Hsuan Chuang {
374e3037485SYan-Hsuan Chuang 	u8 *igi_history;
375e3037485SYan-Hsuan Chuang 	u16 *fa_history;
376e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
377e3037485SYan-Hsuan Chuang 	bool up;
378e3037485SYan-Hsuan Chuang 
379e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap << 1 & 0xfe;
380e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
381e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
382e3037485SYan-Hsuan Chuang 
383e3037485SYan-Hsuan Chuang 	up = igi > igi_history[0];
384e3037485SYan-Hsuan Chuang 	igi_bitmap |= up;
385e3037485SYan-Hsuan Chuang 
386e3037485SYan-Hsuan Chuang 	igi_history[3] = igi_history[2];
387e3037485SYan-Hsuan Chuang 	igi_history[2] = igi_history[1];
388e3037485SYan-Hsuan Chuang 	igi_history[1] = igi_history[0];
389e3037485SYan-Hsuan Chuang 	igi_history[0] = igi;
390e3037485SYan-Hsuan Chuang 
391e3037485SYan-Hsuan Chuang 	fa_history[3] = fa_history[2];
392e3037485SYan-Hsuan Chuang 	fa_history[2] = fa_history[1];
393e3037485SYan-Hsuan Chuang 	fa_history[1] = fa_history[0];
394e3037485SYan-Hsuan Chuang 	fa_history[0] = fa;
395e3037485SYan-Hsuan Chuang 
396e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = igi_bitmap;
397e3037485SYan-Hsuan Chuang }
398e3037485SYan-Hsuan Chuang 
399e3037485SYan-Hsuan Chuang static void rtw_phy_dig(struct rtw_dev *rtwdev)
400e3037485SYan-Hsuan Chuang {
401e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
402e3037485SYan-Hsuan Chuang 	u8 upper_bound, lower_bound;
403e3037485SYan-Hsuan Chuang 	u8 pre_igi, cur_igi;
404e3037485SYan-Hsuan Chuang 	u16 fa_th[3], fa_cnt;
405e3037485SYan-Hsuan Chuang 	u8 level;
406e3037485SYan-Hsuan Chuang 	u8 step[3];
407e3037485SYan-Hsuan Chuang 	bool linked;
408e3037485SYan-Hsuan Chuang 
4093c519605SYan-Hsuan Chuang 	if (test_bit(RTW_FLAG_DIG_DISABLE, rtwdev->flags))
410e3037485SYan-Hsuan Chuang 		return;
411e3037485SYan-Hsuan Chuang 
412e3037485SYan-Hsuan Chuang 	if (rtw_phy_dig_check_damping(dm_info))
413e3037485SYan-Hsuan Chuang 		return;
414e3037485SYan-Hsuan Chuang 
415e3037485SYan-Hsuan Chuang 	linked = !!rtwdev->sta_cnt;
416e3037485SYan-Hsuan Chuang 
417e3037485SYan-Hsuan Chuang 	fa_cnt = dm_info->total_fa_cnt;
418e3037485SYan-Hsuan Chuang 	pre_igi = dm_info->igi_history[0];
419e3037485SYan-Hsuan Chuang 
420e3037485SYan-Hsuan Chuang 	rtw_phy_dig_get_threshold(dm_info, fa_th, step, linked);
421e3037485SYan-Hsuan Chuang 
422e3037485SYan-Hsuan Chuang 	/* test the false alarm count from the highest threshold level first,
423e3037485SYan-Hsuan Chuang 	 * and increase it by corresponding step size
424e3037485SYan-Hsuan Chuang 	 *
425e3037485SYan-Hsuan Chuang 	 * note that the step size is offset by -2, compensate it afterall
426e3037485SYan-Hsuan Chuang 	 */
427e3037485SYan-Hsuan Chuang 	cur_igi = pre_igi;
428e3037485SYan-Hsuan Chuang 	for (level = 0; level < 3; level++) {
429e3037485SYan-Hsuan Chuang 		if (fa_cnt > fa_th[level]) {
430e3037485SYan-Hsuan Chuang 			cur_igi += step[level];
431e3037485SYan-Hsuan Chuang 			break;
432e3037485SYan-Hsuan Chuang 		}
433e3037485SYan-Hsuan Chuang 	}
434e3037485SYan-Hsuan Chuang 	cur_igi -= 2;
435e3037485SYan-Hsuan Chuang 
436e3037485SYan-Hsuan Chuang 	/* calculate the upper/lower bound by the minimum rssi we have among
437e3037485SYan-Hsuan Chuang 	 * the peers connected with us, meanwhile make sure the igi value does
438e3037485SYan-Hsuan Chuang 	 * not beyond the hardware limitation
439e3037485SYan-Hsuan Chuang 	 */
440e3037485SYan-Hsuan Chuang 	rtw_phy_dig_get_boundary(dm_info, &upper_bound, &lower_bound, linked);
441e3037485SYan-Hsuan Chuang 	cur_igi = clamp_t(u8, cur_igi, lower_bound, upper_bound);
442e3037485SYan-Hsuan Chuang 
443e3037485SYan-Hsuan Chuang 	/* record current igi value and false alarm statistics for further
444e3037485SYan-Hsuan Chuang 	 * damping checks, and record the trend of igi values
445e3037485SYan-Hsuan Chuang 	 */
446e3037485SYan-Hsuan Chuang 	rtw_phy_dig_recorder(dm_info, cur_igi, fa_cnt);
447e3037485SYan-Hsuan Chuang 
448e3037485SYan-Hsuan Chuang 	if (cur_igi != pre_igi)
449e3037485SYan-Hsuan Chuang 		rtw_phy_dig_write(rtwdev, cur_igi);
450e3037485SYan-Hsuan Chuang }
451e3037485SYan-Hsuan Chuang 
452e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update_iter(void *data, struct ieee80211_sta *sta)
453e3037485SYan-Hsuan Chuang {
454e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = data;
455e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
456e3037485SYan-Hsuan Chuang 
457e3037485SYan-Hsuan Chuang 	rtw_update_sta_info(rtwdev, si);
458e3037485SYan-Hsuan Chuang }
459e3037485SYan-Hsuan Chuang 
460e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update(struct rtw_dev *rtwdev)
461e3037485SYan-Hsuan Chuang {
462e3037485SYan-Hsuan Chuang 	if (rtwdev->watch_dog_cnt & 0x3)
463e3037485SYan-Hsuan Chuang 		return;
464e3037485SYan-Hsuan Chuang 
465e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_ra_info_update_iter, rtwdev);
466e3037485SYan-Hsuan Chuang }
467e3037485SYan-Hsuan Chuang 
4685227c2eeSTzu-En Huang static void rtw_phy_dpk_track(struct rtw_dev *rtwdev)
4695227c2eeSTzu-En Huang {
4705227c2eeSTzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
4715227c2eeSTzu-En Huang 
4725227c2eeSTzu-En Huang 	if (chip->ops->dpk_track)
4735227c2eeSTzu-En Huang 		chip->ops->dpk_track(rtwdev);
4745227c2eeSTzu-En Huang }
4755227c2eeSTzu-En Huang 
476479c4ee9STzu-En Huang #define CCK_PD_FA_LV1_MIN	1000
477479c4ee9STzu-En Huang #define CCK_PD_FA_LV0_MAX	500
478479c4ee9STzu-En Huang 
479479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_unlink(struct rtw_dev *rtwdev)
480479c4ee9STzu-En Huang {
481479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
482479c4ee9STzu-En Huang 	u32 cck_fa_avg = dm_info->cck_fa_avg;
483479c4ee9STzu-En Huang 
484479c4ee9STzu-En Huang 	if (cck_fa_avg > CCK_PD_FA_LV1_MIN)
48518a0696eSTzu-En Huang 		return CCK_PD_LV1;
486479c4ee9STzu-En Huang 
487479c4ee9STzu-En Huang 	if (cck_fa_avg < CCK_PD_FA_LV0_MAX)
48818a0696eSTzu-En Huang 		return CCK_PD_LV0;
489479c4ee9STzu-En Huang 
490479c4ee9STzu-En Huang 	return CCK_PD_LV_MAX;
491479c4ee9STzu-En Huang }
492479c4ee9STzu-En Huang 
493479c4ee9STzu-En Huang #define CCK_PD_IGI_LV4_VAL 0x38
494479c4ee9STzu-En Huang #define CCK_PD_IGI_LV3_VAL 0x2a
495479c4ee9STzu-En Huang #define CCK_PD_IGI_LV2_VAL 0x24
496479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV4_VAL 32
497479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV3_VAL 32
498479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV2_VAL 24
499479c4ee9STzu-En Huang 
500479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_link(struct rtw_dev *rtwdev)
501479c4ee9STzu-En Huang {
502479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
503479c4ee9STzu-En Huang 	u8 igi = dm_info->igi_history[0];
504479c4ee9STzu-En Huang 	u8 rssi = dm_info->min_rssi;
505479c4ee9STzu-En Huang 	u32 cck_fa_avg = dm_info->cck_fa_avg;
506479c4ee9STzu-En Huang 
507479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV4_VAL && rssi > CCK_PD_RSSI_LV4_VAL)
50818a0696eSTzu-En Huang 		return CCK_PD_LV4;
509479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV3_VAL && rssi > CCK_PD_RSSI_LV3_VAL)
51018a0696eSTzu-En Huang 		return CCK_PD_LV3;
511479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV2_VAL || rssi > CCK_PD_RSSI_LV2_VAL)
51218a0696eSTzu-En Huang 		return CCK_PD_LV2;
513479c4ee9STzu-En Huang 	if (cck_fa_avg > CCK_PD_FA_LV1_MIN)
51418a0696eSTzu-En Huang 		return CCK_PD_LV1;
515479c4ee9STzu-En Huang 	if (cck_fa_avg < CCK_PD_FA_LV0_MAX)
51618a0696eSTzu-En Huang 		return CCK_PD_LV0;
517479c4ee9STzu-En Huang 
518479c4ee9STzu-En Huang 	return CCK_PD_LV_MAX;
519479c4ee9STzu-En Huang }
520479c4ee9STzu-En Huang 
521479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv(struct rtw_dev *rtwdev)
522479c4ee9STzu-En Huang {
523479c4ee9STzu-En Huang 	if (!rtw_is_assoc(rtwdev))
524479c4ee9STzu-En Huang 		return rtw_phy_cck_pd_lv_unlink(rtwdev);
525479c4ee9STzu-En Huang 	else
526479c4ee9STzu-En Huang 		return rtw_phy_cck_pd_lv_link(rtwdev);
527479c4ee9STzu-En Huang }
528479c4ee9STzu-En Huang 
529479c4ee9STzu-En Huang static void rtw_phy_cck_pd(struct rtw_dev *rtwdev)
530479c4ee9STzu-En Huang {
531479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
532479c4ee9STzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
533479c4ee9STzu-En Huang 	u32 cck_fa = dm_info->cck_fa_cnt;
534479c4ee9STzu-En Huang 	u8 level;
535479c4ee9STzu-En Huang 
536479c4ee9STzu-En Huang 	if (rtwdev->hal.current_band_type != RTW_BAND_2G)
537479c4ee9STzu-En Huang 		return;
538479c4ee9STzu-En Huang 
539479c4ee9STzu-En Huang 	if (dm_info->cck_fa_avg == CCK_FA_AVG_RESET)
540479c4ee9STzu-En Huang 		dm_info->cck_fa_avg = cck_fa;
541479c4ee9STzu-En Huang 	else
542479c4ee9STzu-En Huang 		dm_info->cck_fa_avg = (dm_info->cck_fa_avg * 3 + cck_fa) >> 2;
543479c4ee9STzu-En Huang 
544479c4ee9STzu-En Huang 	level = rtw_phy_cck_pd_lv(rtwdev);
545479c4ee9STzu-En Huang 
546479c4ee9STzu-En Huang 	if (level >= CCK_PD_LV_MAX)
547479c4ee9STzu-En Huang 		return;
548479c4ee9STzu-En Huang 
549479c4ee9STzu-En Huang 	if (chip->ops->cck_pd_set)
550479c4ee9STzu-En Huang 		chip->ops->cck_pd_set(rtwdev, level);
551479c4ee9STzu-En Huang }
552479c4ee9STzu-En Huang 
553c97ee3e0STzu-En Huang static void rtw_phy_pwr_track(struct rtw_dev *rtwdev)
554c97ee3e0STzu-En Huang {
555c97ee3e0STzu-En Huang 	rtwdev->chip->ops->pwr_track(rtwdev);
556c97ee3e0STzu-En Huang }
557c97ee3e0STzu-En Huang 
558e3037485SYan-Hsuan Chuang void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev)
559e3037485SYan-Hsuan Chuang {
560e3037485SYan-Hsuan Chuang 	/* for further calculation */
561e3037485SYan-Hsuan Chuang 	rtw_phy_statistics(rtwdev);
562e3037485SYan-Hsuan Chuang 	rtw_phy_dig(rtwdev);
563479c4ee9STzu-En Huang 	rtw_phy_cck_pd(rtwdev);
564e3037485SYan-Hsuan Chuang 	rtw_phy_ra_info_update(rtwdev);
5655227c2eeSTzu-En Huang 	rtw_phy_dpk_track(rtwdev);
566c97ee3e0STzu-En Huang 	rtw_phy_pwr_track(rtwdev);
567e3037485SYan-Hsuan Chuang }
568e3037485SYan-Hsuan Chuang 
569e3037485SYan-Hsuan Chuang #define FRAC_BITS 3
570e3037485SYan-Hsuan Chuang 
571e3037485SYan-Hsuan Chuang static u8 rtw_phy_power_2_db(s8 power)
572e3037485SYan-Hsuan Chuang {
573e3037485SYan-Hsuan Chuang 	if (power <= -100 || power >= 20)
574e3037485SYan-Hsuan Chuang 		return 0;
575e3037485SYan-Hsuan Chuang 	else if (power >= 0)
576e3037485SYan-Hsuan Chuang 		return 100;
577e3037485SYan-Hsuan Chuang 	else
578e3037485SYan-Hsuan Chuang 		return 100 + power;
579e3037485SYan-Hsuan Chuang }
580e3037485SYan-Hsuan Chuang 
581e3037485SYan-Hsuan Chuang static u64 rtw_phy_db_2_linear(u8 power_db)
582e3037485SYan-Hsuan Chuang {
583e3037485SYan-Hsuan Chuang 	u8 i, j;
584e3037485SYan-Hsuan Chuang 	u64 linear;
585e3037485SYan-Hsuan Chuang 
5868a03447dSStanislaw Gruszka 	if (power_db > 96)
5878a03447dSStanislaw Gruszka 		power_db = 96;
5888a03447dSStanislaw Gruszka 	else if (power_db < 1)
5898a03447dSStanislaw Gruszka 		return 1;
5908a03447dSStanislaw Gruszka 
591e3037485SYan-Hsuan Chuang 	/* 1dB ~ 96dB */
592e3037485SYan-Hsuan Chuang 	i = (power_db - 1) >> 3;
593e3037485SYan-Hsuan Chuang 	j = (power_db - 1) - (i << 3);
594e3037485SYan-Hsuan Chuang 
595e3037485SYan-Hsuan Chuang 	linear = db_invert_table[i][j];
596e3037485SYan-Hsuan Chuang 	linear = i > 2 ? linear << FRAC_BITS : linear;
597e3037485SYan-Hsuan Chuang 
598e3037485SYan-Hsuan Chuang 	return linear;
599e3037485SYan-Hsuan Chuang }
600e3037485SYan-Hsuan Chuang 
601e3037485SYan-Hsuan Chuang static u8 rtw_phy_linear_2_db(u64 linear)
602e3037485SYan-Hsuan Chuang {
603e3037485SYan-Hsuan Chuang 	u8 i;
604e3037485SYan-Hsuan Chuang 	u8 j;
605e3037485SYan-Hsuan Chuang 	u32 dB;
606e3037485SYan-Hsuan Chuang 
607e3037485SYan-Hsuan Chuang 	if (linear >= db_invert_table[11][7])
608e3037485SYan-Hsuan Chuang 		return 96; /* maximum 96 dB */
609e3037485SYan-Hsuan Chuang 
610e3037485SYan-Hsuan Chuang 	for (i = 0; i < 12; i++) {
611e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][7])
612e3037485SYan-Hsuan Chuang 			break;
613e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][7])
614e3037485SYan-Hsuan Chuang 			break;
615e3037485SYan-Hsuan Chuang 	}
616e3037485SYan-Hsuan Chuang 
617e3037485SYan-Hsuan Chuang 	for (j = 0; j < 8; j++) {
618e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][j])
619e3037485SYan-Hsuan Chuang 			break;
620e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][j])
621e3037485SYan-Hsuan Chuang 			break;
622e3037485SYan-Hsuan Chuang 	}
623e3037485SYan-Hsuan Chuang 
624e3037485SYan-Hsuan Chuang 	if (j == 0 && i == 0)
625e3037485SYan-Hsuan Chuang 		goto end;
626e3037485SYan-Hsuan Chuang 
627e3037485SYan-Hsuan Chuang 	if (j == 0) {
628e3037485SYan-Hsuan Chuang 		if (i != 3) {
629e3037485SYan-Hsuan Chuang 			if (db_invert_table[i][0] - linear >
630e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[i - 1][7]) {
631e3037485SYan-Hsuan Chuang 				i = i - 1;
632e3037485SYan-Hsuan Chuang 				j = 7;
633e3037485SYan-Hsuan Chuang 			}
634e3037485SYan-Hsuan Chuang 		} else {
635e3037485SYan-Hsuan Chuang 			if (db_invert_table[3][0] - linear >
636e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[2][7]) {
637e3037485SYan-Hsuan Chuang 				i = 2;
638e3037485SYan-Hsuan Chuang 				j = 7;
639e3037485SYan-Hsuan Chuang 			}
640e3037485SYan-Hsuan Chuang 		}
641e3037485SYan-Hsuan Chuang 	} else {
642e3037485SYan-Hsuan Chuang 		if (db_invert_table[i][j] - linear >
643e3037485SYan-Hsuan Chuang 		    linear - db_invert_table[i][j - 1]) {
644e3037485SYan-Hsuan Chuang 			j = j - 1;
645e3037485SYan-Hsuan Chuang 		}
646e3037485SYan-Hsuan Chuang 	}
647e3037485SYan-Hsuan Chuang end:
648e3037485SYan-Hsuan Chuang 	dB = (i << 3) + j + 1;
649e3037485SYan-Hsuan Chuang 
650e3037485SYan-Hsuan Chuang 	return dB;
651e3037485SYan-Hsuan Chuang }
652e3037485SYan-Hsuan Chuang 
653e3037485SYan-Hsuan Chuang u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num)
654e3037485SYan-Hsuan Chuang {
655e3037485SYan-Hsuan Chuang 	s8 power;
656e3037485SYan-Hsuan Chuang 	u8 power_db;
657e3037485SYan-Hsuan Chuang 	u64 linear;
658e3037485SYan-Hsuan Chuang 	u64 sum = 0;
659e3037485SYan-Hsuan Chuang 	u8 path;
660e3037485SYan-Hsuan Chuang 
661e3037485SYan-Hsuan Chuang 	for (path = 0; path < path_num; path++) {
662e3037485SYan-Hsuan Chuang 		power = rf_power[path];
663e3037485SYan-Hsuan Chuang 		power_db = rtw_phy_power_2_db(power);
664e3037485SYan-Hsuan Chuang 		linear = rtw_phy_db_2_linear(power_db);
665e3037485SYan-Hsuan Chuang 		sum += linear;
666e3037485SYan-Hsuan Chuang 	}
667e3037485SYan-Hsuan Chuang 
668e3037485SYan-Hsuan Chuang 	sum = (sum + (1 << (FRAC_BITS - 1))) >> FRAC_BITS;
669e3037485SYan-Hsuan Chuang 	switch (path_num) {
670e3037485SYan-Hsuan Chuang 	case 2:
671e3037485SYan-Hsuan Chuang 		sum >>= 1;
672e3037485SYan-Hsuan Chuang 		break;
673e3037485SYan-Hsuan Chuang 	case 3:
674e3037485SYan-Hsuan Chuang 		sum = ((sum) + ((sum) << 1) + ((sum) << 3)) >> 5;
675e3037485SYan-Hsuan Chuang 		break;
676e3037485SYan-Hsuan Chuang 	case 4:
677e3037485SYan-Hsuan Chuang 		sum >>= 2;
678e3037485SYan-Hsuan Chuang 		break;
679e3037485SYan-Hsuan Chuang 	default:
680e3037485SYan-Hsuan Chuang 		break;
681e3037485SYan-Hsuan Chuang 	}
682e3037485SYan-Hsuan Chuang 
683e3037485SYan-Hsuan Chuang 	return rtw_phy_linear_2_db(sum);
684e3037485SYan-Hsuan Chuang }
685449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_rf_power_2_rssi);
686e3037485SYan-Hsuan Chuang 
687e3037485SYan-Hsuan Chuang u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
688e3037485SYan-Hsuan Chuang 		    u32 addr, u32 mask)
689e3037485SYan-Hsuan Chuang {
690e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
691e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
692e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
693e3037485SYan-Hsuan Chuang 	u32 val, direct_addr;
694e3037485SYan-Hsuan Chuang 
695e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
696e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
697e3037485SYan-Hsuan Chuang 		return INV_RF_DATA;
698e3037485SYan-Hsuan Chuang 	}
699e3037485SYan-Hsuan Chuang 
700e3037485SYan-Hsuan Chuang 	addr &= 0xff;
701e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
702e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
703e3037485SYan-Hsuan Chuang 
704e3037485SYan-Hsuan Chuang 	val = rtw_read32_mask(rtwdev, direct_addr, mask);
705e3037485SYan-Hsuan Chuang 
706e3037485SYan-Hsuan Chuang 	return val;
707e3037485SYan-Hsuan Chuang }
708449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_read_rf);
709e3037485SYan-Hsuan Chuang 
710e0c27cdbSPing-Ke Shih u32 rtw_phy_read_rf_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
711e0c27cdbSPing-Ke Shih 			 u32 addr, u32 mask)
712e0c27cdbSPing-Ke Shih {
713e0c27cdbSPing-Ke Shih 	struct rtw_hal *hal = &rtwdev->hal;
714e0c27cdbSPing-Ke Shih 	struct rtw_chip_info *chip = rtwdev->chip;
715e0c27cdbSPing-Ke Shih 	const struct rtw_rf_sipi_addr *rf_sipi_addr;
716e0c27cdbSPing-Ke Shih 	const struct rtw_rf_sipi_addr *rf_sipi_addr_a;
717e0c27cdbSPing-Ke Shih 	u32 val32;
718e0c27cdbSPing-Ke Shih 	u32 en_pi;
719e0c27cdbSPing-Ke Shih 	u32 r_addr;
720e0c27cdbSPing-Ke Shih 	u32 shift;
721e0c27cdbSPing-Ke Shih 
722e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
723e0c27cdbSPing-Ke Shih 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
724e0c27cdbSPing-Ke Shih 		return INV_RF_DATA;
725e0c27cdbSPing-Ke Shih 	}
726e0c27cdbSPing-Ke Shih 
727e0c27cdbSPing-Ke Shih 	if (!chip->rf_sipi_read_addr) {
728e0c27cdbSPing-Ke Shih 		rtw_err(rtwdev, "rf_sipi_read_addr isn't defined\n");
729e0c27cdbSPing-Ke Shih 		return INV_RF_DATA;
730e0c27cdbSPing-Ke Shih 	}
731e0c27cdbSPing-Ke Shih 
732e0c27cdbSPing-Ke Shih 	rf_sipi_addr = &chip->rf_sipi_read_addr[rf_path];
733e0c27cdbSPing-Ke Shih 	rf_sipi_addr_a = &chip->rf_sipi_read_addr[RF_PATH_A];
734e0c27cdbSPing-Ke Shih 
735e0c27cdbSPing-Ke Shih 	addr &= 0xff;
736e0c27cdbSPing-Ke Shih 
737e0c27cdbSPing-Ke Shih 	val32 = rtw_read32(rtwdev, rf_sipi_addr->hssi_2);
738e0c27cdbSPing-Ke Shih 	val32 = (val32 & ~LSSI_READ_ADDR_MASK) | (addr << 23);
739e0c27cdbSPing-Ke Shih 	rtw_write32(rtwdev, rf_sipi_addr->hssi_2, val32);
740e0c27cdbSPing-Ke Shih 
741e0c27cdbSPing-Ke Shih 	/* toggle read edge of path A */
742e0c27cdbSPing-Ke Shih 	val32 = rtw_read32(rtwdev, rf_sipi_addr_a->hssi_2);
743e0c27cdbSPing-Ke Shih 	rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 & ~LSSI_READ_EDGE_MASK);
744e0c27cdbSPing-Ke Shih 	rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 | LSSI_READ_EDGE_MASK);
745e0c27cdbSPing-Ke Shih 
746e0c27cdbSPing-Ke Shih 	udelay(120);
747e0c27cdbSPing-Ke Shih 
748e0c27cdbSPing-Ke Shih 	en_pi = rtw_read32_mask(rtwdev, rf_sipi_addr->hssi_1, BIT(8));
749e0c27cdbSPing-Ke Shih 	r_addr = en_pi ? rf_sipi_addr->lssi_read_pi : rf_sipi_addr->lssi_read;
750e0c27cdbSPing-Ke Shih 
751e0c27cdbSPing-Ke Shih 	val32 = rtw_read32_mask(rtwdev, r_addr, LSSI_READ_DATA_MASK);
752e0c27cdbSPing-Ke Shih 
753e0c27cdbSPing-Ke Shih 	shift = __ffs(mask);
754e0c27cdbSPing-Ke Shih 
755e0c27cdbSPing-Ke Shih 	return (val32 & mask) >> shift;
756e0c27cdbSPing-Ke Shih }
757449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_read_rf_sipi);
758e0c27cdbSPing-Ke Shih 
759e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
760e3037485SYan-Hsuan Chuang 			       u32 addr, u32 mask, u32 data)
761e3037485SYan-Hsuan Chuang {
762e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
763e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
764e3037485SYan-Hsuan Chuang 	u32 *sipi_addr = chip->rf_sipi_addr;
765e3037485SYan-Hsuan Chuang 	u32 data_and_addr;
766e3037485SYan-Hsuan Chuang 	u32 old_data = 0;
767e3037485SYan-Hsuan Chuang 	u32 shift;
768e3037485SYan-Hsuan Chuang 
769e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
770e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
771e3037485SYan-Hsuan Chuang 		return false;
772e3037485SYan-Hsuan Chuang 	}
773e3037485SYan-Hsuan Chuang 
774e3037485SYan-Hsuan Chuang 	addr &= 0xff;
775e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
776e3037485SYan-Hsuan Chuang 
777e3037485SYan-Hsuan Chuang 	if (mask != RFREG_MASK) {
778e0c27cdbSPing-Ke Shih 		old_data = chip->ops->read_rf(rtwdev, rf_path, addr, RFREG_MASK);
779e3037485SYan-Hsuan Chuang 
780e3037485SYan-Hsuan Chuang 		if (old_data == INV_RF_DATA) {
781e3037485SYan-Hsuan Chuang 			rtw_err(rtwdev, "Write fail, rf is disabled\n");
782e3037485SYan-Hsuan Chuang 			return false;
783e3037485SYan-Hsuan Chuang 		}
784e3037485SYan-Hsuan Chuang 
785e3037485SYan-Hsuan Chuang 		shift = __ffs(mask);
786e3037485SYan-Hsuan Chuang 		data = ((old_data) & (~mask)) | (data << shift);
787e3037485SYan-Hsuan Chuang 	}
788e3037485SYan-Hsuan Chuang 
789e3037485SYan-Hsuan Chuang 	data_and_addr = ((addr << 20) | (data & 0x000fffff)) & 0x0fffffff;
790e3037485SYan-Hsuan Chuang 
791e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, sipi_addr[rf_path], data_and_addr);
792e3037485SYan-Hsuan Chuang 
793e3037485SYan-Hsuan Chuang 	udelay(13);
794e3037485SYan-Hsuan Chuang 
795e3037485SYan-Hsuan Chuang 	return true;
796e3037485SYan-Hsuan Chuang }
797449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_write_rf_reg_sipi);
798e3037485SYan-Hsuan Chuang 
799e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
800e3037485SYan-Hsuan Chuang 			  u32 addr, u32 mask, u32 data)
801e3037485SYan-Hsuan Chuang {
802e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
803e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
804e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
805e3037485SYan-Hsuan Chuang 	u32 direct_addr;
806e3037485SYan-Hsuan Chuang 
807e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
808e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
809e3037485SYan-Hsuan Chuang 		return false;
810e3037485SYan-Hsuan Chuang 	}
811e3037485SYan-Hsuan Chuang 
812e3037485SYan-Hsuan Chuang 	addr &= 0xff;
813e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
814e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
815e3037485SYan-Hsuan Chuang 
816e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, direct_addr, mask, data);
817e3037485SYan-Hsuan Chuang 
818e3037485SYan-Hsuan Chuang 	udelay(1);
819e3037485SYan-Hsuan Chuang 
820e3037485SYan-Hsuan Chuang 	return true;
821e3037485SYan-Hsuan Chuang }
822e3037485SYan-Hsuan Chuang 
823e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
824e3037485SYan-Hsuan Chuang 			      u32 addr, u32 mask, u32 data)
825e3037485SYan-Hsuan Chuang {
826e3037485SYan-Hsuan Chuang 	if (addr != 0x00)
827e3037485SYan-Hsuan Chuang 		return rtw_phy_write_rf_reg(rtwdev, rf_path, addr, mask, data);
828e3037485SYan-Hsuan Chuang 
829e3037485SYan-Hsuan Chuang 	return rtw_phy_write_rf_reg_sipi(rtwdev, rf_path, addr, mask, data);
830e3037485SYan-Hsuan Chuang }
831449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_write_rf_reg_mix);
832e3037485SYan-Hsuan Chuang 
833e3037485SYan-Hsuan Chuang void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg)
834e3037485SYan-Hsuan Chuang {
835e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
836e3037485SYan-Hsuan Chuang 	struct rtw_efuse *efuse = &rtwdev->efuse;
837e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond = {0};
838e3037485SYan-Hsuan Chuang 
839e3037485SYan-Hsuan Chuang 	cond.cut = hal->cut_version ? hal->cut_version : 15;
840e3037485SYan-Hsuan Chuang 	cond.pkg = pkg ? pkg : 15;
841e3037485SYan-Hsuan Chuang 	cond.plat = 0x04;
842e3037485SYan-Hsuan Chuang 	cond.rfe = efuse->rfe_option;
843e3037485SYan-Hsuan Chuang 
844e3037485SYan-Hsuan Chuang 	switch (rtw_hci_type(rtwdev)) {
845e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_USB:
846e3037485SYan-Hsuan Chuang 		cond.intf = INTF_USB;
847e3037485SYan-Hsuan Chuang 		break;
848e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_SDIO:
849e3037485SYan-Hsuan Chuang 		cond.intf = INTF_SDIO;
850e3037485SYan-Hsuan Chuang 		break;
851e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_PCIE:
852e3037485SYan-Hsuan Chuang 	default:
853e3037485SYan-Hsuan Chuang 		cond.intf = INTF_PCIE;
854e3037485SYan-Hsuan Chuang 		break;
855e3037485SYan-Hsuan Chuang 	}
856e3037485SYan-Hsuan Chuang 
857e3037485SYan-Hsuan Chuang 	hal->phy_cond = cond;
858e3037485SYan-Hsuan Chuang 
859e3037485SYan-Hsuan Chuang 	rtw_dbg(rtwdev, RTW_DBG_PHY, "phy cond=0x%08x\n", *((u32 *)&hal->phy_cond));
860e3037485SYan-Hsuan Chuang }
861e3037485SYan-Hsuan Chuang 
862e3037485SYan-Hsuan Chuang static bool check_positive(struct rtw_dev *rtwdev, struct rtw_phy_cond cond)
863e3037485SYan-Hsuan Chuang {
864e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
865e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond drv_cond = hal->phy_cond;
866e3037485SYan-Hsuan Chuang 
867e3037485SYan-Hsuan Chuang 	if (cond.cut && cond.cut != drv_cond.cut)
868e3037485SYan-Hsuan Chuang 		return false;
869e3037485SYan-Hsuan Chuang 
870e3037485SYan-Hsuan Chuang 	if (cond.pkg && cond.pkg != drv_cond.pkg)
871e3037485SYan-Hsuan Chuang 		return false;
872e3037485SYan-Hsuan Chuang 
873e3037485SYan-Hsuan Chuang 	if (cond.intf && cond.intf != drv_cond.intf)
874e3037485SYan-Hsuan Chuang 		return false;
875e3037485SYan-Hsuan Chuang 
876e3037485SYan-Hsuan Chuang 	if (cond.rfe != drv_cond.rfe)
877e3037485SYan-Hsuan Chuang 		return false;
878e3037485SYan-Hsuan Chuang 
879e3037485SYan-Hsuan Chuang 	return true;
880e3037485SYan-Hsuan Chuang }
881e3037485SYan-Hsuan Chuang 
882e3037485SYan-Hsuan Chuang void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
883e3037485SYan-Hsuan Chuang {
884e3037485SYan-Hsuan Chuang 	const union phy_table_tile *p = tbl->data;
885e3037485SYan-Hsuan Chuang 	const union phy_table_tile *end = p + tbl->size / 2;
886e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond pos_cond = {0};
887e3037485SYan-Hsuan Chuang 	bool is_matched = true, is_skipped = false;
888e3037485SYan-Hsuan Chuang 
889e3037485SYan-Hsuan Chuang 	BUILD_BUG_ON(sizeof(union phy_table_tile) != sizeof(struct phy_cfg_pair));
890e3037485SYan-Hsuan Chuang 
891e3037485SYan-Hsuan Chuang 	for (; p < end; p++) {
892e3037485SYan-Hsuan Chuang 		if (p->cond.pos) {
893e3037485SYan-Hsuan Chuang 			switch (p->cond.branch) {
894e3037485SYan-Hsuan Chuang 			case BRANCH_ENDIF:
895e3037485SYan-Hsuan Chuang 				is_matched = true;
896e3037485SYan-Hsuan Chuang 				is_skipped = false;
897e3037485SYan-Hsuan Chuang 				break;
898e3037485SYan-Hsuan Chuang 			case BRANCH_ELSE:
899e3037485SYan-Hsuan Chuang 				is_matched = is_skipped ? false : true;
900e3037485SYan-Hsuan Chuang 				break;
901e3037485SYan-Hsuan Chuang 			case BRANCH_IF:
902e3037485SYan-Hsuan Chuang 			case BRANCH_ELIF:
903e3037485SYan-Hsuan Chuang 			default:
904e3037485SYan-Hsuan Chuang 				pos_cond = p->cond;
905e3037485SYan-Hsuan Chuang 				break;
906e3037485SYan-Hsuan Chuang 			}
907e3037485SYan-Hsuan Chuang 		} else if (p->cond.neg) {
908e3037485SYan-Hsuan Chuang 			if (!is_skipped) {
909e3037485SYan-Hsuan Chuang 				if (check_positive(rtwdev, pos_cond)) {
910e3037485SYan-Hsuan Chuang 					is_matched = true;
911e3037485SYan-Hsuan Chuang 					is_skipped = true;
912e3037485SYan-Hsuan Chuang 				} else {
913e3037485SYan-Hsuan Chuang 					is_matched = false;
914e3037485SYan-Hsuan Chuang 					is_skipped = false;
915e3037485SYan-Hsuan Chuang 				}
916e3037485SYan-Hsuan Chuang 			} else {
917e3037485SYan-Hsuan Chuang 				is_matched = false;
918e3037485SYan-Hsuan Chuang 			}
919e3037485SYan-Hsuan Chuang 		} else if (is_matched) {
920e3037485SYan-Hsuan Chuang 			(*tbl->do_cfg)(rtwdev, tbl, p->cfg.addr, p->cfg.data);
921e3037485SYan-Hsuan Chuang 		}
922e3037485SYan-Hsuan Chuang 	}
923e3037485SYan-Hsuan Chuang }
924449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_phy_cond);
925e3037485SYan-Hsuan Chuang 
926e3037485SYan-Hsuan Chuang #define bcd_to_dec_pwr_by_rate(val, i) bcd2bin(val >> (i * 8))
927e3037485SYan-Hsuan Chuang 
928e3037485SYan-Hsuan Chuang static u8 tbl_to_dec_pwr_by_rate(struct rtw_dev *rtwdev, u32 hex, u8 i)
929e3037485SYan-Hsuan Chuang {
930e3037485SYan-Hsuan Chuang 	if (rtwdev->chip->is_pwr_by_rate_dec)
931e3037485SYan-Hsuan Chuang 		return bcd_to_dec_pwr_by_rate(hex, i);
932fa6dfe6bSYan-Hsuan Chuang 
933e3037485SYan-Hsuan Chuang 	return (hex >> (i * 8)) & 0xFF;
934e3037485SYan-Hsuan Chuang }
935e3037485SYan-Hsuan Chuang 
93643712199SYan-Hsuan Chuang static void
93743712199SYan-Hsuan Chuang rtw_phy_get_rate_values_of_txpwr_by_rate(struct rtw_dev *rtwdev,
93843712199SYan-Hsuan Chuang 					 u32 addr, u32 mask, u32 val, u8 *rate,
939e3037485SYan-Hsuan Chuang 					 u8 *pwr_by_rate, u8 *rate_num)
940e3037485SYan-Hsuan Chuang {
941e3037485SYan-Hsuan Chuang 	int i;
942e3037485SYan-Hsuan Chuang 
943e3037485SYan-Hsuan Chuang 	switch (addr) {
944e3037485SYan-Hsuan Chuang 	case 0xE00:
945e3037485SYan-Hsuan Chuang 	case 0x830:
946e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
947e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
948e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
949e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
950e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
951e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
952e3037485SYan-Hsuan Chuang 		*rate_num = 4;
953e3037485SYan-Hsuan Chuang 		break;
954e3037485SYan-Hsuan Chuang 	case 0xE04:
955e3037485SYan-Hsuan Chuang 	case 0x834:
956e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
957e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
958e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
959e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
960e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
961e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
962e3037485SYan-Hsuan Chuang 		*rate_num = 4;
963e3037485SYan-Hsuan Chuang 		break;
964e3037485SYan-Hsuan Chuang 	case 0xE08:
965e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
966e3037485SYan-Hsuan Chuang 		pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 1);
967e3037485SYan-Hsuan Chuang 		*rate_num = 1;
968e3037485SYan-Hsuan Chuang 		break;
969e3037485SYan-Hsuan Chuang 	case 0x86C:
970e3037485SYan-Hsuan Chuang 		if (mask == 0xffffff00) {
971e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE2M;
972e3037485SYan-Hsuan Chuang 			rate[1] = DESC_RATE5_5M;
973e3037485SYan-Hsuan Chuang 			rate[2] = DESC_RATE11M;
974e3037485SYan-Hsuan Chuang 			for (i = 1; i < 4; ++i)
975e3037485SYan-Hsuan Chuang 				pwr_by_rate[i - 1] =
976e3037485SYan-Hsuan Chuang 					tbl_to_dec_pwr_by_rate(rtwdev, val, i);
977e3037485SYan-Hsuan Chuang 			*rate_num = 3;
978e3037485SYan-Hsuan Chuang 		} else if (mask == 0x000000ff) {
979e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE11M;
980e3037485SYan-Hsuan Chuang 			pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 0);
981e3037485SYan-Hsuan Chuang 			*rate_num = 1;
982e3037485SYan-Hsuan Chuang 		}
983e3037485SYan-Hsuan Chuang 		break;
984e3037485SYan-Hsuan Chuang 	case 0xE10:
985e3037485SYan-Hsuan Chuang 	case 0x83C:
986e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
987e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
988e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
989e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
990e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
991e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
992e3037485SYan-Hsuan Chuang 		*rate_num = 4;
993e3037485SYan-Hsuan Chuang 		break;
994e3037485SYan-Hsuan Chuang 	case 0xE14:
995e3037485SYan-Hsuan Chuang 	case 0x848:
996e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
997e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
998e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
999e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
1000e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1001e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1002e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1003e3037485SYan-Hsuan Chuang 		break;
1004e3037485SYan-Hsuan Chuang 	case 0xE18:
1005e3037485SYan-Hsuan Chuang 	case 0x84C:
1006e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
1007e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
1008e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
1009e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
1010e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1011e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1012e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1013e3037485SYan-Hsuan Chuang 		break;
1014e3037485SYan-Hsuan Chuang 	case 0xE1C:
1015e3037485SYan-Hsuan Chuang 	case 0x868:
1016e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
1017e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
1018e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
1019e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
1020e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1021e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1022e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1023e3037485SYan-Hsuan Chuang 		break;
1024e3037485SYan-Hsuan Chuang 	case 0x838:
1025e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
1026e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
1027e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
1028e3037485SYan-Hsuan Chuang 		for (i = 1; i < 4; ++i)
1029e3037485SYan-Hsuan Chuang 			pwr_by_rate[i - 1] = tbl_to_dec_pwr_by_rate(rtwdev,
1030e3037485SYan-Hsuan Chuang 								    val, i);
1031e3037485SYan-Hsuan Chuang 		*rate_num = 3;
1032e3037485SYan-Hsuan Chuang 		break;
1033e3037485SYan-Hsuan Chuang 	case 0xC20:
1034e3037485SYan-Hsuan Chuang 	case 0xE20:
1035e3037485SYan-Hsuan Chuang 	case 0x1820:
1036e3037485SYan-Hsuan Chuang 	case 0x1A20:
1037e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
1038e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
1039e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
1040e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE11M;
1041e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1042e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1043e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1044e3037485SYan-Hsuan Chuang 		break;
1045e3037485SYan-Hsuan Chuang 	case 0xC24:
1046e3037485SYan-Hsuan Chuang 	case 0xE24:
1047e3037485SYan-Hsuan Chuang 	case 0x1824:
1048e3037485SYan-Hsuan Chuang 	case 0x1A24:
1049e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
1050e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
1051e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
1052e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
1053e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1054e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1055e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1056e3037485SYan-Hsuan Chuang 		break;
1057e3037485SYan-Hsuan Chuang 	case 0xC28:
1058e3037485SYan-Hsuan Chuang 	case 0xE28:
1059e3037485SYan-Hsuan Chuang 	case 0x1828:
1060e3037485SYan-Hsuan Chuang 	case 0x1A28:
1061e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
1062e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
1063e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
1064e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
1065e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1066e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1067e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1068e3037485SYan-Hsuan Chuang 		break;
1069e3037485SYan-Hsuan Chuang 	case 0xC2C:
1070e3037485SYan-Hsuan Chuang 	case 0xE2C:
1071e3037485SYan-Hsuan Chuang 	case 0x182C:
1072e3037485SYan-Hsuan Chuang 	case 0x1A2C:
1073e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
1074e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
1075e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
1076e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
1077e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1078e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1079e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1080e3037485SYan-Hsuan Chuang 		break;
1081e3037485SYan-Hsuan Chuang 	case 0xC30:
1082e3037485SYan-Hsuan Chuang 	case 0xE30:
1083e3037485SYan-Hsuan Chuang 	case 0x1830:
1084e3037485SYan-Hsuan Chuang 	case 0x1A30:
1085e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
1086e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
1087e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
1088e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
1089e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1090e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1091e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1092e3037485SYan-Hsuan Chuang 		break;
1093e3037485SYan-Hsuan Chuang 	case 0xC34:
1094e3037485SYan-Hsuan Chuang 	case 0xE34:
1095e3037485SYan-Hsuan Chuang 	case 0x1834:
1096e3037485SYan-Hsuan Chuang 	case 0x1A34:
1097e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
1098e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
1099e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
1100e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
1101e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1102e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1103e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1104e3037485SYan-Hsuan Chuang 		break;
1105e3037485SYan-Hsuan Chuang 	case 0xC38:
1106e3037485SYan-Hsuan Chuang 	case 0xE38:
1107e3037485SYan-Hsuan Chuang 	case 0x1838:
1108e3037485SYan-Hsuan Chuang 	case 0x1A38:
1109e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
1110e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
1111e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
1112e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
1113e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1114e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1115e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1116e3037485SYan-Hsuan Chuang 		break;
1117e3037485SYan-Hsuan Chuang 	case 0xC3C:
1118e3037485SYan-Hsuan Chuang 	case 0xE3C:
1119e3037485SYan-Hsuan Chuang 	case 0x183C:
1120e3037485SYan-Hsuan Chuang 	case 0x1A3C:
1121e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS0;
1122e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS1;
1123e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS2;
1124e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS3;
1125e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1126e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1127e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1128e3037485SYan-Hsuan Chuang 		break;
1129e3037485SYan-Hsuan Chuang 	case 0xC40:
1130e3037485SYan-Hsuan Chuang 	case 0xE40:
1131e3037485SYan-Hsuan Chuang 	case 0x1840:
1132e3037485SYan-Hsuan Chuang 	case 0x1A40:
1133e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS4;
1134e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS5;
1135e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS6;
1136e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS7;
1137e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1138e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1139e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1140e3037485SYan-Hsuan Chuang 		break;
1141e3037485SYan-Hsuan Chuang 	case 0xC44:
1142e3037485SYan-Hsuan Chuang 	case 0xE44:
1143e3037485SYan-Hsuan Chuang 	case 0x1844:
1144e3037485SYan-Hsuan Chuang 	case 0x1A44:
1145e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS8;
1146e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS9;
1147e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS0;
1148e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS1;
1149e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1150e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1151e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1152e3037485SYan-Hsuan Chuang 		break;
1153e3037485SYan-Hsuan Chuang 	case 0xC48:
1154e3037485SYan-Hsuan Chuang 	case 0xE48:
1155e3037485SYan-Hsuan Chuang 	case 0x1848:
1156e3037485SYan-Hsuan Chuang 	case 0x1A48:
1157e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS2;
1158e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS3;
1159e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS4;
1160e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS5;
1161e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1162e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1163e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1164e3037485SYan-Hsuan Chuang 		break;
1165e3037485SYan-Hsuan Chuang 	case 0xC4C:
1166e3037485SYan-Hsuan Chuang 	case 0xE4C:
1167e3037485SYan-Hsuan Chuang 	case 0x184C:
1168e3037485SYan-Hsuan Chuang 	case 0x1A4C:
1169e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS6;
1170e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS7;
1171e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS8;
1172e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS9;
1173e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1174e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1175e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1176e3037485SYan-Hsuan Chuang 		break;
1177e3037485SYan-Hsuan Chuang 	case 0xCD8:
1178e3037485SYan-Hsuan Chuang 	case 0xED8:
1179e3037485SYan-Hsuan Chuang 	case 0x18D8:
1180e3037485SYan-Hsuan Chuang 	case 0x1AD8:
1181e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS16;
1182e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS17;
1183e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS18;
1184e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS19;
1185e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1186e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1187e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1188e3037485SYan-Hsuan Chuang 		break;
1189e3037485SYan-Hsuan Chuang 	case 0xCDC:
1190e3037485SYan-Hsuan Chuang 	case 0xEDC:
1191e3037485SYan-Hsuan Chuang 	case 0x18DC:
1192e3037485SYan-Hsuan Chuang 	case 0x1ADC:
1193e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS20;
1194e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS21;
1195e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS22;
1196e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS23;
1197e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1198e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1199e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1200e3037485SYan-Hsuan Chuang 		break;
1201e3037485SYan-Hsuan Chuang 	case 0xCE0:
1202e3037485SYan-Hsuan Chuang 	case 0xEE0:
1203e3037485SYan-Hsuan Chuang 	case 0x18E0:
1204e3037485SYan-Hsuan Chuang 	case 0x1AE0:
1205e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS0;
1206e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS1;
1207e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS2;
1208e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS3;
1209e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1210e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1211e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1212e3037485SYan-Hsuan Chuang 		break;
1213e3037485SYan-Hsuan Chuang 	case 0xCE4:
1214e3037485SYan-Hsuan Chuang 	case 0xEE4:
1215e3037485SYan-Hsuan Chuang 	case 0x18E4:
1216e3037485SYan-Hsuan Chuang 	case 0x1AE4:
1217e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS4;
1218e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS5;
1219e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS6;
1220e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS7;
1221e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1222e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1223e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1224e3037485SYan-Hsuan Chuang 		break;
1225e3037485SYan-Hsuan Chuang 	case 0xCE8:
1226e3037485SYan-Hsuan Chuang 	case 0xEE8:
1227e3037485SYan-Hsuan Chuang 	case 0x18E8:
1228e3037485SYan-Hsuan Chuang 	case 0x1AE8:
1229e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS8;
1230e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS9;
1231e3037485SYan-Hsuan Chuang 		for (i = 0; i < 2; ++i)
1232e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1233e3037485SYan-Hsuan Chuang 		*rate_num = 2;
1234e3037485SYan-Hsuan Chuang 		break;
1235e3037485SYan-Hsuan Chuang 	default:
1236e3037485SYan-Hsuan Chuang 		rtw_warn(rtwdev, "invalid tx power index addr 0x%08x\n", addr);
1237e3037485SYan-Hsuan Chuang 		break;
1238e3037485SYan-Hsuan Chuang 	}
1239e3037485SYan-Hsuan Chuang }
1240e3037485SYan-Hsuan Chuang 
124143712199SYan-Hsuan Chuang static void rtw_phy_store_tx_power_by_rate(struct rtw_dev *rtwdev,
1242fa6dfe6bSYan-Hsuan Chuang 					   u32 band, u32 rfpath, u32 txnum,
1243e3037485SYan-Hsuan Chuang 					   u32 regaddr, u32 bitmask, u32 data)
1244e3037485SYan-Hsuan Chuang {
1245e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1246e3037485SYan-Hsuan Chuang 	u8 rate_num = 0;
1247e3037485SYan-Hsuan Chuang 	u8 rate;
1248e3037485SYan-Hsuan Chuang 	u8 rates[RTW_RF_PATH_MAX] = {0};
1249e3037485SYan-Hsuan Chuang 	s8 offset;
1250e3037485SYan-Hsuan Chuang 	s8 pwr_by_rate[RTW_RF_PATH_MAX] = {0};
1251e3037485SYan-Hsuan Chuang 	int i;
1252e3037485SYan-Hsuan Chuang 
125343712199SYan-Hsuan Chuang 	rtw_phy_get_rate_values_of_txpwr_by_rate(rtwdev, regaddr, bitmask, data,
1254e3037485SYan-Hsuan Chuang 						 rates, pwr_by_rate, &rate_num);
1255e3037485SYan-Hsuan Chuang 
1256e3037485SYan-Hsuan Chuang 	if (WARN_ON(rfpath >= RTW_RF_PATH_MAX ||
1257e3037485SYan-Hsuan Chuang 		    (band != PHY_BAND_2G && band != PHY_BAND_5G) ||
1258e3037485SYan-Hsuan Chuang 		    rate_num > RTW_RF_PATH_MAX))
1259e3037485SYan-Hsuan Chuang 		return;
1260e3037485SYan-Hsuan Chuang 
1261e3037485SYan-Hsuan Chuang 	for (i = 0; i < rate_num; i++) {
1262e3037485SYan-Hsuan Chuang 		offset = pwr_by_rate[i];
1263e3037485SYan-Hsuan Chuang 		rate = rates[i];
1264e3037485SYan-Hsuan Chuang 		if (band == PHY_BAND_2G)
1265e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[rfpath][rate] = offset;
1266e3037485SYan-Hsuan Chuang 		else if (band == PHY_BAND_5G)
1267e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[rfpath][rate] = offset;
1268e3037485SYan-Hsuan Chuang 		else
1269e3037485SYan-Hsuan Chuang 			continue;
1270e3037485SYan-Hsuan Chuang 	}
1271e3037485SYan-Hsuan Chuang }
1272e3037485SYan-Hsuan Chuang 
1273fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
1274fa6dfe6bSYan-Hsuan Chuang {
12750b8db87dSYan-Hsuan Chuang 	const struct rtw_phy_pg_cfg_pair *p = tbl->data;
12760b8db87dSYan-Hsuan Chuang 	const struct rtw_phy_pg_cfg_pair *end = p + tbl->size;
1277fa6dfe6bSYan-Hsuan Chuang 
1278fa6dfe6bSYan-Hsuan Chuang 	for (; p < end; p++) {
1279fa6dfe6bSYan-Hsuan Chuang 		if (p->addr == 0xfe || p->addr == 0xffe) {
1280fa6dfe6bSYan-Hsuan Chuang 			msleep(50);
1281fa6dfe6bSYan-Hsuan Chuang 			continue;
1282fa6dfe6bSYan-Hsuan Chuang 		}
128343712199SYan-Hsuan Chuang 		rtw_phy_store_tx_power_by_rate(rtwdev, p->band, p->rf_path,
1284fa6dfe6bSYan-Hsuan Chuang 					       p->tx_num, p->addr, p->bitmask,
1285fa6dfe6bSYan-Hsuan Chuang 					       p->data);
1286fa6dfe6bSYan-Hsuan Chuang 	}
1287fa6dfe6bSYan-Hsuan Chuang }
1288449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_bb_pg);
1289fa6dfe6bSYan-Hsuan Chuang 
1290fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_channel_idx_5g[RTW_MAX_CHANNEL_NUM_5G] = {
1291fa6dfe6bSYan-Hsuan Chuang 	36,  38,  40,  42,  44,  46,  48, /* Band 1 */
1292fa6dfe6bSYan-Hsuan Chuang 	52,  54,  56,  58,  60,  62,  64, /* Band 2 */
1293fa6dfe6bSYan-Hsuan Chuang 	100, 102, 104, 106, 108, 110, 112, /* Band 3 */
1294fa6dfe6bSYan-Hsuan Chuang 	116, 118, 120, 122, 124, 126, 128, /* Band 3 */
1295fa6dfe6bSYan-Hsuan Chuang 	132, 134, 136, 138, 140, 142, 144, /* Band 3 */
1296fa6dfe6bSYan-Hsuan Chuang 	149, 151, 153, 155, 157, 159, 161, /* Band 4 */
1297fa6dfe6bSYan-Hsuan Chuang 	165, 167, 169, 171, 173, 175, 177}; /* Band 4 */
1298fa6dfe6bSYan-Hsuan Chuang 
1299fa6dfe6bSYan-Hsuan Chuang static int rtw_channel_to_idx(u8 band, u8 channel)
1300fa6dfe6bSYan-Hsuan Chuang {
1301fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
1302fa6dfe6bSYan-Hsuan Chuang 	u8 n_channel;
1303fa6dfe6bSYan-Hsuan Chuang 
1304fa6dfe6bSYan-Hsuan Chuang 	if (band == PHY_BAND_2G) {
1305fa6dfe6bSYan-Hsuan Chuang 		ch_idx = channel - 1;
1306fa6dfe6bSYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_2G;
1307fa6dfe6bSYan-Hsuan Chuang 	} else if (band == PHY_BAND_5G) {
1308fa6dfe6bSYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_5G;
1309fa6dfe6bSYan-Hsuan Chuang 		for (ch_idx = 0; ch_idx < n_channel; ch_idx++)
1310fa6dfe6bSYan-Hsuan Chuang 			if (rtw_channel_idx_5g[ch_idx] == channel)
1311fa6dfe6bSYan-Hsuan Chuang 				break;
1312fa6dfe6bSYan-Hsuan Chuang 	} else {
1313fa6dfe6bSYan-Hsuan Chuang 		return -1;
1314fa6dfe6bSYan-Hsuan Chuang 	}
1315fa6dfe6bSYan-Hsuan Chuang 
1316fa6dfe6bSYan-Hsuan Chuang 	if (ch_idx >= n_channel)
1317fa6dfe6bSYan-Hsuan Chuang 		return -1;
1318fa6dfe6bSYan-Hsuan Chuang 
1319fa6dfe6bSYan-Hsuan Chuang 	return ch_idx;
1320fa6dfe6bSYan-Hsuan Chuang }
1321fa6dfe6bSYan-Hsuan Chuang 
132243712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_limit(struct rtw_dev *rtwdev, u8 regd, u8 band,
1323fa6dfe6bSYan-Hsuan Chuang 				       u8 bw, u8 rs, u8 ch, s8 pwr_limit)
1324fa6dfe6bSYan-Hsuan Chuang {
1325fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
13260d350f0aSTzu-En Huang 	u8 max_power_index = rtwdev->chip->max_power_index;
1327adf3c676SYan-Hsuan Chuang 	s8 ww;
1328fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
1329fa6dfe6bSYan-Hsuan Chuang 
1330fa6dfe6bSYan-Hsuan Chuang 	pwr_limit = clamp_t(s8, pwr_limit,
13310d350f0aSTzu-En Huang 			    -max_power_index, max_power_index);
1332fa6dfe6bSYan-Hsuan Chuang 	ch_idx = rtw_channel_to_idx(band, ch);
1333fa6dfe6bSYan-Hsuan Chuang 
1334fa6dfe6bSYan-Hsuan Chuang 	if (regd >= RTW_REGD_MAX || bw >= RTW_CHANNEL_WIDTH_MAX ||
1335fa6dfe6bSYan-Hsuan Chuang 	    rs >= RTW_RATE_SECTION_MAX || ch_idx < 0) {
1336fa6dfe6bSYan-Hsuan Chuang 		WARN(1,
1337fa6dfe6bSYan-Hsuan Chuang 		     "wrong txpwr_lmt regd=%u, band=%u bw=%u, rs=%u, ch_idx=%u, pwr_limit=%d\n",
1338fa6dfe6bSYan-Hsuan Chuang 		     regd, band, bw, rs, ch_idx, pwr_limit);
1339fa6dfe6bSYan-Hsuan Chuang 		return;
1340fa6dfe6bSYan-Hsuan Chuang 	}
1341fa6dfe6bSYan-Hsuan Chuang 
1342adf3c676SYan-Hsuan Chuang 	if (band == PHY_BAND_2G) {
1343fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch_idx] = pwr_limit;
1344adf3c676SYan-Hsuan Chuang 		ww = hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx];
1345adf3c676SYan-Hsuan Chuang 		ww = min_t(s8, ww, pwr_limit);
1346adf3c676SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx] = ww;
1347adf3c676SYan-Hsuan Chuang 	} else if (band == PHY_BAND_5G) {
1348fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch_idx] = pwr_limit;
1349adf3c676SYan-Hsuan Chuang 		ww = hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx];
1350adf3c676SYan-Hsuan Chuang 		ww = min_t(s8, ww, pwr_limit);
1351adf3c676SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx] = ww;
1352adf3c676SYan-Hsuan Chuang 	}
1353fa6dfe6bSYan-Hsuan Chuang }
1354fa6dfe6bSYan-Hsuan Chuang 
135593f68a86SZong-Zhe Yang /* cross-reference 5G power limits if values are not assigned */
135693f68a86SZong-Zhe Yang static void
135793f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt(struct rtw_dev *rtwdev, u8 regd,
135893f68a86SZong-Zhe Yang 		      u8 bw, u8 ch_idx, u8 rs_ht, u8 rs_vht)
135993f68a86SZong-Zhe Yang {
136093f68a86SZong-Zhe Yang 	struct rtw_hal *hal = &rtwdev->hal;
13610d350f0aSTzu-En Huang 	u8 max_power_index = rtwdev->chip->max_power_index;
136293f68a86SZong-Zhe Yang 	s8 lmt_ht = hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx];
136393f68a86SZong-Zhe Yang 	s8 lmt_vht = hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx];
136493f68a86SZong-Zhe Yang 
136593f68a86SZong-Zhe Yang 	if (lmt_ht == lmt_vht)
136693f68a86SZong-Zhe Yang 		return;
136793f68a86SZong-Zhe Yang 
13680d350f0aSTzu-En Huang 	if (lmt_ht == max_power_index)
136993f68a86SZong-Zhe Yang 		hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx] = lmt_vht;
137093f68a86SZong-Zhe Yang 
13710d350f0aSTzu-En Huang 	else if (lmt_vht == max_power_index)
137293f68a86SZong-Zhe Yang 		hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx] = lmt_ht;
137393f68a86SZong-Zhe Yang }
137493f68a86SZong-Zhe Yang 
137593f68a86SZong-Zhe Yang /* cross-reference power limits for ht and vht */
137693f68a86SZong-Zhe Yang static void
137793f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_rs(struct rtw_dev *rtwdev, u8 regd, u8 bw, u8 ch_idx)
137893f68a86SZong-Zhe Yang {
137993f68a86SZong-Zhe Yang 	u8 rs_idx, rs_ht, rs_vht;
138093f68a86SZong-Zhe Yang 	u8 rs_cmp[2][2] = {{RTW_RATE_SECTION_HT_1S, RTW_RATE_SECTION_VHT_1S},
138193f68a86SZong-Zhe Yang 			   {RTW_RATE_SECTION_HT_2S, RTW_RATE_SECTION_VHT_2S} };
138293f68a86SZong-Zhe Yang 
138393f68a86SZong-Zhe Yang 	for (rs_idx = 0; rs_idx < 2; rs_idx++) {
138493f68a86SZong-Zhe Yang 		rs_ht = rs_cmp[rs_idx][0];
138593f68a86SZong-Zhe Yang 		rs_vht = rs_cmp[rs_idx][1];
138693f68a86SZong-Zhe Yang 
138793f68a86SZong-Zhe Yang 		rtw_xref_5g_txpwr_lmt(rtwdev, regd, bw, ch_idx, rs_ht, rs_vht);
138893f68a86SZong-Zhe Yang 	}
138993f68a86SZong-Zhe Yang }
139093f68a86SZong-Zhe Yang 
139193f68a86SZong-Zhe Yang /* cross-reference power limits for 5G channels */
139293f68a86SZong-Zhe Yang static void
139393f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt_by_ch(struct rtw_dev *rtwdev, u8 regd, u8 bw)
139493f68a86SZong-Zhe Yang {
139593f68a86SZong-Zhe Yang 	u8 ch_idx;
139693f68a86SZong-Zhe Yang 
139793f68a86SZong-Zhe Yang 	for (ch_idx = 0; ch_idx < RTW_MAX_CHANNEL_NUM_5G; ch_idx++)
139893f68a86SZong-Zhe Yang 		rtw_xref_txpwr_lmt_by_rs(rtwdev, regd, bw, ch_idx);
139993f68a86SZong-Zhe Yang }
140093f68a86SZong-Zhe Yang 
140193f68a86SZong-Zhe Yang /* cross-reference power limits for 20/40M bandwidth */
140293f68a86SZong-Zhe Yang static void
140393f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_bw(struct rtw_dev *rtwdev, u8 regd)
140493f68a86SZong-Zhe Yang {
140593f68a86SZong-Zhe Yang 	u8 bw;
140693f68a86SZong-Zhe Yang 
140793f68a86SZong-Zhe Yang 	for (bw = RTW_CHANNEL_WIDTH_20; bw <= RTW_CHANNEL_WIDTH_40; bw++)
140893f68a86SZong-Zhe Yang 		rtw_xref_5g_txpwr_lmt_by_ch(rtwdev, regd, bw);
140993f68a86SZong-Zhe Yang }
141093f68a86SZong-Zhe Yang 
141193f68a86SZong-Zhe Yang /* cross-reference power limits */
141293f68a86SZong-Zhe Yang static void rtw_xref_txpwr_lmt(struct rtw_dev *rtwdev)
141393f68a86SZong-Zhe Yang {
141493f68a86SZong-Zhe Yang 	u8 regd;
141593f68a86SZong-Zhe Yang 
141693f68a86SZong-Zhe Yang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
141793f68a86SZong-Zhe Yang 		rtw_xref_txpwr_lmt_by_bw(rtwdev, regd);
141893f68a86SZong-Zhe Yang }
141993f68a86SZong-Zhe Yang 
1420fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev,
1421fa6dfe6bSYan-Hsuan Chuang 			     const struct rtw_table *tbl)
1422fa6dfe6bSYan-Hsuan Chuang {
14233457f86dSBrian Norris 	const struct rtw_txpwr_lmt_cfg_pair *p = tbl->data;
14243457f86dSBrian Norris 	const struct rtw_txpwr_lmt_cfg_pair *end = p + tbl->size;
1425fa6dfe6bSYan-Hsuan Chuang 
1426fa6dfe6bSYan-Hsuan Chuang 	for (; p < end; p++) {
142743712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_limit(rtwdev, p->regd, p->band,
142843712199SYan-Hsuan Chuang 					   p->bw, p->rs, p->ch, p->txpwr_lmt);
1429fa6dfe6bSYan-Hsuan Chuang 	}
143093f68a86SZong-Zhe Yang 
143193f68a86SZong-Zhe Yang 	rtw_xref_txpwr_lmt(rtwdev);
1432fa6dfe6bSYan-Hsuan Chuang }
1433449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_txpwr_lmt);
1434fa6dfe6bSYan-Hsuan Chuang 
1435fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1436fa6dfe6bSYan-Hsuan Chuang 		     u32 addr, u32 data)
1437fa6dfe6bSYan-Hsuan Chuang {
1438fa6dfe6bSYan-Hsuan Chuang 	rtw_write8(rtwdev, addr, data);
1439fa6dfe6bSYan-Hsuan Chuang }
1440449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_mac);
1441fa6dfe6bSYan-Hsuan Chuang 
1442fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1443fa6dfe6bSYan-Hsuan Chuang 		     u32 addr, u32 data)
1444fa6dfe6bSYan-Hsuan Chuang {
1445fa6dfe6bSYan-Hsuan Chuang 	rtw_write32(rtwdev, addr, data);
1446fa6dfe6bSYan-Hsuan Chuang }
1447449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_agc);
1448fa6dfe6bSYan-Hsuan Chuang 
1449fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1450fa6dfe6bSYan-Hsuan Chuang 		    u32 addr, u32 data)
1451fa6dfe6bSYan-Hsuan Chuang {
1452fa6dfe6bSYan-Hsuan Chuang 	if (addr == 0xfe)
1453fa6dfe6bSYan-Hsuan Chuang 		msleep(50);
1454fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfd)
1455fa6dfe6bSYan-Hsuan Chuang 		mdelay(5);
1456fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfc)
1457fa6dfe6bSYan-Hsuan Chuang 		mdelay(1);
1458fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfb)
1459fa6dfe6bSYan-Hsuan Chuang 		usleep_range(50, 60);
1460fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfa)
1461fa6dfe6bSYan-Hsuan Chuang 		udelay(5);
1462fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xf9)
1463fa6dfe6bSYan-Hsuan Chuang 		udelay(1);
1464fa6dfe6bSYan-Hsuan Chuang 	else
1465fa6dfe6bSYan-Hsuan Chuang 		rtw_write32(rtwdev, addr, data);
1466fa6dfe6bSYan-Hsuan Chuang }
1467449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_bb);
1468fa6dfe6bSYan-Hsuan Chuang 
1469fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1470fa6dfe6bSYan-Hsuan Chuang 		    u32 addr, u32 data)
1471fa6dfe6bSYan-Hsuan Chuang {
1472fa6dfe6bSYan-Hsuan Chuang 	if (addr == 0xffe) {
1473fa6dfe6bSYan-Hsuan Chuang 		msleep(50);
1474fa6dfe6bSYan-Hsuan Chuang 	} else if (addr == 0xfe) {
1475fa6dfe6bSYan-Hsuan Chuang 		usleep_range(100, 110);
1476fa6dfe6bSYan-Hsuan Chuang 	} else {
1477fa6dfe6bSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, tbl->rf_path, addr, RFREG_MASK, data);
1478fa6dfe6bSYan-Hsuan Chuang 		udelay(1);
1479fa6dfe6bSYan-Hsuan Chuang 	}
1480fa6dfe6bSYan-Hsuan Chuang }
1481449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_rf);
1482fa6dfe6bSYan-Hsuan Chuang 
1483fa6dfe6bSYan-Hsuan Chuang static void rtw_load_rfk_table(struct rtw_dev *rtwdev)
1484fa6dfe6bSYan-Hsuan Chuang {
1485fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
14865227c2eeSTzu-En Huang 	struct rtw_dpk_info *dpk_info = &rtwdev->dm_info.dpk_info;
1487fa6dfe6bSYan-Hsuan Chuang 
1488fa6dfe6bSYan-Hsuan Chuang 	if (!chip->rfk_init_tbl)
1489fa6dfe6bSYan-Hsuan Chuang 		return;
1490fa6dfe6bSYan-Hsuan Chuang 
14915227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1e24, BIT(17), 0x1);
14925227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(28), 0x1);
14935227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(29), 0x1);
14945227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(30), 0x1);
14955227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(31), 0x0);
14965227c2eeSTzu-En Huang 
1497fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->rfk_init_tbl);
14985227c2eeSTzu-En Huang 
1499891984bcSzhengbin 	dpk_info->is_dpk_pwr_on = true;
1500fa6dfe6bSYan-Hsuan Chuang }
1501fa6dfe6bSYan-Hsuan Chuang 
1502fa6dfe6bSYan-Hsuan Chuang void rtw_phy_load_tables(struct rtw_dev *rtwdev)
1503fa6dfe6bSYan-Hsuan Chuang {
1504fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1505fa6dfe6bSYan-Hsuan Chuang 	u8 rf_path;
1506fa6dfe6bSYan-Hsuan Chuang 
1507fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->mac_tbl);
1508fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->bb_tbl);
1509fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->agc_tbl);
1510fa6dfe6bSYan-Hsuan Chuang 	rtw_load_rfk_table(rtwdev);
1511fa6dfe6bSYan-Hsuan Chuang 
1512fa6dfe6bSYan-Hsuan Chuang 	for (rf_path = 0; rf_path < rtwdev->hal.rf_path_num; rf_path++) {
1513fa6dfe6bSYan-Hsuan Chuang 		const struct rtw_table *tbl;
1514fa6dfe6bSYan-Hsuan Chuang 
1515fa6dfe6bSYan-Hsuan Chuang 		tbl = chip->rf_tbl[rf_path];
1516fa6dfe6bSYan-Hsuan Chuang 		rtw_load_table(rtwdev, tbl);
1517fa6dfe6bSYan-Hsuan Chuang 	}
1518fa6dfe6bSYan-Hsuan Chuang }
1519449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_load_tables);
1520fa6dfe6bSYan-Hsuan Chuang 
1521fa6dfe6bSYan-Hsuan Chuang static u8 rtw_get_channel_group(u8 channel)
1522fa6dfe6bSYan-Hsuan Chuang {
1523fa6dfe6bSYan-Hsuan Chuang 	switch (channel) {
1524fa6dfe6bSYan-Hsuan Chuang 	default:
1525fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
15265466aff8SGustavo A. R. Silva 		fallthrough;
1527fa6dfe6bSYan-Hsuan Chuang 	case 1:
1528fa6dfe6bSYan-Hsuan Chuang 	case 2:
1529fa6dfe6bSYan-Hsuan Chuang 	case 36:
1530fa6dfe6bSYan-Hsuan Chuang 	case 38:
1531fa6dfe6bSYan-Hsuan Chuang 	case 40:
1532fa6dfe6bSYan-Hsuan Chuang 	case 42:
1533fa6dfe6bSYan-Hsuan Chuang 		return 0;
1534fa6dfe6bSYan-Hsuan Chuang 	case 3:
1535fa6dfe6bSYan-Hsuan Chuang 	case 4:
1536fa6dfe6bSYan-Hsuan Chuang 	case 5:
1537fa6dfe6bSYan-Hsuan Chuang 	case 44:
1538fa6dfe6bSYan-Hsuan Chuang 	case 46:
1539fa6dfe6bSYan-Hsuan Chuang 	case 48:
1540fa6dfe6bSYan-Hsuan Chuang 	case 50:
1541fa6dfe6bSYan-Hsuan Chuang 		return 1;
1542fa6dfe6bSYan-Hsuan Chuang 	case 6:
1543fa6dfe6bSYan-Hsuan Chuang 	case 7:
1544fa6dfe6bSYan-Hsuan Chuang 	case 8:
1545fa6dfe6bSYan-Hsuan Chuang 	case 52:
1546fa6dfe6bSYan-Hsuan Chuang 	case 54:
1547fa6dfe6bSYan-Hsuan Chuang 	case 56:
1548fa6dfe6bSYan-Hsuan Chuang 	case 58:
1549fa6dfe6bSYan-Hsuan Chuang 		return 2;
1550fa6dfe6bSYan-Hsuan Chuang 	case 9:
1551fa6dfe6bSYan-Hsuan Chuang 	case 10:
1552fa6dfe6bSYan-Hsuan Chuang 	case 11:
1553fa6dfe6bSYan-Hsuan Chuang 	case 60:
1554fa6dfe6bSYan-Hsuan Chuang 	case 62:
1555fa6dfe6bSYan-Hsuan Chuang 	case 64:
1556fa6dfe6bSYan-Hsuan Chuang 		return 3;
1557fa6dfe6bSYan-Hsuan Chuang 	case 12:
1558fa6dfe6bSYan-Hsuan Chuang 	case 13:
1559fa6dfe6bSYan-Hsuan Chuang 	case 100:
1560fa6dfe6bSYan-Hsuan Chuang 	case 102:
1561fa6dfe6bSYan-Hsuan Chuang 	case 104:
1562fa6dfe6bSYan-Hsuan Chuang 	case 106:
1563fa6dfe6bSYan-Hsuan Chuang 		return 4;
1564fa6dfe6bSYan-Hsuan Chuang 	case 14:
1565fa6dfe6bSYan-Hsuan Chuang 	case 108:
1566fa6dfe6bSYan-Hsuan Chuang 	case 110:
1567fa6dfe6bSYan-Hsuan Chuang 	case 112:
1568fa6dfe6bSYan-Hsuan Chuang 	case 114:
1569fa6dfe6bSYan-Hsuan Chuang 		return 5;
1570fa6dfe6bSYan-Hsuan Chuang 	case 116:
1571fa6dfe6bSYan-Hsuan Chuang 	case 118:
1572fa6dfe6bSYan-Hsuan Chuang 	case 120:
1573fa6dfe6bSYan-Hsuan Chuang 	case 122:
1574fa6dfe6bSYan-Hsuan Chuang 		return 6;
1575fa6dfe6bSYan-Hsuan Chuang 	case 124:
1576fa6dfe6bSYan-Hsuan Chuang 	case 126:
1577fa6dfe6bSYan-Hsuan Chuang 	case 128:
1578fa6dfe6bSYan-Hsuan Chuang 	case 130:
1579fa6dfe6bSYan-Hsuan Chuang 		return 7;
1580fa6dfe6bSYan-Hsuan Chuang 	case 132:
1581fa6dfe6bSYan-Hsuan Chuang 	case 134:
1582fa6dfe6bSYan-Hsuan Chuang 	case 136:
1583fa6dfe6bSYan-Hsuan Chuang 	case 138:
1584fa6dfe6bSYan-Hsuan Chuang 		return 8;
1585fa6dfe6bSYan-Hsuan Chuang 	case 140:
1586fa6dfe6bSYan-Hsuan Chuang 	case 142:
1587fa6dfe6bSYan-Hsuan Chuang 	case 144:
1588fa6dfe6bSYan-Hsuan Chuang 		return 9;
1589fa6dfe6bSYan-Hsuan Chuang 	case 149:
1590fa6dfe6bSYan-Hsuan Chuang 	case 151:
1591fa6dfe6bSYan-Hsuan Chuang 	case 153:
1592fa6dfe6bSYan-Hsuan Chuang 	case 155:
1593fa6dfe6bSYan-Hsuan Chuang 		return 10;
1594fa6dfe6bSYan-Hsuan Chuang 	case 157:
1595fa6dfe6bSYan-Hsuan Chuang 	case 159:
1596fa6dfe6bSYan-Hsuan Chuang 	case 161:
1597fa6dfe6bSYan-Hsuan Chuang 		return 11;
1598fa6dfe6bSYan-Hsuan Chuang 	case 165:
1599fa6dfe6bSYan-Hsuan Chuang 	case 167:
1600fa6dfe6bSYan-Hsuan Chuang 	case 169:
1601fa6dfe6bSYan-Hsuan Chuang 	case 171:
1602fa6dfe6bSYan-Hsuan Chuang 		return 12;
1603fa6dfe6bSYan-Hsuan Chuang 	case 173:
1604fa6dfe6bSYan-Hsuan Chuang 	case 175:
1605fa6dfe6bSYan-Hsuan Chuang 	case 177:
1606fa6dfe6bSYan-Hsuan Chuang 		return 13;
1607fa6dfe6bSYan-Hsuan Chuang 	}
1608fa6dfe6bSYan-Hsuan Chuang }
1609fa6dfe6bSYan-Hsuan Chuang 
16105227c2eeSTzu-En Huang static s8 rtw_phy_get_dis_dpd_by_rate_diff(struct rtw_dev *rtwdev, u16 rate)
16115227c2eeSTzu-En Huang {
16125227c2eeSTzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
16135227c2eeSTzu-En Huang 	s8 dpd_diff = 0;
16145227c2eeSTzu-En Huang 
16155227c2eeSTzu-En Huang 	if (!chip->en_dis_dpd)
16165227c2eeSTzu-En Huang 		return 0;
16175227c2eeSTzu-En Huang 
16185227c2eeSTzu-En Huang #define RTW_DPD_RATE_CHECK(_rate)					\
16195227c2eeSTzu-En Huang 	case DESC_RATE ## _rate:					\
16205227c2eeSTzu-En Huang 	if (DIS_DPD_RATE ## _rate & chip->dpd_ratemask)			\
16215227c2eeSTzu-En Huang 		dpd_diff = -6 * chip->txgi_factor;			\
16225227c2eeSTzu-En Huang 	break
16235227c2eeSTzu-En Huang 
16245227c2eeSTzu-En Huang 	switch (rate) {
16255227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(6M);
16265227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(9M);
16275227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS0);
16285227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS1);
16295227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS8);
16305227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS9);
16315227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT1SS_MCS0);
16325227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT1SS_MCS1);
16335227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT2SS_MCS0);
16345227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT2SS_MCS1);
16355227c2eeSTzu-En Huang 	}
16365227c2eeSTzu-En Huang #undef RTW_DPD_RATE_CHECK
16375227c2eeSTzu-En Huang 
16385227c2eeSTzu-En Huang 	return dpd_diff;
16395227c2eeSTzu-En Huang }
16405227c2eeSTzu-En Huang 
164143712199SYan-Hsuan Chuang static u8 rtw_phy_get_2g_tx_power_index(struct rtw_dev *rtwdev,
1642fa6dfe6bSYan-Hsuan Chuang 					struct rtw_2g_txpwr_idx *pwr_idx_2g,
1643fa6dfe6bSYan-Hsuan Chuang 					enum rtw_bandwidth bandwidth,
1644fa6dfe6bSYan-Hsuan Chuang 					u8 rate, u8 group)
1645fa6dfe6bSYan-Hsuan Chuang {
1646fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1647fa6dfe6bSYan-Hsuan Chuang 	u8 tx_power;
1648fa6dfe6bSYan-Hsuan Chuang 	bool mcs_rate;
1649fa6dfe6bSYan-Hsuan Chuang 	bool above_2ss;
1650fa6dfe6bSYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1651fa6dfe6bSYan-Hsuan Chuang 
1652fa6dfe6bSYan-Hsuan Chuang 	if (rate <= DESC_RATE11M)
1653fa6dfe6bSYan-Hsuan Chuang 		tx_power = pwr_idx_2g->cck_base[group];
1654fa6dfe6bSYan-Hsuan Chuang 	else
1655fa6dfe6bSYan-Hsuan Chuang 		tx_power = pwr_idx_2g->bw40_base[group];
1656fa6dfe6bSYan-Hsuan Chuang 
1657fa6dfe6bSYan-Hsuan Chuang 	if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1658fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.ofdm * factor;
1659fa6dfe6bSYan-Hsuan Chuang 
1660fa6dfe6bSYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1661fa6dfe6bSYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1662fa6dfe6bSYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1663fa6dfe6bSYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1664fa6dfe6bSYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1665fa6dfe6bSYan-Hsuan Chuang 
1666fa6dfe6bSYan-Hsuan Chuang 	if (!mcs_rate)
1667fa6dfe6bSYan-Hsuan Chuang 		return tx_power;
1668fa6dfe6bSYan-Hsuan Chuang 
1669fa6dfe6bSYan-Hsuan Chuang 	switch (bandwidth) {
1670fa6dfe6bSYan-Hsuan Chuang 	default:
1671fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
16725466aff8SGustavo A. R. Silva 		fallthrough;
1673fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1674fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.bw20 * factor;
1675fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1676fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw20 * factor;
1677fa6dfe6bSYan-Hsuan Chuang 		break;
1678fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1679fa6dfe6bSYan-Hsuan Chuang 		/* bw40 is the base power */
1680fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1681fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw40 * factor;
1682fa6dfe6bSYan-Hsuan Chuang 		break;
1683fa6dfe6bSYan-Hsuan Chuang 	}
1684fa6dfe6bSYan-Hsuan Chuang 
1685fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1686fa6dfe6bSYan-Hsuan Chuang }
1687fa6dfe6bSYan-Hsuan Chuang 
168843712199SYan-Hsuan Chuang static u8 rtw_phy_get_5g_tx_power_index(struct rtw_dev *rtwdev,
1689fa6dfe6bSYan-Hsuan Chuang 					struct rtw_5g_txpwr_idx *pwr_idx_5g,
1690fa6dfe6bSYan-Hsuan Chuang 					enum rtw_bandwidth bandwidth,
1691fa6dfe6bSYan-Hsuan Chuang 					u8 rate, u8 group)
1692fa6dfe6bSYan-Hsuan Chuang {
1693fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1694fa6dfe6bSYan-Hsuan Chuang 	u8 tx_power;
1695fa6dfe6bSYan-Hsuan Chuang 	u8 upper, lower;
1696fa6dfe6bSYan-Hsuan Chuang 	bool mcs_rate;
1697fa6dfe6bSYan-Hsuan Chuang 	bool above_2ss;
1698fa6dfe6bSYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1699fa6dfe6bSYan-Hsuan Chuang 
1700fa6dfe6bSYan-Hsuan Chuang 	tx_power = pwr_idx_5g->bw40_base[group];
1701fa6dfe6bSYan-Hsuan Chuang 
1702fa6dfe6bSYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1703fa6dfe6bSYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1704fa6dfe6bSYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1705fa6dfe6bSYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1706fa6dfe6bSYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1707fa6dfe6bSYan-Hsuan Chuang 
1708fa6dfe6bSYan-Hsuan Chuang 	if (!mcs_rate) {
1709fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.ofdm * factor;
1710fa6dfe6bSYan-Hsuan Chuang 		return tx_power;
1711fa6dfe6bSYan-Hsuan Chuang 	}
1712fa6dfe6bSYan-Hsuan Chuang 
1713fa6dfe6bSYan-Hsuan Chuang 	switch (bandwidth) {
1714fa6dfe6bSYan-Hsuan Chuang 	default:
1715fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
17165466aff8SGustavo A. R. Silva 		fallthrough;
1717fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1718fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.bw20 * factor;
1719fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1720fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw20 * factor;
1721fa6dfe6bSYan-Hsuan Chuang 		break;
1722fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1723fa6dfe6bSYan-Hsuan Chuang 		/* bw40 is the base power */
1724fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1725fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw40 * factor;
1726fa6dfe6bSYan-Hsuan Chuang 		break;
1727fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_80:
1728fa6dfe6bSYan-Hsuan Chuang 		/* the base idx of bw80 is the average of bw40+/bw40- */
1729fa6dfe6bSYan-Hsuan Chuang 		lower = pwr_idx_5g->bw40_base[group];
1730fa6dfe6bSYan-Hsuan Chuang 		upper = pwr_idx_5g->bw40_base[group + 1];
1731fa6dfe6bSYan-Hsuan Chuang 
1732fa6dfe6bSYan-Hsuan Chuang 		tx_power = (lower + upper) / 2;
1733fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->vht_1s_diff.bw80 * factor;
1734fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1735fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->vht_2s_diff.bw80 * factor;
1736fa6dfe6bSYan-Hsuan Chuang 		break;
1737fa6dfe6bSYan-Hsuan Chuang 	}
1738fa6dfe6bSYan-Hsuan Chuang 
1739fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1740fa6dfe6bSYan-Hsuan Chuang }
1741fa6dfe6bSYan-Hsuan Chuang 
174243712199SYan-Hsuan Chuang static s8 rtw_phy_get_tx_power_limit(struct rtw_dev *rtwdev, u8 band,
1743fa6dfe6bSYan-Hsuan Chuang 				     enum rtw_bandwidth bw, u8 rf_path,
1744fa6dfe6bSYan-Hsuan Chuang 				     u8 rate, u8 channel, u8 regd)
1745fa6dfe6bSYan-Hsuan Chuang {
1746fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
174793f68a86SZong-Zhe Yang 	u8 *cch_by_bw = hal->cch_by_bw;
17480d350f0aSTzu-En Huang 	s8 power_limit = (s8)rtwdev->chip->max_power_index;
1749fa6dfe6bSYan-Hsuan Chuang 	u8 rs;
1750fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
175193f68a86SZong-Zhe Yang 	u8 cur_bw, cur_ch;
175293f68a86SZong-Zhe Yang 	s8 cur_lmt;
1753fa6dfe6bSYan-Hsuan Chuang 
175476403816SYan-Hsuan Chuang 	if (regd > RTW_REGD_WW)
17550d350f0aSTzu-En Huang 		return power_limit;
175676403816SYan-Hsuan Chuang 
1757fa6dfe6bSYan-Hsuan Chuang 	if (rate >= DESC_RATE1M && rate <= DESC_RATE11M)
1758fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
1759fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1760fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
1761fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS7)
1762fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_1S;
1763fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15)
1764fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_2S;
1765fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT1SS_MCS0 && rate <= DESC_RATEVHT1SS_MCS9)
1766fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_1S;
1767fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT2SS_MCS0 && rate <= DESC_RATEVHT2SS_MCS9)
1768fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_2S;
1769fa6dfe6bSYan-Hsuan Chuang 	else
1770fa6dfe6bSYan-Hsuan Chuang 		goto err;
1771fa6dfe6bSYan-Hsuan Chuang 
177293f68a86SZong-Zhe Yang 	/* only 20M BW with cck and ofdm */
177393f68a86SZong-Zhe Yang 	if (rs == RTW_RATE_SECTION_CCK || rs == RTW_RATE_SECTION_OFDM)
177493f68a86SZong-Zhe Yang 		bw = RTW_CHANNEL_WIDTH_20;
177593f68a86SZong-Zhe Yang 
177693f68a86SZong-Zhe Yang 	/* only 20/40M BW with ht */
177793f68a86SZong-Zhe Yang 	if (rs == RTW_RATE_SECTION_HT_1S || rs == RTW_RATE_SECTION_HT_2S)
177893f68a86SZong-Zhe Yang 		bw = min_t(u8, bw, RTW_CHANNEL_WIDTH_40);
177993f68a86SZong-Zhe Yang 
178093f68a86SZong-Zhe Yang 	/* select min power limit among [20M BW ~ current BW] */
178193f68a86SZong-Zhe Yang 	for (cur_bw = RTW_CHANNEL_WIDTH_20; cur_bw <= bw; cur_bw++) {
178293f68a86SZong-Zhe Yang 		cur_ch = cch_by_bw[cur_bw];
178393f68a86SZong-Zhe Yang 
178493f68a86SZong-Zhe Yang 		ch_idx = rtw_channel_to_idx(band, cur_ch);
1785fa6dfe6bSYan-Hsuan Chuang 		if (ch_idx < 0)
1786fa6dfe6bSYan-Hsuan Chuang 			goto err;
1787fa6dfe6bSYan-Hsuan Chuang 
178893f68a86SZong-Zhe Yang 		cur_lmt = cur_ch <= RTW_MAX_CHANNEL_NUM_2G ?
178993f68a86SZong-Zhe Yang 			hal->tx_pwr_limit_2g[regd][cur_bw][rs][ch_idx] :
179093f68a86SZong-Zhe Yang 			hal->tx_pwr_limit_5g[regd][cur_bw][rs][ch_idx];
179193f68a86SZong-Zhe Yang 
179293f68a86SZong-Zhe Yang 		power_limit = min_t(s8, cur_lmt, power_limit);
179393f68a86SZong-Zhe Yang 	}
1794fa6dfe6bSYan-Hsuan Chuang 
1795fa6dfe6bSYan-Hsuan Chuang 	return power_limit;
1796fa6dfe6bSYan-Hsuan Chuang 
1797fa6dfe6bSYan-Hsuan Chuang err:
1798fa6dfe6bSYan-Hsuan Chuang 	WARN(1, "invalid arguments, band=%d, bw=%d, path=%d, rate=%d, ch=%d\n",
1799fa6dfe6bSYan-Hsuan Chuang 	     band, bw, rf_path, rate, channel);
18000d350f0aSTzu-En Huang 	return (s8)rtwdev->chip->max_power_index;
1801fa6dfe6bSYan-Hsuan Chuang }
1802fa6dfe6bSYan-Hsuan Chuang 
1803b7414222SZong-Zhe Yang void rtw_get_tx_power_params(struct rtw_dev *rtwdev, u8 path, u8 rate, u8 bw,
1804b7414222SZong-Zhe Yang 			     u8 ch, u8 regd, struct rtw_power_params *pwr_param)
1805fa6dfe6bSYan-Hsuan Chuang {
1806fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1807608d2a08SPing-Ke Shih 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1808fa6dfe6bSYan-Hsuan Chuang 	struct rtw_txpwr_idx *pwr_idx;
1809b7414222SZong-Zhe Yang 	u8 group, band;
1810b7414222SZong-Zhe Yang 	u8 *base = &pwr_param->pwr_base;
1811b7414222SZong-Zhe Yang 	s8 *offset = &pwr_param->pwr_offset;
1812b7414222SZong-Zhe Yang 	s8 *limit = &pwr_param->pwr_limit;
1813608d2a08SPing-Ke Shih 	s8 *remnant = &pwr_param->pwr_remnant;
1814fa6dfe6bSYan-Hsuan Chuang 
1815b7414222SZong-Zhe Yang 	pwr_idx = &rtwdev->efuse.txpwr_idx_table[path];
1816b7414222SZong-Zhe Yang 	group = rtw_get_channel_group(ch);
1817fa6dfe6bSYan-Hsuan Chuang 
1818fa6dfe6bSYan-Hsuan Chuang 	/* base power index for 2.4G/5G */
18198575b534SYan-Hsuan Chuang 	if (IS_CH_2G_BAND(ch)) {
1820fa6dfe6bSYan-Hsuan Chuang 		band = PHY_BAND_2G;
1821b7414222SZong-Zhe Yang 		*base = rtw_phy_get_2g_tx_power_index(rtwdev,
1822fa6dfe6bSYan-Hsuan Chuang 						      &pwr_idx->pwr_idx_2g,
1823b7414222SZong-Zhe Yang 						      bw, rate, group);
1824b7414222SZong-Zhe Yang 		*offset = hal->tx_pwr_by_rate_offset_2g[path][rate];
1825fa6dfe6bSYan-Hsuan Chuang 	} else {
1826fa6dfe6bSYan-Hsuan Chuang 		band = PHY_BAND_5G;
1827b7414222SZong-Zhe Yang 		*base = rtw_phy_get_5g_tx_power_index(rtwdev,
1828fa6dfe6bSYan-Hsuan Chuang 						      &pwr_idx->pwr_idx_5g,
1829b7414222SZong-Zhe Yang 						      bw, rate, group);
1830b7414222SZong-Zhe Yang 		*offset = hal->tx_pwr_by_rate_offset_5g[path][rate];
1831fa6dfe6bSYan-Hsuan Chuang 	}
1832fa6dfe6bSYan-Hsuan Chuang 
1833b7414222SZong-Zhe Yang 	*limit = rtw_phy_get_tx_power_limit(rtwdev, band, bw, path,
1834b7414222SZong-Zhe Yang 					    rate, ch, regd);
1835608d2a08SPing-Ke Shih 	*remnant = (rate <= DESC_RATE11M ? dm_info->txagc_remnant_cck :
1836608d2a08SPing-Ke Shih 		    dm_info->txagc_remnant_ofdm);
1837b7414222SZong-Zhe Yang }
1838fa6dfe6bSYan-Hsuan Chuang 
1839b7414222SZong-Zhe Yang u8
1840b7414222SZong-Zhe Yang rtw_phy_get_tx_power_index(struct rtw_dev *rtwdev, u8 rf_path, u8 rate,
1841b7414222SZong-Zhe Yang 			   enum rtw_bandwidth bandwidth, u8 channel, u8 regd)
1842b7414222SZong-Zhe Yang {
1843b7414222SZong-Zhe Yang 	struct rtw_power_params pwr_param = {0};
1844b7414222SZong-Zhe Yang 	u8 tx_power;
1845b7414222SZong-Zhe Yang 	s8 offset;
1846b7414222SZong-Zhe Yang 
1847b7414222SZong-Zhe Yang 	rtw_get_tx_power_params(rtwdev, rf_path, rate, bandwidth,
1848b7414222SZong-Zhe Yang 				channel, regd, &pwr_param);
1849b7414222SZong-Zhe Yang 
1850b7414222SZong-Zhe Yang 	tx_power = pwr_param.pwr_base;
1851b7414222SZong-Zhe Yang 	offset = min_t(s8, pwr_param.pwr_offset, pwr_param.pwr_limit);
1852fa6dfe6bSYan-Hsuan Chuang 
18535227c2eeSTzu-En Huang 	if (rtwdev->chip->en_dis_dpd)
18545227c2eeSTzu-En Huang 		offset += rtw_phy_get_dis_dpd_by_rate_diff(rtwdev, rate);
18555227c2eeSTzu-En Huang 
1856608d2a08SPing-Ke Shih 	tx_power += offset + pwr_param.pwr_remnant;
1857fa6dfe6bSYan-Hsuan Chuang 
1858fa6dfe6bSYan-Hsuan Chuang 	if (tx_power > rtwdev->chip->max_power_index)
1859fa6dfe6bSYan-Hsuan Chuang 		tx_power = rtwdev->chip->max_power_index;
1860fa6dfe6bSYan-Hsuan Chuang 
1861fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1862fa6dfe6bSYan-Hsuan Chuang }
1863449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_get_tx_power_index);
1864fa6dfe6bSYan-Hsuan Chuang 
186543712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_index_by_rs(struct rtw_dev *rtwdev,
1866226746fdSYan-Hsuan Chuang 					     u8 ch, u8 path, u8 rs)
1867fa6dfe6bSYan-Hsuan Chuang {
1868fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1869fa6dfe6bSYan-Hsuan Chuang 	u8 regd = rtwdev->regd.txpwr_regd;
1870fa6dfe6bSYan-Hsuan Chuang 	u8 *rates;
1871fa6dfe6bSYan-Hsuan Chuang 	u8 size;
1872fa6dfe6bSYan-Hsuan Chuang 	u8 rate;
1873fa6dfe6bSYan-Hsuan Chuang 	u8 pwr_idx;
1874fa6dfe6bSYan-Hsuan Chuang 	u8 bw;
1875fa6dfe6bSYan-Hsuan Chuang 	int i;
1876fa6dfe6bSYan-Hsuan Chuang 
1877fa6dfe6bSYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_MAX)
1878fa6dfe6bSYan-Hsuan Chuang 		return;
1879fa6dfe6bSYan-Hsuan Chuang 
1880fa6dfe6bSYan-Hsuan Chuang 	rates = rtw_rate_section[rs];
1881fa6dfe6bSYan-Hsuan Chuang 	size = rtw_rate_size[rs];
1882fa6dfe6bSYan-Hsuan Chuang 	bw = hal->current_band_width;
1883fa6dfe6bSYan-Hsuan Chuang 	for (i = 0; i < size; i++) {
1884fa6dfe6bSYan-Hsuan Chuang 		rate = rates[i];
188543712199SYan-Hsuan Chuang 		pwr_idx = rtw_phy_get_tx_power_index(rtwdev, path, rate,
188643712199SYan-Hsuan Chuang 						     bw, ch, regd);
1887fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_tbl[path][rate] = pwr_idx;
1888fa6dfe6bSYan-Hsuan Chuang 	}
1889fa6dfe6bSYan-Hsuan Chuang }
1890fa6dfe6bSYan-Hsuan Chuang 
1891fa6dfe6bSYan-Hsuan Chuang /* set tx power level by path for each rates, note that the order of the rates
1892fa6dfe6bSYan-Hsuan Chuang  * are *very* important, bacause 8822B/8821C combines every four bytes of tx
1893fa6dfe6bSYan-Hsuan Chuang  * power index into a four-byte power index register, and calls set_tx_agc to
1894fa6dfe6bSYan-Hsuan Chuang  * write these values into hardware
1895fa6dfe6bSYan-Hsuan Chuang  */
189643712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_level_by_path(struct rtw_dev *rtwdev,
189743712199SYan-Hsuan Chuang 					       u8 ch, u8 path)
1898fa6dfe6bSYan-Hsuan Chuang {
1899fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1900fa6dfe6bSYan-Hsuan Chuang 	u8 rs;
1901fa6dfe6bSYan-Hsuan Chuang 
1902fa6dfe6bSYan-Hsuan Chuang 	/* do not need cck rates if we are not in 2.4G */
1903fa6dfe6bSYan-Hsuan Chuang 	if (hal->current_band_type == RTW_BAND_2G)
1904fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
1905fa6dfe6bSYan-Hsuan Chuang 	else
1906fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
1907fa6dfe6bSYan-Hsuan Chuang 
1908fa6dfe6bSYan-Hsuan Chuang 	for (; rs < RTW_RATE_SECTION_MAX; rs++)
190943712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_index_by_rs(rtwdev, ch, path, rs);
1910fa6dfe6bSYan-Hsuan Chuang }
1911fa6dfe6bSYan-Hsuan Chuang 
1912fa6dfe6bSYan-Hsuan Chuang void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel)
1913fa6dfe6bSYan-Hsuan Chuang {
1914fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1915fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1916fa6dfe6bSYan-Hsuan Chuang 	u8 path;
1917fa6dfe6bSYan-Hsuan Chuang 
1918fa6dfe6bSYan-Hsuan Chuang 	mutex_lock(&hal->tx_power_mutex);
1919fa6dfe6bSYan-Hsuan Chuang 
1920fa6dfe6bSYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++)
192143712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_level_by_path(rtwdev, channel, path);
1922fa6dfe6bSYan-Hsuan Chuang 
1923fa6dfe6bSYan-Hsuan Chuang 	chip->ops->set_tx_power_index(rtwdev);
1924fa6dfe6bSYan-Hsuan Chuang 	mutex_unlock(&hal->tx_power_mutex);
1925fa6dfe6bSYan-Hsuan Chuang }
1926449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_set_tx_power_level);
1927fa6dfe6bSYan-Hsuan Chuang 
192843712199SYan-Hsuan Chuang static void
192943712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(struct rtw_hal *hal, u8 path,
1930e3037485SYan-Hsuan Chuang 					u8 rs, u8 size, u8 *rates)
1931e3037485SYan-Hsuan Chuang {
1932e3037485SYan-Hsuan Chuang 	u8 rate;
1933e3037485SYan-Hsuan Chuang 	u8 base_idx, rate_idx;
1934e3037485SYan-Hsuan Chuang 	s8 base_2g, base_5g;
1935e3037485SYan-Hsuan Chuang 
1936e3037485SYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_VHT_1S)
1937e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 3];
1938e3037485SYan-Hsuan Chuang 	else
1939e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 1];
1940e3037485SYan-Hsuan Chuang 	base_2g = hal->tx_pwr_by_rate_offset_2g[path][base_idx];
1941e3037485SYan-Hsuan Chuang 	base_5g = hal->tx_pwr_by_rate_offset_5g[path][base_idx];
1942e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_2g[path][rs] = base_2g;
1943e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_5g[path][rs] = base_5g;
1944e3037485SYan-Hsuan Chuang 	for (rate = 0; rate < size; rate++) {
1945e3037485SYan-Hsuan Chuang 		rate_idx = rates[rate];
1946e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_2g[path][rate_idx] -= base_2g;
1947e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_5g[path][rate_idx] -= base_5g;
1948e3037485SYan-Hsuan Chuang 	}
1949e3037485SYan-Hsuan Chuang }
1950e3037485SYan-Hsuan Chuang 
1951e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal)
1952e3037485SYan-Hsuan Chuang {
1953e3037485SYan-Hsuan Chuang 	u8 path;
1954e3037485SYan-Hsuan Chuang 
1955e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
195643712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1957e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_CCK,
1958e3037485SYan-Hsuan Chuang 				rtw_cck_size, rtw_cck_rates);
195943712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1960e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_OFDM,
1961e3037485SYan-Hsuan Chuang 				rtw_ofdm_size, rtw_ofdm_rates);
196243712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1963e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_1S,
1964e3037485SYan-Hsuan Chuang 				rtw_ht_1s_size, rtw_ht_1s_rates);
196543712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1966e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_2S,
1967e3037485SYan-Hsuan Chuang 				rtw_ht_2s_size, rtw_ht_2s_rates);
196843712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1969e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_1S,
1970e3037485SYan-Hsuan Chuang 				rtw_vht_1s_size, rtw_vht_1s_rates);
197143712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1972e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_2S,
1973e3037485SYan-Hsuan Chuang 				rtw_vht_2s_size, rtw_vht_2s_rates);
1974e3037485SYan-Hsuan Chuang 	}
1975e3037485SYan-Hsuan Chuang }
1976e3037485SYan-Hsuan Chuang 
1977e3037485SYan-Hsuan Chuang static void
197843712199SYan-Hsuan Chuang __rtw_phy_tx_power_limit_config(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs)
1979e3037485SYan-Hsuan Chuang {
198052280149SYan-Hsuan Chuang 	s8 base;
1981e3037485SYan-Hsuan Chuang 	u8 ch;
1982e3037485SYan-Hsuan Chuang 
1983e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) {
1984e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_2g[0][rs];
1985e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] -= base;
1986e3037485SYan-Hsuan Chuang 	}
1987e3037485SYan-Hsuan Chuang 
1988e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) {
1989e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_5g[0][rs];
1990e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] -= base;
1991e3037485SYan-Hsuan Chuang 	}
1992e3037485SYan-Hsuan Chuang }
1993e3037485SYan-Hsuan Chuang 
1994e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_limit_config(struct rtw_hal *hal)
1995e3037485SYan-Hsuan Chuang {
1996e3037485SYan-Hsuan Chuang 	u8 regd, bw, rs;
1997e3037485SYan-Hsuan Chuang 
199893f68a86SZong-Zhe Yang 	/* default at channel 1 */
199993f68a86SZong-Zhe Yang 	hal->cch_by_bw[RTW_CHANNEL_WIDTH_20] = 1;
200093f68a86SZong-Zhe Yang 
2001e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
2002e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
2003e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
200443712199SYan-Hsuan Chuang 				__rtw_phy_tx_power_limit_config(hal, regd, bw, rs);
2005e3037485SYan-Hsuan Chuang }
2006e3037485SYan-Hsuan Chuang 
20070d350f0aSTzu-En Huang static void rtw_phy_init_tx_power_limit(struct rtw_dev *rtwdev,
200843712199SYan-Hsuan Chuang 					u8 regd, u8 bw, u8 rs)
2009e3037485SYan-Hsuan Chuang {
20100d350f0aSTzu-En Huang 	struct rtw_hal *hal = &rtwdev->hal;
20110d350f0aSTzu-En Huang 	s8 max_power_index = (s8)rtwdev->chip->max_power_index;
2012e3037485SYan-Hsuan Chuang 	u8 ch;
2013e3037485SYan-Hsuan Chuang 
2014e3037485SYan-Hsuan Chuang 	/* 2.4G channels */
2015e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++)
20160d350f0aSTzu-En Huang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] = max_power_index;
2017e3037485SYan-Hsuan Chuang 
2018e3037485SYan-Hsuan Chuang 	/* 5G channels */
2019e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++)
20200d350f0aSTzu-En Huang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] = max_power_index;
2021e3037485SYan-Hsuan Chuang }
2022e3037485SYan-Hsuan Chuang 
20230d350f0aSTzu-En Huang void rtw_phy_init_tx_power(struct rtw_dev *rtwdev)
2024e3037485SYan-Hsuan Chuang {
20250d350f0aSTzu-En Huang 	struct rtw_hal *hal = &rtwdev->hal;
2026e3037485SYan-Hsuan Chuang 	u8 regd, path, rate, rs, bw;
2027e3037485SYan-Hsuan Chuang 
2028e3037485SYan-Hsuan Chuang 	/* init tx power by rate offset */
2029e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
2030e3037485SYan-Hsuan Chuang 		for (rate = 0; rate < DESC_RATE_MAX; rate++) {
2031e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[path][rate] = 0;
2032e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[path][rate] = 0;
2033e3037485SYan-Hsuan Chuang 		}
2034e3037485SYan-Hsuan Chuang 	}
2035e3037485SYan-Hsuan Chuang 
2036e3037485SYan-Hsuan Chuang 	/* init tx power limit */
2037e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
2038e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
2039e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
20400d350f0aSTzu-En Huang 				rtw_phy_init_tx_power_limit(rtwdev, regd, bw,
20410d350f0aSTzu-En Huang 							    rs);
2042e3037485SYan-Hsuan Chuang }
2043c97ee3e0STzu-En Huang 
2044c97ee3e0STzu-En Huang void rtw_phy_config_swing_table(struct rtw_dev *rtwdev,
2045c97ee3e0STzu-En Huang 				struct rtw_swing_table *swing_table)
2046c97ee3e0STzu-En Huang {
2047c97ee3e0STzu-En Huang 	const struct rtw_pwr_track_tbl *tbl = rtwdev->chip->pwr_track_tbl;
2048c97ee3e0STzu-En Huang 	u8 channel = rtwdev->hal.current_channel;
2049c97ee3e0STzu-En Huang 
2050c97ee3e0STzu-En Huang 	if (IS_CH_2G_BAND(channel)) {
2051c97ee3e0STzu-En Huang 		if (rtwdev->dm_info.tx_rate <= DESC_RATE11M) {
2052c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_A] = tbl->pwrtrk_2g_ccka_p;
2053c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_A] = tbl->pwrtrk_2g_ccka_n;
2054c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_B] = tbl->pwrtrk_2g_cckb_p;
2055c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_B] = tbl->pwrtrk_2g_cckb_n;
2056c97ee3e0STzu-En Huang 		} else {
2057c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p;
2058c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n;
2059c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p;
2060c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n;
2061c97ee3e0STzu-En Huang 		}
2062c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel)) {
2063c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_1];
2064c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_1];
2065c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_1];
2066c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_1];
2067c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_3(channel)) {
2068c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_2];
2069c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_2];
2070c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_2];
2071c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_2];
2072c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_4(channel)) {
2073c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_3];
2074c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_3];
2075c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_3];
2076c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_3];
2077c97ee3e0STzu-En Huang 	} else {
2078c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p;
2079c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n;
2080c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p;
2081c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n;
2082c97ee3e0STzu-En Huang 	}
2083c97ee3e0STzu-En Huang }
2084449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_config_swing_table);
2085c97ee3e0STzu-En Huang 
2086c97ee3e0STzu-En Huang void rtw_phy_pwrtrack_avg(struct rtw_dev *rtwdev, u8 thermal, u8 path)
2087c97ee3e0STzu-En Huang {
2088c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2089c97ee3e0STzu-En Huang 
2090c97ee3e0STzu-En Huang 	ewma_thermal_add(&dm_info->avg_thermal[path], thermal);
2091c97ee3e0STzu-En Huang 	dm_info->thermal_avg[path] =
2092c97ee3e0STzu-En Huang 		ewma_thermal_read(&dm_info->avg_thermal[path]);
2093c97ee3e0STzu-En Huang }
2094449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_avg);
2095c97ee3e0STzu-En Huang 
2096c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_thermal_changed(struct rtw_dev *rtwdev, u8 thermal,
2097c97ee3e0STzu-En Huang 				      u8 path)
2098c97ee3e0STzu-En Huang {
2099c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2100c97ee3e0STzu-En Huang 	u8 avg = ewma_thermal_read(&dm_info->avg_thermal[path]);
2101c97ee3e0STzu-En Huang 
2102c97ee3e0STzu-En Huang 	if (avg == thermal)
2103c97ee3e0STzu-En Huang 		return false;
2104c97ee3e0STzu-En Huang 
2105c97ee3e0STzu-En Huang 	return true;
2106c97ee3e0STzu-En Huang }
2107449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_thermal_changed);
2108c97ee3e0STzu-En Huang 
2109c97ee3e0STzu-En Huang u8 rtw_phy_pwrtrack_get_delta(struct rtw_dev *rtwdev, u8 path)
2110c97ee3e0STzu-En Huang {
2111c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2112c97ee3e0STzu-En Huang 	u8 therm_avg, therm_efuse, therm_delta;
2113c97ee3e0STzu-En Huang 
2114c97ee3e0STzu-En Huang 	therm_avg = dm_info->thermal_avg[path];
2115c97ee3e0STzu-En Huang 	therm_efuse = rtwdev->efuse.thermal_meter[path];
2116c97ee3e0STzu-En Huang 	therm_delta = abs(therm_avg - therm_efuse);
2117c97ee3e0STzu-En Huang 
2118c97ee3e0STzu-En Huang 	return min_t(u8, therm_delta, RTW_PWR_TRK_TBL_SZ - 1);
2119c97ee3e0STzu-En Huang }
2120449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_get_delta);
2121c97ee3e0STzu-En Huang 
2122c97ee3e0STzu-En Huang s8 rtw_phy_pwrtrack_get_pwridx(struct rtw_dev *rtwdev,
2123c97ee3e0STzu-En Huang 			       struct rtw_swing_table *swing_table,
2124c97ee3e0STzu-En Huang 			       u8 tbl_path, u8 therm_path, u8 delta)
2125c97ee3e0STzu-En Huang {
2126c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2127c97ee3e0STzu-En Huang 	const u8 *delta_swing_table_idx_pos;
2128c97ee3e0STzu-En Huang 	const u8 *delta_swing_table_idx_neg;
2129c97ee3e0STzu-En Huang 
2130c97ee3e0STzu-En Huang 	if (delta >= RTW_PWR_TRK_TBL_SZ) {
2131c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "power track table overflow\n");
2132c97ee3e0STzu-En Huang 		return 0;
2133c97ee3e0STzu-En Huang 	}
2134c97ee3e0STzu-En Huang 
2135baff8da6SColin Ian King 	if (!swing_table) {
2136c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "swing table not configured\n");
2137c97ee3e0STzu-En Huang 		return 0;
2138c97ee3e0STzu-En Huang 	}
2139c97ee3e0STzu-En Huang 
2140c97ee3e0STzu-En Huang 	delta_swing_table_idx_pos = swing_table->p[tbl_path];
2141c97ee3e0STzu-En Huang 	delta_swing_table_idx_neg = swing_table->n[tbl_path];
2142c97ee3e0STzu-En Huang 
2143c97ee3e0STzu-En Huang 	if (!delta_swing_table_idx_pos || !delta_swing_table_idx_neg) {
2144c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "invalid swing table index\n");
2145c97ee3e0STzu-En Huang 		return 0;
2146c97ee3e0STzu-En Huang 	}
2147c97ee3e0STzu-En Huang 
2148c97ee3e0STzu-En Huang 	if (dm_info->thermal_avg[therm_path] >
2149c97ee3e0STzu-En Huang 	    rtwdev->efuse.thermal_meter[therm_path])
2150c97ee3e0STzu-En Huang 		return delta_swing_table_idx_pos[delta];
2151c97ee3e0STzu-En Huang 	else
2152c97ee3e0STzu-En Huang 		return -delta_swing_table_idx_neg[delta];
2153c97ee3e0STzu-En Huang }
2154449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_get_pwridx);
2155c97ee3e0STzu-En Huang 
2156c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_need_iqk(struct rtw_dev *rtwdev)
2157c97ee3e0STzu-En Huang {
2158c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2159c97ee3e0STzu-En Huang 	u8 delta_iqk;
2160c97ee3e0STzu-En Huang 
2161c97ee3e0STzu-En Huang 	delta_iqk = abs(dm_info->thermal_avg[0] - dm_info->thermal_meter_k);
2162c97ee3e0STzu-En Huang 	if (delta_iqk >= rtwdev->chip->iqk_threshold) {
2163c97ee3e0STzu-En Huang 		dm_info->thermal_meter_k = dm_info->thermal_avg[0];
2164c97ee3e0STzu-En Huang 		return true;
2165c97ee3e0STzu-En Huang 	}
2166c97ee3e0STzu-En Huang 	return false;
2167c97ee3e0STzu-En Huang }
2168449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_need_iqk);
2169