xref: /openbmc/linux/drivers/net/wireless/realtek/rtw88/phy.c (revision 1188301fd8ef370ef344a98fbbf04b8b07148294)
1e3037485SYan-Hsuan Chuang // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2e3037485SYan-Hsuan Chuang /* Copyright(c) 2018-2019  Realtek Corporation
3e3037485SYan-Hsuan Chuang  */
4e3037485SYan-Hsuan Chuang 
5e3037485SYan-Hsuan Chuang #include <linux/bcd.h>
6e3037485SYan-Hsuan Chuang 
7e3037485SYan-Hsuan Chuang #include "main.h"
8e3037485SYan-Hsuan Chuang #include "reg.h"
9e3037485SYan-Hsuan Chuang #include "fw.h"
10e3037485SYan-Hsuan Chuang #include "phy.h"
11e3037485SYan-Hsuan Chuang #include "debug.h"
12e3037485SYan-Hsuan Chuang 
13e3037485SYan-Hsuan Chuang struct phy_cfg_pair {
14e3037485SYan-Hsuan Chuang 	u32 addr;
15e3037485SYan-Hsuan Chuang 	u32 data;
16e3037485SYan-Hsuan Chuang };
17e3037485SYan-Hsuan Chuang 
18e3037485SYan-Hsuan Chuang union phy_table_tile {
19e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond;
20e3037485SYan-Hsuan Chuang 	struct phy_cfg_pair cfg;
21e3037485SYan-Hsuan Chuang };
22e3037485SYan-Hsuan Chuang 
23e3037485SYan-Hsuan Chuang static const u32 db_invert_table[12][8] = {
24e3037485SYan-Hsuan Chuang 	{10,		13,		16,		20,
25e3037485SYan-Hsuan Chuang 	 25,		32,		40,		50},
26e3037485SYan-Hsuan Chuang 	{64,		80,		101,		128,
27e3037485SYan-Hsuan Chuang 	 160,		201,		256,		318},
28e3037485SYan-Hsuan Chuang 	{401,		505,		635,		800,
29e3037485SYan-Hsuan Chuang 	 1007,		1268,		1596,		2010},
30e3037485SYan-Hsuan Chuang 	{316,		398,		501,		631,
31e3037485SYan-Hsuan Chuang 	 794,		1000,		1259,		1585},
32e3037485SYan-Hsuan Chuang 	{1995,		2512,		3162,		3981,
33e3037485SYan-Hsuan Chuang 	 5012,		6310,		7943,		10000},
34e3037485SYan-Hsuan Chuang 	{12589,		15849,		19953,		25119,
35e3037485SYan-Hsuan Chuang 	 31623,		39811,		50119,		63098},
36e3037485SYan-Hsuan Chuang 	{79433,		100000,		125893,		158489,
37e3037485SYan-Hsuan Chuang 	 199526,	251189,		316228,		398107},
38e3037485SYan-Hsuan Chuang 	{501187,	630957,		794328,		1000000,
39e3037485SYan-Hsuan Chuang 	 1258925,	1584893,	1995262,	2511886},
40e3037485SYan-Hsuan Chuang 	{3162278,	3981072,	5011872,	6309573,
41e3037485SYan-Hsuan Chuang 	 7943282,	1000000,	12589254,	15848932},
42e3037485SYan-Hsuan Chuang 	{19952623,	25118864,	31622777,	39810717,
43e3037485SYan-Hsuan Chuang 	 50118723,	63095734,	79432823,	100000000},
44e3037485SYan-Hsuan Chuang 	{125892541,	158489319,	199526232,	251188643,
45e3037485SYan-Hsuan Chuang 	 316227766,	398107171,	501187234,	630957345},
46e3037485SYan-Hsuan Chuang 	{794328235,	1000000000,	1258925412,	1584893192,
47e3037485SYan-Hsuan Chuang 	 1995262315,	2511886432U,	3162277660U,	3981071706U}
48e3037485SYan-Hsuan Chuang };
49e3037485SYan-Hsuan Chuang 
50fa6dfe6bSYan-Hsuan Chuang u8 rtw_cck_rates[] = { DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M, DESC_RATE11M };
51fa6dfe6bSYan-Hsuan Chuang u8 rtw_ofdm_rates[] = {
52fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE6M,  DESC_RATE9M,  DESC_RATE12M,
53fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE18M, DESC_RATE24M, DESC_RATE36M,
54fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE48M, DESC_RATE54M
55fa6dfe6bSYan-Hsuan Chuang };
56fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_1s_rates[] = {
57fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2,
58fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5,
59fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS6, DESC_RATEMCS7
60fa6dfe6bSYan-Hsuan Chuang };
61fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_2s_rates[] = {
62fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS8,  DESC_RATEMCS9,  DESC_RATEMCS10,
63fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS11, DESC_RATEMCS12, DESC_RATEMCS13,
64fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS14, DESC_RATEMCS15
65fa6dfe6bSYan-Hsuan Chuang };
66fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_1s_rates[] = {
67fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1,
68fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3,
69fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5,
70fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7,
71fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9
72fa6dfe6bSYan-Hsuan Chuang };
73fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_2s_rates[] = {
74fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1,
75fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3,
76fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5,
77fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7,
78fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9
79fa6dfe6bSYan-Hsuan Chuang };
80fa6dfe6bSYan-Hsuan Chuang u8 *rtw_rate_section[RTW_RATE_SECTION_MAX] = {
81fa6dfe6bSYan-Hsuan Chuang 	rtw_cck_rates, rtw_ofdm_rates,
82fa6dfe6bSYan-Hsuan Chuang 	rtw_ht_1s_rates, rtw_ht_2s_rates,
83fa6dfe6bSYan-Hsuan Chuang 	rtw_vht_1s_rates, rtw_vht_2s_rates
84fa6dfe6bSYan-Hsuan Chuang };
85449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_rate_section);
86449be866SZong-Zhe Yang 
87fa6dfe6bSYan-Hsuan Chuang u8 rtw_rate_size[RTW_RATE_SECTION_MAX] = {
88fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_cck_rates),
89fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ofdm_rates),
90fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_1s_rates),
91fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_2s_rates),
92fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_1s_rates),
93fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_2s_rates)
94fa6dfe6bSYan-Hsuan Chuang };
95449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_rate_size);
96449be866SZong-Zhe Yang 
97fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_cck_size = ARRAY_SIZE(rtw_cck_rates);
98fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ofdm_size = ARRAY_SIZE(rtw_ofdm_rates);
99fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_1s_size = ARRAY_SIZE(rtw_ht_1s_rates);
100fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_2s_size = ARRAY_SIZE(rtw_ht_2s_rates);
101fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_1s_size = ARRAY_SIZE(rtw_vht_1s_rates);
102fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_2s_size = ARRAY_SIZE(rtw_vht_2s_rates);
103fa6dfe6bSYan-Hsuan Chuang 
104e3037485SYan-Hsuan Chuang enum rtw_phy_band_type {
105e3037485SYan-Hsuan Chuang 	PHY_BAND_2G	= 0,
106e3037485SYan-Hsuan Chuang 	PHY_BAND_5G	= 1,
107e3037485SYan-Hsuan Chuang };
108e3037485SYan-Hsuan Chuang 
109479c4ee9STzu-En Huang static void rtw_phy_cck_pd_init(struct rtw_dev *rtwdev)
110479c4ee9STzu-En Huang {
111479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
112479c4ee9STzu-En Huang 	u8 i, j;
113479c4ee9STzu-En Huang 
114479c4ee9STzu-En Huang 	for (i = 0; i <= RTW_CHANNEL_WIDTH_40; i++) {
115479c4ee9STzu-En Huang 		for (j = 0; j < RTW_RF_PATH_MAX; j++)
11618a0696eSTzu-En Huang 			dm_info->cck_pd_lv[i][j] = CCK_PD_LV0;
117479c4ee9STzu-En Huang 	}
118479c4ee9STzu-En Huang 
119479c4ee9STzu-En Huang 	dm_info->cck_fa_avg = CCK_FA_AVG_RESET;
120479c4ee9STzu-En Huang }
121479c4ee9STzu-En Huang 
122fb8517f4SPo-Hao Huang static void rtw_phy_cfo_init(struct rtw_dev *rtwdev)
123fb8517f4SPo-Hao Huang {
124fb8517f4SPo-Hao Huang 	struct rtw_chip_info *chip = rtwdev->chip;
125fb8517f4SPo-Hao Huang 
126fb8517f4SPo-Hao Huang 	if (chip->ops->cfo_init)
127fb8517f4SPo-Hao Huang 		chip->ops->cfo_init(rtwdev);
128fb8517f4SPo-Hao Huang }
129fb8517f4SPo-Hao Huang 
130*1188301fSPo-Hao Huang static void rtw_phy_tx_path_div_init(struct rtw_dev *rtwdev)
131*1188301fSPo-Hao Huang {
132*1188301fSPo-Hao Huang 	struct rtw_path_div *path_div = &rtwdev->dm_path_div;
133*1188301fSPo-Hao Huang 
134*1188301fSPo-Hao Huang 	path_div->current_tx_path = rtwdev->chip->default_1ss_tx_path;
135*1188301fSPo-Hao Huang 	path_div->path_a_cnt = 0;
136*1188301fSPo-Hao Huang 	path_div->path_a_sum = 0;
137*1188301fSPo-Hao Huang 	path_div->path_b_cnt = 0;
138*1188301fSPo-Hao Huang 	path_div->path_b_sum = 0;
139*1188301fSPo-Hao Huang }
140*1188301fSPo-Hao Huang 
141e3037485SYan-Hsuan Chuang void rtw_phy_init(struct rtw_dev *rtwdev)
142e3037485SYan-Hsuan Chuang {
143e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
144e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
145e3037485SYan-Hsuan Chuang 	u32 addr, mask;
146e3037485SYan-Hsuan Chuang 
147e3037485SYan-Hsuan Chuang 	dm_info->fa_history[3] = 0;
148e3037485SYan-Hsuan Chuang 	dm_info->fa_history[2] = 0;
149e3037485SYan-Hsuan Chuang 	dm_info->fa_history[1] = 0;
150e3037485SYan-Hsuan Chuang 	dm_info->fa_history[0] = 0;
151e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = 0;
152e3037485SYan-Hsuan Chuang 	dm_info->igi_history[3] = 0;
153e3037485SYan-Hsuan Chuang 	dm_info->igi_history[2] = 0;
154e3037485SYan-Hsuan Chuang 	dm_info->igi_history[1] = 0;
155e3037485SYan-Hsuan Chuang 
156e3037485SYan-Hsuan Chuang 	addr = chip->dig[0].addr;
157e3037485SYan-Hsuan Chuang 	mask = chip->dig[0].mask;
158e3037485SYan-Hsuan Chuang 	dm_info->igi_history[0] = rtw_read32_mask(rtwdev, addr, mask);
159479c4ee9STzu-En Huang 	rtw_phy_cck_pd_init(rtwdev);
1601d229e88SPing-Ke Shih 
1611d229e88SPing-Ke Shih 	dm_info->iqk.done = false;
162fb8517f4SPo-Hao Huang 	rtw_phy_cfo_init(rtwdev);
163*1188301fSPo-Hao Huang 	rtw_phy_tx_path_div_init(rtwdev);
164e3037485SYan-Hsuan Chuang }
165449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_init);
166e3037485SYan-Hsuan Chuang 
167e3037485SYan-Hsuan Chuang void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi)
168e3037485SYan-Hsuan Chuang {
169e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
170e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
171e3037485SYan-Hsuan Chuang 	u32 addr, mask;
172e3037485SYan-Hsuan Chuang 	u8 path;
173e3037485SYan-Hsuan Chuang 
17422b726cbSBrian Norris 	if (chip->dig_cck) {
17522b726cbSBrian Norris 		const struct rtw_hw_reg *dig_cck = &chip->dig_cck[0];
176fc637a86SPing-Ke Shih 		rtw_write32_mask(rtwdev, dig_cck->addr, dig_cck->mask, igi >> 1);
17722b726cbSBrian Norris 	}
178fc637a86SPing-Ke Shih 
179e3037485SYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++) {
180e3037485SYan-Hsuan Chuang 		addr = chip->dig[path].addr;
181e3037485SYan-Hsuan Chuang 		mask = chip->dig[path].mask;
182e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, addr, mask, igi);
183e3037485SYan-Hsuan Chuang 	}
184e3037485SYan-Hsuan Chuang }
185e3037485SYan-Hsuan Chuang 
186e3037485SYan-Hsuan Chuang static void rtw_phy_stat_false_alarm(struct rtw_dev *rtwdev)
187e3037485SYan-Hsuan Chuang {
188e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
189e3037485SYan-Hsuan Chuang 
190e3037485SYan-Hsuan Chuang 	chip->ops->false_alarm_statistics(rtwdev);
191e3037485SYan-Hsuan Chuang }
192e3037485SYan-Hsuan Chuang 
193e3037485SYan-Hsuan Chuang #define RA_FLOOR_TABLE_SIZE	7
194e3037485SYan-Hsuan Chuang #define RA_FLOOR_UP_GAP		3
195e3037485SYan-Hsuan Chuang 
196e3037485SYan-Hsuan Chuang static u8 rtw_phy_get_rssi_level(u8 old_level, u8 rssi)
197e3037485SYan-Hsuan Chuang {
198e3037485SYan-Hsuan Chuang 	u8 table[RA_FLOOR_TABLE_SIZE] = {20, 34, 38, 42, 46, 50, 100};
199e3037485SYan-Hsuan Chuang 	u8 new_level = 0;
200e3037485SYan-Hsuan Chuang 	int i;
201e3037485SYan-Hsuan Chuang 
202e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++)
203e3037485SYan-Hsuan Chuang 		if (i >= old_level)
204e3037485SYan-Hsuan Chuang 			table[i] += RA_FLOOR_UP_GAP;
205e3037485SYan-Hsuan Chuang 
206e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) {
207e3037485SYan-Hsuan Chuang 		if (rssi < table[i]) {
208e3037485SYan-Hsuan Chuang 			new_level = i;
209e3037485SYan-Hsuan Chuang 			break;
210e3037485SYan-Hsuan Chuang 		}
211e3037485SYan-Hsuan Chuang 	}
212e3037485SYan-Hsuan Chuang 
213e3037485SYan-Hsuan Chuang 	return new_level;
214e3037485SYan-Hsuan Chuang }
215e3037485SYan-Hsuan Chuang 
216e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data {
217e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev;
218e3037485SYan-Hsuan Chuang 	u8 min_rssi;
219e3037485SYan-Hsuan Chuang };
220e3037485SYan-Hsuan Chuang 
221e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi_iter(void *data, struct ieee80211_sta *sta)
222e3037485SYan-Hsuan Chuang {
223e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data *iter_data = data;
224e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = iter_data->rtwdev;
225e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
226a24bad74SYan-Hsuan Chuang 	u8 rssi;
227e3037485SYan-Hsuan Chuang 
228e3037485SYan-Hsuan Chuang 	rssi = ewma_rssi_read(&si->avg_rssi);
229a24bad74SYan-Hsuan Chuang 	si->rssi_level = rtw_phy_get_rssi_level(si->rssi_level, rssi);
230e3037485SYan-Hsuan Chuang 
231e3037485SYan-Hsuan Chuang 	rtw_fw_send_rssi_info(rtwdev, si);
232e3037485SYan-Hsuan Chuang 
233e3037485SYan-Hsuan Chuang 	iter_data->min_rssi = min_t(u8, rssi, iter_data->min_rssi);
234e3037485SYan-Hsuan Chuang }
235e3037485SYan-Hsuan Chuang 
236e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi(struct rtw_dev *rtwdev)
237e3037485SYan-Hsuan Chuang {
238e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
239e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data data = {};
240e3037485SYan-Hsuan Chuang 
241e3037485SYan-Hsuan Chuang 	data.rtwdev = rtwdev;
242e3037485SYan-Hsuan Chuang 	data.min_rssi = U8_MAX;
243e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_stat_rssi_iter, &data);
244e3037485SYan-Hsuan Chuang 
245e3037485SYan-Hsuan Chuang 	dm_info->pre_min_rssi = dm_info->min_rssi;
246e3037485SYan-Hsuan Chuang 	dm_info->min_rssi = data.min_rssi;
247e3037485SYan-Hsuan Chuang }
248e3037485SYan-Hsuan Chuang 
249082a36dcSTsang-Shian Lin static void rtw_phy_stat_rate_cnt(struct rtw_dev *rtwdev)
250082a36dcSTsang-Shian Lin {
251082a36dcSTsang-Shian Lin 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
252082a36dcSTsang-Shian Lin 
253082a36dcSTsang-Shian Lin 	dm_info->last_pkt_count = dm_info->cur_pkt_count;
254082a36dcSTsang-Shian Lin 	memset(&dm_info->cur_pkt_count, 0, sizeof(dm_info->cur_pkt_count));
255082a36dcSTsang-Shian Lin }
256082a36dcSTsang-Shian Lin 
257e3037485SYan-Hsuan Chuang static void rtw_phy_statistics(struct rtw_dev *rtwdev)
258e3037485SYan-Hsuan Chuang {
259e3037485SYan-Hsuan Chuang 	rtw_phy_stat_rssi(rtwdev);
260e3037485SYan-Hsuan Chuang 	rtw_phy_stat_false_alarm(rtwdev);
261082a36dcSTsang-Shian Lin 	rtw_phy_stat_rate_cnt(rtwdev);
262e3037485SYan-Hsuan Chuang }
263e3037485SYan-Hsuan Chuang 
264e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_LOW			250
265e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_HIGH			500
266e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_EXTRA_HIGH		750
267e3037485SYan-Hsuan Chuang #define DIG_PERF_MAX				0x5a
268e3037485SYan-Hsuan Chuang #define DIG_PERF_MID				0x40
269e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_LOW			2000
270e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_HIGH			4000
271e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_EXTRA_HIGH		5000
272e3037485SYan-Hsuan Chuang #define DIG_CVRG_MAX				0x2a
273e3037485SYan-Hsuan Chuang #define DIG_CVRG_MID				0x26
274e3037485SYan-Hsuan Chuang #define DIG_CVRG_MIN				0x1c
275e3037485SYan-Hsuan Chuang #define DIG_RSSI_GAIN_OFFSET			15
276e3037485SYan-Hsuan Chuang 
277e3037485SYan-Hsuan Chuang static bool
278e3037485SYan-Hsuan Chuang rtw_phy_dig_check_damping(struct rtw_dm_info *dm_info)
279e3037485SYan-Hsuan Chuang {
280e3037485SYan-Hsuan Chuang 	u16 fa_lo = DIG_PERF_FA_TH_LOW;
281e3037485SYan-Hsuan Chuang 	u16 fa_hi = DIG_PERF_FA_TH_HIGH;
282e3037485SYan-Hsuan Chuang 	u16 *fa_history;
283e3037485SYan-Hsuan Chuang 	u8 *igi_history;
284e3037485SYan-Hsuan Chuang 	u8 damping_rssi;
285e3037485SYan-Hsuan Chuang 	u8 min_rssi;
286e3037485SYan-Hsuan Chuang 	u8 diff;
287e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
288e3037485SYan-Hsuan Chuang 	bool damping = false;
289e3037485SYan-Hsuan Chuang 
290e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
291e3037485SYan-Hsuan Chuang 	if (dm_info->damping) {
292e3037485SYan-Hsuan Chuang 		damping_rssi = dm_info->damping_rssi;
293e3037485SYan-Hsuan Chuang 		diff = min_rssi > damping_rssi ? min_rssi - damping_rssi :
294e3037485SYan-Hsuan Chuang 						 damping_rssi - min_rssi;
295e3037485SYan-Hsuan Chuang 		if (diff > 3 || dm_info->damping_cnt++ > 20) {
296e3037485SYan-Hsuan Chuang 			dm_info->damping = false;
297e3037485SYan-Hsuan Chuang 			return false;
298e3037485SYan-Hsuan Chuang 		}
299e3037485SYan-Hsuan Chuang 
300e3037485SYan-Hsuan Chuang 		return true;
301e3037485SYan-Hsuan Chuang 	}
302e3037485SYan-Hsuan Chuang 
303e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
304e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
305e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap & 0xf;
306e3037485SYan-Hsuan Chuang 	switch (igi_bitmap) {
307e3037485SYan-Hsuan Chuang 	case 5:
308e3037485SYan-Hsuan Chuang 		/* down -> up -> down -> up */
309e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
310e3037485SYan-Hsuan Chuang 		    igi_history[2] > igi_history[3] &&
311e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 2 &&
312e3037485SYan-Hsuan Chuang 		    igi_history[2] - igi_history[3] >= 2 &&
313e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
314e3037485SYan-Hsuan Chuang 		    fa_history[2] > fa_hi && fa_history[3] < fa_lo)
315e3037485SYan-Hsuan Chuang 			damping = true;
316e3037485SYan-Hsuan Chuang 		break;
317e3037485SYan-Hsuan Chuang 	case 9:
318e3037485SYan-Hsuan Chuang 		/* up -> down -> down -> up */
319e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
320e3037485SYan-Hsuan Chuang 		    igi_history[3] > igi_history[2] &&
321e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 4 &&
322e3037485SYan-Hsuan Chuang 		    igi_history[3] - igi_history[2] >= 2 &&
323e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
324e3037485SYan-Hsuan Chuang 		    fa_history[2] < fa_lo && fa_history[3] > fa_hi)
325e3037485SYan-Hsuan Chuang 			damping = true;
326e3037485SYan-Hsuan Chuang 		break;
327e3037485SYan-Hsuan Chuang 	default:
328e3037485SYan-Hsuan Chuang 		return false;
329e3037485SYan-Hsuan Chuang 	}
330e3037485SYan-Hsuan Chuang 
331e3037485SYan-Hsuan Chuang 	if (damping) {
332e3037485SYan-Hsuan Chuang 		dm_info->damping = true;
333e3037485SYan-Hsuan Chuang 		dm_info->damping_cnt = 0;
334e3037485SYan-Hsuan Chuang 		dm_info->damping_rssi = min_rssi;
335e3037485SYan-Hsuan Chuang 	}
336e3037485SYan-Hsuan Chuang 
337e3037485SYan-Hsuan Chuang 	return damping;
338e3037485SYan-Hsuan Chuang }
339e3037485SYan-Hsuan Chuang 
34076325506SZong-Zhe Yang static void rtw_phy_dig_get_boundary(struct rtw_dev *rtwdev,
34176325506SZong-Zhe Yang 				     struct rtw_dm_info *dm_info,
342e3037485SYan-Hsuan Chuang 				     u8 *upper, u8 *lower, bool linked)
343e3037485SYan-Hsuan Chuang {
344e3037485SYan-Hsuan Chuang 	u8 dig_max, dig_min, dig_mid;
345e3037485SYan-Hsuan Chuang 	u8 min_rssi;
346e3037485SYan-Hsuan Chuang 
347e3037485SYan-Hsuan Chuang 	if (linked) {
348e3037485SYan-Hsuan Chuang 		dig_max = DIG_PERF_MAX;
349e3037485SYan-Hsuan Chuang 		dig_mid = DIG_PERF_MID;
35076325506SZong-Zhe Yang 		dig_min = rtwdev->chip->dig_min;
351e3037485SYan-Hsuan Chuang 		min_rssi = max_t(u8, dm_info->min_rssi, dig_min);
352e3037485SYan-Hsuan Chuang 	} else {
353e3037485SYan-Hsuan Chuang 		dig_max = DIG_CVRG_MAX;
354e3037485SYan-Hsuan Chuang 		dig_mid = DIG_CVRG_MID;
355e3037485SYan-Hsuan Chuang 		dig_min = DIG_CVRG_MIN;
356e3037485SYan-Hsuan Chuang 		min_rssi = dig_min;
357e3037485SYan-Hsuan Chuang 	}
358e3037485SYan-Hsuan Chuang 
359e3037485SYan-Hsuan Chuang 	/* DIG MAX should be bounded by minimum RSSI with offset +15 */
360e3037485SYan-Hsuan Chuang 	dig_max = min_t(u8, dig_max, min_rssi + DIG_RSSI_GAIN_OFFSET);
361e3037485SYan-Hsuan Chuang 
362e3037485SYan-Hsuan Chuang 	*lower = clamp_t(u8, min_rssi, dig_min, dig_mid);
363e3037485SYan-Hsuan Chuang 	*upper = clamp_t(u8, *lower + DIG_RSSI_GAIN_OFFSET, dig_min, dig_max);
364e3037485SYan-Hsuan Chuang }
365e3037485SYan-Hsuan Chuang 
366e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_threshold(struct rtw_dm_info *dm_info,
367e3037485SYan-Hsuan Chuang 				      u16 *fa_th, u8 *step, bool linked)
368e3037485SYan-Hsuan Chuang {
369e3037485SYan-Hsuan Chuang 	u8 min_rssi, pre_min_rssi;
370e3037485SYan-Hsuan Chuang 
371e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
372e3037485SYan-Hsuan Chuang 	pre_min_rssi = dm_info->pre_min_rssi;
373e3037485SYan-Hsuan Chuang 	step[0] = 4;
374e3037485SYan-Hsuan Chuang 	step[1] = 3;
375e3037485SYan-Hsuan Chuang 	step[2] = 2;
376e3037485SYan-Hsuan Chuang 
377e3037485SYan-Hsuan Chuang 	if (linked) {
378e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_PERF_FA_TH_EXTRA_HIGH;
379e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_PERF_FA_TH_HIGH;
380e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_PERF_FA_TH_LOW;
381e3037485SYan-Hsuan Chuang 		if (pre_min_rssi > min_rssi) {
382e3037485SYan-Hsuan Chuang 			step[0] = 6;
383e3037485SYan-Hsuan Chuang 			step[1] = 4;
384e3037485SYan-Hsuan Chuang 			step[2] = 2;
385e3037485SYan-Hsuan Chuang 		}
386e3037485SYan-Hsuan Chuang 	} else {
387e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_CVRG_FA_TH_EXTRA_HIGH;
388e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_CVRG_FA_TH_HIGH;
389e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_CVRG_FA_TH_LOW;
390e3037485SYan-Hsuan Chuang 	}
391e3037485SYan-Hsuan Chuang }
392e3037485SYan-Hsuan Chuang 
393e3037485SYan-Hsuan Chuang static void rtw_phy_dig_recorder(struct rtw_dm_info *dm_info, u8 igi, u16 fa)
394e3037485SYan-Hsuan Chuang {
395e3037485SYan-Hsuan Chuang 	u8 *igi_history;
396e3037485SYan-Hsuan Chuang 	u16 *fa_history;
397e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
398e3037485SYan-Hsuan Chuang 	bool up;
399e3037485SYan-Hsuan Chuang 
400e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap << 1 & 0xfe;
401e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
402e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
403e3037485SYan-Hsuan Chuang 
404e3037485SYan-Hsuan Chuang 	up = igi > igi_history[0];
405e3037485SYan-Hsuan Chuang 	igi_bitmap |= up;
406e3037485SYan-Hsuan Chuang 
407e3037485SYan-Hsuan Chuang 	igi_history[3] = igi_history[2];
408e3037485SYan-Hsuan Chuang 	igi_history[2] = igi_history[1];
409e3037485SYan-Hsuan Chuang 	igi_history[1] = igi_history[0];
410e3037485SYan-Hsuan Chuang 	igi_history[0] = igi;
411e3037485SYan-Hsuan Chuang 
412e3037485SYan-Hsuan Chuang 	fa_history[3] = fa_history[2];
413e3037485SYan-Hsuan Chuang 	fa_history[2] = fa_history[1];
414e3037485SYan-Hsuan Chuang 	fa_history[1] = fa_history[0];
415e3037485SYan-Hsuan Chuang 	fa_history[0] = fa;
416e3037485SYan-Hsuan Chuang 
417e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = igi_bitmap;
418e3037485SYan-Hsuan Chuang }
419e3037485SYan-Hsuan Chuang 
420e3037485SYan-Hsuan Chuang static void rtw_phy_dig(struct rtw_dev *rtwdev)
421e3037485SYan-Hsuan Chuang {
422e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
423e3037485SYan-Hsuan Chuang 	u8 upper_bound, lower_bound;
424e3037485SYan-Hsuan Chuang 	u8 pre_igi, cur_igi;
425e3037485SYan-Hsuan Chuang 	u16 fa_th[3], fa_cnt;
426e3037485SYan-Hsuan Chuang 	u8 level;
427e3037485SYan-Hsuan Chuang 	u8 step[3];
428e3037485SYan-Hsuan Chuang 	bool linked;
429e3037485SYan-Hsuan Chuang 
4303c519605SYan-Hsuan Chuang 	if (test_bit(RTW_FLAG_DIG_DISABLE, rtwdev->flags))
431e3037485SYan-Hsuan Chuang 		return;
432e3037485SYan-Hsuan Chuang 
433e3037485SYan-Hsuan Chuang 	if (rtw_phy_dig_check_damping(dm_info))
434e3037485SYan-Hsuan Chuang 		return;
435e3037485SYan-Hsuan Chuang 
436e3037485SYan-Hsuan Chuang 	linked = !!rtwdev->sta_cnt;
437e3037485SYan-Hsuan Chuang 
438e3037485SYan-Hsuan Chuang 	fa_cnt = dm_info->total_fa_cnt;
439e3037485SYan-Hsuan Chuang 	pre_igi = dm_info->igi_history[0];
440e3037485SYan-Hsuan Chuang 
441e3037485SYan-Hsuan Chuang 	rtw_phy_dig_get_threshold(dm_info, fa_th, step, linked);
442e3037485SYan-Hsuan Chuang 
443e3037485SYan-Hsuan Chuang 	/* test the false alarm count from the highest threshold level first,
444e3037485SYan-Hsuan Chuang 	 * and increase it by corresponding step size
445e3037485SYan-Hsuan Chuang 	 *
446e3037485SYan-Hsuan Chuang 	 * note that the step size is offset by -2, compensate it afterall
447e3037485SYan-Hsuan Chuang 	 */
448e3037485SYan-Hsuan Chuang 	cur_igi = pre_igi;
449e3037485SYan-Hsuan Chuang 	for (level = 0; level < 3; level++) {
450e3037485SYan-Hsuan Chuang 		if (fa_cnt > fa_th[level]) {
451e3037485SYan-Hsuan Chuang 			cur_igi += step[level];
452e3037485SYan-Hsuan Chuang 			break;
453e3037485SYan-Hsuan Chuang 		}
454e3037485SYan-Hsuan Chuang 	}
455e3037485SYan-Hsuan Chuang 	cur_igi -= 2;
456e3037485SYan-Hsuan Chuang 
457e3037485SYan-Hsuan Chuang 	/* calculate the upper/lower bound by the minimum rssi we have among
458e3037485SYan-Hsuan Chuang 	 * the peers connected with us, meanwhile make sure the igi value does
459e3037485SYan-Hsuan Chuang 	 * not beyond the hardware limitation
460e3037485SYan-Hsuan Chuang 	 */
46176325506SZong-Zhe Yang 	rtw_phy_dig_get_boundary(rtwdev, dm_info, &upper_bound, &lower_bound,
46276325506SZong-Zhe Yang 				 linked);
463e3037485SYan-Hsuan Chuang 	cur_igi = clamp_t(u8, cur_igi, lower_bound, upper_bound);
464e3037485SYan-Hsuan Chuang 
465e3037485SYan-Hsuan Chuang 	/* record current igi value and false alarm statistics for further
466e3037485SYan-Hsuan Chuang 	 * damping checks, and record the trend of igi values
467e3037485SYan-Hsuan Chuang 	 */
468e3037485SYan-Hsuan Chuang 	rtw_phy_dig_recorder(dm_info, cur_igi, fa_cnt);
469e3037485SYan-Hsuan Chuang 
470e3037485SYan-Hsuan Chuang 	if (cur_igi != pre_igi)
471e3037485SYan-Hsuan Chuang 		rtw_phy_dig_write(rtwdev, cur_igi);
472e3037485SYan-Hsuan Chuang }
473e3037485SYan-Hsuan Chuang 
474e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update_iter(void *data, struct ieee80211_sta *sta)
475e3037485SYan-Hsuan Chuang {
476e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = data;
477e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
478e3037485SYan-Hsuan Chuang 
479e3037485SYan-Hsuan Chuang 	rtw_update_sta_info(rtwdev, si);
480e3037485SYan-Hsuan Chuang }
481e3037485SYan-Hsuan Chuang 
482e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update(struct rtw_dev *rtwdev)
483e3037485SYan-Hsuan Chuang {
484e3037485SYan-Hsuan Chuang 	if (rtwdev->watch_dog_cnt & 0x3)
485e3037485SYan-Hsuan Chuang 		return;
486e3037485SYan-Hsuan Chuang 
487e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_ra_info_update_iter, rtwdev);
488e3037485SYan-Hsuan Chuang }
489e3037485SYan-Hsuan Chuang 
49048308726SPo-Hao Huang static u32 rtw_phy_get_rrsr_mask(struct rtw_dev *rtwdev, u8 rate_idx)
49148308726SPo-Hao Huang {
49248308726SPo-Hao Huang 	u8 rate_order;
49348308726SPo-Hao Huang 
49448308726SPo-Hao Huang 	rate_order = rate_idx;
49548308726SPo-Hao Huang 
49648308726SPo-Hao Huang 	if (rate_idx >= DESC_RATEVHT4SS_MCS0)
49748308726SPo-Hao Huang 		rate_order -= DESC_RATEVHT4SS_MCS0;
49848308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEVHT3SS_MCS0)
49948308726SPo-Hao Huang 		rate_order -= DESC_RATEVHT3SS_MCS0;
50048308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEVHT2SS_MCS0)
50148308726SPo-Hao Huang 		rate_order -= DESC_RATEVHT2SS_MCS0;
50248308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEVHT1SS_MCS0)
50348308726SPo-Hao Huang 		rate_order -= DESC_RATEVHT1SS_MCS0;
50448308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEMCS24)
50548308726SPo-Hao Huang 		rate_order -= DESC_RATEMCS24;
50648308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEMCS16)
50748308726SPo-Hao Huang 		rate_order -= DESC_RATEMCS16;
50848308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEMCS8)
50948308726SPo-Hao Huang 		rate_order -= DESC_RATEMCS8;
51048308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATEMCS0)
51148308726SPo-Hao Huang 		rate_order -= DESC_RATEMCS0;
51248308726SPo-Hao Huang 	else if (rate_idx >= DESC_RATE6M)
51348308726SPo-Hao Huang 		rate_order -= DESC_RATE6M;
51448308726SPo-Hao Huang 	else
51548308726SPo-Hao Huang 		rate_order -= DESC_RATE1M;
51648308726SPo-Hao Huang 
51748308726SPo-Hao Huang 	if (rate_idx >= DESC_RATEMCS0 || rate_order == 0)
51848308726SPo-Hao Huang 		rate_order++;
51948308726SPo-Hao Huang 
52048308726SPo-Hao Huang 	return GENMASK(rate_order + RRSR_RATE_ORDER_CCK_LEN - 1, 0);
52148308726SPo-Hao Huang }
52248308726SPo-Hao Huang 
52348308726SPo-Hao Huang static void rtw_phy_rrsr_mask_min_iter(void *data, struct ieee80211_sta *sta)
52448308726SPo-Hao Huang {
52548308726SPo-Hao Huang 	struct rtw_dev *rtwdev = (struct rtw_dev *)data;
52648308726SPo-Hao Huang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
52748308726SPo-Hao Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
52848308726SPo-Hao Huang 	u32 mask = 0;
52948308726SPo-Hao Huang 
53048308726SPo-Hao Huang 	mask = rtw_phy_get_rrsr_mask(rtwdev, si->ra_report.desc_rate);
53148308726SPo-Hao Huang 	if (mask < dm_info->rrsr_mask_min)
53248308726SPo-Hao Huang 		dm_info->rrsr_mask_min = mask;
53348308726SPo-Hao Huang }
53448308726SPo-Hao Huang 
53548308726SPo-Hao Huang static void rtw_phy_rrsr_update(struct rtw_dev *rtwdev)
53648308726SPo-Hao Huang {
53748308726SPo-Hao Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
53848308726SPo-Hao Huang 
53948308726SPo-Hao Huang 	dm_info->rrsr_mask_min = RRSR_RATE_ORDER_MAX;
54048308726SPo-Hao Huang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_rrsr_mask_min_iter, rtwdev);
54148308726SPo-Hao Huang 	rtw_write32(rtwdev, REG_RRSR, dm_info->rrsr_val_init & dm_info->rrsr_mask_min);
54248308726SPo-Hao Huang }
54348308726SPo-Hao Huang 
5445227c2eeSTzu-En Huang static void rtw_phy_dpk_track(struct rtw_dev *rtwdev)
5455227c2eeSTzu-En Huang {
5465227c2eeSTzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
5475227c2eeSTzu-En Huang 
5485227c2eeSTzu-En Huang 	if (chip->ops->dpk_track)
5495227c2eeSTzu-En Huang 		chip->ops->dpk_track(rtwdev);
5505227c2eeSTzu-En Huang }
5515227c2eeSTzu-En Huang 
552fb8517f4SPo-Hao Huang struct rtw_rx_addr_match_data {
553fb8517f4SPo-Hao Huang 	struct rtw_dev *rtwdev;
554fb8517f4SPo-Hao Huang 	struct ieee80211_hdr *hdr;
555fb8517f4SPo-Hao Huang 	struct rtw_rx_pkt_stat *pkt_stat;
556fb8517f4SPo-Hao Huang 	u8 *bssid;
557fb8517f4SPo-Hao Huang };
558fb8517f4SPo-Hao Huang 
559fb8517f4SPo-Hao Huang static void rtw_phy_parsing_cfo_iter(void *data, u8 *mac,
560fb8517f4SPo-Hao Huang 				     struct ieee80211_vif *vif)
561fb8517f4SPo-Hao Huang {
562fb8517f4SPo-Hao Huang 	struct rtw_rx_addr_match_data *iter_data = data;
563fb8517f4SPo-Hao Huang 	struct rtw_dev *rtwdev = iter_data->rtwdev;
564fb8517f4SPo-Hao Huang 	struct rtw_rx_pkt_stat *pkt_stat = iter_data->pkt_stat;
565fb8517f4SPo-Hao Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
566fb8517f4SPo-Hao Huang 	struct rtw_cfo_track *cfo = &dm_info->cfo_track;
567fb8517f4SPo-Hao Huang 	u8 *bssid = iter_data->bssid;
568fb8517f4SPo-Hao Huang 	u8 i;
569fb8517f4SPo-Hao Huang 
570fb8517f4SPo-Hao Huang 	if (!ether_addr_equal(vif->bss_conf.bssid, bssid))
571fb8517f4SPo-Hao Huang 		return;
572fb8517f4SPo-Hao Huang 
573fb8517f4SPo-Hao Huang 	for (i = 0; i < rtwdev->hal.rf_path_num; i++) {
574fb8517f4SPo-Hao Huang 		cfo->cfo_tail[i] += pkt_stat->cfo_tail[i];
575fb8517f4SPo-Hao Huang 		cfo->cfo_cnt[i]++;
576fb8517f4SPo-Hao Huang 	}
577fb8517f4SPo-Hao Huang 
578fb8517f4SPo-Hao Huang 	cfo->packet_count++;
579fb8517f4SPo-Hao Huang }
580fb8517f4SPo-Hao Huang 
581fb8517f4SPo-Hao Huang void rtw_phy_parsing_cfo(struct rtw_dev *rtwdev,
582fb8517f4SPo-Hao Huang 			 struct rtw_rx_pkt_stat *pkt_stat)
583fb8517f4SPo-Hao Huang {
584fb8517f4SPo-Hao Huang 	struct ieee80211_hdr *hdr = pkt_stat->hdr;
585fb8517f4SPo-Hao Huang 	struct rtw_rx_addr_match_data data = {};
586fb8517f4SPo-Hao Huang 
587fb8517f4SPo-Hao Huang 	if (pkt_stat->crc_err || pkt_stat->icv_err || !pkt_stat->phy_status ||
588fb8517f4SPo-Hao Huang 	    ieee80211_is_ctl(hdr->frame_control))
589fb8517f4SPo-Hao Huang 		return;
590fb8517f4SPo-Hao Huang 
591fb8517f4SPo-Hao Huang 	data.rtwdev = rtwdev;
592fb8517f4SPo-Hao Huang 	data.hdr = hdr;
593fb8517f4SPo-Hao Huang 	data.pkt_stat = pkt_stat;
594fb8517f4SPo-Hao Huang 	data.bssid = get_hdr_bssid(hdr);
595fb8517f4SPo-Hao Huang 
596fb8517f4SPo-Hao Huang 	rtw_iterate_vifs_atomic(rtwdev, rtw_phy_parsing_cfo_iter, &data);
597fb8517f4SPo-Hao Huang }
598fb8517f4SPo-Hao Huang EXPORT_SYMBOL(rtw_phy_parsing_cfo);
599fb8517f4SPo-Hao Huang 
600fb8517f4SPo-Hao Huang static void rtw_phy_cfo_track(struct rtw_dev *rtwdev)
601fb8517f4SPo-Hao Huang {
602fb8517f4SPo-Hao Huang 	struct rtw_chip_info *chip = rtwdev->chip;
603fb8517f4SPo-Hao Huang 
604fb8517f4SPo-Hao Huang 	if (chip->ops->cfo_track)
605fb8517f4SPo-Hao Huang 		chip->ops->cfo_track(rtwdev);
606fb8517f4SPo-Hao Huang }
607fb8517f4SPo-Hao Huang 
608479c4ee9STzu-En Huang #define CCK_PD_FA_LV1_MIN	1000
609479c4ee9STzu-En Huang #define CCK_PD_FA_LV0_MAX	500
610479c4ee9STzu-En Huang 
611479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_unlink(struct rtw_dev *rtwdev)
612479c4ee9STzu-En Huang {
613479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
614479c4ee9STzu-En Huang 	u32 cck_fa_avg = dm_info->cck_fa_avg;
615479c4ee9STzu-En Huang 
616479c4ee9STzu-En Huang 	if (cck_fa_avg > CCK_PD_FA_LV1_MIN)
61718a0696eSTzu-En Huang 		return CCK_PD_LV1;
618479c4ee9STzu-En Huang 
619479c4ee9STzu-En Huang 	if (cck_fa_avg < CCK_PD_FA_LV0_MAX)
62018a0696eSTzu-En Huang 		return CCK_PD_LV0;
621479c4ee9STzu-En Huang 
622479c4ee9STzu-En Huang 	return CCK_PD_LV_MAX;
623479c4ee9STzu-En Huang }
624479c4ee9STzu-En Huang 
625479c4ee9STzu-En Huang #define CCK_PD_IGI_LV4_VAL 0x38
626479c4ee9STzu-En Huang #define CCK_PD_IGI_LV3_VAL 0x2a
627479c4ee9STzu-En Huang #define CCK_PD_IGI_LV2_VAL 0x24
628479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV4_VAL 32
629479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV3_VAL 32
630479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV2_VAL 24
631479c4ee9STzu-En Huang 
632479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_link(struct rtw_dev *rtwdev)
633479c4ee9STzu-En Huang {
634479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
635479c4ee9STzu-En Huang 	u8 igi = dm_info->igi_history[0];
636479c4ee9STzu-En Huang 	u8 rssi = dm_info->min_rssi;
637479c4ee9STzu-En Huang 	u32 cck_fa_avg = dm_info->cck_fa_avg;
638479c4ee9STzu-En Huang 
639479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV4_VAL && rssi > CCK_PD_RSSI_LV4_VAL)
64018a0696eSTzu-En Huang 		return CCK_PD_LV4;
641479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV3_VAL && rssi > CCK_PD_RSSI_LV3_VAL)
64218a0696eSTzu-En Huang 		return CCK_PD_LV3;
643479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV2_VAL || rssi > CCK_PD_RSSI_LV2_VAL)
64418a0696eSTzu-En Huang 		return CCK_PD_LV2;
645479c4ee9STzu-En Huang 	if (cck_fa_avg > CCK_PD_FA_LV1_MIN)
64618a0696eSTzu-En Huang 		return CCK_PD_LV1;
647479c4ee9STzu-En Huang 	if (cck_fa_avg < CCK_PD_FA_LV0_MAX)
64818a0696eSTzu-En Huang 		return CCK_PD_LV0;
649479c4ee9STzu-En Huang 
650479c4ee9STzu-En Huang 	return CCK_PD_LV_MAX;
651479c4ee9STzu-En Huang }
652479c4ee9STzu-En Huang 
653479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv(struct rtw_dev *rtwdev)
654479c4ee9STzu-En Huang {
655479c4ee9STzu-En Huang 	if (!rtw_is_assoc(rtwdev))
656479c4ee9STzu-En Huang 		return rtw_phy_cck_pd_lv_unlink(rtwdev);
657479c4ee9STzu-En Huang 	else
658479c4ee9STzu-En Huang 		return rtw_phy_cck_pd_lv_link(rtwdev);
659479c4ee9STzu-En Huang }
660479c4ee9STzu-En Huang 
661479c4ee9STzu-En Huang static void rtw_phy_cck_pd(struct rtw_dev *rtwdev)
662479c4ee9STzu-En Huang {
663479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
664479c4ee9STzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
665479c4ee9STzu-En Huang 	u32 cck_fa = dm_info->cck_fa_cnt;
666479c4ee9STzu-En Huang 	u8 level;
667479c4ee9STzu-En Huang 
668479c4ee9STzu-En Huang 	if (rtwdev->hal.current_band_type != RTW_BAND_2G)
669479c4ee9STzu-En Huang 		return;
670479c4ee9STzu-En Huang 
671479c4ee9STzu-En Huang 	if (dm_info->cck_fa_avg == CCK_FA_AVG_RESET)
672479c4ee9STzu-En Huang 		dm_info->cck_fa_avg = cck_fa;
673479c4ee9STzu-En Huang 	else
674479c4ee9STzu-En Huang 		dm_info->cck_fa_avg = (dm_info->cck_fa_avg * 3 + cck_fa) >> 2;
675479c4ee9STzu-En Huang 
676760bb2abSPing-Ke Shih 	rtw_dbg(rtwdev, RTW_DBG_PHY, "IGI=0x%x, rssi_min=%d, cck_fa=%d\n",
677760bb2abSPing-Ke Shih 		dm_info->igi_history[0], dm_info->min_rssi,
678760bb2abSPing-Ke Shih 		dm_info->fa_history[0]);
679760bb2abSPing-Ke Shih 	rtw_dbg(rtwdev, RTW_DBG_PHY, "cck_fa_avg=%d, cck_pd_default=%d\n",
680760bb2abSPing-Ke Shih 		dm_info->cck_fa_avg, dm_info->cck_pd_default);
681760bb2abSPing-Ke Shih 
682479c4ee9STzu-En Huang 	level = rtw_phy_cck_pd_lv(rtwdev);
683479c4ee9STzu-En Huang 
684479c4ee9STzu-En Huang 	if (level >= CCK_PD_LV_MAX)
685479c4ee9STzu-En Huang 		return;
686479c4ee9STzu-En Huang 
687479c4ee9STzu-En Huang 	if (chip->ops->cck_pd_set)
688479c4ee9STzu-En Huang 		chip->ops->cck_pd_set(rtwdev, level);
689479c4ee9STzu-En Huang }
690479c4ee9STzu-En Huang 
691c97ee3e0STzu-En Huang static void rtw_phy_pwr_track(struct rtw_dev *rtwdev)
692c97ee3e0STzu-En Huang {
693c97ee3e0STzu-En Huang 	rtwdev->chip->ops->pwr_track(rtwdev);
694c97ee3e0STzu-En Huang }
695c97ee3e0STzu-En Huang 
69648308726SPo-Hao Huang static void rtw_phy_ra_track(struct rtw_dev *rtwdev)
69748308726SPo-Hao Huang {
698ec7480edSPo-Hao Huang 	rtw_fw_update_wl_phy_info(rtwdev);
69948308726SPo-Hao Huang 	rtw_phy_ra_info_update(rtwdev);
70048308726SPo-Hao Huang 	rtw_phy_rrsr_update(rtwdev);
70148308726SPo-Hao Huang }
70248308726SPo-Hao Huang 
703e3037485SYan-Hsuan Chuang void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev)
704e3037485SYan-Hsuan Chuang {
705e3037485SYan-Hsuan Chuang 	/* for further calculation */
706e3037485SYan-Hsuan Chuang 	rtw_phy_statistics(rtwdev);
707e3037485SYan-Hsuan Chuang 	rtw_phy_dig(rtwdev);
708479c4ee9STzu-En Huang 	rtw_phy_cck_pd(rtwdev);
70948308726SPo-Hao Huang 	rtw_phy_ra_track(rtwdev);
710*1188301fSPo-Hao Huang 	rtw_phy_tx_path_diversity(rtwdev);
711fb8517f4SPo-Hao Huang 	rtw_phy_cfo_track(rtwdev);
7125227c2eeSTzu-En Huang 	rtw_phy_dpk_track(rtwdev);
713c97ee3e0STzu-En Huang 	rtw_phy_pwr_track(rtwdev);
714e3037485SYan-Hsuan Chuang }
715e3037485SYan-Hsuan Chuang 
716e3037485SYan-Hsuan Chuang #define FRAC_BITS 3
717e3037485SYan-Hsuan Chuang 
718e3037485SYan-Hsuan Chuang static u8 rtw_phy_power_2_db(s8 power)
719e3037485SYan-Hsuan Chuang {
720e3037485SYan-Hsuan Chuang 	if (power <= -100 || power >= 20)
721e3037485SYan-Hsuan Chuang 		return 0;
722e3037485SYan-Hsuan Chuang 	else if (power >= 0)
723e3037485SYan-Hsuan Chuang 		return 100;
724e3037485SYan-Hsuan Chuang 	else
725e3037485SYan-Hsuan Chuang 		return 100 + power;
726e3037485SYan-Hsuan Chuang }
727e3037485SYan-Hsuan Chuang 
728e3037485SYan-Hsuan Chuang static u64 rtw_phy_db_2_linear(u8 power_db)
729e3037485SYan-Hsuan Chuang {
730e3037485SYan-Hsuan Chuang 	u8 i, j;
731e3037485SYan-Hsuan Chuang 	u64 linear;
732e3037485SYan-Hsuan Chuang 
7338a03447dSStanislaw Gruszka 	if (power_db > 96)
7348a03447dSStanislaw Gruszka 		power_db = 96;
7358a03447dSStanislaw Gruszka 	else if (power_db < 1)
7368a03447dSStanislaw Gruszka 		return 1;
7378a03447dSStanislaw Gruszka 
738e3037485SYan-Hsuan Chuang 	/* 1dB ~ 96dB */
739e3037485SYan-Hsuan Chuang 	i = (power_db - 1) >> 3;
740e3037485SYan-Hsuan Chuang 	j = (power_db - 1) - (i << 3);
741e3037485SYan-Hsuan Chuang 
742e3037485SYan-Hsuan Chuang 	linear = db_invert_table[i][j];
743e3037485SYan-Hsuan Chuang 	linear = i > 2 ? linear << FRAC_BITS : linear;
744e3037485SYan-Hsuan Chuang 
745e3037485SYan-Hsuan Chuang 	return linear;
746e3037485SYan-Hsuan Chuang }
747e3037485SYan-Hsuan Chuang 
748e3037485SYan-Hsuan Chuang static u8 rtw_phy_linear_2_db(u64 linear)
749e3037485SYan-Hsuan Chuang {
750e3037485SYan-Hsuan Chuang 	u8 i;
751e3037485SYan-Hsuan Chuang 	u8 j;
752e3037485SYan-Hsuan Chuang 	u32 dB;
753e3037485SYan-Hsuan Chuang 
754e3037485SYan-Hsuan Chuang 	if (linear >= db_invert_table[11][7])
755e3037485SYan-Hsuan Chuang 		return 96; /* maximum 96 dB */
756e3037485SYan-Hsuan Chuang 
757e3037485SYan-Hsuan Chuang 	for (i = 0; i < 12; i++) {
758e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][7])
759e3037485SYan-Hsuan Chuang 			break;
760e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][7])
761e3037485SYan-Hsuan Chuang 			break;
762e3037485SYan-Hsuan Chuang 	}
763e3037485SYan-Hsuan Chuang 
764e3037485SYan-Hsuan Chuang 	for (j = 0; j < 8; j++) {
765e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][j])
766e3037485SYan-Hsuan Chuang 			break;
767e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][j])
768e3037485SYan-Hsuan Chuang 			break;
769e3037485SYan-Hsuan Chuang 	}
770e3037485SYan-Hsuan Chuang 
771e3037485SYan-Hsuan Chuang 	if (j == 0 && i == 0)
772e3037485SYan-Hsuan Chuang 		goto end;
773e3037485SYan-Hsuan Chuang 
774e3037485SYan-Hsuan Chuang 	if (j == 0) {
775e3037485SYan-Hsuan Chuang 		if (i != 3) {
776e3037485SYan-Hsuan Chuang 			if (db_invert_table[i][0] - linear >
777e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[i - 1][7]) {
778e3037485SYan-Hsuan Chuang 				i = i - 1;
779e3037485SYan-Hsuan Chuang 				j = 7;
780e3037485SYan-Hsuan Chuang 			}
781e3037485SYan-Hsuan Chuang 		} else {
782e3037485SYan-Hsuan Chuang 			if (db_invert_table[3][0] - linear >
783e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[2][7]) {
784e3037485SYan-Hsuan Chuang 				i = 2;
785e3037485SYan-Hsuan Chuang 				j = 7;
786e3037485SYan-Hsuan Chuang 			}
787e3037485SYan-Hsuan Chuang 		}
788e3037485SYan-Hsuan Chuang 	} else {
789e3037485SYan-Hsuan Chuang 		if (db_invert_table[i][j] - linear >
790e3037485SYan-Hsuan Chuang 		    linear - db_invert_table[i][j - 1]) {
791e3037485SYan-Hsuan Chuang 			j = j - 1;
792e3037485SYan-Hsuan Chuang 		}
793e3037485SYan-Hsuan Chuang 	}
794e3037485SYan-Hsuan Chuang end:
795e3037485SYan-Hsuan Chuang 	dB = (i << 3) + j + 1;
796e3037485SYan-Hsuan Chuang 
797e3037485SYan-Hsuan Chuang 	return dB;
798e3037485SYan-Hsuan Chuang }
799e3037485SYan-Hsuan Chuang 
800e3037485SYan-Hsuan Chuang u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num)
801e3037485SYan-Hsuan Chuang {
802e3037485SYan-Hsuan Chuang 	s8 power;
803e3037485SYan-Hsuan Chuang 	u8 power_db;
804e3037485SYan-Hsuan Chuang 	u64 linear;
805e3037485SYan-Hsuan Chuang 	u64 sum = 0;
806e3037485SYan-Hsuan Chuang 	u8 path;
807e3037485SYan-Hsuan Chuang 
808e3037485SYan-Hsuan Chuang 	for (path = 0; path < path_num; path++) {
809e3037485SYan-Hsuan Chuang 		power = rf_power[path];
810e3037485SYan-Hsuan Chuang 		power_db = rtw_phy_power_2_db(power);
811e3037485SYan-Hsuan Chuang 		linear = rtw_phy_db_2_linear(power_db);
812e3037485SYan-Hsuan Chuang 		sum += linear;
813e3037485SYan-Hsuan Chuang 	}
814e3037485SYan-Hsuan Chuang 
815e3037485SYan-Hsuan Chuang 	sum = (sum + (1 << (FRAC_BITS - 1))) >> FRAC_BITS;
816e3037485SYan-Hsuan Chuang 	switch (path_num) {
817e3037485SYan-Hsuan Chuang 	case 2:
818e3037485SYan-Hsuan Chuang 		sum >>= 1;
819e3037485SYan-Hsuan Chuang 		break;
820e3037485SYan-Hsuan Chuang 	case 3:
821e3037485SYan-Hsuan Chuang 		sum = ((sum) + ((sum) << 1) + ((sum) << 3)) >> 5;
822e3037485SYan-Hsuan Chuang 		break;
823e3037485SYan-Hsuan Chuang 	case 4:
824e3037485SYan-Hsuan Chuang 		sum >>= 2;
825e3037485SYan-Hsuan Chuang 		break;
826e3037485SYan-Hsuan Chuang 	default:
827e3037485SYan-Hsuan Chuang 		break;
828e3037485SYan-Hsuan Chuang 	}
829e3037485SYan-Hsuan Chuang 
830e3037485SYan-Hsuan Chuang 	return rtw_phy_linear_2_db(sum);
831e3037485SYan-Hsuan Chuang }
832449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_rf_power_2_rssi);
833e3037485SYan-Hsuan Chuang 
834e3037485SYan-Hsuan Chuang u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
835e3037485SYan-Hsuan Chuang 		    u32 addr, u32 mask)
836e3037485SYan-Hsuan Chuang {
837e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
838e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
839e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
840e3037485SYan-Hsuan Chuang 	u32 val, direct_addr;
841e3037485SYan-Hsuan Chuang 
842e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
843e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
844e3037485SYan-Hsuan Chuang 		return INV_RF_DATA;
845e3037485SYan-Hsuan Chuang 	}
846e3037485SYan-Hsuan Chuang 
847e3037485SYan-Hsuan Chuang 	addr &= 0xff;
848e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
849e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
850e3037485SYan-Hsuan Chuang 
851e3037485SYan-Hsuan Chuang 	val = rtw_read32_mask(rtwdev, direct_addr, mask);
852e3037485SYan-Hsuan Chuang 
853e3037485SYan-Hsuan Chuang 	return val;
854e3037485SYan-Hsuan Chuang }
855449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_read_rf);
856e3037485SYan-Hsuan Chuang 
857e0c27cdbSPing-Ke Shih u32 rtw_phy_read_rf_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
858e0c27cdbSPing-Ke Shih 			 u32 addr, u32 mask)
859e0c27cdbSPing-Ke Shih {
860e0c27cdbSPing-Ke Shih 	struct rtw_hal *hal = &rtwdev->hal;
861e0c27cdbSPing-Ke Shih 	struct rtw_chip_info *chip = rtwdev->chip;
862e0c27cdbSPing-Ke Shih 	const struct rtw_rf_sipi_addr *rf_sipi_addr;
863e0c27cdbSPing-Ke Shih 	const struct rtw_rf_sipi_addr *rf_sipi_addr_a;
864e0c27cdbSPing-Ke Shih 	u32 val32;
865e0c27cdbSPing-Ke Shih 	u32 en_pi;
866e0c27cdbSPing-Ke Shih 	u32 r_addr;
867e0c27cdbSPing-Ke Shih 	u32 shift;
868e0c27cdbSPing-Ke Shih 
869e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
870e0c27cdbSPing-Ke Shih 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
871e0c27cdbSPing-Ke Shih 		return INV_RF_DATA;
872e0c27cdbSPing-Ke Shih 	}
873e0c27cdbSPing-Ke Shih 
874e0c27cdbSPing-Ke Shih 	if (!chip->rf_sipi_read_addr) {
875e0c27cdbSPing-Ke Shih 		rtw_err(rtwdev, "rf_sipi_read_addr isn't defined\n");
876e0c27cdbSPing-Ke Shih 		return INV_RF_DATA;
877e0c27cdbSPing-Ke Shih 	}
878e0c27cdbSPing-Ke Shih 
879e0c27cdbSPing-Ke Shih 	rf_sipi_addr = &chip->rf_sipi_read_addr[rf_path];
880e0c27cdbSPing-Ke Shih 	rf_sipi_addr_a = &chip->rf_sipi_read_addr[RF_PATH_A];
881e0c27cdbSPing-Ke Shih 
882e0c27cdbSPing-Ke Shih 	addr &= 0xff;
883e0c27cdbSPing-Ke Shih 
884e0c27cdbSPing-Ke Shih 	val32 = rtw_read32(rtwdev, rf_sipi_addr->hssi_2);
885e0c27cdbSPing-Ke Shih 	val32 = (val32 & ~LSSI_READ_ADDR_MASK) | (addr << 23);
886e0c27cdbSPing-Ke Shih 	rtw_write32(rtwdev, rf_sipi_addr->hssi_2, val32);
887e0c27cdbSPing-Ke Shih 
888e0c27cdbSPing-Ke Shih 	/* toggle read edge of path A */
889e0c27cdbSPing-Ke Shih 	val32 = rtw_read32(rtwdev, rf_sipi_addr_a->hssi_2);
890e0c27cdbSPing-Ke Shih 	rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 & ~LSSI_READ_EDGE_MASK);
891e0c27cdbSPing-Ke Shih 	rtw_write32(rtwdev, rf_sipi_addr_a->hssi_2, val32 | LSSI_READ_EDGE_MASK);
892e0c27cdbSPing-Ke Shih 
893e0c27cdbSPing-Ke Shih 	udelay(120);
894e0c27cdbSPing-Ke Shih 
895e0c27cdbSPing-Ke Shih 	en_pi = rtw_read32_mask(rtwdev, rf_sipi_addr->hssi_1, BIT(8));
896e0c27cdbSPing-Ke Shih 	r_addr = en_pi ? rf_sipi_addr->lssi_read_pi : rf_sipi_addr->lssi_read;
897e0c27cdbSPing-Ke Shih 
898e0c27cdbSPing-Ke Shih 	val32 = rtw_read32_mask(rtwdev, r_addr, LSSI_READ_DATA_MASK);
899e0c27cdbSPing-Ke Shih 
900e0c27cdbSPing-Ke Shih 	shift = __ffs(mask);
901e0c27cdbSPing-Ke Shih 
902e0c27cdbSPing-Ke Shih 	return (val32 & mask) >> shift;
903e0c27cdbSPing-Ke Shih }
904449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_read_rf_sipi);
905e0c27cdbSPing-Ke Shih 
906e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
907e3037485SYan-Hsuan Chuang 			       u32 addr, u32 mask, u32 data)
908e3037485SYan-Hsuan Chuang {
909e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
910e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
911e3037485SYan-Hsuan Chuang 	u32 *sipi_addr = chip->rf_sipi_addr;
912e3037485SYan-Hsuan Chuang 	u32 data_and_addr;
913e3037485SYan-Hsuan Chuang 	u32 old_data = 0;
914e3037485SYan-Hsuan Chuang 	u32 shift;
915e3037485SYan-Hsuan Chuang 
916e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
917e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
918e3037485SYan-Hsuan Chuang 		return false;
919e3037485SYan-Hsuan Chuang 	}
920e3037485SYan-Hsuan Chuang 
921e3037485SYan-Hsuan Chuang 	addr &= 0xff;
922e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
923e3037485SYan-Hsuan Chuang 
924e3037485SYan-Hsuan Chuang 	if (mask != RFREG_MASK) {
925e0c27cdbSPing-Ke Shih 		old_data = chip->ops->read_rf(rtwdev, rf_path, addr, RFREG_MASK);
926e3037485SYan-Hsuan Chuang 
927e3037485SYan-Hsuan Chuang 		if (old_data == INV_RF_DATA) {
928e3037485SYan-Hsuan Chuang 			rtw_err(rtwdev, "Write fail, rf is disabled\n");
929e3037485SYan-Hsuan Chuang 			return false;
930e3037485SYan-Hsuan Chuang 		}
931e3037485SYan-Hsuan Chuang 
932e3037485SYan-Hsuan Chuang 		shift = __ffs(mask);
933e3037485SYan-Hsuan Chuang 		data = ((old_data) & (~mask)) | (data << shift);
934e3037485SYan-Hsuan Chuang 	}
935e3037485SYan-Hsuan Chuang 
936e3037485SYan-Hsuan Chuang 	data_and_addr = ((addr << 20) | (data & 0x000fffff)) & 0x0fffffff;
937e3037485SYan-Hsuan Chuang 
938e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, sipi_addr[rf_path], data_and_addr);
939e3037485SYan-Hsuan Chuang 
940e3037485SYan-Hsuan Chuang 	udelay(13);
941e3037485SYan-Hsuan Chuang 
942e3037485SYan-Hsuan Chuang 	return true;
943e3037485SYan-Hsuan Chuang }
944449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_write_rf_reg_sipi);
945e3037485SYan-Hsuan Chuang 
946e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
947e3037485SYan-Hsuan Chuang 			  u32 addr, u32 mask, u32 data)
948e3037485SYan-Hsuan Chuang {
949e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
950e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
951e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
952e3037485SYan-Hsuan Chuang 	u32 direct_addr;
953e3037485SYan-Hsuan Chuang 
954e0c27cdbSPing-Ke Shih 	if (rf_path >= hal->rf_phy_num) {
955e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
956e3037485SYan-Hsuan Chuang 		return false;
957e3037485SYan-Hsuan Chuang 	}
958e3037485SYan-Hsuan Chuang 
959e3037485SYan-Hsuan Chuang 	addr &= 0xff;
960e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
961e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
962e3037485SYan-Hsuan Chuang 
963e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, direct_addr, mask, data);
964e3037485SYan-Hsuan Chuang 
965e3037485SYan-Hsuan Chuang 	udelay(1);
966e3037485SYan-Hsuan Chuang 
967e3037485SYan-Hsuan Chuang 	return true;
968e3037485SYan-Hsuan Chuang }
969e3037485SYan-Hsuan Chuang 
970e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
971e3037485SYan-Hsuan Chuang 			      u32 addr, u32 mask, u32 data)
972e3037485SYan-Hsuan Chuang {
973e3037485SYan-Hsuan Chuang 	if (addr != 0x00)
974e3037485SYan-Hsuan Chuang 		return rtw_phy_write_rf_reg(rtwdev, rf_path, addr, mask, data);
975e3037485SYan-Hsuan Chuang 
976e3037485SYan-Hsuan Chuang 	return rtw_phy_write_rf_reg_sipi(rtwdev, rf_path, addr, mask, data);
977e3037485SYan-Hsuan Chuang }
978449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_write_rf_reg_mix);
979e3037485SYan-Hsuan Chuang 
980e3037485SYan-Hsuan Chuang void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg)
981e3037485SYan-Hsuan Chuang {
982e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
983e3037485SYan-Hsuan Chuang 	struct rtw_efuse *efuse = &rtwdev->efuse;
984e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond = {0};
985e3037485SYan-Hsuan Chuang 
986e3037485SYan-Hsuan Chuang 	cond.cut = hal->cut_version ? hal->cut_version : 15;
987e3037485SYan-Hsuan Chuang 	cond.pkg = pkg ? pkg : 15;
988e3037485SYan-Hsuan Chuang 	cond.plat = 0x04;
989e3037485SYan-Hsuan Chuang 	cond.rfe = efuse->rfe_option;
990e3037485SYan-Hsuan Chuang 
991e3037485SYan-Hsuan Chuang 	switch (rtw_hci_type(rtwdev)) {
992e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_USB:
993e3037485SYan-Hsuan Chuang 		cond.intf = INTF_USB;
994e3037485SYan-Hsuan Chuang 		break;
995e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_SDIO:
996e3037485SYan-Hsuan Chuang 		cond.intf = INTF_SDIO;
997e3037485SYan-Hsuan Chuang 		break;
998e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_PCIE:
999e3037485SYan-Hsuan Chuang 	default:
1000e3037485SYan-Hsuan Chuang 		cond.intf = INTF_PCIE;
1001e3037485SYan-Hsuan Chuang 		break;
1002e3037485SYan-Hsuan Chuang 	}
1003e3037485SYan-Hsuan Chuang 
1004e3037485SYan-Hsuan Chuang 	hal->phy_cond = cond;
1005e3037485SYan-Hsuan Chuang 
1006e3037485SYan-Hsuan Chuang 	rtw_dbg(rtwdev, RTW_DBG_PHY, "phy cond=0x%08x\n", *((u32 *)&hal->phy_cond));
1007e3037485SYan-Hsuan Chuang }
1008e3037485SYan-Hsuan Chuang 
1009e3037485SYan-Hsuan Chuang static bool check_positive(struct rtw_dev *rtwdev, struct rtw_phy_cond cond)
1010e3037485SYan-Hsuan Chuang {
1011e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1012e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond drv_cond = hal->phy_cond;
1013e3037485SYan-Hsuan Chuang 
1014e3037485SYan-Hsuan Chuang 	if (cond.cut && cond.cut != drv_cond.cut)
1015e3037485SYan-Hsuan Chuang 		return false;
1016e3037485SYan-Hsuan Chuang 
1017e3037485SYan-Hsuan Chuang 	if (cond.pkg && cond.pkg != drv_cond.pkg)
1018e3037485SYan-Hsuan Chuang 		return false;
1019e3037485SYan-Hsuan Chuang 
1020e3037485SYan-Hsuan Chuang 	if (cond.intf && cond.intf != drv_cond.intf)
1021e3037485SYan-Hsuan Chuang 		return false;
1022e3037485SYan-Hsuan Chuang 
1023e3037485SYan-Hsuan Chuang 	if (cond.rfe != drv_cond.rfe)
1024e3037485SYan-Hsuan Chuang 		return false;
1025e3037485SYan-Hsuan Chuang 
1026e3037485SYan-Hsuan Chuang 	return true;
1027e3037485SYan-Hsuan Chuang }
1028e3037485SYan-Hsuan Chuang 
1029e3037485SYan-Hsuan Chuang void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
1030e3037485SYan-Hsuan Chuang {
1031e3037485SYan-Hsuan Chuang 	const union phy_table_tile *p = tbl->data;
1032e3037485SYan-Hsuan Chuang 	const union phy_table_tile *end = p + tbl->size / 2;
1033e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond pos_cond = {0};
1034e3037485SYan-Hsuan Chuang 	bool is_matched = true, is_skipped = false;
1035e3037485SYan-Hsuan Chuang 
1036e3037485SYan-Hsuan Chuang 	BUILD_BUG_ON(sizeof(union phy_table_tile) != sizeof(struct phy_cfg_pair));
1037e3037485SYan-Hsuan Chuang 
1038e3037485SYan-Hsuan Chuang 	for (; p < end; p++) {
1039e3037485SYan-Hsuan Chuang 		if (p->cond.pos) {
1040e3037485SYan-Hsuan Chuang 			switch (p->cond.branch) {
1041e3037485SYan-Hsuan Chuang 			case BRANCH_ENDIF:
1042e3037485SYan-Hsuan Chuang 				is_matched = true;
1043e3037485SYan-Hsuan Chuang 				is_skipped = false;
1044e3037485SYan-Hsuan Chuang 				break;
1045e3037485SYan-Hsuan Chuang 			case BRANCH_ELSE:
1046e3037485SYan-Hsuan Chuang 				is_matched = is_skipped ? false : true;
1047e3037485SYan-Hsuan Chuang 				break;
1048e3037485SYan-Hsuan Chuang 			case BRANCH_IF:
1049e3037485SYan-Hsuan Chuang 			case BRANCH_ELIF:
1050e3037485SYan-Hsuan Chuang 			default:
1051e3037485SYan-Hsuan Chuang 				pos_cond = p->cond;
1052e3037485SYan-Hsuan Chuang 				break;
1053e3037485SYan-Hsuan Chuang 			}
1054e3037485SYan-Hsuan Chuang 		} else if (p->cond.neg) {
1055e3037485SYan-Hsuan Chuang 			if (!is_skipped) {
1056e3037485SYan-Hsuan Chuang 				if (check_positive(rtwdev, pos_cond)) {
1057e3037485SYan-Hsuan Chuang 					is_matched = true;
1058e3037485SYan-Hsuan Chuang 					is_skipped = true;
1059e3037485SYan-Hsuan Chuang 				} else {
1060e3037485SYan-Hsuan Chuang 					is_matched = false;
1061e3037485SYan-Hsuan Chuang 					is_skipped = false;
1062e3037485SYan-Hsuan Chuang 				}
1063e3037485SYan-Hsuan Chuang 			} else {
1064e3037485SYan-Hsuan Chuang 				is_matched = false;
1065e3037485SYan-Hsuan Chuang 			}
1066e3037485SYan-Hsuan Chuang 		} else if (is_matched) {
1067e3037485SYan-Hsuan Chuang 			(*tbl->do_cfg)(rtwdev, tbl, p->cfg.addr, p->cfg.data);
1068e3037485SYan-Hsuan Chuang 		}
1069e3037485SYan-Hsuan Chuang 	}
1070e3037485SYan-Hsuan Chuang }
1071449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_phy_cond);
1072e3037485SYan-Hsuan Chuang 
1073e3037485SYan-Hsuan Chuang #define bcd_to_dec_pwr_by_rate(val, i) bcd2bin(val >> (i * 8))
1074e3037485SYan-Hsuan Chuang 
1075e3037485SYan-Hsuan Chuang static u8 tbl_to_dec_pwr_by_rate(struct rtw_dev *rtwdev, u32 hex, u8 i)
1076e3037485SYan-Hsuan Chuang {
1077e3037485SYan-Hsuan Chuang 	if (rtwdev->chip->is_pwr_by_rate_dec)
1078e3037485SYan-Hsuan Chuang 		return bcd_to_dec_pwr_by_rate(hex, i);
1079fa6dfe6bSYan-Hsuan Chuang 
1080e3037485SYan-Hsuan Chuang 	return (hex >> (i * 8)) & 0xFF;
1081e3037485SYan-Hsuan Chuang }
1082e3037485SYan-Hsuan Chuang 
108343712199SYan-Hsuan Chuang static void
108443712199SYan-Hsuan Chuang rtw_phy_get_rate_values_of_txpwr_by_rate(struct rtw_dev *rtwdev,
108543712199SYan-Hsuan Chuang 					 u32 addr, u32 mask, u32 val, u8 *rate,
1086e3037485SYan-Hsuan Chuang 					 u8 *pwr_by_rate, u8 *rate_num)
1087e3037485SYan-Hsuan Chuang {
1088e3037485SYan-Hsuan Chuang 	int i;
1089e3037485SYan-Hsuan Chuang 
1090e3037485SYan-Hsuan Chuang 	switch (addr) {
1091e3037485SYan-Hsuan Chuang 	case 0xE00:
1092e3037485SYan-Hsuan Chuang 	case 0x830:
1093e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
1094e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
1095e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
1096e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
1097e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1098e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1099e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1100e3037485SYan-Hsuan Chuang 		break;
1101e3037485SYan-Hsuan Chuang 	case 0xE04:
1102e3037485SYan-Hsuan Chuang 	case 0x834:
1103e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
1104e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
1105e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
1106e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
1107e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1108e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1109e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1110e3037485SYan-Hsuan Chuang 		break;
1111e3037485SYan-Hsuan Chuang 	case 0xE08:
1112e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
1113e3037485SYan-Hsuan Chuang 		pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 1);
1114e3037485SYan-Hsuan Chuang 		*rate_num = 1;
1115e3037485SYan-Hsuan Chuang 		break;
1116e3037485SYan-Hsuan Chuang 	case 0x86C:
1117e3037485SYan-Hsuan Chuang 		if (mask == 0xffffff00) {
1118e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE2M;
1119e3037485SYan-Hsuan Chuang 			rate[1] = DESC_RATE5_5M;
1120e3037485SYan-Hsuan Chuang 			rate[2] = DESC_RATE11M;
1121e3037485SYan-Hsuan Chuang 			for (i = 1; i < 4; ++i)
1122e3037485SYan-Hsuan Chuang 				pwr_by_rate[i - 1] =
1123e3037485SYan-Hsuan Chuang 					tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1124e3037485SYan-Hsuan Chuang 			*rate_num = 3;
1125e3037485SYan-Hsuan Chuang 		} else if (mask == 0x000000ff) {
1126e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE11M;
1127e3037485SYan-Hsuan Chuang 			pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 0);
1128e3037485SYan-Hsuan Chuang 			*rate_num = 1;
1129e3037485SYan-Hsuan Chuang 		}
1130e3037485SYan-Hsuan Chuang 		break;
1131e3037485SYan-Hsuan Chuang 	case 0xE10:
1132e3037485SYan-Hsuan Chuang 	case 0x83C:
1133e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
1134e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
1135e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
1136e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
1137e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1138e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1139e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1140e3037485SYan-Hsuan Chuang 		break;
1141e3037485SYan-Hsuan Chuang 	case 0xE14:
1142e3037485SYan-Hsuan Chuang 	case 0x848:
1143e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
1144e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
1145e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
1146e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
1147e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1148e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1149e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1150e3037485SYan-Hsuan Chuang 		break;
1151e3037485SYan-Hsuan Chuang 	case 0xE18:
1152e3037485SYan-Hsuan Chuang 	case 0x84C:
1153e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
1154e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
1155e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
1156e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
1157e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1158e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1159e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1160e3037485SYan-Hsuan Chuang 		break;
1161e3037485SYan-Hsuan Chuang 	case 0xE1C:
1162e3037485SYan-Hsuan Chuang 	case 0x868:
1163e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
1164e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
1165e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
1166e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
1167e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1168e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1169e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1170e3037485SYan-Hsuan Chuang 		break;
1171e3037485SYan-Hsuan Chuang 	case 0x838:
1172e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
1173e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
1174e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
1175e3037485SYan-Hsuan Chuang 		for (i = 1; i < 4; ++i)
1176e3037485SYan-Hsuan Chuang 			pwr_by_rate[i - 1] = tbl_to_dec_pwr_by_rate(rtwdev,
1177e3037485SYan-Hsuan Chuang 								    val, i);
1178e3037485SYan-Hsuan Chuang 		*rate_num = 3;
1179e3037485SYan-Hsuan Chuang 		break;
1180e3037485SYan-Hsuan Chuang 	case 0xC20:
1181e3037485SYan-Hsuan Chuang 	case 0xE20:
1182e3037485SYan-Hsuan Chuang 	case 0x1820:
1183e3037485SYan-Hsuan Chuang 	case 0x1A20:
1184e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
1185e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
1186e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
1187e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE11M;
1188e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1189e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1190e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1191e3037485SYan-Hsuan Chuang 		break;
1192e3037485SYan-Hsuan Chuang 	case 0xC24:
1193e3037485SYan-Hsuan Chuang 	case 0xE24:
1194e3037485SYan-Hsuan Chuang 	case 0x1824:
1195e3037485SYan-Hsuan Chuang 	case 0x1A24:
1196e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
1197e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
1198e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
1199e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
1200e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1201e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1202e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1203e3037485SYan-Hsuan Chuang 		break;
1204e3037485SYan-Hsuan Chuang 	case 0xC28:
1205e3037485SYan-Hsuan Chuang 	case 0xE28:
1206e3037485SYan-Hsuan Chuang 	case 0x1828:
1207e3037485SYan-Hsuan Chuang 	case 0x1A28:
1208e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
1209e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
1210e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
1211e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
1212e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1213e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1214e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1215e3037485SYan-Hsuan Chuang 		break;
1216e3037485SYan-Hsuan Chuang 	case 0xC2C:
1217e3037485SYan-Hsuan Chuang 	case 0xE2C:
1218e3037485SYan-Hsuan Chuang 	case 0x182C:
1219e3037485SYan-Hsuan Chuang 	case 0x1A2C:
1220e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
1221e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
1222e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
1223e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
1224e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1225e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1226e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1227e3037485SYan-Hsuan Chuang 		break;
1228e3037485SYan-Hsuan Chuang 	case 0xC30:
1229e3037485SYan-Hsuan Chuang 	case 0xE30:
1230e3037485SYan-Hsuan Chuang 	case 0x1830:
1231e3037485SYan-Hsuan Chuang 	case 0x1A30:
1232e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
1233e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
1234e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
1235e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
1236e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1237e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1238e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1239e3037485SYan-Hsuan Chuang 		break;
1240e3037485SYan-Hsuan Chuang 	case 0xC34:
1241e3037485SYan-Hsuan Chuang 	case 0xE34:
1242e3037485SYan-Hsuan Chuang 	case 0x1834:
1243e3037485SYan-Hsuan Chuang 	case 0x1A34:
1244e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
1245e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
1246e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
1247e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
1248e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1249e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1250e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1251e3037485SYan-Hsuan Chuang 		break;
1252e3037485SYan-Hsuan Chuang 	case 0xC38:
1253e3037485SYan-Hsuan Chuang 	case 0xE38:
1254e3037485SYan-Hsuan Chuang 	case 0x1838:
1255e3037485SYan-Hsuan Chuang 	case 0x1A38:
1256e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
1257e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
1258e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
1259e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
1260e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1261e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1262e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1263e3037485SYan-Hsuan Chuang 		break;
1264e3037485SYan-Hsuan Chuang 	case 0xC3C:
1265e3037485SYan-Hsuan Chuang 	case 0xE3C:
1266e3037485SYan-Hsuan Chuang 	case 0x183C:
1267e3037485SYan-Hsuan Chuang 	case 0x1A3C:
1268e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS0;
1269e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS1;
1270e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS2;
1271e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS3;
1272e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1273e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1274e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1275e3037485SYan-Hsuan Chuang 		break;
1276e3037485SYan-Hsuan Chuang 	case 0xC40:
1277e3037485SYan-Hsuan Chuang 	case 0xE40:
1278e3037485SYan-Hsuan Chuang 	case 0x1840:
1279e3037485SYan-Hsuan Chuang 	case 0x1A40:
1280e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS4;
1281e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS5;
1282e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS6;
1283e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS7;
1284e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1285e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1286e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1287e3037485SYan-Hsuan Chuang 		break;
1288e3037485SYan-Hsuan Chuang 	case 0xC44:
1289e3037485SYan-Hsuan Chuang 	case 0xE44:
1290e3037485SYan-Hsuan Chuang 	case 0x1844:
1291e3037485SYan-Hsuan Chuang 	case 0x1A44:
1292e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS8;
1293e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS9;
1294e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS0;
1295e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS1;
1296e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1297e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1298e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1299e3037485SYan-Hsuan Chuang 		break;
1300e3037485SYan-Hsuan Chuang 	case 0xC48:
1301e3037485SYan-Hsuan Chuang 	case 0xE48:
1302e3037485SYan-Hsuan Chuang 	case 0x1848:
1303e3037485SYan-Hsuan Chuang 	case 0x1A48:
1304e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS2;
1305e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS3;
1306e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS4;
1307e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS5;
1308e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1309e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1310e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1311e3037485SYan-Hsuan Chuang 		break;
1312e3037485SYan-Hsuan Chuang 	case 0xC4C:
1313e3037485SYan-Hsuan Chuang 	case 0xE4C:
1314e3037485SYan-Hsuan Chuang 	case 0x184C:
1315e3037485SYan-Hsuan Chuang 	case 0x1A4C:
1316e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS6;
1317e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS7;
1318e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS8;
1319e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS9;
1320e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1321e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1322e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1323e3037485SYan-Hsuan Chuang 		break;
1324e3037485SYan-Hsuan Chuang 	case 0xCD8:
1325e3037485SYan-Hsuan Chuang 	case 0xED8:
1326e3037485SYan-Hsuan Chuang 	case 0x18D8:
1327e3037485SYan-Hsuan Chuang 	case 0x1AD8:
1328e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS16;
1329e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS17;
1330e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS18;
1331e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS19;
1332e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1333e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1334e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1335e3037485SYan-Hsuan Chuang 		break;
1336e3037485SYan-Hsuan Chuang 	case 0xCDC:
1337e3037485SYan-Hsuan Chuang 	case 0xEDC:
1338e3037485SYan-Hsuan Chuang 	case 0x18DC:
1339e3037485SYan-Hsuan Chuang 	case 0x1ADC:
1340e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS20;
1341e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS21;
1342e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS22;
1343e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS23;
1344e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1345e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1346e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1347e3037485SYan-Hsuan Chuang 		break;
1348e3037485SYan-Hsuan Chuang 	case 0xCE0:
1349e3037485SYan-Hsuan Chuang 	case 0xEE0:
1350e3037485SYan-Hsuan Chuang 	case 0x18E0:
1351e3037485SYan-Hsuan Chuang 	case 0x1AE0:
1352e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS0;
1353e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS1;
1354e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS2;
1355e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS3;
1356e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1357e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1358e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1359e3037485SYan-Hsuan Chuang 		break;
1360e3037485SYan-Hsuan Chuang 	case 0xCE4:
1361e3037485SYan-Hsuan Chuang 	case 0xEE4:
1362e3037485SYan-Hsuan Chuang 	case 0x18E4:
1363e3037485SYan-Hsuan Chuang 	case 0x1AE4:
1364e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS4;
1365e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS5;
1366e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS6;
1367e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS7;
1368e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1369e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1370e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1371e3037485SYan-Hsuan Chuang 		break;
1372e3037485SYan-Hsuan Chuang 	case 0xCE8:
1373e3037485SYan-Hsuan Chuang 	case 0xEE8:
1374e3037485SYan-Hsuan Chuang 	case 0x18E8:
1375e3037485SYan-Hsuan Chuang 	case 0x1AE8:
1376e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS8;
1377e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS9;
1378e3037485SYan-Hsuan Chuang 		for (i = 0; i < 2; ++i)
1379e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1380e3037485SYan-Hsuan Chuang 		*rate_num = 2;
1381e3037485SYan-Hsuan Chuang 		break;
1382e3037485SYan-Hsuan Chuang 	default:
1383e3037485SYan-Hsuan Chuang 		rtw_warn(rtwdev, "invalid tx power index addr 0x%08x\n", addr);
1384e3037485SYan-Hsuan Chuang 		break;
1385e3037485SYan-Hsuan Chuang 	}
1386e3037485SYan-Hsuan Chuang }
1387e3037485SYan-Hsuan Chuang 
138843712199SYan-Hsuan Chuang static void rtw_phy_store_tx_power_by_rate(struct rtw_dev *rtwdev,
1389fa6dfe6bSYan-Hsuan Chuang 					   u32 band, u32 rfpath, u32 txnum,
1390e3037485SYan-Hsuan Chuang 					   u32 regaddr, u32 bitmask, u32 data)
1391e3037485SYan-Hsuan Chuang {
1392e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1393e3037485SYan-Hsuan Chuang 	u8 rate_num = 0;
1394e3037485SYan-Hsuan Chuang 	u8 rate;
1395e3037485SYan-Hsuan Chuang 	u8 rates[RTW_RF_PATH_MAX] = {0};
1396e3037485SYan-Hsuan Chuang 	s8 offset;
1397e3037485SYan-Hsuan Chuang 	s8 pwr_by_rate[RTW_RF_PATH_MAX] = {0};
1398e3037485SYan-Hsuan Chuang 	int i;
1399e3037485SYan-Hsuan Chuang 
140043712199SYan-Hsuan Chuang 	rtw_phy_get_rate_values_of_txpwr_by_rate(rtwdev, regaddr, bitmask, data,
1401e3037485SYan-Hsuan Chuang 						 rates, pwr_by_rate, &rate_num);
1402e3037485SYan-Hsuan Chuang 
1403e3037485SYan-Hsuan Chuang 	if (WARN_ON(rfpath >= RTW_RF_PATH_MAX ||
1404e3037485SYan-Hsuan Chuang 		    (band != PHY_BAND_2G && band != PHY_BAND_5G) ||
1405e3037485SYan-Hsuan Chuang 		    rate_num > RTW_RF_PATH_MAX))
1406e3037485SYan-Hsuan Chuang 		return;
1407e3037485SYan-Hsuan Chuang 
1408e3037485SYan-Hsuan Chuang 	for (i = 0; i < rate_num; i++) {
1409e3037485SYan-Hsuan Chuang 		offset = pwr_by_rate[i];
1410e3037485SYan-Hsuan Chuang 		rate = rates[i];
1411e3037485SYan-Hsuan Chuang 		if (band == PHY_BAND_2G)
1412e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[rfpath][rate] = offset;
1413e3037485SYan-Hsuan Chuang 		else if (band == PHY_BAND_5G)
1414e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[rfpath][rate] = offset;
1415e3037485SYan-Hsuan Chuang 		else
1416e3037485SYan-Hsuan Chuang 			continue;
1417e3037485SYan-Hsuan Chuang 	}
1418e3037485SYan-Hsuan Chuang }
1419e3037485SYan-Hsuan Chuang 
1420fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
1421fa6dfe6bSYan-Hsuan Chuang {
14220b8db87dSYan-Hsuan Chuang 	const struct rtw_phy_pg_cfg_pair *p = tbl->data;
14230b8db87dSYan-Hsuan Chuang 	const struct rtw_phy_pg_cfg_pair *end = p + tbl->size;
1424fa6dfe6bSYan-Hsuan Chuang 
1425fa6dfe6bSYan-Hsuan Chuang 	for (; p < end; p++) {
1426fa6dfe6bSYan-Hsuan Chuang 		if (p->addr == 0xfe || p->addr == 0xffe) {
1427fa6dfe6bSYan-Hsuan Chuang 			msleep(50);
1428fa6dfe6bSYan-Hsuan Chuang 			continue;
1429fa6dfe6bSYan-Hsuan Chuang 		}
143043712199SYan-Hsuan Chuang 		rtw_phy_store_tx_power_by_rate(rtwdev, p->band, p->rf_path,
1431fa6dfe6bSYan-Hsuan Chuang 					       p->tx_num, p->addr, p->bitmask,
1432fa6dfe6bSYan-Hsuan Chuang 					       p->data);
1433fa6dfe6bSYan-Hsuan Chuang 	}
1434fa6dfe6bSYan-Hsuan Chuang }
1435449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_bb_pg);
1436fa6dfe6bSYan-Hsuan Chuang 
1437fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_channel_idx_5g[RTW_MAX_CHANNEL_NUM_5G] = {
1438fa6dfe6bSYan-Hsuan Chuang 	36,  38,  40,  42,  44,  46,  48, /* Band 1 */
1439fa6dfe6bSYan-Hsuan Chuang 	52,  54,  56,  58,  60,  62,  64, /* Band 2 */
1440fa6dfe6bSYan-Hsuan Chuang 	100, 102, 104, 106, 108, 110, 112, /* Band 3 */
1441fa6dfe6bSYan-Hsuan Chuang 	116, 118, 120, 122, 124, 126, 128, /* Band 3 */
1442fa6dfe6bSYan-Hsuan Chuang 	132, 134, 136, 138, 140, 142, 144, /* Band 3 */
1443fa6dfe6bSYan-Hsuan Chuang 	149, 151, 153, 155, 157, 159, 161, /* Band 4 */
1444fa6dfe6bSYan-Hsuan Chuang 	165, 167, 169, 171, 173, 175, 177}; /* Band 4 */
1445fa6dfe6bSYan-Hsuan Chuang 
1446fa6dfe6bSYan-Hsuan Chuang static int rtw_channel_to_idx(u8 band, u8 channel)
1447fa6dfe6bSYan-Hsuan Chuang {
1448fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
1449fa6dfe6bSYan-Hsuan Chuang 	u8 n_channel;
1450fa6dfe6bSYan-Hsuan Chuang 
1451fa6dfe6bSYan-Hsuan Chuang 	if (band == PHY_BAND_2G) {
1452fa6dfe6bSYan-Hsuan Chuang 		ch_idx = channel - 1;
1453fa6dfe6bSYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_2G;
1454fa6dfe6bSYan-Hsuan Chuang 	} else if (band == PHY_BAND_5G) {
1455fa6dfe6bSYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_5G;
1456fa6dfe6bSYan-Hsuan Chuang 		for (ch_idx = 0; ch_idx < n_channel; ch_idx++)
1457fa6dfe6bSYan-Hsuan Chuang 			if (rtw_channel_idx_5g[ch_idx] == channel)
1458fa6dfe6bSYan-Hsuan Chuang 				break;
1459fa6dfe6bSYan-Hsuan Chuang 	} else {
1460fa6dfe6bSYan-Hsuan Chuang 		return -1;
1461fa6dfe6bSYan-Hsuan Chuang 	}
1462fa6dfe6bSYan-Hsuan Chuang 
1463fa6dfe6bSYan-Hsuan Chuang 	if (ch_idx >= n_channel)
1464fa6dfe6bSYan-Hsuan Chuang 		return -1;
1465fa6dfe6bSYan-Hsuan Chuang 
1466fa6dfe6bSYan-Hsuan Chuang 	return ch_idx;
1467fa6dfe6bSYan-Hsuan Chuang }
1468fa6dfe6bSYan-Hsuan Chuang 
146943712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_limit(struct rtw_dev *rtwdev, u8 regd, u8 band,
1470fa6dfe6bSYan-Hsuan Chuang 				       u8 bw, u8 rs, u8 ch, s8 pwr_limit)
1471fa6dfe6bSYan-Hsuan Chuang {
1472fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
14730d350f0aSTzu-En Huang 	u8 max_power_index = rtwdev->chip->max_power_index;
1474adf3c676SYan-Hsuan Chuang 	s8 ww;
1475fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
1476fa6dfe6bSYan-Hsuan Chuang 
1477fa6dfe6bSYan-Hsuan Chuang 	pwr_limit = clamp_t(s8, pwr_limit,
14780d350f0aSTzu-En Huang 			    -max_power_index, max_power_index);
1479fa6dfe6bSYan-Hsuan Chuang 	ch_idx = rtw_channel_to_idx(band, ch);
1480fa6dfe6bSYan-Hsuan Chuang 
1481fa6dfe6bSYan-Hsuan Chuang 	if (regd >= RTW_REGD_MAX || bw >= RTW_CHANNEL_WIDTH_MAX ||
1482fa6dfe6bSYan-Hsuan Chuang 	    rs >= RTW_RATE_SECTION_MAX || ch_idx < 0) {
1483fa6dfe6bSYan-Hsuan Chuang 		WARN(1,
1484fa6dfe6bSYan-Hsuan Chuang 		     "wrong txpwr_lmt regd=%u, band=%u bw=%u, rs=%u, ch_idx=%u, pwr_limit=%d\n",
1485fa6dfe6bSYan-Hsuan Chuang 		     regd, band, bw, rs, ch_idx, pwr_limit);
1486fa6dfe6bSYan-Hsuan Chuang 		return;
1487fa6dfe6bSYan-Hsuan Chuang 	}
1488fa6dfe6bSYan-Hsuan Chuang 
1489adf3c676SYan-Hsuan Chuang 	if (band == PHY_BAND_2G) {
1490fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch_idx] = pwr_limit;
1491adf3c676SYan-Hsuan Chuang 		ww = hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx];
1492adf3c676SYan-Hsuan Chuang 		ww = min_t(s8, ww, pwr_limit);
1493adf3c676SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx] = ww;
1494adf3c676SYan-Hsuan Chuang 	} else if (band == PHY_BAND_5G) {
1495fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch_idx] = pwr_limit;
1496adf3c676SYan-Hsuan Chuang 		ww = hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx];
1497adf3c676SYan-Hsuan Chuang 		ww = min_t(s8, ww, pwr_limit);
1498adf3c676SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx] = ww;
1499adf3c676SYan-Hsuan Chuang 	}
1500fa6dfe6bSYan-Hsuan Chuang }
1501fa6dfe6bSYan-Hsuan Chuang 
150293f68a86SZong-Zhe Yang /* cross-reference 5G power limits if values are not assigned */
150393f68a86SZong-Zhe Yang static void
150493f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt(struct rtw_dev *rtwdev, u8 regd,
150593f68a86SZong-Zhe Yang 		      u8 bw, u8 ch_idx, u8 rs_ht, u8 rs_vht)
150693f68a86SZong-Zhe Yang {
150793f68a86SZong-Zhe Yang 	struct rtw_hal *hal = &rtwdev->hal;
15080d350f0aSTzu-En Huang 	u8 max_power_index = rtwdev->chip->max_power_index;
150993f68a86SZong-Zhe Yang 	s8 lmt_ht = hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx];
151093f68a86SZong-Zhe Yang 	s8 lmt_vht = hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx];
151193f68a86SZong-Zhe Yang 
151293f68a86SZong-Zhe Yang 	if (lmt_ht == lmt_vht)
151393f68a86SZong-Zhe Yang 		return;
151493f68a86SZong-Zhe Yang 
15150d350f0aSTzu-En Huang 	if (lmt_ht == max_power_index)
151693f68a86SZong-Zhe Yang 		hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx] = lmt_vht;
151793f68a86SZong-Zhe Yang 
15180d350f0aSTzu-En Huang 	else if (lmt_vht == max_power_index)
151993f68a86SZong-Zhe Yang 		hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx] = lmt_ht;
152093f68a86SZong-Zhe Yang }
152193f68a86SZong-Zhe Yang 
152293f68a86SZong-Zhe Yang /* cross-reference power limits for ht and vht */
152393f68a86SZong-Zhe Yang static void
152493f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_rs(struct rtw_dev *rtwdev, u8 regd, u8 bw, u8 ch_idx)
152593f68a86SZong-Zhe Yang {
152693f68a86SZong-Zhe Yang 	u8 rs_idx, rs_ht, rs_vht;
152793f68a86SZong-Zhe Yang 	u8 rs_cmp[2][2] = {{RTW_RATE_SECTION_HT_1S, RTW_RATE_SECTION_VHT_1S},
152893f68a86SZong-Zhe Yang 			   {RTW_RATE_SECTION_HT_2S, RTW_RATE_SECTION_VHT_2S} };
152993f68a86SZong-Zhe Yang 
153093f68a86SZong-Zhe Yang 	for (rs_idx = 0; rs_idx < 2; rs_idx++) {
153193f68a86SZong-Zhe Yang 		rs_ht = rs_cmp[rs_idx][0];
153293f68a86SZong-Zhe Yang 		rs_vht = rs_cmp[rs_idx][1];
153393f68a86SZong-Zhe Yang 
153493f68a86SZong-Zhe Yang 		rtw_xref_5g_txpwr_lmt(rtwdev, regd, bw, ch_idx, rs_ht, rs_vht);
153593f68a86SZong-Zhe Yang 	}
153693f68a86SZong-Zhe Yang }
153793f68a86SZong-Zhe Yang 
153893f68a86SZong-Zhe Yang /* cross-reference power limits for 5G channels */
153993f68a86SZong-Zhe Yang static void
154093f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt_by_ch(struct rtw_dev *rtwdev, u8 regd, u8 bw)
154193f68a86SZong-Zhe Yang {
154293f68a86SZong-Zhe Yang 	u8 ch_idx;
154393f68a86SZong-Zhe Yang 
154493f68a86SZong-Zhe Yang 	for (ch_idx = 0; ch_idx < RTW_MAX_CHANNEL_NUM_5G; ch_idx++)
154593f68a86SZong-Zhe Yang 		rtw_xref_txpwr_lmt_by_rs(rtwdev, regd, bw, ch_idx);
154693f68a86SZong-Zhe Yang }
154793f68a86SZong-Zhe Yang 
154893f68a86SZong-Zhe Yang /* cross-reference power limits for 20/40M bandwidth */
154993f68a86SZong-Zhe Yang static void
155093f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_bw(struct rtw_dev *rtwdev, u8 regd)
155193f68a86SZong-Zhe Yang {
155293f68a86SZong-Zhe Yang 	u8 bw;
155393f68a86SZong-Zhe Yang 
155493f68a86SZong-Zhe Yang 	for (bw = RTW_CHANNEL_WIDTH_20; bw <= RTW_CHANNEL_WIDTH_40; bw++)
155593f68a86SZong-Zhe Yang 		rtw_xref_5g_txpwr_lmt_by_ch(rtwdev, regd, bw);
155693f68a86SZong-Zhe Yang }
155793f68a86SZong-Zhe Yang 
155893f68a86SZong-Zhe Yang /* cross-reference power limits */
155993f68a86SZong-Zhe Yang static void rtw_xref_txpwr_lmt(struct rtw_dev *rtwdev)
156093f68a86SZong-Zhe Yang {
156193f68a86SZong-Zhe Yang 	u8 regd;
156293f68a86SZong-Zhe Yang 
156393f68a86SZong-Zhe Yang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
156493f68a86SZong-Zhe Yang 		rtw_xref_txpwr_lmt_by_bw(rtwdev, regd);
156593f68a86SZong-Zhe Yang }
156693f68a86SZong-Zhe Yang 
1567fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev,
1568fa6dfe6bSYan-Hsuan Chuang 			     const struct rtw_table *tbl)
1569fa6dfe6bSYan-Hsuan Chuang {
15703457f86dSBrian Norris 	const struct rtw_txpwr_lmt_cfg_pair *p = tbl->data;
15713457f86dSBrian Norris 	const struct rtw_txpwr_lmt_cfg_pair *end = p + tbl->size;
1572fa6dfe6bSYan-Hsuan Chuang 
1573fa6dfe6bSYan-Hsuan Chuang 	for (; p < end; p++) {
157443712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_limit(rtwdev, p->regd, p->band,
157543712199SYan-Hsuan Chuang 					   p->bw, p->rs, p->ch, p->txpwr_lmt);
1576fa6dfe6bSYan-Hsuan Chuang 	}
157793f68a86SZong-Zhe Yang 
157893f68a86SZong-Zhe Yang 	rtw_xref_txpwr_lmt(rtwdev);
1579fa6dfe6bSYan-Hsuan Chuang }
1580449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_parse_tbl_txpwr_lmt);
1581fa6dfe6bSYan-Hsuan Chuang 
1582fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1583fa6dfe6bSYan-Hsuan Chuang 		     u32 addr, u32 data)
1584fa6dfe6bSYan-Hsuan Chuang {
1585fa6dfe6bSYan-Hsuan Chuang 	rtw_write8(rtwdev, addr, data);
1586fa6dfe6bSYan-Hsuan Chuang }
1587449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_mac);
1588fa6dfe6bSYan-Hsuan Chuang 
1589fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1590fa6dfe6bSYan-Hsuan Chuang 		     u32 addr, u32 data)
1591fa6dfe6bSYan-Hsuan Chuang {
1592fa6dfe6bSYan-Hsuan Chuang 	rtw_write32(rtwdev, addr, data);
1593fa6dfe6bSYan-Hsuan Chuang }
1594449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_agc);
1595fa6dfe6bSYan-Hsuan Chuang 
1596fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1597fa6dfe6bSYan-Hsuan Chuang 		    u32 addr, u32 data)
1598fa6dfe6bSYan-Hsuan Chuang {
1599fa6dfe6bSYan-Hsuan Chuang 	if (addr == 0xfe)
1600fa6dfe6bSYan-Hsuan Chuang 		msleep(50);
1601fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfd)
1602fa6dfe6bSYan-Hsuan Chuang 		mdelay(5);
1603fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfc)
1604fa6dfe6bSYan-Hsuan Chuang 		mdelay(1);
1605fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfb)
1606fa6dfe6bSYan-Hsuan Chuang 		usleep_range(50, 60);
1607fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfa)
1608fa6dfe6bSYan-Hsuan Chuang 		udelay(5);
1609fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xf9)
1610fa6dfe6bSYan-Hsuan Chuang 		udelay(1);
1611fa6dfe6bSYan-Hsuan Chuang 	else
1612fa6dfe6bSYan-Hsuan Chuang 		rtw_write32(rtwdev, addr, data);
1613fa6dfe6bSYan-Hsuan Chuang }
1614449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_bb);
1615fa6dfe6bSYan-Hsuan Chuang 
1616fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1617fa6dfe6bSYan-Hsuan Chuang 		    u32 addr, u32 data)
1618fa6dfe6bSYan-Hsuan Chuang {
1619fa6dfe6bSYan-Hsuan Chuang 	if (addr == 0xffe) {
1620fa6dfe6bSYan-Hsuan Chuang 		msleep(50);
1621fa6dfe6bSYan-Hsuan Chuang 	} else if (addr == 0xfe) {
1622fa6dfe6bSYan-Hsuan Chuang 		usleep_range(100, 110);
1623fa6dfe6bSYan-Hsuan Chuang 	} else {
1624fa6dfe6bSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, tbl->rf_path, addr, RFREG_MASK, data);
1625fa6dfe6bSYan-Hsuan Chuang 		udelay(1);
1626fa6dfe6bSYan-Hsuan Chuang 	}
1627fa6dfe6bSYan-Hsuan Chuang }
1628449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_cfg_rf);
1629fa6dfe6bSYan-Hsuan Chuang 
1630fa6dfe6bSYan-Hsuan Chuang static void rtw_load_rfk_table(struct rtw_dev *rtwdev)
1631fa6dfe6bSYan-Hsuan Chuang {
1632fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
16335227c2eeSTzu-En Huang 	struct rtw_dpk_info *dpk_info = &rtwdev->dm_info.dpk_info;
1634fa6dfe6bSYan-Hsuan Chuang 
1635fa6dfe6bSYan-Hsuan Chuang 	if (!chip->rfk_init_tbl)
1636fa6dfe6bSYan-Hsuan Chuang 		return;
1637fa6dfe6bSYan-Hsuan Chuang 
16385227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1e24, BIT(17), 0x1);
16395227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(28), 0x1);
16405227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(29), 0x1);
16415227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(30), 0x1);
16425227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(31), 0x0);
16435227c2eeSTzu-En Huang 
1644fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->rfk_init_tbl);
16455227c2eeSTzu-En Huang 
1646891984bcSzhengbin 	dpk_info->is_dpk_pwr_on = true;
1647fa6dfe6bSYan-Hsuan Chuang }
1648fa6dfe6bSYan-Hsuan Chuang 
1649fa6dfe6bSYan-Hsuan Chuang void rtw_phy_load_tables(struct rtw_dev *rtwdev)
1650fa6dfe6bSYan-Hsuan Chuang {
1651fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1652fa6dfe6bSYan-Hsuan Chuang 	u8 rf_path;
1653fa6dfe6bSYan-Hsuan Chuang 
1654fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->mac_tbl);
1655fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->bb_tbl);
1656fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->agc_tbl);
1657fa6dfe6bSYan-Hsuan Chuang 	rtw_load_rfk_table(rtwdev);
1658fa6dfe6bSYan-Hsuan Chuang 
1659fa6dfe6bSYan-Hsuan Chuang 	for (rf_path = 0; rf_path < rtwdev->hal.rf_path_num; rf_path++) {
1660fa6dfe6bSYan-Hsuan Chuang 		const struct rtw_table *tbl;
1661fa6dfe6bSYan-Hsuan Chuang 
1662fa6dfe6bSYan-Hsuan Chuang 		tbl = chip->rf_tbl[rf_path];
1663fa6dfe6bSYan-Hsuan Chuang 		rtw_load_table(rtwdev, tbl);
1664fa6dfe6bSYan-Hsuan Chuang 	}
1665fa6dfe6bSYan-Hsuan Chuang }
1666449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_load_tables);
1667fa6dfe6bSYan-Hsuan Chuang 
16682ff25985SPing-Ke Shih static u8 rtw_get_channel_group(u8 channel, u8 rate)
1669fa6dfe6bSYan-Hsuan Chuang {
1670fa6dfe6bSYan-Hsuan Chuang 	switch (channel) {
1671fa6dfe6bSYan-Hsuan Chuang 	default:
1672fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
16735466aff8SGustavo A. R. Silva 		fallthrough;
1674fa6dfe6bSYan-Hsuan Chuang 	case 1:
1675fa6dfe6bSYan-Hsuan Chuang 	case 2:
1676fa6dfe6bSYan-Hsuan Chuang 	case 36:
1677fa6dfe6bSYan-Hsuan Chuang 	case 38:
1678fa6dfe6bSYan-Hsuan Chuang 	case 40:
1679fa6dfe6bSYan-Hsuan Chuang 	case 42:
1680fa6dfe6bSYan-Hsuan Chuang 		return 0;
1681fa6dfe6bSYan-Hsuan Chuang 	case 3:
1682fa6dfe6bSYan-Hsuan Chuang 	case 4:
1683fa6dfe6bSYan-Hsuan Chuang 	case 5:
1684fa6dfe6bSYan-Hsuan Chuang 	case 44:
1685fa6dfe6bSYan-Hsuan Chuang 	case 46:
1686fa6dfe6bSYan-Hsuan Chuang 	case 48:
1687fa6dfe6bSYan-Hsuan Chuang 	case 50:
1688fa6dfe6bSYan-Hsuan Chuang 		return 1;
1689fa6dfe6bSYan-Hsuan Chuang 	case 6:
1690fa6dfe6bSYan-Hsuan Chuang 	case 7:
1691fa6dfe6bSYan-Hsuan Chuang 	case 8:
1692fa6dfe6bSYan-Hsuan Chuang 	case 52:
1693fa6dfe6bSYan-Hsuan Chuang 	case 54:
1694fa6dfe6bSYan-Hsuan Chuang 	case 56:
1695fa6dfe6bSYan-Hsuan Chuang 	case 58:
1696fa6dfe6bSYan-Hsuan Chuang 		return 2;
1697fa6dfe6bSYan-Hsuan Chuang 	case 9:
1698fa6dfe6bSYan-Hsuan Chuang 	case 10:
1699fa6dfe6bSYan-Hsuan Chuang 	case 11:
1700fa6dfe6bSYan-Hsuan Chuang 	case 60:
1701fa6dfe6bSYan-Hsuan Chuang 	case 62:
1702fa6dfe6bSYan-Hsuan Chuang 	case 64:
1703fa6dfe6bSYan-Hsuan Chuang 		return 3;
1704fa6dfe6bSYan-Hsuan Chuang 	case 12:
1705fa6dfe6bSYan-Hsuan Chuang 	case 13:
1706fa6dfe6bSYan-Hsuan Chuang 	case 100:
1707fa6dfe6bSYan-Hsuan Chuang 	case 102:
1708fa6dfe6bSYan-Hsuan Chuang 	case 104:
1709fa6dfe6bSYan-Hsuan Chuang 	case 106:
1710fa6dfe6bSYan-Hsuan Chuang 		return 4;
1711fa6dfe6bSYan-Hsuan Chuang 	case 14:
17122ff25985SPing-Ke Shih 		return rate <= DESC_RATE11M ? 5 : 4;
1713fa6dfe6bSYan-Hsuan Chuang 	case 108:
1714fa6dfe6bSYan-Hsuan Chuang 	case 110:
1715fa6dfe6bSYan-Hsuan Chuang 	case 112:
1716fa6dfe6bSYan-Hsuan Chuang 	case 114:
1717fa6dfe6bSYan-Hsuan Chuang 		return 5;
1718fa6dfe6bSYan-Hsuan Chuang 	case 116:
1719fa6dfe6bSYan-Hsuan Chuang 	case 118:
1720fa6dfe6bSYan-Hsuan Chuang 	case 120:
1721fa6dfe6bSYan-Hsuan Chuang 	case 122:
1722fa6dfe6bSYan-Hsuan Chuang 		return 6;
1723fa6dfe6bSYan-Hsuan Chuang 	case 124:
1724fa6dfe6bSYan-Hsuan Chuang 	case 126:
1725fa6dfe6bSYan-Hsuan Chuang 	case 128:
1726fa6dfe6bSYan-Hsuan Chuang 	case 130:
1727fa6dfe6bSYan-Hsuan Chuang 		return 7;
1728fa6dfe6bSYan-Hsuan Chuang 	case 132:
1729fa6dfe6bSYan-Hsuan Chuang 	case 134:
1730fa6dfe6bSYan-Hsuan Chuang 	case 136:
1731fa6dfe6bSYan-Hsuan Chuang 	case 138:
1732fa6dfe6bSYan-Hsuan Chuang 		return 8;
1733fa6dfe6bSYan-Hsuan Chuang 	case 140:
1734fa6dfe6bSYan-Hsuan Chuang 	case 142:
1735fa6dfe6bSYan-Hsuan Chuang 	case 144:
1736fa6dfe6bSYan-Hsuan Chuang 		return 9;
1737fa6dfe6bSYan-Hsuan Chuang 	case 149:
1738fa6dfe6bSYan-Hsuan Chuang 	case 151:
1739fa6dfe6bSYan-Hsuan Chuang 	case 153:
1740fa6dfe6bSYan-Hsuan Chuang 	case 155:
1741fa6dfe6bSYan-Hsuan Chuang 		return 10;
1742fa6dfe6bSYan-Hsuan Chuang 	case 157:
1743fa6dfe6bSYan-Hsuan Chuang 	case 159:
1744fa6dfe6bSYan-Hsuan Chuang 	case 161:
1745fa6dfe6bSYan-Hsuan Chuang 		return 11;
1746fa6dfe6bSYan-Hsuan Chuang 	case 165:
1747fa6dfe6bSYan-Hsuan Chuang 	case 167:
1748fa6dfe6bSYan-Hsuan Chuang 	case 169:
1749fa6dfe6bSYan-Hsuan Chuang 	case 171:
1750fa6dfe6bSYan-Hsuan Chuang 		return 12;
1751fa6dfe6bSYan-Hsuan Chuang 	case 173:
1752fa6dfe6bSYan-Hsuan Chuang 	case 175:
1753fa6dfe6bSYan-Hsuan Chuang 	case 177:
1754fa6dfe6bSYan-Hsuan Chuang 		return 13;
1755fa6dfe6bSYan-Hsuan Chuang 	}
1756fa6dfe6bSYan-Hsuan Chuang }
1757fa6dfe6bSYan-Hsuan Chuang 
17585227c2eeSTzu-En Huang static s8 rtw_phy_get_dis_dpd_by_rate_diff(struct rtw_dev *rtwdev, u16 rate)
17595227c2eeSTzu-En Huang {
17605227c2eeSTzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
17615227c2eeSTzu-En Huang 	s8 dpd_diff = 0;
17625227c2eeSTzu-En Huang 
17635227c2eeSTzu-En Huang 	if (!chip->en_dis_dpd)
17645227c2eeSTzu-En Huang 		return 0;
17655227c2eeSTzu-En Huang 
17665227c2eeSTzu-En Huang #define RTW_DPD_RATE_CHECK(_rate)					\
17675227c2eeSTzu-En Huang 	case DESC_RATE ## _rate:					\
17685227c2eeSTzu-En Huang 	if (DIS_DPD_RATE ## _rate & chip->dpd_ratemask)			\
17695227c2eeSTzu-En Huang 		dpd_diff = -6 * chip->txgi_factor;			\
17705227c2eeSTzu-En Huang 	break
17715227c2eeSTzu-En Huang 
17725227c2eeSTzu-En Huang 	switch (rate) {
17735227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(6M);
17745227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(9M);
17755227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS0);
17765227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS1);
17775227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS8);
17785227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS9);
17795227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT1SS_MCS0);
17805227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT1SS_MCS1);
17815227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT2SS_MCS0);
17825227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT2SS_MCS1);
17835227c2eeSTzu-En Huang 	}
17845227c2eeSTzu-En Huang #undef RTW_DPD_RATE_CHECK
17855227c2eeSTzu-En Huang 
17865227c2eeSTzu-En Huang 	return dpd_diff;
17875227c2eeSTzu-En Huang }
17885227c2eeSTzu-En Huang 
178943712199SYan-Hsuan Chuang static u8 rtw_phy_get_2g_tx_power_index(struct rtw_dev *rtwdev,
1790fa6dfe6bSYan-Hsuan Chuang 					struct rtw_2g_txpwr_idx *pwr_idx_2g,
1791fa6dfe6bSYan-Hsuan Chuang 					enum rtw_bandwidth bandwidth,
1792fa6dfe6bSYan-Hsuan Chuang 					u8 rate, u8 group)
1793fa6dfe6bSYan-Hsuan Chuang {
1794fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1795fa6dfe6bSYan-Hsuan Chuang 	u8 tx_power;
1796fa6dfe6bSYan-Hsuan Chuang 	bool mcs_rate;
1797fa6dfe6bSYan-Hsuan Chuang 	bool above_2ss;
1798fa6dfe6bSYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1799fa6dfe6bSYan-Hsuan Chuang 
1800fa6dfe6bSYan-Hsuan Chuang 	if (rate <= DESC_RATE11M)
1801fa6dfe6bSYan-Hsuan Chuang 		tx_power = pwr_idx_2g->cck_base[group];
1802fa6dfe6bSYan-Hsuan Chuang 	else
1803fa6dfe6bSYan-Hsuan Chuang 		tx_power = pwr_idx_2g->bw40_base[group];
1804fa6dfe6bSYan-Hsuan Chuang 
1805fa6dfe6bSYan-Hsuan Chuang 	if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1806fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.ofdm * factor;
1807fa6dfe6bSYan-Hsuan Chuang 
1808fa6dfe6bSYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1809fa6dfe6bSYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1810fa6dfe6bSYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1811fa6dfe6bSYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1812fa6dfe6bSYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1813fa6dfe6bSYan-Hsuan Chuang 
1814fa6dfe6bSYan-Hsuan Chuang 	if (!mcs_rate)
1815fa6dfe6bSYan-Hsuan Chuang 		return tx_power;
1816fa6dfe6bSYan-Hsuan Chuang 
1817fa6dfe6bSYan-Hsuan Chuang 	switch (bandwidth) {
1818fa6dfe6bSYan-Hsuan Chuang 	default:
1819fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
18205466aff8SGustavo A. R. Silva 		fallthrough;
1821fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1822fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.bw20 * factor;
1823fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1824fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw20 * factor;
1825fa6dfe6bSYan-Hsuan Chuang 		break;
1826fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1827fa6dfe6bSYan-Hsuan Chuang 		/* bw40 is the base power */
1828fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1829fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw40 * factor;
1830fa6dfe6bSYan-Hsuan Chuang 		break;
1831fa6dfe6bSYan-Hsuan Chuang 	}
1832fa6dfe6bSYan-Hsuan Chuang 
1833fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1834fa6dfe6bSYan-Hsuan Chuang }
1835fa6dfe6bSYan-Hsuan Chuang 
183643712199SYan-Hsuan Chuang static u8 rtw_phy_get_5g_tx_power_index(struct rtw_dev *rtwdev,
1837fa6dfe6bSYan-Hsuan Chuang 					struct rtw_5g_txpwr_idx *pwr_idx_5g,
1838fa6dfe6bSYan-Hsuan Chuang 					enum rtw_bandwidth bandwidth,
1839fa6dfe6bSYan-Hsuan Chuang 					u8 rate, u8 group)
1840fa6dfe6bSYan-Hsuan Chuang {
1841fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1842fa6dfe6bSYan-Hsuan Chuang 	u8 tx_power;
1843fa6dfe6bSYan-Hsuan Chuang 	u8 upper, lower;
1844fa6dfe6bSYan-Hsuan Chuang 	bool mcs_rate;
1845fa6dfe6bSYan-Hsuan Chuang 	bool above_2ss;
1846fa6dfe6bSYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1847fa6dfe6bSYan-Hsuan Chuang 
1848fa6dfe6bSYan-Hsuan Chuang 	tx_power = pwr_idx_5g->bw40_base[group];
1849fa6dfe6bSYan-Hsuan Chuang 
1850fa6dfe6bSYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1851fa6dfe6bSYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1852fa6dfe6bSYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1853fa6dfe6bSYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1854fa6dfe6bSYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1855fa6dfe6bSYan-Hsuan Chuang 
1856fa6dfe6bSYan-Hsuan Chuang 	if (!mcs_rate) {
1857fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.ofdm * factor;
1858fa6dfe6bSYan-Hsuan Chuang 		return tx_power;
1859fa6dfe6bSYan-Hsuan Chuang 	}
1860fa6dfe6bSYan-Hsuan Chuang 
1861fa6dfe6bSYan-Hsuan Chuang 	switch (bandwidth) {
1862fa6dfe6bSYan-Hsuan Chuang 	default:
1863fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
18645466aff8SGustavo A. R. Silva 		fallthrough;
1865fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1866fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.bw20 * factor;
1867fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1868fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw20 * factor;
1869fa6dfe6bSYan-Hsuan Chuang 		break;
1870fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1871fa6dfe6bSYan-Hsuan Chuang 		/* bw40 is the base power */
1872fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1873fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw40 * factor;
1874fa6dfe6bSYan-Hsuan Chuang 		break;
1875fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_80:
1876fa6dfe6bSYan-Hsuan Chuang 		/* the base idx of bw80 is the average of bw40+/bw40- */
1877fa6dfe6bSYan-Hsuan Chuang 		lower = pwr_idx_5g->bw40_base[group];
1878fa6dfe6bSYan-Hsuan Chuang 		upper = pwr_idx_5g->bw40_base[group + 1];
1879fa6dfe6bSYan-Hsuan Chuang 
1880fa6dfe6bSYan-Hsuan Chuang 		tx_power = (lower + upper) / 2;
1881fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->vht_1s_diff.bw80 * factor;
1882fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1883fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->vht_2s_diff.bw80 * factor;
1884fa6dfe6bSYan-Hsuan Chuang 		break;
1885fa6dfe6bSYan-Hsuan Chuang 	}
1886fa6dfe6bSYan-Hsuan Chuang 
1887fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1888fa6dfe6bSYan-Hsuan Chuang }
1889fa6dfe6bSYan-Hsuan Chuang 
189043712199SYan-Hsuan Chuang static s8 rtw_phy_get_tx_power_limit(struct rtw_dev *rtwdev, u8 band,
1891fa6dfe6bSYan-Hsuan Chuang 				     enum rtw_bandwidth bw, u8 rf_path,
1892fa6dfe6bSYan-Hsuan Chuang 				     u8 rate, u8 channel, u8 regd)
1893fa6dfe6bSYan-Hsuan Chuang {
1894fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
189593f68a86SZong-Zhe Yang 	u8 *cch_by_bw = hal->cch_by_bw;
18960d350f0aSTzu-En Huang 	s8 power_limit = (s8)rtwdev->chip->max_power_index;
1897fa6dfe6bSYan-Hsuan Chuang 	u8 rs;
1898fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
189993f68a86SZong-Zhe Yang 	u8 cur_bw, cur_ch;
190093f68a86SZong-Zhe Yang 	s8 cur_lmt;
1901fa6dfe6bSYan-Hsuan Chuang 
190276403816SYan-Hsuan Chuang 	if (regd > RTW_REGD_WW)
19030d350f0aSTzu-En Huang 		return power_limit;
190476403816SYan-Hsuan Chuang 
1905fa6dfe6bSYan-Hsuan Chuang 	if (rate >= DESC_RATE1M && rate <= DESC_RATE11M)
1906fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
1907fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1908fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
1909fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS7)
1910fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_1S;
1911fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15)
1912fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_2S;
1913fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT1SS_MCS0 && rate <= DESC_RATEVHT1SS_MCS9)
1914fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_1S;
1915fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT2SS_MCS0 && rate <= DESC_RATEVHT2SS_MCS9)
1916fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_2S;
1917fa6dfe6bSYan-Hsuan Chuang 	else
1918fa6dfe6bSYan-Hsuan Chuang 		goto err;
1919fa6dfe6bSYan-Hsuan Chuang 
192093f68a86SZong-Zhe Yang 	/* only 20M BW with cck and ofdm */
192193f68a86SZong-Zhe Yang 	if (rs == RTW_RATE_SECTION_CCK || rs == RTW_RATE_SECTION_OFDM)
192293f68a86SZong-Zhe Yang 		bw = RTW_CHANNEL_WIDTH_20;
192393f68a86SZong-Zhe Yang 
192493f68a86SZong-Zhe Yang 	/* only 20/40M BW with ht */
192593f68a86SZong-Zhe Yang 	if (rs == RTW_RATE_SECTION_HT_1S || rs == RTW_RATE_SECTION_HT_2S)
192693f68a86SZong-Zhe Yang 		bw = min_t(u8, bw, RTW_CHANNEL_WIDTH_40);
192793f68a86SZong-Zhe Yang 
192893f68a86SZong-Zhe Yang 	/* select min power limit among [20M BW ~ current BW] */
192993f68a86SZong-Zhe Yang 	for (cur_bw = RTW_CHANNEL_WIDTH_20; cur_bw <= bw; cur_bw++) {
193093f68a86SZong-Zhe Yang 		cur_ch = cch_by_bw[cur_bw];
193193f68a86SZong-Zhe Yang 
193293f68a86SZong-Zhe Yang 		ch_idx = rtw_channel_to_idx(band, cur_ch);
1933fa6dfe6bSYan-Hsuan Chuang 		if (ch_idx < 0)
1934fa6dfe6bSYan-Hsuan Chuang 			goto err;
1935fa6dfe6bSYan-Hsuan Chuang 
193693f68a86SZong-Zhe Yang 		cur_lmt = cur_ch <= RTW_MAX_CHANNEL_NUM_2G ?
193793f68a86SZong-Zhe Yang 			hal->tx_pwr_limit_2g[regd][cur_bw][rs][ch_idx] :
193893f68a86SZong-Zhe Yang 			hal->tx_pwr_limit_5g[regd][cur_bw][rs][ch_idx];
193993f68a86SZong-Zhe Yang 
194093f68a86SZong-Zhe Yang 		power_limit = min_t(s8, cur_lmt, power_limit);
194193f68a86SZong-Zhe Yang 	}
1942fa6dfe6bSYan-Hsuan Chuang 
1943fa6dfe6bSYan-Hsuan Chuang 	return power_limit;
1944fa6dfe6bSYan-Hsuan Chuang 
1945fa6dfe6bSYan-Hsuan Chuang err:
1946fa6dfe6bSYan-Hsuan Chuang 	WARN(1, "invalid arguments, band=%d, bw=%d, path=%d, rate=%d, ch=%d\n",
1947fa6dfe6bSYan-Hsuan Chuang 	     band, bw, rf_path, rate, channel);
19480d350f0aSTzu-En Huang 	return (s8)rtwdev->chip->max_power_index;
1949fa6dfe6bSYan-Hsuan Chuang }
1950fa6dfe6bSYan-Hsuan Chuang 
1951b7414222SZong-Zhe Yang void rtw_get_tx_power_params(struct rtw_dev *rtwdev, u8 path, u8 rate, u8 bw,
1952b7414222SZong-Zhe Yang 			     u8 ch, u8 regd, struct rtw_power_params *pwr_param)
1953fa6dfe6bSYan-Hsuan Chuang {
1954fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1955608d2a08SPing-Ke Shih 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
1956fa6dfe6bSYan-Hsuan Chuang 	struct rtw_txpwr_idx *pwr_idx;
1957b7414222SZong-Zhe Yang 	u8 group, band;
1958b7414222SZong-Zhe Yang 	u8 *base = &pwr_param->pwr_base;
1959b7414222SZong-Zhe Yang 	s8 *offset = &pwr_param->pwr_offset;
1960b7414222SZong-Zhe Yang 	s8 *limit = &pwr_param->pwr_limit;
1961608d2a08SPing-Ke Shih 	s8 *remnant = &pwr_param->pwr_remnant;
1962fa6dfe6bSYan-Hsuan Chuang 
1963b7414222SZong-Zhe Yang 	pwr_idx = &rtwdev->efuse.txpwr_idx_table[path];
19642ff25985SPing-Ke Shih 	group = rtw_get_channel_group(ch, rate);
1965fa6dfe6bSYan-Hsuan Chuang 
1966fa6dfe6bSYan-Hsuan Chuang 	/* base power index for 2.4G/5G */
19678575b534SYan-Hsuan Chuang 	if (IS_CH_2G_BAND(ch)) {
1968fa6dfe6bSYan-Hsuan Chuang 		band = PHY_BAND_2G;
1969b7414222SZong-Zhe Yang 		*base = rtw_phy_get_2g_tx_power_index(rtwdev,
1970fa6dfe6bSYan-Hsuan Chuang 						      &pwr_idx->pwr_idx_2g,
1971b7414222SZong-Zhe Yang 						      bw, rate, group);
1972b7414222SZong-Zhe Yang 		*offset = hal->tx_pwr_by_rate_offset_2g[path][rate];
1973fa6dfe6bSYan-Hsuan Chuang 	} else {
1974fa6dfe6bSYan-Hsuan Chuang 		band = PHY_BAND_5G;
1975b7414222SZong-Zhe Yang 		*base = rtw_phy_get_5g_tx_power_index(rtwdev,
1976fa6dfe6bSYan-Hsuan Chuang 						      &pwr_idx->pwr_idx_5g,
1977b7414222SZong-Zhe Yang 						      bw, rate, group);
1978b7414222SZong-Zhe Yang 		*offset = hal->tx_pwr_by_rate_offset_5g[path][rate];
1979fa6dfe6bSYan-Hsuan Chuang 	}
1980fa6dfe6bSYan-Hsuan Chuang 
1981b7414222SZong-Zhe Yang 	*limit = rtw_phy_get_tx_power_limit(rtwdev, band, bw, path,
1982b7414222SZong-Zhe Yang 					    rate, ch, regd);
1983608d2a08SPing-Ke Shih 	*remnant = (rate <= DESC_RATE11M ? dm_info->txagc_remnant_cck :
1984608d2a08SPing-Ke Shih 		    dm_info->txagc_remnant_ofdm);
1985b7414222SZong-Zhe Yang }
1986fa6dfe6bSYan-Hsuan Chuang 
1987b7414222SZong-Zhe Yang u8
1988b7414222SZong-Zhe Yang rtw_phy_get_tx_power_index(struct rtw_dev *rtwdev, u8 rf_path, u8 rate,
1989b7414222SZong-Zhe Yang 			   enum rtw_bandwidth bandwidth, u8 channel, u8 regd)
1990b7414222SZong-Zhe Yang {
1991b7414222SZong-Zhe Yang 	struct rtw_power_params pwr_param = {0};
1992b7414222SZong-Zhe Yang 	u8 tx_power;
1993b7414222SZong-Zhe Yang 	s8 offset;
1994b7414222SZong-Zhe Yang 
1995b7414222SZong-Zhe Yang 	rtw_get_tx_power_params(rtwdev, rf_path, rate, bandwidth,
1996b7414222SZong-Zhe Yang 				channel, regd, &pwr_param);
1997b7414222SZong-Zhe Yang 
1998b7414222SZong-Zhe Yang 	tx_power = pwr_param.pwr_base;
1999b7414222SZong-Zhe Yang 	offset = min_t(s8, pwr_param.pwr_offset, pwr_param.pwr_limit);
2000fa6dfe6bSYan-Hsuan Chuang 
20015227c2eeSTzu-En Huang 	if (rtwdev->chip->en_dis_dpd)
20025227c2eeSTzu-En Huang 		offset += rtw_phy_get_dis_dpd_by_rate_diff(rtwdev, rate);
20035227c2eeSTzu-En Huang 
2004608d2a08SPing-Ke Shih 	tx_power += offset + pwr_param.pwr_remnant;
2005fa6dfe6bSYan-Hsuan Chuang 
2006fa6dfe6bSYan-Hsuan Chuang 	if (tx_power > rtwdev->chip->max_power_index)
2007fa6dfe6bSYan-Hsuan Chuang 		tx_power = rtwdev->chip->max_power_index;
2008fa6dfe6bSYan-Hsuan Chuang 
2009fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
2010fa6dfe6bSYan-Hsuan Chuang }
2011449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_get_tx_power_index);
2012fa6dfe6bSYan-Hsuan Chuang 
201343712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_index_by_rs(struct rtw_dev *rtwdev,
2014226746fdSYan-Hsuan Chuang 					     u8 ch, u8 path, u8 rs)
2015fa6dfe6bSYan-Hsuan Chuang {
2016fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
2017fa6dfe6bSYan-Hsuan Chuang 	u8 regd = rtwdev->regd.txpwr_regd;
2018fa6dfe6bSYan-Hsuan Chuang 	u8 *rates;
2019fa6dfe6bSYan-Hsuan Chuang 	u8 size;
2020fa6dfe6bSYan-Hsuan Chuang 	u8 rate;
2021fa6dfe6bSYan-Hsuan Chuang 	u8 pwr_idx;
2022fa6dfe6bSYan-Hsuan Chuang 	u8 bw;
2023fa6dfe6bSYan-Hsuan Chuang 	int i;
2024fa6dfe6bSYan-Hsuan Chuang 
2025fa6dfe6bSYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_MAX)
2026fa6dfe6bSYan-Hsuan Chuang 		return;
2027fa6dfe6bSYan-Hsuan Chuang 
2028fa6dfe6bSYan-Hsuan Chuang 	rates = rtw_rate_section[rs];
2029fa6dfe6bSYan-Hsuan Chuang 	size = rtw_rate_size[rs];
2030fa6dfe6bSYan-Hsuan Chuang 	bw = hal->current_band_width;
2031fa6dfe6bSYan-Hsuan Chuang 	for (i = 0; i < size; i++) {
2032fa6dfe6bSYan-Hsuan Chuang 		rate = rates[i];
203343712199SYan-Hsuan Chuang 		pwr_idx = rtw_phy_get_tx_power_index(rtwdev, path, rate,
203443712199SYan-Hsuan Chuang 						     bw, ch, regd);
2035fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_tbl[path][rate] = pwr_idx;
2036fa6dfe6bSYan-Hsuan Chuang 	}
2037fa6dfe6bSYan-Hsuan Chuang }
2038fa6dfe6bSYan-Hsuan Chuang 
2039fa6dfe6bSYan-Hsuan Chuang /* set tx power level by path for each rates, note that the order of the rates
2040fa6dfe6bSYan-Hsuan Chuang  * are *very* important, bacause 8822B/8821C combines every four bytes of tx
2041fa6dfe6bSYan-Hsuan Chuang  * power index into a four-byte power index register, and calls set_tx_agc to
2042fa6dfe6bSYan-Hsuan Chuang  * write these values into hardware
2043fa6dfe6bSYan-Hsuan Chuang  */
204443712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_level_by_path(struct rtw_dev *rtwdev,
204543712199SYan-Hsuan Chuang 					       u8 ch, u8 path)
2046fa6dfe6bSYan-Hsuan Chuang {
2047fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
2048fa6dfe6bSYan-Hsuan Chuang 	u8 rs;
2049fa6dfe6bSYan-Hsuan Chuang 
2050fa6dfe6bSYan-Hsuan Chuang 	/* do not need cck rates if we are not in 2.4G */
2051fa6dfe6bSYan-Hsuan Chuang 	if (hal->current_band_type == RTW_BAND_2G)
2052fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
2053fa6dfe6bSYan-Hsuan Chuang 	else
2054fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
2055fa6dfe6bSYan-Hsuan Chuang 
2056fa6dfe6bSYan-Hsuan Chuang 	for (; rs < RTW_RATE_SECTION_MAX; rs++)
205743712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_index_by_rs(rtwdev, ch, path, rs);
2058fa6dfe6bSYan-Hsuan Chuang }
2059fa6dfe6bSYan-Hsuan Chuang 
2060fa6dfe6bSYan-Hsuan Chuang void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel)
2061fa6dfe6bSYan-Hsuan Chuang {
2062fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
2063fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
2064fa6dfe6bSYan-Hsuan Chuang 	u8 path;
2065fa6dfe6bSYan-Hsuan Chuang 
2066fa6dfe6bSYan-Hsuan Chuang 	mutex_lock(&hal->tx_power_mutex);
2067fa6dfe6bSYan-Hsuan Chuang 
2068fa6dfe6bSYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++)
206943712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_level_by_path(rtwdev, channel, path);
2070fa6dfe6bSYan-Hsuan Chuang 
2071fa6dfe6bSYan-Hsuan Chuang 	chip->ops->set_tx_power_index(rtwdev);
2072fa6dfe6bSYan-Hsuan Chuang 	mutex_unlock(&hal->tx_power_mutex);
2073fa6dfe6bSYan-Hsuan Chuang }
2074449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_set_tx_power_level);
2075fa6dfe6bSYan-Hsuan Chuang 
207643712199SYan-Hsuan Chuang static void
207743712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(struct rtw_hal *hal, u8 path,
2078e3037485SYan-Hsuan Chuang 					u8 rs, u8 size, u8 *rates)
2079e3037485SYan-Hsuan Chuang {
2080e3037485SYan-Hsuan Chuang 	u8 rate;
2081e3037485SYan-Hsuan Chuang 	u8 base_idx, rate_idx;
2082e3037485SYan-Hsuan Chuang 	s8 base_2g, base_5g;
2083e3037485SYan-Hsuan Chuang 
2084e3037485SYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_VHT_1S)
2085e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 3];
2086e3037485SYan-Hsuan Chuang 	else
2087e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 1];
2088e3037485SYan-Hsuan Chuang 	base_2g = hal->tx_pwr_by_rate_offset_2g[path][base_idx];
2089e3037485SYan-Hsuan Chuang 	base_5g = hal->tx_pwr_by_rate_offset_5g[path][base_idx];
2090e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_2g[path][rs] = base_2g;
2091e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_5g[path][rs] = base_5g;
2092e3037485SYan-Hsuan Chuang 	for (rate = 0; rate < size; rate++) {
2093e3037485SYan-Hsuan Chuang 		rate_idx = rates[rate];
2094e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_2g[path][rate_idx] -= base_2g;
2095e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_5g[path][rate_idx] -= base_5g;
2096e3037485SYan-Hsuan Chuang 	}
2097e3037485SYan-Hsuan Chuang }
2098e3037485SYan-Hsuan Chuang 
2099e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal)
2100e3037485SYan-Hsuan Chuang {
2101e3037485SYan-Hsuan Chuang 	u8 path;
2102e3037485SYan-Hsuan Chuang 
2103e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
210443712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
2105e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_CCK,
2106e3037485SYan-Hsuan Chuang 				rtw_cck_size, rtw_cck_rates);
210743712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
2108e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_OFDM,
2109e3037485SYan-Hsuan Chuang 				rtw_ofdm_size, rtw_ofdm_rates);
211043712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
2111e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_1S,
2112e3037485SYan-Hsuan Chuang 				rtw_ht_1s_size, rtw_ht_1s_rates);
211343712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
2114e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_2S,
2115e3037485SYan-Hsuan Chuang 				rtw_ht_2s_size, rtw_ht_2s_rates);
211643712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
2117e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_1S,
2118e3037485SYan-Hsuan Chuang 				rtw_vht_1s_size, rtw_vht_1s_rates);
211943712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
2120e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_2S,
2121e3037485SYan-Hsuan Chuang 				rtw_vht_2s_size, rtw_vht_2s_rates);
2122e3037485SYan-Hsuan Chuang 	}
2123e3037485SYan-Hsuan Chuang }
2124e3037485SYan-Hsuan Chuang 
2125e3037485SYan-Hsuan Chuang static void
212643712199SYan-Hsuan Chuang __rtw_phy_tx_power_limit_config(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs)
2127e3037485SYan-Hsuan Chuang {
212852280149SYan-Hsuan Chuang 	s8 base;
2129e3037485SYan-Hsuan Chuang 	u8 ch;
2130e3037485SYan-Hsuan Chuang 
2131e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) {
2132e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_2g[0][rs];
2133e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] -= base;
2134e3037485SYan-Hsuan Chuang 	}
2135e3037485SYan-Hsuan Chuang 
2136e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) {
2137e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_5g[0][rs];
2138e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] -= base;
2139e3037485SYan-Hsuan Chuang 	}
2140e3037485SYan-Hsuan Chuang }
2141e3037485SYan-Hsuan Chuang 
2142e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_limit_config(struct rtw_hal *hal)
2143e3037485SYan-Hsuan Chuang {
2144e3037485SYan-Hsuan Chuang 	u8 regd, bw, rs;
2145e3037485SYan-Hsuan Chuang 
214693f68a86SZong-Zhe Yang 	/* default at channel 1 */
214793f68a86SZong-Zhe Yang 	hal->cch_by_bw[RTW_CHANNEL_WIDTH_20] = 1;
214893f68a86SZong-Zhe Yang 
2149e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
2150e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
2151e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
215243712199SYan-Hsuan Chuang 				__rtw_phy_tx_power_limit_config(hal, regd, bw, rs);
2153e3037485SYan-Hsuan Chuang }
2154e3037485SYan-Hsuan Chuang 
21550d350f0aSTzu-En Huang static void rtw_phy_init_tx_power_limit(struct rtw_dev *rtwdev,
215643712199SYan-Hsuan Chuang 					u8 regd, u8 bw, u8 rs)
2157e3037485SYan-Hsuan Chuang {
21580d350f0aSTzu-En Huang 	struct rtw_hal *hal = &rtwdev->hal;
21590d350f0aSTzu-En Huang 	s8 max_power_index = (s8)rtwdev->chip->max_power_index;
2160e3037485SYan-Hsuan Chuang 	u8 ch;
2161e3037485SYan-Hsuan Chuang 
2162e3037485SYan-Hsuan Chuang 	/* 2.4G channels */
2163e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++)
21640d350f0aSTzu-En Huang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] = max_power_index;
2165e3037485SYan-Hsuan Chuang 
2166e3037485SYan-Hsuan Chuang 	/* 5G channels */
2167e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++)
21680d350f0aSTzu-En Huang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] = max_power_index;
2169e3037485SYan-Hsuan Chuang }
2170e3037485SYan-Hsuan Chuang 
21710d350f0aSTzu-En Huang void rtw_phy_init_tx_power(struct rtw_dev *rtwdev)
2172e3037485SYan-Hsuan Chuang {
21730d350f0aSTzu-En Huang 	struct rtw_hal *hal = &rtwdev->hal;
2174e3037485SYan-Hsuan Chuang 	u8 regd, path, rate, rs, bw;
2175e3037485SYan-Hsuan Chuang 
2176e3037485SYan-Hsuan Chuang 	/* init tx power by rate offset */
2177e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
2178e3037485SYan-Hsuan Chuang 		for (rate = 0; rate < DESC_RATE_MAX; rate++) {
2179e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[path][rate] = 0;
2180e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[path][rate] = 0;
2181e3037485SYan-Hsuan Chuang 		}
2182e3037485SYan-Hsuan Chuang 	}
2183e3037485SYan-Hsuan Chuang 
2184e3037485SYan-Hsuan Chuang 	/* init tx power limit */
2185e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
2186e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
2187e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
21880d350f0aSTzu-En Huang 				rtw_phy_init_tx_power_limit(rtwdev, regd, bw,
21890d350f0aSTzu-En Huang 							    rs);
2190e3037485SYan-Hsuan Chuang }
2191c97ee3e0STzu-En Huang 
2192c97ee3e0STzu-En Huang void rtw_phy_config_swing_table(struct rtw_dev *rtwdev,
2193c97ee3e0STzu-En Huang 				struct rtw_swing_table *swing_table)
2194c97ee3e0STzu-En Huang {
2195c97ee3e0STzu-En Huang 	const struct rtw_pwr_track_tbl *tbl = rtwdev->chip->pwr_track_tbl;
2196c97ee3e0STzu-En Huang 	u8 channel = rtwdev->hal.current_channel;
2197c97ee3e0STzu-En Huang 
2198c97ee3e0STzu-En Huang 	if (IS_CH_2G_BAND(channel)) {
2199c97ee3e0STzu-En Huang 		if (rtwdev->dm_info.tx_rate <= DESC_RATE11M) {
2200c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_A] = tbl->pwrtrk_2g_ccka_p;
2201c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_A] = tbl->pwrtrk_2g_ccka_n;
2202c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_B] = tbl->pwrtrk_2g_cckb_p;
2203c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_B] = tbl->pwrtrk_2g_cckb_n;
2204c97ee3e0STzu-En Huang 		} else {
2205c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p;
2206c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n;
2207c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p;
2208c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n;
2209c97ee3e0STzu-En Huang 		}
2210c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel)) {
2211c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_1];
2212c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_1];
2213c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_1];
2214c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_1];
2215c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_3(channel)) {
2216c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_2];
2217c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_2];
2218c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_2];
2219c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_2];
2220c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_4(channel)) {
2221c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_3];
2222c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_3];
2223c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_3];
2224c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_3];
2225c97ee3e0STzu-En Huang 	} else {
2226c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p;
2227c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n;
2228c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p;
2229c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n;
2230c97ee3e0STzu-En Huang 	}
2231c97ee3e0STzu-En Huang }
2232449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_config_swing_table);
2233c97ee3e0STzu-En Huang 
2234c97ee3e0STzu-En Huang void rtw_phy_pwrtrack_avg(struct rtw_dev *rtwdev, u8 thermal, u8 path)
2235c97ee3e0STzu-En Huang {
2236c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2237c97ee3e0STzu-En Huang 
2238c97ee3e0STzu-En Huang 	ewma_thermal_add(&dm_info->avg_thermal[path], thermal);
2239c97ee3e0STzu-En Huang 	dm_info->thermal_avg[path] =
2240c97ee3e0STzu-En Huang 		ewma_thermal_read(&dm_info->avg_thermal[path]);
2241c97ee3e0STzu-En Huang }
2242449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_avg);
2243c97ee3e0STzu-En Huang 
2244c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_thermal_changed(struct rtw_dev *rtwdev, u8 thermal,
2245c97ee3e0STzu-En Huang 				      u8 path)
2246c97ee3e0STzu-En Huang {
2247c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2248c97ee3e0STzu-En Huang 	u8 avg = ewma_thermal_read(&dm_info->avg_thermal[path]);
2249c97ee3e0STzu-En Huang 
2250c97ee3e0STzu-En Huang 	if (avg == thermal)
2251c97ee3e0STzu-En Huang 		return false;
2252c97ee3e0STzu-En Huang 
2253c97ee3e0STzu-En Huang 	return true;
2254c97ee3e0STzu-En Huang }
2255449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_thermal_changed);
2256c97ee3e0STzu-En Huang 
2257c97ee3e0STzu-En Huang u8 rtw_phy_pwrtrack_get_delta(struct rtw_dev *rtwdev, u8 path)
2258c97ee3e0STzu-En Huang {
2259c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2260c97ee3e0STzu-En Huang 	u8 therm_avg, therm_efuse, therm_delta;
2261c97ee3e0STzu-En Huang 
2262c97ee3e0STzu-En Huang 	therm_avg = dm_info->thermal_avg[path];
2263c97ee3e0STzu-En Huang 	therm_efuse = rtwdev->efuse.thermal_meter[path];
2264c97ee3e0STzu-En Huang 	therm_delta = abs(therm_avg - therm_efuse);
2265c97ee3e0STzu-En Huang 
2266c97ee3e0STzu-En Huang 	return min_t(u8, therm_delta, RTW_PWR_TRK_TBL_SZ - 1);
2267c97ee3e0STzu-En Huang }
2268449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_get_delta);
2269c97ee3e0STzu-En Huang 
2270c97ee3e0STzu-En Huang s8 rtw_phy_pwrtrack_get_pwridx(struct rtw_dev *rtwdev,
2271c97ee3e0STzu-En Huang 			       struct rtw_swing_table *swing_table,
2272c97ee3e0STzu-En Huang 			       u8 tbl_path, u8 therm_path, u8 delta)
2273c97ee3e0STzu-En Huang {
2274c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2275c97ee3e0STzu-En Huang 	const u8 *delta_swing_table_idx_pos;
2276c97ee3e0STzu-En Huang 	const u8 *delta_swing_table_idx_neg;
2277c97ee3e0STzu-En Huang 
2278c97ee3e0STzu-En Huang 	if (delta >= RTW_PWR_TRK_TBL_SZ) {
2279c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "power track table overflow\n");
2280c97ee3e0STzu-En Huang 		return 0;
2281c97ee3e0STzu-En Huang 	}
2282c97ee3e0STzu-En Huang 
2283baff8da6SColin Ian King 	if (!swing_table) {
2284c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "swing table not configured\n");
2285c97ee3e0STzu-En Huang 		return 0;
2286c97ee3e0STzu-En Huang 	}
2287c97ee3e0STzu-En Huang 
2288c97ee3e0STzu-En Huang 	delta_swing_table_idx_pos = swing_table->p[tbl_path];
2289c97ee3e0STzu-En Huang 	delta_swing_table_idx_neg = swing_table->n[tbl_path];
2290c97ee3e0STzu-En Huang 
2291c97ee3e0STzu-En Huang 	if (!delta_swing_table_idx_pos || !delta_swing_table_idx_neg) {
2292c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "invalid swing table index\n");
2293c97ee3e0STzu-En Huang 		return 0;
2294c97ee3e0STzu-En Huang 	}
2295c97ee3e0STzu-En Huang 
2296c97ee3e0STzu-En Huang 	if (dm_info->thermal_avg[therm_path] >
2297c97ee3e0STzu-En Huang 	    rtwdev->efuse.thermal_meter[therm_path])
2298c97ee3e0STzu-En Huang 		return delta_swing_table_idx_pos[delta];
2299c97ee3e0STzu-En Huang 	else
2300c97ee3e0STzu-En Huang 		return -delta_swing_table_idx_neg[delta];
2301c97ee3e0STzu-En Huang }
2302449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_get_pwridx);
2303c97ee3e0STzu-En Huang 
23047ae7784eSPo-Hao Huang bool rtw_phy_pwrtrack_need_lck(struct rtw_dev *rtwdev)
23057ae7784eSPo-Hao Huang {
23067ae7784eSPo-Hao Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
23077ae7784eSPo-Hao Huang 	u8 delta_lck;
23087ae7784eSPo-Hao Huang 
23097ae7784eSPo-Hao Huang 	delta_lck = abs(dm_info->thermal_avg[0] - dm_info->thermal_meter_lck);
23107ae7784eSPo-Hao Huang 	if (delta_lck >= rtwdev->chip->lck_threshold) {
23117ae7784eSPo-Hao Huang 		dm_info->thermal_meter_lck = dm_info->thermal_avg[0];
23127ae7784eSPo-Hao Huang 		return true;
23137ae7784eSPo-Hao Huang 	}
23147ae7784eSPo-Hao Huang 	return false;
23157ae7784eSPo-Hao Huang }
23167ae7784eSPo-Hao Huang EXPORT_SYMBOL(rtw_phy_pwrtrack_need_lck);
23177ae7784eSPo-Hao Huang 
2318c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_need_iqk(struct rtw_dev *rtwdev)
2319c97ee3e0STzu-En Huang {
2320c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2321c97ee3e0STzu-En Huang 	u8 delta_iqk;
2322c97ee3e0STzu-En Huang 
2323c97ee3e0STzu-En Huang 	delta_iqk = abs(dm_info->thermal_avg[0] - dm_info->thermal_meter_k);
2324c97ee3e0STzu-En Huang 	if (delta_iqk >= rtwdev->chip->iqk_threshold) {
2325c97ee3e0STzu-En Huang 		dm_info->thermal_meter_k = dm_info->thermal_avg[0];
2326c97ee3e0STzu-En Huang 		return true;
2327c97ee3e0STzu-En Huang 	}
2328c97ee3e0STzu-En Huang 	return false;
2329c97ee3e0STzu-En Huang }
2330449be866SZong-Zhe Yang EXPORT_SYMBOL(rtw_phy_pwrtrack_need_iqk);
2331*1188301fSPo-Hao Huang 
2332*1188301fSPo-Hao Huang static void rtw_phy_set_tx_path_by_reg(struct rtw_dev *rtwdev,
2333*1188301fSPo-Hao Huang 				       enum rtw_bb_path tx_path_sel_1ss)
2334*1188301fSPo-Hao Huang {
2335*1188301fSPo-Hao Huang 	struct rtw_path_div *path_div = &rtwdev->dm_path_div;
2336*1188301fSPo-Hao Huang 	enum rtw_bb_path tx_path_sel_cck = tx_path_sel_1ss;
2337*1188301fSPo-Hao Huang 	struct rtw_chip_info *chip = rtwdev->chip;
2338*1188301fSPo-Hao Huang 
2339*1188301fSPo-Hao Huang 	if (tx_path_sel_1ss == path_div->current_tx_path)
2340*1188301fSPo-Hao Huang 		return;
2341*1188301fSPo-Hao Huang 
2342*1188301fSPo-Hao Huang 	path_div->current_tx_path = tx_path_sel_1ss;
2343*1188301fSPo-Hao Huang 	rtw_dbg(rtwdev, RTW_DBG_PATH_DIV, "Switch TX path=%s\n",
2344*1188301fSPo-Hao Huang 		tx_path_sel_1ss == BB_PATH_A ? "A" : "B");
2345*1188301fSPo-Hao Huang 	chip->ops->config_tx_path(rtwdev, rtwdev->hal.antenna_tx,
2346*1188301fSPo-Hao Huang 				  tx_path_sel_1ss, tx_path_sel_cck, false);
2347*1188301fSPo-Hao Huang }
2348*1188301fSPo-Hao Huang 
2349*1188301fSPo-Hao Huang static void rtw_phy_tx_path_div_select(struct rtw_dev *rtwdev)
2350*1188301fSPo-Hao Huang {
2351*1188301fSPo-Hao Huang 	struct rtw_path_div *path_div = &rtwdev->dm_path_div;
2352*1188301fSPo-Hao Huang 	enum rtw_bb_path path = path_div->current_tx_path;
2353*1188301fSPo-Hao Huang 	s32 rssi_a = 0, rssi_b = 0;
2354*1188301fSPo-Hao Huang 
2355*1188301fSPo-Hao Huang 	if (path_div->path_a_cnt)
2356*1188301fSPo-Hao Huang 		rssi_a = path_div->path_a_sum / path_div->path_a_cnt;
2357*1188301fSPo-Hao Huang 	else
2358*1188301fSPo-Hao Huang 		rssi_a = 0;
2359*1188301fSPo-Hao Huang 	if (path_div->path_b_cnt)
2360*1188301fSPo-Hao Huang 		rssi_b = path_div->path_b_sum / path_div->path_b_cnt;
2361*1188301fSPo-Hao Huang 	else
2362*1188301fSPo-Hao Huang 		rssi_b = 0;
2363*1188301fSPo-Hao Huang 
2364*1188301fSPo-Hao Huang 	if (rssi_a != rssi_b)
2365*1188301fSPo-Hao Huang 		path = (rssi_a > rssi_b) ? BB_PATH_A : BB_PATH_B;
2366*1188301fSPo-Hao Huang 
2367*1188301fSPo-Hao Huang 	path_div->path_a_cnt = 0;
2368*1188301fSPo-Hao Huang 	path_div->path_a_sum = 0;
2369*1188301fSPo-Hao Huang 	path_div->path_b_cnt = 0;
2370*1188301fSPo-Hao Huang 	path_div->path_b_sum = 0;
2371*1188301fSPo-Hao Huang 	rtw_phy_set_tx_path_by_reg(rtwdev, path);
2372*1188301fSPo-Hao Huang }
2373*1188301fSPo-Hao Huang 
2374*1188301fSPo-Hao Huang static void rtw_phy_tx_path_diversity_2ss(struct rtw_dev *rtwdev)
2375*1188301fSPo-Hao Huang {
2376*1188301fSPo-Hao Huang 	if (rtwdev->hal.antenna_rx != BB_PATH_AB) {
2377*1188301fSPo-Hao Huang 		rtw_dbg(rtwdev, RTW_DBG_PATH_DIV,
2378*1188301fSPo-Hao Huang 			"[Return] tx_Path_en=%d, rx_Path_en=%d\n",
2379*1188301fSPo-Hao Huang 			rtwdev->hal.antenna_tx, rtwdev->hal.antenna_rx);
2380*1188301fSPo-Hao Huang 		return;
2381*1188301fSPo-Hao Huang 	}
2382*1188301fSPo-Hao Huang 	if (rtwdev->sta_cnt == 0) {
2383*1188301fSPo-Hao Huang 		rtw_dbg(rtwdev, RTW_DBG_PATH_DIV, "No Link\n");
2384*1188301fSPo-Hao Huang 		return;
2385*1188301fSPo-Hao Huang 	}
2386*1188301fSPo-Hao Huang 
2387*1188301fSPo-Hao Huang 	rtw_phy_tx_path_div_select(rtwdev);
2388*1188301fSPo-Hao Huang }
2389*1188301fSPo-Hao Huang 
2390*1188301fSPo-Hao Huang void rtw_phy_tx_path_diversity(struct rtw_dev *rtwdev)
2391*1188301fSPo-Hao Huang {
2392*1188301fSPo-Hao Huang 	struct rtw_chip_info *chip = rtwdev->chip;
2393*1188301fSPo-Hao Huang 
2394*1188301fSPo-Hao Huang 	if (!chip->path_div_supported)
2395*1188301fSPo-Hao Huang 		return;
2396*1188301fSPo-Hao Huang 
2397*1188301fSPo-Hao Huang 	rtw_phy_tx_path_diversity_2ss(rtwdev);
2398*1188301fSPo-Hao Huang }
2399