xref: /openbmc/linux/drivers/net/wireless/realtek/rtw88/phy.c (revision 082a36dc9995d581db42f47055287e4974e3825c)
1e3037485SYan-Hsuan Chuang // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2e3037485SYan-Hsuan Chuang /* Copyright(c) 2018-2019  Realtek Corporation
3e3037485SYan-Hsuan Chuang  */
4e3037485SYan-Hsuan Chuang 
5e3037485SYan-Hsuan Chuang #include <linux/bcd.h>
6e3037485SYan-Hsuan Chuang 
7e3037485SYan-Hsuan Chuang #include "main.h"
8e3037485SYan-Hsuan Chuang #include "reg.h"
9e3037485SYan-Hsuan Chuang #include "fw.h"
10e3037485SYan-Hsuan Chuang #include "phy.h"
11e3037485SYan-Hsuan Chuang #include "debug.h"
12e3037485SYan-Hsuan Chuang 
13e3037485SYan-Hsuan Chuang struct phy_cfg_pair {
14e3037485SYan-Hsuan Chuang 	u32 addr;
15e3037485SYan-Hsuan Chuang 	u32 data;
16e3037485SYan-Hsuan Chuang };
17e3037485SYan-Hsuan Chuang 
18e3037485SYan-Hsuan Chuang union phy_table_tile {
19e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond;
20e3037485SYan-Hsuan Chuang 	struct phy_cfg_pair cfg;
21e3037485SYan-Hsuan Chuang };
22e3037485SYan-Hsuan Chuang 
23e3037485SYan-Hsuan Chuang struct phy_pg_cfg_pair {
24e3037485SYan-Hsuan Chuang 	u32 band;
25e3037485SYan-Hsuan Chuang 	u32 rf_path;
26e3037485SYan-Hsuan Chuang 	u32 tx_num;
27e3037485SYan-Hsuan Chuang 	u32 addr;
28e3037485SYan-Hsuan Chuang 	u32 bitmask;
29e3037485SYan-Hsuan Chuang 	u32 data;
30e3037485SYan-Hsuan Chuang };
31e3037485SYan-Hsuan Chuang 
32e3037485SYan-Hsuan Chuang static const u32 db_invert_table[12][8] = {
33e3037485SYan-Hsuan Chuang 	{10,		13,		16,		20,
34e3037485SYan-Hsuan Chuang 	 25,		32,		40,		50},
35e3037485SYan-Hsuan Chuang 	{64,		80,		101,		128,
36e3037485SYan-Hsuan Chuang 	 160,		201,		256,		318},
37e3037485SYan-Hsuan Chuang 	{401,		505,		635,		800,
38e3037485SYan-Hsuan Chuang 	 1007,		1268,		1596,		2010},
39e3037485SYan-Hsuan Chuang 	{316,		398,		501,		631,
40e3037485SYan-Hsuan Chuang 	 794,		1000,		1259,		1585},
41e3037485SYan-Hsuan Chuang 	{1995,		2512,		3162,		3981,
42e3037485SYan-Hsuan Chuang 	 5012,		6310,		7943,		10000},
43e3037485SYan-Hsuan Chuang 	{12589,		15849,		19953,		25119,
44e3037485SYan-Hsuan Chuang 	 31623,		39811,		50119,		63098},
45e3037485SYan-Hsuan Chuang 	{79433,		100000,		125893,		158489,
46e3037485SYan-Hsuan Chuang 	 199526,	251189,		316228,		398107},
47e3037485SYan-Hsuan Chuang 	{501187,	630957,		794328,		1000000,
48e3037485SYan-Hsuan Chuang 	 1258925,	1584893,	1995262,	2511886},
49e3037485SYan-Hsuan Chuang 	{3162278,	3981072,	5011872,	6309573,
50e3037485SYan-Hsuan Chuang 	 7943282,	1000000,	12589254,	15848932},
51e3037485SYan-Hsuan Chuang 	{19952623,	25118864,	31622777,	39810717,
52e3037485SYan-Hsuan Chuang 	 50118723,	63095734,	79432823,	100000000},
53e3037485SYan-Hsuan Chuang 	{125892541,	158489319,	199526232,	251188643,
54e3037485SYan-Hsuan Chuang 	 316227766,	398107171,	501187234,	630957345},
55e3037485SYan-Hsuan Chuang 	{794328235,	1000000000,	1258925412,	1584893192,
56e3037485SYan-Hsuan Chuang 	 1995262315,	2511886432U,	3162277660U,	3981071706U}
57e3037485SYan-Hsuan Chuang };
58e3037485SYan-Hsuan Chuang 
59fa6dfe6bSYan-Hsuan Chuang u8 rtw_cck_rates[] = { DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M, DESC_RATE11M };
60fa6dfe6bSYan-Hsuan Chuang u8 rtw_ofdm_rates[] = {
61fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE6M,  DESC_RATE9M,  DESC_RATE12M,
62fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE18M, DESC_RATE24M, DESC_RATE36M,
63fa6dfe6bSYan-Hsuan Chuang 	DESC_RATE48M, DESC_RATE54M
64fa6dfe6bSYan-Hsuan Chuang };
65fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_1s_rates[] = {
66fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2,
67fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5,
68fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS6, DESC_RATEMCS7
69fa6dfe6bSYan-Hsuan Chuang };
70fa6dfe6bSYan-Hsuan Chuang u8 rtw_ht_2s_rates[] = {
71fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS8,  DESC_RATEMCS9,  DESC_RATEMCS10,
72fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS11, DESC_RATEMCS12, DESC_RATEMCS13,
73fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEMCS14, DESC_RATEMCS15
74fa6dfe6bSYan-Hsuan Chuang };
75fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_1s_rates[] = {
76fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1,
77fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3,
78fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5,
79fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7,
80fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9
81fa6dfe6bSYan-Hsuan Chuang };
82fa6dfe6bSYan-Hsuan Chuang u8 rtw_vht_2s_rates[] = {
83fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1,
84fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3,
85fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5,
86fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7,
87fa6dfe6bSYan-Hsuan Chuang 	DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9
88fa6dfe6bSYan-Hsuan Chuang };
89fa6dfe6bSYan-Hsuan Chuang u8 *rtw_rate_section[RTW_RATE_SECTION_MAX] = {
90fa6dfe6bSYan-Hsuan Chuang 	rtw_cck_rates, rtw_ofdm_rates,
91fa6dfe6bSYan-Hsuan Chuang 	rtw_ht_1s_rates, rtw_ht_2s_rates,
92fa6dfe6bSYan-Hsuan Chuang 	rtw_vht_1s_rates, rtw_vht_2s_rates
93fa6dfe6bSYan-Hsuan Chuang };
94fa6dfe6bSYan-Hsuan Chuang u8 rtw_rate_size[RTW_RATE_SECTION_MAX] = {
95fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_cck_rates),
96fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ofdm_rates),
97fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_1s_rates),
98fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_ht_2s_rates),
99fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_1s_rates),
100fa6dfe6bSYan-Hsuan Chuang 	ARRAY_SIZE(rtw_vht_2s_rates)
101fa6dfe6bSYan-Hsuan Chuang };
102fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_cck_size = ARRAY_SIZE(rtw_cck_rates);
103fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ofdm_size = ARRAY_SIZE(rtw_ofdm_rates);
104fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_1s_size = ARRAY_SIZE(rtw_ht_1s_rates);
105fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_ht_2s_size = ARRAY_SIZE(rtw_ht_2s_rates);
106fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_1s_size = ARRAY_SIZE(rtw_vht_1s_rates);
107fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_vht_2s_size = ARRAY_SIZE(rtw_vht_2s_rates);
108fa6dfe6bSYan-Hsuan Chuang 
109e3037485SYan-Hsuan Chuang enum rtw_phy_band_type {
110e3037485SYan-Hsuan Chuang 	PHY_BAND_2G	= 0,
111e3037485SYan-Hsuan Chuang 	PHY_BAND_5G	= 1,
112e3037485SYan-Hsuan Chuang };
113e3037485SYan-Hsuan Chuang 
114479c4ee9STzu-En Huang static void rtw_phy_cck_pd_init(struct rtw_dev *rtwdev)
115479c4ee9STzu-En Huang {
116479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
117479c4ee9STzu-En Huang 	u8 i, j;
118479c4ee9STzu-En Huang 
119479c4ee9STzu-En Huang 	for (i = 0; i <= RTW_CHANNEL_WIDTH_40; i++) {
120479c4ee9STzu-En Huang 		for (j = 0; j < RTW_RF_PATH_MAX; j++)
121479c4ee9STzu-En Huang 			dm_info->cck_pd_lv[i][j] = 0;
122479c4ee9STzu-En Huang 	}
123479c4ee9STzu-En Huang 
124479c4ee9STzu-En Huang 	dm_info->cck_fa_avg = CCK_FA_AVG_RESET;
125479c4ee9STzu-En Huang }
126479c4ee9STzu-En Huang 
127e3037485SYan-Hsuan Chuang void rtw_phy_init(struct rtw_dev *rtwdev)
128e3037485SYan-Hsuan Chuang {
129e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
130e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
131e3037485SYan-Hsuan Chuang 	u32 addr, mask;
132e3037485SYan-Hsuan Chuang 
133e3037485SYan-Hsuan Chuang 	dm_info->fa_history[3] = 0;
134e3037485SYan-Hsuan Chuang 	dm_info->fa_history[2] = 0;
135e3037485SYan-Hsuan Chuang 	dm_info->fa_history[1] = 0;
136e3037485SYan-Hsuan Chuang 	dm_info->fa_history[0] = 0;
137e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = 0;
138e3037485SYan-Hsuan Chuang 	dm_info->igi_history[3] = 0;
139e3037485SYan-Hsuan Chuang 	dm_info->igi_history[2] = 0;
140e3037485SYan-Hsuan Chuang 	dm_info->igi_history[1] = 0;
141e3037485SYan-Hsuan Chuang 
142e3037485SYan-Hsuan Chuang 	addr = chip->dig[0].addr;
143e3037485SYan-Hsuan Chuang 	mask = chip->dig[0].mask;
144e3037485SYan-Hsuan Chuang 	dm_info->igi_history[0] = rtw_read32_mask(rtwdev, addr, mask);
145479c4ee9STzu-En Huang 	rtw_phy_cck_pd_init(rtwdev);
146e3037485SYan-Hsuan Chuang }
147e3037485SYan-Hsuan Chuang 
148e3037485SYan-Hsuan Chuang void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi)
149e3037485SYan-Hsuan Chuang {
150e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
151e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
152e3037485SYan-Hsuan Chuang 	u32 addr, mask;
153e3037485SYan-Hsuan Chuang 	u8 path;
154e3037485SYan-Hsuan Chuang 
155e3037485SYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++) {
156e3037485SYan-Hsuan Chuang 		addr = chip->dig[path].addr;
157e3037485SYan-Hsuan Chuang 		mask = chip->dig[path].mask;
158e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, addr, mask, igi);
159e3037485SYan-Hsuan Chuang 	}
160e3037485SYan-Hsuan Chuang }
161e3037485SYan-Hsuan Chuang 
162e3037485SYan-Hsuan Chuang static void rtw_phy_stat_false_alarm(struct rtw_dev *rtwdev)
163e3037485SYan-Hsuan Chuang {
164e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
165e3037485SYan-Hsuan Chuang 
166e3037485SYan-Hsuan Chuang 	chip->ops->false_alarm_statistics(rtwdev);
167e3037485SYan-Hsuan Chuang }
168e3037485SYan-Hsuan Chuang 
169e3037485SYan-Hsuan Chuang #define RA_FLOOR_TABLE_SIZE	7
170e3037485SYan-Hsuan Chuang #define RA_FLOOR_UP_GAP		3
171e3037485SYan-Hsuan Chuang 
172e3037485SYan-Hsuan Chuang static u8 rtw_phy_get_rssi_level(u8 old_level, u8 rssi)
173e3037485SYan-Hsuan Chuang {
174e3037485SYan-Hsuan Chuang 	u8 table[RA_FLOOR_TABLE_SIZE] = {20, 34, 38, 42, 46, 50, 100};
175e3037485SYan-Hsuan Chuang 	u8 new_level = 0;
176e3037485SYan-Hsuan Chuang 	int i;
177e3037485SYan-Hsuan Chuang 
178e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++)
179e3037485SYan-Hsuan Chuang 		if (i >= old_level)
180e3037485SYan-Hsuan Chuang 			table[i] += RA_FLOOR_UP_GAP;
181e3037485SYan-Hsuan Chuang 
182e3037485SYan-Hsuan Chuang 	for (i = 0; i < RA_FLOOR_TABLE_SIZE; i++) {
183e3037485SYan-Hsuan Chuang 		if (rssi < table[i]) {
184e3037485SYan-Hsuan Chuang 			new_level = i;
185e3037485SYan-Hsuan Chuang 			break;
186e3037485SYan-Hsuan Chuang 		}
187e3037485SYan-Hsuan Chuang 	}
188e3037485SYan-Hsuan Chuang 
189e3037485SYan-Hsuan Chuang 	return new_level;
190e3037485SYan-Hsuan Chuang }
191e3037485SYan-Hsuan Chuang 
192e3037485SYan-Hsuan Chuang struct rtw_phy_stat_iter_data {
193e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev;
194e3037485SYan-Hsuan Chuang 	u8 min_rssi;
195e3037485SYan-Hsuan Chuang };
196e3037485SYan-Hsuan Chuang 
197e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi_iter(void *data, struct ieee80211_sta *sta)
198e3037485SYan-Hsuan Chuang {
199e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data *iter_data = data;
200e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = iter_data->rtwdev;
201e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
202a24bad74SYan-Hsuan Chuang 	u8 rssi;
203e3037485SYan-Hsuan Chuang 
204e3037485SYan-Hsuan Chuang 	rssi = ewma_rssi_read(&si->avg_rssi);
205a24bad74SYan-Hsuan Chuang 	si->rssi_level = rtw_phy_get_rssi_level(si->rssi_level, rssi);
206e3037485SYan-Hsuan Chuang 
207e3037485SYan-Hsuan Chuang 	rtw_fw_send_rssi_info(rtwdev, si);
208e3037485SYan-Hsuan Chuang 
209e3037485SYan-Hsuan Chuang 	iter_data->min_rssi = min_t(u8, rssi, iter_data->min_rssi);
210e3037485SYan-Hsuan Chuang }
211e3037485SYan-Hsuan Chuang 
212e3037485SYan-Hsuan Chuang static void rtw_phy_stat_rssi(struct rtw_dev *rtwdev)
213e3037485SYan-Hsuan Chuang {
214e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
215e3037485SYan-Hsuan Chuang 	struct rtw_phy_stat_iter_data data = {};
216e3037485SYan-Hsuan Chuang 
217e3037485SYan-Hsuan Chuang 	data.rtwdev = rtwdev;
218e3037485SYan-Hsuan Chuang 	data.min_rssi = U8_MAX;
219e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_stat_rssi_iter, &data);
220e3037485SYan-Hsuan Chuang 
221e3037485SYan-Hsuan Chuang 	dm_info->pre_min_rssi = dm_info->min_rssi;
222e3037485SYan-Hsuan Chuang 	dm_info->min_rssi = data.min_rssi;
223e3037485SYan-Hsuan Chuang }
224e3037485SYan-Hsuan Chuang 
225*082a36dcSTsang-Shian Lin static void rtw_phy_stat_rate_cnt(struct rtw_dev *rtwdev)
226*082a36dcSTsang-Shian Lin {
227*082a36dcSTsang-Shian Lin 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
228*082a36dcSTsang-Shian Lin 
229*082a36dcSTsang-Shian Lin 	dm_info->last_pkt_count = dm_info->cur_pkt_count;
230*082a36dcSTsang-Shian Lin 	memset(&dm_info->cur_pkt_count, 0, sizeof(dm_info->cur_pkt_count));
231*082a36dcSTsang-Shian Lin }
232*082a36dcSTsang-Shian Lin 
233e3037485SYan-Hsuan Chuang static void rtw_phy_statistics(struct rtw_dev *rtwdev)
234e3037485SYan-Hsuan Chuang {
235e3037485SYan-Hsuan Chuang 	rtw_phy_stat_rssi(rtwdev);
236e3037485SYan-Hsuan Chuang 	rtw_phy_stat_false_alarm(rtwdev);
237*082a36dcSTsang-Shian Lin 	rtw_phy_stat_rate_cnt(rtwdev);
238e3037485SYan-Hsuan Chuang }
239e3037485SYan-Hsuan Chuang 
240e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_LOW			250
241e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_HIGH			500
242e3037485SYan-Hsuan Chuang #define DIG_PERF_FA_TH_EXTRA_HIGH		750
243e3037485SYan-Hsuan Chuang #define DIG_PERF_MAX				0x5a
244e3037485SYan-Hsuan Chuang #define DIG_PERF_MID				0x40
245e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_LOW			2000
246e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_HIGH			4000
247e3037485SYan-Hsuan Chuang #define DIG_CVRG_FA_TH_EXTRA_HIGH		5000
248e3037485SYan-Hsuan Chuang #define DIG_CVRG_MAX				0x2a
249e3037485SYan-Hsuan Chuang #define DIG_CVRG_MID				0x26
250e3037485SYan-Hsuan Chuang #define DIG_CVRG_MIN				0x1c
251e3037485SYan-Hsuan Chuang #define DIG_RSSI_GAIN_OFFSET			15
252e3037485SYan-Hsuan Chuang 
253e3037485SYan-Hsuan Chuang static bool
254e3037485SYan-Hsuan Chuang rtw_phy_dig_check_damping(struct rtw_dm_info *dm_info)
255e3037485SYan-Hsuan Chuang {
256e3037485SYan-Hsuan Chuang 	u16 fa_lo = DIG_PERF_FA_TH_LOW;
257e3037485SYan-Hsuan Chuang 	u16 fa_hi = DIG_PERF_FA_TH_HIGH;
258e3037485SYan-Hsuan Chuang 	u16 *fa_history;
259e3037485SYan-Hsuan Chuang 	u8 *igi_history;
260e3037485SYan-Hsuan Chuang 	u8 damping_rssi;
261e3037485SYan-Hsuan Chuang 	u8 min_rssi;
262e3037485SYan-Hsuan Chuang 	u8 diff;
263e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
264e3037485SYan-Hsuan Chuang 	bool damping = false;
265e3037485SYan-Hsuan Chuang 
266e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
267e3037485SYan-Hsuan Chuang 	if (dm_info->damping) {
268e3037485SYan-Hsuan Chuang 		damping_rssi = dm_info->damping_rssi;
269e3037485SYan-Hsuan Chuang 		diff = min_rssi > damping_rssi ? min_rssi - damping_rssi :
270e3037485SYan-Hsuan Chuang 						 damping_rssi - min_rssi;
271e3037485SYan-Hsuan Chuang 		if (diff > 3 || dm_info->damping_cnt++ > 20) {
272e3037485SYan-Hsuan Chuang 			dm_info->damping = false;
273e3037485SYan-Hsuan Chuang 			return false;
274e3037485SYan-Hsuan Chuang 		}
275e3037485SYan-Hsuan Chuang 
276e3037485SYan-Hsuan Chuang 		return true;
277e3037485SYan-Hsuan Chuang 	}
278e3037485SYan-Hsuan Chuang 
279e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
280e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
281e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap & 0xf;
282e3037485SYan-Hsuan Chuang 	switch (igi_bitmap) {
283e3037485SYan-Hsuan Chuang 	case 5:
284e3037485SYan-Hsuan Chuang 		/* down -> up -> down -> up */
285e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
286e3037485SYan-Hsuan Chuang 		    igi_history[2] > igi_history[3] &&
287e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 2 &&
288e3037485SYan-Hsuan Chuang 		    igi_history[2] - igi_history[3] >= 2 &&
289e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
290e3037485SYan-Hsuan Chuang 		    fa_history[2] > fa_hi && fa_history[3] < fa_lo)
291e3037485SYan-Hsuan Chuang 			damping = true;
292e3037485SYan-Hsuan Chuang 		break;
293e3037485SYan-Hsuan Chuang 	case 9:
294e3037485SYan-Hsuan Chuang 		/* up -> down -> down -> up */
295e3037485SYan-Hsuan Chuang 		if (igi_history[0] > igi_history[1] &&
296e3037485SYan-Hsuan Chuang 		    igi_history[3] > igi_history[2] &&
297e3037485SYan-Hsuan Chuang 		    igi_history[0] - igi_history[1] >= 4 &&
298e3037485SYan-Hsuan Chuang 		    igi_history[3] - igi_history[2] >= 2 &&
299e3037485SYan-Hsuan Chuang 		    fa_history[0] > fa_hi && fa_history[1] < fa_lo &&
300e3037485SYan-Hsuan Chuang 		    fa_history[2] < fa_lo && fa_history[3] > fa_hi)
301e3037485SYan-Hsuan Chuang 			damping = true;
302e3037485SYan-Hsuan Chuang 		break;
303e3037485SYan-Hsuan Chuang 	default:
304e3037485SYan-Hsuan Chuang 		return false;
305e3037485SYan-Hsuan Chuang 	}
306e3037485SYan-Hsuan Chuang 
307e3037485SYan-Hsuan Chuang 	if (damping) {
308e3037485SYan-Hsuan Chuang 		dm_info->damping = true;
309e3037485SYan-Hsuan Chuang 		dm_info->damping_cnt = 0;
310e3037485SYan-Hsuan Chuang 		dm_info->damping_rssi = min_rssi;
311e3037485SYan-Hsuan Chuang 	}
312e3037485SYan-Hsuan Chuang 
313e3037485SYan-Hsuan Chuang 	return damping;
314e3037485SYan-Hsuan Chuang }
315e3037485SYan-Hsuan Chuang 
316e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_boundary(struct rtw_dm_info *dm_info,
317e3037485SYan-Hsuan Chuang 				     u8 *upper, u8 *lower, bool linked)
318e3037485SYan-Hsuan Chuang {
319e3037485SYan-Hsuan Chuang 	u8 dig_max, dig_min, dig_mid;
320e3037485SYan-Hsuan Chuang 	u8 min_rssi;
321e3037485SYan-Hsuan Chuang 
322e3037485SYan-Hsuan Chuang 	if (linked) {
323e3037485SYan-Hsuan Chuang 		dig_max = DIG_PERF_MAX;
324e3037485SYan-Hsuan Chuang 		dig_mid = DIG_PERF_MID;
325e3037485SYan-Hsuan Chuang 		/* 22B=0x1c, 22C=0x20 */
326e3037485SYan-Hsuan Chuang 		dig_min = 0x1c;
327e3037485SYan-Hsuan Chuang 		min_rssi = max_t(u8, dm_info->min_rssi, dig_min);
328e3037485SYan-Hsuan Chuang 	} else {
329e3037485SYan-Hsuan Chuang 		dig_max = DIG_CVRG_MAX;
330e3037485SYan-Hsuan Chuang 		dig_mid = DIG_CVRG_MID;
331e3037485SYan-Hsuan Chuang 		dig_min = DIG_CVRG_MIN;
332e3037485SYan-Hsuan Chuang 		min_rssi = dig_min;
333e3037485SYan-Hsuan Chuang 	}
334e3037485SYan-Hsuan Chuang 
335e3037485SYan-Hsuan Chuang 	/* DIG MAX should be bounded by minimum RSSI with offset +15 */
336e3037485SYan-Hsuan Chuang 	dig_max = min_t(u8, dig_max, min_rssi + DIG_RSSI_GAIN_OFFSET);
337e3037485SYan-Hsuan Chuang 
338e3037485SYan-Hsuan Chuang 	*lower = clamp_t(u8, min_rssi, dig_min, dig_mid);
339e3037485SYan-Hsuan Chuang 	*upper = clamp_t(u8, *lower + DIG_RSSI_GAIN_OFFSET, dig_min, dig_max);
340e3037485SYan-Hsuan Chuang }
341e3037485SYan-Hsuan Chuang 
342e3037485SYan-Hsuan Chuang static void rtw_phy_dig_get_threshold(struct rtw_dm_info *dm_info,
343e3037485SYan-Hsuan Chuang 				      u16 *fa_th, u8 *step, bool linked)
344e3037485SYan-Hsuan Chuang {
345e3037485SYan-Hsuan Chuang 	u8 min_rssi, pre_min_rssi;
346e3037485SYan-Hsuan Chuang 
347e3037485SYan-Hsuan Chuang 	min_rssi = dm_info->min_rssi;
348e3037485SYan-Hsuan Chuang 	pre_min_rssi = dm_info->pre_min_rssi;
349e3037485SYan-Hsuan Chuang 	step[0] = 4;
350e3037485SYan-Hsuan Chuang 	step[1] = 3;
351e3037485SYan-Hsuan Chuang 	step[2] = 2;
352e3037485SYan-Hsuan Chuang 
353e3037485SYan-Hsuan Chuang 	if (linked) {
354e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_PERF_FA_TH_EXTRA_HIGH;
355e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_PERF_FA_TH_HIGH;
356e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_PERF_FA_TH_LOW;
357e3037485SYan-Hsuan Chuang 		if (pre_min_rssi > min_rssi) {
358e3037485SYan-Hsuan Chuang 			step[0] = 6;
359e3037485SYan-Hsuan Chuang 			step[1] = 4;
360e3037485SYan-Hsuan Chuang 			step[2] = 2;
361e3037485SYan-Hsuan Chuang 		}
362e3037485SYan-Hsuan Chuang 	} else {
363e3037485SYan-Hsuan Chuang 		fa_th[0] = DIG_CVRG_FA_TH_EXTRA_HIGH;
364e3037485SYan-Hsuan Chuang 		fa_th[1] = DIG_CVRG_FA_TH_HIGH;
365e3037485SYan-Hsuan Chuang 		fa_th[2] = DIG_CVRG_FA_TH_LOW;
366e3037485SYan-Hsuan Chuang 	}
367e3037485SYan-Hsuan Chuang }
368e3037485SYan-Hsuan Chuang 
369e3037485SYan-Hsuan Chuang static void rtw_phy_dig_recorder(struct rtw_dm_info *dm_info, u8 igi, u16 fa)
370e3037485SYan-Hsuan Chuang {
371e3037485SYan-Hsuan Chuang 	u8 *igi_history;
372e3037485SYan-Hsuan Chuang 	u16 *fa_history;
373e3037485SYan-Hsuan Chuang 	u8 igi_bitmap;
374e3037485SYan-Hsuan Chuang 	bool up;
375e3037485SYan-Hsuan Chuang 
376e3037485SYan-Hsuan Chuang 	igi_bitmap = dm_info->igi_bitmap << 1 & 0xfe;
377e3037485SYan-Hsuan Chuang 	igi_history = dm_info->igi_history;
378e3037485SYan-Hsuan Chuang 	fa_history = dm_info->fa_history;
379e3037485SYan-Hsuan Chuang 
380e3037485SYan-Hsuan Chuang 	up = igi > igi_history[0];
381e3037485SYan-Hsuan Chuang 	igi_bitmap |= up;
382e3037485SYan-Hsuan Chuang 
383e3037485SYan-Hsuan Chuang 	igi_history[3] = igi_history[2];
384e3037485SYan-Hsuan Chuang 	igi_history[2] = igi_history[1];
385e3037485SYan-Hsuan Chuang 	igi_history[1] = igi_history[0];
386e3037485SYan-Hsuan Chuang 	igi_history[0] = igi;
387e3037485SYan-Hsuan Chuang 
388e3037485SYan-Hsuan Chuang 	fa_history[3] = fa_history[2];
389e3037485SYan-Hsuan Chuang 	fa_history[2] = fa_history[1];
390e3037485SYan-Hsuan Chuang 	fa_history[1] = fa_history[0];
391e3037485SYan-Hsuan Chuang 	fa_history[0] = fa;
392e3037485SYan-Hsuan Chuang 
393e3037485SYan-Hsuan Chuang 	dm_info->igi_bitmap = igi_bitmap;
394e3037485SYan-Hsuan Chuang }
395e3037485SYan-Hsuan Chuang 
396e3037485SYan-Hsuan Chuang static void rtw_phy_dig(struct rtw_dev *rtwdev)
397e3037485SYan-Hsuan Chuang {
398e3037485SYan-Hsuan Chuang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
399e3037485SYan-Hsuan Chuang 	u8 upper_bound, lower_bound;
400e3037485SYan-Hsuan Chuang 	u8 pre_igi, cur_igi;
401e3037485SYan-Hsuan Chuang 	u16 fa_th[3], fa_cnt;
402e3037485SYan-Hsuan Chuang 	u8 level;
403e3037485SYan-Hsuan Chuang 	u8 step[3];
404e3037485SYan-Hsuan Chuang 	bool linked;
405e3037485SYan-Hsuan Chuang 
4063c519605SYan-Hsuan Chuang 	if (test_bit(RTW_FLAG_DIG_DISABLE, rtwdev->flags))
407e3037485SYan-Hsuan Chuang 		return;
408e3037485SYan-Hsuan Chuang 
409e3037485SYan-Hsuan Chuang 	if (rtw_phy_dig_check_damping(dm_info))
410e3037485SYan-Hsuan Chuang 		return;
411e3037485SYan-Hsuan Chuang 
412e3037485SYan-Hsuan Chuang 	linked = !!rtwdev->sta_cnt;
413e3037485SYan-Hsuan Chuang 
414e3037485SYan-Hsuan Chuang 	fa_cnt = dm_info->total_fa_cnt;
415e3037485SYan-Hsuan Chuang 	pre_igi = dm_info->igi_history[0];
416e3037485SYan-Hsuan Chuang 
417e3037485SYan-Hsuan Chuang 	rtw_phy_dig_get_threshold(dm_info, fa_th, step, linked);
418e3037485SYan-Hsuan Chuang 
419e3037485SYan-Hsuan Chuang 	/* test the false alarm count from the highest threshold level first,
420e3037485SYan-Hsuan Chuang 	 * and increase it by corresponding step size
421e3037485SYan-Hsuan Chuang 	 *
422e3037485SYan-Hsuan Chuang 	 * note that the step size is offset by -2, compensate it afterall
423e3037485SYan-Hsuan Chuang 	 */
424e3037485SYan-Hsuan Chuang 	cur_igi = pre_igi;
425e3037485SYan-Hsuan Chuang 	for (level = 0; level < 3; level++) {
426e3037485SYan-Hsuan Chuang 		if (fa_cnt > fa_th[level]) {
427e3037485SYan-Hsuan Chuang 			cur_igi += step[level];
428e3037485SYan-Hsuan Chuang 			break;
429e3037485SYan-Hsuan Chuang 		}
430e3037485SYan-Hsuan Chuang 	}
431e3037485SYan-Hsuan Chuang 	cur_igi -= 2;
432e3037485SYan-Hsuan Chuang 
433e3037485SYan-Hsuan Chuang 	/* calculate the upper/lower bound by the minimum rssi we have among
434e3037485SYan-Hsuan Chuang 	 * the peers connected with us, meanwhile make sure the igi value does
435e3037485SYan-Hsuan Chuang 	 * not beyond the hardware limitation
436e3037485SYan-Hsuan Chuang 	 */
437e3037485SYan-Hsuan Chuang 	rtw_phy_dig_get_boundary(dm_info, &upper_bound, &lower_bound, linked);
438e3037485SYan-Hsuan Chuang 	cur_igi = clamp_t(u8, cur_igi, lower_bound, upper_bound);
439e3037485SYan-Hsuan Chuang 
440e3037485SYan-Hsuan Chuang 	/* record current igi value and false alarm statistics for further
441e3037485SYan-Hsuan Chuang 	 * damping checks, and record the trend of igi values
442e3037485SYan-Hsuan Chuang 	 */
443e3037485SYan-Hsuan Chuang 	rtw_phy_dig_recorder(dm_info, cur_igi, fa_cnt);
444e3037485SYan-Hsuan Chuang 
445e3037485SYan-Hsuan Chuang 	if (cur_igi != pre_igi)
446e3037485SYan-Hsuan Chuang 		rtw_phy_dig_write(rtwdev, cur_igi);
447e3037485SYan-Hsuan Chuang }
448e3037485SYan-Hsuan Chuang 
449e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update_iter(void *data, struct ieee80211_sta *sta)
450e3037485SYan-Hsuan Chuang {
451e3037485SYan-Hsuan Chuang 	struct rtw_dev *rtwdev = data;
452e3037485SYan-Hsuan Chuang 	struct rtw_sta_info *si = (struct rtw_sta_info *)sta->drv_priv;
453e3037485SYan-Hsuan Chuang 
454e3037485SYan-Hsuan Chuang 	rtw_update_sta_info(rtwdev, si);
455e3037485SYan-Hsuan Chuang }
456e3037485SYan-Hsuan Chuang 
457e3037485SYan-Hsuan Chuang static void rtw_phy_ra_info_update(struct rtw_dev *rtwdev)
458e3037485SYan-Hsuan Chuang {
459e3037485SYan-Hsuan Chuang 	if (rtwdev->watch_dog_cnt & 0x3)
460e3037485SYan-Hsuan Chuang 		return;
461e3037485SYan-Hsuan Chuang 
462e3037485SYan-Hsuan Chuang 	rtw_iterate_stas_atomic(rtwdev, rtw_phy_ra_info_update_iter, rtwdev);
463e3037485SYan-Hsuan Chuang }
464e3037485SYan-Hsuan Chuang 
4655227c2eeSTzu-En Huang static void rtw_phy_dpk_track(struct rtw_dev *rtwdev)
4665227c2eeSTzu-En Huang {
4675227c2eeSTzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
4685227c2eeSTzu-En Huang 
4695227c2eeSTzu-En Huang 	if (chip->ops->dpk_track)
4705227c2eeSTzu-En Huang 		chip->ops->dpk_track(rtwdev);
4715227c2eeSTzu-En Huang }
4725227c2eeSTzu-En Huang 
473479c4ee9STzu-En Huang #define CCK_PD_LV_MAX		5
474479c4ee9STzu-En Huang #define CCK_PD_FA_LV1_MIN	1000
475479c4ee9STzu-En Huang #define CCK_PD_FA_LV0_MAX	500
476479c4ee9STzu-En Huang 
477479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_unlink(struct rtw_dev *rtwdev)
478479c4ee9STzu-En Huang {
479479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
480479c4ee9STzu-En Huang 	u32 cck_fa_avg = dm_info->cck_fa_avg;
481479c4ee9STzu-En Huang 
482479c4ee9STzu-En Huang 	if (cck_fa_avg > CCK_PD_FA_LV1_MIN)
483479c4ee9STzu-En Huang 		return 1;
484479c4ee9STzu-En Huang 
485479c4ee9STzu-En Huang 	if (cck_fa_avg < CCK_PD_FA_LV0_MAX)
486479c4ee9STzu-En Huang 		return 0;
487479c4ee9STzu-En Huang 
488479c4ee9STzu-En Huang 	return CCK_PD_LV_MAX;
489479c4ee9STzu-En Huang }
490479c4ee9STzu-En Huang 
491479c4ee9STzu-En Huang #define CCK_PD_IGI_LV4_VAL 0x38
492479c4ee9STzu-En Huang #define CCK_PD_IGI_LV3_VAL 0x2a
493479c4ee9STzu-En Huang #define CCK_PD_IGI_LV2_VAL 0x24
494479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV4_VAL 32
495479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV3_VAL 32
496479c4ee9STzu-En Huang #define CCK_PD_RSSI_LV2_VAL 24
497479c4ee9STzu-En Huang 
498479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv_link(struct rtw_dev *rtwdev)
499479c4ee9STzu-En Huang {
500479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
501479c4ee9STzu-En Huang 	u8 igi = dm_info->igi_history[0];
502479c4ee9STzu-En Huang 	u8 rssi = dm_info->min_rssi;
503479c4ee9STzu-En Huang 	u32 cck_fa_avg = dm_info->cck_fa_avg;
504479c4ee9STzu-En Huang 
505479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV4_VAL && rssi > CCK_PD_RSSI_LV4_VAL)
506479c4ee9STzu-En Huang 		return 4;
507479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV3_VAL && rssi > CCK_PD_RSSI_LV3_VAL)
508479c4ee9STzu-En Huang 		return 3;
509479c4ee9STzu-En Huang 	if (igi > CCK_PD_IGI_LV2_VAL || rssi > CCK_PD_RSSI_LV2_VAL)
510479c4ee9STzu-En Huang 		return 2;
511479c4ee9STzu-En Huang 	if (cck_fa_avg > CCK_PD_FA_LV1_MIN)
512479c4ee9STzu-En Huang 		return 1;
513479c4ee9STzu-En Huang 	if (cck_fa_avg < CCK_PD_FA_LV0_MAX)
514479c4ee9STzu-En Huang 		return 0;
515479c4ee9STzu-En Huang 
516479c4ee9STzu-En Huang 	return CCK_PD_LV_MAX;
517479c4ee9STzu-En Huang }
518479c4ee9STzu-En Huang 
519479c4ee9STzu-En Huang static u8 rtw_phy_cck_pd_lv(struct rtw_dev *rtwdev)
520479c4ee9STzu-En Huang {
521479c4ee9STzu-En Huang 	if (!rtw_is_assoc(rtwdev))
522479c4ee9STzu-En Huang 		return rtw_phy_cck_pd_lv_unlink(rtwdev);
523479c4ee9STzu-En Huang 	else
524479c4ee9STzu-En Huang 		return rtw_phy_cck_pd_lv_link(rtwdev);
525479c4ee9STzu-En Huang }
526479c4ee9STzu-En Huang 
527479c4ee9STzu-En Huang static void rtw_phy_cck_pd(struct rtw_dev *rtwdev)
528479c4ee9STzu-En Huang {
529479c4ee9STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
530479c4ee9STzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
531479c4ee9STzu-En Huang 	u32 cck_fa = dm_info->cck_fa_cnt;
532479c4ee9STzu-En Huang 	u8 level;
533479c4ee9STzu-En Huang 
534479c4ee9STzu-En Huang 	if (rtwdev->hal.current_band_type != RTW_BAND_2G)
535479c4ee9STzu-En Huang 		return;
536479c4ee9STzu-En Huang 
537479c4ee9STzu-En Huang 	if (dm_info->cck_fa_avg == CCK_FA_AVG_RESET)
538479c4ee9STzu-En Huang 		dm_info->cck_fa_avg = cck_fa;
539479c4ee9STzu-En Huang 	else
540479c4ee9STzu-En Huang 		dm_info->cck_fa_avg = (dm_info->cck_fa_avg * 3 + cck_fa) >> 2;
541479c4ee9STzu-En Huang 
542479c4ee9STzu-En Huang 	level = rtw_phy_cck_pd_lv(rtwdev);
543479c4ee9STzu-En Huang 
544479c4ee9STzu-En Huang 	if (level >= CCK_PD_LV_MAX)
545479c4ee9STzu-En Huang 		return;
546479c4ee9STzu-En Huang 
547479c4ee9STzu-En Huang 	if (chip->ops->cck_pd_set)
548479c4ee9STzu-En Huang 		chip->ops->cck_pd_set(rtwdev, level);
549479c4ee9STzu-En Huang }
550479c4ee9STzu-En Huang 
551c97ee3e0STzu-En Huang static void rtw_phy_pwr_track(struct rtw_dev *rtwdev)
552c97ee3e0STzu-En Huang {
553c97ee3e0STzu-En Huang 	rtwdev->chip->ops->pwr_track(rtwdev);
554c97ee3e0STzu-En Huang }
555c97ee3e0STzu-En Huang 
556e3037485SYan-Hsuan Chuang void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev)
557e3037485SYan-Hsuan Chuang {
558e3037485SYan-Hsuan Chuang 	/* for further calculation */
559e3037485SYan-Hsuan Chuang 	rtw_phy_statistics(rtwdev);
560e3037485SYan-Hsuan Chuang 	rtw_phy_dig(rtwdev);
561479c4ee9STzu-En Huang 	rtw_phy_cck_pd(rtwdev);
562e3037485SYan-Hsuan Chuang 	rtw_phy_ra_info_update(rtwdev);
5635227c2eeSTzu-En Huang 	rtw_phy_dpk_track(rtwdev);
564c97ee3e0STzu-En Huang 	rtw_phy_pwr_track(rtwdev);
565e3037485SYan-Hsuan Chuang }
566e3037485SYan-Hsuan Chuang 
567e3037485SYan-Hsuan Chuang #define FRAC_BITS 3
568e3037485SYan-Hsuan Chuang 
569e3037485SYan-Hsuan Chuang static u8 rtw_phy_power_2_db(s8 power)
570e3037485SYan-Hsuan Chuang {
571e3037485SYan-Hsuan Chuang 	if (power <= -100 || power >= 20)
572e3037485SYan-Hsuan Chuang 		return 0;
573e3037485SYan-Hsuan Chuang 	else if (power >= 0)
574e3037485SYan-Hsuan Chuang 		return 100;
575e3037485SYan-Hsuan Chuang 	else
576e3037485SYan-Hsuan Chuang 		return 100 + power;
577e3037485SYan-Hsuan Chuang }
578e3037485SYan-Hsuan Chuang 
579e3037485SYan-Hsuan Chuang static u64 rtw_phy_db_2_linear(u8 power_db)
580e3037485SYan-Hsuan Chuang {
581e3037485SYan-Hsuan Chuang 	u8 i, j;
582e3037485SYan-Hsuan Chuang 	u64 linear;
583e3037485SYan-Hsuan Chuang 
5848a03447dSStanislaw Gruszka 	if (power_db > 96)
5858a03447dSStanislaw Gruszka 		power_db = 96;
5868a03447dSStanislaw Gruszka 	else if (power_db < 1)
5878a03447dSStanislaw Gruszka 		return 1;
5888a03447dSStanislaw Gruszka 
589e3037485SYan-Hsuan Chuang 	/* 1dB ~ 96dB */
590e3037485SYan-Hsuan Chuang 	i = (power_db - 1) >> 3;
591e3037485SYan-Hsuan Chuang 	j = (power_db - 1) - (i << 3);
592e3037485SYan-Hsuan Chuang 
593e3037485SYan-Hsuan Chuang 	linear = db_invert_table[i][j];
594e3037485SYan-Hsuan Chuang 	linear = i > 2 ? linear << FRAC_BITS : linear;
595e3037485SYan-Hsuan Chuang 
596e3037485SYan-Hsuan Chuang 	return linear;
597e3037485SYan-Hsuan Chuang }
598e3037485SYan-Hsuan Chuang 
599e3037485SYan-Hsuan Chuang static u8 rtw_phy_linear_2_db(u64 linear)
600e3037485SYan-Hsuan Chuang {
601e3037485SYan-Hsuan Chuang 	u8 i;
602e3037485SYan-Hsuan Chuang 	u8 j;
603e3037485SYan-Hsuan Chuang 	u32 dB;
604e3037485SYan-Hsuan Chuang 
605e3037485SYan-Hsuan Chuang 	if (linear >= db_invert_table[11][7])
606e3037485SYan-Hsuan Chuang 		return 96; /* maximum 96 dB */
607e3037485SYan-Hsuan Chuang 
608e3037485SYan-Hsuan Chuang 	for (i = 0; i < 12; i++) {
609e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][7])
610e3037485SYan-Hsuan Chuang 			break;
611e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][7])
612e3037485SYan-Hsuan Chuang 			break;
613e3037485SYan-Hsuan Chuang 	}
614e3037485SYan-Hsuan Chuang 
615e3037485SYan-Hsuan Chuang 	for (j = 0; j < 8; j++) {
616e3037485SYan-Hsuan Chuang 		if (i <= 2 && (linear << FRAC_BITS) <= db_invert_table[i][j])
617e3037485SYan-Hsuan Chuang 			break;
618e3037485SYan-Hsuan Chuang 		else if (i > 2 && linear <= db_invert_table[i][j])
619e3037485SYan-Hsuan Chuang 			break;
620e3037485SYan-Hsuan Chuang 	}
621e3037485SYan-Hsuan Chuang 
622e3037485SYan-Hsuan Chuang 	if (j == 0 && i == 0)
623e3037485SYan-Hsuan Chuang 		goto end;
624e3037485SYan-Hsuan Chuang 
625e3037485SYan-Hsuan Chuang 	if (j == 0) {
626e3037485SYan-Hsuan Chuang 		if (i != 3) {
627e3037485SYan-Hsuan Chuang 			if (db_invert_table[i][0] - linear >
628e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[i - 1][7]) {
629e3037485SYan-Hsuan Chuang 				i = i - 1;
630e3037485SYan-Hsuan Chuang 				j = 7;
631e3037485SYan-Hsuan Chuang 			}
632e3037485SYan-Hsuan Chuang 		} else {
633e3037485SYan-Hsuan Chuang 			if (db_invert_table[3][0] - linear >
634e3037485SYan-Hsuan Chuang 			    linear - db_invert_table[2][7]) {
635e3037485SYan-Hsuan Chuang 				i = 2;
636e3037485SYan-Hsuan Chuang 				j = 7;
637e3037485SYan-Hsuan Chuang 			}
638e3037485SYan-Hsuan Chuang 		}
639e3037485SYan-Hsuan Chuang 	} else {
640e3037485SYan-Hsuan Chuang 		if (db_invert_table[i][j] - linear >
641e3037485SYan-Hsuan Chuang 		    linear - db_invert_table[i][j - 1]) {
642e3037485SYan-Hsuan Chuang 			j = j - 1;
643e3037485SYan-Hsuan Chuang 		}
644e3037485SYan-Hsuan Chuang 	}
645e3037485SYan-Hsuan Chuang end:
646e3037485SYan-Hsuan Chuang 	dB = (i << 3) + j + 1;
647e3037485SYan-Hsuan Chuang 
648e3037485SYan-Hsuan Chuang 	return dB;
649e3037485SYan-Hsuan Chuang }
650e3037485SYan-Hsuan Chuang 
651e3037485SYan-Hsuan Chuang u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num)
652e3037485SYan-Hsuan Chuang {
653e3037485SYan-Hsuan Chuang 	s8 power;
654e3037485SYan-Hsuan Chuang 	u8 power_db;
655e3037485SYan-Hsuan Chuang 	u64 linear;
656e3037485SYan-Hsuan Chuang 	u64 sum = 0;
657e3037485SYan-Hsuan Chuang 	u8 path;
658e3037485SYan-Hsuan Chuang 
659e3037485SYan-Hsuan Chuang 	for (path = 0; path < path_num; path++) {
660e3037485SYan-Hsuan Chuang 		power = rf_power[path];
661e3037485SYan-Hsuan Chuang 		power_db = rtw_phy_power_2_db(power);
662e3037485SYan-Hsuan Chuang 		linear = rtw_phy_db_2_linear(power_db);
663e3037485SYan-Hsuan Chuang 		sum += linear;
664e3037485SYan-Hsuan Chuang 	}
665e3037485SYan-Hsuan Chuang 
666e3037485SYan-Hsuan Chuang 	sum = (sum + (1 << (FRAC_BITS - 1))) >> FRAC_BITS;
667e3037485SYan-Hsuan Chuang 	switch (path_num) {
668e3037485SYan-Hsuan Chuang 	case 2:
669e3037485SYan-Hsuan Chuang 		sum >>= 1;
670e3037485SYan-Hsuan Chuang 		break;
671e3037485SYan-Hsuan Chuang 	case 3:
672e3037485SYan-Hsuan Chuang 		sum = ((sum) + ((sum) << 1) + ((sum) << 3)) >> 5;
673e3037485SYan-Hsuan Chuang 		break;
674e3037485SYan-Hsuan Chuang 	case 4:
675e3037485SYan-Hsuan Chuang 		sum >>= 2;
676e3037485SYan-Hsuan Chuang 		break;
677e3037485SYan-Hsuan Chuang 	default:
678e3037485SYan-Hsuan Chuang 		break;
679e3037485SYan-Hsuan Chuang 	}
680e3037485SYan-Hsuan Chuang 
681e3037485SYan-Hsuan Chuang 	return rtw_phy_linear_2_db(sum);
682e3037485SYan-Hsuan Chuang }
683e3037485SYan-Hsuan Chuang 
684e3037485SYan-Hsuan Chuang u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
685e3037485SYan-Hsuan Chuang 		    u32 addr, u32 mask)
686e3037485SYan-Hsuan Chuang {
687e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
688e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
689e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
690e3037485SYan-Hsuan Chuang 	u32 val, direct_addr;
691e3037485SYan-Hsuan Chuang 
692e3037485SYan-Hsuan Chuang 	if (rf_path >= hal->rf_path_num) {
693e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
694e3037485SYan-Hsuan Chuang 		return INV_RF_DATA;
695e3037485SYan-Hsuan Chuang 	}
696e3037485SYan-Hsuan Chuang 
697e3037485SYan-Hsuan Chuang 	addr &= 0xff;
698e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
699e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
700e3037485SYan-Hsuan Chuang 
701e3037485SYan-Hsuan Chuang 	val = rtw_read32_mask(rtwdev, direct_addr, mask);
702e3037485SYan-Hsuan Chuang 
703e3037485SYan-Hsuan Chuang 	return val;
704e3037485SYan-Hsuan Chuang }
705e3037485SYan-Hsuan Chuang 
706e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
707e3037485SYan-Hsuan Chuang 			       u32 addr, u32 mask, u32 data)
708e3037485SYan-Hsuan Chuang {
709e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
710e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
711e3037485SYan-Hsuan Chuang 	u32 *sipi_addr = chip->rf_sipi_addr;
712e3037485SYan-Hsuan Chuang 	u32 data_and_addr;
713e3037485SYan-Hsuan Chuang 	u32 old_data = 0;
714e3037485SYan-Hsuan Chuang 	u32 shift;
715e3037485SYan-Hsuan Chuang 
716e3037485SYan-Hsuan Chuang 	if (rf_path >= hal->rf_path_num) {
717e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
718e3037485SYan-Hsuan Chuang 		return false;
719e3037485SYan-Hsuan Chuang 	}
720e3037485SYan-Hsuan Chuang 
721e3037485SYan-Hsuan Chuang 	addr &= 0xff;
722e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
723e3037485SYan-Hsuan Chuang 
724e3037485SYan-Hsuan Chuang 	if (mask != RFREG_MASK) {
725e3037485SYan-Hsuan Chuang 		old_data = rtw_phy_read_rf(rtwdev, rf_path, addr, RFREG_MASK);
726e3037485SYan-Hsuan Chuang 
727e3037485SYan-Hsuan Chuang 		if (old_data == INV_RF_DATA) {
728e3037485SYan-Hsuan Chuang 			rtw_err(rtwdev, "Write fail, rf is disabled\n");
729e3037485SYan-Hsuan Chuang 			return false;
730e3037485SYan-Hsuan Chuang 		}
731e3037485SYan-Hsuan Chuang 
732e3037485SYan-Hsuan Chuang 		shift = __ffs(mask);
733e3037485SYan-Hsuan Chuang 		data = ((old_data) & (~mask)) | (data << shift);
734e3037485SYan-Hsuan Chuang 	}
735e3037485SYan-Hsuan Chuang 
736e3037485SYan-Hsuan Chuang 	data_and_addr = ((addr << 20) | (data & 0x000fffff)) & 0x0fffffff;
737e3037485SYan-Hsuan Chuang 
738e3037485SYan-Hsuan Chuang 	rtw_write32(rtwdev, sipi_addr[rf_path], data_and_addr);
739e3037485SYan-Hsuan Chuang 
740e3037485SYan-Hsuan Chuang 	udelay(13);
741e3037485SYan-Hsuan Chuang 
742e3037485SYan-Hsuan Chuang 	return true;
743e3037485SYan-Hsuan Chuang }
744e3037485SYan-Hsuan Chuang 
745e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
746e3037485SYan-Hsuan Chuang 			  u32 addr, u32 mask, u32 data)
747e3037485SYan-Hsuan Chuang {
748e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
749e3037485SYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
750e3037485SYan-Hsuan Chuang 	const u32 *base_addr = chip->rf_base_addr;
751e3037485SYan-Hsuan Chuang 	u32 direct_addr;
752e3037485SYan-Hsuan Chuang 
753e3037485SYan-Hsuan Chuang 	if (rf_path >= hal->rf_path_num) {
754e3037485SYan-Hsuan Chuang 		rtw_err(rtwdev, "unsupported rf path (%d)\n", rf_path);
755e3037485SYan-Hsuan Chuang 		return false;
756e3037485SYan-Hsuan Chuang 	}
757e3037485SYan-Hsuan Chuang 
758e3037485SYan-Hsuan Chuang 	addr &= 0xff;
759e3037485SYan-Hsuan Chuang 	direct_addr = base_addr[rf_path] + (addr << 2);
760e3037485SYan-Hsuan Chuang 	mask &= RFREG_MASK;
761e3037485SYan-Hsuan Chuang 
762818d46e7SChien-Hsun Liao 	if (addr == RF_CFGCH) {
763e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_RSV_CTRL, BITS_RFC_DIRECT, DISABLE_PI);
764e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_WLRF1, BITS_RFC_DIRECT, DISABLE_PI);
765818d46e7SChien-Hsun Liao 	}
766818d46e7SChien-Hsun Liao 
767e3037485SYan-Hsuan Chuang 	rtw_write32_mask(rtwdev, direct_addr, mask, data);
768e3037485SYan-Hsuan Chuang 
769e3037485SYan-Hsuan Chuang 	udelay(1);
770e3037485SYan-Hsuan Chuang 
771818d46e7SChien-Hsun Liao 	if (addr == RF_CFGCH) {
772e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_RSV_CTRL, BITS_RFC_DIRECT, ENABLE_PI);
773e3037485SYan-Hsuan Chuang 		rtw_write32_mask(rtwdev, REG_WLRF1, BITS_RFC_DIRECT, ENABLE_PI);
774818d46e7SChien-Hsun Liao 	}
775e3037485SYan-Hsuan Chuang 
776e3037485SYan-Hsuan Chuang 	return true;
777e3037485SYan-Hsuan Chuang }
778e3037485SYan-Hsuan Chuang 
779e3037485SYan-Hsuan Chuang bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
780e3037485SYan-Hsuan Chuang 			      u32 addr, u32 mask, u32 data)
781e3037485SYan-Hsuan Chuang {
782e3037485SYan-Hsuan Chuang 	if (addr != 0x00)
783e3037485SYan-Hsuan Chuang 		return rtw_phy_write_rf_reg(rtwdev, rf_path, addr, mask, data);
784e3037485SYan-Hsuan Chuang 
785e3037485SYan-Hsuan Chuang 	return rtw_phy_write_rf_reg_sipi(rtwdev, rf_path, addr, mask, data);
786e3037485SYan-Hsuan Chuang }
787e3037485SYan-Hsuan Chuang 
788e3037485SYan-Hsuan Chuang void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg)
789e3037485SYan-Hsuan Chuang {
790e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
791e3037485SYan-Hsuan Chuang 	struct rtw_efuse *efuse = &rtwdev->efuse;
792e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond cond = {0};
793e3037485SYan-Hsuan Chuang 
794e3037485SYan-Hsuan Chuang 	cond.cut = hal->cut_version ? hal->cut_version : 15;
795e3037485SYan-Hsuan Chuang 	cond.pkg = pkg ? pkg : 15;
796e3037485SYan-Hsuan Chuang 	cond.plat = 0x04;
797e3037485SYan-Hsuan Chuang 	cond.rfe = efuse->rfe_option;
798e3037485SYan-Hsuan Chuang 
799e3037485SYan-Hsuan Chuang 	switch (rtw_hci_type(rtwdev)) {
800e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_USB:
801e3037485SYan-Hsuan Chuang 		cond.intf = INTF_USB;
802e3037485SYan-Hsuan Chuang 		break;
803e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_SDIO:
804e3037485SYan-Hsuan Chuang 		cond.intf = INTF_SDIO;
805e3037485SYan-Hsuan Chuang 		break;
806e3037485SYan-Hsuan Chuang 	case RTW_HCI_TYPE_PCIE:
807e3037485SYan-Hsuan Chuang 	default:
808e3037485SYan-Hsuan Chuang 		cond.intf = INTF_PCIE;
809e3037485SYan-Hsuan Chuang 		break;
810e3037485SYan-Hsuan Chuang 	}
811e3037485SYan-Hsuan Chuang 
812e3037485SYan-Hsuan Chuang 	hal->phy_cond = cond;
813e3037485SYan-Hsuan Chuang 
814e3037485SYan-Hsuan Chuang 	rtw_dbg(rtwdev, RTW_DBG_PHY, "phy cond=0x%08x\n", *((u32 *)&hal->phy_cond));
815e3037485SYan-Hsuan Chuang }
816e3037485SYan-Hsuan Chuang 
817e3037485SYan-Hsuan Chuang static bool check_positive(struct rtw_dev *rtwdev, struct rtw_phy_cond cond)
818e3037485SYan-Hsuan Chuang {
819e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
820e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond drv_cond = hal->phy_cond;
821e3037485SYan-Hsuan Chuang 
822e3037485SYan-Hsuan Chuang 	if (cond.cut && cond.cut != drv_cond.cut)
823e3037485SYan-Hsuan Chuang 		return false;
824e3037485SYan-Hsuan Chuang 
825e3037485SYan-Hsuan Chuang 	if (cond.pkg && cond.pkg != drv_cond.pkg)
826e3037485SYan-Hsuan Chuang 		return false;
827e3037485SYan-Hsuan Chuang 
828e3037485SYan-Hsuan Chuang 	if (cond.intf && cond.intf != drv_cond.intf)
829e3037485SYan-Hsuan Chuang 		return false;
830e3037485SYan-Hsuan Chuang 
831e3037485SYan-Hsuan Chuang 	if (cond.rfe != drv_cond.rfe)
832e3037485SYan-Hsuan Chuang 		return false;
833e3037485SYan-Hsuan Chuang 
834e3037485SYan-Hsuan Chuang 	return true;
835e3037485SYan-Hsuan Chuang }
836e3037485SYan-Hsuan Chuang 
837e3037485SYan-Hsuan Chuang void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
838e3037485SYan-Hsuan Chuang {
839e3037485SYan-Hsuan Chuang 	const union phy_table_tile *p = tbl->data;
840e3037485SYan-Hsuan Chuang 	const union phy_table_tile *end = p + tbl->size / 2;
841e3037485SYan-Hsuan Chuang 	struct rtw_phy_cond pos_cond = {0};
842e3037485SYan-Hsuan Chuang 	bool is_matched = true, is_skipped = false;
843e3037485SYan-Hsuan Chuang 
844e3037485SYan-Hsuan Chuang 	BUILD_BUG_ON(sizeof(union phy_table_tile) != sizeof(struct phy_cfg_pair));
845e3037485SYan-Hsuan Chuang 
846e3037485SYan-Hsuan Chuang 	for (; p < end; p++) {
847e3037485SYan-Hsuan Chuang 		if (p->cond.pos) {
848e3037485SYan-Hsuan Chuang 			switch (p->cond.branch) {
849e3037485SYan-Hsuan Chuang 			case BRANCH_ENDIF:
850e3037485SYan-Hsuan Chuang 				is_matched = true;
851e3037485SYan-Hsuan Chuang 				is_skipped = false;
852e3037485SYan-Hsuan Chuang 				break;
853e3037485SYan-Hsuan Chuang 			case BRANCH_ELSE:
854e3037485SYan-Hsuan Chuang 				is_matched = is_skipped ? false : true;
855e3037485SYan-Hsuan Chuang 				break;
856e3037485SYan-Hsuan Chuang 			case BRANCH_IF:
857e3037485SYan-Hsuan Chuang 			case BRANCH_ELIF:
858e3037485SYan-Hsuan Chuang 			default:
859e3037485SYan-Hsuan Chuang 				pos_cond = p->cond;
860e3037485SYan-Hsuan Chuang 				break;
861e3037485SYan-Hsuan Chuang 			}
862e3037485SYan-Hsuan Chuang 		} else if (p->cond.neg) {
863e3037485SYan-Hsuan Chuang 			if (!is_skipped) {
864e3037485SYan-Hsuan Chuang 				if (check_positive(rtwdev, pos_cond)) {
865e3037485SYan-Hsuan Chuang 					is_matched = true;
866e3037485SYan-Hsuan Chuang 					is_skipped = true;
867e3037485SYan-Hsuan Chuang 				} else {
868e3037485SYan-Hsuan Chuang 					is_matched = false;
869e3037485SYan-Hsuan Chuang 					is_skipped = false;
870e3037485SYan-Hsuan Chuang 				}
871e3037485SYan-Hsuan Chuang 			} else {
872e3037485SYan-Hsuan Chuang 				is_matched = false;
873e3037485SYan-Hsuan Chuang 			}
874e3037485SYan-Hsuan Chuang 		} else if (is_matched) {
875e3037485SYan-Hsuan Chuang 			(*tbl->do_cfg)(rtwdev, tbl, p->cfg.addr, p->cfg.data);
876e3037485SYan-Hsuan Chuang 		}
877e3037485SYan-Hsuan Chuang 	}
878e3037485SYan-Hsuan Chuang }
879e3037485SYan-Hsuan Chuang 
880e3037485SYan-Hsuan Chuang #define bcd_to_dec_pwr_by_rate(val, i) bcd2bin(val >> (i * 8))
881e3037485SYan-Hsuan Chuang 
882e3037485SYan-Hsuan Chuang static u8 tbl_to_dec_pwr_by_rate(struct rtw_dev *rtwdev, u32 hex, u8 i)
883e3037485SYan-Hsuan Chuang {
884e3037485SYan-Hsuan Chuang 	if (rtwdev->chip->is_pwr_by_rate_dec)
885e3037485SYan-Hsuan Chuang 		return bcd_to_dec_pwr_by_rate(hex, i);
886fa6dfe6bSYan-Hsuan Chuang 
887e3037485SYan-Hsuan Chuang 	return (hex >> (i * 8)) & 0xFF;
888e3037485SYan-Hsuan Chuang }
889e3037485SYan-Hsuan Chuang 
89043712199SYan-Hsuan Chuang static void
89143712199SYan-Hsuan Chuang rtw_phy_get_rate_values_of_txpwr_by_rate(struct rtw_dev *rtwdev,
89243712199SYan-Hsuan Chuang 					 u32 addr, u32 mask, u32 val, u8 *rate,
893e3037485SYan-Hsuan Chuang 					 u8 *pwr_by_rate, u8 *rate_num)
894e3037485SYan-Hsuan Chuang {
895e3037485SYan-Hsuan Chuang 	int i;
896e3037485SYan-Hsuan Chuang 
897e3037485SYan-Hsuan Chuang 	switch (addr) {
898e3037485SYan-Hsuan Chuang 	case 0xE00:
899e3037485SYan-Hsuan Chuang 	case 0x830:
900e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
901e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
902e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
903e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
904e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
905e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
906e3037485SYan-Hsuan Chuang 		*rate_num = 4;
907e3037485SYan-Hsuan Chuang 		break;
908e3037485SYan-Hsuan Chuang 	case 0xE04:
909e3037485SYan-Hsuan Chuang 	case 0x834:
910e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
911e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
912e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
913e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
914e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
915e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
916e3037485SYan-Hsuan Chuang 		*rate_num = 4;
917e3037485SYan-Hsuan Chuang 		break;
918e3037485SYan-Hsuan Chuang 	case 0xE08:
919e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
920e3037485SYan-Hsuan Chuang 		pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 1);
921e3037485SYan-Hsuan Chuang 		*rate_num = 1;
922e3037485SYan-Hsuan Chuang 		break;
923e3037485SYan-Hsuan Chuang 	case 0x86C:
924e3037485SYan-Hsuan Chuang 		if (mask == 0xffffff00) {
925e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE2M;
926e3037485SYan-Hsuan Chuang 			rate[1] = DESC_RATE5_5M;
927e3037485SYan-Hsuan Chuang 			rate[2] = DESC_RATE11M;
928e3037485SYan-Hsuan Chuang 			for (i = 1; i < 4; ++i)
929e3037485SYan-Hsuan Chuang 				pwr_by_rate[i - 1] =
930e3037485SYan-Hsuan Chuang 					tbl_to_dec_pwr_by_rate(rtwdev, val, i);
931e3037485SYan-Hsuan Chuang 			*rate_num = 3;
932e3037485SYan-Hsuan Chuang 		} else if (mask == 0x000000ff) {
933e3037485SYan-Hsuan Chuang 			rate[0] = DESC_RATE11M;
934e3037485SYan-Hsuan Chuang 			pwr_by_rate[0] = bcd_to_dec_pwr_by_rate(val, 0);
935e3037485SYan-Hsuan Chuang 			*rate_num = 1;
936e3037485SYan-Hsuan Chuang 		}
937e3037485SYan-Hsuan Chuang 		break;
938e3037485SYan-Hsuan Chuang 	case 0xE10:
939e3037485SYan-Hsuan Chuang 	case 0x83C:
940e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
941e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
942e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
943e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
944e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
945e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
946e3037485SYan-Hsuan Chuang 		*rate_num = 4;
947e3037485SYan-Hsuan Chuang 		break;
948e3037485SYan-Hsuan Chuang 	case 0xE14:
949e3037485SYan-Hsuan Chuang 	case 0x848:
950e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
951e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
952e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
953e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
954e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
955e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
956e3037485SYan-Hsuan Chuang 		*rate_num = 4;
957e3037485SYan-Hsuan Chuang 		break;
958e3037485SYan-Hsuan Chuang 	case 0xE18:
959e3037485SYan-Hsuan Chuang 	case 0x84C:
960e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
961e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
962e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
963e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
964e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
965e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
966e3037485SYan-Hsuan Chuang 		*rate_num = 4;
967e3037485SYan-Hsuan Chuang 		break;
968e3037485SYan-Hsuan Chuang 	case 0xE1C:
969e3037485SYan-Hsuan Chuang 	case 0x868:
970e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
971e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
972e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
973e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
974e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
975e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
976e3037485SYan-Hsuan Chuang 		*rate_num = 4;
977e3037485SYan-Hsuan Chuang 		break;
978e3037485SYan-Hsuan Chuang 	case 0x838:
979e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
980e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
981e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
982e3037485SYan-Hsuan Chuang 		for (i = 1; i < 4; ++i)
983e3037485SYan-Hsuan Chuang 			pwr_by_rate[i - 1] = tbl_to_dec_pwr_by_rate(rtwdev,
984e3037485SYan-Hsuan Chuang 								    val, i);
985e3037485SYan-Hsuan Chuang 		*rate_num = 3;
986e3037485SYan-Hsuan Chuang 		break;
987e3037485SYan-Hsuan Chuang 	case 0xC20:
988e3037485SYan-Hsuan Chuang 	case 0xE20:
989e3037485SYan-Hsuan Chuang 	case 0x1820:
990e3037485SYan-Hsuan Chuang 	case 0x1A20:
991e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE1M;
992e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE2M;
993e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE5_5M;
994e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE11M;
995e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
996e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
997e3037485SYan-Hsuan Chuang 		*rate_num = 4;
998e3037485SYan-Hsuan Chuang 		break;
999e3037485SYan-Hsuan Chuang 	case 0xC24:
1000e3037485SYan-Hsuan Chuang 	case 0xE24:
1001e3037485SYan-Hsuan Chuang 	case 0x1824:
1002e3037485SYan-Hsuan Chuang 	case 0x1A24:
1003e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE6M;
1004e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE9M;
1005e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE12M;
1006e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE18M;
1007e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1008e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1009e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1010e3037485SYan-Hsuan Chuang 		break;
1011e3037485SYan-Hsuan Chuang 	case 0xC28:
1012e3037485SYan-Hsuan Chuang 	case 0xE28:
1013e3037485SYan-Hsuan Chuang 	case 0x1828:
1014e3037485SYan-Hsuan Chuang 	case 0x1A28:
1015e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATE24M;
1016e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATE36M;
1017e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATE48M;
1018e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATE54M;
1019e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1020e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1021e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1022e3037485SYan-Hsuan Chuang 		break;
1023e3037485SYan-Hsuan Chuang 	case 0xC2C:
1024e3037485SYan-Hsuan Chuang 	case 0xE2C:
1025e3037485SYan-Hsuan Chuang 	case 0x182C:
1026e3037485SYan-Hsuan Chuang 	case 0x1A2C:
1027e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS0;
1028e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS1;
1029e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS2;
1030e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS3;
1031e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1032e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1033e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1034e3037485SYan-Hsuan Chuang 		break;
1035e3037485SYan-Hsuan Chuang 	case 0xC30:
1036e3037485SYan-Hsuan Chuang 	case 0xE30:
1037e3037485SYan-Hsuan Chuang 	case 0x1830:
1038e3037485SYan-Hsuan Chuang 	case 0x1A30:
1039e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS4;
1040e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS5;
1041e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS6;
1042e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS7;
1043e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1044e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1045e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1046e3037485SYan-Hsuan Chuang 		break;
1047e3037485SYan-Hsuan Chuang 	case 0xC34:
1048e3037485SYan-Hsuan Chuang 	case 0xE34:
1049e3037485SYan-Hsuan Chuang 	case 0x1834:
1050e3037485SYan-Hsuan Chuang 	case 0x1A34:
1051e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS8;
1052e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS9;
1053e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS10;
1054e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS11;
1055e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1056e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1057e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1058e3037485SYan-Hsuan Chuang 		break;
1059e3037485SYan-Hsuan Chuang 	case 0xC38:
1060e3037485SYan-Hsuan Chuang 	case 0xE38:
1061e3037485SYan-Hsuan Chuang 	case 0x1838:
1062e3037485SYan-Hsuan Chuang 	case 0x1A38:
1063e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS12;
1064e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS13;
1065e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS14;
1066e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS15;
1067e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1068e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1069e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1070e3037485SYan-Hsuan Chuang 		break;
1071e3037485SYan-Hsuan Chuang 	case 0xC3C:
1072e3037485SYan-Hsuan Chuang 	case 0xE3C:
1073e3037485SYan-Hsuan Chuang 	case 0x183C:
1074e3037485SYan-Hsuan Chuang 	case 0x1A3C:
1075e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS0;
1076e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS1;
1077e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS2;
1078e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS3;
1079e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1080e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1081e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1082e3037485SYan-Hsuan Chuang 		break;
1083e3037485SYan-Hsuan Chuang 	case 0xC40:
1084e3037485SYan-Hsuan Chuang 	case 0xE40:
1085e3037485SYan-Hsuan Chuang 	case 0x1840:
1086e3037485SYan-Hsuan Chuang 	case 0x1A40:
1087e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS4;
1088e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS5;
1089e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT1SS_MCS6;
1090e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT1SS_MCS7;
1091e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1092e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1093e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1094e3037485SYan-Hsuan Chuang 		break;
1095e3037485SYan-Hsuan Chuang 	case 0xC44:
1096e3037485SYan-Hsuan Chuang 	case 0xE44:
1097e3037485SYan-Hsuan Chuang 	case 0x1844:
1098e3037485SYan-Hsuan Chuang 	case 0x1A44:
1099e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT1SS_MCS8;
1100e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT1SS_MCS9;
1101e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS0;
1102e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS1;
1103e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1104e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1105e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1106e3037485SYan-Hsuan Chuang 		break;
1107e3037485SYan-Hsuan Chuang 	case 0xC48:
1108e3037485SYan-Hsuan Chuang 	case 0xE48:
1109e3037485SYan-Hsuan Chuang 	case 0x1848:
1110e3037485SYan-Hsuan Chuang 	case 0x1A48:
1111e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS2;
1112e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS3;
1113e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS4;
1114e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS5;
1115e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1116e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1117e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1118e3037485SYan-Hsuan Chuang 		break;
1119e3037485SYan-Hsuan Chuang 	case 0xC4C:
1120e3037485SYan-Hsuan Chuang 	case 0xE4C:
1121e3037485SYan-Hsuan Chuang 	case 0x184C:
1122e3037485SYan-Hsuan Chuang 	case 0x1A4C:
1123e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT2SS_MCS6;
1124e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT2SS_MCS7;
1125e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT2SS_MCS8;
1126e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT2SS_MCS9;
1127e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1128e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1129e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1130e3037485SYan-Hsuan Chuang 		break;
1131e3037485SYan-Hsuan Chuang 	case 0xCD8:
1132e3037485SYan-Hsuan Chuang 	case 0xED8:
1133e3037485SYan-Hsuan Chuang 	case 0x18D8:
1134e3037485SYan-Hsuan Chuang 	case 0x1AD8:
1135e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS16;
1136e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS17;
1137e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS18;
1138e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS19;
1139e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1140e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1141e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1142e3037485SYan-Hsuan Chuang 		break;
1143e3037485SYan-Hsuan Chuang 	case 0xCDC:
1144e3037485SYan-Hsuan Chuang 	case 0xEDC:
1145e3037485SYan-Hsuan Chuang 	case 0x18DC:
1146e3037485SYan-Hsuan Chuang 	case 0x1ADC:
1147e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEMCS20;
1148e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEMCS21;
1149e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEMCS22;
1150e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEMCS23;
1151e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1152e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1153e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1154e3037485SYan-Hsuan Chuang 		break;
1155e3037485SYan-Hsuan Chuang 	case 0xCE0:
1156e3037485SYan-Hsuan Chuang 	case 0xEE0:
1157e3037485SYan-Hsuan Chuang 	case 0x18E0:
1158e3037485SYan-Hsuan Chuang 	case 0x1AE0:
1159e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS0;
1160e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS1;
1161e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS2;
1162e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS3;
1163e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1164e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1165e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1166e3037485SYan-Hsuan Chuang 		break;
1167e3037485SYan-Hsuan Chuang 	case 0xCE4:
1168e3037485SYan-Hsuan Chuang 	case 0xEE4:
1169e3037485SYan-Hsuan Chuang 	case 0x18E4:
1170e3037485SYan-Hsuan Chuang 	case 0x1AE4:
1171e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS4;
1172e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS5;
1173e3037485SYan-Hsuan Chuang 		rate[2] = DESC_RATEVHT3SS_MCS6;
1174e3037485SYan-Hsuan Chuang 		rate[3] = DESC_RATEVHT3SS_MCS7;
1175e3037485SYan-Hsuan Chuang 		for (i = 0; i < 4; ++i)
1176e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1177e3037485SYan-Hsuan Chuang 		*rate_num = 4;
1178e3037485SYan-Hsuan Chuang 		break;
1179e3037485SYan-Hsuan Chuang 	case 0xCE8:
1180e3037485SYan-Hsuan Chuang 	case 0xEE8:
1181e3037485SYan-Hsuan Chuang 	case 0x18E8:
1182e3037485SYan-Hsuan Chuang 	case 0x1AE8:
1183e3037485SYan-Hsuan Chuang 		rate[0] = DESC_RATEVHT3SS_MCS8;
1184e3037485SYan-Hsuan Chuang 		rate[1] = DESC_RATEVHT3SS_MCS9;
1185e3037485SYan-Hsuan Chuang 		for (i = 0; i < 2; ++i)
1186e3037485SYan-Hsuan Chuang 			pwr_by_rate[i] = tbl_to_dec_pwr_by_rate(rtwdev, val, i);
1187e3037485SYan-Hsuan Chuang 		*rate_num = 2;
1188e3037485SYan-Hsuan Chuang 		break;
1189e3037485SYan-Hsuan Chuang 	default:
1190e3037485SYan-Hsuan Chuang 		rtw_warn(rtwdev, "invalid tx power index addr 0x%08x\n", addr);
1191e3037485SYan-Hsuan Chuang 		break;
1192e3037485SYan-Hsuan Chuang 	}
1193e3037485SYan-Hsuan Chuang }
1194e3037485SYan-Hsuan Chuang 
119543712199SYan-Hsuan Chuang static void rtw_phy_store_tx_power_by_rate(struct rtw_dev *rtwdev,
1196fa6dfe6bSYan-Hsuan Chuang 					   u32 band, u32 rfpath, u32 txnum,
1197e3037485SYan-Hsuan Chuang 					   u32 regaddr, u32 bitmask, u32 data)
1198e3037485SYan-Hsuan Chuang {
1199e3037485SYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1200e3037485SYan-Hsuan Chuang 	u8 rate_num = 0;
1201e3037485SYan-Hsuan Chuang 	u8 rate;
1202e3037485SYan-Hsuan Chuang 	u8 rates[RTW_RF_PATH_MAX] = {0};
1203e3037485SYan-Hsuan Chuang 	s8 offset;
1204e3037485SYan-Hsuan Chuang 	s8 pwr_by_rate[RTW_RF_PATH_MAX] = {0};
1205e3037485SYan-Hsuan Chuang 	int i;
1206e3037485SYan-Hsuan Chuang 
120743712199SYan-Hsuan Chuang 	rtw_phy_get_rate_values_of_txpwr_by_rate(rtwdev, regaddr, bitmask, data,
1208e3037485SYan-Hsuan Chuang 						 rates, pwr_by_rate, &rate_num);
1209e3037485SYan-Hsuan Chuang 
1210e3037485SYan-Hsuan Chuang 	if (WARN_ON(rfpath >= RTW_RF_PATH_MAX ||
1211e3037485SYan-Hsuan Chuang 		    (band != PHY_BAND_2G && band != PHY_BAND_5G) ||
1212e3037485SYan-Hsuan Chuang 		    rate_num > RTW_RF_PATH_MAX))
1213e3037485SYan-Hsuan Chuang 		return;
1214e3037485SYan-Hsuan Chuang 
1215e3037485SYan-Hsuan Chuang 	for (i = 0; i < rate_num; i++) {
1216e3037485SYan-Hsuan Chuang 		offset = pwr_by_rate[i];
1217e3037485SYan-Hsuan Chuang 		rate = rates[i];
1218e3037485SYan-Hsuan Chuang 		if (band == PHY_BAND_2G)
1219e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[rfpath][rate] = offset;
1220e3037485SYan-Hsuan Chuang 		else if (band == PHY_BAND_5G)
1221e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[rfpath][rate] = offset;
1222e3037485SYan-Hsuan Chuang 		else
1223e3037485SYan-Hsuan Chuang 			continue;
1224e3037485SYan-Hsuan Chuang 	}
1225e3037485SYan-Hsuan Chuang }
1226e3037485SYan-Hsuan Chuang 
1227fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl)
1228fa6dfe6bSYan-Hsuan Chuang {
1229fa6dfe6bSYan-Hsuan Chuang 	const struct phy_pg_cfg_pair *p = tbl->data;
1230fa6dfe6bSYan-Hsuan Chuang 	const struct phy_pg_cfg_pair *end = p + tbl->size / 6;
1231fa6dfe6bSYan-Hsuan Chuang 
1232fa6dfe6bSYan-Hsuan Chuang 	BUILD_BUG_ON(sizeof(struct phy_pg_cfg_pair) != sizeof(u32) * 6);
1233fa6dfe6bSYan-Hsuan Chuang 
1234fa6dfe6bSYan-Hsuan Chuang 	for (; p < end; p++) {
1235fa6dfe6bSYan-Hsuan Chuang 		if (p->addr == 0xfe || p->addr == 0xffe) {
1236fa6dfe6bSYan-Hsuan Chuang 			msleep(50);
1237fa6dfe6bSYan-Hsuan Chuang 			continue;
1238fa6dfe6bSYan-Hsuan Chuang 		}
123943712199SYan-Hsuan Chuang 		rtw_phy_store_tx_power_by_rate(rtwdev, p->band, p->rf_path,
1240fa6dfe6bSYan-Hsuan Chuang 					       p->tx_num, p->addr, p->bitmask,
1241fa6dfe6bSYan-Hsuan Chuang 					       p->data);
1242fa6dfe6bSYan-Hsuan Chuang 	}
1243fa6dfe6bSYan-Hsuan Chuang }
1244fa6dfe6bSYan-Hsuan Chuang 
1245fa6dfe6bSYan-Hsuan Chuang static const u8 rtw_channel_idx_5g[RTW_MAX_CHANNEL_NUM_5G] = {
1246fa6dfe6bSYan-Hsuan Chuang 	36,  38,  40,  42,  44,  46,  48, /* Band 1 */
1247fa6dfe6bSYan-Hsuan Chuang 	52,  54,  56,  58,  60,  62,  64, /* Band 2 */
1248fa6dfe6bSYan-Hsuan Chuang 	100, 102, 104, 106, 108, 110, 112, /* Band 3 */
1249fa6dfe6bSYan-Hsuan Chuang 	116, 118, 120, 122, 124, 126, 128, /* Band 3 */
1250fa6dfe6bSYan-Hsuan Chuang 	132, 134, 136, 138, 140, 142, 144, /* Band 3 */
1251fa6dfe6bSYan-Hsuan Chuang 	149, 151, 153, 155, 157, 159, 161, /* Band 4 */
1252fa6dfe6bSYan-Hsuan Chuang 	165, 167, 169, 171, 173, 175, 177}; /* Band 4 */
1253fa6dfe6bSYan-Hsuan Chuang 
1254fa6dfe6bSYan-Hsuan Chuang static int rtw_channel_to_idx(u8 band, u8 channel)
1255fa6dfe6bSYan-Hsuan Chuang {
1256fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
1257fa6dfe6bSYan-Hsuan Chuang 	u8 n_channel;
1258fa6dfe6bSYan-Hsuan Chuang 
1259fa6dfe6bSYan-Hsuan Chuang 	if (band == PHY_BAND_2G) {
1260fa6dfe6bSYan-Hsuan Chuang 		ch_idx = channel - 1;
1261fa6dfe6bSYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_2G;
1262fa6dfe6bSYan-Hsuan Chuang 	} else if (band == PHY_BAND_5G) {
1263fa6dfe6bSYan-Hsuan Chuang 		n_channel = RTW_MAX_CHANNEL_NUM_5G;
1264fa6dfe6bSYan-Hsuan Chuang 		for (ch_idx = 0; ch_idx < n_channel; ch_idx++)
1265fa6dfe6bSYan-Hsuan Chuang 			if (rtw_channel_idx_5g[ch_idx] == channel)
1266fa6dfe6bSYan-Hsuan Chuang 				break;
1267fa6dfe6bSYan-Hsuan Chuang 	} else {
1268fa6dfe6bSYan-Hsuan Chuang 		return -1;
1269fa6dfe6bSYan-Hsuan Chuang 	}
1270fa6dfe6bSYan-Hsuan Chuang 
1271fa6dfe6bSYan-Hsuan Chuang 	if (ch_idx >= n_channel)
1272fa6dfe6bSYan-Hsuan Chuang 		return -1;
1273fa6dfe6bSYan-Hsuan Chuang 
1274fa6dfe6bSYan-Hsuan Chuang 	return ch_idx;
1275fa6dfe6bSYan-Hsuan Chuang }
1276fa6dfe6bSYan-Hsuan Chuang 
127743712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_limit(struct rtw_dev *rtwdev, u8 regd, u8 band,
1278fa6dfe6bSYan-Hsuan Chuang 				       u8 bw, u8 rs, u8 ch, s8 pwr_limit)
1279fa6dfe6bSYan-Hsuan Chuang {
1280fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
12810d350f0aSTzu-En Huang 	u8 max_power_index = rtwdev->chip->max_power_index;
1282adf3c676SYan-Hsuan Chuang 	s8 ww;
1283fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
1284fa6dfe6bSYan-Hsuan Chuang 
1285fa6dfe6bSYan-Hsuan Chuang 	pwr_limit = clamp_t(s8, pwr_limit,
12860d350f0aSTzu-En Huang 			    -max_power_index, max_power_index);
1287fa6dfe6bSYan-Hsuan Chuang 	ch_idx = rtw_channel_to_idx(band, ch);
1288fa6dfe6bSYan-Hsuan Chuang 
1289fa6dfe6bSYan-Hsuan Chuang 	if (regd >= RTW_REGD_MAX || bw >= RTW_CHANNEL_WIDTH_MAX ||
1290fa6dfe6bSYan-Hsuan Chuang 	    rs >= RTW_RATE_SECTION_MAX || ch_idx < 0) {
1291fa6dfe6bSYan-Hsuan Chuang 		WARN(1,
1292fa6dfe6bSYan-Hsuan Chuang 		     "wrong txpwr_lmt regd=%u, band=%u bw=%u, rs=%u, ch_idx=%u, pwr_limit=%d\n",
1293fa6dfe6bSYan-Hsuan Chuang 		     regd, band, bw, rs, ch_idx, pwr_limit);
1294fa6dfe6bSYan-Hsuan Chuang 		return;
1295fa6dfe6bSYan-Hsuan Chuang 	}
1296fa6dfe6bSYan-Hsuan Chuang 
1297adf3c676SYan-Hsuan Chuang 	if (band == PHY_BAND_2G) {
1298fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch_idx] = pwr_limit;
1299adf3c676SYan-Hsuan Chuang 		ww = hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx];
1300adf3c676SYan-Hsuan Chuang 		ww = min_t(s8, ww, pwr_limit);
1301adf3c676SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[RTW_REGD_WW][bw][rs][ch_idx] = ww;
1302adf3c676SYan-Hsuan Chuang 	} else if (band == PHY_BAND_5G) {
1303fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch_idx] = pwr_limit;
1304adf3c676SYan-Hsuan Chuang 		ww = hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx];
1305adf3c676SYan-Hsuan Chuang 		ww = min_t(s8, ww, pwr_limit);
1306adf3c676SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[RTW_REGD_WW][bw][rs][ch_idx] = ww;
1307adf3c676SYan-Hsuan Chuang 	}
1308fa6dfe6bSYan-Hsuan Chuang }
1309fa6dfe6bSYan-Hsuan Chuang 
131093f68a86SZong-Zhe Yang /* cross-reference 5G power limits if values are not assigned */
131193f68a86SZong-Zhe Yang static void
131293f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt(struct rtw_dev *rtwdev, u8 regd,
131393f68a86SZong-Zhe Yang 		      u8 bw, u8 ch_idx, u8 rs_ht, u8 rs_vht)
131493f68a86SZong-Zhe Yang {
131593f68a86SZong-Zhe Yang 	struct rtw_hal *hal = &rtwdev->hal;
13160d350f0aSTzu-En Huang 	u8 max_power_index = rtwdev->chip->max_power_index;
131793f68a86SZong-Zhe Yang 	s8 lmt_ht = hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx];
131893f68a86SZong-Zhe Yang 	s8 lmt_vht = hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx];
131993f68a86SZong-Zhe Yang 
132093f68a86SZong-Zhe Yang 	if (lmt_ht == lmt_vht)
132193f68a86SZong-Zhe Yang 		return;
132293f68a86SZong-Zhe Yang 
13230d350f0aSTzu-En Huang 	if (lmt_ht == max_power_index)
132493f68a86SZong-Zhe Yang 		hal->tx_pwr_limit_5g[regd][bw][rs_ht][ch_idx] = lmt_vht;
132593f68a86SZong-Zhe Yang 
13260d350f0aSTzu-En Huang 	else if (lmt_vht == max_power_index)
132793f68a86SZong-Zhe Yang 		hal->tx_pwr_limit_5g[regd][bw][rs_vht][ch_idx] = lmt_ht;
132893f68a86SZong-Zhe Yang }
132993f68a86SZong-Zhe Yang 
133093f68a86SZong-Zhe Yang /* cross-reference power limits for ht and vht */
133193f68a86SZong-Zhe Yang static void
133293f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_rs(struct rtw_dev *rtwdev, u8 regd, u8 bw, u8 ch_idx)
133393f68a86SZong-Zhe Yang {
133493f68a86SZong-Zhe Yang 	u8 rs_idx, rs_ht, rs_vht;
133593f68a86SZong-Zhe Yang 	u8 rs_cmp[2][2] = {{RTW_RATE_SECTION_HT_1S, RTW_RATE_SECTION_VHT_1S},
133693f68a86SZong-Zhe Yang 			   {RTW_RATE_SECTION_HT_2S, RTW_RATE_SECTION_VHT_2S} };
133793f68a86SZong-Zhe Yang 
133893f68a86SZong-Zhe Yang 	for (rs_idx = 0; rs_idx < 2; rs_idx++) {
133993f68a86SZong-Zhe Yang 		rs_ht = rs_cmp[rs_idx][0];
134093f68a86SZong-Zhe Yang 		rs_vht = rs_cmp[rs_idx][1];
134193f68a86SZong-Zhe Yang 
134293f68a86SZong-Zhe Yang 		rtw_xref_5g_txpwr_lmt(rtwdev, regd, bw, ch_idx, rs_ht, rs_vht);
134393f68a86SZong-Zhe Yang 	}
134493f68a86SZong-Zhe Yang }
134593f68a86SZong-Zhe Yang 
134693f68a86SZong-Zhe Yang /* cross-reference power limits for 5G channels */
134793f68a86SZong-Zhe Yang static void
134893f68a86SZong-Zhe Yang rtw_xref_5g_txpwr_lmt_by_ch(struct rtw_dev *rtwdev, u8 regd, u8 bw)
134993f68a86SZong-Zhe Yang {
135093f68a86SZong-Zhe Yang 	u8 ch_idx;
135193f68a86SZong-Zhe Yang 
135293f68a86SZong-Zhe Yang 	for (ch_idx = 0; ch_idx < RTW_MAX_CHANNEL_NUM_5G; ch_idx++)
135393f68a86SZong-Zhe Yang 		rtw_xref_txpwr_lmt_by_rs(rtwdev, regd, bw, ch_idx);
135493f68a86SZong-Zhe Yang }
135593f68a86SZong-Zhe Yang 
135693f68a86SZong-Zhe Yang /* cross-reference power limits for 20/40M bandwidth */
135793f68a86SZong-Zhe Yang static void
135893f68a86SZong-Zhe Yang rtw_xref_txpwr_lmt_by_bw(struct rtw_dev *rtwdev, u8 regd)
135993f68a86SZong-Zhe Yang {
136093f68a86SZong-Zhe Yang 	u8 bw;
136193f68a86SZong-Zhe Yang 
136293f68a86SZong-Zhe Yang 	for (bw = RTW_CHANNEL_WIDTH_20; bw <= RTW_CHANNEL_WIDTH_40; bw++)
136393f68a86SZong-Zhe Yang 		rtw_xref_5g_txpwr_lmt_by_ch(rtwdev, regd, bw);
136493f68a86SZong-Zhe Yang }
136593f68a86SZong-Zhe Yang 
136693f68a86SZong-Zhe Yang /* cross-reference power limits */
136793f68a86SZong-Zhe Yang static void rtw_xref_txpwr_lmt(struct rtw_dev *rtwdev)
136893f68a86SZong-Zhe Yang {
136993f68a86SZong-Zhe Yang 	u8 regd;
137093f68a86SZong-Zhe Yang 
137193f68a86SZong-Zhe Yang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
137293f68a86SZong-Zhe Yang 		rtw_xref_txpwr_lmt_by_bw(rtwdev, regd);
137393f68a86SZong-Zhe Yang }
137493f68a86SZong-Zhe Yang 
1375fa6dfe6bSYan-Hsuan Chuang void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev,
1376fa6dfe6bSYan-Hsuan Chuang 			     const struct rtw_table *tbl)
1377fa6dfe6bSYan-Hsuan Chuang {
13783457f86dSBrian Norris 	const struct rtw_txpwr_lmt_cfg_pair *p = tbl->data;
13793457f86dSBrian Norris 	const struct rtw_txpwr_lmt_cfg_pair *end = p + tbl->size;
1380fa6dfe6bSYan-Hsuan Chuang 
1381fa6dfe6bSYan-Hsuan Chuang 	for (; p < end; p++) {
138243712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_limit(rtwdev, p->regd, p->band,
138343712199SYan-Hsuan Chuang 					   p->bw, p->rs, p->ch, p->txpwr_lmt);
1384fa6dfe6bSYan-Hsuan Chuang 	}
138593f68a86SZong-Zhe Yang 
138693f68a86SZong-Zhe Yang 	rtw_xref_txpwr_lmt(rtwdev);
1387fa6dfe6bSYan-Hsuan Chuang }
1388fa6dfe6bSYan-Hsuan Chuang 
1389fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1390fa6dfe6bSYan-Hsuan Chuang 		     u32 addr, u32 data)
1391fa6dfe6bSYan-Hsuan Chuang {
1392fa6dfe6bSYan-Hsuan Chuang 	rtw_write8(rtwdev, addr, data);
1393fa6dfe6bSYan-Hsuan Chuang }
1394fa6dfe6bSYan-Hsuan Chuang 
1395fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1396fa6dfe6bSYan-Hsuan Chuang 		     u32 addr, u32 data)
1397fa6dfe6bSYan-Hsuan Chuang {
1398fa6dfe6bSYan-Hsuan Chuang 	rtw_write32(rtwdev, addr, data);
1399fa6dfe6bSYan-Hsuan Chuang }
1400fa6dfe6bSYan-Hsuan Chuang 
1401fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1402fa6dfe6bSYan-Hsuan Chuang 		    u32 addr, u32 data)
1403fa6dfe6bSYan-Hsuan Chuang {
1404fa6dfe6bSYan-Hsuan Chuang 	if (addr == 0xfe)
1405fa6dfe6bSYan-Hsuan Chuang 		msleep(50);
1406fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfd)
1407fa6dfe6bSYan-Hsuan Chuang 		mdelay(5);
1408fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfc)
1409fa6dfe6bSYan-Hsuan Chuang 		mdelay(1);
1410fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfb)
1411fa6dfe6bSYan-Hsuan Chuang 		usleep_range(50, 60);
1412fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xfa)
1413fa6dfe6bSYan-Hsuan Chuang 		udelay(5);
1414fa6dfe6bSYan-Hsuan Chuang 	else if (addr == 0xf9)
1415fa6dfe6bSYan-Hsuan Chuang 		udelay(1);
1416fa6dfe6bSYan-Hsuan Chuang 	else
1417fa6dfe6bSYan-Hsuan Chuang 		rtw_write32(rtwdev, addr, data);
1418fa6dfe6bSYan-Hsuan Chuang }
1419fa6dfe6bSYan-Hsuan Chuang 
1420fa6dfe6bSYan-Hsuan Chuang void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
1421fa6dfe6bSYan-Hsuan Chuang 		    u32 addr, u32 data)
1422fa6dfe6bSYan-Hsuan Chuang {
1423fa6dfe6bSYan-Hsuan Chuang 	if (addr == 0xffe) {
1424fa6dfe6bSYan-Hsuan Chuang 		msleep(50);
1425fa6dfe6bSYan-Hsuan Chuang 	} else if (addr == 0xfe) {
1426fa6dfe6bSYan-Hsuan Chuang 		usleep_range(100, 110);
1427fa6dfe6bSYan-Hsuan Chuang 	} else {
1428fa6dfe6bSYan-Hsuan Chuang 		rtw_write_rf(rtwdev, tbl->rf_path, addr, RFREG_MASK, data);
1429fa6dfe6bSYan-Hsuan Chuang 		udelay(1);
1430fa6dfe6bSYan-Hsuan Chuang 	}
1431fa6dfe6bSYan-Hsuan Chuang }
1432fa6dfe6bSYan-Hsuan Chuang 
1433fa6dfe6bSYan-Hsuan Chuang static void rtw_load_rfk_table(struct rtw_dev *rtwdev)
1434fa6dfe6bSYan-Hsuan Chuang {
1435fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
14365227c2eeSTzu-En Huang 	struct rtw_dpk_info *dpk_info = &rtwdev->dm_info.dpk_info;
1437fa6dfe6bSYan-Hsuan Chuang 
1438fa6dfe6bSYan-Hsuan Chuang 	if (!chip->rfk_init_tbl)
1439fa6dfe6bSYan-Hsuan Chuang 		return;
1440fa6dfe6bSYan-Hsuan Chuang 
14415227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1e24, BIT(17), 0x1);
14425227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(28), 0x1);
14435227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(29), 0x1);
14445227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(30), 0x1);
14455227c2eeSTzu-En Huang 	rtw_write32_mask(rtwdev, 0x1cd0, BIT(31), 0x0);
14465227c2eeSTzu-En Huang 
1447fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->rfk_init_tbl);
14485227c2eeSTzu-En Huang 
14495227c2eeSTzu-En Huang 	dpk_info->is_dpk_pwr_on = 1;
1450fa6dfe6bSYan-Hsuan Chuang }
1451fa6dfe6bSYan-Hsuan Chuang 
1452fa6dfe6bSYan-Hsuan Chuang void rtw_phy_load_tables(struct rtw_dev *rtwdev)
1453fa6dfe6bSYan-Hsuan Chuang {
1454fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1455fa6dfe6bSYan-Hsuan Chuang 	u8 rf_path;
1456fa6dfe6bSYan-Hsuan Chuang 
1457fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->mac_tbl);
1458fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->bb_tbl);
1459fa6dfe6bSYan-Hsuan Chuang 	rtw_load_table(rtwdev, chip->agc_tbl);
1460fa6dfe6bSYan-Hsuan Chuang 	rtw_load_rfk_table(rtwdev);
1461fa6dfe6bSYan-Hsuan Chuang 
1462fa6dfe6bSYan-Hsuan Chuang 	for (rf_path = 0; rf_path < rtwdev->hal.rf_path_num; rf_path++) {
1463fa6dfe6bSYan-Hsuan Chuang 		const struct rtw_table *tbl;
1464fa6dfe6bSYan-Hsuan Chuang 
1465fa6dfe6bSYan-Hsuan Chuang 		tbl = chip->rf_tbl[rf_path];
1466fa6dfe6bSYan-Hsuan Chuang 		rtw_load_table(rtwdev, tbl);
1467fa6dfe6bSYan-Hsuan Chuang 	}
1468fa6dfe6bSYan-Hsuan Chuang }
1469fa6dfe6bSYan-Hsuan Chuang 
1470fa6dfe6bSYan-Hsuan Chuang static u8 rtw_get_channel_group(u8 channel)
1471fa6dfe6bSYan-Hsuan Chuang {
1472fa6dfe6bSYan-Hsuan Chuang 	switch (channel) {
1473fa6dfe6bSYan-Hsuan Chuang 	default:
1474fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
1475fa6dfe6bSYan-Hsuan Chuang 		/* fall through */
1476fa6dfe6bSYan-Hsuan Chuang 	case 1:
1477fa6dfe6bSYan-Hsuan Chuang 	case 2:
1478fa6dfe6bSYan-Hsuan Chuang 	case 36:
1479fa6dfe6bSYan-Hsuan Chuang 	case 38:
1480fa6dfe6bSYan-Hsuan Chuang 	case 40:
1481fa6dfe6bSYan-Hsuan Chuang 	case 42:
1482fa6dfe6bSYan-Hsuan Chuang 		return 0;
1483fa6dfe6bSYan-Hsuan Chuang 	case 3:
1484fa6dfe6bSYan-Hsuan Chuang 	case 4:
1485fa6dfe6bSYan-Hsuan Chuang 	case 5:
1486fa6dfe6bSYan-Hsuan Chuang 	case 44:
1487fa6dfe6bSYan-Hsuan Chuang 	case 46:
1488fa6dfe6bSYan-Hsuan Chuang 	case 48:
1489fa6dfe6bSYan-Hsuan Chuang 	case 50:
1490fa6dfe6bSYan-Hsuan Chuang 		return 1;
1491fa6dfe6bSYan-Hsuan Chuang 	case 6:
1492fa6dfe6bSYan-Hsuan Chuang 	case 7:
1493fa6dfe6bSYan-Hsuan Chuang 	case 8:
1494fa6dfe6bSYan-Hsuan Chuang 	case 52:
1495fa6dfe6bSYan-Hsuan Chuang 	case 54:
1496fa6dfe6bSYan-Hsuan Chuang 	case 56:
1497fa6dfe6bSYan-Hsuan Chuang 	case 58:
1498fa6dfe6bSYan-Hsuan Chuang 		return 2;
1499fa6dfe6bSYan-Hsuan Chuang 	case 9:
1500fa6dfe6bSYan-Hsuan Chuang 	case 10:
1501fa6dfe6bSYan-Hsuan Chuang 	case 11:
1502fa6dfe6bSYan-Hsuan Chuang 	case 60:
1503fa6dfe6bSYan-Hsuan Chuang 	case 62:
1504fa6dfe6bSYan-Hsuan Chuang 	case 64:
1505fa6dfe6bSYan-Hsuan Chuang 		return 3;
1506fa6dfe6bSYan-Hsuan Chuang 	case 12:
1507fa6dfe6bSYan-Hsuan Chuang 	case 13:
1508fa6dfe6bSYan-Hsuan Chuang 	case 100:
1509fa6dfe6bSYan-Hsuan Chuang 	case 102:
1510fa6dfe6bSYan-Hsuan Chuang 	case 104:
1511fa6dfe6bSYan-Hsuan Chuang 	case 106:
1512fa6dfe6bSYan-Hsuan Chuang 		return 4;
1513fa6dfe6bSYan-Hsuan Chuang 	case 14:
1514fa6dfe6bSYan-Hsuan Chuang 	case 108:
1515fa6dfe6bSYan-Hsuan Chuang 	case 110:
1516fa6dfe6bSYan-Hsuan Chuang 	case 112:
1517fa6dfe6bSYan-Hsuan Chuang 	case 114:
1518fa6dfe6bSYan-Hsuan Chuang 		return 5;
1519fa6dfe6bSYan-Hsuan Chuang 	case 116:
1520fa6dfe6bSYan-Hsuan Chuang 	case 118:
1521fa6dfe6bSYan-Hsuan Chuang 	case 120:
1522fa6dfe6bSYan-Hsuan Chuang 	case 122:
1523fa6dfe6bSYan-Hsuan Chuang 		return 6;
1524fa6dfe6bSYan-Hsuan Chuang 	case 124:
1525fa6dfe6bSYan-Hsuan Chuang 	case 126:
1526fa6dfe6bSYan-Hsuan Chuang 	case 128:
1527fa6dfe6bSYan-Hsuan Chuang 	case 130:
1528fa6dfe6bSYan-Hsuan Chuang 		return 7;
1529fa6dfe6bSYan-Hsuan Chuang 	case 132:
1530fa6dfe6bSYan-Hsuan Chuang 	case 134:
1531fa6dfe6bSYan-Hsuan Chuang 	case 136:
1532fa6dfe6bSYan-Hsuan Chuang 	case 138:
1533fa6dfe6bSYan-Hsuan Chuang 		return 8;
1534fa6dfe6bSYan-Hsuan Chuang 	case 140:
1535fa6dfe6bSYan-Hsuan Chuang 	case 142:
1536fa6dfe6bSYan-Hsuan Chuang 	case 144:
1537fa6dfe6bSYan-Hsuan Chuang 		return 9;
1538fa6dfe6bSYan-Hsuan Chuang 	case 149:
1539fa6dfe6bSYan-Hsuan Chuang 	case 151:
1540fa6dfe6bSYan-Hsuan Chuang 	case 153:
1541fa6dfe6bSYan-Hsuan Chuang 	case 155:
1542fa6dfe6bSYan-Hsuan Chuang 		return 10;
1543fa6dfe6bSYan-Hsuan Chuang 	case 157:
1544fa6dfe6bSYan-Hsuan Chuang 	case 159:
1545fa6dfe6bSYan-Hsuan Chuang 	case 161:
1546fa6dfe6bSYan-Hsuan Chuang 		return 11;
1547fa6dfe6bSYan-Hsuan Chuang 	case 165:
1548fa6dfe6bSYan-Hsuan Chuang 	case 167:
1549fa6dfe6bSYan-Hsuan Chuang 	case 169:
1550fa6dfe6bSYan-Hsuan Chuang 	case 171:
1551fa6dfe6bSYan-Hsuan Chuang 		return 12;
1552fa6dfe6bSYan-Hsuan Chuang 	case 173:
1553fa6dfe6bSYan-Hsuan Chuang 	case 175:
1554fa6dfe6bSYan-Hsuan Chuang 	case 177:
1555fa6dfe6bSYan-Hsuan Chuang 		return 13;
1556fa6dfe6bSYan-Hsuan Chuang 	}
1557fa6dfe6bSYan-Hsuan Chuang }
1558fa6dfe6bSYan-Hsuan Chuang 
15595227c2eeSTzu-En Huang static s8 rtw_phy_get_dis_dpd_by_rate_diff(struct rtw_dev *rtwdev, u16 rate)
15605227c2eeSTzu-En Huang {
15615227c2eeSTzu-En Huang 	struct rtw_chip_info *chip = rtwdev->chip;
15625227c2eeSTzu-En Huang 	s8 dpd_diff = 0;
15635227c2eeSTzu-En Huang 
15645227c2eeSTzu-En Huang 	if (!chip->en_dis_dpd)
15655227c2eeSTzu-En Huang 		return 0;
15665227c2eeSTzu-En Huang 
15675227c2eeSTzu-En Huang #define RTW_DPD_RATE_CHECK(_rate)					\
15685227c2eeSTzu-En Huang 	case DESC_RATE ## _rate:					\
15695227c2eeSTzu-En Huang 	if (DIS_DPD_RATE ## _rate & chip->dpd_ratemask)			\
15705227c2eeSTzu-En Huang 		dpd_diff = -6 * chip->txgi_factor;			\
15715227c2eeSTzu-En Huang 	break
15725227c2eeSTzu-En Huang 
15735227c2eeSTzu-En Huang 	switch (rate) {
15745227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(6M);
15755227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(9M);
15765227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS0);
15775227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS1);
15785227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS8);
15795227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(MCS9);
15805227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT1SS_MCS0);
15815227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT1SS_MCS1);
15825227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT2SS_MCS0);
15835227c2eeSTzu-En Huang 	RTW_DPD_RATE_CHECK(VHT2SS_MCS1);
15845227c2eeSTzu-En Huang 	}
15855227c2eeSTzu-En Huang #undef RTW_DPD_RATE_CHECK
15865227c2eeSTzu-En Huang 
15875227c2eeSTzu-En Huang 	return dpd_diff;
15885227c2eeSTzu-En Huang }
15895227c2eeSTzu-En Huang 
159043712199SYan-Hsuan Chuang static u8 rtw_phy_get_2g_tx_power_index(struct rtw_dev *rtwdev,
1591fa6dfe6bSYan-Hsuan Chuang 					struct rtw_2g_txpwr_idx *pwr_idx_2g,
1592fa6dfe6bSYan-Hsuan Chuang 					enum rtw_bandwidth bandwidth,
1593fa6dfe6bSYan-Hsuan Chuang 					u8 rate, u8 group)
1594fa6dfe6bSYan-Hsuan Chuang {
1595fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1596fa6dfe6bSYan-Hsuan Chuang 	u8 tx_power;
1597fa6dfe6bSYan-Hsuan Chuang 	bool mcs_rate;
1598fa6dfe6bSYan-Hsuan Chuang 	bool above_2ss;
1599fa6dfe6bSYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1600fa6dfe6bSYan-Hsuan Chuang 
1601fa6dfe6bSYan-Hsuan Chuang 	if (rate <= DESC_RATE11M)
1602fa6dfe6bSYan-Hsuan Chuang 		tx_power = pwr_idx_2g->cck_base[group];
1603fa6dfe6bSYan-Hsuan Chuang 	else
1604fa6dfe6bSYan-Hsuan Chuang 		tx_power = pwr_idx_2g->bw40_base[group];
1605fa6dfe6bSYan-Hsuan Chuang 
1606fa6dfe6bSYan-Hsuan Chuang 	if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1607fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.ofdm * factor;
1608fa6dfe6bSYan-Hsuan Chuang 
1609fa6dfe6bSYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1610fa6dfe6bSYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1611fa6dfe6bSYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1612fa6dfe6bSYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1613fa6dfe6bSYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1614fa6dfe6bSYan-Hsuan Chuang 
1615fa6dfe6bSYan-Hsuan Chuang 	if (!mcs_rate)
1616fa6dfe6bSYan-Hsuan Chuang 		return tx_power;
1617fa6dfe6bSYan-Hsuan Chuang 
1618fa6dfe6bSYan-Hsuan Chuang 	switch (bandwidth) {
1619fa6dfe6bSYan-Hsuan Chuang 	default:
1620fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
1621fa6dfe6bSYan-Hsuan Chuang 		/* fall through */
1622fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1623fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_2g->ht_1s_diff.bw20 * factor;
1624fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1625fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw20 * factor;
1626fa6dfe6bSYan-Hsuan Chuang 		break;
1627fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1628fa6dfe6bSYan-Hsuan Chuang 		/* bw40 is the base power */
1629fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1630fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_2g->ht_2s_diff.bw40 * factor;
1631fa6dfe6bSYan-Hsuan Chuang 		break;
1632fa6dfe6bSYan-Hsuan Chuang 	}
1633fa6dfe6bSYan-Hsuan Chuang 
1634fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1635fa6dfe6bSYan-Hsuan Chuang }
1636fa6dfe6bSYan-Hsuan Chuang 
163743712199SYan-Hsuan Chuang static u8 rtw_phy_get_5g_tx_power_index(struct rtw_dev *rtwdev,
1638fa6dfe6bSYan-Hsuan Chuang 					struct rtw_5g_txpwr_idx *pwr_idx_5g,
1639fa6dfe6bSYan-Hsuan Chuang 					enum rtw_bandwidth bandwidth,
1640fa6dfe6bSYan-Hsuan Chuang 					u8 rate, u8 group)
1641fa6dfe6bSYan-Hsuan Chuang {
1642fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1643fa6dfe6bSYan-Hsuan Chuang 	u8 tx_power;
1644fa6dfe6bSYan-Hsuan Chuang 	u8 upper, lower;
1645fa6dfe6bSYan-Hsuan Chuang 	bool mcs_rate;
1646fa6dfe6bSYan-Hsuan Chuang 	bool above_2ss;
1647fa6dfe6bSYan-Hsuan Chuang 	u8 factor = chip->txgi_factor;
1648fa6dfe6bSYan-Hsuan Chuang 
1649fa6dfe6bSYan-Hsuan Chuang 	tx_power = pwr_idx_5g->bw40_base[group];
1650fa6dfe6bSYan-Hsuan Chuang 
1651fa6dfe6bSYan-Hsuan Chuang 	mcs_rate = (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS15) ||
1652fa6dfe6bSYan-Hsuan Chuang 		   (rate >= DESC_RATEVHT1SS_MCS0 &&
1653fa6dfe6bSYan-Hsuan Chuang 		    rate <= DESC_RATEVHT2SS_MCS9);
1654fa6dfe6bSYan-Hsuan Chuang 	above_2ss = (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
1655fa6dfe6bSYan-Hsuan Chuang 		    (rate >= DESC_RATEVHT2SS_MCS0);
1656fa6dfe6bSYan-Hsuan Chuang 
1657fa6dfe6bSYan-Hsuan Chuang 	if (!mcs_rate) {
1658fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.ofdm * factor;
1659fa6dfe6bSYan-Hsuan Chuang 		return tx_power;
1660fa6dfe6bSYan-Hsuan Chuang 	}
1661fa6dfe6bSYan-Hsuan Chuang 
1662fa6dfe6bSYan-Hsuan Chuang 	switch (bandwidth) {
1663fa6dfe6bSYan-Hsuan Chuang 	default:
1664fa6dfe6bSYan-Hsuan Chuang 		WARN_ON(1);
1665fa6dfe6bSYan-Hsuan Chuang 		/* fall through */
1666fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_20:
1667fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->ht_1s_diff.bw20 * factor;
1668fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1669fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw20 * factor;
1670fa6dfe6bSYan-Hsuan Chuang 		break;
1671fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_40:
1672fa6dfe6bSYan-Hsuan Chuang 		/* bw40 is the base power */
1673fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1674fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->ht_2s_diff.bw40 * factor;
1675fa6dfe6bSYan-Hsuan Chuang 		break;
1676fa6dfe6bSYan-Hsuan Chuang 	case RTW_CHANNEL_WIDTH_80:
1677fa6dfe6bSYan-Hsuan Chuang 		/* the base idx of bw80 is the average of bw40+/bw40- */
1678fa6dfe6bSYan-Hsuan Chuang 		lower = pwr_idx_5g->bw40_base[group];
1679fa6dfe6bSYan-Hsuan Chuang 		upper = pwr_idx_5g->bw40_base[group + 1];
1680fa6dfe6bSYan-Hsuan Chuang 
1681fa6dfe6bSYan-Hsuan Chuang 		tx_power = (lower + upper) / 2;
1682fa6dfe6bSYan-Hsuan Chuang 		tx_power += pwr_idx_5g->vht_1s_diff.bw80 * factor;
1683fa6dfe6bSYan-Hsuan Chuang 		if (above_2ss)
1684fa6dfe6bSYan-Hsuan Chuang 			tx_power += pwr_idx_5g->vht_2s_diff.bw80 * factor;
1685fa6dfe6bSYan-Hsuan Chuang 		break;
1686fa6dfe6bSYan-Hsuan Chuang 	}
1687fa6dfe6bSYan-Hsuan Chuang 
1688fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1689fa6dfe6bSYan-Hsuan Chuang }
1690fa6dfe6bSYan-Hsuan Chuang 
169143712199SYan-Hsuan Chuang static s8 rtw_phy_get_tx_power_limit(struct rtw_dev *rtwdev, u8 band,
1692fa6dfe6bSYan-Hsuan Chuang 				     enum rtw_bandwidth bw, u8 rf_path,
1693fa6dfe6bSYan-Hsuan Chuang 				     u8 rate, u8 channel, u8 regd)
1694fa6dfe6bSYan-Hsuan Chuang {
1695fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
169693f68a86SZong-Zhe Yang 	u8 *cch_by_bw = hal->cch_by_bw;
16970d350f0aSTzu-En Huang 	s8 power_limit = (s8)rtwdev->chip->max_power_index;
1698fa6dfe6bSYan-Hsuan Chuang 	u8 rs;
1699fa6dfe6bSYan-Hsuan Chuang 	int ch_idx;
170093f68a86SZong-Zhe Yang 	u8 cur_bw, cur_ch;
170193f68a86SZong-Zhe Yang 	s8 cur_lmt;
1702fa6dfe6bSYan-Hsuan Chuang 
170376403816SYan-Hsuan Chuang 	if (regd > RTW_REGD_WW)
17040d350f0aSTzu-En Huang 		return power_limit;
170576403816SYan-Hsuan Chuang 
1706fa6dfe6bSYan-Hsuan Chuang 	if (rate >= DESC_RATE1M && rate <= DESC_RATE11M)
1707fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
1708fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATE6M && rate <= DESC_RATE54M)
1709fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
1710fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS0 && rate <= DESC_RATEMCS7)
1711fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_1S;
1712fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15)
1713fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_HT_2S;
1714fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT1SS_MCS0 && rate <= DESC_RATEVHT1SS_MCS9)
1715fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_1S;
1716fa6dfe6bSYan-Hsuan Chuang 	else if (rate >= DESC_RATEVHT2SS_MCS0 && rate <= DESC_RATEVHT2SS_MCS9)
1717fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_VHT_2S;
1718fa6dfe6bSYan-Hsuan Chuang 	else
1719fa6dfe6bSYan-Hsuan Chuang 		goto err;
1720fa6dfe6bSYan-Hsuan Chuang 
172193f68a86SZong-Zhe Yang 	/* only 20M BW with cck and ofdm */
172293f68a86SZong-Zhe Yang 	if (rs == RTW_RATE_SECTION_CCK || rs == RTW_RATE_SECTION_OFDM)
172393f68a86SZong-Zhe Yang 		bw = RTW_CHANNEL_WIDTH_20;
172493f68a86SZong-Zhe Yang 
172593f68a86SZong-Zhe Yang 	/* only 20/40M BW with ht */
172693f68a86SZong-Zhe Yang 	if (rs == RTW_RATE_SECTION_HT_1S || rs == RTW_RATE_SECTION_HT_2S)
172793f68a86SZong-Zhe Yang 		bw = min_t(u8, bw, RTW_CHANNEL_WIDTH_40);
172893f68a86SZong-Zhe Yang 
172993f68a86SZong-Zhe Yang 	/* select min power limit among [20M BW ~ current BW] */
173093f68a86SZong-Zhe Yang 	for (cur_bw = RTW_CHANNEL_WIDTH_20; cur_bw <= bw; cur_bw++) {
173193f68a86SZong-Zhe Yang 		cur_ch = cch_by_bw[cur_bw];
173293f68a86SZong-Zhe Yang 
173393f68a86SZong-Zhe Yang 		ch_idx = rtw_channel_to_idx(band, cur_ch);
1734fa6dfe6bSYan-Hsuan Chuang 		if (ch_idx < 0)
1735fa6dfe6bSYan-Hsuan Chuang 			goto err;
1736fa6dfe6bSYan-Hsuan Chuang 
173793f68a86SZong-Zhe Yang 		cur_lmt = cur_ch <= RTW_MAX_CHANNEL_NUM_2G ?
173893f68a86SZong-Zhe Yang 			hal->tx_pwr_limit_2g[regd][cur_bw][rs][ch_idx] :
173993f68a86SZong-Zhe Yang 			hal->tx_pwr_limit_5g[regd][cur_bw][rs][ch_idx];
174093f68a86SZong-Zhe Yang 
174193f68a86SZong-Zhe Yang 		power_limit = min_t(s8, cur_lmt, power_limit);
174293f68a86SZong-Zhe Yang 	}
1743fa6dfe6bSYan-Hsuan Chuang 
1744fa6dfe6bSYan-Hsuan Chuang 	return power_limit;
1745fa6dfe6bSYan-Hsuan Chuang 
1746fa6dfe6bSYan-Hsuan Chuang err:
1747fa6dfe6bSYan-Hsuan Chuang 	WARN(1, "invalid arguments, band=%d, bw=%d, path=%d, rate=%d, ch=%d\n",
1748fa6dfe6bSYan-Hsuan Chuang 	     band, bw, rf_path, rate, channel);
17490d350f0aSTzu-En Huang 	return (s8)rtwdev->chip->max_power_index;
1750fa6dfe6bSYan-Hsuan Chuang }
1751fa6dfe6bSYan-Hsuan Chuang 
1752b7414222SZong-Zhe Yang void rtw_get_tx_power_params(struct rtw_dev *rtwdev, u8 path, u8 rate, u8 bw,
1753b7414222SZong-Zhe Yang 			     u8 ch, u8 regd, struct rtw_power_params *pwr_param)
1754fa6dfe6bSYan-Hsuan Chuang {
1755fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1756fa6dfe6bSYan-Hsuan Chuang 	struct rtw_txpwr_idx *pwr_idx;
1757b7414222SZong-Zhe Yang 	u8 group, band;
1758b7414222SZong-Zhe Yang 	u8 *base = &pwr_param->pwr_base;
1759b7414222SZong-Zhe Yang 	s8 *offset = &pwr_param->pwr_offset;
1760b7414222SZong-Zhe Yang 	s8 *limit = &pwr_param->pwr_limit;
1761fa6dfe6bSYan-Hsuan Chuang 
1762b7414222SZong-Zhe Yang 	pwr_idx = &rtwdev->efuse.txpwr_idx_table[path];
1763b7414222SZong-Zhe Yang 	group = rtw_get_channel_group(ch);
1764fa6dfe6bSYan-Hsuan Chuang 
1765fa6dfe6bSYan-Hsuan Chuang 	/* base power index for 2.4G/5G */
17668575b534SYan-Hsuan Chuang 	if (IS_CH_2G_BAND(ch)) {
1767fa6dfe6bSYan-Hsuan Chuang 		band = PHY_BAND_2G;
1768b7414222SZong-Zhe Yang 		*base = rtw_phy_get_2g_tx_power_index(rtwdev,
1769fa6dfe6bSYan-Hsuan Chuang 						      &pwr_idx->pwr_idx_2g,
1770b7414222SZong-Zhe Yang 						      bw, rate, group);
1771b7414222SZong-Zhe Yang 		*offset = hal->tx_pwr_by_rate_offset_2g[path][rate];
1772fa6dfe6bSYan-Hsuan Chuang 	} else {
1773fa6dfe6bSYan-Hsuan Chuang 		band = PHY_BAND_5G;
1774b7414222SZong-Zhe Yang 		*base = rtw_phy_get_5g_tx_power_index(rtwdev,
1775fa6dfe6bSYan-Hsuan Chuang 						      &pwr_idx->pwr_idx_5g,
1776b7414222SZong-Zhe Yang 						      bw, rate, group);
1777b7414222SZong-Zhe Yang 		*offset = hal->tx_pwr_by_rate_offset_5g[path][rate];
1778fa6dfe6bSYan-Hsuan Chuang 	}
1779fa6dfe6bSYan-Hsuan Chuang 
1780b7414222SZong-Zhe Yang 	*limit = rtw_phy_get_tx_power_limit(rtwdev, band, bw, path,
1781b7414222SZong-Zhe Yang 					    rate, ch, regd);
1782b7414222SZong-Zhe Yang }
1783fa6dfe6bSYan-Hsuan Chuang 
1784b7414222SZong-Zhe Yang u8
1785b7414222SZong-Zhe Yang rtw_phy_get_tx_power_index(struct rtw_dev *rtwdev, u8 rf_path, u8 rate,
1786b7414222SZong-Zhe Yang 			   enum rtw_bandwidth bandwidth, u8 channel, u8 regd)
1787b7414222SZong-Zhe Yang {
1788b7414222SZong-Zhe Yang 	struct rtw_power_params pwr_param = {0};
1789b7414222SZong-Zhe Yang 	u8 tx_power;
1790b7414222SZong-Zhe Yang 	s8 offset;
1791b7414222SZong-Zhe Yang 
1792b7414222SZong-Zhe Yang 	rtw_get_tx_power_params(rtwdev, rf_path, rate, bandwidth,
1793b7414222SZong-Zhe Yang 				channel, regd, &pwr_param);
1794b7414222SZong-Zhe Yang 
1795b7414222SZong-Zhe Yang 	tx_power = pwr_param.pwr_base;
1796b7414222SZong-Zhe Yang 	offset = min_t(s8, pwr_param.pwr_offset, pwr_param.pwr_limit);
1797fa6dfe6bSYan-Hsuan Chuang 
17985227c2eeSTzu-En Huang 	if (rtwdev->chip->en_dis_dpd)
17995227c2eeSTzu-En Huang 		offset += rtw_phy_get_dis_dpd_by_rate_diff(rtwdev, rate);
18005227c2eeSTzu-En Huang 
1801fa6dfe6bSYan-Hsuan Chuang 	tx_power += offset;
1802fa6dfe6bSYan-Hsuan Chuang 
1803fa6dfe6bSYan-Hsuan Chuang 	if (tx_power > rtwdev->chip->max_power_index)
1804fa6dfe6bSYan-Hsuan Chuang 		tx_power = rtwdev->chip->max_power_index;
1805fa6dfe6bSYan-Hsuan Chuang 
1806fa6dfe6bSYan-Hsuan Chuang 	return tx_power;
1807fa6dfe6bSYan-Hsuan Chuang }
1808fa6dfe6bSYan-Hsuan Chuang 
180943712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_index_by_rs(struct rtw_dev *rtwdev,
1810226746fdSYan-Hsuan Chuang 					     u8 ch, u8 path, u8 rs)
1811fa6dfe6bSYan-Hsuan Chuang {
1812fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1813fa6dfe6bSYan-Hsuan Chuang 	u8 regd = rtwdev->regd.txpwr_regd;
1814fa6dfe6bSYan-Hsuan Chuang 	u8 *rates;
1815fa6dfe6bSYan-Hsuan Chuang 	u8 size;
1816fa6dfe6bSYan-Hsuan Chuang 	u8 rate;
1817fa6dfe6bSYan-Hsuan Chuang 	u8 pwr_idx;
1818fa6dfe6bSYan-Hsuan Chuang 	u8 bw;
1819fa6dfe6bSYan-Hsuan Chuang 	int i;
1820fa6dfe6bSYan-Hsuan Chuang 
1821fa6dfe6bSYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_MAX)
1822fa6dfe6bSYan-Hsuan Chuang 		return;
1823fa6dfe6bSYan-Hsuan Chuang 
1824fa6dfe6bSYan-Hsuan Chuang 	rates = rtw_rate_section[rs];
1825fa6dfe6bSYan-Hsuan Chuang 	size = rtw_rate_size[rs];
1826fa6dfe6bSYan-Hsuan Chuang 	bw = hal->current_band_width;
1827fa6dfe6bSYan-Hsuan Chuang 	for (i = 0; i < size; i++) {
1828fa6dfe6bSYan-Hsuan Chuang 		rate = rates[i];
182943712199SYan-Hsuan Chuang 		pwr_idx = rtw_phy_get_tx_power_index(rtwdev, path, rate,
183043712199SYan-Hsuan Chuang 						     bw, ch, regd);
1831fa6dfe6bSYan-Hsuan Chuang 		hal->tx_pwr_tbl[path][rate] = pwr_idx;
1832fa6dfe6bSYan-Hsuan Chuang 	}
1833fa6dfe6bSYan-Hsuan Chuang }
1834fa6dfe6bSYan-Hsuan Chuang 
1835fa6dfe6bSYan-Hsuan Chuang /* set tx power level by path for each rates, note that the order of the rates
1836fa6dfe6bSYan-Hsuan Chuang  * are *very* important, bacause 8822B/8821C combines every four bytes of tx
1837fa6dfe6bSYan-Hsuan Chuang  * power index into a four-byte power index register, and calls set_tx_agc to
1838fa6dfe6bSYan-Hsuan Chuang  * write these values into hardware
1839fa6dfe6bSYan-Hsuan Chuang  */
184043712199SYan-Hsuan Chuang static void rtw_phy_set_tx_power_level_by_path(struct rtw_dev *rtwdev,
184143712199SYan-Hsuan Chuang 					       u8 ch, u8 path)
1842fa6dfe6bSYan-Hsuan Chuang {
1843fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1844fa6dfe6bSYan-Hsuan Chuang 	u8 rs;
1845fa6dfe6bSYan-Hsuan Chuang 
1846fa6dfe6bSYan-Hsuan Chuang 	/* do not need cck rates if we are not in 2.4G */
1847fa6dfe6bSYan-Hsuan Chuang 	if (hal->current_band_type == RTW_BAND_2G)
1848fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_CCK;
1849fa6dfe6bSYan-Hsuan Chuang 	else
1850fa6dfe6bSYan-Hsuan Chuang 		rs = RTW_RATE_SECTION_OFDM;
1851fa6dfe6bSYan-Hsuan Chuang 
1852fa6dfe6bSYan-Hsuan Chuang 	for (; rs < RTW_RATE_SECTION_MAX; rs++)
185343712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_index_by_rs(rtwdev, ch, path, rs);
1854fa6dfe6bSYan-Hsuan Chuang }
1855fa6dfe6bSYan-Hsuan Chuang 
1856fa6dfe6bSYan-Hsuan Chuang void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel)
1857fa6dfe6bSYan-Hsuan Chuang {
1858fa6dfe6bSYan-Hsuan Chuang 	struct rtw_chip_info *chip = rtwdev->chip;
1859fa6dfe6bSYan-Hsuan Chuang 	struct rtw_hal *hal = &rtwdev->hal;
1860fa6dfe6bSYan-Hsuan Chuang 	u8 path;
1861fa6dfe6bSYan-Hsuan Chuang 
1862fa6dfe6bSYan-Hsuan Chuang 	mutex_lock(&hal->tx_power_mutex);
1863fa6dfe6bSYan-Hsuan Chuang 
1864fa6dfe6bSYan-Hsuan Chuang 	for (path = 0; path < hal->rf_path_num; path++)
186543712199SYan-Hsuan Chuang 		rtw_phy_set_tx_power_level_by_path(rtwdev, channel, path);
1866fa6dfe6bSYan-Hsuan Chuang 
1867fa6dfe6bSYan-Hsuan Chuang 	chip->ops->set_tx_power_index(rtwdev);
1868fa6dfe6bSYan-Hsuan Chuang 	mutex_unlock(&hal->tx_power_mutex);
1869fa6dfe6bSYan-Hsuan Chuang }
1870fa6dfe6bSYan-Hsuan Chuang 
187143712199SYan-Hsuan Chuang static void
187243712199SYan-Hsuan Chuang rtw_phy_tx_power_by_rate_config_by_path(struct rtw_hal *hal, u8 path,
1873e3037485SYan-Hsuan Chuang 					u8 rs, u8 size, u8 *rates)
1874e3037485SYan-Hsuan Chuang {
1875e3037485SYan-Hsuan Chuang 	u8 rate;
1876e3037485SYan-Hsuan Chuang 	u8 base_idx, rate_idx;
1877e3037485SYan-Hsuan Chuang 	s8 base_2g, base_5g;
1878e3037485SYan-Hsuan Chuang 
1879e3037485SYan-Hsuan Chuang 	if (rs >= RTW_RATE_SECTION_VHT_1S)
1880e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 3];
1881e3037485SYan-Hsuan Chuang 	else
1882e3037485SYan-Hsuan Chuang 		base_idx = rates[size - 1];
1883e3037485SYan-Hsuan Chuang 	base_2g = hal->tx_pwr_by_rate_offset_2g[path][base_idx];
1884e3037485SYan-Hsuan Chuang 	base_5g = hal->tx_pwr_by_rate_offset_5g[path][base_idx];
1885e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_2g[path][rs] = base_2g;
1886e3037485SYan-Hsuan Chuang 	hal->tx_pwr_by_rate_base_5g[path][rs] = base_5g;
1887e3037485SYan-Hsuan Chuang 	for (rate = 0; rate < size; rate++) {
1888e3037485SYan-Hsuan Chuang 		rate_idx = rates[rate];
1889e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_2g[path][rate_idx] -= base_2g;
1890e3037485SYan-Hsuan Chuang 		hal->tx_pwr_by_rate_offset_5g[path][rate_idx] -= base_5g;
1891e3037485SYan-Hsuan Chuang 	}
1892e3037485SYan-Hsuan Chuang }
1893e3037485SYan-Hsuan Chuang 
1894e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal)
1895e3037485SYan-Hsuan Chuang {
1896e3037485SYan-Hsuan Chuang 	u8 path;
1897e3037485SYan-Hsuan Chuang 
1898e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
189943712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1900e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_CCK,
1901e3037485SYan-Hsuan Chuang 				rtw_cck_size, rtw_cck_rates);
190243712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1903e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_OFDM,
1904e3037485SYan-Hsuan Chuang 				rtw_ofdm_size, rtw_ofdm_rates);
190543712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1906e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_1S,
1907e3037485SYan-Hsuan Chuang 				rtw_ht_1s_size, rtw_ht_1s_rates);
190843712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1909e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_HT_2S,
1910e3037485SYan-Hsuan Chuang 				rtw_ht_2s_size, rtw_ht_2s_rates);
191143712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1912e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_1S,
1913e3037485SYan-Hsuan Chuang 				rtw_vht_1s_size, rtw_vht_1s_rates);
191443712199SYan-Hsuan Chuang 		rtw_phy_tx_power_by_rate_config_by_path(hal, path,
1915e3037485SYan-Hsuan Chuang 				RTW_RATE_SECTION_VHT_2S,
1916e3037485SYan-Hsuan Chuang 				rtw_vht_2s_size, rtw_vht_2s_rates);
1917e3037485SYan-Hsuan Chuang 	}
1918e3037485SYan-Hsuan Chuang }
1919e3037485SYan-Hsuan Chuang 
1920e3037485SYan-Hsuan Chuang static void
192143712199SYan-Hsuan Chuang __rtw_phy_tx_power_limit_config(struct rtw_hal *hal, u8 regd, u8 bw, u8 rs)
1922e3037485SYan-Hsuan Chuang {
192352280149SYan-Hsuan Chuang 	s8 base;
1924e3037485SYan-Hsuan Chuang 	u8 ch;
1925e3037485SYan-Hsuan Chuang 
1926e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++) {
1927e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_2g[0][rs];
1928e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] -= base;
1929e3037485SYan-Hsuan Chuang 	}
1930e3037485SYan-Hsuan Chuang 
1931e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++) {
1932e3037485SYan-Hsuan Chuang 		base = hal->tx_pwr_by_rate_base_5g[0][rs];
1933e3037485SYan-Hsuan Chuang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] -= base;
1934e3037485SYan-Hsuan Chuang 	}
1935e3037485SYan-Hsuan Chuang }
1936e3037485SYan-Hsuan Chuang 
1937e3037485SYan-Hsuan Chuang void rtw_phy_tx_power_limit_config(struct rtw_hal *hal)
1938e3037485SYan-Hsuan Chuang {
1939e3037485SYan-Hsuan Chuang 	u8 regd, bw, rs;
1940e3037485SYan-Hsuan Chuang 
194193f68a86SZong-Zhe Yang 	/* default at channel 1 */
194293f68a86SZong-Zhe Yang 	hal->cch_by_bw[RTW_CHANNEL_WIDTH_20] = 1;
194393f68a86SZong-Zhe Yang 
1944e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
1945e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
1946e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
194743712199SYan-Hsuan Chuang 				__rtw_phy_tx_power_limit_config(hal, regd, bw, rs);
1948e3037485SYan-Hsuan Chuang }
1949e3037485SYan-Hsuan Chuang 
19500d350f0aSTzu-En Huang static void rtw_phy_init_tx_power_limit(struct rtw_dev *rtwdev,
195143712199SYan-Hsuan Chuang 					u8 regd, u8 bw, u8 rs)
1952e3037485SYan-Hsuan Chuang {
19530d350f0aSTzu-En Huang 	struct rtw_hal *hal = &rtwdev->hal;
19540d350f0aSTzu-En Huang 	s8 max_power_index = (s8)rtwdev->chip->max_power_index;
1955e3037485SYan-Hsuan Chuang 	u8 ch;
1956e3037485SYan-Hsuan Chuang 
1957e3037485SYan-Hsuan Chuang 	/* 2.4G channels */
1958e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_2G; ch++)
19590d350f0aSTzu-En Huang 		hal->tx_pwr_limit_2g[regd][bw][rs][ch] = max_power_index;
1960e3037485SYan-Hsuan Chuang 
1961e3037485SYan-Hsuan Chuang 	/* 5G channels */
1962e3037485SYan-Hsuan Chuang 	for (ch = 0; ch < RTW_MAX_CHANNEL_NUM_5G; ch++)
19630d350f0aSTzu-En Huang 		hal->tx_pwr_limit_5g[regd][bw][rs][ch] = max_power_index;
1964e3037485SYan-Hsuan Chuang }
1965e3037485SYan-Hsuan Chuang 
19660d350f0aSTzu-En Huang void rtw_phy_init_tx_power(struct rtw_dev *rtwdev)
1967e3037485SYan-Hsuan Chuang {
19680d350f0aSTzu-En Huang 	struct rtw_hal *hal = &rtwdev->hal;
1969e3037485SYan-Hsuan Chuang 	u8 regd, path, rate, rs, bw;
1970e3037485SYan-Hsuan Chuang 
1971e3037485SYan-Hsuan Chuang 	/* init tx power by rate offset */
1972e3037485SYan-Hsuan Chuang 	for (path = 0; path < RTW_RF_PATH_MAX; path++) {
1973e3037485SYan-Hsuan Chuang 		for (rate = 0; rate < DESC_RATE_MAX; rate++) {
1974e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_2g[path][rate] = 0;
1975e3037485SYan-Hsuan Chuang 			hal->tx_pwr_by_rate_offset_5g[path][rate] = 0;
1976e3037485SYan-Hsuan Chuang 		}
1977e3037485SYan-Hsuan Chuang 	}
1978e3037485SYan-Hsuan Chuang 
1979e3037485SYan-Hsuan Chuang 	/* init tx power limit */
1980e3037485SYan-Hsuan Chuang 	for (regd = 0; regd < RTW_REGD_MAX; regd++)
1981e3037485SYan-Hsuan Chuang 		for (bw = 0; bw < RTW_CHANNEL_WIDTH_MAX; bw++)
1982e3037485SYan-Hsuan Chuang 			for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
19830d350f0aSTzu-En Huang 				rtw_phy_init_tx_power_limit(rtwdev, regd, bw,
19840d350f0aSTzu-En Huang 							    rs);
1985e3037485SYan-Hsuan Chuang }
1986c97ee3e0STzu-En Huang 
1987c97ee3e0STzu-En Huang void rtw_phy_config_swing_table(struct rtw_dev *rtwdev,
1988c97ee3e0STzu-En Huang 				struct rtw_swing_table *swing_table)
1989c97ee3e0STzu-En Huang {
1990c97ee3e0STzu-En Huang 	const struct rtw_pwr_track_tbl *tbl = rtwdev->chip->pwr_track_tbl;
1991c97ee3e0STzu-En Huang 	u8 channel = rtwdev->hal.current_channel;
1992c97ee3e0STzu-En Huang 
1993c97ee3e0STzu-En Huang 	if (IS_CH_2G_BAND(channel)) {
1994c97ee3e0STzu-En Huang 		if (rtwdev->dm_info.tx_rate <= DESC_RATE11M) {
1995c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_A] = tbl->pwrtrk_2g_ccka_p;
1996c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_A] = tbl->pwrtrk_2g_ccka_n;
1997c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_B] = tbl->pwrtrk_2g_cckb_p;
1998c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_B] = tbl->pwrtrk_2g_cckb_n;
1999c97ee3e0STzu-En Huang 		} else {
2000c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p;
2001c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n;
2002c97ee3e0STzu-En Huang 			swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p;
2003c97ee3e0STzu-En Huang 			swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n;
2004c97ee3e0STzu-En Huang 		}
2005c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel)) {
2006c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_1];
2007c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_1];
2008c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_1];
2009c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_1];
2010c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_3(channel)) {
2011c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_2];
2012c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_2];
2013c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_2];
2014c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_2];
2015c97ee3e0STzu-En Huang 	} else if (IS_CH_5G_BAND_4(channel)) {
2016c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_5ga_p[RTW_PWR_TRK_5G_3];
2017c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_5ga_n[RTW_PWR_TRK_5G_3];
2018c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_5gb_p[RTW_PWR_TRK_5G_3];
2019c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_5gb_n[RTW_PWR_TRK_5G_3];
2020c97ee3e0STzu-En Huang 	} else {
2021c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_A] = tbl->pwrtrk_2ga_p;
2022c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_A] = tbl->pwrtrk_2ga_n;
2023c97ee3e0STzu-En Huang 		swing_table->p[RF_PATH_B] = tbl->pwrtrk_2gb_p;
2024c97ee3e0STzu-En Huang 		swing_table->n[RF_PATH_B] = tbl->pwrtrk_2gb_n;
2025c97ee3e0STzu-En Huang 	}
2026c97ee3e0STzu-En Huang }
2027c97ee3e0STzu-En Huang 
2028c97ee3e0STzu-En Huang void rtw_phy_pwrtrack_avg(struct rtw_dev *rtwdev, u8 thermal, u8 path)
2029c97ee3e0STzu-En Huang {
2030c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2031c97ee3e0STzu-En Huang 
2032c97ee3e0STzu-En Huang 	ewma_thermal_add(&dm_info->avg_thermal[path], thermal);
2033c97ee3e0STzu-En Huang 	dm_info->thermal_avg[path] =
2034c97ee3e0STzu-En Huang 		ewma_thermal_read(&dm_info->avg_thermal[path]);
2035c97ee3e0STzu-En Huang }
2036c97ee3e0STzu-En Huang 
2037c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_thermal_changed(struct rtw_dev *rtwdev, u8 thermal,
2038c97ee3e0STzu-En Huang 				      u8 path)
2039c97ee3e0STzu-En Huang {
2040c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2041c97ee3e0STzu-En Huang 	u8 avg = ewma_thermal_read(&dm_info->avg_thermal[path]);
2042c97ee3e0STzu-En Huang 
2043c97ee3e0STzu-En Huang 	if (avg == thermal)
2044c97ee3e0STzu-En Huang 		return false;
2045c97ee3e0STzu-En Huang 
2046c97ee3e0STzu-En Huang 	return true;
2047c97ee3e0STzu-En Huang }
2048c97ee3e0STzu-En Huang 
2049c97ee3e0STzu-En Huang u8 rtw_phy_pwrtrack_get_delta(struct rtw_dev *rtwdev, u8 path)
2050c97ee3e0STzu-En Huang {
2051c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2052c97ee3e0STzu-En Huang 	u8 therm_avg, therm_efuse, therm_delta;
2053c97ee3e0STzu-En Huang 
2054c97ee3e0STzu-En Huang 	therm_avg = dm_info->thermal_avg[path];
2055c97ee3e0STzu-En Huang 	therm_efuse = rtwdev->efuse.thermal_meter[path];
2056c97ee3e0STzu-En Huang 	therm_delta = abs(therm_avg - therm_efuse);
2057c97ee3e0STzu-En Huang 
2058c97ee3e0STzu-En Huang 	return min_t(u8, therm_delta, RTW_PWR_TRK_TBL_SZ - 1);
2059c97ee3e0STzu-En Huang }
2060c97ee3e0STzu-En Huang 
2061c97ee3e0STzu-En Huang s8 rtw_phy_pwrtrack_get_pwridx(struct rtw_dev *rtwdev,
2062c97ee3e0STzu-En Huang 			       struct rtw_swing_table *swing_table,
2063c97ee3e0STzu-En Huang 			       u8 tbl_path, u8 therm_path, u8 delta)
2064c97ee3e0STzu-En Huang {
2065c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2066c97ee3e0STzu-En Huang 	const u8 *delta_swing_table_idx_pos;
2067c97ee3e0STzu-En Huang 	const u8 *delta_swing_table_idx_neg;
2068c97ee3e0STzu-En Huang 
2069c97ee3e0STzu-En Huang 	if (delta >= RTW_PWR_TRK_TBL_SZ) {
2070c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "power track table overflow\n");
2071c97ee3e0STzu-En Huang 		return 0;
2072c97ee3e0STzu-En Huang 	}
2073c97ee3e0STzu-En Huang 
2074c97ee3e0STzu-En Huang 	if (!swing_table || !swing_table->n || !swing_table->p) {
2075c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "swing table not configured\n");
2076c97ee3e0STzu-En Huang 		return 0;
2077c97ee3e0STzu-En Huang 	}
2078c97ee3e0STzu-En Huang 
2079c97ee3e0STzu-En Huang 	delta_swing_table_idx_pos = swing_table->p[tbl_path];
2080c97ee3e0STzu-En Huang 	delta_swing_table_idx_neg = swing_table->n[tbl_path];
2081c97ee3e0STzu-En Huang 
2082c97ee3e0STzu-En Huang 	if (!delta_swing_table_idx_pos || !delta_swing_table_idx_neg) {
2083c97ee3e0STzu-En Huang 		rtw_warn(rtwdev, "invalid swing table index\n");
2084c97ee3e0STzu-En Huang 		return 0;
2085c97ee3e0STzu-En Huang 	}
2086c97ee3e0STzu-En Huang 
2087c97ee3e0STzu-En Huang 	if (dm_info->thermal_avg[therm_path] >
2088c97ee3e0STzu-En Huang 	    rtwdev->efuse.thermal_meter[therm_path])
2089c97ee3e0STzu-En Huang 		return delta_swing_table_idx_pos[delta];
2090c97ee3e0STzu-En Huang 	else
2091c97ee3e0STzu-En Huang 		return -delta_swing_table_idx_neg[delta];
2092c97ee3e0STzu-En Huang }
2093c97ee3e0STzu-En Huang 
2094c97ee3e0STzu-En Huang bool rtw_phy_pwrtrack_need_iqk(struct rtw_dev *rtwdev)
2095c97ee3e0STzu-En Huang {
2096c97ee3e0STzu-En Huang 	struct rtw_dm_info *dm_info = &rtwdev->dm_info;
2097c97ee3e0STzu-En Huang 	u8 delta_iqk;
2098c97ee3e0STzu-En Huang 
2099c97ee3e0STzu-En Huang 	delta_iqk = abs(dm_info->thermal_avg[0] - dm_info->thermal_meter_k);
2100c97ee3e0STzu-En Huang 	if (delta_iqk >= rtwdev->chip->iqk_threshold) {
2101c97ee3e0STzu-En Huang 		dm_info->thermal_meter_k = dm_info->thermal_avg[0];
2102c97ee3e0STzu-En Huang 		return true;
2103c97ee3e0STzu-En Huang 	}
2104c97ee3e0STzu-En Huang 	return false;
2105c97ee3e0STzu-En Huang }
2106