103f3dd37SLarry Finger /* SPDX-License-Identifier: GPL-2.0 */ 203f3dd37SLarry Finger /* Copyright(c) 2009-2010 Realtek Corporation.*/ 3f1d2b4d3SLarry Finger 4f1d2b4d3SLarry Finger #ifndef __RTL8821AE_DM_H__ 5f1d2b4d3SLarry Finger #define __RTL8821AE_DM_H__ 6f1d2b4d3SLarry Finger 7f1d2b4d3SLarry Finger #define MAIN_ANT 0 8f1d2b4d3SLarry Finger #define AUX_ANT 1 9f1d2b4d3SLarry Finger #define MAIN_ANT_CG_TRX 1 10f1d2b4d3SLarry Finger #define AUX_ANT_CG_TRX 0 11f1d2b4d3SLarry Finger #define MAIN_ANT_CGCS_RX 0 12f1d2b4d3SLarry Finger #define AUX_ANT_CGCS_RX 1 13f1d2b4d3SLarry Finger 14f1d2b4d3SLarry Finger #define TXSCALE_TABLE_SIZE 37 15f1d2b4d3SLarry Finger 16f1d2b4d3SLarry Finger /*RF REG LIST*/ 17f1d2b4d3SLarry Finger #define DM_REG_RF_MODE_11N 0x00 18f1d2b4d3SLarry Finger #define DM_REG_RF_0B_11N 0x0B 19f1d2b4d3SLarry Finger #define DM_REG_CHNBW_11N 0x18 20f1d2b4d3SLarry Finger #define DM_REG_T_METER_11N 0x24 21f1d2b4d3SLarry Finger #define DM_REG_RF_25_11N 0x25 22f1d2b4d3SLarry Finger #define DM_REG_RF_26_11N 0x26 23f1d2b4d3SLarry Finger #define DM_REG_RF_27_11N 0x27 24f1d2b4d3SLarry Finger #define DM_REG_RF_2B_11N 0x2B 25f1d2b4d3SLarry Finger #define DM_REG_RF_2C_11N 0x2C 26f1d2b4d3SLarry Finger #define DM_REG_RXRF_A3_11N 0x3C 27f1d2b4d3SLarry Finger #define DM_REG_T_METER_92D_11N 0x42 28f1d2b4d3SLarry Finger #define DM_REG_T_METER_88E_11N 0x42 29f1d2b4d3SLarry Finger 30f1d2b4d3SLarry Finger /*BB REG LIST*/ 31f1d2b4d3SLarry Finger /*PAGE 8 */ 32f1d2b4d3SLarry Finger #define DM_REG_BB_CTRL_11N 0x800 33f1d2b4d3SLarry Finger #define DM_REG_RF_PIN_11N 0x804 34f1d2b4d3SLarry Finger #define DM_REG_PSD_CTRL_11N 0x808 35f1d2b4d3SLarry Finger #define DM_REG_TX_ANT_CTRL_11N 0x80C 36f1d2b4d3SLarry Finger #define DM_REG_BB_PWR_SAV5_11N 0x818 37f1d2b4d3SLarry Finger #define DM_REG_CCK_RPT_FORMAT_11N 0x824 38f1d2b4d3SLarry Finger #define DM_REG_RX_DEFUALT_A_11N 0x858 39f1d2b4d3SLarry Finger #define DM_REG_RX_DEFUALT_B_11N 0x85A 40f1d2b4d3SLarry Finger #define DM_REG_BB_PWR_SAV3_11N 0x85C 41f1d2b4d3SLarry Finger #define DM_REG_ANTSEL_CTRL_11N 0x860 42f1d2b4d3SLarry Finger #define DM_REG_RX_ANT_CTRL_11N 0x864 43f1d2b4d3SLarry Finger #define DM_REG_PIN_CTRL_11N 0x870 44f1d2b4d3SLarry Finger #define DM_REG_BB_PWR_SAV1_11N 0x874 45f1d2b4d3SLarry Finger #define DM_REG_ANTSEL_PATH_11N 0x878 46f1d2b4d3SLarry Finger #define DM_REG_BB_3WIRE_11N 0x88C 47f1d2b4d3SLarry Finger #define DM_REG_SC_CNT_11N 0x8C4 48f1d2b4d3SLarry Finger #define DM_REG_PSD_DATA_11N 0x8B4 49f1d2b4d3SLarry Finger /*PAGE 9*/ 50f1d2b4d3SLarry Finger #define DM_REG_ANT_MAPPING1_11N 0x914 51f1d2b4d3SLarry Finger #define DM_REG_ANT_MAPPING2_11N 0x918 52f1d2b4d3SLarry Finger /*PAGE A*/ 53f1d2b4d3SLarry Finger #define DM_REG_CCK_ANTDIV_PARA1_11N 0xA00 54f1d2b4d3SLarry Finger #define DM_REG_CCK_CCA_11N 0xA0A 55f1d2b4d3SLarry Finger #define DM_REG_CCK_CCA_11AC 0xA0A 56f1d2b4d3SLarry Finger #define DM_REG_CCK_ANTDIV_PARA2_11N 0xA0C 57f1d2b4d3SLarry Finger #define DM_REG_CCK_ANTDIV_PARA3_11N 0xA10 58f1d2b4d3SLarry Finger #define DM_REG_CCK_ANTDIV_PARA4_11N 0xA14 59f1d2b4d3SLarry Finger #define DM_REG_CCK_FILTER_PARA1_11N 0xA22 60f1d2b4d3SLarry Finger #define DM_REG_CCK_FILTER_PARA2_11N 0xA23 61f1d2b4d3SLarry Finger #define DM_REG_CCK_FILTER_PARA3_11N 0xA24 62f1d2b4d3SLarry Finger #define DM_REG_CCK_FILTER_PARA4_11N 0xA25 63f1d2b4d3SLarry Finger #define DM_REG_CCK_FILTER_PARA5_11N 0xA26 64f1d2b4d3SLarry Finger #define DM_REG_CCK_FILTER_PARA6_11N 0xA27 65f1d2b4d3SLarry Finger #define DM_REG_CCK_FILTER_PARA7_11N 0xA28 66f1d2b4d3SLarry Finger #define DM_REG_CCK_FILTER_PARA8_11N 0xA29 67f1d2b4d3SLarry Finger #define DM_REG_CCK_FA_RST_11N 0xA2C 68f1d2b4d3SLarry Finger #define DM_REG_CCK_FA_MSB_11N 0xA58 69f1d2b4d3SLarry Finger #define DM_REG_CCK_FA_LSB_11N 0xA5C 70f1d2b4d3SLarry Finger #define DM_REG_CCK_CCA_CNT_11N 0xA60 71f1d2b4d3SLarry Finger #define DM_REG_BB_PWR_SAV4_11N 0xA74 72f1d2b4d3SLarry Finger /*PAGE B */ 73*9c66a7e5SLarry Finger #define DM_REG_LNA_SWITCH_11N 0XB2C 74*9c66a7e5SLarry Finger #define DM_REG_PATH_SWITCH_11N 0XB30 75*9c66a7e5SLarry Finger #define DM_REG_RSSI_CTRL_11N 0XB38 76*9c66a7e5SLarry Finger #define DM_REG_CONFIG_ANTA_11N 0XB68 77*9c66a7e5SLarry Finger #define DM_REG_RSSI_BT_11N 0XB9C 78f1d2b4d3SLarry Finger /*PAGE C */ 79f1d2b4d3SLarry Finger #define DM_REG_OFDM_FA_HOLDC_11N 0xC00 80f1d2b4d3SLarry Finger #define DM_REG_RX_PATH_11N 0xC04 81f1d2b4d3SLarry Finger #define DM_REG_TRMUX_11N 0xC08 82f1d2b4d3SLarry Finger #define DM_REG_OFDM_FA_RSTC_11N 0xC0C 83f1d2b4d3SLarry Finger #define DM_REG_RXIQI_MATRIX_11N 0xC14 84f1d2b4d3SLarry Finger #define DM_REG_TXIQK_MATRIX_LSB1_11N 0xC4C 85f1d2b4d3SLarry Finger #define DM_REG_IGI_A_11N 0xC50 86f1d2b4d3SLarry Finger #define DM_REG_IGI_A_11AC 0xC50 87f1d2b4d3SLarry Finger #define DM_REG_ANTDIV_PARA2_11N 0xC54 88f1d2b4d3SLarry Finger #define DM_REG_IGI_B_11N 0xC58 89f1d2b4d3SLarry Finger #define DM_REG_IGI_B_11AC 0xE50 90f1d2b4d3SLarry Finger #define DM_REG_ANTDIV_PARA3_11N 0xC5C 91f1d2b4d3SLarry Finger #define DM_REG_BB_PWR_SAV2_11N 0xC70 92f1d2b4d3SLarry Finger #define DM_REG_RX_OFF_11N 0xC7C 93f1d2b4d3SLarry Finger #define DM_REG_TXIQK_MATRIXA_11N 0xC80 94f1d2b4d3SLarry Finger #define DM_REG_TXIQK_MATRIXB_11N 0xC88 95f1d2b4d3SLarry Finger #define DM_REG_TXIQK_MATRIXA_LSB2_11N 0xC94 96f1d2b4d3SLarry Finger #define DM_REG_TXIQK_MATRIXB_LSB2_11N 0xC9C 97f1d2b4d3SLarry Finger #define DM_REG_RXIQK_MATRIX_LSB_11N 0xCA0 98f1d2b4d3SLarry Finger #define DM_REG_ANTDIV_PARA1_11N 0xCA4 99f1d2b4d3SLarry Finger #define DM_REG_OFDM_FA_TYPE1_11N 0xCF0 100f1d2b4d3SLarry Finger /*PAGE D */ 101f1d2b4d3SLarry Finger #define DM_REG_OFDM_FA_RSTD_11N 0xD00 102f1d2b4d3SLarry Finger #define DM_REG_OFDM_FA_TYPE2_11N 0xDA0 103f1d2b4d3SLarry Finger #define DM_REG_OFDM_FA_TYPE3_11N 0xDA4 104f1d2b4d3SLarry Finger #define DM_REG_OFDM_FA_TYPE4_11N 0xDA8 105f1d2b4d3SLarry Finger /*PAGE E */ 106f1d2b4d3SLarry Finger #define DM_REG_TXAGC_A_6_18_11N 0xE00 107f1d2b4d3SLarry Finger #define DM_REG_TXAGC_A_24_54_11N 0xE04 108f1d2b4d3SLarry Finger #define DM_REG_TXAGC_A_1_MCS32_11N 0xE08 109f1d2b4d3SLarry Finger #define DM_REG_TXAGC_A_MCS0_3_11N 0xE10 110f1d2b4d3SLarry Finger #define DM_REG_TXAGC_A_MCS4_7_11N 0xE14 111f1d2b4d3SLarry Finger #define DM_REG_TXAGC_A_MCS8_11_11N 0xE18 112f1d2b4d3SLarry Finger #define DM_REG_TXAGC_A_MCS12_15_11N 0xE1C 113f1d2b4d3SLarry Finger #define DM_REG_FPGA0_IQK_11N 0xE28 114f1d2b4d3SLarry Finger #define DM_REG_TXIQK_TONE_A_11N 0xE30 115f1d2b4d3SLarry Finger #define DM_REG_RXIQK_TONE_A_11N 0xE34 116f1d2b4d3SLarry Finger #define DM_REG_TXIQK_PI_A_11N 0xE38 117f1d2b4d3SLarry Finger #define DM_REG_RXIQK_PI_A_11N 0xE3C 118f1d2b4d3SLarry Finger #define DM_REG_TXIQK_11N 0xE40 119f1d2b4d3SLarry Finger #define DM_REG_RXIQK_11N 0xE44 120f1d2b4d3SLarry Finger #define DM_REG_IQK_AGC_PTS_11N 0xE48 121f1d2b4d3SLarry Finger #define DM_REG_IQK_AGC_RSP_11N 0xE4C 122f1d2b4d3SLarry Finger #define DM_REG_BLUETOOTH_11N 0xE6C 123f1d2b4d3SLarry Finger #define DM_REG_RX_WAIT_CCA_11N 0xE70 124f1d2b4d3SLarry Finger #define DM_REG_TX_CCK_RFON_11N 0xE74 125f1d2b4d3SLarry Finger #define DM_REG_TX_CCK_BBON_11N 0xE78 126f1d2b4d3SLarry Finger #define DM_REG_OFDM_RFON_11N 0xE7C 127f1d2b4d3SLarry Finger #define DM_REG_OFDM_BBON_11N 0xE80 128f1d2b4d3SLarry Finger #define DM_REG_TX2RX_11N 0xE84 129f1d2b4d3SLarry Finger #define DM_REG_TX2TX_11N 0xE88 130f1d2b4d3SLarry Finger #define DM_REG_RX_CCK_11N 0xE8C 131f1d2b4d3SLarry Finger #define DM_REG_RX_OFDM_11N 0xED0 132f1d2b4d3SLarry Finger #define DM_REG_RX_WAIT_RIFS_11N 0xED4 133f1d2b4d3SLarry Finger #define DM_REG_RX2RX_11N 0xED8 134f1d2b4d3SLarry Finger #define DM_REG_STANDBY_11N 0xEDC 135f1d2b4d3SLarry Finger #define DM_REG_SLEEP_11N 0xEE0 136f1d2b4d3SLarry Finger #define DM_REG_PMPD_ANAEN_11N 0xEEC 137f1d2b4d3SLarry Finger 138f1d2b4d3SLarry Finger /*MAC REG LIST*/ 139f1d2b4d3SLarry Finger #define DM_REG_BB_RST_11N 0x02 140f1d2b4d3SLarry Finger #define DM_REG_ANTSEL_PIN_11N 0x4C 141f1d2b4d3SLarry Finger #define DM_REG_EARLY_MODE_11N 0x4D0 142f1d2b4d3SLarry Finger #define DM_REG_RSSI_MONITOR_11N 0x4FE 143f1d2b4d3SLarry Finger #define DM_REG_EDCA_VO_11N 0x500 144f1d2b4d3SLarry Finger #define DM_REG_EDCA_VI_11N 0x504 145f1d2b4d3SLarry Finger #define DM_REG_EDCA_BE_11N 0x508 146f1d2b4d3SLarry Finger #define DM_REG_EDCA_BK_11N 0x50C 147f1d2b4d3SLarry Finger #define DM_REG_TXPAUSE_11N 0x522 148f1d2b4d3SLarry Finger #define DM_REG_RESP_TX_11N 0x6D8 149f1d2b4d3SLarry Finger #define DM_REG_ANT_TRAIN_PARA1_11N 0x7b0 150f1d2b4d3SLarry Finger #define DM_REG_ANT_TRAIN_PARA2_11N 0x7b4 151f1d2b4d3SLarry Finger 152f1d2b4d3SLarry Finger /*DIG Related*/ 153f1d2b4d3SLarry Finger #define DM_BIT_IGI_11N 0x0000007F 154f1d2b4d3SLarry Finger #define DM_BIT_IGI_11AC 0xFFFFFFFF 155f1d2b4d3SLarry Finger 156f1d2b4d3SLarry Finger #define HAL_DM_DIG_DISABLE BIT(0) 157f1d2b4d3SLarry Finger #define HAL_DM_HIPWR_DISABLE BIT(1) 158f1d2b4d3SLarry Finger 159f1d2b4d3SLarry Finger #define OFDM_TABLE_LENGTH 43 160f1d2b4d3SLarry Finger #define CCK_TABLE_LENGTH 33 161f1d2b4d3SLarry Finger 162f1d2b4d3SLarry Finger #define OFDM_TABLE_SIZE 37 163f1d2b4d3SLarry Finger #define CCK_TABLE_SIZE 33 164f1d2b4d3SLarry Finger 165f1d2b4d3SLarry Finger #define BW_AUTO_SWITCH_HIGH_LOW 25 166f1d2b4d3SLarry Finger #define BW_AUTO_SWITCH_LOW_HIGH 30 167f1d2b4d3SLarry Finger 168f1d2b4d3SLarry Finger #define DM_DIG_FA_UPPER 0x3e 169f1d2b4d3SLarry Finger #define DM_DIG_FA_LOWER 0x1e 170f1d2b4d3SLarry Finger #define DM_DIG_FA_TH0 200 171f1d2b4d3SLarry Finger #define DM_DIG_FA_TH1 0x300 172f1d2b4d3SLarry Finger #define DM_DIG_FA_TH2 0x400 173f1d2b4d3SLarry Finger 174f1d2b4d3SLarry Finger #define RXPATHSELECTION_SS_TH_LOW 30 175f1d2b4d3SLarry Finger #define RXPATHSELECTION_DIFF_TH 18 176f1d2b4d3SLarry Finger 177f1d2b4d3SLarry Finger #define DM_RATR_STA_INIT 0 178f1d2b4d3SLarry Finger #define DM_RATR_STA_HIGH 1 179f1d2b4d3SLarry Finger #define DM_RATR_STA_MIDDLE 2 180f1d2b4d3SLarry Finger #define DM_RATR_STA_LOW 3 181f1d2b4d3SLarry Finger 182f1d2b4d3SLarry Finger #define CTS2SELF_THVAL 30 183f1d2b4d3SLarry Finger #define REGC38_TH 20 184f1d2b4d3SLarry Finger 185f1d2b4d3SLarry Finger #define WAIOTTHVAL 25 186f1d2b4d3SLarry Finger 187f1d2b4d3SLarry Finger #define TXHIGHPWRLEVEL_NORMAL 0 188f1d2b4d3SLarry Finger #define TXHIGHPWRLEVEL_LEVEL1 1 189f1d2b4d3SLarry Finger #define TXHIGHPWRLEVEL_LEVEL2 2 190f1d2b4d3SLarry Finger #define TXHIGHPWRLEVEL_BT1 3 191f1d2b4d3SLarry Finger #define TXHIGHPWRLEVEL_BT2 4 192f1d2b4d3SLarry Finger 193f1d2b4d3SLarry Finger #define DM_TYPE_BYFW 0 194f1d2b4d3SLarry Finger #define DM_TYPE_BYDRIVER 1 195f1d2b4d3SLarry Finger 196f1d2b4d3SLarry Finger #define TX_POWER_NEAR_FIELD_THRESH_LVL2 74 197f1d2b4d3SLarry Finger #define TX_POWER_NEAR_FIELD_THRESH_LVL1 67 198f1d2b4d3SLarry Finger #define TXPWRTRACK_MAX_IDX 6 199f1d2b4d3SLarry Finger 200f1d2b4d3SLarry Finger /* Dynamic ATC switch */ 201f1d2b4d3SLarry Finger #define ATC_STATUS_OFF 0x0 /* enable */ 202f1d2b4d3SLarry Finger #define ATC_STATUS_ON 0x1 /* disable */ 203f1d2b4d3SLarry Finger #define CFO_THRESHOLD_XTAL 10 /* kHz */ 204f1d2b4d3SLarry Finger #define CFO_THRESHOLD_ATC 80 /* kHz */ 205f1d2b4d3SLarry Finger 206f1d2b4d3SLarry Finger #define AVG_THERMAL_NUM_8812A 4 207f1d2b4d3SLarry Finger #define TXPWR_TRACK_TABLE_SIZE 30 208f1d2b4d3SLarry Finger #define MAX_PATH_NUM_8812A 2 209f1d2b4d3SLarry Finger #define MAX_PATH_NUM_8821A 1 210f1d2b4d3SLarry Finger 211f1d2b4d3SLarry Finger enum FAT_STATE { 212f1d2b4d3SLarry Finger FAT_NORMAL_STATE = 0, 213f1d2b4d3SLarry Finger FAT_TRAINING_STATE = 1, 214f1d2b4d3SLarry Finger }; 215f1d2b4d3SLarry Finger 216f1d2b4d3SLarry Finger enum tag_dynamic_init_gain_operation_type_definition { 217f1d2b4d3SLarry Finger DIG_TYPE_THRESH_HIGH = 0, 218f1d2b4d3SLarry Finger DIG_TYPE_THRESH_LOW = 1, 219f1d2b4d3SLarry Finger DIG_TYPE_BACKOFF = 2, 220f1d2b4d3SLarry Finger DIG_TYPE_RX_GAIN_MIN = 3, 221f1d2b4d3SLarry Finger DIG_TYPE_RX_GAIN_MAX = 4, 222f1d2b4d3SLarry Finger DIG_TYPE_ENABLE = 5, 223f1d2b4d3SLarry Finger DIG_TYPE_DISABLE = 6, 224f1d2b4d3SLarry Finger DIG_OP_TYPE_MAX 225f1d2b4d3SLarry Finger }; 226f1d2b4d3SLarry Finger 227f1d2b4d3SLarry Finger enum dm_1r_cca_e { 228f1d2b4d3SLarry Finger CCA_1R = 0, 229f1d2b4d3SLarry Finger CCA_2R = 1, 230f1d2b4d3SLarry Finger CCA_MAX = 2, 231f1d2b4d3SLarry Finger }; 232f1d2b4d3SLarry Finger 233f1d2b4d3SLarry Finger enum dm_rf_e { 234f1d2b4d3SLarry Finger RF_SAVE = 0, 235f1d2b4d3SLarry Finger RF_NORMAL = 1, 236f1d2b4d3SLarry Finger RF_MAX = 2, 237f1d2b4d3SLarry Finger }; 238f1d2b4d3SLarry Finger 239f1d2b4d3SLarry Finger enum dm_sw_ant_switch_e { 240f1d2b4d3SLarry Finger ANS_ANTENNA_B = 1, 241f1d2b4d3SLarry Finger ANS_ANTENNA_A = 2, 242f1d2b4d3SLarry Finger ANS_ANTENNA_MAX = 3, 243f1d2b4d3SLarry Finger }; 244f1d2b4d3SLarry Finger 245f1d2b4d3SLarry Finger enum pwr_track_control_method { 246f1d2b4d3SLarry Finger BBSWING, 247f1d2b4d3SLarry Finger TXAGC, 248f1d2b4d3SLarry Finger MIX_MODE 249f1d2b4d3SLarry Finger }; 250f1d2b4d3SLarry Finger 251f1d2b4d3SLarry Finger #define BT_RSSI_STATE_NORMAL_POWER BIT_OFFSET_LEN_MASK_32(0, 1) 252f1d2b4d3SLarry Finger #define BT_RSSI_STATE_AMDPU_OFF BIT_OFFSET_LEN_MASK_32(1, 1) 253f1d2b4d3SLarry Finger #define BT_RSSI_STATE_SPECIAL_LOW BIT_OFFSET_LEN_MASK_32(2, 1) 254f1d2b4d3SLarry Finger #define BT_RSSI_STATE_BG_EDCA_LOW BIT_OFFSET_LEN_MASK_32(3, 1) 255f1d2b4d3SLarry Finger #define BT_RSSI_STATE_TXPOWER_LOW BIT_OFFSET_LEN_MASK_32(4, 1) 256f1d2b4d3SLarry Finger #define GET_UNDECORATED_AVERAGE_RSSI(_priv) \ 257f1d2b4d3SLarry Finger ((((struct rtl_priv *)(_priv))->mac80211.opmode == \ 258f1d2b4d3SLarry Finger NL80211_IFTYPE_ADHOC) ? \ 259f1d2b4d3SLarry Finger (((struct rtl_priv *)(_priv))->dm.entry_min_undec_sm_pwdb) : \ 260f1d2b4d3SLarry Finger (((struct rtl_priv *)(_priv))->dm.undec_sm_pwdb)) 261f1d2b4d3SLarry Finger 262f1d2b4d3SLarry Finger void rtl8821ae_dm_set_tx_ant_by_tx_info(struct ieee80211_hw *hw, 263f1d2b4d3SLarry Finger u8 *pdesc, u32 mac_id); 264f1d2b4d3SLarry Finger void rtl8821ae_dm_ant_sel_statistics(struct ieee80211_hw *hw, 265f1d2b4d3SLarry Finger u8 antsel_tr_mux, u32 mac_id, 266f1d2b4d3SLarry Finger u32 rx_pwdb_all); 267f1d2b4d3SLarry Finger void rtl8821ae_dm_fast_antenna_training_callback(unsigned long data); 268f1d2b4d3SLarry Finger void rtl8821ae_dm_init(struct ieee80211_hw *hw); 269f1d2b4d3SLarry Finger void rtl8821ae_dm_watchdog(struct ieee80211_hw *hw); 270f1d2b4d3SLarry Finger void rtl8821ae_dm_write_dig(struct ieee80211_hw *hw, u8 current_igi); 271f1d2b4d3SLarry Finger void rtl8821ae_dm_init_edca_turbo(struct ieee80211_hw *hw); 272f1d2b4d3SLarry Finger void rtl8821ae_dm_check_txpower_tracking_thermalmeter(struct ieee80211_hw *hw); 273f1d2b4d3SLarry Finger void rtl8821ae_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw); 274f1d2b4d3SLarry Finger void rtl8821ae_dm_txpower_track_adjust(struct ieee80211_hw *hw, 275f1d2b4d3SLarry Finger u8 type, u8 *pdirection, 276f1d2b4d3SLarry Finger u32 *poutwrite_val); 277f1d2b4d3SLarry Finger void rtl8821ae_dm_clear_txpower_tracking_state(struct ieee80211_hw *hw); 278f1d2b4d3SLarry Finger void rtl8821ae_dm_write_cck_cca_thres(struct ieee80211_hw *hw, u8 current_cca); 279f1d2b4d3SLarry Finger void rtl8821ae_dm_initialize_txpower_tracking_thermalmeter(struct ieee80211_hw *hw); 280f1d2b4d3SLarry Finger void rtl8812ae_dm_txpwr_track_set_pwr(struct ieee80211_hw *hw, 281f1d2b4d3SLarry Finger enum pwr_track_control_method method, 282f1d2b4d3SLarry Finger u8 rf_path, 283f1d2b4d3SLarry Finger u8 channel_mapped_index); 284f1d2b4d3SLarry Finger void rtl8821ae_dm_txpwr_track_set_pwr(struct ieee80211_hw *hw, 285f1d2b4d3SLarry Finger enum pwr_track_control_method method, 286f1d2b4d3SLarry Finger u8 rf_path, u8 channel_mapped_index); 287f1d2b4d3SLarry Finger 288f1d2b4d3SLarry Finger void rtl8821ae_dm_update_init_rate(struct ieee80211_hw *hw, u8 rate); 289f1d2b4d3SLarry Finger u8 rtl8821ae_hw_rate_to_mrate(struct ieee80211_hw *hw, u8 rate); 290f1d2b4d3SLarry Finger void rtl8812ae_dm_txpower_tracking_callback_thermalmeter(struct ieee80211_hw *hw); 291f1d2b4d3SLarry Finger void rtl8821ae_dm_txpower_tracking_callback_thermalmeter(struct ieee80211_hw *hw); 292f1d2b4d3SLarry Finger 293f1d2b4d3SLarry Finger #endif 294