16f3fcdc8SLarry Finger /* SPDX-License-Identifier: GPL-2.0 */ 26f3fcdc8SLarry Finger /* Copyright(c) 2009-2012 Realtek Corporation.*/ 36f3fcdc8SLarry Finger 4f1d2b4d3SLarry Finger #ifndef __REALTEK_FIRMWARE92S_H__ 5f1d2b4d3SLarry Finger #define __REALTEK_FIRMWARE92S_H__ 6f1d2b4d3SLarry Finger 7f1d2b4d3SLarry Finger #define RTL8190_MAX_FIRMWARE_CODE_SIZE 64000 8f1d2b4d3SLarry Finger #define RTL8190_MAX_RAW_FIRMWARE_CODE_SIZE 90000 9f1d2b4d3SLarry Finger #define RTL8190_CPU_START_OFFSET 0x80 10f1d2b4d3SLarry Finger /* Firmware Local buffer size. 64k */ 11f1d2b4d3SLarry Finger #define MAX_FIRMWARE_CODE_SIZE 0xFF00 12f1d2b4d3SLarry Finger 13f1d2b4d3SLarry Finger #define RT_8192S_FIRMWARE_HDR_SIZE 80 14f1d2b4d3SLarry Finger #define RT_8192S_FIRMWARE_HDR_EXCLUDE_PRI_SIZE 32 15f1d2b4d3SLarry Finger 16f1d2b4d3SLarry Finger /* support till 64 bit bus width OS */ 17f1d2b4d3SLarry Finger #define MAX_DEV_ADDR_SIZE 8 18f1d2b4d3SLarry Finger #define MAX_FIRMWARE_INFORMATION_SIZE 32 19f1d2b4d3SLarry Finger #define MAX_802_11_HEADER_LENGTH (40 + \ 20f1d2b4d3SLarry Finger MAX_FIRMWARE_INFORMATION_SIZE) 21f1d2b4d3SLarry Finger #define ENCRYPTION_MAX_OVERHEAD 128 22f1d2b4d3SLarry Finger #define MAX_FRAGMENT_COUNT 8 23f1d2b4d3SLarry Finger #define MAX_TRANSMIT_BUFFER_SIZE (1600 + \ 24f1d2b4d3SLarry Finger (MAX_802_11_HEADER_LENGTH + \ 25f1d2b4d3SLarry Finger ENCRYPTION_MAX_OVERHEAD) *\ 26f1d2b4d3SLarry Finger MAX_FRAGMENT_COUNT) 27f1d2b4d3SLarry Finger 28f1d2b4d3SLarry Finger #define H2C_TX_CMD_HDR_LEN 8 29f1d2b4d3SLarry Finger 30f1d2b4d3SLarry Finger /* The following DM control code are for Reg0x364, */ 31f1d2b4d3SLarry Finger #define FW_DIG_ENABLE_CTL BIT(0) 32f1d2b4d3SLarry Finger #define FW_HIGH_PWR_ENABLE_CTL BIT(1) 33f1d2b4d3SLarry Finger #define FW_SS_CTL BIT(2) 34f1d2b4d3SLarry Finger #define FW_RA_INIT_CTL BIT(3) 35f1d2b4d3SLarry Finger #define FW_RA_BG_CTL BIT(4) 36f1d2b4d3SLarry Finger #define FW_RA_N_CTL BIT(5) 37f1d2b4d3SLarry Finger #define FW_PWR_TRK_CTL BIT(6) 38f1d2b4d3SLarry Finger #define FW_IQK_CTL BIT(7) 39f1d2b4d3SLarry Finger #define FW_FA_CTL BIT(8) 40f1d2b4d3SLarry Finger #define FW_DRIVER_CTRL_DM_CTL BIT(9) 41f1d2b4d3SLarry Finger #define FW_PAPE_CTL_BY_SW_HW BIT(10) 42f1d2b4d3SLarry Finger #define FW_DISABLE_ALL_DM 0 43f1d2b4d3SLarry Finger #define FW_PWR_TRK_PARAM_CLR 0x0000ffff 44f1d2b4d3SLarry Finger #define FW_RA_PARAM_CLR 0xffff0000 45f1d2b4d3SLarry Finger 46f1d2b4d3SLarry Finger enum desc_packet_type { 47f1d2b4d3SLarry Finger DESC_PACKET_TYPE_INIT = 0, 48f1d2b4d3SLarry Finger DESC_PACKET_TYPE_NORMAL = 1, 49f1d2b4d3SLarry Finger }; 50f1d2b4d3SLarry Finger 51f1d2b4d3SLarry Finger /* 8-bytes alignment required */ 52f1d2b4d3SLarry Finger struct fw_priv { 53f1d2b4d3SLarry Finger /* --- long word 0 ---- */ 54f1d2b4d3SLarry Finger /* 0x12: CE product, 0x92: IT product */ 55f1d2b4d3SLarry Finger u8 signature_0; 56f1d2b4d3SLarry Finger /* 0x87: CE product, 0x81: IT product */ 57f1d2b4d3SLarry Finger u8 signature_1; 58f1d2b4d3SLarry Finger /* 0x81: PCI-AP, 01:PCIe, 02: 92S-U, 59f1d2b4d3SLarry Finger * 0x82: USB-AP, 0x12: 72S-U, 03:SDIO */ 60f1d2b4d3SLarry Finger u8 hci_sel; 61f1d2b4d3SLarry Finger /* the same value as reigster value */ 62f1d2b4d3SLarry Finger u8 chip_version; 63f1d2b4d3SLarry Finger /* customer ID low byte */ 64f1d2b4d3SLarry Finger u8 customer_id_0; 65f1d2b4d3SLarry Finger /* customer ID high byte */ 66f1d2b4d3SLarry Finger u8 customer_id_1; 67f1d2b4d3SLarry Finger /* 0x11: 1T1R, 0x12: 1T2R, 68f1d2b4d3SLarry Finger * 0x92: 1T2R turbo, 0x22: 2T2R */ 69f1d2b4d3SLarry Finger u8 rf_config; 70f1d2b4d3SLarry Finger /* 4: 4EP, 6: 6EP, 11: 11EP */ 71f1d2b4d3SLarry Finger u8 usb_ep_num; 72f1d2b4d3SLarry Finger 73f1d2b4d3SLarry Finger /* --- long word 1 ---- */ 74f1d2b4d3SLarry Finger /* regulatory class bit map 0 */ 75f1d2b4d3SLarry Finger u8 regulatory_class_0; 76f1d2b4d3SLarry Finger /* regulatory class bit map 1 */ 77f1d2b4d3SLarry Finger u8 regulatory_class_1; 78f1d2b4d3SLarry Finger /* regulatory class bit map 2 */ 79f1d2b4d3SLarry Finger u8 regulatory_class_2; 80f1d2b4d3SLarry Finger /* regulatory class bit map 3 */ 81f1d2b4d3SLarry Finger u8 regulatory_class_3; 82f1d2b4d3SLarry Finger /* 0:SWSI, 1:HWSI, 2:HWPI */ 83f1d2b4d3SLarry Finger u8 rfintfs; 84f1d2b4d3SLarry Finger u8 def_nettype; 85f1d2b4d3SLarry Finger u8 rsvd010; 86f1d2b4d3SLarry Finger u8 rsvd011; 87f1d2b4d3SLarry Finger 88f1d2b4d3SLarry Finger /* --- long word 2 ---- */ 89f1d2b4d3SLarry Finger /* 0x00: normal, 0x03: MACLBK, 0x01: PHYLBK */ 90f1d2b4d3SLarry Finger u8 lbk_mode; 91f1d2b4d3SLarry Finger /* 1: for MP use, 0: for normal 92f1d2b4d3SLarry Finger * driver (to be discussed) */ 93f1d2b4d3SLarry Finger u8 mp_mode; 94f1d2b4d3SLarry Finger u8 rsvd020; 95f1d2b4d3SLarry Finger u8 rsvd021; 96f1d2b4d3SLarry Finger u8 rsvd022; 97f1d2b4d3SLarry Finger u8 rsvd023; 98f1d2b4d3SLarry Finger u8 rsvd024; 99f1d2b4d3SLarry Finger u8 rsvd025; 100f1d2b4d3SLarry Finger 101f1d2b4d3SLarry Finger /* --- long word 3 ---- */ 102f1d2b4d3SLarry Finger /* QoS enable */ 103f1d2b4d3SLarry Finger u8 qos_en; 104f1d2b4d3SLarry Finger /* 40MHz BW enable */ 105f1d2b4d3SLarry Finger /* 4181 convert AMSDU to AMPDU, 0: disable */ 106f1d2b4d3SLarry Finger u8 bw_40mhz_en; 107f1d2b4d3SLarry Finger u8 amsdu2ampdu_en; 108f1d2b4d3SLarry Finger /* 11n AMPDU enable */ 109f1d2b4d3SLarry Finger u8 ampdu_en; 110f1d2b4d3SLarry Finger /* FW offloads, 0: driver handles */ 111f1d2b4d3SLarry Finger u8 rate_control_offload; 112f1d2b4d3SLarry Finger /* FW offloads, 0: driver handles */ 113f1d2b4d3SLarry Finger u8 aggregation_offload; 114f1d2b4d3SLarry Finger u8 rsvd030; 115f1d2b4d3SLarry Finger u8 rsvd031; 116f1d2b4d3SLarry Finger 117f1d2b4d3SLarry Finger /* --- long word 4 ---- */ 118f1d2b4d3SLarry Finger /* 1. FW offloads, 0: driver handles */ 119f1d2b4d3SLarry Finger u8 beacon_offload; 120f1d2b4d3SLarry Finger /* 2. FW offloads, 0: driver handles */ 121f1d2b4d3SLarry Finger u8 mlme_offload; 122f1d2b4d3SLarry Finger /* 3. FW offloads, 0: driver handles */ 123f1d2b4d3SLarry Finger u8 hwpc_offload; 124f1d2b4d3SLarry Finger /* 4. FW offloads, 0: driver handles */ 125f1d2b4d3SLarry Finger u8 tcp_checksum_offload; 126f1d2b4d3SLarry Finger /* 5. FW offloads, 0: driver handles */ 127f1d2b4d3SLarry Finger u8 tcp_offload; 128f1d2b4d3SLarry Finger /* 6. FW offloads, 0: driver handles */ 129f1d2b4d3SLarry Finger u8 ps_control_offload; 130f1d2b4d3SLarry Finger /* 7. FW offloads, 0: driver handles */ 131f1d2b4d3SLarry Finger u8 wwlan_offload; 132f1d2b4d3SLarry Finger u8 rsvd040; 133f1d2b4d3SLarry Finger 134f1d2b4d3SLarry Finger /* --- long word 5 ---- */ 135f1d2b4d3SLarry Finger /* tcp tx packet length low byte */ 136f1d2b4d3SLarry Finger u8 tcp_tx_frame_len_L; 137f1d2b4d3SLarry Finger /* tcp tx packet length high byte */ 138f1d2b4d3SLarry Finger u8 tcp_tx_frame_len_H; 139f1d2b4d3SLarry Finger /* tcp rx packet length low byte */ 140f1d2b4d3SLarry Finger u8 tcp_rx_frame_len_L; 141f1d2b4d3SLarry Finger /* tcp rx packet length high byte */ 142f1d2b4d3SLarry Finger u8 tcp_rx_frame_len_H; 143f1d2b4d3SLarry Finger u8 rsvd050; 144f1d2b4d3SLarry Finger u8 rsvd051; 145f1d2b4d3SLarry Finger u8 rsvd052; 146f1d2b4d3SLarry Finger u8 rsvd053; 147f1d2b4d3SLarry Finger }; 148f1d2b4d3SLarry Finger 149f1d2b4d3SLarry Finger /* 8-byte alinment required */ 150f1d2b4d3SLarry Finger struct fw_hdr { 151f1d2b4d3SLarry Finger 152f1d2b4d3SLarry Finger /* --- LONG WORD 0 ---- */ 153f1d2b4d3SLarry Finger u16 signature; 154f1d2b4d3SLarry Finger /* 0x8000 ~ 0x8FFF for FPGA version, 155f1d2b4d3SLarry Finger * 0x0000 ~ 0x7FFF for ASIC version, */ 156f1d2b4d3SLarry Finger u16 version; 157f1d2b4d3SLarry Finger /* define the size of boot loader */ 158f1d2b4d3SLarry Finger u32 dmem_size; 159f1d2b4d3SLarry Finger 160f1d2b4d3SLarry Finger 161f1d2b4d3SLarry Finger /* --- LONG WORD 1 ---- */ 162f1d2b4d3SLarry Finger /* define the size of FW in IMEM */ 163f1d2b4d3SLarry Finger u32 img_imem_size; 164f1d2b4d3SLarry Finger /* define the size of FW in SRAM */ 165f1d2b4d3SLarry Finger u32 img_sram_size; 166f1d2b4d3SLarry Finger 167f1d2b4d3SLarry Finger /* --- LONG WORD 2 ---- */ 168f1d2b4d3SLarry Finger /* define the size of DMEM variable */ 169f1d2b4d3SLarry Finger u32 fw_priv_size; 170f1d2b4d3SLarry Finger u32 rsvd0; 171f1d2b4d3SLarry Finger 172f1d2b4d3SLarry Finger /* --- LONG WORD 3 ---- */ 173f1d2b4d3SLarry Finger u32 rsvd1; 174f1d2b4d3SLarry Finger u32 rsvd2; 175f1d2b4d3SLarry Finger 176f1d2b4d3SLarry Finger struct fw_priv fwpriv; 177f1d2b4d3SLarry Finger 178f1d2b4d3SLarry Finger } ; 179f1d2b4d3SLarry Finger 180f1d2b4d3SLarry Finger enum fw_status { 181f1d2b4d3SLarry Finger FW_STATUS_INIT = 0, 182f1d2b4d3SLarry Finger FW_STATUS_LOAD_IMEM = 1, 183f1d2b4d3SLarry Finger FW_STATUS_LOAD_EMEM = 2, 184f1d2b4d3SLarry Finger FW_STATUS_LOAD_DMEM = 3, 185f1d2b4d3SLarry Finger FW_STATUS_READY = 4, 186f1d2b4d3SLarry Finger }; 187f1d2b4d3SLarry Finger 188f1d2b4d3SLarry Finger struct rt_firmware { 189f1d2b4d3SLarry Finger struct fw_hdr *pfwheader; 190f1d2b4d3SLarry Finger enum fw_status fwstatus; 191f1d2b4d3SLarry Finger u16 firmwareversion; 192f1d2b4d3SLarry Finger u8 fw_imem[RTL8190_MAX_FIRMWARE_CODE_SIZE]; 193f1d2b4d3SLarry Finger u8 fw_emem[RTL8190_MAX_FIRMWARE_CODE_SIZE]; 194f1d2b4d3SLarry Finger u32 fw_imem_len; 195f1d2b4d3SLarry Finger u32 fw_emem_len; 196f1d2b4d3SLarry Finger u8 sz_fw_tmpbuffer[RTL8190_MAX_RAW_FIRMWARE_CODE_SIZE]; 197f1d2b4d3SLarry Finger u32 sz_fw_tmpbufferlen; 198f1d2b4d3SLarry Finger u16 cmdpacket_fragthresold; 199f1d2b4d3SLarry Finger }; 200f1d2b4d3SLarry Finger 201f1d2b4d3SLarry Finger struct h2c_set_pwrmode_parm { 202f1d2b4d3SLarry Finger u8 mode; 203f1d2b4d3SLarry Finger u8 flag_low_traffic_en; 204f1d2b4d3SLarry Finger u8 flag_lpnav_en; 205f1d2b4d3SLarry Finger u8 flag_rf_low_snr_en; 206f1d2b4d3SLarry Finger /* 1: dps, 0: 32k */ 207f1d2b4d3SLarry Finger u8 flag_dps_en; 208f1d2b4d3SLarry Finger u8 bcn_rx_en; 209f1d2b4d3SLarry Finger u8 bcn_pass_cnt; 210f1d2b4d3SLarry Finger /* beacon TO (ms). ¡§=0¡¨ no limit. */ 211f1d2b4d3SLarry Finger u8 bcn_to; 212f1d2b4d3SLarry Finger u16 bcn_itv; 213f1d2b4d3SLarry Finger /* only for VOIP mode. */ 214f1d2b4d3SLarry Finger u8 app_itv; 215f1d2b4d3SLarry Finger u8 awake_bcn_itvl; 216f1d2b4d3SLarry Finger u8 smart_ps; 217f1d2b4d3SLarry Finger /* unit: 100 ms */ 218f1d2b4d3SLarry Finger u8 bcn_pass_period; 219f1d2b4d3SLarry Finger }; 220f1d2b4d3SLarry Finger 221f1d2b4d3SLarry Finger struct h2c_joinbss_rpt_parm { 222f1d2b4d3SLarry Finger u8 opmode; 223f1d2b4d3SLarry Finger u8 ps_qos_info; 224f1d2b4d3SLarry Finger u8 bssid[6]; 225f1d2b4d3SLarry Finger u16 bcnitv; 226f1d2b4d3SLarry Finger u16 aid; 227f1d2b4d3SLarry Finger } ; 228f1d2b4d3SLarry Finger 229f1d2b4d3SLarry Finger struct h2c_wpa_ptk { 230f1d2b4d3SLarry Finger /* EAPOL-Key Key Confirmation Key (KCK) */ 231f1d2b4d3SLarry Finger u8 kck[16]; 232f1d2b4d3SLarry Finger /* EAPOL-Key Key Encryption Key (KEK) */ 233f1d2b4d3SLarry Finger u8 kek[16]; 234f1d2b4d3SLarry Finger /* Temporal Key 1 (TK1) */ 235f1d2b4d3SLarry Finger u8 tk1[16]; 236f1d2b4d3SLarry Finger union { 237f1d2b4d3SLarry Finger /* Temporal Key 2 (TK2) */ 238f1d2b4d3SLarry Finger u8 tk2[16]; 239f1d2b4d3SLarry Finger struct { 240f1d2b4d3SLarry Finger u8 tx_mic_key[8]; 241f1d2b4d3SLarry Finger u8 rx_mic_key[8]; 242f1d2b4d3SLarry Finger } athu; 243f1d2b4d3SLarry Finger } u; 244f1d2b4d3SLarry Finger }; 245f1d2b4d3SLarry Finger 246f1d2b4d3SLarry Finger struct h2c_wpa_two_way_parm { 247f1d2b4d3SLarry Finger /* algorithm TKIP or AES */ 248f1d2b4d3SLarry Finger u8 pairwise_en_alg; 249f1d2b4d3SLarry Finger u8 group_en_alg; 250f1d2b4d3SLarry Finger struct h2c_wpa_ptk wpa_ptk_value; 251f1d2b4d3SLarry Finger } ; 252f1d2b4d3SLarry Finger 253f1d2b4d3SLarry Finger enum h2c_cmd { 254f1d2b4d3SLarry Finger FW_H2C_SETPWRMODE = 0, 255f1d2b4d3SLarry Finger FW_H2C_JOINBSSRPT = 1, 256f1d2b4d3SLarry Finger FW_H2C_WOWLAN_UPDATE_GTK = 2, 257f1d2b4d3SLarry Finger FW_H2C_WOWLAN_UPDATE_IV = 3, 258f1d2b4d3SLarry Finger FW_H2C_WOWLAN_OFFLOAD = 4, 259f1d2b4d3SLarry Finger }; 260f1d2b4d3SLarry Finger 261f1d2b4d3SLarry Finger enum fw_h2c_cmd { 262f1d2b4d3SLarry Finger H2C_READ_MACREG_CMD, /*0*/ 263f1d2b4d3SLarry Finger H2C_WRITE_MACREG_CMD, 264f1d2b4d3SLarry Finger H2C_READBB_CMD, 265f1d2b4d3SLarry Finger H2C_WRITEBB_CMD, 266f1d2b4d3SLarry Finger H2C_READRF_CMD, 267f1d2b4d3SLarry Finger H2C_WRITERF_CMD, /*5*/ 268f1d2b4d3SLarry Finger H2C_READ_EEPROM_CMD, 269f1d2b4d3SLarry Finger H2C_WRITE_EEPROM_CMD, 270f1d2b4d3SLarry Finger H2C_READ_EFUSE_CMD, 271f1d2b4d3SLarry Finger H2C_WRITE_EFUSE_CMD, 272f1d2b4d3SLarry Finger H2C_READ_CAM_CMD, /*10*/ 273f1d2b4d3SLarry Finger H2C_WRITE_CAM_CMD, 274f1d2b4d3SLarry Finger H2C_SETBCNITV_CMD, 275f1d2b4d3SLarry Finger H2C_SETMBIDCFG_CMD, 276f1d2b4d3SLarry Finger H2C_JOINBSS_CMD, 277f1d2b4d3SLarry Finger H2C_DISCONNECT_CMD, /*15*/ 278f1d2b4d3SLarry Finger H2C_CREATEBSS_CMD, 279*2a83ad1fSLarry Finger H2C_SETOPMODE_CMD, 280f1d2b4d3SLarry Finger H2C_SITESURVEY_CMD, 281f1d2b4d3SLarry Finger H2C_SETAUTH_CMD, 282f1d2b4d3SLarry Finger H2C_SETKEY_CMD, /*20*/ 283f1d2b4d3SLarry Finger H2C_SETSTAKEY_CMD, 284f1d2b4d3SLarry Finger H2C_SETASSOCSTA_CMD, 285f1d2b4d3SLarry Finger H2C_DELASSOCSTA_CMD, 286f1d2b4d3SLarry Finger H2C_SETSTAPWRSTATE_CMD, 287f1d2b4d3SLarry Finger H2C_SETBASICRATE_CMD, /*25*/ 288f1d2b4d3SLarry Finger H2C_GETBASICRATE_CMD, 289f1d2b4d3SLarry Finger H2C_SETDATARATE_CMD, 290f1d2b4d3SLarry Finger H2C_GETDATARATE_CMD, 291f1d2b4d3SLarry Finger H2C_SETPHYINFO_CMD, 292f1d2b4d3SLarry Finger H2C_GETPHYINFO_CMD, /*30*/ 293f1d2b4d3SLarry Finger H2C_SETPHY_CMD, 294f1d2b4d3SLarry Finger H2C_GETPHY_CMD, 295f1d2b4d3SLarry Finger H2C_READRSSI_CMD, 296f1d2b4d3SLarry Finger H2C_READGAIN_CMD, 297f1d2b4d3SLarry Finger H2C_SETATIM_CMD, /*35*/ 298f1d2b4d3SLarry Finger H2C_SETPWRMODE_CMD, 299f1d2b4d3SLarry Finger H2C_JOINBSSRPT_CMD, 300f1d2b4d3SLarry Finger H2C_SETRATABLE_CMD, 301f1d2b4d3SLarry Finger H2C_GETRATABLE_CMD, 302f1d2b4d3SLarry Finger H2C_GETCCXREPORT_CMD, /*40*/ 303f1d2b4d3SLarry Finger H2C_GETDTMREPORT_CMD, 304f1d2b4d3SLarry Finger H2C_GETTXRATESTATICS_CMD, 305f1d2b4d3SLarry Finger H2C_SETUSBSUSPEND_CMD, 306f1d2b4d3SLarry Finger H2C_SETH2CLBK_CMD, 307f1d2b4d3SLarry Finger H2C_TMP1, /*45*/ 308f1d2b4d3SLarry Finger H2C_WOWLAN_UPDATE_GTK_CMD, 309f1d2b4d3SLarry Finger H2C_WOWLAN_FW_OFFLOAD, 310f1d2b4d3SLarry Finger H2C_TMP2, 311f1d2b4d3SLarry Finger H2C_TMP3, 312f1d2b4d3SLarry Finger H2C_WOWLAN_UPDATE_IV_CMD, /*50*/ 313f1d2b4d3SLarry Finger H2C_TMP4, 314f1d2b4d3SLarry Finger }; 315f1d2b4d3SLarry Finger 316f1d2b4d3SLarry Finger /* The following macros are used for FW 317f1d2b4d3SLarry Finger * CMD map and parameter updated. */ 318*2a83ad1fSLarry Finger #define FW_CMD_IO_CLR(rtlpriv, _bit) \ 319f1d2b4d3SLarry Finger do { \ 320f1d2b4d3SLarry Finger udelay(1000); \ 321*2a83ad1fSLarry Finger rtlpriv->rtlhal.fwcmd_iomap &= (~_bit); \ 322f1d2b4d3SLarry Finger } while (0) 323f1d2b4d3SLarry Finger 324f1d2b4d3SLarry Finger #define FW_CMD_IO_UPDATE(rtlpriv, _val) \ 325f1d2b4d3SLarry Finger rtlpriv->rtlhal.fwcmd_iomap = _val; 326f1d2b4d3SLarry Finger 327f1d2b4d3SLarry Finger #define FW_CMD_IO_SET(rtlpriv, _val) \ 328f1d2b4d3SLarry Finger do { \ 329f1d2b4d3SLarry Finger rtl_write_word(rtlpriv, LBUS_MON_ADDR, (u16)_val); \ 330f1d2b4d3SLarry Finger FW_CMD_IO_UPDATE(rtlpriv, _val); \ 331f1d2b4d3SLarry Finger } while (0) 332f1d2b4d3SLarry Finger 333f1d2b4d3SLarry Finger #define FW_CMD_PARA_SET(rtlpriv, _val) \ 334f1d2b4d3SLarry Finger do { \ 335f1d2b4d3SLarry Finger rtl_write_dword(rtlpriv, LBUS_ADDR_MASK, _val); \ 336f1d2b4d3SLarry Finger rtlpriv->rtlhal.fwcmd_ioparam = _val; \ 337f1d2b4d3SLarry Finger } while (0) 338f1d2b4d3SLarry Finger 339f1d2b4d3SLarry Finger #define FW_CMD_IO_QUERY(rtlpriv) \ 340f1d2b4d3SLarry Finger (u16)(rtlpriv->rtlhal.fwcmd_iomap) 341f1d2b4d3SLarry Finger #define FW_CMD_IO_PARA_QUERY(rtlpriv) \ 342f1d2b4d3SLarry Finger ((u32)(rtlpriv->rtlhal.fwcmd_ioparam)) 343f1d2b4d3SLarry Finger 344f1d2b4d3SLarry Finger int rtl92s_download_fw(struct ieee80211_hw *hw); 345f1d2b4d3SLarry Finger void rtl92s_set_fw_pwrmode_cmd(struct ieee80211_hw *hw, u8 mode); 346f1d2b4d3SLarry Finger void rtl92s_set_fw_joinbss_report_cmd(struct ieee80211_hw *hw, 347f1d2b4d3SLarry Finger u8 mstatus, u8 ps_qosinfo); 348f1d2b4d3SLarry Finger 349f1d2b4d3SLarry Finger #endif 350f1d2b4d3SLarry Finger 351