16f3fcdc8SLarry Finger /* SPDX-License-Identifier: GPL-2.0 */
26f3fcdc8SLarry Finger /* Copyright(c) 2009-2012 Realtek Corporation.*/
36f3fcdc8SLarry Finger
4f1d2b4d3SLarry Finger #ifndef __REALTEK_92S_DEF_H__
5f1d2b4d3SLarry Finger #define __REALTEK_92S_DEF_H__
6f1d2b4d3SLarry Finger
7f1d2b4d3SLarry Finger #define RX_MPDU_QUEUE 0
8f1d2b4d3SLarry Finger #define RX_CMD_QUEUE 1
9f1d2b4d3SLarry Finger
10f1d2b4d3SLarry Finger #define SHORT_SLOT_TIME 9
11f1d2b4d3SLarry Finger #define NON_SHORT_SLOT_TIME 20
12f1d2b4d3SLarry Finger
13f1d2b4d3SLarry Finger /* Queue Select Value in TxDesc */
14f1d2b4d3SLarry Finger #define QSLT_BK 0x2
15f1d2b4d3SLarry Finger #define QSLT_BE 0x0
16f1d2b4d3SLarry Finger #define QSLT_VI 0x5
17f1d2b4d3SLarry Finger #define QSLT_VO 0x6
18f1d2b4d3SLarry Finger #define QSLT_BEACON 0x10
19f1d2b4d3SLarry Finger #define QSLT_HIGH 0x11
20f1d2b4d3SLarry Finger #define QSLT_MGNT 0x12
21f1d2b4d3SLarry Finger #define QSLT_CMD 0x13
22f1d2b4d3SLarry Finger
23f1d2b4d3SLarry Finger /* Tx Desc */
24f1d2b4d3SLarry Finger #define TX_DESC_SIZE_RTL8192S (16 * 4)
25f1d2b4d3SLarry Finger #define TX_CMDDESC_SIZE_RTL8192S (16 * 4)
26f1d2b4d3SLarry Finger
27f1d2b4d3SLarry Finger /* macros to read/write various fields in RX or TX descriptors */
28f1d2b4d3SLarry Finger
29f1d2b4d3SLarry Finger /* Dword 0 */
set_tx_desc_pkt_size(__le32 * __pdesc,u32 __val)30*1dce7eb3SLarry Finger static inline void set_tx_desc_pkt_size(__le32 *__pdesc, u32 __val)
3106aae1b0SLarry Finger {
32*1dce7eb3SLarry Finger le32p_replace_bits(__pdesc, __val, GENMASK(15, 0));
3306aae1b0SLarry Finger }
34f1d2b4d3SLarry Finger
set_tx_desc_offset(__le32 * __pdesc,u32 __val)35*1dce7eb3SLarry Finger static inline void set_tx_desc_offset(__le32 *__pdesc, u32 __val)
3606aae1b0SLarry Finger {
37*1dce7eb3SLarry Finger le32p_replace_bits(__pdesc, __val, GENMASK(23, 16));
3806aae1b0SLarry Finger }
3906aae1b0SLarry Finger
set_tx_desc_last_seg(__le32 * __pdesc,u32 __val)40*1dce7eb3SLarry Finger static inline void set_tx_desc_last_seg(__le32 *__pdesc, u32 __val)
4106aae1b0SLarry Finger {
42*1dce7eb3SLarry Finger le32p_replace_bits(__pdesc, __val, BIT(26));
4306aae1b0SLarry Finger }
4406aae1b0SLarry Finger
set_tx_desc_first_seg(__le32 * __pdesc,u32 __val)45*1dce7eb3SLarry Finger static inline void set_tx_desc_first_seg(__le32 *__pdesc, u32 __val)
4606aae1b0SLarry Finger {
47*1dce7eb3SLarry Finger le32p_replace_bits(__pdesc, __val, BIT(27));
4806aae1b0SLarry Finger }
4906aae1b0SLarry Finger
set_tx_desc_linip(__le32 * __pdesc,u32 __val)50*1dce7eb3SLarry Finger static inline void set_tx_desc_linip(__le32 *__pdesc, u32 __val)
5106aae1b0SLarry Finger {
52*1dce7eb3SLarry Finger le32p_replace_bits(__pdesc, __val, BIT(28));
5306aae1b0SLarry Finger }
5406aae1b0SLarry Finger
set_tx_desc_own(__le32 * __pdesc,u32 __val)55*1dce7eb3SLarry Finger static inline void set_tx_desc_own(__le32 *__pdesc, u32 __val)
5606aae1b0SLarry Finger {
57*1dce7eb3SLarry Finger le32p_replace_bits(__pdesc, __val, BIT(31));
5806aae1b0SLarry Finger }
5906aae1b0SLarry Finger
get_tx_desc_own(__le32 * __pdesc)60*1dce7eb3SLarry Finger static inline u32 get_tx_desc_own(__le32 *__pdesc)
6106aae1b0SLarry Finger {
62*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc), BIT(31));
6306aae1b0SLarry Finger }
64f1d2b4d3SLarry Finger
65f1d2b4d3SLarry Finger /* Dword 1 */
set_tx_desc_macid(__le32 * __pdesc,u32 __val)66*1dce7eb3SLarry Finger static inline void set_tx_desc_macid(__le32 *__pdesc, u32 __val)
6706aae1b0SLarry Finger {
68*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 1), __val, GENMASK(4, 0));
6906aae1b0SLarry Finger }
7006aae1b0SLarry Finger
set_tx_desc_queue_sel(__le32 * __pdesc,u32 __val)71*1dce7eb3SLarry Finger static inline void set_tx_desc_queue_sel(__le32 *__pdesc, u32 __val)
7206aae1b0SLarry Finger {
73*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 1), __val, GENMASK(12, 8));
7406aae1b0SLarry Finger }
7506aae1b0SLarry Finger
set_tx_desc_non_qos(__le32 * __pdesc,u32 __val)76*1dce7eb3SLarry Finger static inline void set_tx_desc_non_qos(__le32 *__pdesc, u32 __val)
7706aae1b0SLarry Finger {
78*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 1), __val, BIT(16));
7906aae1b0SLarry Finger }
8006aae1b0SLarry Finger
set_tx_desc_sec_type(__le32 * __pdesc,u32 __val)81*1dce7eb3SLarry Finger static inline void set_tx_desc_sec_type(__le32 *__pdesc, u32 __val)
8206aae1b0SLarry Finger {
83*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 1), __val, GENMASK(23, 22));
8406aae1b0SLarry Finger }
85f1d2b4d3SLarry Finger
86f1d2b4d3SLarry Finger /* Dword 2 */
set_tx_desc_rsvd_macid(__le32 * __pdesc,u32 __val)87*1dce7eb3SLarry Finger static inline void set_tx_desc_rsvd_macid(__le32 *__pdesc, u32 __val)
8806aae1b0SLarry Finger {
89*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 2), __val, GENMASK(28, 24));
9006aae1b0SLarry Finger }
9106aae1b0SLarry Finger
set_tx_desc_agg_enable(__le32 * __pdesc,u32 __val)92*1dce7eb3SLarry Finger static inline void set_tx_desc_agg_enable(__le32 *__pdesc, u32 __val)
9306aae1b0SLarry Finger {
94*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 2), __val, BIT(29));
9506aae1b0SLarry Finger }
96f1d2b4d3SLarry Finger
97f1d2b4d3SLarry Finger /* Dword 3 */
set_tx_desc_seq(__le32 * __pdesc,u32 __val)98*1dce7eb3SLarry Finger static inline void set_tx_desc_seq(__le32 *__pdesc, u32 __val)
9906aae1b0SLarry Finger {
100*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 3), __val, GENMASK(27, 16));
10106aae1b0SLarry Finger }
102f1d2b4d3SLarry Finger
103f1d2b4d3SLarry Finger /* Dword 4 */
set_tx_desc_rts_rate(__le32 * __pdesc,u32 __val)104*1dce7eb3SLarry Finger static inline void set_tx_desc_rts_rate(__le32 *__pdesc, u32 __val)
10506aae1b0SLarry Finger {
106*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 4), __val, GENMASK(5, 0));
10706aae1b0SLarry Finger }
10806aae1b0SLarry Finger
set_tx_desc_cts_enable(__le32 * __pdesc,u32 __val)109*1dce7eb3SLarry Finger static inline void set_tx_desc_cts_enable(__le32 *__pdesc, u32 __val)
11006aae1b0SLarry Finger {
111*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 4), __val, BIT(11));
11206aae1b0SLarry Finger }
11306aae1b0SLarry Finger
set_tx_desc_rts_enable(__le32 * __pdesc,u32 __val)114*1dce7eb3SLarry Finger static inline void set_tx_desc_rts_enable(__le32 *__pdesc, u32 __val)
11506aae1b0SLarry Finger {
116*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 4), __val, BIT(12));
11706aae1b0SLarry Finger }
11806aae1b0SLarry Finger
set_tx_desc_ra_brsr_id(__le32 * __pdesc,u32 __val)119*1dce7eb3SLarry Finger static inline void set_tx_desc_ra_brsr_id(__le32 *__pdesc, u32 __val)
12006aae1b0SLarry Finger {
121*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 4), __val, GENMASK(15, 13));
12206aae1b0SLarry Finger }
12306aae1b0SLarry Finger
set_tx_desc_txht(__le32 * __pdesc,u32 __val)124*1dce7eb3SLarry Finger static inline void set_tx_desc_txht(__le32 *__pdesc, u32 __val)
12506aae1b0SLarry Finger {
126*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 4), __val, BIT(16));
12706aae1b0SLarry Finger }
12806aae1b0SLarry Finger
set_tx_desc_tx_short(__le32 * __pdesc,u32 __val)129*1dce7eb3SLarry Finger static inline void set_tx_desc_tx_short(__le32 *__pdesc, u32 __val)
13006aae1b0SLarry Finger {
131*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 4), __val, BIT(17));
13206aae1b0SLarry Finger }
13306aae1b0SLarry Finger
set_tx_desc_tx_bandwidth(__le32 * __pdesc,u32 __val)134*1dce7eb3SLarry Finger static inline void set_tx_desc_tx_bandwidth(__le32 *__pdesc, u32 __val)
13506aae1b0SLarry Finger {
136*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 4), __val, BIT(18));
13706aae1b0SLarry Finger }
13806aae1b0SLarry Finger
set_tx_desc_tx_sub_carrier(__le32 * __pdesc,u32 __val)139*1dce7eb3SLarry Finger static inline void set_tx_desc_tx_sub_carrier(__le32 *__pdesc, u32 __val)
14006aae1b0SLarry Finger {
141*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 4), __val, GENMASK(20, 19));
14206aae1b0SLarry Finger }
14306aae1b0SLarry Finger
set_tx_desc_rts_short(__le32 * __pdesc,u32 __val)144*1dce7eb3SLarry Finger static inline void set_tx_desc_rts_short(__le32 *__pdesc, u32 __val)
14506aae1b0SLarry Finger {
146*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 4), __val, BIT(25));
14706aae1b0SLarry Finger }
14806aae1b0SLarry Finger
set_tx_desc_rts_bandwidth(__le32 * __pdesc,u32 __val)149*1dce7eb3SLarry Finger static inline void set_tx_desc_rts_bandwidth(__le32 *__pdesc, u32 __val)
15006aae1b0SLarry Finger {
151*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 4), __val, BIT(26));
15206aae1b0SLarry Finger }
15306aae1b0SLarry Finger
set_tx_desc_rts_sub_carrier(__le32 * __pdesc,u32 __val)154*1dce7eb3SLarry Finger static inline void set_tx_desc_rts_sub_carrier(__le32 *__pdesc, u32 __val)
15506aae1b0SLarry Finger {
156*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 4), __val, GENMASK(28, 27));
15706aae1b0SLarry Finger }
15806aae1b0SLarry Finger
set_tx_desc_rts_stbc(__le32 * __pdesc,u32 __val)159*1dce7eb3SLarry Finger static inline void set_tx_desc_rts_stbc(__le32 *__pdesc, u32 __val)
16006aae1b0SLarry Finger {
161*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 4), __val, GENMASK(30, 29));
16206aae1b0SLarry Finger }
16306aae1b0SLarry Finger
set_tx_desc_user_rate(__le32 * __pdesc,u32 __val)164*1dce7eb3SLarry Finger static inline void set_tx_desc_user_rate(__le32 *__pdesc, u32 __val)
16506aae1b0SLarry Finger {
166*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 4), __val, BIT(31));
16706aae1b0SLarry Finger }
168f1d2b4d3SLarry Finger
169f1d2b4d3SLarry Finger /* Dword 5 */
set_tx_desc_packet_id(__le32 * __pdesc,u32 __val)170*1dce7eb3SLarry Finger static inline void set_tx_desc_packet_id(__le32 *__pdesc, u32 __val)
17106aae1b0SLarry Finger {
172*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 5), __val, GENMASK(8, 0));
17306aae1b0SLarry Finger }
17406aae1b0SLarry Finger
set_tx_desc_tx_rate(__le32 * __pdesc,u32 __val)175*1dce7eb3SLarry Finger static inline void set_tx_desc_tx_rate(__le32 *__pdesc, u32 __val)
17606aae1b0SLarry Finger {
177*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 5), __val, GENMASK(14, 9));
17806aae1b0SLarry Finger }
17906aae1b0SLarry Finger
set_tx_desc_data_rate_fb_limit(__le32 * __pdesc,u32 __val)180*1dce7eb3SLarry Finger static inline void set_tx_desc_data_rate_fb_limit(__le32 *__pdesc, u32 __val)
18106aae1b0SLarry Finger {
182*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 5), __val, GENMASK(20, 16));
18306aae1b0SLarry Finger }
184f1d2b4d3SLarry Finger
185f1d2b4d3SLarry Finger /* Dword 7 */
set_tx_desc_tx_buffer_size(__le32 * __pdesc,u32 __val)186*1dce7eb3SLarry Finger static inline void set_tx_desc_tx_buffer_size(__le32 *__pdesc, u32 __val)
18706aae1b0SLarry Finger {
188*1dce7eb3SLarry Finger le32p_replace_bits((__pdesc + 7), __val, GENMASK(15, 0));
18906aae1b0SLarry Finger }
190f1d2b4d3SLarry Finger
191f1d2b4d3SLarry Finger /* Dword 8 */
set_tx_desc_tx_buffer_address(__le32 * __pdesc,u32 __val)192*1dce7eb3SLarry Finger static inline void set_tx_desc_tx_buffer_address(__le32 *__pdesc, u32 __val)
19306aae1b0SLarry Finger {
194*1dce7eb3SLarry Finger *(__pdesc + 8) = cpu_to_le32(__val);
19506aae1b0SLarry Finger }
19606aae1b0SLarry Finger
get_tx_desc_tx_buffer_address(__le32 * __pdesc)197*1dce7eb3SLarry Finger static inline u32 get_tx_desc_tx_buffer_address(__le32 *__pdesc)
19806aae1b0SLarry Finger {
199*1dce7eb3SLarry Finger return le32_to_cpu(*((__pdesc + 8)));
20006aae1b0SLarry Finger }
201f1d2b4d3SLarry Finger
202f1d2b4d3SLarry Finger /* Dword 9 */
set_tx_desc_next_desc_address(__le32 * __pdesc,u32 __val)203*1dce7eb3SLarry Finger static inline void set_tx_desc_next_desc_address(__le32 *__pdesc, u32 __val)
20406aae1b0SLarry Finger {
205*1dce7eb3SLarry Finger *(__pdesc + 9) = cpu_to_le32(__val);
20606aae1b0SLarry Finger }
207f1d2b4d3SLarry Finger
208f1d2b4d3SLarry Finger /* Because the PCI Tx descriptors are chaied at the
209f1d2b4d3SLarry Finger * initialization and all the NextDescAddresses in
210f1d2b4d3SLarry Finger * these descriptors cannot not be cleared (,or
211f1d2b4d3SLarry Finger * driver/HW cannot find the next descriptor), the
212f1d2b4d3SLarry Finger * offset 36 (NextDescAddresses) is reserved when
213f1d2b4d3SLarry Finger * the desc is cleared. */
214f1d2b4d3SLarry Finger #define TX_DESC_NEXT_DESC_OFFSET 36
215f1d2b4d3SLarry Finger #define CLEAR_PCI_TX_DESC_CONTENT(__pdesc, _size) \
216f1d2b4d3SLarry Finger memset(__pdesc, 0, min_t(size_t, _size, TX_DESC_NEXT_DESC_OFFSET))
217f1d2b4d3SLarry Finger
218f1d2b4d3SLarry Finger /* Rx Desc */
219f1d2b4d3SLarry Finger #define RX_STATUS_DESC_SIZE 24
220f1d2b4d3SLarry Finger #define RX_DRV_INFO_SIZE_UNIT 8
221f1d2b4d3SLarry Finger
222f1d2b4d3SLarry Finger /* DWORD 0 */
set_rx_status_desc_pkt_len(__le32 * __pdesc,u32 __val)223*1dce7eb3SLarry Finger static inline void set_rx_status_desc_pkt_len(__le32 *__pdesc, u32 __val)
22406aae1b0SLarry Finger {
225*1dce7eb3SLarry Finger le32p_replace_bits(__pdesc, __val, GENMASK(13, 0));
22606aae1b0SLarry Finger }
227f1d2b4d3SLarry Finger
set_rx_status_desc_eor(__le32 * __pdesc,u32 __val)228*1dce7eb3SLarry Finger static inline void set_rx_status_desc_eor(__le32 *__pdesc, u32 __val)
22906aae1b0SLarry Finger {
230*1dce7eb3SLarry Finger le32p_replace_bits(__pdesc, __val, BIT(30));
23106aae1b0SLarry Finger }
23206aae1b0SLarry Finger
set_rx_status_desc_own(__le32 * __pdesc,u32 __val)233*1dce7eb3SLarry Finger static inline void set_rx_status_desc_own(__le32 *__pdesc, u32 __val)
23406aae1b0SLarry Finger {
235*1dce7eb3SLarry Finger le32p_replace_bits(__pdesc, __val, BIT(31));
23606aae1b0SLarry Finger }
23706aae1b0SLarry Finger
get_rx_status_desc_pkt_len(__le32 * __pdesc)238*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_pkt_len(__le32 *__pdesc)
23906aae1b0SLarry Finger {
240*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc), GENMASK(13, 0));
24106aae1b0SLarry Finger }
24206aae1b0SLarry Finger
get_rx_status_desc_crc32(__le32 * __pdesc)243*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_crc32(__le32 *__pdesc)
24406aae1b0SLarry Finger {
245*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc), BIT(14));
24606aae1b0SLarry Finger }
24706aae1b0SLarry Finger
get_rx_status_desc_icv(__le32 * __pdesc)248*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_icv(__le32 *__pdesc)
24906aae1b0SLarry Finger {
250*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc), BIT(15));
25106aae1b0SLarry Finger }
25206aae1b0SLarry Finger
get_rx_status_desc_drvinfo_size(__le32 * __pdesc)253*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_drvinfo_size(__le32 *__pdesc)
25406aae1b0SLarry Finger {
255*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc), GENMASK(19, 16));
25606aae1b0SLarry Finger }
25706aae1b0SLarry Finger
get_rx_status_desc_shift(__le32 * __pdesc)258*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_shift(__le32 *__pdesc)
25906aae1b0SLarry Finger {
260*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc), GENMASK(25, 24));
26106aae1b0SLarry Finger }
26206aae1b0SLarry Finger
get_rx_status_desc_phy_status(__le32 * __pdesc)263*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_phy_status(__le32 *__pdesc)
26406aae1b0SLarry Finger {
265*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc), BIT(26));
26606aae1b0SLarry Finger }
26706aae1b0SLarry Finger
get_rx_status_desc_swdec(__le32 * __pdesc)268*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_swdec(__le32 *__pdesc)
26906aae1b0SLarry Finger {
270*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc), BIT(27));
27106aae1b0SLarry Finger }
27206aae1b0SLarry Finger
get_rx_status_desc_own(__le32 * __pdesc)273*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_own(__le32 *__pdesc)
27406aae1b0SLarry Finger {
275*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc), BIT(31));
27606aae1b0SLarry Finger }
277f1d2b4d3SLarry Finger
278f1d2b4d3SLarry Finger /* DWORD 1 */
get_rx_status_desc_paggr(__le32 * __pdesc)279*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_paggr(__le32 *__pdesc)
28006aae1b0SLarry Finger {
281*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc + 1), BIT(14));
28206aae1b0SLarry Finger }
28306aae1b0SLarry Finger
get_rx_status_desc_faggr(__le32 * __pdesc)284*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_faggr(__le32 *__pdesc)
28506aae1b0SLarry Finger {
286*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc + 1), BIT(15));
28706aae1b0SLarry Finger }
288f1d2b4d3SLarry Finger
289f1d2b4d3SLarry Finger /* DWORD 3 */
get_rx_status_desc_rx_mcs(__le32 * __pdesc)290*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_rx_mcs(__le32 *__pdesc)
29106aae1b0SLarry Finger {
292*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc + 3), GENMASK(5, 0));
29306aae1b0SLarry Finger }
29406aae1b0SLarry Finger
get_rx_status_desc_rx_ht(__le32 * __pdesc)295*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_rx_ht(__le32 *__pdesc)
29606aae1b0SLarry Finger {
297*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc + 3), BIT(6));
29806aae1b0SLarry Finger }
29906aae1b0SLarry Finger
get_rx_status_desc_splcp(__le32 * __pdesc)300*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_splcp(__le32 *__pdesc)
30106aae1b0SLarry Finger {
302*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc + 3), BIT(8));
30306aae1b0SLarry Finger }
30406aae1b0SLarry Finger
get_rx_status_desc_bw(__le32 * __pdesc)305*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_bw(__le32 *__pdesc)
30606aae1b0SLarry Finger {
307*1dce7eb3SLarry Finger return le32_get_bits(*(__pdesc + 3), BIT(9));
30806aae1b0SLarry Finger }
309f1d2b4d3SLarry Finger
310f1d2b4d3SLarry Finger /* DWORD 5 */
get_rx_status_desc_tsfl(__le32 * __pdesc)311*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_tsfl(__le32 *__pdesc)
31206aae1b0SLarry Finger {
313*1dce7eb3SLarry Finger return le32_to_cpu(*((__pdesc + 5)));
31406aae1b0SLarry Finger }
315f1d2b4d3SLarry Finger
316f1d2b4d3SLarry Finger /* DWORD 6 */
set_rx_status__desc_buff_addr(__le32 * __pdesc,u32 __val)317*1dce7eb3SLarry Finger static inline void set_rx_status__desc_buff_addr(__le32 *__pdesc, u32 __val)
31806aae1b0SLarry Finger {
319*1dce7eb3SLarry Finger *(__pdesc + 6) = cpu_to_le32(__val);
32006aae1b0SLarry Finger }
32106aae1b0SLarry Finger
get_rx_status_desc_buff_addr(__le32 * __pdesc)322*1dce7eb3SLarry Finger static inline u32 get_rx_status_desc_buff_addr(__le32 *__pdesc)
32306aae1b0SLarry Finger {
324*1dce7eb3SLarry Finger return le32_to_cpu(*(__pdesc + 6));
32506aae1b0SLarry Finger }
326f1d2b4d3SLarry Finger
327f1d2b4d3SLarry Finger #define SE_RX_HAL_IS_CCK_RATE(_pdesc)\
32806aae1b0SLarry Finger (get_rx_status_desc_rx_mcs(_pdesc) == DESC_RATE1M || \
32906aae1b0SLarry Finger get_rx_status_desc_rx_mcs(_pdesc) == DESC_RATE2M || \
33006aae1b0SLarry Finger get_rx_status_desc_rx_mcs(_pdesc) == DESC_RATE5_5M ||\
33106aae1b0SLarry Finger get_rx_status_desc_rx_mcs(_pdesc) == DESC_RATE11M)
332f1d2b4d3SLarry Finger
333f1d2b4d3SLarry Finger enum rf_optype {
334f1d2b4d3SLarry Finger RF_OP_BY_SW_3WIRE = 0,
335f1d2b4d3SLarry Finger RF_OP_BY_FW,
336f1d2b4d3SLarry Finger RF_OP_MAX
337f1d2b4d3SLarry Finger };
338f1d2b4d3SLarry Finger
339f1d2b4d3SLarry Finger enum ic_inferiority {
340f1d2b4d3SLarry Finger IC_INFERIORITY_A = 0,
341f1d2b4d3SLarry Finger IC_INFERIORITY_B = 1,
342f1d2b4d3SLarry Finger };
343f1d2b4d3SLarry Finger
344f1d2b4d3SLarry Finger enum fwcmd_iotype {
345f1d2b4d3SLarry Finger /* For DIG DM */
346f1d2b4d3SLarry Finger FW_CMD_DIG_ENABLE = 0,
347f1d2b4d3SLarry Finger FW_CMD_DIG_DISABLE = 1,
348f1d2b4d3SLarry Finger FW_CMD_DIG_HALT = 2,
349f1d2b4d3SLarry Finger FW_CMD_DIG_RESUME = 3,
350f1d2b4d3SLarry Finger /* For High Power DM */
351f1d2b4d3SLarry Finger FW_CMD_HIGH_PWR_ENABLE = 4,
352f1d2b4d3SLarry Finger FW_CMD_HIGH_PWR_DISABLE = 5,
353f1d2b4d3SLarry Finger /* For Rate adaptive DM */
354f1d2b4d3SLarry Finger FW_CMD_RA_RESET = 6,
355f1d2b4d3SLarry Finger FW_CMD_RA_ACTIVE = 7,
356f1d2b4d3SLarry Finger FW_CMD_RA_REFRESH_N = 8,
357f1d2b4d3SLarry Finger FW_CMD_RA_REFRESH_BG = 9,
358f1d2b4d3SLarry Finger FW_CMD_RA_INIT = 10,
359f1d2b4d3SLarry Finger /* For FW supported IQK */
360f1d2b4d3SLarry Finger FW_CMD_IQK_INIT = 11,
361f1d2b4d3SLarry Finger /* Tx power tracking switch,
362f1d2b4d3SLarry Finger * MP driver only */
363f1d2b4d3SLarry Finger FW_CMD_TXPWR_TRACK_ENABLE = 12,
364f1d2b4d3SLarry Finger /* Tx power tracking switch,
365f1d2b4d3SLarry Finger * MP driver only */
366f1d2b4d3SLarry Finger FW_CMD_TXPWR_TRACK_DISABLE = 13,
367f1d2b4d3SLarry Finger /* Tx power tracking with thermal
368f1d2b4d3SLarry Finger * indication, for Normal driver */
369f1d2b4d3SLarry Finger FW_CMD_TXPWR_TRACK_THERMAL = 14,
370f1d2b4d3SLarry Finger FW_CMD_PAUSE_DM_BY_SCAN = 15,
371f1d2b4d3SLarry Finger FW_CMD_RESUME_DM_BY_SCAN = 16,
372f1d2b4d3SLarry Finger FW_CMD_RA_REFRESH_N_COMB = 17,
373f1d2b4d3SLarry Finger FW_CMD_RA_REFRESH_BG_COMB = 18,
374f1d2b4d3SLarry Finger FW_CMD_ANTENNA_SW_ENABLE = 19,
375f1d2b4d3SLarry Finger FW_CMD_ANTENNA_SW_DISABLE = 20,
376f1d2b4d3SLarry Finger /* Tx Status report for CCX from FW */
377f1d2b4d3SLarry Finger FW_CMD_TX_FEEDBACK_CCX_ENABLE = 21,
378f1d2b4d3SLarry Finger /* Indifate firmware that driver
379f1d2b4d3SLarry Finger * enters LPS, For PS-Poll issue */
380f1d2b4d3SLarry Finger FW_CMD_LPS_ENTER = 22,
381f1d2b4d3SLarry Finger /* Indicate firmware that driver
382f1d2b4d3SLarry Finger * leave LPS*/
383f1d2b4d3SLarry Finger FW_CMD_LPS_LEAVE = 23,
384f1d2b4d3SLarry Finger /* Set DIG mode to signal strength */
385f1d2b4d3SLarry Finger FW_CMD_DIG_MODE_SS = 24,
386f1d2b4d3SLarry Finger /* Set DIG mode to false alarm. */
387f1d2b4d3SLarry Finger FW_CMD_DIG_MODE_FA = 25,
388f1d2b4d3SLarry Finger FW_CMD_ADD_A2_ENTRY = 26,
389f1d2b4d3SLarry Finger FW_CMD_CTRL_DM_BY_DRIVER = 27,
390f1d2b4d3SLarry Finger FW_CMD_CTRL_DM_BY_DRIVER_NEW = 28,
391f1d2b4d3SLarry Finger FW_CMD_PAPE_CONTROL = 29,
392f1d2b4d3SLarry Finger FW_CMD_IQK_ENABLE = 30,
393f1d2b4d3SLarry Finger };
394f1d2b4d3SLarry Finger
395f1d2b4d3SLarry Finger /* Driver info contain PHY status
396f1d2b4d3SLarry Finger * and other variabel size info
397f1d2b4d3SLarry Finger * PHY Status content as below
398f1d2b4d3SLarry Finger */
399f1d2b4d3SLarry Finger struct rx_fwinfo {
400f1d2b4d3SLarry Finger /* DWORD 0 */
401f1d2b4d3SLarry Finger u8 gain_trsw[4];
402f1d2b4d3SLarry Finger /* DWORD 1 */
403f1d2b4d3SLarry Finger u8 pwdb_all;
404f1d2b4d3SLarry Finger u8 cfosho[4];
405f1d2b4d3SLarry Finger /* DWORD 2 */
406f1d2b4d3SLarry Finger u8 cfotail[4];
407f1d2b4d3SLarry Finger /* DWORD 3 */
408f1d2b4d3SLarry Finger s8 rxevm[2];
409f1d2b4d3SLarry Finger s8 rxsnr[4];
410f1d2b4d3SLarry Finger /* DWORD 4 */
411f1d2b4d3SLarry Finger u8 pdsnr[2];
412f1d2b4d3SLarry Finger /* DWORD 5 */
413f1d2b4d3SLarry Finger u8 csi_current[2];
414f1d2b4d3SLarry Finger u8 csi_target[2];
415f1d2b4d3SLarry Finger /* DWORD 6 */
416f1d2b4d3SLarry Finger u8 sigevm;
417f1d2b4d3SLarry Finger u8 max_ex_pwr;
418f1d2b4d3SLarry Finger u8 ex_intf_flag:1;
419f1d2b4d3SLarry Finger u8 sgi_en:1;
420f1d2b4d3SLarry Finger u8 rxsc:2;
421f1d2b4d3SLarry Finger u8 reserve:4;
422f1d2b4d3SLarry Finger };
423f1d2b4d3SLarry Finger
424f1d2b4d3SLarry Finger struct phy_sts_cck_8192s_t {
425f1d2b4d3SLarry Finger u8 adc_pwdb_x[4];
426f1d2b4d3SLarry Finger u8 sq_rpt;
427f1d2b4d3SLarry Finger u8 cck_agc_rpt;
428f1d2b4d3SLarry Finger };
429f1d2b4d3SLarry Finger
430f1d2b4d3SLarry Finger #endif
431f1d2b4d3SLarry Finger
432