xref: /openbmc/linux/drivers/net/wireless/realtek/rtlwifi/rtl8192de/hw.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
15bd4f692SLarry Finger // SPDX-License-Identifier: GPL-2.0
25bd4f692SLarry Finger /* Copyright(c) 2009-2012  Realtek Corporation.*/
3f1d2b4d3SLarry Finger 
4f1d2b4d3SLarry Finger #include "../wifi.h"
5f1d2b4d3SLarry Finger #include "../efuse.h"
6f1d2b4d3SLarry Finger #include "../base.h"
7f1d2b4d3SLarry Finger #include "../regd.h"
8f1d2b4d3SLarry Finger #include "../cam.h"
9f1d2b4d3SLarry Finger #include "../ps.h"
10f1d2b4d3SLarry Finger #include "../pci.h"
11f1d2b4d3SLarry Finger #include "reg.h"
12f1d2b4d3SLarry Finger #include "def.h"
13f1d2b4d3SLarry Finger #include "phy.h"
14f1d2b4d3SLarry Finger #include "dm.h"
15f1d2b4d3SLarry Finger #include "fw.h"
16f1d2b4d3SLarry Finger #include "led.h"
17f1d2b4d3SLarry Finger #include "sw.h"
18f1d2b4d3SLarry Finger #include "hw.h"
19f1d2b4d3SLarry Finger 
rtl92de_read_dword_dbi(struct ieee80211_hw * hw,u16 offset,u8 direct)20f1d2b4d3SLarry Finger u32 rtl92de_read_dword_dbi(struct ieee80211_hw *hw, u16 offset, u8 direct)
21f1d2b4d3SLarry Finger {
22f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
23f1d2b4d3SLarry Finger 	u32 value;
24f1d2b4d3SLarry Finger 
25f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_DBI_CTRL, (offset & 0xFFC));
26f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_DBI_FLAG, BIT(1) | direct);
27f1d2b4d3SLarry Finger 	udelay(10);
28f1d2b4d3SLarry Finger 	value = rtl_read_dword(rtlpriv, REG_DBI_RDATA);
29f1d2b4d3SLarry Finger 	return value;
30f1d2b4d3SLarry Finger }
31f1d2b4d3SLarry Finger 
rtl92de_write_dword_dbi(struct ieee80211_hw * hw,u16 offset,u32 value,u8 direct)32f1d2b4d3SLarry Finger void rtl92de_write_dword_dbi(struct ieee80211_hw *hw,
33f1d2b4d3SLarry Finger 			     u16 offset, u32 value, u8 direct)
34f1d2b4d3SLarry Finger {
35f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
36f1d2b4d3SLarry Finger 
37f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_DBI_CTRL, ((offset & 0xFFC) | 0xF000));
38f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_DBI_WDATA, value);
39f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_DBI_FLAG, BIT(0) | direct);
40f1d2b4d3SLarry Finger }
41f1d2b4d3SLarry Finger 
_rtl92de_set_bcn_ctrl_reg(struct ieee80211_hw * hw,u8 set_bits,u8 clear_bits)42f1d2b4d3SLarry Finger static void _rtl92de_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
43f1d2b4d3SLarry Finger 				      u8 set_bits, u8 clear_bits)
44f1d2b4d3SLarry Finger {
45f1d2b4d3SLarry Finger 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
46f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
47f1d2b4d3SLarry Finger 
48f1d2b4d3SLarry Finger 	rtlpci->reg_bcn_ctrl_val |= set_bits;
49f1d2b4d3SLarry Finger 	rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
50f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
51f1d2b4d3SLarry Finger }
52f1d2b4d3SLarry Finger 
_rtl92de_stop_tx_beacon(struct ieee80211_hw * hw)53f1d2b4d3SLarry Finger static void _rtl92de_stop_tx_beacon(struct ieee80211_hw *hw)
54f1d2b4d3SLarry Finger {
55f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
56f1d2b4d3SLarry Finger 	u8 tmp1byte;
57f1d2b4d3SLarry Finger 
58f1d2b4d3SLarry Finger 	tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
59f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
60f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
61f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
62f1d2b4d3SLarry Finger 	tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
63f1d2b4d3SLarry Finger 	tmp1byte &= ~(BIT(0));
64f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
65f1d2b4d3SLarry Finger }
66f1d2b4d3SLarry Finger 
_rtl92de_resume_tx_beacon(struct ieee80211_hw * hw)67f1d2b4d3SLarry Finger static void _rtl92de_resume_tx_beacon(struct ieee80211_hw *hw)
68f1d2b4d3SLarry Finger {
69f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
70f1d2b4d3SLarry Finger 	u8 tmp1byte;
71f1d2b4d3SLarry Finger 
72f1d2b4d3SLarry Finger 	tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
73f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
74f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0x0a);
75f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
76f1d2b4d3SLarry Finger 	tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
77f1d2b4d3SLarry Finger 	tmp1byte |= BIT(0);
78f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
79f1d2b4d3SLarry Finger }
80f1d2b4d3SLarry Finger 
_rtl92de_enable_bcn_sub_func(struct ieee80211_hw * hw)81f1d2b4d3SLarry Finger static void _rtl92de_enable_bcn_sub_func(struct ieee80211_hw *hw)
82f1d2b4d3SLarry Finger {
83f1d2b4d3SLarry Finger 	_rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(1));
84f1d2b4d3SLarry Finger }
85f1d2b4d3SLarry Finger 
_rtl92de_disable_bcn_sub_func(struct ieee80211_hw * hw)86f1d2b4d3SLarry Finger static void _rtl92de_disable_bcn_sub_func(struct ieee80211_hw *hw)
87f1d2b4d3SLarry Finger {
88f1d2b4d3SLarry Finger 	_rtl92de_set_bcn_ctrl_reg(hw, BIT(1), 0);
89f1d2b4d3SLarry Finger }
90f1d2b4d3SLarry Finger 
rtl92de_get_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)91f1d2b4d3SLarry Finger void rtl92de_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
92f1d2b4d3SLarry Finger {
93f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
94f1d2b4d3SLarry Finger 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
95f1d2b4d3SLarry Finger 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
96f1d2b4d3SLarry Finger 
97f1d2b4d3SLarry Finger 	switch (variable) {
98f1d2b4d3SLarry Finger 	case HW_VAR_RCR:
99f1d2b4d3SLarry Finger 		*((u32 *) (val)) = rtlpci->receive_config;
100f1d2b4d3SLarry Finger 		break;
101f1d2b4d3SLarry Finger 	case HW_VAR_RF_STATE:
102f1d2b4d3SLarry Finger 		*((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
103f1d2b4d3SLarry Finger 		break;
104f1d2b4d3SLarry Finger 	case HW_VAR_FWLPS_RF_ON:{
105b83faedaSLarry Finger 		enum rf_pwrstate rfstate;
106f1d2b4d3SLarry Finger 		u32 val_rcr;
107f1d2b4d3SLarry Finger 
108f1d2b4d3SLarry Finger 		rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
109b83faedaSLarry Finger 					      (u8 *)(&rfstate));
110b83faedaSLarry Finger 		if (rfstate == ERFOFF) {
111f1d2b4d3SLarry Finger 			*((bool *) (val)) = true;
112f1d2b4d3SLarry Finger 		} else {
113f1d2b4d3SLarry Finger 			val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
114f1d2b4d3SLarry Finger 			val_rcr &= 0x00070000;
115f1d2b4d3SLarry Finger 			if (val_rcr)
116f1d2b4d3SLarry Finger 				*((bool *) (val)) = false;
117f1d2b4d3SLarry Finger 			else
118f1d2b4d3SLarry Finger 				*((bool *) (val)) = true;
119f1d2b4d3SLarry Finger 		}
120f1d2b4d3SLarry Finger 		break;
121f1d2b4d3SLarry Finger 	}
122f1d2b4d3SLarry Finger 	case HW_VAR_FW_PSMODE_STATUS:
123f1d2b4d3SLarry Finger 		*((bool *) (val)) = ppsc->fw_current_inpsmode;
124f1d2b4d3SLarry Finger 		break;
125f1d2b4d3SLarry Finger 	case HW_VAR_CORRECT_TSF:{
126f1d2b4d3SLarry Finger 		u64 tsf;
127f1d2b4d3SLarry Finger 		u32 *ptsf_low = (u32 *)&tsf;
128f1d2b4d3SLarry Finger 		u32 *ptsf_high = ((u32 *)&tsf) + 1;
129f1d2b4d3SLarry Finger 
130f1d2b4d3SLarry Finger 		*ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
131f1d2b4d3SLarry Finger 		*ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
132f1d2b4d3SLarry Finger 		*((u64 *) (val)) = tsf;
133f1d2b4d3SLarry Finger 		break;
134f1d2b4d3SLarry Finger 	}
135f1d2b4d3SLarry Finger 	case HW_VAR_INT_MIGRATION:
136f1d2b4d3SLarry Finger 		*((bool *)(val)) = rtlpriv->dm.interrupt_migration;
137f1d2b4d3SLarry Finger 		break;
138f1d2b4d3SLarry Finger 	case HW_VAR_INT_AC:
139f1d2b4d3SLarry Finger 		*((bool *)(val)) = rtlpriv->dm.disable_tx_int;
140f1d2b4d3SLarry Finger 		break;
1411cc49a5bSLarry Finger 	case HAL_DEF_WOWLAN:
1421cc49a5bSLarry Finger 		break;
143f1d2b4d3SLarry Finger 	default:
144b8c79f45SLarry Finger 		pr_err("switch case %#x not processed\n", variable);
145f1d2b4d3SLarry Finger 		break;
146f1d2b4d3SLarry Finger 	}
147f1d2b4d3SLarry Finger }
148f1d2b4d3SLarry Finger 
rtl92de_set_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)149f1d2b4d3SLarry Finger void rtl92de_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
150f1d2b4d3SLarry Finger {
151f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
152f1d2b4d3SLarry Finger 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
153f1d2b4d3SLarry Finger 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
154f1d2b4d3SLarry Finger 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
155f1d2b4d3SLarry Finger 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
156f1d2b4d3SLarry Finger 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
157f1d2b4d3SLarry Finger 	u8 idx;
158f1d2b4d3SLarry Finger 
159f1d2b4d3SLarry Finger 	switch (variable) {
160f1d2b4d3SLarry Finger 	case HW_VAR_ETHER_ADDR:
161f1d2b4d3SLarry Finger 		for (idx = 0; idx < ETH_ALEN; idx++) {
162f1d2b4d3SLarry Finger 			rtl_write_byte(rtlpriv, (REG_MACID + idx),
163f1d2b4d3SLarry Finger 				       val[idx]);
164f1d2b4d3SLarry Finger 		}
165f1d2b4d3SLarry Finger 		break;
166f1d2b4d3SLarry Finger 	case HW_VAR_BASIC_RATE: {
167f1d2b4d3SLarry Finger 		u16 rate_cfg = ((u16 *) val)[0];
168f1d2b4d3SLarry Finger 		u8 rate_index = 0;
169f1d2b4d3SLarry Finger 
170f1d2b4d3SLarry Finger 		rate_cfg = rate_cfg & 0x15f;
171f1d2b4d3SLarry Finger 		if (mac->vendor == PEER_CISCO &&
172f1d2b4d3SLarry Finger 		    ((rate_cfg & 0x150) == 0))
173f1d2b4d3SLarry Finger 			rate_cfg |= 0x01;
174f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
175f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_RRSR + 1,
176f1d2b4d3SLarry Finger 			       (rate_cfg >> 8) & 0xff);
177f1d2b4d3SLarry Finger 		while (rate_cfg > 0x1) {
178f1d2b4d3SLarry Finger 			rate_cfg = (rate_cfg >> 1);
179f1d2b4d3SLarry Finger 			rate_index++;
180f1d2b4d3SLarry Finger 		}
181f1d2b4d3SLarry Finger 		if (rtlhal->fw_version > 0xe)
182f1d2b4d3SLarry Finger 			rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
183f1d2b4d3SLarry Finger 				       rate_index);
184f1d2b4d3SLarry Finger 		break;
185f1d2b4d3SLarry Finger 	}
186f1d2b4d3SLarry Finger 	case HW_VAR_BSSID:
187f1d2b4d3SLarry Finger 		for (idx = 0; idx < ETH_ALEN; idx++) {
188f1d2b4d3SLarry Finger 			rtl_write_byte(rtlpriv, (REG_BSSID + idx),
189f1d2b4d3SLarry Finger 				       val[idx]);
190f1d2b4d3SLarry Finger 		}
191f1d2b4d3SLarry Finger 		break;
192f1d2b4d3SLarry Finger 	case HW_VAR_SIFS:
193f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
194f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
195f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
196f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
197f1d2b4d3SLarry Finger 		if (!mac->ht_enable)
198f1d2b4d3SLarry Finger 			rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
199f1d2b4d3SLarry Finger 				       0x0e0e);
200f1d2b4d3SLarry Finger 		else
201f1d2b4d3SLarry Finger 			rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
202f1d2b4d3SLarry Finger 				       *((u16 *) val));
203f1d2b4d3SLarry Finger 		break;
204f1d2b4d3SLarry Finger 	case HW_VAR_SLOT_TIME: {
205f1d2b4d3SLarry Finger 		u8 e_aci;
206f1d2b4d3SLarry Finger 
2076bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
208f1d2b4d3SLarry Finger 			"HW_VAR_SLOT_TIME %x\n", val[0]);
209f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
210f1d2b4d3SLarry Finger 		for (e_aci = 0; e_aci < AC_MAX; e_aci++)
211f1d2b4d3SLarry Finger 			rtlpriv->cfg->ops->set_hw_reg(hw,
212f1d2b4d3SLarry Finger 						      HW_VAR_AC_PARAM,
213f1d2b4d3SLarry Finger 						      (&e_aci));
214f1d2b4d3SLarry Finger 		break;
215f1d2b4d3SLarry Finger 	}
216f1d2b4d3SLarry Finger 	case HW_VAR_ACK_PREAMBLE: {
217f1d2b4d3SLarry Finger 		u8 reg_tmp;
218f1d2b4d3SLarry Finger 		u8 short_preamble = (bool) (*val);
219f1d2b4d3SLarry Finger 
220f1d2b4d3SLarry Finger 		reg_tmp = (mac->cur_40_prime_sc) << 5;
221f1d2b4d3SLarry Finger 		if (short_preamble)
222f1d2b4d3SLarry Finger 			reg_tmp |= 0x80;
223f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
224f1d2b4d3SLarry Finger 		break;
225f1d2b4d3SLarry Finger 	}
226f1d2b4d3SLarry Finger 	case HW_VAR_AMPDU_MIN_SPACE: {
227f1d2b4d3SLarry Finger 		u8 min_spacing_to_set;
228f1d2b4d3SLarry Finger 		u8 sec_min_space;
229f1d2b4d3SLarry Finger 
230f1d2b4d3SLarry Finger 		min_spacing_to_set = *val;
231f1d2b4d3SLarry Finger 		if (min_spacing_to_set <= 7) {
232f1d2b4d3SLarry Finger 			sec_min_space = 0;
233f1d2b4d3SLarry Finger 			if (min_spacing_to_set < sec_min_space)
234f1d2b4d3SLarry Finger 				min_spacing_to_set = sec_min_space;
235f1d2b4d3SLarry Finger 			mac->min_space_cfg = ((mac->min_space_cfg & 0xf8) |
236f1d2b4d3SLarry Finger 					      min_spacing_to_set);
237f1d2b4d3SLarry Finger 			*val = min_spacing_to_set;
2386bf8bc19SLarry Finger 			rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
239f1d2b4d3SLarry Finger 				"Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
240f1d2b4d3SLarry Finger 				mac->min_space_cfg);
241f1d2b4d3SLarry Finger 			rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
242f1d2b4d3SLarry Finger 				       mac->min_space_cfg);
243f1d2b4d3SLarry Finger 		}
244f1d2b4d3SLarry Finger 		break;
245f1d2b4d3SLarry Finger 	}
246f1d2b4d3SLarry Finger 	case HW_VAR_SHORTGI_DENSITY: {
247f1d2b4d3SLarry Finger 		u8 density_to_set;
248f1d2b4d3SLarry Finger 
249f1d2b4d3SLarry Finger 		density_to_set = *val;
250f1d2b4d3SLarry Finger 		mac->min_space_cfg = rtlpriv->rtlhal.minspace_cfg;
251f1d2b4d3SLarry Finger 		mac->min_space_cfg |= (density_to_set << 3);
2526bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
253f1d2b4d3SLarry Finger 			"Set HW_VAR_SHORTGI_DENSITY: %#x\n",
254f1d2b4d3SLarry Finger 			mac->min_space_cfg);
255f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
256f1d2b4d3SLarry Finger 			       mac->min_space_cfg);
257f1d2b4d3SLarry Finger 		break;
258f1d2b4d3SLarry Finger 	}
259f1d2b4d3SLarry Finger 	case HW_VAR_AMPDU_FACTOR: {
260f1d2b4d3SLarry Finger 		u8 factor_toset;
261b83faedaSLarry Finger 		u32 regtoset;
262f1d2b4d3SLarry Finger 		u8 *ptmp_byte = NULL;
263f1d2b4d3SLarry Finger 		u8 index;
264f1d2b4d3SLarry Finger 
265f1d2b4d3SLarry Finger 		if (rtlhal->macphymode == DUALMAC_DUALPHY)
266b83faedaSLarry Finger 			regtoset = 0xb9726641;
267f1d2b4d3SLarry Finger 		else if (rtlhal->macphymode == DUALMAC_SINGLEPHY)
268b83faedaSLarry Finger 			regtoset = 0x66626641;
269f1d2b4d3SLarry Finger 		else
270b83faedaSLarry Finger 			regtoset = 0xb972a841;
271f1d2b4d3SLarry Finger 		factor_toset = *val;
272f1d2b4d3SLarry Finger 		if (factor_toset <= 3) {
273f1d2b4d3SLarry Finger 			factor_toset = (1 << (factor_toset + 2));
274f1d2b4d3SLarry Finger 			if (factor_toset > 0xf)
275f1d2b4d3SLarry Finger 				factor_toset = 0xf;
276f1d2b4d3SLarry Finger 			for (index = 0; index < 4; index++) {
277b83faedaSLarry Finger 				ptmp_byte = (u8 *)(&regtoset) + index;
278f1d2b4d3SLarry Finger 				if ((*ptmp_byte & 0xf0) >
279f1d2b4d3SLarry Finger 				    (factor_toset << 4))
280f1d2b4d3SLarry Finger 					*ptmp_byte = (*ptmp_byte & 0x0f)
281f1d2b4d3SLarry Finger 						 | (factor_toset << 4);
282f1d2b4d3SLarry Finger 				if ((*ptmp_byte & 0x0f) > factor_toset)
283f1d2b4d3SLarry Finger 					*ptmp_byte = (*ptmp_byte & 0xf0)
284f1d2b4d3SLarry Finger 						     | (factor_toset);
285f1d2b4d3SLarry Finger 			}
286b83faedaSLarry Finger 			rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, regtoset);
2876bf8bc19SLarry Finger 			rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
288f1d2b4d3SLarry Finger 				"Set HW_VAR_AMPDU_FACTOR: %#x\n",
289f1d2b4d3SLarry Finger 				factor_toset);
290f1d2b4d3SLarry Finger 		}
291f1d2b4d3SLarry Finger 		break;
292f1d2b4d3SLarry Finger 	}
293f1d2b4d3SLarry Finger 	case HW_VAR_AC_PARAM: {
294f1d2b4d3SLarry Finger 		u8 e_aci = *val;
295f1d2b4d3SLarry Finger 		rtl92d_dm_init_edca_turbo(hw);
296f1d2b4d3SLarry Finger 		if (rtlpci->acm_method != EACMWAY2_SW)
297f1d2b4d3SLarry Finger 			rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ACM_CTRL,
298f1d2b4d3SLarry Finger 						      &e_aci);
299f1d2b4d3SLarry Finger 		break;
300f1d2b4d3SLarry Finger 	}
301f1d2b4d3SLarry Finger 	case HW_VAR_ACM_CTRL: {
302f1d2b4d3SLarry Finger 		u8 e_aci = *val;
303f1d2b4d3SLarry Finger 		union aci_aifsn *p_aci_aifsn =
304f1d2b4d3SLarry Finger 		    (union aci_aifsn *)(&(mac->ac[0].aifs));
305f1d2b4d3SLarry Finger 		u8 acm = p_aci_aifsn->f.acm;
306f1d2b4d3SLarry Finger 		u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
307f1d2b4d3SLarry Finger 
308f1d2b4d3SLarry Finger 		acm_ctrl = acm_ctrl | ((rtlpci->acm_method == 2) ?  0x0 : 0x1);
309f1d2b4d3SLarry Finger 		if (acm) {
310f1d2b4d3SLarry Finger 			switch (e_aci) {
311f1d2b4d3SLarry Finger 			case AC0_BE:
312f1d2b4d3SLarry Finger 				acm_ctrl |= ACMHW_BEQEN;
313f1d2b4d3SLarry Finger 				break;
314f1d2b4d3SLarry Finger 			case AC2_VI:
315f1d2b4d3SLarry Finger 				acm_ctrl |= ACMHW_VIQEN;
316f1d2b4d3SLarry Finger 				break;
317f1d2b4d3SLarry Finger 			case AC3_VO:
318f1d2b4d3SLarry Finger 				acm_ctrl |= ACMHW_VOQEN;
319f1d2b4d3SLarry Finger 				break;
320f1d2b4d3SLarry Finger 			default:
3216bf8bc19SLarry Finger 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
322f1d2b4d3SLarry Finger 					"HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
323f1d2b4d3SLarry Finger 					acm);
324f1d2b4d3SLarry Finger 				break;
325f1d2b4d3SLarry Finger 			}
326f1d2b4d3SLarry Finger 		} else {
327f1d2b4d3SLarry Finger 			switch (e_aci) {
328f1d2b4d3SLarry Finger 			case AC0_BE:
329f1d2b4d3SLarry Finger 				acm_ctrl &= (~ACMHW_BEQEN);
330f1d2b4d3SLarry Finger 				break;
331f1d2b4d3SLarry Finger 			case AC2_VI:
332f1d2b4d3SLarry Finger 				acm_ctrl &= (~ACMHW_VIQEN);
333f1d2b4d3SLarry Finger 				break;
334f1d2b4d3SLarry Finger 			case AC3_VO:
335f1d2b4d3SLarry Finger 				acm_ctrl &= (~ACMHW_VOQEN);
336f1d2b4d3SLarry Finger 				break;
337f1d2b4d3SLarry Finger 			default:
338b8c79f45SLarry Finger 				pr_err("switch case %#x not processed\n",
339ad574889SJoe Perches 				       e_aci);
340f1d2b4d3SLarry Finger 				break;
341f1d2b4d3SLarry Finger 			}
342f1d2b4d3SLarry Finger 		}
3436bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_QOS, DBG_TRACE,
344f1d2b4d3SLarry Finger 			"SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
345f1d2b4d3SLarry Finger 			acm_ctrl);
346f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
347f1d2b4d3SLarry Finger 		break;
348f1d2b4d3SLarry Finger 	}
349f1d2b4d3SLarry Finger 	case HW_VAR_RCR:
350f1d2b4d3SLarry Finger 		rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
351f1d2b4d3SLarry Finger 		rtlpci->receive_config = ((u32 *) (val))[0];
352f1d2b4d3SLarry Finger 		break;
353f1d2b4d3SLarry Finger 	case HW_VAR_RETRY_LIMIT: {
354f1d2b4d3SLarry Finger 		u8 retry_limit = val[0];
355f1d2b4d3SLarry Finger 
356f1d2b4d3SLarry Finger 		rtl_write_word(rtlpriv, REG_RL,
357f1d2b4d3SLarry Finger 			       retry_limit << RETRY_LIMIT_SHORT_SHIFT |
358f1d2b4d3SLarry Finger 			       retry_limit << RETRY_LIMIT_LONG_SHIFT);
359f1d2b4d3SLarry Finger 		break;
360f1d2b4d3SLarry Finger 	}
361f1d2b4d3SLarry Finger 	case HW_VAR_DUAL_TSF_RST:
362f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
363f1d2b4d3SLarry Finger 		break;
364f1d2b4d3SLarry Finger 	case HW_VAR_EFUSE_BYTES:
365f1d2b4d3SLarry Finger 		rtlefuse->efuse_usedbytes = *((u16 *) val);
366f1d2b4d3SLarry Finger 		break;
367f1d2b4d3SLarry Finger 	case HW_VAR_EFUSE_USAGE:
368f1d2b4d3SLarry Finger 		rtlefuse->efuse_usedpercentage = *val;
369f1d2b4d3SLarry Finger 		break;
370f1d2b4d3SLarry Finger 	case HW_VAR_IO_CMD:
371f1d2b4d3SLarry Finger 		rtl92d_phy_set_io_cmd(hw, (*(enum io_type *)val));
372f1d2b4d3SLarry Finger 		break;
373f1d2b4d3SLarry Finger 	case HW_VAR_WPA_CONFIG:
374f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_SECCFG, *val);
375f1d2b4d3SLarry Finger 		break;
376f1d2b4d3SLarry Finger 	case HW_VAR_SET_RPWM:
377f1d2b4d3SLarry Finger 		rtl92d_fill_h2c_cmd(hw, H2C_PWRM, 1, (val));
378f1d2b4d3SLarry Finger 		break;
379f1d2b4d3SLarry Finger 	case HW_VAR_H2C_FW_PWRMODE:
380f1d2b4d3SLarry Finger 		break;
381f1d2b4d3SLarry Finger 	case HW_VAR_FW_PSMODE_STATUS:
382f1d2b4d3SLarry Finger 		ppsc->fw_current_inpsmode = *((bool *) val);
383f1d2b4d3SLarry Finger 		break;
384f1d2b4d3SLarry Finger 	case HW_VAR_H2C_FW_JOINBSSRPT: {
385f1d2b4d3SLarry Finger 		u8 mstatus = (*val);
386f1d2b4d3SLarry Finger 		u8 tmp_regcr, tmp_reg422;
387f1d2b4d3SLarry Finger 		bool recover = false;
388f1d2b4d3SLarry Finger 
389f1d2b4d3SLarry Finger 		if (mstatus == RT_MEDIA_CONNECT) {
390f1d2b4d3SLarry Finger 			rtlpriv->cfg->ops->set_hw_reg(hw,
391f1d2b4d3SLarry Finger 						      HW_VAR_AID, NULL);
392f1d2b4d3SLarry Finger 			tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
393f1d2b4d3SLarry Finger 			rtl_write_byte(rtlpriv, REG_CR + 1,
394f1d2b4d3SLarry Finger 				       (tmp_regcr | BIT(0)));
395f1d2b4d3SLarry Finger 			_rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(3));
396f1d2b4d3SLarry Finger 			_rtl92de_set_bcn_ctrl_reg(hw, BIT(4), 0);
397f1d2b4d3SLarry Finger 			tmp_reg422 = rtl_read_byte(rtlpriv,
398f1d2b4d3SLarry Finger 						 REG_FWHW_TXQ_CTRL + 2);
399f1d2b4d3SLarry Finger 			if (tmp_reg422 & BIT(6))
400f1d2b4d3SLarry Finger 				recover = true;
401f1d2b4d3SLarry Finger 			rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
402f1d2b4d3SLarry Finger 				       tmp_reg422 & (~BIT(6)));
403f1d2b4d3SLarry Finger 			rtl92d_set_fw_rsvdpagepkt(hw, 0);
404f1d2b4d3SLarry Finger 			_rtl92de_set_bcn_ctrl_reg(hw, BIT(3), 0);
405f1d2b4d3SLarry Finger 			_rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(4));
406f1d2b4d3SLarry Finger 			if (recover)
407f1d2b4d3SLarry Finger 				rtl_write_byte(rtlpriv,
408f1d2b4d3SLarry Finger 					       REG_FWHW_TXQ_CTRL + 2,
409f1d2b4d3SLarry Finger 					       tmp_reg422);
410f1d2b4d3SLarry Finger 			rtl_write_byte(rtlpriv, REG_CR + 1,
411f1d2b4d3SLarry Finger 				       (tmp_regcr & ~(BIT(0))));
412f1d2b4d3SLarry Finger 		}
413f1d2b4d3SLarry Finger 		rtl92d_set_fw_joinbss_report_cmd(hw, (*val));
414f1d2b4d3SLarry Finger 		break;
415f1d2b4d3SLarry Finger 	}
416f1d2b4d3SLarry Finger 	case HW_VAR_AID: {
417f1d2b4d3SLarry Finger 		u16 u2btmp;
418f1d2b4d3SLarry Finger 		u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
419f1d2b4d3SLarry Finger 		u2btmp &= 0xC000;
420f1d2b4d3SLarry Finger 		rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
421f1d2b4d3SLarry Finger 			       mac->assoc_id));
422f1d2b4d3SLarry Finger 		break;
423f1d2b4d3SLarry Finger 	}
424f1d2b4d3SLarry Finger 	case HW_VAR_CORRECT_TSF: {
425f1d2b4d3SLarry Finger 		u8 btype_ibss = val[0];
426f1d2b4d3SLarry Finger 
427f1d2b4d3SLarry Finger 		if (btype_ibss)
428f1d2b4d3SLarry Finger 			_rtl92de_stop_tx_beacon(hw);
429f1d2b4d3SLarry Finger 		_rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(3));
430f1d2b4d3SLarry Finger 		rtl_write_dword(rtlpriv, REG_TSFTR,
431f1d2b4d3SLarry Finger 				(u32) (mac->tsf & 0xffffffff));
432f1d2b4d3SLarry Finger 		rtl_write_dword(rtlpriv, REG_TSFTR + 4,
433f1d2b4d3SLarry Finger 				(u32) ((mac->tsf >> 32) & 0xffffffff));
434f1d2b4d3SLarry Finger 		_rtl92de_set_bcn_ctrl_reg(hw, BIT(3), 0);
435f1d2b4d3SLarry Finger 		if (btype_ibss)
436f1d2b4d3SLarry Finger 			_rtl92de_resume_tx_beacon(hw);
437f1d2b4d3SLarry Finger 
438f1d2b4d3SLarry Finger 		break;
439f1d2b4d3SLarry Finger 	}
440f1d2b4d3SLarry Finger 	case HW_VAR_INT_MIGRATION: {
441f1d2b4d3SLarry Finger 		bool int_migration = *(bool *) (val);
442f1d2b4d3SLarry Finger 
443f1d2b4d3SLarry Finger 		if (int_migration) {
444f1d2b4d3SLarry Finger 			/* Set interrupt migration timer and
445f1d2b4d3SLarry Finger 			 * corresponding Tx/Rx counter.
446f1d2b4d3SLarry Finger 			 * timer 25ns*0xfa0=100us for 0xf packets.
447f1d2b4d3SLarry Finger 			 * 0x306:Rx, 0x307:Tx */
448f1d2b4d3SLarry Finger 			rtl_write_dword(rtlpriv, REG_INT_MIG, 0xfe000fa0);
449f1d2b4d3SLarry Finger 			rtlpriv->dm.interrupt_migration = int_migration;
450f1d2b4d3SLarry Finger 		} else {
451f1d2b4d3SLarry Finger 			/* Reset all interrupt migration settings. */
452f1d2b4d3SLarry Finger 			rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
453f1d2b4d3SLarry Finger 			rtlpriv->dm.interrupt_migration = int_migration;
454f1d2b4d3SLarry Finger 		}
455f1d2b4d3SLarry Finger 		break;
456f1d2b4d3SLarry Finger 	}
457f1d2b4d3SLarry Finger 	case HW_VAR_INT_AC: {
458f1d2b4d3SLarry Finger 		bool disable_ac_int = *((bool *) val);
459f1d2b4d3SLarry Finger 
460f1d2b4d3SLarry Finger 		/* Disable four ACs interrupts. */
461f1d2b4d3SLarry Finger 		if (disable_ac_int) {
462f1d2b4d3SLarry Finger 			/* Disable VO, VI, BE and BK four AC interrupts
463f1d2b4d3SLarry Finger 			 * to gain more efficient CPU utilization.
464f1d2b4d3SLarry Finger 			 * When extremely highly Rx OK occurs,
465f1d2b4d3SLarry Finger 			 * we will disable Tx interrupts.
466f1d2b4d3SLarry Finger 			 */
467f1d2b4d3SLarry Finger 			rtlpriv->cfg->ops->update_interrupt_mask(hw, 0,
468f1d2b4d3SLarry Finger 						 RT_AC_INT_MASKS);
469f1d2b4d3SLarry Finger 			rtlpriv->dm.disable_tx_int = disable_ac_int;
470f1d2b4d3SLarry Finger 		/* Enable four ACs interrupts. */
471f1d2b4d3SLarry Finger 		} else {
472f1d2b4d3SLarry Finger 			rtlpriv->cfg->ops->update_interrupt_mask(hw,
473f1d2b4d3SLarry Finger 						 RT_AC_INT_MASKS, 0);
474f1d2b4d3SLarry Finger 			rtlpriv->dm.disable_tx_int = disable_ac_int;
475f1d2b4d3SLarry Finger 		}
476f1d2b4d3SLarry Finger 		break;
477f1d2b4d3SLarry Finger 	}
478f1d2b4d3SLarry Finger 	default:
479b8c79f45SLarry Finger 		pr_err("switch case %#x not processed\n", variable);
480f1d2b4d3SLarry Finger 		break;
481f1d2b4d3SLarry Finger 	}
482f1d2b4d3SLarry Finger }
483f1d2b4d3SLarry Finger 
_rtl92de_llt_write(struct ieee80211_hw * hw,u32 address,u32 data)484f1d2b4d3SLarry Finger static bool _rtl92de_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
485f1d2b4d3SLarry Finger {
486f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
487f1d2b4d3SLarry Finger 	bool status = true;
488f1d2b4d3SLarry Finger 	long count = 0;
489f1d2b4d3SLarry Finger 	u32 value = _LLT_INIT_ADDR(address) |
490f1d2b4d3SLarry Finger 	    _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
491f1d2b4d3SLarry Finger 
492f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
493f1d2b4d3SLarry Finger 	do {
494f1d2b4d3SLarry Finger 		value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
495f1d2b4d3SLarry Finger 		if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
496f1d2b4d3SLarry Finger 			break;
497f1d2b4d3SLarry Finger 		if (count > POLLING_LLT_THRESHOLD) {
498b8c79f45SLarry Finger 			pr_err("Failed to polling write LLT done at address %d!\n",
499f1d2b4d3SLarry Finger 			       address);
500f1d2b4d3SLarry Finger 			status = false;
501f1d2b4d3SLarry Finger 			break;
502f1d2b4d3SLarry Finger 		}
503f1d2b4d3SLarry Finger 	} while (++count);
504f1d2b4d3SLarry Finger 	return status;
505f1d2b4d3SLarry Finger }
506f1d2b4d3SLarry Finger 
_rtl92de_llt_table_init(struct ieee80211_hw * hw)507f1d2b4d3SLarry Finger static bool _rtl92de_llt_table_init(struct ieee80211_hw *hw)
508f1d2b4d3SLarry Finger {
509f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
510f1d2b4d3SLarry Finger 	unsigned short i;
511f1d2b4d3SLarry Finger 	u8 txpktbuf_bndy;
512b83faedaSLarry Finger 	u8 maxpage;
513f1d2b4d3SLarry Finger 	bool status;
514f1d2b4d3SLarry Finger 	u32 value32; /* High+low page number */
515f1d2b4d3SLarry Finger 	u8 value8;	 /* normal page number */
516f1d2b4d3SLarry Finger 
517f1d2b4d3SLarry Finger 	if (rtlpriv->rtlhal.macphymode == SINGLEMAC_SINGLEPHY) {
518b83faedaSLarry Finger 		maxpage = 255;
519f1d2b4d3SLarry Finger 		txpktbuf_bndy = 246;
520f1d2b4d3SLarry Finger 		value8 = 0;
521f1d2b4d3SLarry Finger 		value32 = 0x80bf0d29;
522f1d2b4d3SLarry Finger 	} else {
523b83faedaSLarry Finger 		maxpage = 127;
524f1d2b4d3SLarry Finger 		txpktbuf_bndy = 123;
525f1d2b4d3SLarry Finger 		value8 = 0;
526f1d2b4d3SLarry Finger 		value32 = 0x80750005;
527f1d2b4d3SLarry Finger 	}
528f1d2b4d3SLarry Finger 
529f1d2b4d3SLarry Finger 	/* Set reserved page for each queue */
530f1d2b4d3SLarry Finger 	/* 11.  RQPN 0x200[31:0] = 0x80BD1C1C */
531f1d2b4d3SLarry Finger 	/* load RQPN */
532f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
533f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_RQPN, value32);
534f1d2b4d3SLarry Finger 
535f1d2b4d3SLarry Finger 	/* 12.  TXRKTBUG_PG_BNDY 0x114[31:0] = 0x27FF00F6 */
536f1d2b4d3SLarry Finger 	/* TXRKTBUG_PG_BNDY */
537f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_TRXFF_BNDY,
538f1d2b4d3SLarry Finger 			(rtl_read_word(rtlpriv, REG_TRXFF_BNDY + 2) << 16 |
539f1d2b4d3SLarry Finger 			txpktbuf_bndy));
540f1d2b4d3SLarry Finger 
541f1d2b4d3SLarry Finger 	/* 13.  TDECTRL[15:8] 0x209[7:0] = 0xF6 */
542f1d2b4d3SLarry Finger 	/* Beacon Head for TXDMA */
543f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
544f1d2b4d3SLarry Finger 
545f1d2b4d3SLarry Finger 	/* 14.  BCNQ_PGBNDY 0x424[7:0] =  0xF6 */
546f1d2b4d3SLarry Finger 	/* BCNQ_PGBNDY */
547f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
548f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
549f1d2b4d3SLarry Finger 
550f1d2b4d3SLarry Finger 	/* 15.  WMAC_LBK_BF_HD 0x45D[7:0] =  0xF6 */
551f1d2b4d3SLarry Finger 	/* WMAC_LBK_BF_HD */
552f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
553f1d2b4d3SLarry Finger 
554f1d2b4d3SLarry Finger 	/* Set Tx/Rx page size (Tx must be 128 Bytes, */
555f1d2b4d3SLarry Finger 	/* Rx can be 64,128,256,512,1024 bytes) */
556f1d2b4d3SLarry Finger 	/* 16.  PBP [7:0] = 0x11 */
557f1d2b4d3SLarry Finger 	/* TRX page size */
558f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_PBP, 0x11);
559f1d2b4d3SLarry Finger 
560f1d2b4d3SLarry Finger 	/* 17.  DRV_INFO_SZ = 0x04 */
561f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
562f1d2b4d3SLarry Finger 
563f1d2b4d3SLarry Finger 	/* 18.  LLT_table_init(Adapter);  */
564f1d2b4d3SLarry Finger 	for (i = 0; i < (txpktbuf_bndy - 1); i++) {
565f1d2b4d3SLarry Finger 		status = _rtl92de_llt_write(hw, i, i + 1);
5669dbde387SZheng Bin 		if (!status)
567f1d2b4d3SLarry Finger 			return status;
568f1d2b4d3SLarry Finger 	}
569f1d2b4d3SLarry Finger 
570f1d2b4d3SLarry Finger 	/* end of list */
571f1d2b4d3SLarry Finger 	status = _rtl92de_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
5729dbde387SZheng Bin 	if (!status)
573f1d2b4d3SLarry Finger 		return status;
574f1d2b4d3SLarry Finger 
575f1d2b4d3SLarry Finger 	/* Make the other pages as ring buffer */
576f1d2b4d3SLarry Finger 	/* This ring buffer is used as beacon buffer if we */
577f1d2b4d3SLarry Finger 	/* config this MAC as two MAC transfer. */
578f1d2b4d3SLarry Finger 	/* Otherwise used as local loopback buffer.  */
579b83faedaSLarry Finger 	for (i = txpktbuf_bndy; i < maxpage; i++) {
580f1d2b4d3SLarry Finger 		status = _rtl92de_llt_write(hw, i, (i + 1));
5819dbde387SZheng Bin 		if (!status)
582f1d2b4d3SLarry Finger 			return status;
583f1d2b4d3SLarry Finger 	}
584f1d2b4d3SLarry Finger 
585f1d2b4d3SLarry Finger 	/* Let last entry point to the start entry of ring buffer */
586b83faedaSLarry Finger 	status = _rtl92de_llt_write(hw, maxpage, txpktbuf_bndy);
5879dbde387SZheng Bin 	if (!status)
588f1d2b4d3SLarry Finger 		return status;
589f1d2b4d3SLarry Finger 
590f1d2b4d3SLarry Finger 	return true;
591f1d2b4d3SLarry Finger }
592f1d2b4d3SLarry Finger 
_rtl92de_gen_refresh_led_state(struct ieee80211_hw * hw)593f1d2b4d3SLarry Finger static void _rtl92de_gen_refresh_led_state(struct ieee80211_hw *hw)
594f1d2b4d3SLarry Finger {
595d5efe153SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
596f1d2b4d3SLarry Finger 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
597f1d2b4d3SLarry Finger 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
598d5efe153SLarry Finger 	enum rtl_led_pin pin0 = rtlpriv->ledctl.sw_led0;
599f1d2b4d3SLarry Finger 
600f1d2b4d3SLarry Finger 	if (rtlpci->up_first_time)
601f1d2b4d3SLarry Finger 		return;
602f1d2b4d3SLarry Finger 	if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
603d5efe153SLarry Finger 		rtl92de_sw_led_on(hw, pin0);
604f1d2b4d3SLarry Finger 	else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
605d5efe153SLarry Finger 		rtl92de_sw_led_on(hw, pin0);
606f1d2b4d3SLarry Finger 	else
607d5efe153SLarry Finger 		rtl92de_sw_led_off(hw, pin0);
608f1d2b4d3SLarry Finger }
609f1d2b4d3SLarry Finger 
_rtl92de_init_mac(struct ieee80211_hw * hw)610f1d2b4d3SLarry Finger static bool _rtl92de_init_mac(struct ieee80211_hw *hw)
611f1d2b4d3SLarry Finger {
612f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
613f1d2b4d3SLarry Finger 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
614f1d2b4d3SLarry Finger 	unsigned char bytetmp;
615f1d2b4d3SLarry Finger 	unsigned short wordtmp;
616f1d2b4d3SLarry Finger 	u16 retry;
617f1d2b4d3SLarry Finger 
618f1d2b4d3SLarry Finger 	rtl92d_phy_set_poweron(hw);
619f1d2b4d3SLarry Finger 	/* Add for resume sequence of power domain according
620f1d2b4d3SLarry Finger 	 * to power document V11. Chapter V.11....  */
621f1d2b4d3SLarry Finger 	/* 0.   RSV_CTRL 0x1C[7:0] = 0x00  */
622f1d2b4d3SLarry Finger 	/* unlock ISO/CLK/Power control register */
623f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
624f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x05);
625f1d2b4d3SLarry Finger 
626f1d2b4d3SLarry Finger 	/* 1.   AFE_XTAL_CTRL [7:0] = 0x0F  enable XTAL */
627f1d2b4d3SLarry Finger 	/* 2.   SPS0_CTRL 0x11[7:0] = 0x2b  enable SPS into PWM mode  */
628f1d2b4d3SLarry Finger 	/* 3.   delay (1ms) this is not necessary when initially power on */
629f1d2b4d3SLarry Finger 
630f1d2b4d3SLarry Finger 	/* C.   Resume Sequence */
631f1d2b4d3SLarry Finger 	/* a.   SPS0_CTRL 0x11[7:0] = 0x2b */
632f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
633f1d2b4d3SLarry Finger 
634f1d2b4d3SLarry Finger 	/* b.   AFE_XTAL_CTRL [7:0] = 0x0F */
635f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
636f1d2b4d3SLarry Finger 
637f1d2b4d3SLarry Finger 	/* c.   DRV runs power on init flow */
638f1d2b4d3SLarry Finger 
639f1d2b4d3SLarry Finger 	/* auto enable WLAN */
640f1d2b4d3SLarry Finger 	/* 4.   APS_FSMCO 0x04[8] = 1; wait till 0x04[8] = 0   */
641f1d2b4d3SLarry Finger 	/* Power On Reset for MAC Block */
642f1d2b4d3SLarry Finger 	bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
643f1d2b4d3SLarry Finger 	udelay(2);
644f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
645f1d2b4d3SLarry Finger 	udelay(2);
646f1d2b4d3SLarry Finger 
647f1d2b4d3SLarry Finger 	/* 5.   Wait while 0x04[8] == 0 goto 2, otherwise goto 1 */
648f1d2b4d3SLarry Finger 	bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
649f1d2b4d3SLarry Finger 	udelay(50);
650f1d2b4d3SLarry Finger 	retry = 0;
651f1d2b4d3SLarry Finger 	while ((bytetmp & BIT(0)) && retry < 1000) {
652f1d2b4d3SLarry Finger 		retry++;
653f1d2b4d3SLarry Finger 		bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
654f1d2b4d3SLarry Finger 		udelay(50);
655f1d2b4d3SLarry Finger 	}
656f1d2b4d3SLarry Finger 
657f1d2b4d3SLarry Finger 	/* Enable Radio off, GPIO, and LED function */
658f1d2b4d3SLarry Finger 	/* 6.   APS_FSMCO 0x04[15:0] = 0x0012  when enable HWPDN */
659f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
660f1d2b4d3SLarry Finger 
661f1d2b4d3SLarry Finger 	/* release RF digital isolation  */
662f1d2b4d3SLarry Finger 	/* 7.  SYS_ISO_CTRL 0x01[1]    = 0x0;  */
663f1d2b4d3SLarry Finger 	/*Set REG_SYS_ISO_CTRL 0x1=0x82 to prevent wake# problem. */
664f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
665f1d2b4d3SLarry Finger 	udelay(2);
666f1d2b4d3SLarry Finger 
667f1d2b4d3SLarry Finger 	/* make sure that BB reset OK. */
668f1d2b4d3SLarry Finger 	/* rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3); */
669f1d2b4d3SLarry Finger 
670f1d2b4d3SLarry Finger 	/* Disable REG_CR before enable it to assure reset */
671f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_CR, 0x0);
672f1d2b4d3SLarry Finger 
673f1d2b4d3SLarry Finger 	/* Release MAC IO register reset */
674f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_CR, 0x2ff);
675f1d2b4d3SLarry Finger 
676f1d2b4d3SLarry Finger 	/* clear stopping tx/rx dma   */
677f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0x0);
678f1d2b4d3SLarry Finger 
679f1d2b4d3SLarry Finger 	/* rtl_write_word(rtlpriv,REG_CR+2, 0x2); */
680f1d2b4d3SLarry Finger 
681f1d2b4d3SLarry Finger 	/* System init */
682f1d2b4d3SLarry Finger 	/* 18.  LLT_table_init(Adapter);  */
683f1d2b4d3SLarry Finger 	if (!_rtl92de_llt_table_init(hw))
684f1d2b4d3SLarry Finger 		return false;
685f1d2b4d3SLarry Finger 
686f1d2b4d3SLarry Finger 	/* Clear interrupt and enable interrupt */
687f1d2b4d3SLarry Finger 	/* 19.  HISR 0x124[31:0] = 0xffffffff;  */
688f1d2b4d3SLarry Finger 	/*      HISRE 0x12C[7:0] = 0xFF */
689f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
690f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
691f1d2b4d3SLarry Finger 
692f1d2b4d3SLarry Finger 	/* 20.  HIMR 0x120[31:0] |= [enable INT mask bit map];  */
693f1d2b4d3SLarry Finger 	/* 21.  HIMRE 0x128[7:0] = [enable INT mask bit map] */
694f1d2b4d3SLarry Finger 	/* The IMR should be enabled later after all init sequence
695f1d2b4d3SLarry Finger 	 * is finished. */
696f1d2b4d3SLarry Finger 
697f1d2b4d3SLarry Finger 	/* 22.  PCIE configuration space configuration */
698f1d2b4d3SLarry Finger 	/* 23.  Ensure PCIe Device 0x80[15:0] = 0x0143 (ASPM+CLKREQ),  */
699f1d2b4d3SLarry Finger 	/*      and PCIe gated clock function is enabled.    */
700f1d2b4d3SLarry Finger 	/* PCIE configuration space will be written after
701f1d2b4d3SLarry Finger 	 * all init sequence.(Or by BIOS) */
702f1d2b4d3SLarry Finger 
703f1d2b4d3SLarry Finger 	rtl92d_phy_config_maccoexist_rfpage(hw);
704f1d2b4d3SLarry Finger 
705f1d2b4d3SLarry Finger 	/* THe below section is not related to power document Vxx . */
706f1d2b4d3SLarry Finger 	/* This is only useful for driver and OS setting. */
707f1d2b4d3SLarry Finger 	/* -------------------Software Relative Setting---------------------- */
708f1d2b4d3SLarry Finger 	wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
709f1d2b4d3SLarry Finger 	wordtmp &= 0xf;
710f1d2b4d3SLarry Finger 	wordtmp |= 0xF771;
711f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
712f1d2b4d3SLarry Finger 
713f1d2b4d3SLarry Finger 	/* Reported Tx status from HW for rate adaptive. */
714f1d2b4d3SLarry Finger 	/* This should be realtive to power on step 14. But in document V11  */
715f1d2b4d3SLarry Finger 	/* still not contain the description.!!! */
716f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
717f1d2b4d3SLarry Finger 
718f1d2b4d3SLarry Finger 	/* Set Tx/Rx page size (Tx must be 128 Bytes,
719f1d2b4d3SLarry Finger 	 * Rx can be 64,128,256,512,1024 bytes) */
720f1d2b4d3SLarry Finger 	/* rtl_write_byte(rtlpriv,REG_PBP, 0x11); */
721f1d2b4d3SLarry Finger 
722f1d2b4d3SLarry Finger 	/* Set RCR register */
723f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
724f1d2b4d3SLarry Finger 	/* rtl_write_byte(rtlpriv,REG_RX_DRVINFO_SZ, 4); */
725f1d2b4d3SLarry Finger 
726f1d2b4d3SLarry Finger 	/*  Set TCR register */
727f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
728f1d2b4d3SLarry Finger 
729f1d2b4d3SLarry Finger 	/* disable earlymode */
730f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, 0x4d0, 0x0);
731f1d2b4d3SLarry Finger 
732f1d2b4d3SLarry Finger 	/* Set TX/RX descriptor physical address(from OS API). */
733f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
734f1d2b4d3SLarry Finger 			rtlpci->tx_ring[BEACON_QUEUE].dma);
735f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_MGQ_DESA, rtlpci->tx_ring[MGNT_QUEUE].dma);
736f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_VOQ_DESA, rtlpci->tx_ring[VO_QUEUE].dma);
737f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_VIQ_DESA, rtlpci->tx_ring[VI_QUEUE].dma);
738f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_BEQ_DESA, rtlpci->tx_ring[BE_QUEUE].dma);
739f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_BKQ_DESA, rtlpci->tx_ring[BK_QUEUE].dma);
740f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_HQ_DESA, rtlpci->tx_ring[HIGH_QUEUE].dma);
741f1d2b4d3SLarry Finger 	/* Set RX Desc Address */
742f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_RX_DESA,
743f1d2b4d3SLarry Finger 			rtlpci->rx_ring[RX_MPDU_QUEUE].dma);
744f1d2b4d3SLarry Finger 
745f1d2b4d3SLarry Finger 	/* if we want to support 64 bit DMA, we should set it here,
746f1d2b4d3SLarry Finger 	 * but now we do not support 64 bit DMA*/
747f1d2b4d3SLarry Finger 
748f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x33);
749f1d2b4d3SLarry Finger 
750f1d2b4d3SLarry Finger 	/* Reset interrupt migration setting when initialization */
751f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
752f1d2b4d3SLarry Finger 
753f1d2b4d3SLarry Finger 	/* Reconsider when to do this operation after asking HWSD. */
754f1d2b4d3SLarry Finger 	bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
755f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
756f1d2b4d3SLarry Finger 	do {
757f1d2b4d3SLarry Finger 		retry++;
758f1d2b4d3SLarry Finger 		bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
759f1d2b4d3SLarry Finger 	} while ((retry < 200) && !(bytetmp & BIT(7)));
760f1d2b4d3SLarry Finger 
761f1d2b4d3SLarry Finger 	/* After MACIO reset,we must refresh LED state. */
762f1d2b4d3SLarry Finger 	_rtl92de_gen_refresh_led_state(hw);
763f1d2b4d3SLarry Finger 
764f1d2b4d3SLarry Finger 	/* Reset H2C protection register */
765f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
766f1d2b4d3SLarry Finger 
767f1d2b4d3SLarry Finger 	return true;
768f1d2b4d3SLarry Finger }
769f1d2b4d3SLarry Finger 
_rtl92de_hw_configure(struct ieee80211_hw * hw)770f1d2b4d3SLarry Finger static void _rtl92de_hw_configure(struct ieee80211_hw *hw)
771f1d2b4d3SLarry Finger {
772f1d2b4d3SLarry Finger 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
773f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
774f1d2b4d3SLarry Finger 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
775f1d2b4d3SLarry Finger 	u8 reg_bw_opmode = BW_OPMODE_20MHZ;
776f1d2b4d3SLarry Finger 	u32 reg_rrsr;
777f1d2b4d3SLarry Finger 
778f1d2b4d3SLarry Finger 	reg_rrsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
779f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
780f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
781f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_RRSR, reg_rrsr);
782f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
783f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
784f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
785f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_RL, 0x0707);
786f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
787f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
788f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
789f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
790f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
791f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
792f1d2b4d3SLarry Finger 	/* Aggregation threshold */
793f1d2b4d3SLarry Finger 	if (rtlhal->macphymode == DUALMAC_DUALPHY)
794f1d2b4d3SLarry Finger 		rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb9726641);
795f1d2b4d3SLarry Finger 	else if (rtlhal->macphymode == DUALMAC_SINGLEPHY)
796f1d2b4d3SLarry Finger 		rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x66626641);
797f1d2b4d3SLarry Finger 	else
798f1d2b4d3SLarry Finger 		rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
799f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
800f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0x0a);
801f1d2b4d3SLarry Finger 	rtlpci->reg_bcn_ctrl_val = 0x1f;
802f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
803f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
804f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
805f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
806f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
807f1d2b4d3SLarry Finger 	/* For throughput */
808f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_FAST_EDCA_CTRL, 0x6666);
809f1d2b4d3SLarry Finger 	/* ACKTO for IOT issue. */
810f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
811f1d2b4d3SLarry Finger 	/* Set Spec SIFS (used in NAV) */
812f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
813f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
814f1d2b4d3SLarry Finger 	/* Set SIFS for CCK */
815f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
816f1d2b4d3SLarry Finger 	/* Set SIFS for OFDM */
817f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
818f1d2b4d3SLarry Finger 	/* Set Multicast Address. */
819f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
820f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
821f1d2b4d3SLarry Finger 	switch (rtlpriv->phy.rf_type) {
822f1d2b4d3SLarry Finger 	case RF_1T2R:
823f1d2b4d3SLarry Finger 	case RF_1T1R:
824f1d2b4d3SLarry Finger 		rtlhal->minspace_cfg = (MAX_MSS_DENSITY_1T << 3);
825f1d2b4d3SLarry Finger 		break;
826f1d2b4d3SLarry Finger 	case RF_2T2R:
827f1d2b4d3SLarry Finger 	case RF_2T2R_GREEN:
828f1d2b4d3SLarry Finger 		rtlhal->minspace_cfg = (MAX_MSS_DENSITY_2T << 3);
829f1d2b4d3SLarry Finger 		break;
830f1d2b4d3SLarry Finger 	}
831f1d2b4d3SLarry Finger }
832f1d2b4d3SLarry Finger 
_rtl92de_enable_aspm_back_door(struct ieee80211_hw * hw)833f1d2b4d3SLarry Finger static void _rtl92de_enable_aspm_back_door(struct ieee80211_hw *hw)
834f1d2b4d3SLarry Finger {
835f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
836f1d2b4d3SLarry Finger 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
837f1d2b4d3SLarry Finger 
838f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, 0x34b, 0x93);
839f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, 0x350, 0x870c);
840f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, 0x352, 0x1);
841f1d2b4d3SLarry Finger 	if (ppsc->support_backdoor)
842f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, 0x349, 0x1b);
843f1d2b4d3SLarry Finger 	else
844f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, 0x349, 0x03);
845f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, 0x350, 0x2718);
846f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, 0x352, 0x1);
847f1d2b4d3SLarry Finger }
848f1d2b4d3SLarry Finger 
rtl92de_enable_hw_security_config(struct ieee80211_hw * hw)849f1d2b4d3SLarry Finger void rtl92de_enable_hw_security_config(struct ieee80211_hw *hw)
850f1d2b4d3SLarry Finger {
851f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
852f1d2b4d3SLarry Finger 	u8 sec_reg_value;
853f1d2b4d3SLarry Finger 
8546bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
855f1d2b4d3SLarry Finger 		"PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
856f1d2b4d3SLarry Finger 		rtlpriv->sec.pairwise_enc_algorithm,
857f1d2b4d3SLarry Finger 		rtlpriv->sec.group_enc_algorithm);
858f1d2b4d3SLarry Finger 	if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
8596bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
860f1d2b4d3SLarry Finger 			"not open hw encryption\n");
861f1d2b4d3SLarry Finger 		return;
862f1d2b4d3SLarry Finger 	}
863f1d2b4d3SLarry Finger 	sec_reg_value = SCR_TXENCENABLE | SCR_RXENCENABLE;
864f1d2b4d3SLarry Finger 	if (rtlpriv->sec.use_defaultkey) {
865f1d2b4d3SLarry Finger 		sec_reg_value |= SCR_TXUSEDK;
866f1d2b4d3SLarry Finger 		sec_reg_value |= SCR_RXUSEDK;
867f1d2b4d3SLarry Finger 	}
868f1d2b4d3SLarry Finger 	sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
869f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
8706bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_SEC, DBG_LOUD,
871f1d2b4d3SLarry Finger 		"The SECR-value %x\n", sec_reg_value);
872f1d2b4d3SLarry Finger 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
873f1d2b4d3SLarry Finger }
874f1d2b4d3SLarry Finger 
rtl92de_hw_init(struct ieee80211_hw * hw)875f1d2b4d3SLarry Finger int rtl92de_hw_init(struct ieee80211_hw *hw)
876f1d2b4d3SLarry Finger {
877f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
878f1d2b4d3SLarry Finger 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
879f1d2b4d3SLarry Finger 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
880f1d2b4d3SLarry Finger 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
881f1d2b4d3SLarry Finger 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
882f1d2b4d3SLarry Finger 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
883f1d2b4d3SLarry Finger 	bool rtstatus = true;
884f1d2b4d3SLarry Finger 	u8 tmp_u1b;
885f1d2b4d3SLarry Finger 	int i;
886f1d2b4d3SLarry Finger 	int err;
887f1d2b4d3SLarry Finger 	unsigned long flags;
888f1d2b4d3SLarry Finger 
889f1d2b4d3SLarry Finger 	rtlpci->being_init_adapter = true;
890f1d2b4d3SLarry Finger 	rtlpci->init_ready = false;
891f1d2b4d3SLarry Finger 	spin_lock_irqsave(&globalmutex_for_power_and_efuse, flags);
892f1d2b4d3SLarry Finger 	/* we should do iqk after disable/enable */
893f1d2b4d3SLarry Finger 	rtl92d_phy_reset_iqk_result(hw);
894f1d2b4d3SLarry Finger 	/* rtlpriv->intf_ops->disable_aspm(hw); */
895f1d2b4d3SLarry Finger 	rtstatus = _rtl92de_init_mac(hw);
896f1d2b4d3SLarry Finger 	if (!rtstatus) {
897b8c79f45SLarry Finger 		pr_err("Init MAC failed\n");
898f1d2b4d3SLarry Finger 		err = 1;
899f1d2b4d3SLarry Finger 		spin_unlock_irqrestore(&globalmutex_for_power_and_efuse, flags);
900f1d2b4d3SLarry Finger 		return err;
901f1d2b4d3SLarry Finger 	}
902f1d2b4d3SLarry Finger 	err = rtl92d_download_fw(hw);
903f1d2b4d3SLarry Finger 	spin_unlock_irqrestore(&globalmutex_for_power_and_efuse, flags);
904f1d2b4d3SLarry Finger 	if (err) {
9056bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
906f1d2b4d3SLarry Finger 			"Failed to download FW. Init HW without FW..\n");
907f1d2b4d3SLarry Finger 		return 1;
908f1d2b4d3SLarry Finger 	}
909f1d2b4d3SLarry Finger 	rtlhal->last_hmeboxnum = 0;
910f1d2b4d3SLarry Finger 	rtlpriv->psc.fw_current_inpsmode = false;
911f1d2b4d3SLarry Finger 
912f1d2b4d3SLarry Finger 	tmp_u1b = rtl_read_byte(rtlpriv, 0x605);
913f1d2b4d3SLarry Finger 	tmp_u1b = tmp_u1b | 0x30;
914f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, 0x605, tmp_u1b);
915f1d2b4d3SLarry Finger 
916f1d2b4d3SLarry Finger 	if (rtlhal->earlymode_enable) {
9176bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
918f1d2b4d3SLarry Finger 			"EarlyMode Enabled!!!\n");
919f1d2b4d3SLarry Finger 
920f1d2b4d3SLarry Finger 		tmp_u1b = rtl_read_byte(rtlpriv, 0x4d0);
921f1d2b4d3SLarry Finger 		tmp_u1b = tmp_u1b | 0x1f;
922f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, 0x4d0, tmp_u1b);
923f1d2b4d3SLarry Finger 
924f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, 0x4d3, 0x80);
925f1d2b4d3SLarry Finger 
926f1d2b4d3SLarry Finger 		tmp_u1b = rtl_read_byte(rtlpriv, 0x605);
927f1d2b4d3SLarry Finger 		tmp_u1b = tmp_u1b | 0x40;
928f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, 0x605, tmp_u1b);
929f1d2b4d3SLarry Finger 	}
930f1d2b4d3SLarry Finger 
931f1d2b4d3SLarry Finger 	if (mac->rdg_en) {
932f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_RD_CTRL, 0xff);
933f1d2b4d3SLarry Finger 		rtl_write_word(rtlpriv, REG_RD_NAV_NXT, 0x200);
934f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_RD_RESP_PKT_TH, 0x05);
935f1d2b4d3SLarry Finger 	}
936f1d2b4d3SLarry Finger 
937f1d2b4d3SLarry Finger 	rtl92d_phy_mac_config(hw);
938f1d2b4d3SLarry Finger 	/* because last function modify RCR, so we update
939f1d2b4d3SLarry Finger 	 * rcr var here, or TP will unstable for receive_config
940f1d2b4d3SLarry Finger 	 * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
941f1d2b4d3SLarry Finger 	 * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252*/
942f1d2b4d3SLarry Finger 	rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
943f1d2b4d3SLarry Finger 	rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
944f1d2b4d3SLarry Finger 
945f1d2b4d3SLarry Finger 	rtl92d_phy_bb_config(hw);
946f1d2b4d3SLarry Finger 
947f1d2b4d3SLarry Finger 	rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
948f1d2b4d3SLarry Finger 	/* set before initialize RF */
949f1d2b4d3SLarry Finger 	rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER4, 0x00f00000, 0xf);
950f1d2b4d3SLarry Finger 
951f1d2b4d3SLarry Finger 	/* config RF */
952f1d2b4d3SLarry Finger 	rtl92d_phy_rf_config(hw);
953f1d2b4d3SLarry Finger 
954f1d2b4d3SLarry Finger 	/* After read predefined TXT, we must set BB/MAC/RF
955f1d2b4d3SLarry Finger 	 * register as our requirement */
956f1d2b4d3SLarry Finger 	/* After load BB,RF params,we need do more for 92D. */
957f1d2b4d3SLarry Finger 	rtl92d_update_bbrf_configuration(hw);
958f1d2b4d3SLarry Finger 	/* set default value after initialize RF,  */
959f1d2b4d3SLarry Finger 	rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER4, 0x00f00000, 0);
960f1d2b4d3SLarry Finger 	rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
961f1d2b4d3SLarry Finger 			RF_CHNLBW, RFREG_OFFSET_MASK);
962f1d2b4d3SLarry Finger 	rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
963f1d2b4d3SLarry Finger 			RF_CHNLBW, RFREG_OFFSET_MASK);
964f1d2b4d3SLarry Finger 
965f1d2b4d3SLarry Finger 	/*---- Set CCK and OFDM Block "ON"----*/
966f1d2b4d3SLarry Finger 	if (rtlhal->current_bandtype == BAND_ON_2_4G)
967f1d2b4d3SLarry Finger 		rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
968f1d2b4d3SLarry Finger 	rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
969f1d2b4d3SLarry Finger 	if (rtlhal->interfaceindex == 0) {
970f1d2b4d3SLarry Finger 		/* RFPGA0_ANALOGPARAMETER2: cck clock select,
971f1d2b4d3SLarry Finger 		 *  set to 20MHz by default */
972f1d2b4d3SLarry Finger 		rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10) |
973f1d2b4d3SLarry Finger 			      BIT(11), 3);
974f1d2b4d3SLarry Finger 	} else {
975f1d2b4d3SLarry Finger 		/* Mac1 */
976f1d2b4d3SLarry Finger 		rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(11) |
977f1d2b4d3SLarry Finger 			      BIT(10), 3);
978f1d2b4d3SLarry Finger 	}
979f1d2b4d3SLarry Finger 
980f1d2b4d3SLarry Finger 	_rtl92de_hw_configure(hw);
981f1d2b4d3SLarry Finger 
982f1d2b4d3SLarry Finger 	/* reset hw sec */
983f1d2b4d3SLarry Finger 	rtl_cam_reset_all_entry(hw);
984f1d2b4d3SLarry Finger 	rtl92de_enable_hw_security_config(hw);
985f1d2b4d3SLarry Finger 
986f1d2b4d3SLarry Finger 	/* Read EEPROM TX power index and PHY_REG_PG.txt to capture correct */
987f1d2b4d3SLarry Finger 	/* TX power index for different rate set. */
988f1d2b4d3SLarry Finger 	rtl92d_phy_get_hw_reg_originalvalue(hw);
989f1d2b4d3SLarry Finger 	rtl92d_phy_set_txpower_level(hw, rtlphy->current_channel);
990f1d2b4d3SLarry Finger 
991f1d2b4d3SLarry Finger 	ppsc->rfpwr_state = ERFON;
992f1d2b4d3SLarry Finger 
993f1d2b4d3SLarry Finger 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
994f1d2b4d3SLarry Finger 
995f1d2b4d3SLarry Finger 	_rtl92de_enable_aspm_back_door(hw);
996f1d2b4d3SLarry Finger 	/* rtlpriv->intf_ops->enable_aspm(hw); */
997f1d2b4d3SLarry Finger 
998f1d2b4d3SLarry Finger 	rtl92d_dm_init(hw);
999f1d2b4d3SLarry Finger 	rtlpci->being_init_adapter = false;
1000f1d2b4d3SLarry Finger 
1001f1d2b4d3SLarry Finger 	if (ppsc->rfpwr_state == ERFON) {
1002f1d2b4d3SLarry Finger 		rtl92d_phy_lc_calibrate(hw);
1003f1d2b4d3SLarry Finger 		/* 5G and 2.4G must wait sometime to let RF LO ready */
1004f1d2b4d3SLarry Finger 		if (rtlhal->macphymode == DUALMAC_DUALPHY) {
1005f1d2b4d3SLarry Finger 			u32 tmp_rega;
1006f1d2b4d3SLarry Finger 			for (i = 0; i < 10000; i++) {
1007f1d2b4d3SLarry Finger 				udelay(MAX_STALL_TIME);
1008f1d2b4d3SLarry Finger 
1009f1d2b4d3SLarry Finger 				tmp_rega = rtl_get_rfreg(hw,
1010f1d2b4d3SLarry Finger 						  (enum radio_path)RF90_PATH_A,
1011f1d2b4d3SLarry Finger 						  0x2a, MASKDWORD);
1012f1d2b4d3SLarry Finger 
1013f1d2b4d3SLarry Finger 				if (((tmp_rega & BIT(11)) == BIT(11)))
1014f1d2b4d3SLarry Finger 					break;
1015f1d2b4d3SLarry Finger 			}
1016f1d2b4d3SLarry Finger 			/* check that loop was successful. If not, exit now */
1017f1d2b4d3SLarry Finger 			if (i == 10000) {
1018f1d2b4d3SLarry Finger 				rtlpci->init_ready = false;
1019f1d2b4d3SLarry Finger 				return 1;
1020f1d2b4d3SLarry Finger 			}
1021f1d2b4d3SLarry Finger 		}
1022f1d2b4d3SLarry Finger 	}
1023f1d2b4d3SLarry Finger 	rtlpci->init_ready = true;
1024f1d2b4d3SLarry Finger 	return err;
1025f1d2b4d3SLarry Finger }
1026f1d2b4d3SLarry Finger 
_rtl92de_read_chip_version(struct ieee80211_hw * hw)1027f1d2b4d3SLarry Finger static enum version_8192d _rtl92de_read_chip_version(struct ieee80211_hw *hw)
1028f1d2b4d3SLarry Finger {
1029f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1030f1d2b4d3SLarry Finger 	enum version_8192d version = VERSION_NORMAL_CHIP_92D_SINGLEPHY;
1031f1d2b4d3SLarry Finger 	u32 value32;
1032f1d2b4d3SLarry Finger 
1033f1d2b4d3SLarry Finger 	value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
1034f1d2b4d3SLarry Finger 	if (!(value32 & 0x000f0000)) {
1035f1d2b4d3SLarry Finger 		version = VERSION_TEST_CHIP_92D_SINGLEPHY;
10366bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "TEST CHIP!!!\n");
1037f1d2b4d3SLarry Finger 	} else {
1038f1d2b4d3SLarry Finger 		version = VERSION_NORMAL_CHIP_92D_SINGLEPHY;
10396bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Normal CHIP!!!\n");
1040f1d2b4d3SLarry Finger 	}
1041f1d2b4d3SLarry Finger 	return version;
1042f1d2b4d3SLarry Finger }
1043f1d2b4d3SLarry Finger 
_rtl92de_set_media_status(struct ieee80211_hw * hw,enum nl80211_iftype type)1044f1d2b4d3SLarry Finger static int _rtl92de_set_media_status(struct ieee80211_hw *hw,
1045f1d2b4d3SLarry Finger 				     enum nl80211_iftype type)
1046f1d2b4d3SLarry Finger {
1047f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1048f1d2b4d3SLarry Finger 	u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1049f1d2b4d3SLarry Finger 	enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1050f1d2b4d3SLarry Finger 
1051f1d2b4d3SLarry Finger 	bt_msr &= 0xfc;
1052f1d2b4d3SLarry Finger 
1053f1d2b4d3SLarry Finger 	if (type == NL80211_IFTYPE_UNSPECIFIED ||
1054f1d2b4d3SLarry Finger 	    type == NL80211_IFTYPE_STATION) {
1055f1d2b4d3SLarry Finger 		_rtl92de_stop_tx_beacon(hw);
1056f1d2b4d3SLarry Finger 		_rtl92de_enable_bcn_sub_func(hw);
1057f1d2b4d3SLarry Finger 	} else if (type == NL80211_IFTYPE_ADHOC ||
1058f1d2b4d3SLarry Finger 		type == NL80211_IFTYPE_AP) {
1059f1d2b4d3SLarry Finger 		_rtl92de_resume_tx_beacon(hw);
1060f1d2b4d3SLarry Finger 		_rtl92de_disable_bcn_sub_func(hw);
1061f1d2b4d3SLarry Finger 	} else {
10626bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1063f1d2b4d3SLarry Finger 			"Set HW_VAR_MEDIA_STATUS: No such media status(%x)\n",
1064f1d2b4d3SLarry Finger 			type);
1065f1d2b4d3SLarry Finger 	}
1066f1d2b4d3SLarry Finger 	switch (type) {
1067f1d2b4d3SLarry Finger 	case NL80211_IFTYPE_UNSPECIFIED:
1068f1d2b4d3SLarry Finger 		bt_msr |= MSR_NOLINK;
1069f1d2b4d3SLarry Finger 		ledaction = LED_CTL_LINK;
10706bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1071f1d2b4d3SLarry Finger 			"Set Network type to NO LINK!\n");
1072f1d2b4d3SLarry Finger 		break;
1073f1d2b4d3SLarry Finger 	case NL80211_IFTYPE_ADHOC:
1074f1d2b4d3SLarry Finger 		bt_msr |= MSR_ADHOC;
10756bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1076f1d2b4d3SLarry Finger 			"Set Network type to Ad Hoc!\n");
1077f1d2b4d3SLarry Finger 		break;
1078f1d2b4d3SLarry Finger 	case NL80211_IFTYPE_STATION:
1079f1d2b4d3SLarry Finger 		bt_msr |= MSR_INFRA;
1080f1d2b4d3SLarry Finger 		ledaction = LED_CTL_LINK;
10816bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1082f1d2b4d3SLarry Finger 			"Set Network type to STA!\n");
1083f1d2b4d3SLarry Finger 		break;
1084f1d2b4d3SLarry Finger 	case NL80211_IFTYPE_AP:
1085f1d2b4d3SLarry Finger 		bt_msr |= MSR_AP;
10866bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1087f1d2b4d3SLarry Finger 			"Set Network type to AP!\n");
1088f1d2b4d3SLarry Finger 		break;
1089f1d2b4d3SLarry Finger 	default:
1090b8c79f45SLarry Finger 		pr_err("Network type %d not supported!\n", type);
1091f1d2b4d3SLarry Finger 		return 1;
1092f1d2b4d3SLarry Finger 	}
1093f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, MSR, bt_msr);
1094f1d2b4d3SLarry Finger 	rtlpriv->cfg->ops->led_control(hw, ledaction);
1095f1d2b4d3SLarry Finger 	if ((bt_msr & MSR_MASK) == MSR_AP)
1096f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1097f1d2b4d3SLarry Finger 	else
1098f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1099f1d2b4d3SLarry Finger 	return 0;
1100f1d2b4d3SLarry Finger }
1101f1d2b4d3SLarry Finger 
rtl92de_set_check_bssid(struct ieee80211_hw * hw,bool check_bssid)1102f1d2b4d3SLarry Finger void rtl92de_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1103f1d2b4d3SLarry Finger {
1104f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1105f1d2b4d3SLarry Finger 	u32 reg_rcr;
1106f1d2b4d3SLarry Finger 
1107f1d2b4d3SLarry Finger 	if (rtlpriv->psc.rfpwr_state != ERFON)
1108f1d2b4d3SLarry Finger 		return;
1109f1d2b4d3SLarry Finger 
1110f1d2b4d3SLarry Finger 	rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1111f1d2b4d3SLarry Finger 
1112f1d2b4d3SLarry Finger 	if (check_bssid) {
1113f1d2b4d3SLarry Finger 		reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1114f1d2b4d3SLarry Finger 		rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1115f1d2b4d3SLarry Finger 		_rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(4));
1116f1d2b4d3SLarry Finger 	} else if (!check_bssid) {
1117f1d2b4d3SLarry Finger 		reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1118f1d2b4d3SLarry Finger 		_rtl92de_set_bcn_ctrl_reg(hw, BIT(4), 0);
1119f1d2b4d3SLarry Finger 		rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1120f1d2b4d3SLarry Finger 	}
1121f1d2b4d3SLarry Finger }
1122f1d2b4d3SLarry Finger 
rtl92de_set_network_type(struct ieee80211_hw * hw,enum nl80211_iftype type)1123f1d2b4d3SLarry Finger int rtl92de_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1124f1d2b4d3SLarry Finger {
1125f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1126f1d2b4d3SLarry Finger 
1127f1d2b4d3SLarry Finger 	if (_rtl92de_set_media_status(hw, type))
1128f1d2b4d3SLarry Finger 		return -EOPNOTSUPP;
1129f1d2b4d3SLarry Finger 
1130f1d2b4d3SLarry Finger 	/* check bssid */
1131f1d2b4d3SLarry Finger 	if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1132f1d2b4d3SLarry Finger 		if (type != NL80211_IFTYPE_AP)
1133f1d2b4d3SLarry Finger 			rtl92de_set_check_bssid(hw, true);
1134f1d2b4d3SLarry Finger 	} else {
1135f1d2b4d3SLarry Finger 		rtl92de_set_check_bssid(hw, false);
1136f1d2b4d3SLarry Finger 	}
1137f1d2b4d3SLarry Finger 	return 0;
1138f1d2b4d3SLarry Finger }
1139f1d2b4d3SLarry Finger 
1140f1d2b4d3SLarry Finger /* do iqk or reload iqk */
1141f1d2b4d3SLarry Finger /* windows just rtl92d_phy_reload_iqk_setting in set channel,
1142f1d2b4d3SLarry Finger  * but it's very strict for time sequence so we add
1143f1d2b4d3SLarry Finger  * rtl92d_phy_reload_iqk_setting here */
rtl92d_linked_set_reg(struct ieee80211_hw * hw)1144f1d2b4d3SLarry Finger void rtl92d_linked_set_reg(struct ieee80211_hw *hw)
1145f1d2b4d3SLarry Finger {
1146f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1147f1d2b4d3SLarry Finger 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
1148f1d2b4d3SLarry Finger 	u8 indexforchannel;
1149f1d2b4d3SLarry Finger 	u8 channel = rtlphy->current_channel;
1150f1d2b4d3SLarry Finger 
1151f1d2b4d3SLarry Finger 	indexforchannel = rtl92d_get_rightchnlplace_for_iqk(channel);
1152f1d2b4d3SLarry Finger 	if (!rtlphy->iqk_matrix[indexforchannel].iqk_done) {
11536bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_SCAN | COMP_INIT, DBG_DMESG,
1154f1d2b4d3SLarry Finger 			"Do IQK for channel:%d\n", channel);
1155f1d2b4d3SLarry Finger 		rtl92d_phy_iq_calibrate(hw);
1156f1d2b4d3SLarry Finger 	}
1157f1d2b4d3SLarry Finger }
1158f1d2b4d3SLarry Finger 
1159f1d2b4d3SLarry Finger /* don't set REG_EDCA_BE_PARAM here because
1160f1d2b4d3SLarry Finger  * mac80211 will send pkt when scan */
rtl92de_set_qos(struct ieee80211_hw * hw,int aci)1161f1d2b4d3SLarry Finger void rtl92de_set_qos(struct ieee80211_hw *hw, int aci)
1162f1d2b4d3SLarry Finger {
1163f1d2b4d3SLarry Finger 	rtl92d_dm_init_edca_turbo(hw);
1164f1d2b4d3SLarry Finger }
1165f1d2b4d3SLarry Finger 
rtl92de_enable_interrupt(struct ieee80211_hw * hw)1166f1d2b4d3SLarry Finger void rtl92de_enable_interrupt(struct ieee80211_hw *hw)
1167f1d2b4d3SLarry Finger {
1168f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1169f1d2b4d3SLarry Finger 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1170f1d2b4d3SLarry Finger 
1171f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1172f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
1173330bb711SLarry Finger 	rtlpci->irq_enabled = true;
1174f1d2b4d3SLarry Finger }
1175f1d2b4d3SLarry Finger 
rtl92de_disable_interrupt(struct ieee80211_hw * hw)1176f1d2b4d3SLarry Finger void rtl92de_disable_interrupt(struct ieee80211_hw *hw)
1177f1d2b4d3SLarry Finger {
1178f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1179f1d2b4d3SLarry Finger 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1180f1d2b4d3SLarry Finger 
1181f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
1182f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
1183330bb711SLarry Finger 	rtlpci->irq_enabled = false;
1184f1d2b4d3SLarry Finger }
1185f1d2b4d3SLarry Finger 
_rtl92de_poweroff_adapter(struct ieee80211_hw * hw)1186f1d2b4d3SLarry Finger static void _rtl92de_poweroff_adapter(struct ieee80211_hw *hw)
1187f1d2b4d3SLarry Finger {
1188f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1189f1d2b4d3SLarry Finger 	u8 u1b_tmp;
1190f1d2b4d3SLarry Finger 	unsigned long flags;
1191f1d2b4d3SLarry Finger 
1192f1d2b4d3SLarry Finger 	rtlpriv->intf_ops->enable_aspm(hw);
1193f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1194f1d2b4d3SLarry Finger 	rtl_set_bbreg(hw, RFPGA0_XCD_RFPARAMETER, BIT(3), 0);
1195f1d2b4d3SLarry Finger 	rtl_set_bbreg(hw, RFPGA0_XCD_RFPARAMETER, BIT(15), 0);
1196f1d2b4d3SLarry Finger 
1197f1d2b4d3SLarry Finger 	/* 0x20:value 05-->04 */
1198f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x04);
1199f1d2b4d3SLarry Finger 
1200f1d2b4d3SLarry Finger 	/*  ==== Reset digital sequence   ====== */
1201f1d2b4d3SLarry Finger 	rtl92d_firmware_selfreset(hw);
1202f1d2b4d3SLarry Finger 
1203f1d2b4d3SLarry Finger 	/* f.   SYS_FUNC_EN 0x03[7:0]=0x51 reset MCU, MAC register, DCORE */
1204f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
1205f1d2b4d3SLarry Finger 
1206f1d2b4d3SLarry Finger 	/* g.   MCUFWDL 0x80[1:0]=0 reset MCU ready status */
1207f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1208f1d2b4d3SLarry Finger 
1209f1d2b4d3SLarry Finger 	/*  ==== Pull GPIO PIN to balance level and LED control ====== */
1210f1d2b4d3SLarry Finger 
1211f1d2b4d3SLarry Finger 	/* h.     GPIO_PIN_CTRL 0x44[31:0]=0x000  */
1212f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
1213f1d2b4d3SLarry Finger 
1214f1d2b4d3SLarry Finger 	/* i.    Value = GPIO_PIN_CTRL[7:0] */
1215f1d2b4d3SLarry Finger 	u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
1216f1d2b4d3SLarry Finger 
1217f1d2b4d3SLarry Finger 	/* j.    GPIO_PIN_CTRL 0x44[31:0] = 0x00FF0000 | (value <<8); */
1218f1d2b4d3SLarry Finger 	/* write external PIN level  */
1219f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL,
1220f1d2b4d3SLarry Finger 			0x00FF0000 | (u1b_tmp << 8));
1221f1d2b4d3SLarry Finger 
1222f1d2b4d3SLarry Finger 	/* k.   GPIO_MUXCFG 0x42 [15:0] = 0x0780 */
1223f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
1224f1d2b4d3SLarry Finger 
1225f1d2b4d3SLarry Finger 	/* l.   LEDCFG 0x4C[15:0] = 0x8080 */
1226f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
1227f1d2b4d3SLarry Finger 
1228f1d2b4d3SLarry Finger 	/*  ==== Disable analog sequence === */
1229f1d2b4d3SLarry Finger 
1230f1d2b4d3SLarry Finger 	/* m.   AFE_PLL_CTRL[7:0] = 0x80  disable PLL */
1231f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
1232f1d2b4d3SLarry Finger 
1233f1d2b4d3SLarry Finger 	/* n.   SPS0_CTRL 0x11[7:0] = 0x22  enter PFM mode */
1234f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
1235f1d2b4d3SLarry Finger 
1236f1d2b4d3SLarry Finger 	/* o.   AFE_XTAL_CTRL 0x24[7:0] = 0x0E  disable XTAL, if No BT COEX */
1237f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
1238f1d2b4d3SLarry Finger 
1239f1d2b4d3SLarry Finger 	/* p.   RSV_CTRL 0x1C[7:0] = 0x0E lock ISO/CLK/Power control register */
1240f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1241f1d2b4d3SLarry Finger 
1242f1d2b4d3SLarry Finger 	/*  ==== interface into suspend === */
1243f1d2b4d3SLarry Finger 
1244f1d2b4d3SLarry Finger 	/* q.   APS_FSMCO[15:8] = 0x58 PCIe suspend mode */
1245f1d2b4d3SLarry Finger 	/* According to power document V11, we need to set this */
1246f1d2b4d3SLarry Finger 	/* value as 0x18. Otherwise, we may not L0s sometimes. */
1247f1d2b4d3SLarry Finger 	/* This indluences power consumption. Bases on SD1's test, */
1248f1d2b4d3SLarry Finger 	/* set as 0x00 do not affect power current. And if it */
1249f1d2b4d3SLarry Finger 	/* is set as 0x18, they had ever met auto load fail problem. */
1250f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
1251f1d2b4d3SLarry Finger 
12526bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1253f1d2b4d3SLarry Finger 		"In PowerOff,reg0x%x=%X\n",
1254f1d2b4d3SLarry Finger 		REG_SPS0_CTRL, rtl_read_byte(rtlpriv, REG_SPS0_CTRL));
1255f1d2b4d3SLarry Finger 	/* r.   Note: for PCIe interface, PON will not turn */
1256f1d2b4d3SLarry Finger 	/* off m-bias and BandGap in PCIe suspend mode.  */
1257f1d2b4d3SLarry Finger 
1258f1d2b4d3SLarry Finger 	/* 0x17[7] 1b': power off in process  0b' : power off over */
1259f1d2b4d3SLarry Finger 	if (rtlpriv->rtlhal.macphymode != SINGLEMAC_SINGLEPHY) {
1260f1d2b4d3SLarry Finger 		spin_lock_irqsave(&globalmutex_power, flags);
1261f1d2b4d3SLarry Finger 		u1b_tmp = rtl_read_byte(rtlpriv, REG_POWER_OFF_IN_PROCESS);
1262f1d2b4d3SLarry Finger 		u1b_tmp &= (~BIT(7));
1263f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_POWER_OFF_IN_PROCESS, u1b_tmp);
1264f1d2b4d3SLarry Finger 		spin_unlock_irqrestore(&globalmutex_power, flags);
1265f1d2b4d3SLarry Finger 	}
1266f1d2b4d3SLarry Finger 
12676bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "<=======\n");
1268f1d2b4d3SLarry Finger }
1269f1d2b4d3SLarry Finger 
rtl92de_card_disable(struct ieee80211_hw * hw)1270f1d2b4d3SLarry Finger void rtl92de_card_disable(struct ieee80211_hw *hw)
1271f1d2b4d3SLarry Finger {
1272f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1273f1d2b4d3SLarry Finger 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1274f1d2b4d3SLarry Finger 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1275f1d2b4d3SLarry Finger 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1276f1d2b4d3SLarry Finger 	enum nl80211_iftype opmode;
1277f1d2b4d3SLarry Finger 
1278f1d2b4d3SLarry Finger 	mac->link_state = MAC80211_NOLINK;
1279f1d2b4d3SLarry Finger 	opmode = NL80211_IFTYPE_UNSPECIFIED;
1280f1d2b4d3SLarry Finger 	_rtl92de_set_media_status(hw, opmode);
1281f1d2b4d3SLarry Finger 
1282f1d2b4d3SLarry Finger 	if (rtlpci->driver_is_goingto_unload ||
1283f1d2b4d3SLarry Finger 	    ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1284f1d2b4d3SLarry Finger 		rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1285f1d2b4d3SLarry Finger 	RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1286f1d2b4d3SLarry Finger 	/* Power sequence for each MAC. */
1287f1d2b4d3SLarry Finger 	/* a. stop tx DMA  */
1288f1d2b4d3SLarry Finger 	/* b. close RF */
1289f1d2b4d3SLarry Finger 	/* c. clear rx buf */
1290f1d2b4d3SLarry Finger 	/* d. stop rx DMA */
1291f1d2b4d3SLarry Finger 	/* e.  reset MAC */
1292f1d2b4d3SLarry Finger 
1293f1d2b4d3SLarry Finger 	/* a. stop tx DMA */
1294f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFE);
1295f1d2b4d3SLarry Finger 	udelay(50);
1296f1d2b4d3SLarry Finger 
1297f1d2b4d3SLarry Finger 	/* b. TXPAUSE 0x522[7:0] = 0xFF Pause MAC TX queue */
1298f1d2b4d3SLarry Finger 
1299f1d2b4d3SLarry Finger 	/* c. ========RF OFF sequence==========  */
1300f1d2b4d3SLarry Finger 	/* 0x88c[23:20] = 0xf. */
1301f1d2b4d3SLarry Finger 	rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER4, 0x00f00000, 0xf);
1302f1d2b4d3SLarry Finger 	rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
1303f1d2b4d3SLarry Finger 
1304f1d2b4d3SLarry Finger 	/* APSD_CTRL 0x600[7:0] = 0x40 */
1305f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
1306f1d2b4d3SLarry Finger 
1307f1d2b4d3SLarry Finger 	/* Close antenna 0,0xc04,0xd04 */
1308f1d2b4d3SLarry Finger 	rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, MASKBYTE0, 0);
1309f1d2b4d3SLarry Finger 	rtl_set_bbreg(hw, ROFDM1_TRXPATHENABLE, BDWORD, 0);
1310f1d2b4d3SLarry Finger 
1311f1d2b4d3SLarry Finger 	/*  SYS_FUNC_EN 0x02[7:0] = 0xE2   reset BB state machine */
1312f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
1313f1d2b4d3SLarry Finger 
1314f1d2b4d3SLarry Finger 	/* Mac0 can not do Global reset. Mac1 can do. */
1315f1d2b4d3SLarry Finger 	/* SYS_FUNC_EN 0x02[7:0] = 0xE0  reset BB state machine  */
1316f1d2b4d3SLarry Finger 	if (rtlpriv->rtlhal.interfaceindex == 1)
1317f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
1318f1d2b4d3SLarry Finger 	udelay(50);
1319f1d2b4d3SLarry Finger 
1320f1d2b4d3SLarry Finger 	/* d.  stop tx/rx dma before disable REG_CR (0x100) to fix */
1321f1d2b4d3SLarry Finger 	/* dma hang issue when disable/enable device.  */
1322f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xff);
1323f1d2b4d3SLarry Finger 	udelay(50);
1324f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_CR, 0x0);
13256bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "==> Do power off.......\n");
1326f1d2b4d3SLarry Finger 	if (rtl92d_phy_check_poweroff(hw))
1327f1d2b4d3SLarry Finger 		_rtl92de_poweroff_adapter(hw);
1328f1d2b4d3SLarry Finger 	return;
1329f1d2b4d3SLarry Finger }
1330f1d2b4d3SLarry Finger 
rtl92de_interrupt_recognized(struct ieee80211_hw * hw,struct rtl_int * intvec)1331f1d2b4d3SLarry Finger void rtl92de_interrupt_recognized(struct ieee80211_hw *hw,
133278aa6012SLarry Finger 				  struct rtl_int *intvec)
1333f1d2b4d3SLarry Finger {
1334f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1335f1d2b4d3SLarry Finger 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1336f1d2b4d3SLarry Finger 
133778aa6012SLarry Finger 	intvec->inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
133878aa6012SLarry Finger 	rtl_write_dword(rtlpriv, ISR, intvec->inta);
1339f1d2b4d3SLarry Finger }
1340f1d2b4d3SLarry Finger 
rtl92de_set_beacon_related_registers(struct ieee80211_hw * hw)1341f1d2b4d3SLarry Finger void rtl92de_set_beacon_related_registers(struct ieee80211_hw *hw)
1342f1d2b4d3SLarry Finger {
1343f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1344f1d2b4d3SLarry Finger 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1345f1d2b4d3SLarry Finger 	u16 bcn_interval, atim_window;
1346f1d2b4d3SLarry Finger 
1347f1d2b4d3SLarry Finger 	bcn_interval = mac->beacon_interval;
1348f1d2b4d3SLarry Finger 	atim_window = 2;
1349330bb711SLarry Finger 	rtl92de_disable_interrupt(hw);
1350f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1351f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1352f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1353f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x20);
1354f1d2b4d3SLarry Finger 	if (rtlpriv->rtlhal.current_bandtype == BAND_ON_5G)
1355f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x30);
1356f1d2b4d3SLarry Finger 	else
1357f1d2b4d3SLarry Finger 		rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x20);
1358f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, 0x606, 0x30);
1359f1d2b4d3SLarry Finger }
1360f1d2b4d3SLarry Finger 
rtl92de_set_beacon_interval(struct ieee80211_hw * hw)1361f1d2b4d3SLarry Finger void rtl92de_set_beacon_interval(struct ieee80211_hw *hw)
1362f1d2b4d3SLarry Finger {
1363f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1364f1d2b4d3SLarry Finger 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1365f1d2b4d3SLarry Finger 	u16 bcn_interval = mac->beacon_interval;
1366f1d2b4d3SLarry Finger 
13676bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_BEACON, DBG_DMESG,
1368f1d2b4d3SLarry Finger 		"beacon_interval:%d\n", bcn_interval);
1369330bb711SLarry Finger 	rtl92de_disable_interrupt(hw);
1370f1d2b4d3SLarry Finger 	rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1371330bb711SLarry Finger 	rtl92de_enable_interrupt(hw);
1372f1d2b4d3SLarry Finger }
1373f1d2b4d3SLarry Finger 
rtl92de_update_interrupt_mask(struct ieee80211_hw * hw,u32 add_msr,u32 rm_msr)1374f1d2b4d3SLarry Finger void rtl92de_update_interrupt_mask(struct ieee80211_hw *hw,
1375f1d2b4d3SLarry Finger 				   u32 add_msr, u32 rm_msr)
1376f1d2b4d3SLarry Finger {
1377f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1378f1d2b4d3SLarry Finger 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1379f1d2b4d3SLarry Finger 
13806bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD, "add_msr:%x, rm_msr:%x\n",
1381f1d2b4d3SLarry Finger 		add_msr, rm_msr);
1382f1d2b4d3SLarry Finger 	if (add_msr)
1383f1d2b4d3SLarry Finger 		rtlpci->irq_mask[0] |= add_msr;
1384f1d2b4d3SLarry Finger 	if (rm_msr)
1385f1d2b4d3SLarry Finger 		rtlpci->irq_mask[0] &= (~rm_msr);
1386f1d2b4d3SLarry Finger 	rtl92de_disable_interrupt(hw);
1387f1d2b4d3SLarry Finger 	rtl92de_enable_interrupt(hw);
1388f1d2b4d3SLarry Finger }
1389f1d2b4d3SLarry Finger 
_rtl92de_readpowervalue_fromprom(struct txpower_info * pwrinfo,u8 * rom_content,bool autoloadfail)1390f1d2b4d3SLarry Finger static void _rtl92de_readpowervalue_fromprom(struct txpower_info *pwrinfo,
1391b83faedaSLarry Finger 				 u8 *rom_content, bool autoloadfail)
1392f1d2b4d3SLarry Finger {
1393f1d2b4d3SLarry Finger 	u32 rfpath, eeaddr, group, offset1, offset2;
1394f1d2b4d3SLarry Finger 	u8 i;
1395f1d2b4d3SLarry Finger 
1396f1d2b4d3SLarry Finger 	memset(pwrinfo, 0, sizeof(struct txpower_info));
1397b83faedaSLarry Finger 	if (autoloadfail) {
1398f1d2b4d3SLarry Finger 		for (group = 0; group < CHANNEL_GROUP_MAX; group++) {
1399f1d2b4d3SLarry Finger 			for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
1400f1d2b4d3SLarry Finger 				if (group < CHANNEL_GROUP_MAX_2G) {
1401f1d2b4d3SLarry Finger 					pwrinfo->cck_index[rfpath][group] =
1402f1d2b4d3SLarry Finger 					    EEPROM_DEFAULT_TXPOWERLEVEL_2G;
1403f1d2b4d3SLarry Finger 					pwrinfo->ht40_1sindex[rfpath][group] =
1404f1d2b4d3SLarry Finger 					    EEPROM_DEFAULT_TXPOWERLEVEL_2G;
1405f1d2b4d3SLarry Finger 				} else {
1406f1d2b4d3SLarry Finger 					pwrinfo->ht40_1sindex[rfpath][group] =
1407f1d2b4d3SLarry Finger 					    EEPROM_DEFAULT_TXPOWERLEVEL_5G;
1408f1d2b4d3SLarry Finger 				}
1409f1d2b4d3SLarry Finger 				pwrinfo->ht40_2sindexdiff[rfpath][group] =
1410f1d2b4d3SLarry Finger 				    EEPROM_DEFAULT_HT40_2SDIFF;
1411f1d2b4d3SLarry Finger 				pwrinfo->ht20indexdiff[rfpath][group] =
1412f1d2b4d3SLarry Finger 				    EEPROM_DEFAULT_HT20_DIFF;
1413f1d2b4d3SLarry Finger 				pwrinfo->ofdmindexdiff[rfpath][group] =
1414f1d2b4d3SLarry Finger 				    EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1415f1d2b4d3SLarry Finger 				pwrinfo->ht40maxoffset[rfpath][group] =
1416f1d2b4d3SLarry Finger 				    EEPROM_DEFAULT_HT40_PWRMAXOFFSET;
1417f1d2b4d3SLarry Finger 				pwrinfo->ht20maxoffset[rfpath][group] =
1418f1d2b4d3SLarry Finger 				    EEPROM_DEFAULT_HT20_PWRMAXOFFSET;
1419f1d2b4d3SLarry Finger 			}
1420f1d2b4d3SLarry Finger 		}
1421f1d2b4d3SLarry Finger 		for (i = 0; i < 3; i++) {
1422f1d2b4d3SLarry Finger 			pwrinfo->tssi_a[i] = EEPROM_DEFAULT_TSSI;
1423f1d2b4d3SLarry Finger 			pwrinfo->tssi_b[i] = EEPROM_DEFAULT_TSSI;
1424f1d2b4d3SLarry Finger 		}
1425f1d2b4d3SLarry Finger 		return;
1426f1d2b4d3SLarry Finger 	}
1427f1d2b4d3SLarry Finger 
1428f1d2b4d3SLarry Finger 	/* Maybe autoload OK,buf the tx power index value is not filled.
1429f1d2b4d3SLarry Finger 	 * If we find it, we set it to default value. */
1430f1d2b4d3SLarry Finger 	for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
1431f1d2b4d3SLarry Finger 		for (group = 0; group < CHANNEL_GROUP_MAX_2G; group++) {
1432f1d2b4d3SLarry Finger 			eeaddr = EEPROM_CCK_TX_PWR_INX_2G + (rfpath * 3)
1433f1d2b4d3SLarry Finger 				 + group;
1434f1d2b4d3SLarry Finger 			pwrinfo->cck_index[rfpath][group] =
1435f1d2b4d3SLarry Finger 					(rom_content[eeaddr] == 0xFF) ?
1436f1d2b4d3SLarry Finger 					     (eeaddr > 0x7B ?
1437f1d2b4d3SLarry Finger 					     EEPROM_DEFAULT_TXPOWERLEVEL_5G :
1438f1d2b4d3SLarry Finger 					     EEPROM_DEFAULT_TXPOWERLEVEL_2G) :
1439f1d2b4d3SLarry Finger 					     rom_content[eeaddr];
1440f1d2b4d3SLarry Finger 		}
1441f1d2b4d3SLarry Finger 	}
1442f1d2b4d3SLarry Finger 	for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
1443f1d2b4d3SLarry Finger 		for (group = 0; group < CHANNEL_GROUP_MAX; group++) {
1444f1d2b4d3SLarry Finger 			offset1 = group / 3;
1445f1d2b4d3SLarry Finger 			offset2 = group % 3;
1446f1d2b4d3SLarry Finger 			eeaddr = EEPROM_HT40_1S_TX_PWR_INX_2G + (rfpath * 3) +
1447f1d2b4d3SLarry Finger 			    offset2 + offset1 * 21;
1448f1d2b4d3SLarry Finger 			pwrinfo->ht40_1sindex[rfpath][group] =
1449f1d2b4d3SLarry Finger 			    (rom_content[eeaddr] == 0xFF) ? (eeaddr > 0x7B ?
1450f1d2b4d3SLarry Finger 					     EEPROM_DEFAULT_TXPOWERLEVEL_5G :
1451f1d2b4d3SLarry Finger 					     EEPROM_DEFAULT_TXPOWERLEVEL_2G) :
1452f1d2b4d3SLarry Finger 						 rom_content[eeaddr];
1453f1d2b4d3SLarry Finger 		}
1454f1d2b4d3SLarry Finger 	}
1455f1d2b4d3SLarry Finger 	/* These just for 92D efuse offset. */
1456f1d2b4d3SLarry Finger 	for (group = 0; group < CHANNEL_GROUP_MAX; group++) {
1457f1d2b4d3SLarry Finger 		for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
1458f1d2b4d3SLarry Finger 			int base1 = EEPROM_HT40_2S_TX_PWR_INX_DIFF_2G;
1459f1d2b4d3SLarry Finger 
1460f1d2b4d3SLarry Finger 			offset1 = group / 3;
1461f1d2b4d3SLarry Finger 			offset2 = group % 3;
1462f1d2b4d3SLarry Finger 
1463f1d2b4d3SLarry Finger 			if (rom_content[base1 + offset2 + offset1 * 21] != 0xFF)
1464f1d2b4d3SLarry Finger 				pwrinfo->ht40_2sindexdiff[rfpath][group] =
1465f1d2b4d3SLarry Finger 				    (rom_content[base1 +
1466f1d2b4d3SLarry Finger 				     offset2 + offset1 * 21] >> (rfpath * 4))
1467f1d2b4d3SLarry Finger 				     & 0xF;
1468f1d2b4d3SLarry Finger 			else
1469f1d2b4d3SLarry Finger 				pwrinfo->ht40_2sindexdiff[rfpath][group] =
1470f1d2b4d3SLarry Finger 				    EEPROM_DEFAULT_HT40_2SDIFF;
1471f1d2b4d3SLarry Finger 			if (rom_content[EEPROM_HT20_TX_PWR_INX_DIFF_2G + offset2
1472f1d2b4d3SLarry Finger 			    + offset1 * 21] != 0xFF)
1473f1d2b4d3SLarry Finger 				pwrinfo->ht20indexdiff[rfpath][group] =
1474f1d2b4d3SLarry Finger 				    (rom_content[EEPROM_HT20_TX_PWR_INX_DIFF_2G
1475f1d2b4d3SLarry Finger 				    + offset2 + offset1 * 21] >> (rfpath * 4))
1476f1d2b4d3SLarry Finger 				    & 0xF;
1477f1d2b4d3SLarry Finger 			else
1478f1d2b4d3SLarry Finger 				pwrinfo->ht20indexdiff[rfpath][group] =
1479f1d2b4d3SLarry Finger 				    EEPROM_DEFAULT_HT20_DIFF;
1480f1d2b4d3SLarry Finger 			if (rom_content[EEPROM_OFDM_TX_PWR_INX_DIFF_2G + offset2
1481f1d2b4d3SLarry Finger 			    + offset1 * 21] != 0xFF)
1482f1d2b4d3SLarry Finger 				pwrinfo->ofdmindexdiff[rfpath][group] =
1483f1d2b4d3SLarry Finger 				    (rom_content[EEPROM_OFDM_TX_PWR_INX_DIFF_2G
1484f1d2b4d3SLarry Finger 				     + offset2 + offset1 * 21] >> (rfpath * 4))
1485f1d2b4d3SLarry Finger 				     & 0xF;
1486f1d2b4d3SLarry Finger 			else
1487f1d2b4d3SLarry Finger 				pwrinfo->ofdmindexdiff[rfpath][group] =
1488f1d2b4d3SLarry Finger 				    EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1489f1d2b4d3SLarry Finger 			if (rom_content[EEPROM_HT40_MAX_PWR_OFFSET_2G + offset2
1490f1d2b4d3SLarry Finger 			    + offset1 * 21] != 0xFF)
1491f1d2b4d3SLarry Finger 				pwrinfo->ht40maxoffset[rfpath][group] =
1492f1d2b4d3SLarry Finger 				    (rom_content[EEPROM_HT40_MAX_PWR_OFFSET_2G
1493f1d2b4d3SLarry Finger 				    + offset2 + offset1 * 21] >> (rfpath * 4))
1494f1d2b4d3SLarry Finger 				    & 0xF;
1495f1d2b4d3SLarry Finger 			else
1496f1d2b4d3SLarry Finger 				pwrinfo->ht40maxoffset[rfpath][group] =
1497f1d2b4d3SLarry Finger 				    EEPROM_DEFAULT_HT40_PWRMAXOFFSET;
1498f1d2b4d3SLarry Finger 			if (rom_content[EEPROM_HT20_MAX_PWR_OFFSET_2G + offset2
1499f1d2b4d3SLarry Finger 			    + offset1 * 21] != 0xFF)
1500f1d2b4d3SLarry Finger 				pwrinfo->ht20maxoffset[rfpath][group] =
1501f1d2b4d3SLarry Finger 				    (rom_content[EEPROM_HT20_MAX_PWR_OFFSET_2G +
1502f1d2b4d3SLarry Finger 				     offset2 + offset1 * 21] >> (rfpath * 4)) &
1503f1d2b4d3SLarry Finger 				     0xF;
1504f1d2b4d3SLarry Finger 			else
1505f1d2b4d3SLarry Finger 				pwrinfo->ht20maxoffset[rfpath][group] =
1506f1d2b4d3SLarry Finger 				    EEPROM_DEFAULT_HT20_PWRMAXOFFSET;
1507f1d2b4d3SLarry Finger 		}
1508f1d2b4d3SLarry Finger 	}
1509f1d2b4d3SLarry Finger 	if (rom_content[EEPROM_TSSI_A_5G] != 0xFF) {
1510f1d2b4d3SLarry Finger 		/* 5GL */
1511f1d2b4d3SLarry Finger 		pwrinfo->tssi_a[0] = rom_content[EEPROM_TSSI_A_5G] & 0x3F;
1512f1d2b4d3SLarry Finger 		pwrinfo->tssi_b[0] = rom_content[EEPROM_TSSI_B_5G] & 0x3F;
1513f1d2b4d3SLarry Finger 		/* 5GM */
1514f1d2b4d3SLarry Finger 		pwrinfo->tssi_a[1] = rom_content[EEPROM_TSSI_AB_5G] & 0x3F;
1515f1d2b4d3SLarry Finger 		pwrinfo->tssi_b[1] =
1516f1d2b4d3SLarry Finger 		    (rom_content[EEPROM_TSSI_AB_5G] & 0xC0) >> 6 |
1517f1d2b4d3SLarry Finger 		    (rom_content[EEPROM_TSSI_AB_5G + 1] & 0x0F) << 2;
1518f1d2b4d3SLarry Finger 		/* 5GH */
1519f1d2b4d3SLarry Finger 		pwrinfo->tssi_a[2] = (rom_content[EEPROM_TSSI_AB_5G + 1] &
1520f1d2b4d3SLarry Finger 				      0xF0) >> 4 |
1521f1d2b4d3SLarry Finger 		    (rom_content[EEPROM_TSSI_AB_5G + 2] & 0x03) << 4;
1522f1d2b4d3SLarry Finger 		pwrinfo->tssi_b[2] = (rom_content[EEPROM_TSSI_AB_5G + 2] &
1523f1d2b4d3SLarry Finger 				      0xFC) >> 2;
1524f1d2b4d3SLarry Finger 	} else {
1525f1d2b4d3SLarry Finger 		for (i = 0; i < 3; i++) {
1526f1d2b4d3SLarry Finger 			pwrinfo->tssi_a[i] = EEPROM_DEFAULT_TSSI;
1527f1d2b4d3SLarry Finger 			pwrinfo->tssi_b[i] = EEPROM_DEFAULT_TSSI;
1528f1d2b4d3SLarry Finger 		}
1529f1d2b4d3SLarry Finger 	}
1530f1d2b4d3SLarry Finger }
1531f1d2b4d3SLarry Finger 
_rtl92de_read_txpower_info(struct ieee80211_hw * hw,bool autoload_fail,u8 * hwinfo)1532f1d2b4d3SLarry Finger static void _rtl92de_read_txpower_info(struct ieee80211_hw *hw,
1533f1d2b4d3SLarry Finger 				       bool autoload_fail, u8 *hwinfo)
1534f1d2b4d3SLarry Finger {
1535f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1536f1d2b4d3SLarry Finger 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1537f1d2b4d3SLarry Finger 	struct txpower_info pwrinfo;
1538f1d2b4d3SLarry Finger 	u8 tempval[2], i, pwr, diff;
1539b83faedaSLarry Finger 	u32 ch, rfpath, group;
1540f1d2b4d3SLarry Finger 
1541f1d2b4d3SLarry Finger 	_rtl92de_readpowervalue_fromprom(&pwrinfo, hwinfo, autoload_fail);
1542f1d2b4d3SLarry Finger 	if (!autoload_fail) {
1543f1d2b4d3SLarry Finger 		/* bit0~2 */
1544f1d2b4d3SLarry Finger 		rtlefuse->eeprom_regulatory = (hwinfo[EEPROM_RF_OPT1] & 0x7);
1545f1d2b4d3SLarry Finger 		rtlefuse->eeprom_thermalmeter =
1546f1d2b4d3SLarry Finger 			 hwinfo[EEPROM_THERMAL_METER] & 0x1f;
1547f1d2b4d3SLarry Finger 		rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_K];
1548f1d2b4d3SLarry Finger 		tempval[0] = hwinfo[EEPROM_IQK_DELTA] & 0x03;
1549f1d2b4d3SLarry Finger 		tempval[1] = (hwinfo[EEPROM_LCK_DELTA] & 0x0C) >> 2;
1550f1d2b4d3SLarry Finger 		rtlefuse->txpwr_fromeprom = true;
1551f1d2b4d3SLarry Finger 		if (IS_92D_D_CUT(rtlpriv->rtlhal.version) ||
1552f1d2b4d3SLarry Finger 		    IS_92D_E_CUT(rtlpriv->rtlhal.version)) {
1553f1d2b4d3SLarry Finger 			rtlefuse->internal_pa_5g[0] =
1554f1d2b4d3SLarry Finger 				!((hwinfo[EEPROM_TSSI_A_5G] & BIT(6)) >> 6);
1555f1d2b4d3SLarry Finger 			rtlefuse->internal_pa_5g[1] =
1556f1d2b4d3SLarry Finger 				!((hwinfo[EEPROM_TSSI_B_5G] & BIT(6)) >> 6);
15576bf8bc19SLarry Finger 			rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1558f1d2b4d3SLarry Finger 				"Is D cut,Internal PA0 %d Internal PA1 %d\n",
1559f1d2b4d3SLarry Finger 				rtlefuse->internal_pa_5g[0],
1560f1d2b4d3SLarry Finger 				rtlefuse->internal_pa_5g[1]);
1561f1d2b4d3SLarry Finger 		}
1562f1d2b4d3SLarry Finger 		rtlefuse->eeprom_c9 = hwinfo[EEPROM_RF_OPT6];
1563f1d2b4d3SLarry Finger 		rtlefuse->eeprom_cc = hwinfo[EEPROM_RF_OPT7];
1564f1d2b4d3SLarry Finger 	} else {
1565f1d2b4d3SLarry Finger 		rtlefuse->eeprom_regulatory = 0;
1566f1d2b4d3SLarry Finger 		rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
1567f1d2b4d3SLarry Finger 		rtlefuse->crystalcap = EEPROM_DEFAULT_CRYSTALCAP;
1568f1d2b4d3SLarry Finger 		tempval[0] = tempval[1] = 3;
1569f1d2b4d3SLarry Finger 	}
1570f1d2b4d3SLarry Finger 
1571f1d2b4d3SLarry Finger 	/* Use default value to fill parameters if
1572f1d2b4d3SLarry Finger 	 * efuse is not filled on some place. */
1573f1d2b4d3SLarry Finger 
1574f1d2b4d3SLarry Finger 	/* ThermalMeter from EEPROM */
1575f1d2b4d3SLarry Finger 	if (rtlefuse->eeprom_thermalmeter < 0x06 ||
1576f1d2b4d3SLarry Finger 	    rtlefuse->eeprom_thermalmeter > 0x1c)
1577f1d2b4d3SLarry Finger 		rtlefuse->eeprom_thermalmeter = 0x12;
1578f1d2b4d3SLarry Finger 	rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
1579f1d2b4d3SLarry Finger 
1580f1d2b4d3SLarry Finger 	/* check XTAL_K */
1581f1d2b4d3SLarry Finger 	if (rtlefuse->crystalcap == 0xFF)
1582f1d2b4d3SLarry Finger 		rtlefuse->crystalcap = 0;
1583f1d2b4d3SLarry Finger 	if (rtlefuse->eeprom_regulatory > 3)
1584f1d2b4d3SLarry Finger 		rtlefuse->eeprom_regulatory = 0;
1585f1d2b4d3SLarry Finger 
1586f1d2b4d3SLarry Finger 	for (i = 0; i < 2; i++) {
1587f1d2b4d3SLarry Finger 		switch (tempval[i]) {
1588f1d2b4d3SLarry Finger 		case 0:
1589f1d2b4d3SLarry Finger 			tempval[i] = 5;
1590f1d2b4d3SLarry Finger 			break;
1591f1d2b4d3SLarry Finger 		case 1:
1592f1d2b4d3SLarry Finger 			tempval[i] = 4;
1593f1d2b4d3SLarry Finger 			break;
1594f1d2b4d3SLarry Finger 		case 2:
1595f1d2b4d3SLarry Finger 			tempval[i] = 3;
1596f1d2b4d3SLarry Finger 			break;
1597f1d2b4d3SLarry Finger 		case 3:
1598f1d2b4d3SLarry Finger 		default:
1599f1d2b4d3SLarry Finger 			tempval[i] = 0;
1600f1d2b4d3SLarry Finger 			break;
1601f1d2b4d3SLarry Finger 		}
1602f1d2b4d3SLarry Finger 	}
1603f1d2b4d3SLarry Finger 
1604f1d2b4d3SLarry Finger 	rtlefuse->delta_iqk = tempval[0];
1605f1d2b4d3SLarry Finger 	if (tempval[1] > 0)
1606f1d2b4d3SLarry Finger 		rtlefuse->delta_lck = tempval[1] - 1;
1607f1d2b4d3SLarry Finger 	if (rtlefuse->eeprom_c9 == 0xFF)
1608f1d2b4d3SLarry Finger 		rtlefuse->eeprom_c9 = 0x00;
16096bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD,
1610f1d2b4d3SLarry Finger 		"EEPROMRegulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
16116bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD,
1612f1d2b4d3SLarry Finger 		"ThermalMeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
16136bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD,
1614f1d2b4d3SLarry Finger 		"CrystalCap = 0x%x\n", rtlefuse->crystalcap);
16156bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD,
1616f1d2b4d3SLarry Finger 		"Delta_IQK = 0x%x Delta_LCK = 0x%x\n",
1617f1d2b4d3SLarry Finger 		rtlefuse->delta_iqk, rtlefuse->delta_lck);
1618f1d2b4d3SLarry Finger 
1619b83faedaSLarry Finger 	for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
1620f1d2b4d3SLarry Finger 		for (ch = 0; ch < CHANNEL_MAX_NUMBER; ch++) {
1621f1d2b4d3SLarry Finger 			group = rtl92d_get_chnlgroup_fromarray((u8) ch);
1622f1d2b4d3SLarry Finger 			if (ch < CHANNEL_MAX_NUMBER_2G)
1623b83faedaSLarry Finger 				rtlefuse->txpwrlevel_cck[rfpath][ch] =
1624b83faedaSLarry Finger 				    pwrinfo.cck_index[rfpath][group];
1625b83faedaSLarry Finger 			rtlefuse->txpwrlevel_ht40_1s[rfpath][ch] =
1626b83faedaSLarry Finger 				    pwrinfo.ht40_1sindex[rfpath][group];
1627b83faedaSLarry Finger 			rtlefuse->txpwr_ht20diff[rfpath][ch] =
1628b83faedaSLarry Finger 				    pwrinfo.ht20indexdiff[rfpath][group];
1629b83faedaSLarry Finger 			rtlefuse->txpwr_legacyhtdiff[rfpath][ch] =
1630b83faedaSLarry Finger 				    pwrinfo.ofdmindexdiff[rfpath][group];
1631b83faedaSLarry Finger 			rtlefuse->pwrgroup_ht20[rfpath][ch] =
1632b83faedaSLarry Finger 				    pwrinfo.ht20maxoffset[rfpath][group];
1633b83faedaSLarry Finger 			rtlefuse->pwrgroup_ht40[rfpath][ch] =
1634b83faedaSLarry Finger 				    pwrinfo.ht40maxoffset[rfpath][group];
1635b83faedaSLarry Finger 			pwr = pwrinfo.ht40_1sindex[rfpath][group];
1636b83faedaSLarry Finger 			diff = pwrinfo.ht40_2sindexdiff[rfpath][group];
1637b83faedaSLarry Finger 			rtlefuse->txpwrlevel_ht40_2s[rfpath][ch] =
1638f1d2b4d3SLarry Finger 				    (pwr > diff) ? (pwr - diff) : 0;
1639f1d2b4d3SLarry Finger 		}
1640f1d2b4d3SLarry Finger 	}
1641f1d2b4d3SLarry Finger }
1642f1d2b4d3SLarry Finger 
_rtl92de_read_macphymode_from_prom(struct ieee80211_hw * hw,u8 * content)1643f1d2b4d3SLarry Finger static void _rtl92de_read_macphymode_from_prom(struct ieee80211_hw *hw,
1644f1d2b4d3SLarry Finger 					       u8 *content)
1645f1d2b4d3SLarry Finger {
1646f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1647f1d2b4d3SLarry Finger 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1648f1d2b4d3SLarry Finger 	u8 macphy_crvalue = content[EEPROM_MAC_FUNCTION];
1649f1d2b4d3SLarry Finger 
1650f1d2b4d3SLarry Finger 	if (macphy_crvalue & BIT(3)) {
1651f1d2b4d3SLarry Finger 		rtlhal->macphymode = SINGLEMAC_SINGLEPHY;
16526bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1653f1d2b4d3SLarry Finger 			"MacPhyMode SINGLEMAC_SINGLEPHY\n");
1654f1d2b4d3SLarry Finger 	} else {
1655f1d2b4d3SLarry Finger 		rtlhal->macphymode = DUALMAC_DUALPHY;
16566bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1657f1d2b4d3SLarry Finger 			"MacPhyMode DUALMAC_DUALPHY\n");
1658f1d2b4d3SLarry Finger 	}
1659f1d2b4d3SLarry Finger }
1660f1d2b4d3SLarry Finger 
_rtl92de_read_macphymode_and_bandtype(struct ieee80211_hw * hw,u8 * content)1661f1d2b4d3SLarry Finger static void _rtl92de_read_macphymode_and_bandtype(struct ieee80211_hw *hw,
1662f1d2b4d3SLarry Finger 						  u8 *content)
1663f1d2b4d3SLarry Finger {
1664f1d2b4d3SLarry Finger 	_rtl92de_read_macphymode_from_prom(hw, content);
1665f1d2b4d3SLarry Finger 	rtl92d_phy_config_macphymode(hw);
1666f1d2b4d3SLarry Finger 	rtl92d_phy_config_macphymode_info(hw);
1667f1d2b4d3SLarry Finger }
1668f1d2b4d3SLarry Finger 
_rtl92de_efuse_update_chip_version(struct ieee80211_hw * hw)1669f1d2b4d3SLarry Finger static void _rtl92de_efuse_update_chip_version(struct ieee80211_hw *hw)
1670f1d2b4d3SLarry Finger {
1671f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1672f1d2b4d3SLarry Finger 	enum version_8192d chipver = rtlpriv->rtlhal.version;
1673f1d2b4d3SLarry Finger 	u8 cutvalue[2];
1674f1d2b4d3SLarry Finger 	u16 chipvalue;
1675f1d2b4d3SLarry Finger 
1676f1d2b4d3SLarry Finger 	rtlpriv->intf_ops->read_efuse_byte(hw, EEPROME_CHIP_VERSION_H,
1677f1d2b4d3SLarry Finger 					   &cutvalue[1]);
1678f1d2b4d3SLarry Finger 	rtlpriv->intf_ops->read_efuse_byte(hw, EEPROME_CHIP_VERSION_L,
1679f1d2b4d3SLarry Finger 					   &cutvalue[0]);
1680f1d2b4d3SLarry Finger 	chipvalue = (cutvalue[1] << 8) | cutvalue[0];
1681f1d2b4d3SLarry Finger 	switch (chipvalue) {
1682f1d2b4d3SLarry Finger 	case 0xAA55:
1683f1d2b4d3SLarry Finger 		chipver |= CHIP_92D_C_CUT;
16846bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "C-CUT!!!\n");
1685f1d2b4d3SLarry Finger 		break;
1686f1d2b4d3SLarry Finger 	case 0x9966:
1687f1d2b4d3SLarry Finger 		chipver |= CHIP_92D_D_CUT;
16886bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "D-CUT!!!\n");
1689f1d2b4d3SLarry Finger 		break;
1690f1d2b4d3SLarry Finger 	case 0xCC33:
1691f1d2b4d3SLarry Finger 		chipver |= CHIP_92D_E_CUT;
16926bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "E-CUT!!!\n");
1693f1d2b4d3SLarry Finger 		break;
1694f1d2b4d3SLarry Finger 	default:
1695f1d2b4d3SLarry Finger 		chipver |= CHIP_92D_D_CUT;
1696b8c79f45SLarry Finger 		pr_err("Unknown CUT!\n");
1697f1d2b4d3SLarry Finger 		break;
1698f1d2b4d3SLarry Finger 	}
1699f1d2b4d3SLarry Finger 	rtlpriv->rtlhal.version = chipver;
1700f1d2b4d3SLarry Finger }
1701f1d2b4d3SLarry Finger 
_rtl92de_read_adapter_info(struct ieee80211_hw * hw)1702f1d2b4d3SLarry Finger static void _rtl92de_read_adapter_info(struct ieee80211_hw *hw)
1703f1d2b4d3SLarry Finger {
1704f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1705f1d2b4d3SLarry Finger 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1706f1d2b4d3SLarry Finger 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1707a8c9fb2bSLarry Finger 	int params[] = {RTL8190_EEPROM_ID, EEPROM_VID, EEPROM_DID,
1708a8c9fb2bSLarry Finger 			EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR_MAC0_92D,
1709a8c9fb2bSLarry Finger 			EEPROM_CHANNEL_PLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
1710a8c9fb2bSLarry Finger 			COUNTRY_CODE_WORLD_WIDE_13};
1711a8c9fb2bSLarry Finger 	int i;
1712a8c9fb2bSLarry Finger 	u16 usvalue;
1713a8c9fb2bSLarry Finger 	u8 *hwinfo;
1714f1d2b4d3SLarry Finger 
1715a8c9fb2bSLarry Finger 	hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
1716a8c9fb2bSLarry Finger 	if (!hwinfo)
1717a8c9fb2bSLarry Finger 		return;
1718a8c9fb2bSLarry Finger 
1719a8c9fb2bSLarry Finger 	if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
1720a0c7858eSChristian Engelmayer 		goto exit;
1721a8c9fb2bSLarry Finger 
1722f1d2b4d3SLarry Finger 	_rtl92de_efuse_update_chip_version(hw);
1723f1d2b4d3SLarry Finger 	_rtl92de_read_macphymode_and_bandtype(hw, hwinfo);
1724f1d2b4d3SLarry Finger 
1725a8c9fb2bSLarry Finger 	/* Read Permanent MAC address for 2nd interface */
1726a8c9fb2bSLarry Finger 	if (rtlhal->interfaceindex != 0) {
1727f1d2b4d3SLarry Finger 		for (i = 0; i < 6; i += 2) {
1728f1d2b4d3SLarry Finger 			usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR_MAC1_92D + i];
1729f1d2b4d3SLarry Finger 			*((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
1730f1d2b4d3SLarry Finger 		}
1731f1d2b4d3SLarry Finger 	}
1732f1d2b4d3SLarry Finger 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR,
1733f1d2b4d3SLarry Finger 				      rtlefuse->dev_addr);
17346bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "%pM\n", rtlefuse->dev_addr);
1735f1d2b4d3SLarry Finger 	_rtl92de_read_txpower_info(hw, rtlefuse->autoload_failflag, hwinfo);
1736f1d2b4d3SLarry Finger 
1737f1d2b4d3SLarry Finger 	/* Read Channel Plan */
1738f1d2b4d3SLarry Finger 	switch (rtlhal->bandset) {
1739f1d2b4d3SLarry Finger 	case BAND_ON_2_4G:
1740f1d2b4d3SLarry Finger 		rtlefuse->channel_plan = COUNTRY_CODE_TELEC;
1741f1d2b4d3SLarry Finger 		break;
1742f1d2b4d3SLarry Finger 	case BAND_ON_5G:
1743f1d2b4d3SLarry Finger 		rtlefuse->channel_plan = COUNTRY_CODE_FCC;
1744f1d2b4d3SLarry Finger 		break;
1745f1d2b4d3SLarry Finger 	case BAND_ON_BOTH:
1746f1d2b4d3SLarry Finger 		rtlefuse->channel_plan = COUNTRY_CODE_FCC;
1747f1d2b4d3SLarry Finger 		break;
1748f1d2b4d3SLarry Finger 	default:
1749f1d2b4d3SLarry Finger 		rtlefuse->channel_plan = COUNTRY_CODE_FCC;
1750f1d2b4d3SLarry Finger 		break;
1751f1d2b4d3SLarry Finger 	}
1752f1d2b4d3SLarry Finger 	rtlefuse->txpwr_fromeprom = true;
1753a0c7858eSChristian Engelmayer exit:
1754a8c9fb2bSLarry Finger 	kfree(hwinfo);
1755f1d2b4d3SLarry Finger }
1756f1d2b4d3SLarry Finger 
rtl92de_read_eeprom_info(struct ieee80211_hw * hw)1757f1d2b4d3SLarry Finger void rtl92de_read_eeprom_info(struct ieee80211_hw *hw)
1758f1d2b4d3SLarry Finger {
1759f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1760f1d2b4d3SLarry Finger 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1761f1d2b4d3SLarry Finger 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1762f1d2b4d3SLarry Finger 	u8 tmp_u1b;
1763f1d2b4d3SLarry Finger 
1764f1d2b4d3SLarry Finger 	rtlhal->version = _rtl92de_read_chip_version(hw);
1765f1d2b4d3SLarry Finger 	tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1766f1d2b4d3SLarry Finger 	rtlefuse->autoload_status = tmp_u1b;
1767f1d2b4d3SLarry Finger 	if (tmp_u1b & BIT(4)) {
17686bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
1769f1d2b4d3SLarry Finger 		rtlefuse->epromtype = EEPROM_93C46;
1770f1d2b4d3SLarry Finger 	} else {
17716bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
1772f1d2b4d3SLarry Finger 		rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1773f1d2b4d3SLarry Finger 	}
1774f1d2b4d3SLarry Finger 	if (tmp_u1b & BIT(5)) {
17756bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1776f1d2b4d3SLarry Finger 
1777f1d2b4d3SLarry Finger 		rtlefuse->autoload_failflag = false;
1778f1d2b4d3SLarry Finger 		_rtl92de_read_adapter_info(hw);
1779f1d2b4d3SLarry Finger 	} else {
1780b8c79f45SLarry Finger 		pr_err("Autoload ERR!!\n");
1781f1d2b4d3SLarry Finger 	}
1782f1d2b4d3SLarry Finger 	return;
1783f1d2b4d3SLarry Finger }
1784f1d2b4d3SLarry Finger 
rtl92de_update_hal_rate_table(struct ieee80211_hw * hw,struct ieee80211_sta * sta)1785f1d2b4d3SLarry Finger static void rtl92de_update_hal_rate_table(struct ieee80211_hw *hw,
1786f1d2b4d3SLarry Finger 					  struct ieee80211_sta *sta)
1787f1d2b4d3SLarry Finger {
1788f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1789f1d2b4d3SLarry Finger 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
1790f1d2b4d3SLarry Finger 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1791f1d2b4d3SLarry Finger 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1792f1d2b4d3SLarry Finger 	u32 ratr_value;
1793f1d2b4d3SLarry Finger 	u8 ratr_index = 0;
1794f1d2b4d3SLarry Finger 	u8 nmode = mac->ht_enable;
1795f1d2b4d3SLarry Finger 	u8 mimo_ps = IEEE80211_SMPS_OFF;
1796f1d2b4d3SLarry Finger 	u16 shortgi_rate;
1797f1d2b4d3SLarry Finger 	u32 tmp_ratr_value;
1798f1d2b4d3SLarry Finger 	u8 curtxbw_40mhz = mac->bw_40;
1799*046d2e7cSSriram R 	u8 curshortgi_40mhz = (sta->deflink.ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1800f1d2b4d3SLarry Finger 							1 : 0;
1801*046d2e7cSSriram R 	u8 curshortgi_20mhz = (sta->deflink.ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1802f1d2b4d3SLarry Finger 							1 : 0;
1803f1d2b4d3SLarry Finger 	enum wireless_mode wirelessmode = mac->mode;
1804f1d2b4d3SLarry Finger 
1805f1d2b4d3SLarry Finger 	if (rtlhal->current_bandtype == BAND_ON_5G)
1806*046d2e7cSSriram R 		ratr_value = sta->deflink.supp_rates[1] << 4;
1807f1d2b4d3SLarry Finger 	else
1808*046d2e7cSSriram R 		ratr_value = sta->deflink.supp_rates[0];
1809*046d2e7cSSriram R 	ratr_value |= (sta->deflink.ht_cap.mcs.rx_mask[1] << 20 |
1810*046d2e7cSSriram R 		       sta->deflink.ht_cap.mcs.rx_mask[0] << 12);
1811f1d2b4d3SLarry Finger 	switch (wirelessmode) {
1812f1d2b4d3SLarry Finger 	case WIRELESS_MODE_A:
1813f1d2b4d3SLarry Finger 		ratr_value &= 0x00000FF0;
1814f1d2b4d3SLarry Finger 		break;
1815f1d2b4d3SLarry Finger 	case WIRELESS_MODE_B:
1816f1d2b4d3SLarry Finger 		if (ratr_value & 0x0000000c)
1817f1d2b4d3SLarry Finger 			ratr_value &= 0x0000000d;
1818f1d2b4d3SLarry Finger 		else
1819f1d2b4d3SLarry Finger 			ratr_value &= 0x0000000f;
1820f1d2b4d3SLarry Finger 		break;
1821f1d2b4d3SLarry Finger 	case WIRELESS_MODE_G:
1822f1d2b4d3SLarry Finger 		ratr_value &= 0x00000FF5;
1823f1d2b4d3SLarry Finger 		break;
1824f1d2b4d3SLarry Finger 	case WIRELESS_MODE_N_24G:
1825f1d2b4d3SLarry Finger 	case WIRELESS_MODE_N_5G:
1826f1d2b4d3SLarry Finger 		nmode = 1;
1827f1d2b4d3SLarry Finger 		if (mimo_ps == IEEE80211_SMPS_STATIC) {
1828f1d2b4d3SLarry Finger 			ratr_value &= 0x0007F005;
1829f1d2b4d3SLarry Finger 		} else {
1830f1d2b4d3SLarry Finger 			u32 ratr_mask;
1831f1d2b4d3SLarry Finger 
1832f1d2b4d3SLarry Finger 			if (get_rf_type(rtlphy) == RF_1T2R ||
1833f1d2b4d3SLarry Finger 			    get_rf_type(rtlphy) == RF_1T1R) {
1834f1d2b4d3SLarry Finger 				ratr_mask = 0x000ff005;
1835f1d2b4d3SLarry Finger 			} else {
1836f1d2b4d3SLarry Finger 				ratr_mask = 0x0f0ff005;
1837f1d2b4d3SLarry Finger 			}
1838f1d2b4d3SLarry Finger 
1839f1d2b4d3SLarry Finger 			ratr_value &= ratr_mask;
1840f1d2b4d3SLarry Finger 		}
1841f1d2b4d3SLarry Finger 		break;
1842f1d2b4d3SLarry Finger 	default:
1843f1d2b4d3SLarry Finger 		if (rtlphy->rf_type == RF_1T2R)
1844f1d2b4d3SLarry Finger 			ratr_value &= 0x000ff0ff;
1845f1d2b4d3SLarry Finger 		else
1846f1d2b4d3SLarry Finger 			ratr_value &= 0x0f0ff0ff;
1847f1d2b4d3SLarry Finger 
1848f1d2b4d3SLarry Finger 		break;
1849f1d2b4d3SLarry Finger 	}
1850f1d2b4d3SLarry Finger 	ratr_value &= 0x0FFFFFFF;
1851f1d2b4d3SLarry Finger 	if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) ||
1852f1d2b4d3SLarry Finger 	    (!curtxbw_40mhz && curshortgi_20mhz))) {
1853f1d2b4d3SLarry Finger 		ratr_value |= 0x10000000;
1854f1d2b4d3SLarry Finger 		tmp_ratr_value = (ratr_value >> 12);
1855f1d2b4d3SLarry Finger 		for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
1856f1d2b4d3SLarry Finger 			if ((1 << shortgi_rate) & tmp_ratr_value)
1857f1d2b4d3SLarry Finger 				break;
1858f1d2b4d3SLarry Finger 		}
1859f1d2b4d3SLarry Finger 		shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
1860f1d2b4d3SLarry Finger 		    (shortgi_rate << 4) | (shortgi_rate);
1861f1d2b4d3SLarry Finger 	}
1862f1d2b4d3SLarry Finger 	rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
18636bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
1864f1d2b4d3SLarry Finger 		rtl_read_dword(rtlpriv, REG_ARFR0));
1865f1d2b4d3SLarry Finger }
1866f1d2b4d3SLarry Finger 
rtl92de_update_hal_rate_mask(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)1867f1d2b4d3SLarry Finger static void rtl92de_update_hal_rate_mask(struct ieee80211_hw *hw,
18681d22b177SPing-Ke Shih 		struct ieee80211_sta *sta, u8 rssi_level, bool update_bw)
1869f1d2b4d3SLarry Finger {
1870f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1871f1d2b4d3SLarry Finger 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
1872f1d2b4d3SLarry Finger 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1873f1d2b4d3SLarry Finger 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1874f1d2b4d3SLarry Finger 	struct rtl_sta_info *sta_entry = NULL;
1875f1d2b4d3SLarry Finger 	u32 ratr_bitmap;
1876f1d2b4d3SLarry Finger 	u8 ratr_index;
1877*046d2e7cSSriram R 	u8 curtxbw_40mhz = (sta->deflink.bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
1878*046d2e7cSSriram R 	u8 curshortgi_40mhz = (sta->deflink.ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1879f1d2b4d3SLarry Finger 							1 : 0;
1880*046d2e7cSSriram R 	u8 curshortgi_20mhz = (sta->deflink.ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1881f1d2b4d3SLarry Finger 							1 : 0;
1882f1d2b4d3SLarry Finger 	enum wireless_mode wirelessmode = 0;
1883f1d2b4d3SLarry Finger 	bool shortgi = false;
1884f1d2b4d3SLarry Finger 	u32 value[2];
1885f1d2b4d3SLarry Finger 	u8 macid = 0;
1886f1d2b4d3SLarry Finger 	u8 mimo_ps = IEEE80211_SMPS_OFF;
1887f1d2b4d3SLarry Finger 
1888f1d2b4d3SLarry Finger 	sta_entry = (struct rtl_sta_info *) sta->drv_priv;
1889f1d2b4d3SLarry Finger 	mimo_ps = sta_entry->mimo_ps;
1890f1d2b4d3SLarry Finger 	wirelessmode = sta_entry->wireless_mode;
1891f1d2b4d3SLarry Finger 	if (mac->opmode == NL80211_IFTYPE_STATION)
1892f1d2b4d3SLarry Finger 		curtxbw_40mhz = mac->bw_40;
1893f1d2b4d3SLarry Finger 	else if (mac->opmode == NL80211_IFTYPE_AP ||
1894f1d2b4d3SLarry Finger 		mac->opmode == NL80211_IFTYPE_ADHOC)
1895f1d2b4d3SLarry Finger 		macid = sta->aid + 1;
1896f1d2b4d3SLarry Finger 
1897f1d2b4d3SLarry Finger 	if (rtlhal->current_bandtype == BAND_ON_5G)
1898*046d2e7cSSriram R 		ratr_bitmap = sta->deflink.supp_rates[1] << 4;
1899f1d2b4d3SLarry Finger 	else
1900*046d2e7cSSriram R 		ratr_bitmap = sta->deflink.supp_rates[0];
1901*046d2e7cSSriram R 	ratr_bitmap |= (sta->deflink.ht_cap.mcs.rx_mask[1] << 20 |
1902*046d2e7cSSriram R 			sta->deflink.ht_cap.mcs.rx_mask[0] << 12);
1903f1d2b4d3SLarry Finger 	switch (wirelessmode) {
1904f1d2b4d3SLarry Finger 	case WIRELESS_MODE_B:
1905f1d2b4d3SLarry Finger 		ratr_index = RATR_INX_WIRELESS_B;
1906f1d2b4d3SLarry Finger 		if (ratr_bitmap & 0x0000000c)
1907f1d2b4d3SLarry Finger 			ratr_bitmap &= 0x0000000d;
1908f1d2b4d3SLarry Finger 		else
1909f1d2b4d3SLarry Finger 			ratr_bitmap &= 0x0000000f;
1910f1d2b4d3SLarry Finger 		break;
1911f1d2b4d3SLarry Finger 	case WIRELESS_MODE_G:
1912f1d2b4d3SLarry Finger 		ratr_index = RATR_INX_WIRELESS_GB;
1913f1d2b4d3SLarry Finger 
1914f1d2b4d3SLarry Finger 		if (rssi_level == 1)
1915f1d2b4d3SLarry Finger 			ratr_bitmap &= 0x00000f00;
1916f1d2b4d3SLarry Finger 		else if (rssi_level == 2)
1917f1d2b4d3SLarry Finger 			ratr_bitmap &= 0x00000ff0;
1918f1d2b4d3SLarry Finger 		else
1919f1d2b4d3SLarry Finger 			ratr_bitmap &= 0x00000ff5;
1920f1d2b4d3SLarry Finger 		break;
1921f1d2b4d3SLarry Finger 	case WIRELESS_MODE_A:
1922f1d2b4d3SLarry Finger 		ratr_index = RATR_INX_WIRELESS_G;
1923f1d2b4d3SLarry Finger 		ratr_bitmap &= 0x00000ff0;
1924f1d2b4d3SLarry Finger 		break;
1925f1d2b4d3SLarry Finger 	case WIRELESS_MODE_N_24G:
1926f1d2b4d3SLarry Finger 	case WIRELESS_MODE_N_5G:
1927f1d2b4d3SLarry Finger 		if (wirelessmode == WIRELESS_MODE_N_24G)
1928f1d2b4d3SLarry Finger 			ratr_index = RATR_INX_WIRELESS_NGB;
1929f1d2b4d3SLarry Finger 		else
1930f1d2b4d3SLarry Finger 			ratr_index = RATR_INX_WIRELESS_NG;
1931f1d2b4d3SLarry Finger 		if (mimo_ps == IEEE80211_SMPS_STATIC) {
1932f1d2b4d3SLarry Finger 			if (rssi_level == 1)
1933f1d2b4d3SLarry Finger 				ratr_bitmap &= 0x00070000;
1934f1d2b4d3SLarry Finger 			else if (rssi_level == 2)
1935f1d2b4d3SLarry Finger 				ratr_bitmap &= 0x0007f000;
1936f1d2b4d3SLarry Finger 			else
1937f1d2b4d3SLarry Finger 				ratr_bitmap &= 0x0007f005;
1938f1d2b4d3SLarry Finger 		} else {
1939f1d2b4d3SLarry Finger 			if (rtlphy->rf_type == RF_1T2R ||
1940f1d2b4d3SLarry Finger 			    rtlphy->rf_type == RF_1T1R) {
1941f1d2b4d3SLarry Finger 				if (curtxbw_40mhz) {
1942f1d2b4d3SLarry Finger 					if (rssi_level == 1)
1943f1d2b4d3SLarry Finger 						ratr_bitmap &= 0x000f0000;
1944f1d2b4d3SLarry Finger 					else if (rssi_level == 2)
1945f1d2b4d3SLarry Finger 						ratr_bitmap &= 0x000ff000;
1946f1d2b4d3SLarry Finger 					else
1947f1d2b4d3SLarry Finger 						ratr_bitmap &= 0x000ff015;
1948f1d2b4d3SLarry Finger 				} else {
1949f1d2b4d3SLarry Finger 					if (rssi_level == 1)
1950f1d2b4d3SLarry Finger 						ratr_bitmap &= 0x000f0000;
1951f1d2b4d3SLarry Finger 					else if (rssi_level == 2)
1952f1d2b4d3SLarry Finger 						ratr_bitmap &= 0x000ff000;
1953f1d2b4d3SLarry Finger 					else
1954f1d2b4d3SLarry Finger 						ratr_bitmap &= 0x000ff005;
1955f1d2b4d3SLarry Finger 				}
1956f1d2b4d3SLarry Finger 			} else {
1957f1d2b4d3SLarry Finger 				if (curtxbw_40mhz) {
1958f1d2b4d3SLarry Finger 					if (rssi_level == 1)
1959f1d2b4d3SLarry Finger 						ratr_bitmap &= 0x0f0f0000;
1960f1d2b4d3SLarry Finger 					else if (rssi_level == 2)
1961f1d2b4d3SLarry Finger 						ratr_bitmap &= 0x0f0ff000;
1962f1d2b4d3SLarry Finger 					else
1963f1d2b4d3SLarry Finger 						ratr_bitmap &= 0x0f0ff015;
1964f1d2b4d3SLarry Finger 				} else {
1965f1d2b4d3SLarry Finger 					if (rssi_level == 1)
1966f1d2b4d3SLarry Finger 						ratr_bitmap &= 0x0f0f0000;
1967f1d2b4d3SLarry Finger 					else if (rssi_level == 2)
1968f1d2b4d3SLarry Finger 						ratr_bitmap &= 0x0f0ff000;
1969f1d2b4d3SLarry Finger 					else
1970f1d2b4d3SLarry Finger 						ratr_bitmap &= 0x0f0ff005;
1971f1d2b4d3SLarry Finger 				}
1972f1d2b4d3SLarry Finger 			}
1973f1d2b4d3SLarry Finger 		}
1974f1d2b4d3SLarry Finger 		if ((curtxbw_40mhz && curshortgi_40mhz) ||
1975f1d2b4d3SLarry Finger 		    (!curtxbw_40mhz && curshortgi_20mhz)) {
1976f1d2b4d3SLarry Finger 
1977f1d2b4d3SLarry Finger 			if (macid == 0)
1978f1d2b4d3SLarry Finger 				shortgi = true;
1979f1d2b4d3SLarry Finger 			else if (macid == 1)
1980f1d2b4d3SLarry Finger 				shortgi = false;
1981f1d2b4d3SLarry Finger 		}
1982f1d2b4d3SLarry Finger 		break;
1983f1d2b4d3SLarry Finger 	default:
1984f1d2b4d3SLarry Finger 		ratr_index = RATR_INX_WIRELESS_NGB;
1985f1d2b4d3SLarry Finger 
1986f1d2b4d3SLarry Finger 		if (rtlphy->rf_type == RF_1T2R)
1987f1d2b4d3SLarry Finger 			ratr_bitmap &= 0x000ff0ff;
1988f1d2b4d3SLarry Finger 		else
1989f1d2b4d3SLarry Finger 			ratr_bitmap &= 0x0f0ff0ff;
1990f1d2b4d3SLarry Finger 		break;
1991f1d2b4d3SLarry Finger 	}
1992f1d2b4d3SLarry Finger 
1993f1d2b4d3SLarry Finger 	value[0] = (ratr_bitmap & 0x0fffffff) | (ratr_index << 28);
1994f1d2b4d3SLarry Finger 	value[1] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
19956bf8bc19SLarry Finger 	rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
1996f1d2b4d3SLarry Finger 		"ratr_bitmap :%x value0:%x value1:%x\n",
1997f1d2b4d3SLarry Finger 		ratr_bitmap, value[0], value[1]);
1998f1d2b4d3SLarry Finger 	rtl92d_fill_h2c_cmd(hw, H2C_RA_MASK, 5, (u8 *) value);
1999f1d2b4d3SLarry Finger 	if (macid != 0)
2000f1d2b4d3SLarry Finger 		sta_entry->ratr_index = ratr_index;
2001f1d2b4d3SLarry Finger }
2002f1d2b4d3SLarry Finger 
rtl92de_update_hal_rate_tbl(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)2003f1d2b4d3SLarry Finger void rtl92de_update_hal_rate_tbl(struct ieee80211_hw *hw,
20041d22b177SPing-Ke Shih 		struct ieee80211_sta *sta, u8 rssi_level, bool update_bw)
2005f1d2b4d3SLarry Finger {
2006f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2007f1d2b4d3SLarry Finger 
2008f1d2b4d3SLarry Finger 	if (rtlpriv->dm.useramask)
20091d22b177SPing-Ke Shih 		rtl92de_update_hal_rate_mask(hw, sta, rssi_level, update_bw);
2010f1d2b4d3SLarry Finger 	else
2011f1d2b4d3SLarry Finger 		rtl92de_update_hal_rate_table(hw, sta);
2012f1d2b4d3SLarry Finger }
2013f1d2b4d3SLarry Finger 
rtl92de_update_channel_access_setting(struct ieee80211_hw * hw)2014f1d2b4d3SLarry Finger void rtl92de_update_channel_access_setting(struct ieee80211_hw *hw)
2015f1d2b4d3SLarry Finger {
2016f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2017f1d2b4d3SLarry Finger 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2018f1d2b4d3SLarry Finger 	u16 sifs_timer;
2019f1d2b4d3SLarry Finger 
2020f1d2b4d3SLarry Finger 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
2021f1d2b4d3SLarry Finger 				      &mac->slot_time);
2022f1d2b4d3SLarry Finger 	if (!mac->ht_enable)
2023f1d2b4d3SLarry Finger 		sifs_timer = 0x0a0a;
2024f1d2b4d3SLarry Finger 	else
2025f1d2b4d3SLarry Finger 		sifs_timer = 0x1010;
2026f1d2b4d3SLarry Finger 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2027f1d2b4d3SLarry Finger }
2028f1d2b4d3SLarry Finger 
rtl92de_gpio_radio_on_off_checking(struct ieee80211_hw * hw,u8 * valid)2029f1d2b4d3SLarry Finger bool rtl92de_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
2030f1d2b4d3SLarry Finger {
2031f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2032f1d2b4d3SLarry Finger 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2033f1d2b4d3SLarry Finger 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2034f1d2b4d3SLarry Finger 	enum rf_pwrstate e_rfpowerstate_toset;
2035f1d2b4d3SLarry Finger 	u8 u1tmp;
2036f1d2b4d3SLarry Finger 	bool actuallyset = false;
2037f1d2b4d3SLarry Finger 	unsigned long flag;
2038f1d2b4d3SLarry Finger 
2039f1d2b4d3SLarry Finger 	if (rtlpci->being_init_adapter)
2040f1d2b4d3SLarry Finger 		return false;
2041f1d2b4d3SLarry Finger 	if (ppsc->swrf_processing)
2042f1d2b4d3SLarry Finger 		return false;
2043f1d2b4d3SLarry Finger 	spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2044f1d2b4d3SLarry Finger 	if (ppsc->rfchange_inprogress) {
2045f1d2b4d3SLarry Finger 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2046f1d2b4d3SLarry Finger 		return false;
2047f1d2b4d3SLarry Finger 	} else {
2048f1d2b4d3SLarry Finger 		ppsc->rfchange_inprogress = true;
2049f1d2b4d3SLarry Finger 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2050f1d2b4d3SLarry Finger 	}
2051f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
2052f1d2b4d3SLarry Finger 			  REG_MAC_PINMUX_CFG) & ~(BIT(3)));
2053f1d2b4d3SLarry Finger 	u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
2054f1d2b4d3SLarry Finger 	e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
2055f1d2b4d3SLarry Finger 	if (ppsc->hwradiooff && (e_rfpowerstate_toset == ERFON)) {
20566bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
2057f1d2b4d3SLarry Finger 			"GPIOChangeRF  - HW Radio ON, RF ON\n");
2058f1d2b4d3SLarry Finger 		e_rfpowerstate_toset = ERFON;
2059f1d2b4d3SLarry Finger 		ppsc->hwradiooff = false;
2060f1d2b4d3SLarry Finger 		actuallyset = true;
2061f1d2b4d3SLarry Finger 	} else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
20626bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
2063f1d2b4d3SLarry Finger 			"GPIOChangeRF  - HW Radio OFF, RF OFF\n");
2064f1d2b4d3SLarry Finger 		e_rfpowerstate_toset = ERFOFF;
2065f1d2b4d3SLarry Finger 		ppsc->hwradiooff = true;
2066f1d2b4d3SLarry Finger 		actuallyset = true;
2067f1d2b4d3SLarry Finger 	}
2068f1d2b4d3SLarry Finger 	if (actuallyset) {
2069f1d2b4d3SLarry Finger 		spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2070f1d2b4d3SLarry Finger 		ppsc->rfchange_inprogress = false;
2071f1d2b4d3SLarry Finger 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2072f1d2b4d3SLarry Finger 	} else {
2073f1d2b4d3SLarry Finger 		if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2074f1d2b4d3SLarry Finger 			RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2075f1d2b4d3SLarry Finger 		spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2076f1d2b4d3SLarry Finger 		ppsc->rfchange_inprogress = false;
2077f1d2b4d3SLarry Finger 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2078f1d2b4d3SLarry Finger 	}
2079f1d2b4d3SLarry Finger 	*valid = 1;
2080f1d2b4d3SLarry Finger 	return !ppsc->hwradiooff;
2081f1d2b4d3SLarry Finger }
2082f1d2b4d3SLarry Finger 
rtl92de_set_key(struct ieee80211_hw * hw,u32 key_index,u8 * p_macaddr,bool is_group,u8 enc_algo,bool is_wepkey,bool clear_all)2083f1d2b4d3SLarry Finger void rtl92de_set_key(struct ieee80211_hw *hw, u32 key_index,
2084f1d2b4d3SLarry Finger 		     u8 *p_macaddr, bool is_group, u8 enc_algo,
2085f1d2b4d3SLarry Finger 		     bool is_wepkey, bool clear_all)
2086f1d2b4d3SLarry Finger {
2087f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2088f1d2b4d3SLarry Finger 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2089f1d2b4d3SLarry Finger 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2090f1d2b4d3SLarry Finger 	u8 *macaddr = p_macaddr;
2091f1d2b4d3SLarry Finger 	u32 entry_id;
2092f1d2b4d3SLarry Finger 	bool is_pairwise = false;
2093f1d2b4d3SLarry Finger 	static u8 cam_const_addr[4][6] = {
2094f1d2b4d3SLarry Finger 		{0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2095f1d2b4d3SLarry Finger 		{0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2096f1d2b4d3SLarry Finger 		{0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2097f1d2b4d3SLarry Finger 		{0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2098f1d2b4d3SLarry Finger 	};
2099f1d2b4d3SLarry Finger 	static u8 cam_const_broad[] = {
2100f1d2b4d3SLarry Finger 		0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2101f1d2b4d3SLarry Finger 	};
2102f1d2b4d3SLarry Finger 
2103f1d2b4d3SLarry Finger 	if (clear_all) {
2104f1d2b4d3SLarry Finger 		u8 idx;
2105f1d2b4d3SLarry Finger 		u8 cam_offset = 0;
2106f1d2b4d3SLarry Finger 		u8 clear_number = 5;
21076bf8bc19SLarry Finger 		rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
2108f1d2b4d3SLarry Finger 		for (idx = 0; idx < clear_number; idx++) {
2109f1d2b4d3SLarry Finger 			rtl_cam_mark_invalid(hw, cam_offset + idx);
2110f1d2b4d3SLarry Finger 			rtl_cam_empty_entry(hw, cam_offset + idx);
2111f1d2b4d3SLarry Finger 
2112f1d2b4d3SLarry Finger 			if (idx < 5) {
2113f1d2b4d3SLarry Finger 				memset(rtlpriv->sec.key_buf[idx], 0,
2114f1d2b4d3SLarry Finger 				       MAX_KEY_LEN);
2115f1d2b4d3SLarry Finger 				rtlpriv->sec.key_len[idx] = 0;
2116f1d2b4d3SLarry Finger 			}
2117f1d2b4d3SLarry Finger 		}
2118f1d2b4d3SLarry Finger 	} else {
2119f1d2b4d3SLarry Finger 		switch (enc_algo) {
2120f1d2b4d3SLarry Finger 		case WEP40_ENCRYPTION:
2121f1d2b4d3SLarry Finger 			enc_algo = CAM_WEP40;
2122f1d2b4d3SLarry Finger 			break;
2123f1d2b4d3SLarry Finger 		case WEP104_ENCRYPTION:
2124f1d2b4d3SLarry Finger 			enc_algo = CAM_WEP104;
2125f1d2b4d3SLarry Finger 			break;
2126f1d2b4d3SLarry Finger 		case TKIP_ENCRYPTION:
2127f1d2b4d3SLarry Finger 			enc_algo = CAM_TKIP;
2128f1d2b4d3SLarry Finger 			break;
2129f1d2b4d3SLarry Finger 		case AESCCMP_ENCRYPTION:
2130f1d2b4d3SLarry Finger 			enc_algo = CAM_AES;
2131f1d2b4d3SLarry Finger 			break;
2132f1d2b4d3SLarry Finger 		default:
2133b8c79f45SLarry Finger 			pr_err("switch case %#x not processed\n",
2134b8c79f45SLarry Finger 			       enc_algo);
2135f1d2b4d3SLarry Finger 			enc_algo = CAM_TKIP;
2136f1d2b4d3SLarry Finger 			break;
2137f1d2b4d3SLarry Finger 		}
2138f1d2b4d3SLarry Finger 		if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2139f1d2b4d3SLarry Finger 			macaddr = cam_const_addr[key_index];
2140f1d2b4d3SLarry Finger 			entry_id = key_index;
2141f1d2b4d3SLarry Finger 		} else {
2142f1d2b4d3SLarry Finger 			if (is_group) {
2143f1d2b4d3SLarry Finger 				macaddr = cam_const_broad;
2144f1d2b4d3SLarry Finger 				entry_id = key_index;
2145f1d2b4d3SLarry Finger 			} else {
2146f1d2b4d3SLarry Finger 				if (mac->opmode == NL80211_IFTYPE_AP) {
2147f1d2b4d3SLarry Finger 					entry_id = rtl_cam_get_free_entry(hw,
2148f1d2b4d3SLarry Finger 								 p_macaddr);
2149f1d2b4d3SLarry Finger 					if (entry_id >=  TOTAL_CAM_ENTRY) {
2150b8c79f45SLarry Finger 						pr_err("Can not find free hw security cam entry\n");
2151f1d2b4d3SLarry Finger 						return;
2152f1d2b4d3SLarry Finger 					}
2153f1d2b4d3SLarry Finger 				} else {
2154f1d2b4d3SLarry Finger 					entry_id = CAM_PAIRWISE_KEY_POSITION;
2155f1d2b4d3SLarry Finger 				}
2156f1d2b4d3SLarry Finger 				key_index = PAIRWISE_KEYIDX;
2157f1d2b4d3SLarry Finger 				is_pairwise = true;
2158f1d2b4d3SLarry Finger 			}
2159f1d2b4d3SLarry Finger 		}
2160f1d2b4d3SLarry Finger 		if (rtlpriv->sec.key_len[key_index] == 0) {
21616bf8bc19SLarry Finger 			rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2162f1d2b4d3SLarry Finger 				"delete one entry, entry_id is %d\n",
2163f1d2b4d3SLarry Finger 				entry_id);
2164f1d2b4d3SLarry Finger 			if (mac->opmode == NL80211_IFTYPE_AP)
2165f1d2b4d3SLarry Finger 				rtl_cam_del_entry(hw, p_macaddr);
2166f1d2b4d3SLarry Finger 			rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2167f1d2b4d3SLarry Finger 		} else {
21686bf8bc19SLarry Finger 			rtl_dbg(rtlpriv, COMP_SEC, DBG_LOUD,
2169f1d2b4d3SLarry Finger 				"The insert KEY length is %d\n",
2170f1d2b4d3SLarry Finger 				rtlpriv->sec.key_len[PAIRWISE_KEYIDX]);
21716bf8bc19SLarry Finger 			rtl_dbg(rtlpriv, COMP_SEC, DBG_LOUD,
2172f1d2b4d3SLarry Finger 				"The insert KEY is %x %x\n",
2173f1d2b4d3SLarry Finger 				rtlpriv->sec.key_buf[0][0],
2174f1d2b4d3SLarry Finger 				rtlpriv->sec.key_buf[0][1]);
21756bf8bc19SLarry Finger 			rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2176f1d2b4d3SLarry Finger 				"add one entry\n");
2177f1d2b4d3SLarry Finger 			if (is_pairwise) {
2178f1d2b4d3SLarry Finger 				RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
2179f1d2b4d3SLarry Finger 					      "Pairwise Key content",
2180f1d2b4d3SLarry Finger 					      rtlpriv->sec.pairwise_key,
2181f1d2b4d3SLarry Finger 					      rtlpriv->
2182f1d2b4d3SLarry Finger 					      sec.key_len[PAIRWISE_KEYIDX]);
21836bf8bc19SLarry Finger 				rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2184f1d2b4d3SLarry Finger 					"set Pairwise key\n");
2185f1d2b4d3SLarry Finger 				rtl_cam_add_one_entry(hw, macaddr, key_index,
2186f1d2b4d3SLarry Finger 						      entry_id, enc_algo,
2187f1d2b4d3SLarry Finger 						      CAM_CONFIG_NO_USEDK,
2188f1d2b4d3SLarry Finger 						      rtlpriv->
2189f1d2b4d3SLarry Finger 						      sec.key_buf[key_index]);
2190f1d2b4d3SLarry Finger 			} else {
21916bf8bc19SLarry Finger 				rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2192f1d2b4d3SLarry Finger 					"set group key\n");
2193f1d2b4d3SLarry Finger 				if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2194f1d2b4d3SLarry Finger 					rtl_cam_add_one_entry(hw,
2195f1d2b4d3SLarry Finger 						rtlefuse->dev_addr,
2196f1d2b4d3SLarry Finger 						PAIRWISE_KEYIDX,
2197f1d2b4d3SLarry Finger 						CAM_PAIRWISE_KEY_POSITION,
2198f1d2b4d3SLarry Finger 						enc_algo, CAM_CONFIG_NO_USEDK,
2199f1d2b4d3SLarry Finger 						rtlpriv->sec.key_buf[entry_id]);
2200f1d2b4d3SLarry Finger 				}
2201f1d2b4d3SLarry Finger 				rtl_cam_add_one_entry(hw, macaddr, key_index,
2202f1d2b4d3SLarry Finger 						entry_id, enc_algo,
2203f1d2b4d3SLarry Finger 						CAM_CONFIG_NO_USEDK,
2204f1d2b4d3SLarry Finger 						rtlpriv->sec.key_buf
2205f1d2b4d3SLarry Finger 						[entry_id]);
2206f1d2b4d3SLarry Finger 			}
2207f1d2b4d3SLarry Finger 		}
2208f1d2b4d3SLarry Finger 	}
2209f1d2b4d3SLarry Finger }
2210f1d2b4d3SLarry Finger 
rtl92de_suspend(struct ieee80211_hw * hw)2211f1d2b4d3SLarry Finger void rtl92de_suspend(struct ieee80211_hw *hw)
2212f1d2b4d3SLarry Finger {
2213f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2214f1d2b4d3SLarry Finger 
2215f1d2b4d3SLarry Finger 	rtlpriv->rtlhal.macphyctl_reg = rtl_read_byte(rtlpriv,
2216f1d2b4d3SLarry Finger 		REG_MAC_PHY_CTRL_NORMAL);
2217f1d2b4d3SLarry Finger }
2218f1d2b4d3SLarry Finger 
rtl92de_resume(struct ieee80211_hw * hw)2219f1d2b4d3SLarry Finger void rtl92de_resume(struct ieee80211_hw *hw)
2220f1d2b4d3SLarry Finger {
2221f1d2b4d3SLarry Finger 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2222f1d2b4d3SLarry Finger 
2223f1d2b4d3SLarry Finger 	rtl_write_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL,
2224f1d2b4d3SLarry Finger 		       rtlpriv->rtlhal.macphyctl_reg);
2225f1d2b4d3SLarry Finger }
2226