1e7011369SLarry Finger /* SPDX-License-Identifier: GPL-2.0 */ 2e7011369SLarry Finger /* Copyright(c) 2009-2012 Realtek Corporation.*/ 3f1d2b4d3SLarry Finger 4f1d2b4d3SLarry Finger #ifndef __RTL92C_PHY_COMMON_H__ 5f1d2b4d3SLarry Finger #define __RTL92C_PHY_COMMON_H__ 6f1d2b4d3SLarry Finger 7f1d2b4d3SLarry Finger #define MAX_PRECMD_CNT 16 8f1d2b4d3SLarry Finger #define MAX_RFDEPENDCMD_CNT 16 9f1d2b4d3SLarry Finger #define MAX_POSTCMD_CNT 16 10f1d2b4d3SLarry Finger 11f1d2b4d3SLarry Finger #define MAX_DOZE_WAITING_TIMES_9x 64 12f1d2b4d3SLarry Finger 13f1d2b4d3SLarry Finger #define RT_CANNOT_IO(hw) false 14f1d2b4d3SLarry Finger #define HIGHPOWER_RADIOA_ARRAYLEN 22 15f1d2b4d3SLarry Finger 16f1d2b4d3SLarry Finger #define MAX_TOLERANCE 5 17f1d2b4d3SLarry Finger 18f1d2b4d3SLarry Finger #define APK_BB_REG_NUM 5 19f1d2b4d3SLarry Finger #define APK_AFE_REG_NUM 16 20f1d2b4d3SLarry Finger #define APK_CURVE_REG_NUM 4 21f1d2b4d3SLarry Finger #define PATH_NUM 2 22f1d2b4d3SLarry Finger 23f1d2b4d3SLarry Finger #define LOOP_LIMIT 5 24f1d2b4d3SLarry Finger #define MAX_STALL_TIME 50 25*ff970453SLarry Finger #define ANTENNADIVERSITYVALUE 0x80 26f1d2b4d3SLarry Finger #define MAX_TXPWR_IDX_NMODE_92S 63 27*ff970453SLarry Finger #define RESET_CNT_LIMIT 3 28f1d2b4d3SLarry Finger 29f1d2b4d3SLarry Finger #define IQK_ADDA_REG_NUM 16 30f1d2b4d3SLarry Finger #define IQK_MAC_REG_NUM 4 31f1d2b4d3SLarry Finger 32f1d2b4d3SLarry Finger #define IQK_DELAY_TIME 1 33f1d2b4d3SLarry Finger #define RF90_PATH_MAX 2 34f1d2b4d3SLarry Finger 35f1d2b4d3SLarry Finger #define CT_OFFSET_MAC_ADDR 0X16 36f1d2b4d3SLarry Finger 37f1d2b4d3SLarry Finger #define CT_OFFSET_CCK_TX_PWR_IDX 0x5A 38f1d2b4d3SLarry Finger #define CT_OFFSET_HT401S_TX_PWR_IDX 0x60 39f1d2b4d3SLarry Finger #define CT_OFFSET_HT402S_TX_PWR_IDX_DIF 0x66 40f1d2b4d3SLarry Finger #define CT_OFFSET_HT20_TX_PWR_IDX_DIFF 0x69 41f1d2b4d3SLarry Finger #define CT_OFFSET_OFDM_TX_PWR_IDX_DIFF 0x6C 42f1d2b4d3SLarry Finger 43f1d2b4d3SLarry Finger #define CT_OFFSET_HT40_MAX_PWR_OFFSET 0x6F 44f1d2b4d3SLarry Finger #define CT_OFFSET_HT20_MAX_PWR_OFFSET 0x72 45f1d2b4d3SLarry Finger 46f1d2b4d3SLarry Finger #define CT_OFFSET_CHANNEL_PLAH 0x75 47f1d2b4d3SLarry Finger #define CT_OFFSET_THERMAL_METER 0x78 48f1d2b4d3SLarry Finger #define CT_OFFSET_RF_OPTION 0x79 49f1d2b4d3SLarry Finger #define CT_OFFSET_VERSION 0x7E 50f1d2b4d3SLarry Finger #define CT_OFFSET_CUSTOMER_ID 0x7F 51f1d2b4d3SLarry Finger 52f1d2b4d3SLarry Finger #define RTL92C_MAX_PATH_NUM 2 53f1d2b4d3SLarry Finger #define LLT_LAST_ENTRY_OF_TX_PKT_BUFFER 255 54f1d2b4d3SLarry Finger 55f1d2b4d3SLarry Finger enum swchnlcmd_id { 56f1d2b4d3SLarry Finger CMDID_END, 57f1d2b4d3SLarry Finger CMDID_SET_TXPOWEROWER_LEVEL, 58f1d2b4d3SLarry Finger CMDID_BBREGWRITE10, 59f1d2b4d3SLarry Finger CMDID_WRITEPORT_ULONG, 60f1d2b4d3SLarry Finger CMDID_WRITEPORT_USHORT, 61f1d2b4d3SLarry Finger CMDID_WRITEPORT_UCHAR, 62f1d2b4d3SLarry Finger CMDID_RF_WRITEREG, 63f1d2b4d3SLarry Finger }; 64f1d2b4d3SLarry Finger 65f1d2b4d3SLarry Finger struct swchnlcmd { 66f1d2b4d3SLarry Finger enum swchnlcmd_id cmdid; 67f1d2b4d3SLarry Finger u32 para1; 68f1d2b4d3SLarry Finger u32 para2; 69f1d2b4d3SLarry Finger u32 msdelay; 70f1d2b4d3SLarry Finger }; 71f1d2b4d3SLarry Finger 72f1d2b4d3SLarry Finger enum hw90_block_e { 73f1d2b4d3SLarry Finger HW90_BLOCK_MAC = 0, 74f1d2b4d3SLarry Finger HW90_BLOCK_PHY0 = 1, 75f1d2b4d3SLarry Finger HW90_BLOCK_PHY1 = 2, 76f1d2b4d3SLarry Finger HW90_BLOCK_RF = 3, 77f1d2b4d3SLarry Finger HW90_BLOCK_MAXIMUM = 4, 78f1d2b4d3SLarry Finger }; 79f1d2b4d3SLarry Finger 80f1d2b4d3SLarry Finger enum baseband_config_type { 81f1d2b4d3SLarry Finger BASEBAND_CONFIG_PHY_REG = 0, 82f1d2b4d3SLarry Finger BASEBAND_CONFIG_AGC_TAB = 1, 83f1d2b4d3SLarry Finger }; 84f1d2b4d3SLarry Finger 85f1d2b4d3SLarry Finger enum ra_offset_area { 86f1d2b4d3SLarry Finger RA_OFFSET_LEGACY_OFDM1, 87f1d2b4d3SLarry Finger RA_OFFSET_LEGACY_OFDM2, 88f1d2b4d3SLarry Finger RA_OFFSET_HT_OFDM1, 89f1d2b4d3SLarry Finger RA_OFFSET_HT_OFDM2, 90f1d2b4d3SLarry Finger RA_OFFSET_HT_OFDM3, 91f1d2b4d3SLarry Finger RA_OFFSET_HT_OFDM4, 92f1d2b4d3SLarry Finger RA_OFFSET_HT_CCK, 93f1d2b4d3SLarry Finger }; 94f1d2b4d3SLarry Finger 95f1d2b4d3SLarry Finger enum antenna_path { 96f1d2b4d3SLarry Finger ANTENNA_NONE, 97f1d2b4d3SLarry Finger ANTENNA_D, 98f1d2b4d3SLarry Finger ANTENNA_C, 99f1d2b4d3SLarry Finger ANTENNA_CD, 100f1d2b4d3SLarry Finger ANTENNA_B, 101f1d2b4d3SLarry Finger ANTENNA_BD, 102f1d2b4d3SLarry Finger ANTENNA_BC, 103f1d2b4d3SLarry Finger ANTENNA_BCD, 104f1d2b4d3SLarry Finger ANTENNA_A, 105f1d2b4d3SLarry Finger ANTENNA_AD, 106f1d2b4d3SLarry Finger ANTENNA_AC, 107f1d2b4d3SLarry Finger ANTENNA_ACD, 108f1d2b4d3SLarry Finger ANTENNA_AB, 109f1d2b4d3SLarry Finger ANTENNA_ABD, 110f1d2b4d3SLarry Finger ANTENNA_ABC, 111f1d2b4d3SLarry Finger ANTENNA_ABCD 112f1d2b4d3SLarry Finger }; 113f1d2b4d3SLarry Finger 114f1d2b4d3SLarry Finger struct r_antenna_select_ofdm { 115f1d2b4d3SLarry Finger u32 r_tx_antenna:4; 116f1d2b4d3SLarry Finger u32 r_ant_l:4; 117f1d2b4d3SLarry Finger u32 r_ant_non_ht:4; 118f1d2b4d3SLarry Finger u32 r_ant_ht1:4; 119f1d2b4d3SLarry Finger u32 r_ant_ht2:4; 120f1d2b4d3SLarry Finger u32 r_ant_ht_s1:4; 121f1d2b4d3SLarry Finger u32 r_ant_non_ht_s1:4; 122f1d2b4d3SLarry Finger u32 ofdm_txsc:2; 123f1d2b4d3SLarry Finger u32 reserved:2; 124f1d2b4d3SLarry Finger }; 125f1d2b4d3SLarry Finger 126f1d2b4d3SLarry Finger struct r_antenna_select_cck { 127f1d2b4d3SLarry Finger u8 r_cckrx_enable_2:2; 128f1d2b4d3SLarry Finger u8 r_cckrx_enable:2; 129f1d2b4d3SLarry Finger u8 r_ccktx_enable:4; 130f1d2b4d3SLarry Finger }; 131f1d2b4d3SLarry Finger 132f1d2b4d3SLarry Finger struct efuse_contents { 133f1d2b4d3SLarry Finger u8 mac_addr[ETH_ALEN]; 134f1d2b4d3SLarry Finger u8 cck_tx_power_idx[6]; 135f1d2b4d3SLarry Finger u8 ht40_1s_tx_power_idx[6]; 136f1d2b4d3SLarry Finger u8 ht40_2s_tx_power_idx_diff[3]; 137f1d2b4d3SLarry Finger u8 ht20_tx_power_idx_diff[3]; 138f1d2b4d3SLarry Finger u8 ofdm_tx_power_idx_diff[3]; 139f1d2b4d3SLarry Finger u8 ht40_max_power_offset[3]; 140f1d2b4d3SLarry Finger u8 ht20_max_power_offset[3]; 141f1d2b4d3SLarry Finger u8 channel_plan; 142f1d2b4d3SLarry Finger u8 thermal_meter; 143f1d2b4d3SLarry Finger u8 rf_option[5]; 144f1d2b4d3SLarry Finger u8 version; 145f1d2b4d3SLarry Finger u8 oem_id; 146f1d2b4d3SLarry Finger u8 regulatory; 147f1d2b4d3SLarry Finger }; 148f1d2b4d3SLarry Finger 149f1d2b4d3SLarry Finger struct tx_power_struct { 150f1d2b4d3SLarry Finger u8 cck[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 151f1d2b4d3SLarry Finger u8 ht40_1s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 152f1d2b4d3SLarry Finger u8 ht40_2s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 153f1d2b4d3SLarry Finger u8 ht20_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 154f1d2b4d3SLarry Finger u8 legacy_ht_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 155f1d2b4d3SLarry Finger u8 legacy_ht_txpowerdiff; 156f1d2b4d3SLarry Finger u8 groupht20[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 157f1d2b4d3SLarry Finger u8 groupht40[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 158f1d2b4d3SLarry Finger u8 pwrgroup_cnt; 159f1d2b4d3SLarry Finger u32 mcs_original_offset[4][16]; 160f1d2b4d3SLarry Finger }; 161f1d2b4d3SLarry Finger 162f1d2b4d3SLarry Finger u32 rtl92c_phy_query_bb_reg(struct ieee80211_hw *hw, 163f1d2b4d3SLarry Finger u32 regaddr, u32 bitmask); 164f1d2b4d3SLarry Finger void rtl92c_phy_set_bb_reg(struct ieee80211_hw *hw, 165f1d2b4d3SLarry Finger u32 regaddr, u32 bitmask, u32 data); 166f1d2b4d3SLarry Finger u32 rtl92c_phy_query_rf_reg(struct ieee80211_hw *hw, 167f1d2b4d3SLarry Finger enum radio_path rfpath, u32 regaddr, 168f1d2b4d3SLarry Finger u32 bitmask); 169f1d2b4d3SLarry Finger bool rtl92c_phy_mac_config(struct ieee80211_hw *hw); 170f1d2b4d3SLarry Finger bool rtl92c_phy_bb_config(struct ieee80211_hw *hw); 171f1d2b4d3SLarry Finger bool rtl92c_phy_rf_config(struct ieee80211_hw *hw); 172f1d2b4d3SLarry Finger bool rtl92c_phy_config_rf_with_feaderfile(struct ieee80211_hw *hw, 173f1d2b4d3SLarry Finger enum radio_path rfpath); 174f1d2b4d3SLarry Finger void rtl92c_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw); 175f1d2b4d3SLarry Finger void rtl92c_phy_get_txpower_level(struct ieee80211_hw *hw, 176f1d2b4d3SLarry Finger long *powerlevel); 177f1d2b4d3SLarry Finger void rtl92c_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel); 178f1d2b4d3SLarry Finger bool rtl92c_phy_update_txpower_dbm(struct ieee80211_hw *hw, 179f1d2b4d3SLarry Finger long power_indbm); 180f1d2b4d3SLarry Finger void rtl92c_phy_set_bw_mode(struct ieee80211_hw *hw, 181f1d2b4d3SLarry Finger enum nl80211_channel_type ch_type); 182f1d2b4d3SLarry Finger void rtl92c_phy_sw_chnl_callback(struct ieee80211_hw *hw); 183f1d2b4d3SLarry Finger u8 rtl92c_phy_sw_chnl(struct ieee80211_hw *hw); 184f1d2b4d3SLarry Finger void rtl92c_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery); 185f1d2b4d3SLarry Finger void rtl92c_phy_set_beacon_hw_reg(struct ieee80211_hw *hw, 186f1d2b4d3SLarry Finger u16 beaconinterval); 18708aba42fSArnd Bergmann void rtl92c_phy_ap_calibrate(struct ieee80211_hw *hw, s8 delta); 188f1d2b4d3SLarry Finger void rtl92c_phy_lc_calibrate(struct ieee80211_hw *hw); 189f1d2b4d3SLarry Finger void rtl92c_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain); 190f1d2b4d3SLarry Finger bool rtl92c_phy_config_rf_with_headerfile(struct ieee80211_hw *hw, 191f1d2b4d3SLarry Finger enum radio_path rfpath); 192f1d2b4d3SLarry Finger bool rtl8192_phy_check_is_legal_rfpath(struct ieee80211_hw *hw, 193f1d2b4d3SLarry Finger u32 rfpath); 194f1d2b4d3SLarry Finger bool rtl92c_phy_set_rf_power_state(struct ieee80211_hw *hw, 195f1d2b4d3SLarry Finger enum rf_pwrstate rfpwr_state); 196f1d2b4d3SLarry Finger void rtl92ce_phy_set_rf_on(struct ieee80211_hw *hw); 197f1d2b4d3SLarry Finger void rtl92c_phy_set_io(struct ieee80211_hw *hw); 198f1d2b4d3SLarry Finger void rtl92c_bb_block_on(struct ieee80211_hw *hw); 199f1d2b4d3SLarry Finger long _rtl92c_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw, 200f1d2b4d3SLarry Finger enum wireless_mode wirelessmode, 201f1d2b4d3SLarry Finger u8 txpwridx); 202f1d2b4d3SLarry Finger u8 _rtl92c_phy_dbm_to_txpwr_idx(struct ieee80211_hw *hw, 203f1d2b4d3SLarry Finger enum wireless_mode wirelessmode, 204f1d2b4d3SLarry Finger long power_indbm); 205f1d2b4d3SLarry Finger void _rtl92c_phy_init_bb_rf_register_definition(struct ieee80211_hw *hw); 206f1d2b4d3SLarry Finger void _rtl92c_phy_set_rf_sleep(struct ieee80211_hw *hw); 207f1d2b4d3SLarry Finger bool _rtl92c_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw, 208f1d2b4d3SLarry Finger u8 channel, u8 *stage, u8 *step, 209f1d2b4d3SLarry Finger u32 *delay); 210f1d2b4d3SLarry Finger u8 rtl92c_bt_rssi_state_change(struct ieee80211_hw *hw); 211f1d2b4d3SLarry Finger u32 _rtl92c_phy_fw_rf_serial_read(struct ieee80211_hw *hw, 212f1d2b4d3SLarry Finger enum radio_path rfpath, u32 offset); 213f1d2b4d3SLarry Finger void _rtl92c_phy_fw_rf_serial_write(struct ieee80211_hw *hw, 214f1d2b4d3SLarry Finger enum radio_path rfpath, u32 offset, 215f1d2b4d3SLarry Finger u32 data); 216f1d2b4d3SLarry Finger u32 _rtl92c_phy_rf_serial_read(struct ieee80211_hw *hw, 217f1d2b4d3SLarry Finger enum radio_path rfpath, u32 offset); 218f1d2b4d3SLarry Finger void _rtl92c_phy_rf_serial_write(struct ieee80211_hw *hw, 219f1d2b4d3SLarry Finger enum radio_path rfpath, u32 offset, 220f1d2b4d3SLarry Finger u32 data); 221f1d2b4d3SLarry Finger bool _rtl92c_phy_bb8192c_config_parafile(struct ieee80211_hw *hw); 222*ff970453SLarry Finger void _rtl92c_store_pwrindex_diffrate_offset(struct ieee80211_hw *hw, 223f1d2b4d3SLarry Finger u32 regaddr, u32 bitmask, 224f1d2b4d3SLarry Finger u32 data); 225f1d2b4d3SLarry Finger bool rtl92c_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype); 226f1d2b4d3SLarry Finger 227f1d2b4d3SLarry Finger #endif 228