xref: /openbmc/linux/drivers/net/wireless/realtek/rtlwifi/rtl8188ee/phy.h (revision 597473720f4dc69749542bfcfed4a927a43d935e)
1*fbb35286SLarry Finger /* SPDX-License-Identifier: GPL-2.0 */
2*fbb35286SLarry Finger /* Copyright(c) 2009-2013  Realtek Corporation.*/
3f1d2b4d3SLarry Finger 
4f1d2b4d3SLarry Finger #ifndef __RTL92C_PHY_H__
5f1d2b4d3SLarry Finger #define __RTL92C_PHY_H__
6f1d2b4d3SLarry Finger 
7f1d2b4d3SLarry Finger /* MAX_TX_COUNT must always set to 4, otherwise read efuse
8f1d2b4d3SLarry Finger  * table secquence will be wrong.
9f1d2b4d3SLarry Finger  */
10f1d2b4d3SLarry Finger #define		MAX_TX_COUNT				4
11f1d2b4d3SLarry Finger 
12f1d2b4d3SLarry Finger #define MAX_PRECMD_CNT				16
13f1d2b4d3SLarry Finger #define MAX_RFDEPENDCMD_CNT		16
14f1d2b4d3SLarry Finger #define MAX_POSTCMD_CNT				16
15f1d2b4d3SLarry Finger 
16f1d2b4d3SLarry Finger #define MAX_DOZE_WAITING_TIMES_9x	64
17f1d2b4d3SLarry Finger 
18f1d2b4d3SLarry Finger #define RT_CANNOT_IO(hw)			false
19f1d2b4d3SLarry Finger #define HIGHPOWER_RADIOA_ARRAYLEN	22
20f1d2b4d3SLarry Finger 
21f1d2b4d3SLarry Finger #define IQK_ADDA_REG_NUM			16
22f1d2b4d3SLarry Finger #define IQK_BB_REG_NUM				9
23f1d2b4d3SLarry Finger #define MAX_TOLERANCE				5
24f1d2b4d3SLarry Finger #define	IQK_DELAY_TIME				10
25f1d2b4d3SLarry Finger #define	INDEX_MAPPING_NUM	15
26f1d2b4d3SLarry Finger 
27f1d2b4d3SLarry Finger #define	APK_BB_REG_NUM				5
28f1d2b4d3SLarry Finger #define	APK_AFE_REG_NUM				16
29f1d2b4d3SLarry Finger #define	APK_CURVE_REG_NUM			4
30f1d2b4d3SLarry Finger #define	PATH_NUM					2
31f1d2b4d3SLarry Finger 
32f1d2b4d3SLarry Finger #define LOOP_LIMIT					5
33f1d2b4d3SLarry Finger #define MAX_STALL_TIME				50
34f1d2b4d3SLarry Finger #define ANTENNADIVERSITYVALUE		0x80
35f1d2b4d3SLarry Finger #define MAX_TXPWR_IDX_NMODE_92S		63
36f1d2b4d3SLarry Finger #define RESET_CNT_LIMIT				3
37f1d2b4d3SLarry Finger 
38f1d2b4d3SLarry Finger #define IQK_ADDA_REG_NUM			16
39f1d2b4d3SLarry Finger #define IQK_MAC_REG_NUM				4
40f1d2b4d3SLarry Finger 
41f1d2b4d3SLarry Finger #define RF6052_MAX_PATH				2
42f1d2b4d3SLarry Finger 
43f1d2b4d3SLarry Finger #define CT_OFFSET_MAC_ADDR			0X16
44f1d2b4d3SLarry Finger 
45f1d2b4d3SLarry Finger #define CT_OFFSET_CCK_TX_PWR_IDX			0x5A
46f1d2b4d3SLarry Finger #define CT_OFFSET_HT401S_TX_PWR_IDX			0x60
47f1d2b4d3SLarry Finger #define CT_OFFSET_HT402S_TX_PWR_IDX_DIFF	0x66
48f1d2b4d3SLarry Finger #define CT_OFFSET_HT20_TX_PWR_IDX_DIFF		0x69
49f1d2b4d3SLarry Finger #define CT_OFFSET_OFDM_TX_PWR_IDX_DIFF		0x6C
50f1d2b4d3SLarry Finger 
51f1d2b4d3SLarry Finger #define CT_OFFSET_HT40_MAX_PWR_OFFSET		0x6F
52f1d2b4d3SLarry Finger #define CT_OFFSET_HT20_MAX_PWR_OFFSET		0x72
53f1d2b4d3SLarry Finger 
54f1d2b4d3SLarry Finger #define CT_OFFSET_CHANNEL_PLAH				0x75
55f1d2b4d3SLarry Finger #define CT_OFFSET_THERMAL_METER				0x78
56f1d2b4d3SLarry Finger #define CT_OFFSET_RF_OPTION					0x79
57f1d2b4d3SLarry Finger #define CT_OFFSET_VERSION					0x7E
58f1d2b4d3SLarry Finger #define CT_OFFSET_CUSTOMER_ID				0x7F
59f1d2b4d3SLarry Finger 
60f1d2b4d3SLarry Finger #define RTL92C_MAX_PATH_NUM					2
61f1d2b4d3SLarry Finger 
62f1d2b4d3SLarry Finger enum swchnlcmd_id {
63f1d2b4d3SLarry Finger 	CMDID_END,
64f1d2b4d3SLarry Finger 	CMDID_SET_TXPOWEROWER_LEVEL,
65f1d2b4d3SLarry Finger 	CMDID_BBREGWRITE10,
66f1d2b4d3SLarry Finger 	CMDID_WRITEPORT_ULONG,
67f1d2b4d3SLarry Finger 	CMDID_WRITEPORT_USHORT,
68f1d2b4d3SLarry Finger 	CMDID_WRITEPORT_UCHAR,
69f1d2b4d3SLarry Finger 	CMDID_RF_WRITEREG,
70f1d2b4d3SLarry Finger };
71f1d2b4d3SLarry Finger 
72f1d2b4d3SLarry Finger struct swchnlcmd {
73f1d2b4d3SLarry Finger 	enum swchnlcmd_id cmdid;
74f1d2b4d3SLarry Finger 	u32 para1;
75f1d2b4d3SLarry Finger 	u32 para2;
76f1d2b4d3SLarry Finger 	u32 msdelay;
77f1d2b4d3SLarry Finger };
78f1d2b4d3SLarry Finger 
79f1d2b4d3SLarry Finger enum hw90_block_e {
80f1d2b4d3SLarry Finger 	HW90_BLOCK_MAC = 0,
81f1d2b4d3SLarry Finger 	HW90_BLOCK_PHY0 = 1,
82f1d2b4d3SLarry Finger 	HW90_BLOCK_PHY1 = 2,
83f1d2b4d3SLarry Finger 	HW90_BLOCK_RF = 3,
84f1d2b4d3SLarry Finger 	HW90_BLOCK_MAXIMUM = 4,
85f1d2b4d3SLarry Finger };
86f1d2b4d3SLarry Finger 
87f1d2b4d3SLarry Finger enum baseband_config_type {
88f1d2b4d3SLarry Finger 	BASEBAND_CONFIG_PHY_REG = 0,
89f1d2b4d3SLarry Finger 	BASEBAND_CONFIG_AGC_TAB = 1,
90f1d2b4d3SLarry Finger };
91f1d2b4d3SLarry Finger 
92f1d2b4d3SLarry Finger enum ra_offset_area {
93f1d2b4d3SLarry Finger 	RA_OFFSET_LEGACY_OFDM1,
94f1d2b4d3SLarry Finger 	RA_OFFSET_LEGACY_OFDM2,
95f1d2b4d3SLarry Finger 	RA_OFFSET_HT_OFDM1,
96f1d2b4d3SLarry Finger 	RA_OFFSET_HT_OFDM2,
97f1d2b4d3SLarry Finger 	RA_OFFSET_HT_OFDM3,
98f1d2b4d3SLarry Finger 	RA_OFFSET_HT_OFDM4,
99f1d2b4d3SLarry Finger 	RA_OFFSET_HT_CCK,
100f1d2b4d3SLarry Finger };
101f1d2b4d3SLarry Finger 
102f1d2b4d3SLarry Finger enum antenna_path {
103f1d2b4d3SLarry Finger 	ANTENNA_NONE,
104f1d2b4d3SLarry Finger 	ANTENNA_D,
105f1d2b4d3SLarry Finger 	ANTENNA_C,
106f1d2b4d3SLarry Finger 	ANTENNA_CD,
107f1d2b4d3SLarry Finger 	ANTENNA_B,
108f1d2b4d3SLarry Finger 	ANTENNA_BD,
109f1d2b4d3SLarry Finger 	ANTENNA_BC,
110f1d2b4d3SLarry Finger 	ANTENNA_BCD,
111f1d2b4d3SLarry Finger 	ANTENNA_A,
112f1d2b4d3SLarry Finger 	ANTENNA_AD,
113f1d2b4d3SLarry Finger 	ANTENNA_AC,
114f1d2b4d3SLarry Finger 	ANTENNA_ACD,
115f1d2b4d3SLarry Finger 	ANTENNA_AB,
116f1d2b4d3SLarry Finger 	ANTENNA_ABD,
117f1d2b4d3SLarry Finger 	ANTENNA_ABC,
118f1d2b4d3SLarry Finger 	ANTENNA_ABCD
119f1d2b4d3SLarry Finger };
120f1d2b4d3SLarry Finger 
121f1d2b4d3SLarry Finger struct r_antenna_select_ofdm {
122f1d2b4d3SLarry Finger 	u32 r_tx_antenna:4;
123f1d2b4d3SLarry Finger 	u32 r_ant_l:4;
124f1d2b4d3SLarry Finger 	u32 r_ant_non_ht:4;
125f1d2b4d3SLarry Finger 	u32 r_ant_ht1:4;
126f1d2b4d3SLarry Finger 	u32 r_ant_ht2:4;
127f1d2b4d3SLarry Finger 	u32 r_ant_ht_s1:4;
128f1d2b4d3SLarry Finger 	u32 r_ant_non_ht_s1:4;
129f1d2b4d3SLarry Finger 	u32 ofdm_txsc:2;
130f1d2b4d3SLarry Finger 	u32 reserved:2;
131f1d2b4d3SLarry Finger };
132f1d2b4d3SLarry Finger 
133f1d2b4d3SLarry Finger struct r_antenna_select_cck {
134f1d2b4d3SLarry Finger 	u8 r_cckrx_enable_2:2;
135f1d2b4d3SLarry Finger 	u8 r_cckrx_enable:2;
136f1d2b4d3SLarry Finger 	u8 r_ccktx_enable:4;
137f1d2b4d3SLarry Finger };
138f1d2b4d3SLarry Finger 
139f1d2b4d3SLarry Finger struct efuse_contents {
140f1d2b4d3SLarry Finger 	u8 mac_addr[ETH_ALEN];
141f1d2b4d3SLarry Finger 	u8 cck_tx_power_idx[6];
142f1d2b4d3SLarry Finger 	u8 ht40_1s_tx_power_idx[6];
143f1d2b4d3SLarry Finger 	u8 ht40_2s_tx_power_idx_diff[3];
144f1d2b4d3SLarry Finger 	u8 ht20_tx_power_idx_diff[3];
145f1d2b4d3SLarry Finger 	u8 ofdm_tx_power_idx_diff[3];
146f1d2b4d3SLarry Finger 	u8 ht40_max_power_offset[3];
147f1d2b4d3SLarry Finger 	u8 ht20_max_power_offset[3];
148f1d2b4d3SLarry Finger 	u8 channel_plan;
149f1d2b4d3SLarry Finger 	u8 thermal_meter;
150f1d2b4d3SLarry Finger 	u8 rf_option[5];
151f1d2b4d3SLarry Finger 	u8 version;
152f1d2b4d3SLarry Finger 	u8 oem_id;
153f1d2b4d3SLarry Finger 	u8 regulatory;
154f1d2b4d3SLarry Finger };
155f1d2b4d3SLarry Finger 
156f1d2b4d3SLarry Finger struct tx_power_struct {
157f1d2b4d3SLarry Finger 	u8 cck[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
158f1d2b4d3SLarry Finger 	u8 ht40_1s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
159f1d2b4d3SLarry Finger 	u8 ht40_2s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
160f1d2b4d3SLarry Finger 	u8 ht20_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
161f1d2b4d3SLarry Finger 	u8 legacy_ht_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
162f1d2b4d3SLarry Finger 	u8 legacy_ht_txpowerdiff;
163f1d2b4d3SLarry Finger 	u8 groupht20[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
164f1d2b4d3SLarry Finger 	u8 groupht40[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
165f1d2b4d3SLarry Finger 	u8 pwrgroup_cnt;
166f1d2b4d3SLarry Finger 	u32 mcs_original_offset[4][16];
167f1d2b4d3SLarry Finger };
168f1d2b4d3SLarry Finger 
169f1d2b4d3SLarry Finger enum _ANT_DIV_TYPE {
170f1d2b4d3SLarry Finger 	NO_ANTDIV				= 0xFF,
171f1d2b4d3SLarry Finger 	CG_TRX_HW_ANTDIV		= 0x01,
172f1d2b4d3SLarry Finger 	CGCS_RX_HW_ANTDIV		= 0x02,
173f1d2b4d3SLarry Finger 	FIXED_HW_ANTDIV         = 0x03,
174f1d2b4d3SLarry Finger 	CG_TRX_SMART_ANTDIV		= 0x04,
175f1d2b4d3SLarry Finger 	CGCS_RX_SW_ANTDIV		= 0x05,
176f1d2b4d3SLarry Finger };
177f1d2b4d3SLarry Finger 
178f1d2b4d3SLarry Finger u32 rtl88e_phy_query_bb_reg(struct ieee80211_hw *hw,
179f1d2b4d3SLarry Finger 			    u32 regaddr, u32 bitmask);
180f1d2b4d3SLarry Finger void rtl88e_phy_set_bb_reg(struct ieee80211_hw *hw,
181f1d2b4d3SLarry Finger 			   u32 regaddr, u32 bitmask, u32 data);
182f1d2b4d3SLarry Finger u32 rtl88e_phy_query_rf_reg(struct ieee80211_hw *hw,
183f1d2b4d3SLarry Finger 			    enum radio_path rfpath, u32 regaddr,
184f1d2b4d3SLarry Finger 			    u32 bitmask);
185f1d2b4d3SLarry Finger void rtl88e_phy_set_rf_reg(struct ieee80211_hw *hw,
186f1d2b4d3SLarry Finger 			   enum radio_path rfpath, u32 regaddr,
187f1d2b4d3SLarry Finger 			   u32 bitmask, u32 data);
188f1d2b4d3SLarry Finger bool rtl88e_phy_mac_config(struct ieee80211_hw *hw);
189f1d2b4d3SLarry Finger bool rtl88e_phy_bb_config(struct ieee80211_hw *hw);
190f1d2b4d3SLarry Finger bool rtl88e_phy_rf_config(struct ieee80211_hw *hw);
191f1d2b4d3SLarry Finger void rtl88e_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw);
192f1d2b4d3SLarry Finger void rtl88e_phy_get_txpower_level(struct ieee80211_hw *hw,
193f1d2b4d3SLarry Finger 				  long *powerlevel);
194f1d2b4d3SLarry Finger void rtl88e_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel);
195f1d2b4d3SLarry Finger void rtl88e_phy_scan_operation_backup(struct ieee80211_hw *hw,
196f1d2b4d3SLarry Finger 				      u8 operation);
197f1d2b4d3SLarry Finger void rtl88e_phy_set_bw_mode_callback(struct ieee80211_hw *hw);
198f1d2b4d3SLarry Finger void rtl88e_phy_set_bw_mode(struct ieee80211_hw *hw,
199f1d2b4d3SLarry Finger 			    enum nl80211_channel_type ch_type);
200f1d2b4d3SLarry Finger void rtl88e_phy_sw_chnl_callback(struct ieee80211_hw *hw);
201f1d2b4d3SLarry Finger u8 rtl88e_phy_sw_chnl(struct ieee80211_hw *hw);
202f1d2b4d3SLarry Finger void rtl88e_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery);
203f1d2b4d3SLarry Finger void rtl88e_phy_lc_calibrate(struct ieee80211_hw *hw);
204f1d2b4d3SLarry Finger void rtl88e_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain);
205f1d2b4d3SLarry Finger bool rtl88e_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
206f1d2b4d3SLarry Finger 					  enum radio_path rfpath);
207f1d2b4d3SLarry Finger bool rtl88e_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype);
208f1d2b4d3SLarry Finger bool rtl88e_phy_set_rf_power_state(struct ieee80211_hw *hw,
209f1d2b4d3SLarry Finger 				   enum rf_pwrstate rfpwr_state);
210f1d2b4d3SLarry Finger 
211f1d2b4d3SLarry Finger #endif
212