15b497af4SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 226f1fad2SJes Sorensen /* 31ee83789SJes Sorensen * Copyright (c) 2014 - 2017 Jes Sorensen <Jes.Sorensen@gmail.com> 426f1fad2SJes Sorensen * 526f1fad2SJes Sorensen * Register definitions taken from original Realtek rtl8723au driver 626f1fad2SJes Sorensen */ 726f1fad2SJes Sorensen 826f1fad2SJes Sorensen /* 0x0000 ~ 0x00FF System Configuration */ 926f1fad2SJes Sorensen #define REG_SYS_ISO_CTRL 0x0000 1026f1fad2SJes Sorensen #define SYS_ISO_MD2PP BIT(0) 1126f1fad2SJes Sorensen #define SYS_ISO_ANALOG_IPS BIT(5) 1226f1fad2SJes Sorensen #define SYS_ISO_DIOR BIT(9) 1326f1fad2SJes Sorensen #define SYS_ISO_PWC_EV25V BIT(14) 1426f1fad2SJes Sorensen #define SYS_ISO_PWC_EV12V BIT(15) 1526f1fad2SJes Sorensen 1626f1fad2SJes Sorensen #define REG_SYS_FUNC 0x0002 1726f1fad2SJes Sorensen #define SYS_FUNC_BBRSTB BIT(0) 1826f1fad2SJes Sorensen #define SYS_FUNC_BB_GLB_RSTN BIT(1) 1926f1fad2SJes Sorensen #define SYS_FUNC_USBA BIT(2) 2026f1fad2SJes Sorensen #define SYS_FUNC_UPLL BIT(3) 2126f1fad2SJes Sorensen #define SYS_FUNC_USBD BIT(4) 2226f1fad2SJes Sorensen #define SYS_FUNC_DIO_PCIE BIT(5) 2326f1fad2SJes Sorensen #define SYS_FUNC_PCIEA BIT(6) 2426f1fad2SJes Sorensen #define SYS_FUNC_PPLL BIT(7) 2526f1fad2SJes Sorensen #define SYS_FUNC_PCIED BIT(8) 2626f1fad2SJes Sorensen #define SYS_FUNC_DIOE BIT(9) 2726f1fad2SJes Sorensen #define SYS_FUNC_CPU_ENABLE BIT(10) 2826f1fad2SJes Sorensen #define SYS_FUNC_DCORE BIT(11) 2926f1fad2SJes Sorensen #define SYS_FUNC_ELDR BIT(12) 3026f1fad2SJes Sorensen #define SYS_FUNC_DIO_RF BIT(13) 3126f1fad2SJes Sorensen #define SYS_FUNC_HWPDN BIT(14) 3226f1fad2SJes Sorensen #define SYS_FUNC_MREGEN BIT(15) 3326f1fad2SJes Sorensen 3426f1fad2SJes Sorensen #define REG_APS_FSMCO 0x0004 3526f1fad2SJes Sorensen #define APS_FSMCO_PFM_ALDN BIT(1) 3626f1fad2SJes Sorensen #define APS_FSMCO_PFM_WOWL BIT(3) 3726f1fad2SJes Sorensen #define APS_FSMCO_ENABLE_POWERDOWN BIT(4) 3826f1fad2SJes Sorensen #define APS_FSMCO_MAC_ENABLE BIT(8) 3926f1fad2SJes Sorensen #define APS_FSMCO_MAC_OFF BIT(9) 405b22a111SJes Sorensen #define APS_FSMCO_SW_LPS BIT(10) 4126f1fad2SJes Sorensen #define APS_FSMCO_HW_SUSPEND BIT(11) 4226f1fad2SJes Sorensen #define APS_FSMCO_PCIE BIT(12) 4326f1fad2SJes Sorensen #define APS_FSMCO_HW_POWERDOWN BIT(15) 4426f1fad2SJes Sorensen #define APS_FSMCO_WLON_RESET BIT(16) 4526f1fad2SJes Sorensen 4626f1fad2SJes Sorensen #define REG_SYS_CLKR 0x0008 4726f1fad2SJes Sorensen #define SYS_CLK_ANAD16V_ENABLE BIT(0) 4826f1fad2SJes Sorensen #define SYS_CLK_ANA8M BIT(1) 4926f1fad2SJes Sorensen #define SYS_CLK_MACSLP BIT(4) 5026f1fad2SJes Sorensen #define SYS_CLK_LOADER_ENABLE BIT(5) 5126f1fad2SJes Sorensen #define SYS_CLK_80M_SSC_DISABLE BIT(7) 5226f1fad2SJes Sorensen #define SYS_CLK_80M_SSC_ENABLE_HO BIT(8) 5326f1fad2SJes Sorensen #define SYS_CLK_PHY_SSC_RSTB BIT(9) 5426f1fad2SJes Sorensen #define SYS_CLK_SEC_CLK_ENABLE BIT(10) 5526f1fad2SJes Sorensen #define SYS_CLK_MAC_CLK_ENABLE BIT(11) 5626f1fad2SJes Sorensen #define SYS_CLK_ENABLE BIT(12) 5726f1fad2SJes Sorensen #define SYS_CLK_RING_CLK_ENABLE BIT(13) 5826f1fad2SJes Sorensen 5926f1fad2SJes Sorensen #define REG_9346CR 0x000a 6026f1fad2SJes Sorensen #define EEPROM_BOOT BIT(4) 6126f1fad2SJes Sorensen #define EEPROM_ENABLE BIT(5) 6226f1fad2SJes Sorensen 6326f1fad2SJes Sorensen #define REG_EE_VPD 0x000c 6426f1fad2SJes Sorensen #define REG_AFE_MISC 0x0010 6542836db1SJes Sorensen #define AFE_MISC_WL_XTAL_CTRL BIT(6) 6642836db1SJes Sorensen 6726f1fad2SJes Sorensen #define REG_SPS0_CTRL 0x0011 6826f1fad2SJes Sorensen #define REG_SPS_OCP_CFG 0x0018 69c05a9dbfSJes Sorensen #define REG_8192E_LDOV12_CTRL 0x0014 7026f1fad2SJes Sorensen #define REG_SYS_SWR_CTRL2 0x0014 71486e0315SBitterblue Smith #define REG_RSV_CTRL 0x001c 72486e0315SBitterblue Smith #define RSV_CTRL_WLOCK_1C BIT(5) 7326f1fad2SJes Sorensen #define RSV_CTRL_DIS_PRST BIT(6) 7426f1fad2SJes Sorensen 7526f1fad2SJes Sorensen #define REG_RF_CTRL 0x001f 7626f1fad2SJes Sorensen #define RF_ENABLE BIT(0) 7726f1fad2SJes Sorensen #define RF_RSTB BIT(1) 7826f1fad2SJes Sorensen #define RF_SDMRSTB BIT(2) 7926f1fad2SJes Sorensen 8026f1fad2SJes Sorensen #define REG_LDOA15_CTRL 0x0020 8126f1fad2SJes Sorensen #define LDOA15_ENABLE BIT(0) 8226f1fad2SJes Sorensen #define LDOA15_STANDBY BIT(1) 8326f1fad2SJes Sorensen #define LDOA15_OBUF BIT(2) 8426f1fad2SJes Sorensen #define LDOA15_REG_VOS BIT(3) 8526f1fad2SJes Sorensen #define LDOA15_VOADJ_SHIFT 4 8626f1fad2SJes Sorensen 8726f1fad2SJes Sorensen #define REG_LDOV12D_CTRL 0x0021 8826f1fad2SJes Sorensen #define LDOV12D_ENABLE BIT(0) 8926f1fad2SJes Sorensen #define LDOV12D_STANDBY BIT(1) 9026f1fad2SJes Sorensen #define LDOV12D_VADJ_SHIFT 4 9126f1fad2SJes Sorensen 9226f1fad2SJes Sorensen #define REG_LDOHCI12_CTRL 0x0022 9326f1fad2SJes Sorensen 9426f1fad2SJes Sorensen #define REG_LPLDO_CTRL 0x0023 9526f1fad2SJes Sorensen #define LPLDO_HSM BIT(2) 9626f1fad2SJes Sorensen #define LPLDO_LSM_DIS BIT(3) 9726f1fad2SJes Sorensen 9826f1fad2SJes Sorensen #define REG_AFE_XTAL_CTRL 0x0024 9926f1fad2SJes Sorensen #define AFE_XTAL_ENABLE BIT(0) 10026f1fad2SJes Sorensen #define AFE_XTAL_B_SELECT BIT(1) 10126f1fad2SJes Sorensen #define AFE_XTAL_GATE_USB BIT(8) 10226f1fad2SJes Sorensen #define AFE_XTAL_GATE_AFE BIT(11) 10326f1fad2SJes Sorensen #define AFE_XTAL_RF_GATE BIT(14) 10426f1fad2SJes Sorensen #define AFE_XTAL_GATE_DIG BIT(17) 10526f1fad2SJes Sorensen #define AFE_XTAL_BT_GATE BIT(20) 10628e460b0SJes Sorensen 10728e460b0SJes Sorensen /* 10828e460b0SJes Sorensen * 0x0028 is also known as REG_AFE_CTRL2 on 8723bu/8192eu 10926f1fad2SJes Sorensen */ 11026f1fad2SJes Sorensen #define REG_AFE_PLL_CTRL 0x0028 11126f1fad2SJes Sorensen #define AFE_PLL_ENABLE BIT(0) 11226f1fad2SJes Sorensen #define AFE_PLL_320_ENABLE BIT(1) 11326f1fad2SJes Sorensen #define APE_PLL_FREF_SELECT BIT(2) 11426f1fad2SJes Sorensen #define AFE_PLL_EDGE_SELECT BIT(3) 11526f1fad2SJes Sorensen #define AFE_PLL_WDOGB BIT(4) 11626f1fad2SJes Sorensen #define AFE_PLL_LPF_ENABLE BIT(5) 11726f1fad2SJes Sorensen 11826f1fad2SJes Sorensen #define REG_MAC_PHY_CTRL 0x002c 11926f1fad2SJes Sorensen 12026f1fad2SJes Sorensen #define REG_EFUSE_CTRL 0x0030 12126f1fad2SJes Sorensen #define REG_EFUSE_TEST 0x0034 12226f1fad2SJes Sorensen #define EFUSE_TRPT BIT(7) 12326f1fad2SJes Sorensen /* 00: Wifi Efuse, 01: BT Efuse0, 10: BT Efuse1, 11: BT Efuse2 */ 12426f1fad2SJes Sorensen #define EFUSE_CELL_SEL (BIT(8) | BIT(9)) 12526f1fad2SJes Sorensen #define EFUSE_LDOE25_ENABLE BIT(31) 12626f1fad2SJes Sorensen #define EFUSE_SELECT_MASK 0x0300 12726f1fad2SJes Sorensen #define EFUSE_WIFI_SELECT 0x0000 12826f1fad2SJes Sorensen #define EFUSE_BT0_SELECT 0x0100 12926f1fad2SJes Sorensen #define EFUSE_BT1_SELECT 0x0200 13026f1fad2SJes Sorensen #define EFUSE_BT2_SELECT 0x0300 13126f1fad2SJes Sorensen 13226f1fad2SJes Sorensen #define EFUSE_ACCESS_ENABLE 0x69 /* RTL8723 only */ 13326f1fad2SJes Sorensen #define EFUSE_ACCESS_DISABLE 0x00 /* RTL8723 only */ 13426f1fad2SJes Sorensen 13542836db1SJes Sorensen #define REG_PWR_DATA 0x0038 13642836db1SJes Sorensen #define PWR_DATA_EEPRPAD_RFE_CTRL_EN BIT(11) 13726f1fad2SJes Sorensen 13826f1fad2SJes Sorensen #define REG_CAL_TIMER 0x003c 13926f1fad2SJes Sorensen #define REG_ACLK_MON 0x003e 140c888183bSBitterblue Smith #define REG_GPIO_MUXCFG 0x0040 14126f1fad2SJes Sorensen #define GPIO_MUXCFG_IO_SEL_ENBT BIT(5) 14226f1fad2SJes Sorensen #define REG_GPIO_IO_SEL 0x0042 14326f1fad2SJes Sorensen #define REG_MAC_PINMUX_CFG 0x0043 14426f1fad2SJes Sorensen #define REG_GPIO_PIN_CTRL 0x0044 14542836db1SJes Sorensen #define REG_GPIO_INTM 0x0048 14642836db1SJes Sorensen #define GPIO_INTM_EDGE_TRIG_IRQ BIT(9) 14726f1fad2SJes Sorensen 14842836db1SJes Sorensen #define REG_LEDCFG0 0x004c 14926f1fad2SJes Sorensen #define LEDCFG0_DPDT_SELECT BIT(23) 150ae0a6df6SBitterblue Smith #define REG_LEDCFG1 0x004d 151ae0a6df6SBitterblue Smith #define LEDCFG1_HW_LED_CONTROL BIT(1) 15226f1fad2SJes Sorensen #define LEDCFG1_LED_DISABLE BIT(7) 153873b3811SBitterblue Smith #define REG_LEDCFG2 0x004e 154873b3811SBitterblue Smith #define LEDCFG2_HW_LED_CONTROL BIT(1) 155873b3811SBitterblue Smith #define LEDCFG2_HW_LED_ENABLE BIT(5) 156873b3811SBitterblue Smith #define LEDCFG2_SW_LED_DISABLE BIT(3) 15726f1fad2SJes Sorensen #define LEDCFG2_SW_LED_CONTROL BIT(5) 15826f1fad2SJes Sorensen #define LEDCFG2_DPDT_SELECT BIT(7) 15926f1fad2SJes Sorensen #define REG_LEDCFG3 0x004f 16026f1fad2SJes Sorensen #define REG_LEDCFG REG_LEDCFG2 16126f1fad2SJes Sorensen #define REG_FSIMR 0x0050 16226f1fad2SJes Sorensen #define REG_FSISR 0x0054 16326f1fad2SJes Sorensen #define REG_HSIMR 0x0058 16426f1fad2SJes Sorensen #define REG_HSISR 0x005c 16526f1fad2SJes Sorensen /* RTL8723 WIFI/BT/GPS Multi-Function GPIO Pin Control. */ 16626f1fad2SJes Sorensen #define REG_GPIO_PIN_CTRL_2 0x0060 16726f1fad2SJes Sorensen /* RTL8723 WIFI/BT/GPS Multi-Function GPIO Select. */ 16842836db1SJes Sorensen #define REG_GPIO_IO_SEL_2 0x0062 16942836db1SJes Sorensen #define GPIO_IO_SEL_2_GPIO09_INPUT BIT(1) 17026f1fad2SJes Sorensen #define GPIO_IO_SEL_2_GPIO09_IRQ BIT(9) 17114d88560SJes Sorensen 17214d88560SJes Sorensen /* RTL8723B */ 17342836db1SJes Sorensen #define REG_PAD_CTRL1 0x0064 17442836db1SJes Sorensen #define PAD_CTRL1_SW_DPDT_SEL_DATA BIT(0) 17526f1fad2SJes Sorensen 17626f1fad2SJes Sorensen /* RTL8723 only WIFI/BT/GPS Multi-Function control source. */ 17726f1fad2SJes Sorensen #define REG_MULTI_FUNC_CTRL 0x0068 17826f1fad2SJes Sorensen 17926f1fad2SJes Sorensen #define MULTI_FN_WIFI_HW_PWRDOWN_EN BIT(0) /* Enable GPIO[9] as WiFi HW 18026f1fad2SJes Sorensen powerdown source */ 18126f1fad2SJes Sorensen #define MULTI_FN_WIFI_HW_PWRDOWN_SL BIT(1) /* WiFi HW powerdown polarity 18226f1fad2SJes Sorensen control */ 18326f1fad2SJes Sorensen #define MULTI_WIFI_FUNC_EN BIT(2) /* WiFi function enable */ 18426f1fad2SJes Sorensen 18526f1fad2SJes Sorensen #define MULTI_WIFI_HW_ROF_EN BIT(3) /* Enable GPIO[9] as WiFi RF HW 18626f1fad2SJes Sorensen powerdown source */ 18726f1fad2SJes Sorensen #define MULTI_BT_HW_PWRDOWN_EN BIT(16) /* Enable GPIO[11] as BT HW 18826f1fad2SJes Sorensen powerdown source */ 18926f1fad2SJes Sorensen #define MULTI_BT_HW_PWRDOWN_SL BIT(17) /* BT HW powerdown polarity 19026f1fad2SJes Sorensen control */ 19126f1fad2SJes Sorensen #define MULTI_BT_FUNC_EN BIT(18) /* BT function enable */ 19226f1fad2SJes Sorensen #define MULTI_BT_HW_ROF_EN BIT(19) /* Enable GPIO[11] as BT/GPS 19326f1fad2SJes Sorensen RF HW powerdown source */ 19426f1fad2SJes Sorensen #define MULTI_GPS_HW_PWRDOWN_EN BIT(20) /* Enable GPIO[10] as GPS HW 19526f1fad2SJes Sorensen powerdown source */ 19626f1fad2SJes Sorensen #define MULTI_GPS_HW_PWRDOWN_SL BIT(21) /* GPS HW powerdown polarity 19726f1fad2SJes Sorensen control */ 19826f1fad2SJes Sorensen #define MULTI_GPS_FUNC_EN BIT(22) /* GPS function enable */ 19928e460b0SJes Sorensen 200c05a9dbfSJes Sorensen #define REG_AFE_CTRL4 0x0078 /* 8192eu/8723bu */ 201c05a9dbfSJes Sorensen #define REG_LDO_SW_CTRL 0x007c /* 8192eu */ 20226f1fad2SJes Sorensen 20326f1fad2SJes Sorensen #define REG_MCU_FW_DL 0x0080 20426f1fad2SJes Sorensen #define MCU_FW_DL_ENABLE BIT(0) 20526f1fad2SJes Sorensen #define MCU_FW_DL_READY BIT(1) 20626f1fad2SJes Sorensen #define MCU_FW_DL_CSUM_REPORT BIT(2) 20726f1fad2SJes Sorensen #define MCU_MAC_INIT_READY BIT(3) 20826f1fad2SJes Sorensen #define MCU_BB_INIT_READY BIT(4) 20926f1fad2SJes Sorensen #define MCU_RF_INIT_READY BIT(5) 21026f1fad2SJes Sorensen #define MCU_WINT_INIT_READY BIT(6) 21126f1fad2SJes Sorensen #define MCU_FW_RAM_SEL BIT(7) /* 1: RAM, 0:ROM */ 21226f1fad2SJes Sorensen #define MCU_CP_RESET BIT(23) 21326f1fad2SJes Sorensen 21426f1fad2SJes Sorensen #define REG_HMBOX_EXT_0 0x0088 21526f1fad2SJes Sorensen #define REG_HMBOX_EXT_1 0x008a 21626f1fad2SJes Sorensen #define REG_HMBOX_EXT_2 0x008c 2170b096289SJes Sorensen #define REG_HMBOX_EXT_3 0x008e 21814d88560SJes Sorensen 21999ad16cbSJes Sorensen #define REG_RSVD_1 0x0097 2200b096289SJes Sorensen 2210b096289SJes Sorensen /* Interrupt registers for 8192e/8723bu/8812 */ 2220b096289SJes Sorensen #define REG_HIMR0 0x00b0 2230b096289SJes Sorensen #define IMR0_TXCCK BIT(30) /* TXRPT interrupt when CCX bit 2240b096289SJes Sorensen of the packet is set */ 2250b096289SJes Sorensen #define IMR0_PSTIMEOUT BIT(29) /* Power Save Time Out Int */ 2260b096289SJes Sorensen #define IMR0_GTINT4 BIT(28) /* Set when GTIMER4 expires */ 2270b096289SJes Sorensen #define IMR0_GTINT3 BIT(27) /* Set when GTIMER3 expires */ 2280b096289SJes Sorensen #define IMR0_TBDER BIT(26) /* Transmit Beacon0 Error */ 2290b096289SJes Sorensen #define IMR0_TBDOK BIT(25) /* Transmit Beacon0 OK */ 2300b096289SJes Sorensen #define IMR0_TSF_BIT32_TOGGLE BIT(24) /* TSF Timer BIT32 toggle 2310b096289SJes Sorensen indication interrupt */ 2320b096289SJes Sorensen #define IMR0_BCNDMAINT0 BIT(20) /* Beacon DMA Interrupt 0 */ 2330b096289SJes Sorensen #define IMR0_BCNDERR0 BIT(16) /* Beacon Queue DMA Error 0 */ 2340b096289SJes Sorensen #define IMR0_HSISR_IND_ON_INT BIT(15) /* HSISR Indicator (HSIMR & 2350b096289SJes Sorensen HSISR is true) */ 2360b096289SJes Sorensen #define IMR0_BCNDMAINT_E BIT(14) /* Beacon DMA Interrupt 2370b096289SJes Sorensen Extension for Win7 */ 2380b096289SJes Sorensen #define IMR0_ATIMEND BIT(12) /* CTWidnow End or 2390b096289SJes Sorensen ATIM Window End */ 2400b096289SJes Sorensen #define IMR0_HISR1_IND_INT BIT(11) /* HISR1 Indicator 2410b096289SJes Sorensen (HISR1 & HIMR1 is true) */ 2420b096289SJes Sorensen #define IMR0_C2HCMD BIT(10) /* CPU to Host Command INT 2430b096289SJes Sorensen Status, Write 1 to clear */ 2440b096289SJes Sorensen #define IMR0_CPWM2 BIT(9) /* CPU power Mode exchange INT 2450b096289SJes Sorensen Status, Write 1 to clear */ 2460b096289SJes Sorensen #define IMR0_CPWM BIT(8) /* CPU power Mode exchange INT 2470b096289SJes Sorensen Status, Write 1 to clear */ 2480b096289SJes Sorensen #define IMR0_HIGHDOK BIT(7) /* High Queue DMA OK */ 2490b096289SJes Sorensen #define IMR0_MGNTDOK BIT(6) /* Management Queue DMA OK */ 2500b096289SJes Sorensen #define IMR0_BKDOK BIT(5) /* AC_BK DMA OK */ 2510b096289SJes Sorensen #define IMR0_BEDOK BIT(4) /* AC_BE DMA OK */ 2520b096289SJes Sorensen #define IMR0_VIDOK BIT(3) /* AC_VI DMA OK */ 25314d88560SJes Sorensen #define IMR0_VODOK BIT(2) /* AC_VO DMA OK */ 25499ad16cbSJes Sorensen #define IMR0_RDU BIT(1) /* Rx Descriptor Unavailable */ 2550b096289SJes Sorensen #define IMR0_ROK BIT(0) /* Receive DMA OK */ 2560b096289SJes Sorensen #define REG_HISR0 0x00b4 2570b096289SJes Sorensen #define REG_HIMR1 0x00b8 2580b096289SJes Sorensen #define IMR1_BCNDMAINT7 BIT(27) /* Beacon DMA Interrupt 7 */ 2590b096289SJes Sorensen #define IMR1_BCNDMAINT6 BIT(26) /* Beacon DMA Interrupt 6 */ 2600b096289SJes Sorensen #define IMR1_BCNDMAINT5 BIT(25) /* Beacon DMA Interrupt 5 */ 2610b096289SJes Sorensen #define IMR1_BCNDMAINT4 BIT(24) /* Beacon DMA Interrupt 4 */ 2620b096289SJes Sorensen #define IMR1_BCNDMAINT3 BIT(23) /* Beacon DMA Interrupt 3 */ 2630b096289SJes Sorensen #define IMR1_BCNDMAINT2 BIT(22) /* Beacon DMA Interrupt 2 */ 2640b096289SJes Sorensen #define IMR1_BCNDMAINT1 BIT(21) /* Beacon DMA Interrupt 1 */ 2650b096289SJes Sorensen #define IMR1_BCNDERR7 BIT(20) /* Beacon Queue DMA Err Int 7 */ 2660b096289SJes Sorensen #define IMR1_BCNDERR6 BIT(19) /* Beacon Queue DMA Err Int 6 */ 2670b096289SJes Sorensen #define IMR1_BCNDERR5 BIT(18) /* Beacon Queue DMA Err Int 5 */ 2680b096289SJes Sorensen #define IMR1_BCNDERR4 BIT(17) /* Beacon Queue DMA Err Int 4 */ 2690b096289SJes Sorensen #define IMR1_BCNDERR3 BIT(16) /* Beacon Queue DMA Err Int 3 */ 2700b096289SJes Sorensen #define IMR1_BCNDERR2 BIT(15) /* Beacon Queue DMA Err Int 2 */ 2710b096289SJes Sorensen #define IMR1_BCNDERR1 BIT(14) /* Beacon Queue DMA Err Int 1 */ 2720b096289SJes Sorensen #define IMR1_ATIMEND_E BIT(13) /* ATIM Window End Extension 2730b096289SJes Sorensen for Win7 */ 2740b096289SJes Sorensen #define IMR1_TXERR BIT(11) /* Tx Error Flag Int Status, 2750b096289SJes Sorensen write 1 to clear */ 2760b096289SJes Sorensen #define IMR1_RXERR BIT(10) /* Rx Error Flag Int Status, 27714d88560SJes Sorensen write 1 to clear */ 27899ad16cbSJes Sorensen #define IMR1_TXFOVW BIT(9) /* Transmit FIFO Overflow */ 27926f1fad2SJes Sorensen #define IMR1_RXFOVW BIT(8) /* Receive FIFO Overflow */ 28026f1fad2SJes Sorensen #define REG_HISR1 0x00bc 28126f1fad2SJes Sorensen 28226f1fad2SJes Sorensen /* Host suspend counter on FPGA platform */ 28326f1fad2SJes Sorensen #define REG_HOST_SUSP_CNT 0x00bc 28426f1fad2SJes Sorensen /* Efuse access protection for RTL8723 */ 28526f1fad2SJes Sorensen #define REG_EFUSE_ACCESS 0x00cf 28626f1fad2SJes Sorensen #define REG_BIST_SCAN 0x00d0 28726f1fad2SJes Sorensen #define REG_BIST_RPT 0x00d4 28826f1fad2SJes Sorensen #define REG_BIST_ROM_RPT 0x00d8 28926f1fad2SJes Sorensen #define REG_RSVD_4 0x00dc 29026f1fad2SJes Sorensen #define REG_USB_SIE_INTF 0x00e0 29126f1fad2SJes Sorensen #define REG_PCIE_MIO_INTF 0x00e4 29226f1fad2SJes Sorensen #define REG_PCIE_MIO_INTD 0x00e8 29326f1fad2SJes Sorensen #define REG_HPON_FSM 0x00ec 29426f1fad2SJes Sorensen #define HPON_FSM_BONDING_MASK (BIT(22) | BIT(23)) 29526f1fad2SJes Sorensen #define HPON_FSM_BONDING_1T2R BIT(22) 29626f1fad2SJes Sorensen #define REG_SYS_CFG 0x00f0 29726f1fad2SJes Sorensen #define SYS_CFG_XCLK_VLD BIT(0) 29826f1fad2SJes Sorensen #define SYS_CFG_ACLK_VLD BIT(1) 29926f1fad2SJes Sorensen #define SYS_CFG_UCLK_VLD BIT(2) 300f0769775SJes Sorensen #define SYS_CFG_PCLK_VLD BIT(3) 30126f1fad2SJes Sorensen #define SYS_CFG_PCIRSTB BIT(4) 30226f1fad2SJes Sorensen #define SYS_CFG_V15_VLD BIT(5) 30326f1fad2SJes Sorensen #define SYS_CFG_TRP_B15V_EN BIT(7) 30426f1fad2SJes Sorensen #define SYS_CFG_SW_OFFLOAD_EN BIT(7) /* For chips with IOL support */ 30526f1fad2SJes Sorensen #define SYS_CFG_SIC_IDLE BIT(8) 30626f1fad2SJes Sorensen #define SYS_CFG_BD_MAC2 BIT(9) 30726f1fad2SJes Sorensen #define SYS_CFG_BD_MAC1 BIT(10) 3080e5d435aSJes Sorensen #define SYS_CFG_IC_MACPHY_MODE BIT(11) 3090e5d435aSJes Sorensen #define SYS_CFG_CHIP_VER (BIT(12) | BIT(13) | BIT(14) | BIT(15)) 3100e5d435aSJes Sorensen #define SYS_CFG_BT_FUNC BIT(16) 3110e5d435aSJes Sorensen #define SYS_CFG_VENDOR_ID BIT(19) 31226f1fad2SJes Sorensen #define SYS_CFG_VENDOR_EXT_MASK (BIT(18) | BIT(19)) 31326f1fad2SJes Sorensen #define SYS_CFG_VENDOR_ID_TSMC 0 31426f1fad2SJes Sorensen #define SYS_CFG_VENDOR_ID_SMIC BIT(18) 315c05a9dbfSJes Sorensen #define SYS_CFG_VENDOR_ID_UMC BIT(19) 31626f1fad2SJes Sorensen #define SYS_CFG_PAD_HWPD_IDN BIT(22) 31726f1fad2SJes Sorensen #define SYS_CFG_TRP_VAUX_EN BIT(23) 31826f1fad2SJes Sorensen #define SYS_CFG_TRP_BT_EN BIT(24) 31926f1fad2SJes Sorensen #define SYS_CFG_SPS_LDO_SEL BIT(24) /* 8192eu */ 32026f1fad2SJes Sorensen #define SYS_CFG_BD_PKG_SEL BIT(25) 32126f1fad2SJes Sorensen #define SYS_CFG_BD_HCI_SEL BIT(26) 32226f1fad2SJes Sorensen #define SYS_CFG_TYPE_ID BIT(27) 32326f1fad2SJes Sorensen #define SYS_CFG_RTL_ID BIT(23) /* TestChip ID, 32426f1fad2SJes Sorensen 1:Test(RLE); 0:MP(RL) */ 32526f1fad2SJes Sorensen #define SYS_CFG_SPS_SEL BIT(24) /* 1:LDO regulator mode; 32626f1fad2SJes Sorensen 0:Switching regulator mode*/ 32726f1fad2SJes Sorensen #define SYS_CFG_CHIP_VERSION_MASK 0xf000 /* Bit 12 - 15 */ 32826f1fad2SJes Sorensen 32926f1fad2SJes Sorensen #define REG_GPIO_OUTSTS 0x00f4 /* For RTL8723 only. */ 33026f1fad2SJes Sorensen #define GPIO_EFS_HCI_SEL (BIT(0) | BIT(1)) 33126f1fad2SJes Sorensen #define GPIO_PAD_HCI_SEL (BIT(2) | BIT(3)) 33226f1fad2SJes Sorensen #define GPIO_HCI_SEL (BIT(4) | BIT(5)) 33326f1fad2SJes Sorensen #define GPIO_PKG_SEL_HCI BIT(6) 33426f1fad2SJes Sorensen #define GPIO_FEN_GPS BIT(7) 33526f1fad2SJes Sorensen #define GPIO_FEN_BT BIT(8) 33626f1fad2SJes Sorensen #define GPIO_FEN_WL BIT(9) 33726f1fad2SJes Sorensen #define GPIO_FEN_PCI BIT(10) 33826f1fad2SJes Sorensen #define GPIO_FEN_USB BIT(11) 33926f1fad2SJes Sorensen #define GPIO_BTRF_HWPDN_N BIT(12) 34026f1fad2SJes Sorensen #define GPIO_WLRF_HWPDN_N BIT(13) 34126f1fad2SJes Sorensen #define GPIO_PDN_BT_N BIT(14) 34226f1fad2SJes Sorensen #define GPIO_PDN_GPS_N BIT(15) 34326f1fad2SJes Sorensen #define GPIO_BT_CTL_HWPDN BIT(16) 34426f1fad2SJes Sorensen #define GPIO_GPS_CTL_HWPDN BIT(17) 34526f1fad2SJes Sorensen #define GPIO_PPHY_SUSB BIT(20) 34626f1fad2SJes Sorensen #define GPIO_UPHY_SUSB BIT(21) 347c05a9dbfSJes Sorensen #define GPIO_PCI_SUSEN BIT(22) 348c05a9dbfSJes Sorensen #define GPIO_USB_SUSEN BIT(23) 34926f1fad2SJes Sorensen #define GPIO_RF_RL_ID (BIT(31) | BIT(30) | BIT(29) | BIT(28)) 35026f1fad2SJes Sorensen 35126f1fad2SJes Sorensen #define REG_SYS_CFG2 0x00fc /* 8192eu */ 35226f1fad2SJes Sorensen 35326f1fad2SJes Sorensen /* 0x0100 ~ 0x01FF MACTOP General Configuration */ 35426f1fad2SJes Sorensen #define REG_CR 0x0100 35526f1fad2SJes Sorensen #define CR_HCI_TXDMA_ENABLE BIT(0) 35626f1fad2SJes Sorensen #define CR_HCI_RXDMA_ENABLE BIT(1) 35726f1fad2SJes Sorensen #define CR_TXDMA_ENABLE BIT(2) 35826f1fad2SJes Sorensen #define CR_RXDMA_ENABLE BIT(3) 35926f1fad2SJes Sorensen #define CR_PROTOCOL_ENABLE BIT(4) 36026f1fad2SJes Sorensen #define CR_SCHEDULE_ENABLE BIT(5) 36126f1fad2SJes Sorensen #define CR_MAC_TX_ENABLE BIT(6) 36226f1fad2SJes Sorensen #define CR_MAC_RX_ENABLE BIT(7) 36326f1fad2SJes Sorensen #define CR_SW_BEACON_ENABLE BIT(8) 36426f1fad2SJes Sorensen #define CR_SECURITY_ENABLE BIT(9) 36526f1fad2SJes Sorensen #define CR_CALTIMER_ENABLE BIT(10) 36626f1fad2SJes Sorensen 36726f1fad2SJes Sorensen /* Media Status Register */ 36826f1fad2SJes Sorensen #define REG_MSR 0x0102 36926f1fad2SJes Sorensen #define MSR_LINKTYPE_MASK 0x3 37026f1fad2SJes Sorensen #define MSR_LINKTYPE_NONE 0x0 37126f1fad2SJes Sorensen #define MSR_LINKTYPE_ADHOC 0x1 37226f1fad2SJes Sorensen #define MSR_LINKTYPE_STATION 0x2 37326f1fad2SJes Sorensen #define MSR_LINKTYPE_AP 0x3 37426f1fad2SJes Sorensen 37526f1fad2SJes Sorensen #define REG_PBP 0x0104 37626f1fad2SJes Sorensen #define PBP_PAGE_SIZE_RX_SHIFT 0 37726f1fad2SJes Sorensen #define PBP_PAGE_SIZE_TX_SHIFT 4 37826f1fad2SJes Sorensen #define PBP_PAGE_SIZE_64 0x0 37926f1fad2SJes Sorensen #define PBP_PAGE_SIZE_128 0x1 3803dfb8e84SJes Sorensen #define PBP_PAGE_SIZE_256 0x2 3813dfb8e84SJes Sorensen #define PBP_PAGE_SIZE_512 0x3 3823dfb8e84SJes Sorensen #define PBP_PAGE_SIZE_1024 0x4 3833dfb8e84SJes Sorensen 3843dfb8e84SJes Sorensen /* 8188eu IOL magic */ 38526f1fad2SJes Sorensen #define REG_PKT_BUF_ACCESS_CTRL 0x0106 3863e88ca44SJes Sorensen #define PKT_BUF_ACCESS_CTRL_TX 0x69 38726f1fad2SJes Sorensen #define PKT_BUF_ACCESS_CTRL_RX 0xa5 38826f1fad2SJes Sorensen 38926f1fad2SJes Sorensen #define REG_TRXDMA_CTRL 0x010c 39026f1fad2SJes Sorensen #define TRXDMA_CTRL_RXDMA_AGG_EN BIT(2) 39126f1fad2SJes Sorensen #define TRXDMA_CTRL_VOQ_SHIFT 4 39226f1fad2SJes Sorensen #define TRXDMA_CTRL_VIQ_SHIFT 6 39326f1fad2SJes Sorensen #define TRXDMA_CTRL_BEQ_SHIFT 8 39426f1fad2SJes Sorensen #define TRXDMA_CTRL_BKQ_SHIFT 10 39526f1fad2SJes Sorensen #define TRXDMA_CTRL_MGQ_SHIFT 12 39626f1fad2SJes Sorensen #define TRXDMA_CTRL_HIQ_SHIFT 14 39726f1fad2SJes Sorensen #define TRXDMA_CTRL_VOQ_SHIFT_8192F 4 39826f1fad2SJes Sorensen #define TRXDMA_CTRL_VIQ_SHIFT_8192F 7 39926f1fad2SJes Sorensen #define TRXDMA_CTRL_BEQ_SHIFT_8192F 10 40026f1fad2SJes Sorensen #define TRXDMA_CTRL_BKQ_SHIFT_8192F 13 40126f1fad2SJes Sorensen #define TRXDMA_CTRL_MGQ_SHIFT_8192F 16 40226f1fad2SJes Sorensen #define TRXDMA_CTRL_HIQ_SHIFT_8192F 19 40326f1fad2SJes Sorensen #define TRXDMA_QUEUE_LOW 1 40426f1fad2SJes Sorensen #define TRXDMA_QUEUE_NORMAL 2 40526f1fad2SJes Sorensen #define TRXDMA_QUEUE_HIGH 3 40626f1fad2SJes Sorensen 407c888183bSBitterblue Smith #define REG_TRXFF_BNDY 0x0114 40826f1fad2SJes Sorensen #define REG_TRXFF_STATUS 0x0118 40926f1fad2SJes Sorensen #define REG_RXFF_PTR 0x011c 41026f1fad2SJes Sorensen #define REG_HIMR 0x0120 41126f1fad2SJes Sorensen #define REG_HISR 0x0124 41226f1fad2SJes Sorensen #define REG_HIMRE 0x0128 41326f1fad2SJes Sorensen #define REG_HISRE 0x012c 41426f1fad2SJes Sorensen #define REG_CPWM 0x012f 41526f1fad2SJes Sorensen #define REG_FWIMR 0x0130 41626f1fad2SJes Sorensen #define REG_FWISR 0x0134 41726f1fad2SJes Sorensen #define REG_FTIMR 0x0138 41826f1fad2SJes Sorensen #define REG_PKTBUF_DBG_CTRL 0x0140 41926f1fad2SJes Sorensen #define REG_PKTBUF_DBG_DATA_L 0x0144 42026f1fad2SJes Sorensen #define REG_PKTBUF_DBG_DATA_H 0x0148 4213dfb8e84SJes Sorensen 4223dfb8e84SJes Sorensen #define REG_TC0_CTRL 0x0150 42326f1fad2SJes Sorensen #define REG_TC1_CTRL 0x0154 42414d88560SJes Sorensen #define REG_TC2_CTRL 0x0158 42514d88560SJes Sorensen #define REG_TC3_CTRL 0x015c 42626f1fad2SJes Sorensen #define REG_TC4_CTRL 0x0160 42726f1fad2SJes Sorensen #define REG_TCUNIT_BASE 0x0164 42826f1fad2SJes Sorensen #define REG_MBIST_START 0x0174 42926f1fad2SJes Sorensen #define REG_MBIST_DONE 0x0178 43026f1fad2SJes Sorensen #define REG_MBIST_FAIL 0x017c 43126f1fad2SJes Sorensen /* 8188EU */ 43226f1fad2SJes Sorensen #define REG_32K_CTRL 0x0194 43326f1fad2SJes Sorensen #define REG_C2HEVT_MSG_NORMAL 0x01a0 43426f1fad2SJes Sorensen /* 8192EU/8723BU/8812 */ 43526f1fad2SJes Sorensen #define REG_C2HEVT_CMD_ID_8723B 0x01ae 43626f1fad2SJes Sorensen #define REG_C2HEVT_CLEAR 0x01af 43726f1fad2SJes Sorensen #define REG_C2HEVT_MSG_TEST 0x01b8 43826f1fad2SJes Sorensen #define REG_MCUTST_1 0x01c0 43926f1fad2SJes Sorensen #define REG_FMTHR 0x01c8 44026f1fad2SJes Sorensen #define REG_HMTFR 0x01cc 44126f1fad2SJes Sorensen #define REG_HMBOX_0 0x01d0 44226f1fad2SJes Sorensen #define REG_HMBOX_1 0x01d4 44326f1fad2SJes Sorensen #define REG_HMBOX_2 0x01d8 44426f1fad2SJes Sorensen #define REG_HMBOX_3 0x01dc 44529c2139cSJes Sorensen 44629c2139cSJes Sorensen #define REG_LLT_INIT 0x01e0 44729c2139cSJes Sorensen #define LLT_OP_INACTIVE 0x0 44829c2139cSJes Sorensen #define LLT_OP_WRITE (0x1 << 30) 44929c2139cSJes Sorensen #define LLT_OP_READ (0x2 << 30) 45026f1fad2SJes Sorensen #define LLT_OP_MASK (0x3 << 30) 45126f1fad2SJes Sorensen 45226f1fad2SJes Sorensen #define REG_BB_ACCESS_CTRL 0x01e8 45326f1fad2SJes Sorensen #define REG_BB_ACCESS_DATA 0x01ec 45489c2a097SJes Sorensen 45526f1fad2SJes Sorensen #define REG_HMBOX_EXT0_8723B 0x01f0 45626f1fad2SJes Sorensen #define REG_HMBOX_EXT1_8723B 0x01f4 45726f1fad2SJes Sorensen #define REG_HMBOX_EXT2_8723B 0x01f8 45826f1fad2SJes Sorensen #define REG_HMBOX_EXT3_8723B 0x01fc 459c888183bSBitterblue Smith 460c888183bSBitterblue Smith /* 0x0200 ~ 0x027F TXDMA Configuration */ 461c888183bSBitterblue Smith #define REG_RQPN 0x0200 46226f1fad2SJes Sorensen #define RQPN_HI_PQ_SHIFT 0 463b63d0aacSJes Sorensen #define RQPN_LO_PQ_SHIFT 8 46426f1fad2SJes Sorensen #define RQPN_PUB_PQ_SHIFT 16 46526f1fad2SJes Sorensen #define RQPN_LOAD BIT(31) 4660635f8ceSJes Sorensen 4670635f8ceSJes Sorensen #define REG_FIFOPAGE 0x0204 46826f1fad2SJes Sorensen #define REG_TDECTRL 0x0208 46974b99bedSJes Sorensen #define BIT_BCN_VALID BIT(16) 47074b99bedSJes Sorensen 47174b99bedSJes Sorensen #define REG_DWBCN0_CTRL_8188F REG_TDECTRL 4727e9567ffSJes Sorensen 4737e9567ffSJes Sorensen #define REG_TXDMA_OFFSET_CHK 0x020c 47426f1fad2SJes Sorensen #define TXDMA_OFFSET_DROP_DATA_EN BIT(9) 47508eca32eSJes Sorensen #define REG_TXDMA_STATUS 0x0210 47608eca32eSJes Sorensen #define REG_RQPN_NPQ 0x0214 47708eca32eSJes Sorensen #define RQPN_NPQ_SHIFT 0 47808eca32eSJes Sorensen #define RQPN_EPQ_SHIFT 16 47908eca32eSJes Sorensen 480c6594ffdSJes Sorensen #define REG_AUTO_LLT 0x0224 48126f1fad2SJes Sorensen #define AUTO_LLT_INIT_LLT BIT(16) 482430b454cSJes Sorensen 483430b454cSJes Sorensen #define REG_DWBCN1_CTRL_8723B 0x0228 48426f1fad2SJes Sorensen #define BIT_SW_BCN_SEL BIT(20) 48526f1fad2SJes Sorensen 486c6594ffdSJes Sorensen /* 0x0280 ~ 0x02FF RXDMA Configuration */ 487c6594ffdSJes Sorensen #define REG_RXDMA_AGG_PG_TH 0x0280 /* 0-7 : USB DMA size bits 488c3690604SJes Sorensen 8-14: USB DMA timeout 489486e0315SBitterblue Smith 15 : Aggregation enable 490486e0315SBitterblue Smith Only seems to be used 491486e0315SBitterblue Smith on 8723bu/8192eu */ 492c6594ffdSJes Sorensen #define RXDMA_USB_AGG_ENABLE BIT(31) 493*70664495SBitterblue Smith #define REG_RXPKT_NUM 0x0284 494*70664495SBitterblue Smith #define RXPKT_NUM_RXDMA_IDLE BIT(17) 49526f1fad2SJes Sorensen #define RXPKT_NUM_RW_RELEASE_EN BIT(18) 49626f1fad2SJes Sorensen #define REG_RXDMA_STATUS 0x0288 49726f1fad2SJes Sorensen 49826f1fad2SJes Sorensen /* Presumably only found on newer chips such as 8723bu */ 49926f1fad2SJes Sorensen #define REG_RX_DMA_CTRL_8723B 0x0286 500931d9278SJes Sorensen #define REG_RXDMA_PRO_8723B 0x0290 501931d9278SJes Sorensen #define RXDMA_PRO_DMA_MODE BIT(1) /* Set to 0x1. */ 502931d9278SJes Sorensen #define RXDMA_PRO_DMA_BURST_CNT GENMASK(3, 2) /* Set to 0x3. */ 503931d9278SJes Sorensen #define RXDMA_PRO_DMA_BURST_SIZE GENMASK(5, 4) /* Set to 0x1. */ 504931d9278SJes Sorensen 505931d9278SJes Sorensen #define REG_EARLY_MODE_CONTROL_8710B 0x02bc 506931d9278SJes Sorensen 507931d9278SJes Sorensen #define REG_RF_BB_CMD_ADDR 0x02c0 508931d9278SJes Sorensen #define REG_RF_BB_CMD_DATA 0x02c4 509931d9278SJes Sorensen 510931d9278SJes Sorensen /* spec version 11 */ 511931d9278SJes Sorensen /* 0x0400 ~ 0x047F Protocol Configuration */ 512931d9278SJes Sorensen /* 8192c, 8192d */ 513931d9278SJes Sorensen #define REG_VOQ_INFO 0x0400 51426f1fad2SJes Sorensen #define REG_VIQ_INFO 0x0404 51526f1fad2SJes Sorensen #define REG_BEQ_INFO 0x0408 51626f1fad2SJes Sorensen #define REG_BKQ_INFO 0x040c 51726f1fad2SJes Sorensen /* 8188e, 8723a, 8812a, 8821a, 8192e, 8723b */ 51826f1fad2SJes Sorensen #define REG_Q0_INFO 0x400 51926f1fad2SJes Sorensen #define REG_Q1_INFO 0x404 52026f1fad2SJes Sorensen #define REG_Q2_INFO 0x408 52126f1fad2SJes Sorensen #define REG_Q3_INFO 0x40c 52226f1fad2SJes Sorensen 52326f1fad2SJes Sorensen #define REG_MGQ_INFO 0x0410 52426f1fad2SJes Sorensen #define REG_HGQ_INFO 0x0414 52526f1fad2SJes Sorensen #define REG_BCNQ_INFO 0x0418 52626f1fad2SJes Sorensen 52726f1fad2SJes Sorensen #define REG_CPU_MGQ_INFORMATION 0x041c 52826f1fad2SJes Sorensen #define REG_FWHW_TXQ_CTRL 0x0420 52926f1fad2SJes Sorensen #define FWHW_TXQ_CTRL_AMPDU_RETRY BIT(7) 53026f1fad2SJes Sorensen #define FWHW_TXQ_CTRL_XMIT_MGMT_ACK BIT(12) 53126f1fad2SJes Sorensen #define EN_BCNQ_DL BIT(22) 53226f1fad2SJes Sorensen 53326f1fad2SJes Sorensen #define REG_HWSEQ_CTRL 0x0423 53426f1fad2SJes Sorensen #define REG_TXPKTBUF_BCNQ_BDNY 0x0424 53526f1fad2SJes Sorensen #define REG_TXPKTBUF_MGQ_BDNY 0x0425 53626f1fad2SJes Sorensen #define REG_LIFETIME_EN 0x0426 53726f1fad2SJes Sorensen #define REG_MULTI_BCNQ_OFFSET 0x0427 53826f1fad2SJes Sorensen 53926f1fad2SJes Sorensen #define REG_SPEC_SIFS 0x0428 54026f1fad2SJes Sorensen #define SPEC_SIFS_CCK_MASK 0x00ff 54126f1fad2SJes Sorensen #define SPEC_SIFS_CCK_SHIFT 0 54226f1fad2SJes Sorensen #define SPEC_SIFS_OFDM_MASK 0xff00 5437acd723cSChris Chiu #define SPEC_SIFS_OFDM_SHIFT 8 5447acd723cSChris Chiu 54526f1fad2SJes Sorensen #define REG_RETRY_LIMIT 0x042a 54626f1fad2SJes Sorensen #define RETRY_LIMIT_LONG_SHIFT 0 54726f1fad2SJes Sorensen #define RETRY_LIMIT_LONG_MASK 0x003f 54826f1fad2SJes Sorensen #define RETRY_LIMIT_SHORT_SHIFT 8 54926f1fad2SJes Sorensen #define RETRY_LIMIT_SHORT_MASK 0x3f00 55026f1fad2SJes Sorensen 55126f1fad2SJes Sorensen #define REG_DARFRC 0x0430 55226f1fad2SJes Sorensen #define REG_RARFRC 0x0438 55326f1fad2SJes Sorensen #define REG_RESPONSE_RATE_SET 0x0440 55426f1fad2SJes Sorensen #define RESPONSE_RATE_BITMAP_ALL 0xfffff 55526f1fad2SJes Sorensen #define RESPONSE_RATE_RRSR_CCK_ONLY_1M 0xffff1 55626f1fad2SJes Sorensen #define RESPONSE_RATE_RRSR_INIT_2G 0x15f 55726f1fad2SJes Sorensen #define RESPONSE_RATE_RRSR_INIT_5G 0x150 55826f1fad2SJes Sorensen #define RSR_1M BIT(0) 55926f1fad2SJes Sorensen #define RSR_2M BIT(1) 56026f1fad2SJes Sorensen #define RSR_5_5M BIT(2) 56126f1fad2SJes Sorensen #define RSR_11M BIT(3) 56226f1fad2SJes Sorensen #define RSR_6M BIT(4) 56326f1fad2SJes Sorensen #define RSR_9M BIT(5) 56426f1fad2SJes Sorensen #define RSR_12M BIT(6) 56526f1fad2SJes Sorensen #define RSR_18M BIT(7) 56626f1fad2SJes Sorensen #define RSR_24M BIT(8) 56726f1fad2SJes Sorensen #define RSR_36M BIT(9) 56826f1fad2SJes Sorensen #define RSR_48M BIT(10) 56926f1fad2SJes Sorensen #define RSR_54M BIT(11) 57026f1fad2SJes Sorensen #define RSR_MCS0 BIT(12) 57126f1fad2SJes Sorensen #define RSR_MCS1 BIT(13) 57226f1fad2SJes Sorensen #define RSR_MCS2 BIT(14) 57326f1fad2SJes Sorensen #define RSR_MCS3 BIT(15) 57426f1fad2SJes Sorensen #define RSR_MCS4 BIT(16) 575c3690604SJes Sorensen #define RSR_MCS5 BIT(17) 57626f1fad2SJes Sorensen #define RSR_MCS6 BIT(18) 57726f1fad2SJes Sorensen #define RSR_MCS7 BIT(19) 57826f1fad2SJes Sorensen #define RSR_RSC_LOWER_SUB_CHANNEL BIT(21) /* 0x200000 */ 57926f1fad2SJes Sorensen #define RSR_RSC_UPPER_SUB_CHANNEL BIT(22) /* 0x400000 */ 58026f1fad2SJes Sorensen #define RSR_RSC_BANDWIDTH_40M (RSR_RSC_UPPER_SUB_CHANNEL | \ 58126f1fad2SJes Sorensen RSR_RSC_LOWER_SUB_CHANNEL) 582c3f9506fSJes Sorensen #define RSR_ACK_SHORT_PREAMBLE BIT(23) 583c3f9506fSJes Sorensen 584c3f9506fSJes Sorensen #define REG_ARFR0 0x0444 58526f1fad2SJes Sorensen #define REG_ARFR1 0x0448 586931d9278SJes Sorensen #define REG_ARFR2 0x044c 587931d9278SJes Sorensen #define REG_ARFR3 0x0450 588931d9278SJes Sorensen #define REG_CCK_CHECK 0x0454 58926f1fad2SJes Sorensen #define BIT_BCN_PORT_SEL BIT(5) 59026f1fad2SJes Sorensen #define REG_AMPDU_MAX_TIME_8723B 0x0456 59126f1fad2SJes Sorensen #define REG_AGGLEN_LMT 0x0458 59226f1fad2SJes Sorensen #define REG_AMPDU_MIN_SPACE 0x045c 593c6594ffdSJes Sorensen #define REG_TXPKTBUF_WMAC_LBK_BF_HD 0x045d 59426f1fad2SJes Sorensen #define REG_FAST_EDCA_CTRL 0x0460 59526f1fad2SJes Sorensen #define REG_RD_RESP_PKT_TH 0x0463 59626f1fad2SJes Sorensen #define REG_INIRTS_RATE_SEL 0x0480 597b052b7fcSJes Sorensen /* 8723bu */ 598c3690604SJes Sorensen #define REG_DATA_SUBCHANNEL 0x0483 599486e0315SBitterblue Smith /* 8723au */ 60026f1fad2SJes Sorensen #define REG_INIDATA_RATE_SEL 0x0484 60126f1fad2SJes Sorensen /* MACID_SLEEP_1/3 for 8723b, 8192e, 8812a, 8821a */ 60226f1fad2SJes Sorensen #define REG_MACID_SLEEP_3_8732B 0x0484 60326f1fad2SJes Sorensen #define REG_MACID_SLEEP_1_8732B 0x0488 60426f1fad2SJes Sorensen 605931d9278SJes Sorensen #define REG_POWER_STATUS 0x04a4 606931d9278SJes Sorensen #define REG_POWER_STAGE1 0x04b4 607931d9278SJes Sorensen #define REG_POWER_STAGE2 0x04b8 608931d9278SJes Sorensen #define REG_AMPDU_BURST_MODE_8723B 0x04bc 609931d9278SJes Sorensen #define REG_PKT_VO_VI_LIFE_TIME 0x04c0 610931d9278SJes Sorensen #define REG_PKT_BE_BK_LIFE_TIME 0x04c2 611931d9278SJes Sorensen #define REG_STBC_SETTING 0x04c4 61226f1fad2SJes Sorensen #define REG_QUEUE_CTRL 0x04c6 61326f1fad2SJes Sorensen #define REG_HT_SINGLE_AMPDU_8723B 0x04c7 61426f1fad2SJes Sorensen #define HT_SINGLE_AMPDU_ENABLE BIT(7) 61526f1fad2SJes Sorensen #define REG_PROT_MODE_CTRL 0x04c8 61626f1fad2SJes Sorensen #define REG_MAX_AGGR_NUM 0x04ca 617cecfd3cbSJes Sorensen #define REG_RTS_MAX_AGGR_NUM 0x04cb 618fe37d5f6SJes Sorensen #define REG_BAR_MODE_CTRL 0x04cc 619fe37d5f6SJes Sorensen #define REG_RA_TRY_RATE_AGG_LMT 0x04cf 620cecfd3cbSJes Sorensen /* MACID_DROP for 8723a */ 62126f1fad2SJes Sorensen #define REG_MACID_DROP_8732A 0x04d0 62226f1fad2SJes Sorensen /* EARLY_MODE_CONTROL 8188e */ 62326f1fad2SJes Sorensen #define REG_EARLY_MODE_CONTROL_8188E 0x04d0 62426f1fad2SJes Sorensen /* MACID_SLEEP_2 for 8723b, 8192e, 8812a, 8821a */ 62526f1fad2SJes Sorensen #define REG_MACID_SLEEP_2_8732B 0x04d0 62626f1fad2SJes Sorensen #define REG_MACID_SLEEP 0x04d4 62726f1fad2SJes Sorensen #define REG_NQOS_SEQ 0x04dc 62826f1fad2SJes Sorensen #define REG_QOS_SEQ 0x04de 62926f1fad2SJes Sorensen #define REG_NEED_CPU_HANDLE 0x04e0 63026f1fad2SJes Sorensen #define REG_PKT_LOSE_RPT 0x04e1 63126f1fad2SJes Sorensen #define REG_PTCL_ERR_STATUS 0x04e2 63226f1fad2SJes Sorensen #define REG_TX_REPORT_CTRL 0x04ec 63326f1fad2SJes Sorensen #define TX_REPORT_CTRL_TIMER_ENABLE BIT(1) 63426f1fad2SJes Sorensen 63526f1fad2SJes Sorensen #define REG_TX_REPORT_TIME 0x04f0 63626f1fad2SJes Sorensen #define REG_DUMMY 0x04fc 63726f1fad2SJes Sorensen 63826f1fad2SJes Sorensen /* 0x0500 ~ 0x05FF EDCA Configuration */ 63926f1fad2SJes Sorensen #define REG_EDCA_VO_PARAM 0x0500 64026f1fad2SJes Sorensen #define REG_EDCA_VI_PARAM 0x0504 64126f1fad2SJes Sorensen #define REG_EDCA_BE_PARAM 0x0508 64226f1fad2SJes Sorensen #define REG_EDCA_BK_PARAM 0x050c 64326f1fad2SJes Sorensen #define EDCA_PARAM_ECW_MIN_SHIFT 8 64426f1fad2SJes Sorensen #define EDCA_PARAM_ECW_MAX_SHIFT 12 64526f1fad2SJes Sorensen #define EDCA_PARAM_TXOP_SHIFT 16 64626f1fad2SJes Sorensen #define REG_BEACON_TCFG 0x0510 64726f1fad2SJes Sorensen #define REG_PIFS 0x0512 64826f1fad2SJes Sorensen #define REG_RDG_PIFS 0x0513 64926f1fad2SJes Sorensen #define REG_SIFS_CCK 0x0514 65026f1fad2SJes Sorensen #define REG_SIFS_OFDM 0x0516 65126f1fad2SJes Sorensen #define REG_TSFTR_SYN_OFFSET 0x0518 65226f1fad2SJes Sorensen #define REG_AGGR_BREAK_TIME 0x051a 65326f1fad2SJes Sorensen #define REG_SLOT 0x051b 65426f1fad2SJes Sorensen #define REG_TX_PTCL_CTRL 0x0520 65526f1fad2SJes Sorensen #define REG_TXPAUSE 0x0522 65626f1fad2SJes Sorensen #define REG_DIS_TXREQ_CLR 0x0523 65726f1fad2SJes Sorensen #define REG_RD_CTRL 0x0524 65826f1fad2SJes Sorensen #define REG_TBTT_PROHIBIT 0x0540 65926f1fad2SJes Sorensen #define REG_RD_NAV_NXT 0x0544 66026f1fad2SJes Sorensen #define REG_NAV_PROT_LEN 0x0546 66126f1fad2SJes Sorensen 66226f1fad2SJes Sorensen #define REG_BEACON_CTRL 0x0550 66326f1fad2SJes Sorensen #define REG_BEACON_CTRL_1 0x0551 66426f1fad2SJes Sorensen #define BEACON_ATIM BIT(0) 66526f1fad2SJes Sorensen #define BEACON_CTRL_MBSSID BIT(1) 66626f1fad2SJes Sorensen #define BEACON_CTRL_TX_BEACON_RPT BIT(2) 66726f1fad2SJes Sorensen #define BEACON_FUNCTION_ENABLE BIT(3) 66826f1fad2SJes Sorensen #define BEACON_DISABLE_TSF_UPDATE BIT(4) 66926f1fad2SJes Sorensen 67026f1fad2SJes Sorensen #define REG_MBID_NUM 0x0552 67126f1fad2SJes Sorensen #define REG_DUAL_TSF_RST 0x0553 67226f1fad2SJes Sorensen #define DUAL_TSF_RESET_TSF0 BIT(0) 673c3690604SJes Sorensen #define DUAL_TSF_RESET_TSF1 BIT(1) 67426f1fad2SJes Sorensen #define DUAL_TSF_RESET_P2P BIT(4) 67526f1fad2SJes Sorensen #define DUAL_TSF_TX_OK BIT(5) 67626f1fad2SJes Sorensen 67726f1fad2SJes Sorensen /* The same as REG_MBSSID_BCN_SPACE */ 67826f1fad2SJes Sorensen #define REG_BCN_INTERVAL 0x0554 67926f1fad2SJes Sorensen #define REG_MBSSID_BCN_SPACE 0x0554 68026f1fad2SJes Sorensen 68126f1fad2SJes Sorensen #define REG_DRIVER_EARLY_INT 0x0558 68226f1fad2SJes Sorensen #define DRIVER_EARLY_INT_TIME 5 68326f1fad2SJes Sorensen 68426f1fad2SJes Sorensen #define REG_BEACON_DMA_TIME 0x0559 68526f1fad2SJes Sorensen #define BEACON_DMA_ATIME_INT_TIME 2 68626f1fad2SJes Sorensen 68726f1fad2SJes Sorensen #define REG_ATIMWND 0x055a 68826f1fad2SJes Sorensen #define REG_USTIME_TSF_8723B 0x055c 68926f1fad2SJes Sorensen #define REG_BCN_MAX_ERR 0x055d 69026f1fad2SJes Sorensen #define REG_RXTSF_OFFSET_CCK 0x055e 69126f1fad2SJes Sorensen #define REG_RXTSF_OFFSET_OFDM 0x055f 69226f1fad2SJes Sorensen #define REG_TSFTR 0x0560 69326f1fad2SJes Sorensen #define REG_TSFTR1 0x0568 69426f1fad2SJes Sorensen #define REG_INIT_TSFTR 0x0564 69526f1fad2SJes Sorensen #define REG_ATIMWND_1 0x0570 69626f1fad2SJes Sorensen #define REG_PSTIMER 0x0580 69726f1fad2SJes Sorensen #define REG_TIMER0 0x0584 698f1785fbfSJes Sorensen #define REG_TIMER1 0x0588 69926f1fad2SJes Sorensen #define REG_ACM_HW_CTRL 0x05c0 70026f1fad2SJes Sorensen #define ACM_HW_CTRL_BK BIT(0) 70126f1fad2SJes Sorensen #define ACM_HW_CTRL_BE BIT(1) 70226f1fad2SJes Sorensen #define ACM_HW_CTRL_VI BIT(2) 70326f1fad2SJes Sorensen #define ACM_HW_CTRL_VO BIT(3) 70426f1fad2SJes Sorensen #define REG_ACM_RST_CTRL 0x05c1 70526f1fad2SJes Sorensen #define REG_ACMAVG 0x05c2 70626f1fad2SJes Sorensen #define REG_VO_ADMTIME 0x05c4 70726f1fad2SJes Sorensen #define REG_VI_ADMTIME 0x05c6 70826f1fad2SJes Sorensen #define REG_BE_ADMTIME 0x05c8 70926f1fad2SJes Sorensen #define REG_EDCA_RANDOM_GEN 0x05cc 71026f1fad2SJes Sorensen #define REG_SCH_TXCMD 0x05d0 71126f1fad2SJes Sorensen 71226f1fad2SJes Sorensen /* define REG_FW_TSF_SYNC_CNT 0x04a0 */ 71326f1fad2SJes Sorensen #define REG_SCH_TX_CMD 0x05f8 71426f1fad2SJes Sorensen #define REG_FW_RESET_TSF_CNT_1 0x05fc 71526f1fad2SJes Sorensen #define REG_FW_RESET_TSF_CNT_0 0x05fd 71626f1fad2SJes Sorensen #define REG_FW_BCN_DIS_CNT 0x05fe 71726f1fad2SJes Sorensen 71826f1fad2SJes Sorensen /* 0x0600 ~ 0x07FF WMAC Configuration */ 71926f1fad2SJes Sorensen #define REG_APSD_CTRL 0x0600 72026f1fad2SJes Sorensen #define APSD_CTRL_OFF BIT(6) 72126f1fad2SJes Sorensen #define APSD_CTRL_OFF_STATUS BIT(7) 72226f1fad2SJes Sorensen #define REG_BW_OPMODE 0x0603 72326f1fad2SJes Sorensen #define BW_OPMODE_20MHZ BIT(2) 72426f1fad2SJes Sorensen #define BW_OPMODE_5G BIT(1) 72526f1fad2SJes Sorensen #define BW_OPMODE_11J BIT(0) 72626f1fad2SJes Sorensen 72726f1fad2SJes Sorensen #define REG_TCR 0x0604 72826f1fad2SJes Sorensen 729b40027baSBruno Randolf /* Receive Configuration Register */ 730b40027baSBruno Randolf #define REG_RCR 0x0608 731b40027baSBruno Randolf #define RCR_ACCEPT_AP BIT(0) /* Accept all unicast packet */ 732b40027baSBruno Randolf #define RCR_ACCEPT_PHYS_MATCH BIT(1) /* Accept phys match packet */ 733b40027baSBruno Randolf #define RCR_ACCEPT_MCAST BIT(2) 734b40027baSBruno Randolf #define RCR_ACCEPT_BCAST BIT(3) 73526f1fad2SJes Sorensen #define RCR_ACCEPT_ADDR3 BIT(4) /* Accept address 3 match 73622229fcbSJes Sorensen packet */ 73722229fcbSJes Sorensen #define RCR_ACCEPT_PM BIT(5) /* Accept power management 73822229fcbSJes Sorensen packet */ 73922229fcbSJes Sorensen #define RCR_CHECK_BSSID_MATCH BIT(6) /* Accept BSSID match packet */ 74022229fcbSJes Sorensen #define RCR_CHECK_BSSID_BEACON BIT(7) /* Accept BSSID match packet 74126f1fad2SJes Sorensen (Rx beacon, probe rsp) */ 74222229fcbSJes Sorensen #define RCR_ACCEPT_CRC32 BIT(8) /* Accept CRC32 error packet */ 74322229fcbSJes Sorensen #define RCR_ACCEPT_ICV BIT(9) /* Accept ICV error packet */ 74422229fcbSJes Sorensen #define RCR_ACCEPT_DATA_FRAME BIT(11) /* Accept all data pkt or use 74522229fcbSJes Sorensen REG_RXFLTMAP2 */ 74626f1fad2SJes Sorensen #define RCR_ACCEPT_CTRL_FRAME BIT(12) /* Accept all control pkt or use 74722229fcbSJes Sorensen REG_RXFLTMAP1 */ 74826f1fad2SJes Sorensen #define RCR_ACCEPT_MGMT_FRAME BIT(13) /* Accept all mgmt pkt or use 74926f1fad2SJes Sorensen REG_RXFLTMAP0 */ 75026f1fad2SJes Sorensen #define RCR_HTC_LOC_CTRL BIT(14) /* MFC<--HTC=1 MFC-->HTC=0 */ 75126f1fad2SJes Sorensen #define RCR_UC_DATA_PKT_INT_ENABLE BIT(16) /* Enable unicast data packet 75226f1fad2SJes Sorensen interrupt */ 75326f1fad2SJes Sorensen #define RCR_BM_DATA_PKT_INT_ENABLE BIT(17) /* Enable broadcast data packet 75426f1fad2SJes Sorensen interrupt */ 75526f1fad2SJes Sorensen #define RCR_TIM_PARSER_ENABLE BIT(18) /* Enable RX beacon TIM parser*/ 75626f1fad2SJes Sorensen #define RCR_MFBEN BIT(22) 75726f1fad2SJes Sorensen #define RCR_LSIG_ENABLE BIT(23) /* Enable LSIG TXOP Protection 75826f1fad2SJes Sorensen function. Search KEYCAM for 75926f1fad2SJes Sorensen each rx packet to check if 76026f1fad2SJes Sorensen LSIGEN bit is set. */ 76126f1fad2SJes Sorensen #define RCR_MULTI_BSSID_ENABLE BIT(24) /* Enable Multiple BssId */ 76226f1fad2SJes Sorensen #define RCR_FORCE_ACK BIT(26) 76326f1fad2SJes Sorensen #define RCR_ACCEPT_BA_SSN BIT(27) /* Accept BA SSN */ 76426f1fad2SJes Sorensen #define RCR_APPEND_PHYSTAT BIT(28) 76526f1fad2SJes Sorensen #define RCR_APPEND_ICV BIT(29) 76626f1fad2SJes Sorensen #define RCR_APPEND_MIC BIT(30) 76726f1fad2SJes Sorensen #define RCR_APPEND_FCS BIT(31) /* WMAC append FCS after */ 76826f1fad2SJes Sorensen 76926f1fad2SJes Sorensen #define REG_RX_PKT_LIMIT 0x060c 77026f1fad2SJes Sorensen #define REG_RX_DLK_TIME 0x060d 77126f1fad2SJes Sorensen #define REG_RX_DRVINFO_SZ 0x060f 77226f1fad2SJes Sorensen 77326f1fad2SJes Sorensen #define REG_MACID 0x0610 77426f1fad2SJes Sorensen #define REG_BSSID 0x0618 77526f1fad2SJes Sorensen #define REG_MAR 0x0620 77626f1fad2SJes Sorensen #define REG_MBIDCAMCFG 0x0628 77726f1fad2SJes Sorensen 77826f1fad2SJes Sorensen #define REG_USTIME_EDCA 0x0638 77926f1fad2SJes Sorensen #define REG_MAC_SPEC_SIFS 0x063a 78026f1fad2SJes Sorensen 78126f1fad2SJes Sorensen /* 20100719 Joseph: Hardware register definition change. (HW datasheet v54) */ 78226f1fad2SJes Sorensen /* [15:8]SIFS_R2T_OFDM, [7:0]SIFS_R2T_CCK */ 78326f1fad2SJes Sorensen #define REG_R2T_SIFS 0x063c 78426f1fad2SJes Sorensen /* [15:8]SIFS_T2T_OFDM, [7:0]SIFS_T2T_CCK */ 78526f1fad2SJes Sorensen #define REG_T2T_SIFS 0x063e 78626f1fad2SJes Sorensen #define REG_ACKTO 0x0640 787c3f9506fSJes Sorensen #define REG_CTS2TO 0x0641 788c3f9506fSJes Sorensen #define REG_EIFS 0x0642 789c3f9506fSJes Sorensen 790c3f9506fSJes Sorensen /* WMA, BA, CCX */ 79126f1fad2SJes Sorensen #define REG_NAV_CTRL 0x0650 79226f1fad2SJes Sorensen /* In units of 128us */ 79326f1fad2SJes Sorensen #define REG_NAV_UPPER 0x0652 79426f1fad2SJes Sorensen #define NAV_UPPER_UNIT 128 79526f1fad2SJes Sorensen 79626f1fad2SJes Sorensen #define REG_BACAMCMD 0x0654 79726f1fad2SJes Sorensen #define REG_BACAMCONTENT 0x0658 79826f1fad2SJes Sorensen #define REG_LBDLY 0x0660 79926f1fad2SJes Sorensen #define REG_FWDLY 0x0661 80026f1fad2SJes Sorensen #define REG_RXERR_RPT 0x0664 80126f1fad2SJes Sorensen #define REG_WMAC_TRXPTCL_CTL 0x0668 80226f1fad2SJes Sorensen #define WMAC_TRXPTCL_CTL_BW_MASK (BIT(7) | BIT(8)) 80326f1fad2SJes Sorensen #define WMAC_TRXPTCL_CTL_BW_20 0 80426f1fad2SJes Sorensen #define WMAC_TRXPTCL_CTL_BW_40 BIT(7) 80526f1fad2SJes Sorensen #define WMAC_TRXPTCL_CTL_BW_80 BIT(8) 80626f1fad2SJes Sorensen 80726f1fad2SJes Sorensen /* Security */ 80826f1fad2SJes Sorensen #define REG_CAM_CMD 0x0670 80926f1fad2SJes Sorensen #define CAM_CMD_POLLING BIT(31) 81026f1fad2SJes Sorensen #define CAM_CMD_WRITE BIT(16) 81126f1fad2SJes Sorensen #define CAM_CMD_KEY_SHIFT 3 81226f1fad2SJes Sorensen #define REG_CAM_WRITE 0x0674 81326f1fad2SJes Sorensen #define CAM_WRITE_VALID BIT(15) 81426f1fad2SJes Sorensen #define REG_CAM_READ 0x0678 81526f1fad2SJes Sorensen #define REG_CAM_DEBUG 0x067c 81626f1fad2SJes Sorensen #define REG_SECURITY_CFG 0x0680 81726f1fad2SJes Sorensen #define SEC_CFG_TX_USE_DEFKEY BIT(0) 818b40027baSBruno Randolf #define SEC_CFG_RX_USE_DEFKEY BIT(1) 819b40027baSBruno Randolf #define SEC_CFG_TX_SEC_ENABLE BIT(2) 820b40027baSBruno Randolf #define SEC_CFG_RX_SEC_ENABLE BIT(3) 821b40027baSBruno Randolf #define SEC_CFG_SKBYA2 BIT(4) 822b40027baSBruno Randolf #define SEC_CFG_NO_SKMC BIT(5) 823b40027baSBruno Randolf #define SEC_CFG_TXBC_USE_DEFKEY BIT(6) 824b40027baSBruno Randolf #define SEC_CFG_RXBC_USE_DEFKEY BIT(7) 825b40027baSBruno Randolf 826b40027baSBruno Randolf /* Power */ 827b40027baSBruno Randolf #define REG_WOW_CTRL 0x0690 828b40027baSBruno Randolf #define REG_PSSTATUS 0x0691 829b40027baSBruno Randolf #define REG_PS_RX_INFO 0x0692 830b40027baSBruno Randolf #define REG_LPNAV_CTRL 0x0694 831b40027baSBruno Randolf #define REG_WKFMCAM_CMD 0x0698 83226f1fad2SJes Sorensen #define REG_WKFMCAM_RWD 0x069c 83326f1fad2SJes Sorensen 83426f1fad2SJes Sorensen /* 8353ca7b32cSJes Sorensen * RX Filters: each bit corresponds to the numerical value of the subtype. 8363ca7b32cSJes Sorensen * If it is set the subtype frame type is passed. The filter is only used when 8373ca7b32cSJes Sorensen * the RCR_ACCEPT_DATA_FRAME, RCR_ACCEPT_CTRL_FRAME, RCR_ACCEPT_MGMT_FRAME bit 8383ca7b32cSJes Sorensen * in the RCR are low. 83926f1fad2SJes Sorensen * 84026f1fad2SJes Sorensen * Example: Beacon subtype is binary 1000 which is decimal 8 so we have to set 84126f1fad2SJes Sorensen * bit 8 (0x100) in REG_RXFLTMAP0 to enable reception. 84226f1fad2SJes Sorensen */ 84326f1fad2SJes Sorensen #define REG_RXFLTMAP0 0x06a0 /* Management frames */ 844e1547c53SJes Sorensen #define REG_RXFLTMAP1 0x06a2 /* Control frames */ 845e1547c53SJes Sorensen #define REG_RXFLTMAP2 0x06a4 /* Data frames */ 846e1547c53SJes Sorensen 847e1547c53SJes Sorensen #define REG_BCN_PSR_RPT 0x06a8 848e1547c53SJes Sorensen #define REG_CALB32K_CTRL 0x06ac 849e1547c53SJes Sorensen #define REG_PKT_MON_CTRL 0x06b4 850*70664495SBitterblue Smith #define REG_BT_COEX_TABLE1 0x06c0 851f37e9228SJes Sorensen #define REG_BT_COEX_TABLE2 0x06c4 852f37e9228SJes Sorensen #define REG_BT_COEX_TABLE3 0x06c8 85326f1fad2SJes Sorensen #define REG_BT_COEX_TABLE4 0x06cc 85426f1fad2SJes Sorensen #define REG_WMAC_RESP_TXINFO 0x06d8 85526f1fad2SJes Sorensen 85626f1fad2SJes Sorensen #define REG_MACID1 0x0700 85726f1fad2SJes Sorensen #define REG_BSSID1 0x0708 85826f1fad2SJes Sorensen 85926f1fad2SJes Sorensen /* 860dce7548fSJes Sorensen * This seems to be 8723bu specific 861dce7548fSJes Sorensen */ 862dce7548fSJes Sorensen #define REG_BT_CONTROL_8723BU 0x0764 863dce7548fSJes Sorensen #define BT_CONTROL_BT_GRANT BIT(12) 86426f1fad2SJes Sorensen 86526f1fad2SJes Sorensen #define REG_PORT_CONTROL_8710B 0x076d 86626f1fad2SJes Sorensen #define REG_WLAN_ACT_CONTROL_8723B 0x076e 86726f1fad2SJes Sorensen 86826f1fad2SJes Sorensen #define REG_FPGA0_RF_MODE 0x0800 86926f1fad2SJes Sorensen #define FPGA_RF_MODE BIT(0) 87026f1fad2SJes Sorensen #define FPGA_RF_MODE_JAPAN BIT(1) 87126f1fad2SJes Sorensen #define FPGA_RF_MODE_CCK BIT(24) 87226f1fad2SJes Sorensen #define FPGA_RF_MODE_OFDM BIT(25) 87326f1fad2SJes Sorensen 87426f1fad2SJes Sorensen #define REG_FPGA0_TX_INFO 0x0804 87526f1fad2SJes Sorensen #define FPGA0_TX_INFO_OFDM_PATH_A BIT(0) 87626f1fad2SJes Sorensen #define FPGA0_TX_INFO_OFDM_PATH_B BIT(1) 87726f1fad2SJes Sorensen #define FPGA0_TX_INFO_OFDM_PATH_C BIT(2) 87826f1fad2SJes Sorensen #define FPGA0_TX_INFO_OFDM_PATH_D BIT(3) 87926f1fad2SJes Sorensen #define REG_FPGA0_PSD_FUNC 0x0808 88026f1fad2SJes Sorensen #define REG_FPGA0_TX_GAIN 0x080c 88126f1fad2SJes Sorensen #define REG_FPGA0_RF_TIMING1 0x0810 88226f1fad2SJes Sorensen #define REG_FPGA0_RF_TIMING2 0x0814 88326f1fad2SJes Sorensen #define REG_FPGA0_POWER_SAVE 0x0818 88426f1fad2SJes Sorensen #define FPGA0_PS_LOWER_CHANNEL BIT(26) 88526f1fad2SJes Sorensen #define FPGA0_PS_UPPER_CHANNEL BIT(27) 88626f1fad2SJes Sorensen 88726f1fad2SJes Sorensen #define REG_FPGA0_XA_HSSI_PARM1 0x0820 /* RF 3 wire register */ 88826f1fad2SJes Sorensen #define FPGA0_HSSI_PARM1_PI BIT(8) 88926f1fad2SJes Sorensen #define REG_FPGA0_XA_HSSI_PARM2 0x0824 89026f1fad2SJes Sorensen #define REG_FPGA0_XB_HSSI_PARM1 0x0828 89126f1fad2SJes Sorensen #define REG_FPGA0_XB_HSSI_PARM2 0x082c 89226f1fad2SJes Sorensen #define FPGA0_HSSI_3WIRE_DATA_LEN 0x800 89326f1fad2SJes Sorensen #define FPGA0_HSSI_3WIRE_ADDR_LEN 0x400 89426f1fad2SJes Sorensen #define FPGA0_HSSI_PARM2_ADDR_SHIFT 23 89526f1fad2SJes Sorensen #define FPGA0_HSSI_PARM2_ADDR_MASK 0x7f800000 /* 0xff << 23 */ 89626f1fad2SJes Sorensen #define FPGA0_HSSI_PARM2_CCK_HIGH_PWR BIT(9) 89726f1fad2SJes Sorensen #define FPGA0_HSSI_PARM2_EDGE_READ BIT(31) 89826f1fad2SJes Sorensen 89926f1fad2SJes Sorensen #define REG_TX_AGC_B_RATE18_06 0x0830 90026f1fad2SJes Sorensen #define REG_TX_AGC_B_RATE54_24 0x0834 90126f1fad2SJes Sorensen #define REG_TX_AGC_B_CCK1_55_MCS32 0x0838 90226f1fad2SJes Sorensen #define REG_TX_AGC_B_MCS03_MCS00 0x083c 90326f1fad2SJes Sorensen 90426f1fad2SJes Sorensen #define REG_FPGA0_XA_LSSI_PARM 0x0840 90526f1fad2SJes Sorensen #define REG_FPGA0_XB_LSSI_PARM 0x0844 90626f1fad2SJes Sorensen #define FPGA0_LSSI_PARM_ADDR_SHIFT 20 90726f1fad2SJes Sorensen #define FPGA0_LSSI_PARM_ADDR_MASK 0x0ff00000 90826f1fad2SJes Sorensen #define FPGA0_LSSI_PARM_DATA_MASK 0x000fffff 90926f1fad2SJes Sorensen 91026f1fad2SJes Sorensen #define REG_TX_AGC_B_MCS07_MCS04 0x0848 91126f1fad2SJes Sorensen #define REG_TX_AGC_B_MCS11_MCS08 0x084c 91226f1fad2SJes Sorensen 91326f1fad2SJes Sorensen #define REG_FPGA0_XCD_SWITCH_CTRL 0x085c 91426f1fad2SJes Sorensen 91526f1fad2SJes Sorensen #define REG_FPGA0_XA_RF_INT_OE 0x0860 /* RF Channel switch */ 91626f1fad2SJes Sorensen #define REG_FPGA0_XB_RF_INT_OE 0x0864 91726f1fad2SJes Sorensen #define FPGA0_INT_OE_ANTENNA_AB_OPEN 0x000 91826f1fad2SJes Sorensen #define FPGA0_INT_OE_ANTENNA_A BIT(8) 91926f1fad2SJes Sorensen #define FPGA0_INT_OE_ANTENNA_B BIT(9) 92026f1fad2SJes Sorensen #define FPGA0_INT_OE_ANTENNA_MASK (FPGA0_INT_OE_ANTENNA_A | \ 92126f1fad2SJes Sorensen FPGA0_INT_OE_ANTENNA_B) 92226f1fad2SJes Sorensen 92326f1fad2SJes Sorensen #define REG_TX_AGC_B_MCS15_MCS12 0x0868 92426f1fad2SJes Sorensen #define REG_TX_AGC_B_CCK11_A_CCK2_11 0x086c 92526f1fad2SJes Sorensen 92626f1fad2SJes Sorensen #define REG_FPGA0_XAB_RF_SW_CTRL 0x0870 92726f1fad2SJes Sorensen #define REG_FPGA0_XA_RF_SW_CTRL 0x0870 /* 16 bit */ 92826f1fad2SJes Sorensen #define REG_FPGA0_XB_RF_SW_CTRL 0x0872 /* 16 bit */ 92926f1fad2SJes Sorensen #define REG_FPGA0_XCD_RF_SW_CTRL 0x0874 93026f1fad2SJes Sorensen #define REG_FPGA0_XC_RF_SW_CTRL 0x0874 /* 16 bit */ 93126f1fad2SJes Sorensen #define REG_FPGA0_XD_RF_SW_CTRL 0x0876 /* 16 bit */ 93226f1fad2SJes Sorensen #define FPGA0_RF_3WIRE_DATA BIT(0) 93326f1fad2SJes Sorensen #define FPGA0_RF_3WIRE_CLOC BIT(1) 93426f1fad2SJes Sorensen #define FPGA0_RF_3WIRE_LOAD BIT(2) 93526f1fad2SJes Sorensen #define FPGA0_RF_3WIRE_RW BIT(3) 93626f1fad2SJes Sorensen #define FPGA0_RF_3WIRE_MASK 0xf 93726f1fad2SJes Sorensen #define FPGA0_RF_RFENV BIT(4) 93826f1fad2SJes Sorensen #define FPGA0_RF_TRSW BIT(5) /* Useless now */ 93926f1fad2SJes Sorensen #define FPGA0_RF_TRSWB BIT(6) 94026f1fad2SJes Sorensen #define FPGA0_RF_ANTSW BIT(8) 94126f1fad2SJes Sorensen #define FPGA0_RF_ANTSWB BIT(9) 94226f1fad2SJes Sorensen #define FPGA0_RF_PAPE BIT(10) 94326f1fad2SJes Sorensen #define FPGA0_RF_PAPE5G BIT(11) 94426f1fad2SJes Sorensen #define FPGA0_RF_BD_CTRL_SHIFT 16 94526f1fad2SJes Sorensen 94626f1fad2SJes Sorensen #define REG_FPGA0_XAB_RF_PARM 0x0878 /* Antenna select path in ODM */ 9479c79bf95SJes Sorensen #define REG_FPGA0_XA_RF_PARM 0x0878 /* 16 bit */ 9489c79bf95SJes Sorensen #define REG_FPGA0_XB_RF_PARM 0x087a /* 16 bit */ 9499c79bf95SJes Sorensen #define REG_FPGA0_XCD_RF_PARM 0x087c 9509c79bf95SJes Sorensen #define REG_FPGA0_XC_RF_PARM 0x087c /* 16 bit */ 9519c79bf95SJes Sorensen #define REG_FPGA0_XD_RF_PARM 0x087e /* 16 bit */ 95226f1fad2SJes Sorensen #define FPGA0_RF_PARM_RFA_ENABLE BIT(1) 95326f1fad2SJes Sorensen #define FPGA0_RF_PARM_RFB_ENABLE BIT(17) 954c888183bSBitterblue Smith #define FPGA0_RF_PARM_CLK_GATE BIT(31) 95526f1fad2SJes Sorensen 95626f1fad2SJes Sorensen #define REG_FPGA0_ANALOG1 0x0880 95726f1fad2SJes Sorensen #define REG_FPGA0_ANALOG2 0x0884 95826f1fad2SJes Sorensen #define FPGA0_ANALOG2_20MHZ BIT(10) 95926f1fad2SJes Sorensen #define REG_FPGA0_ANALOG3 0x0888 96026f1fad2SJes Sorensen #define REG_FPGA0_ANALOG4 0x088c 9613dfb8e84SJes Sorensen 9623dfb8e84SJes Sorensen #define REG_NHM_TH9_TH10_8723B 0x0890 9633dfb8e84SJes Sorensen #define REG_NHM_TIMER_8723B 0x0894 9643dfb8e84SJes Sorensen #define REG_NHM_TH3_TO_TH0_8723B 0x0898 9653dfb8e84SJes Sorensen #define REG_NHM_TH7_TO_TH4_8723B 0x089c 9663dfb8e84SJes Sorensen 9673dfb8e84SJes Sorensen #define REG_FPGA0_XA_LSSI_READBACK 0x08a0 /* Tranceiver LSSI Readback */ 9683dfb8e84SJes Sorensen #define REG_FPGA0_XB_LSSI_READBACK 0x08a4 9693dfb8e84SJes Sorensen #define REG_FPGA0_PSD_REPORT 0x08b4 9703dfb8e84SJes Sorensen #define REG_HSPI_XA_READBACK 0x08b8 /* Transceiver A HSPI read */ 971af9e4d6dSJes Sorensen #define REG_HSPI_XB_READBACK 0x08bc /* Transceiver B HSPI read */ 972af9e4d6dSJes Sorensen 973af9e4d6dSJes Sorensen #define REG_FPGA1_RF_MODE 0x0900 974af9e4d6dSJes Sorensen 975e1547c53SJes Sorensen #define REG_FPGA1_TX_INFO 0x090c 976c888183bSBitterblue Smith #define FPGA1_TX_ANT_MASK 0x0000000f 97726f1fad2SJes Sorensen #define FPGA1_TX_ANT_L_MASK 0x000000f0 97826f1fad2SJes Sorensen #define FPGA1_TX_ANT_NON_HT_MASK 0x00000f00 97926f1fad2SJes Sorensen #define FPGA1_TX_ANT_HT1_MASK 0x0000f000 98026f1fad2SJes Sorensen #define FPGA1_TX_ANT_HT2_MASK 0x000f0000 98126f1fad2SJes Sorensen #define FPGA1_TX_ANT_HT_S1_MASK 0x00f00000 982bd8fe40cSJes Sorensen #define FPGA1_TX_ANT_NON_HT_S1_MASK 0x0f000000 9833dfb8e84SJes Sorensen #define FPGA1_TX_OFDM_TXSC_MASK 0x30000000 984bd8fe40cSJes Sorensen 9853dfb8e84SJes Sorensen #define REG_ANT_MAPPING1 0x0914 9863dfb8e84SJes Sorensen #define REG_RFE_OPT 0x0920 9873dfb8e84SJes Sorensen #define REG_DPDT_CTRL 0x092c /* 8723BU */ 9883dfb8e84SJes Sorensen #define REG_RFE_CTRL_ANTA_SRC 0x0930 /* 8723BU */ 9893dfb8e84SJes Sorensen #define REG_RFE_CTRL_ANT_SRC1 0x0934 9903dfb8e84SJes Sorensen #define REG_RFE_CTRL_ANT_SRC2 0x0938 9913dfb8e84SJes Sorensen #define REG_RFE_CTRL_ANT_SRC3 0x093c 9923dfb8e84SJes Sorensen #define REG_RFE_PATH_SELECT 0x0940 /* 8723BU */ 9933dfb8e84SJes Sorensen #define REG_RFE_BUFFER 0x0944 /* 8723BU */ 9943dfb8e84SJes Sorensen #define REG_S0S1_PATH_SWITCH 0x0948 /* 8723BU */ 9953dfb8e84SJes Sorensen #define REG_RX_DFIR_MOD_97F 0x0948 9963dfb8e84SJes Sorensen #define REG_OFDM_RX_DFIR 0x954 9973dfb8e84SJes Sorensen #define REG_RFE_OPT62 0x0968 9983dfb8e84SJes Sorensen 9993dfb8e84SJes Sorensen #define REG_CCK0_SYSTEM 0x0a00 10003dfb8e84SJes Sorensen #define CCK0_SIDEBAND BIT(4) 10013dfb8e84SJes Sorensen 100226f1fad2SJes Sorensen #define REG_CCK0_AFE_SETTING 0x0a04 1003c888183bSBitterblue Smith #define CCK0_AFE_RX_MASK 0x0f000000 1004c888183bSBitterblue Smith #define CCK0_AFE_TX_MASK 0xf0000000 1005c888183bSBitterblue Smith #define CCK0_AFE_RX_ANT_A 0 1006c888183bSBitterblue Smith #define CCK0_AFE_RX_ANT_B BIT(26) 1007c888183bSBitterblue Smith #define CCK0_AFE_RX_ANT_C BIT(27) 1008c888183bSBitterblue Smith #define CCK0_AFE_RX_ANT_D (BIT(26) | BIT(27)) 1009c888183bSBitterblue Smith #define CCK0_AFE_RX_ANT_OPTION_A 0 1010*70664495SBitterblue Smith #define CCK0_AFE_RX_ANT_OPTION_B BIT(24) 1011*70664495SBitterblue Smith #define CCK0_AFE_RX_ANT_OPTION_C BIT(25) 1012*70664495SBitterblue Smith #define CCK0_AFE_RX_ANT_OPTION_D (BIT(24) | BIT(25)) 10132ad2a813SBitterblue Smith #define CCK0_AFE_TX_ANT_A BIT(31) 10142ad2a813SBitterblue Smith #define CCK0_AFE_TX_ANT_B BIT(30) 1015*70664495SBitterblue Smith 10162ad2a813SBitterblue Smith #define REG_CCK_ANTDIV_PARA2 0x0a04 101726f1fad2SJes Sorensen #define REG_BB_POWER_SAVE4 0x0a74 101826f1fad2SJes Sorensen 101926f1fad2SJes Sorensen /* 8188eu */ 102026f1fad2SJes Sorensen #define REG_LNA_SWITCH 0x0b2c 102126f1fad2SJes Sorensen #define LNA_SWITCH_DISABLE_CSCG BIT(22) 102226f1fad2SJes Sorensen #define LNA_SWITCH_OUTPUT_CG BIT(31) 102326f1fad2SJes Sorensen 102426f1fad2SJes Sorensen #define REG_CCK_PD_THRESH 0x0a0a 102526f1fad2SJes Sorensen #define CCK_PD_TYPE1_LV0_TH 0x40 102626f1fad2SJes Sorensen #define CCK_PD_TYPE1_LV1_TH 0x83 102726f1fad2SJes Sorensen #define CCK_PD_TYPE1_LV2_TH 0xcd 102826f1fad2SJes Sorensen #define CCK_PD_TYPE1_LV3_TH 0xdd 102926f1fad2SJes Sorensen #define CCK_PD_TYPE1_LV4_TH 0xed 103026f1fad2SJes Sorensen 103126f1fad2SJes Sorensen #define REG_CCK0_TX_FILTER1 0x0a20 103226f1fad2SJes Sorensen #define REG_CCK0_TX_FILTER2 0x0a24 103326f1fad2SJes Sorensen #define REG_CCK0_DEBUG_PORT 0x0a28 /* debug port and Tx filter3 */ 10349c79bf95SJes Sorensen #define REG_AGC_RPT 0xa80 10359c79bf95SJes Sorensen #define AGC_RPT_CCK BIT(7) 1036c888183bSBitterblue Smith #define REG_CCK0_TX_FILTER3 0x0aac 103726f1fad2SJes Sorensen 103826f1fad2SJes Sorensen #define REG_CONFIG_ANT_A 0x0b68 103926f1fad2SJes Sorensen #define REG_CONFIG_ANT_B 0x0b6c 104026f1fad2SJes Sorensen 104126f1fad2SJes Sorensen #define REG_OFDM0_TRX_PATH_ENABLE 0x0c04 1042ce6f2e36SJes Sorensen #define OFDM_RF_PATH_RX_MASK 0x0f 1043ce6f2e36SJes Sorensen #define OFDM_RF_PATH_RX_A BIT(0) 1044ce6f2e36SJes Sorensen #define OFDM_RF_PATH_RX_B BIT(1) 104526f1fad2SJes Sorensen #define OFDM_RF_PATH_RX_C BIT(2) 104626f1fad2SJes Sorensen #define OFDM_RF_PATH_RX_D BIT(3) 104726f1fad2SJes Sorensen #define OFDM_RF_PATH_TX_MASK 0xf0 104826f1fad2SJes Sorensen #define OFDM_RF_PATH_TX_A BIT(4) 104926f1fad2SJes Sorensen #define OFDM_RF_PATH_TX_B BIT(5) 105026f1fad2SJes Sorensen #define OFDM_RF_PATH_TX_C BIT(6) 105126f1fad2SJes Sorensen #define OFDM_RF_PATH_TX_D BIT(7) 105226f1fad2SJes Sorensen 105326f1fad2SJes Sorensen #define REG_OFDM0_TR_MUX_PAR 0x0c08 105426f1fad2SJes Sorensen 105526f1fad2SJes Sorensen #define REG_OFDM0_FA_RSTC 0x0c0c 105626f1fad2SJes Sorensen 105726f1fad2SJes Sorensen #define REG_DOWNSAM_FACTOR 0x0c10 105826f1fad2SJes Sorensen 105926f1fad2SJes Sorensen #define REG_OFDM0_XA_RX_AFE 0x0c10 106026f1fad2SJes Sorensen #define REG_OFDM0_XA_RX_IQ_IMBALANCE 0x0c14 106126f1fad2SJes Sorensen #define REG_OFDM0_XB_RX_IQ_IMBALANCE 0x0c1c 106226f1fad2SJes Sorensen 106326f1fad2SJes Sorensen #define REG_OFDM0_ENERGY_CCA_THRES 0x0c4c 106426f1fad2SJes Sorensen 106526f1fad2SJes Sorensen #define REG_OFDM0_RX_D_SYNC_PATH 0x0c40 106626f1fad2SJes Sorensen #define OFDM0_SYNC_PATH_NOTCH_FILTER BIT(1) 106726f1fad2SJes Sorensen 106826f1fad2SJes Sorensen #define REG_OFDM0_XA_AGC_CORE1 0x0c50 10693dfb8e84SJes Sorensen #define REG_OFDM0_XA_AGC_CORE2 0x0c54 10703dfb8e84SJes Sorensen #define REG_OFDM0_XB_AGC_CORE1 0x0c58 10713dfb8e84SJes Sorensen #define REG_OFDM0_XB_AGC_CORE2 0x0c5c 1072c3f9506fSJes Sorensen #define REG_OFDM0_XC_AGC_CORE1 0x0c60 1073c3f9506fSJes Sorensen #define REG_OFDM0_XC_AGC_CORE2 0x0c64 1074c3f9506fSJes Sorensen #define REG_OFDM0_XD_AGC_CORE1 0x0c68 107526f1fad2SJes Sorensen #define REG_OFDM0_XD_AGC_CORE2 0x0c6c 107626f1fad2SJes Sorensen #define OFDM0_X_AGC_CORE1_IGI_MASK 0x0000007F 107726f1fad2SJes Sorensen 107826f1fad2SJes Sorensen #define REG_OFDM0_AGC_PARM1 0x0c70 107926f1fad2SJes Sorensen 108026f1fad2SJes Sorensen #define REG_OFDM0_AGC_RSSI_TABLE 0x0c78 108126f1fad2SJes Sorensen 108226f1fad2SJes Sorensen #define REG_OFDM0_XA_TX_IQ_IMBALANCE 0x0c80 108326f1fad2SJes Sorensen #define REG_OFDM0_XB_TX_IQ_IMBALANCE 0x0c88 108426f1fad2SJes Sorensen #define REG_OFDM0_XC_TX_IQ_IMBALANCE 0x0c90 108526f1fad2SJes Sorensen #define REG_OFDM0_XD_TX_IQ_IMBALANCE 0x0c98 1086c888183bSBitterblue Smith 108757b328bcSBitterblue Smith #define REG_OFDM0_XC_TX_AFE 0x0c94 1088c888183bSBitterblue Smith #define REG_OFDM0_XD_TX_AFE 0x0c9c 1089c888183bSBitterblue Smith 109026f1fad2SJes Sorensen #define REG_OFDM0_RX_IQ_EXT_ANTA 0x0ca0 109126f1fad2SJes Sorensen 109226f1fad2SJes Sorensen /* 8188eu */ 109326f1fad2SJes Sorensen #define REG_ANTDIV_PARA1 0x0ca4 109426f1fad2SJes Sorensen 109526f1fad2SJes Sorensen #define REG_RXIQB_EXT 0x0ca8 109626f1fad2SJes Sorensen 109726f1fad2SJes Sorensen /* 8723bu */ 109826f1fad2SJes Sorensen #define REG_OFDM0_TX_PSDO_NOISE_WEIGHT 0x0ce4 109926f1fad2SJes Sorensen 110026f1fad2SJes Sorensen #define REG_OFDM1_LSTF 0x0d00 110126f1fad2SJes Sorensen #define OFDM_LSTF_PRIME_CH_LOW BIT(10) 110226f1fad2SJes Sorensen #define OFDM_LSTF_PRIME_CH_HIGH BIT(11) 110326f1fad2SJes Sorensen #define OFDM_LSTF_PRIME_CH_MASK (OFDM_LSTF_PRIME_CH_LOW | \ 110426f1fad2SJes Sorensen OFDM_LSTF_PRIME_CH_HIGH) 110526f1fad2SJes Sorensen #define OFDM_LSTF_CONTINUE_TX BIT(28) 110626f1fad2SJes Sorensen #define OFDM_LSTF_SINGLE_CARRIER BIT(29) 110726f1fad2SJes Sorensen #define OFDM_LSTF_SINGLE_TONE BIT(30) 110826f1fad2SJes Sorensen #define OFDM_LSTF_MASK 0x70000000 110926f1fad2SJes Sorensen 111026f1fad2SJes Sorensen #define REG_OFDM1_TRX_PATH_ENABLE 0x0d04 111126f1fad2SJes Sorensen #define REG_OFDM1_CFO_TRACKING 0x0d2c 111226f1fad2SJes Sorensen #define CFO_TRACKING_ATC_STATUS BIT(11) 111326f1fad2SJes Sorensen #define REG_OFDM1_CSI_FIX_MASK1 0x0d40 111426f1fad2SJes Sorensen #define REG_OFDM1_CSI_FIX_MASK2 0x0d44 111526f1fad2SJes Sorensen 111626f1fad2SJes Sorensen #define REG_ANAPWR1 0x0d94 111726f1fad2SJes Sorensen 111826f1fad2SJes Sorensen #define REG_TX_AGC_A_RATE18_06 0x0e00 111926f1fad2SJes Sorensen #define REG_TX_AGC_A_RATE54_24 0x0e04 112026f1fad2SJes Sorensen #define REG_TX_AGC_A_CCK1_MCS32 0x0e08 112126f1fad2SJes Sorensen #define REG_TX_AGC_A_MCS03_MCS00 0x0e10 112226f1fad2SJes Sorensen #define REG_TX_AGC_A_MCS07_MCS04 0x0e14 112326f1fad2SJes Sorensen #define REG_TX_AGC_A_MCS11_MCS08 0x0e18 112426f1fad2SJes Sorensen #define REG_TX_AGC_A_MCS15_MCS12 0x0e1c 112526f1fad2SJes Sorensen 112626f1fad2SJes Sorensen #define REG_NP_ANTA 0x0e20 112726f1fad2SJes Sorensen 112826f1fad2SJes Sorensen #define REG_TAP_UPD_97F 0x0e24 112926f1fad2SJes Sorensen 113026f1fad2SJes Sorensen #define REG_FPGA0_IQK 0x0e28 113126f1fad2SJes Sorensen 113226f1fad2SJes Sorensen #define REG_TX_IQK_TONE_A 0x0e30 113326f1fad2SJes Sorensen #define REG_RX_IQK_TONE_A 0x0e34 113426f1fad2SJes Sorensen #define REG_TX_IQK_PI_A 0x0e38 113526f1fad2SJes Sorensen #define REG_RX_IQK_PI_A 0x0e3c 113626f1fad2SJes Sorensen 113726f1fad2SJes Sorensen #define REG_TX_IQK 0x0e40 113826f1fad2SJes Sorensen #define REG_RX_IQK 0x0e44 113926f1fad2SJes Sorensen #define REG_IQK_AGC_PTS 0x0e48 114026f1fad2SJes Sorensen #define REG_IQK_AGC_RSP 0x0e4c 114126f1fad2SJes Sorensen #define REG_TX_IQK_TONE_B 0x0e50 114226f1fad2SJes Sorensen #define REG_RX_IQK_TONE_B 0x0e54 114326f1fad2SJes Sorensen #define REG_TX_IQK_PI_B 0x0e58 114426f1fad2SJes Sorensen #define REG_RX_IQK_PI_B 0x0e5c 114526f1fad2SJes Sorensen #define REG_IQK_AGC_CONT 0x0e60 114626f1fad2SJes Sorensen 114726f1fad2SJes Sorensen #define REG_BLUETOOTH 0x0e6c 114826f1fad2SJes Sorensen #define REG_RX_WAIT_CCA 0x0e70 114926f1fad2SJes Sorensen #define REG_TX_CCK_RFON 0x0e74 115026f1fad2SJes Sorensen #define REG_TX_CCK_BBON 0x0e78 115126f1fad2SJes Sorensen #define REG_TX_OFDM_RFON 0x0e7c 115226f1fad2SJes Sorensen #define REG_TX_OFDM_BBON 0x0e80 115326f1fad2SJes Sorensen #define REG_TX_TO_RX 0x0e84 115426f1fad2SJes Sorensen #define REG_TX_TO_TX 0x0e88 115526f1fad2SJes Sorensen #define REG_RX_CCK 0x0e8c 115626f1fad2SJes Sorensen 115726f1fad2SJes Sorensen #define REG_TX_POWER_BEFORE_IQK_A 0x0e94 115826f1fad2SJes Sorensen #define REG_IQK_RPT_TXA 0x0e98 115926f1fad2SJes Sorensen #define REG_TX_POWER_AFTER_IQK_A 0x0e9c 116026f1fad2SJes Sorensen 116126f1fad2SJes Sorensen #define REG_RX_POWER_BEFORE_IQK_A 0x0ea0 116226f1fad2SJes Sorensen #define REG_RX_POWER_BEFORE_IQK_A_2 0x0ea4 116326f1fad2SJes Sorensen #define REG_RX_POWER_AFTER_IQK_A 0x0ea8 116426f1fad2SJes Sorensen #define REG_IQK_RPT_RXA 0x0ea8 116526f1fad2SJes Sorensen #define REG_RX_POWER_AFTER_IQK_A_2 0x0eac 116626f1fad2SJes Sorensen 116726f1fad2SJes Sorensen #define REG_TX_POWER_BEFORE_IQK_B 0x0eb4 116826f1fad2SJes Sorensen #define REG_IQK_RPT_TXB 0x0eb8 116926f1fad2SJes Sorensen #define REG_TX_POWER_AFTER_IQK_B 0x0ebc 117026f1fad2SJes Sorensen 117126f1fad2SJes Sorensen #define REG_RX_POWER_BEFORE_IQK_B 0x0ec0 117226f1fad2SJes Sorensen #define REG_RX_POWER_BEFORE_IQK_B_2 0x0ec4 117326f1fad2SJes Sorensen #define REG_RX_POWER_AFTER_IQK_B 0x0ec8 117426f1fad2SJes Sorensen #define REG_IQK_RPT_RXB 0x0ec8 117526f1fad2SJes Sorensen #define REG_RX_POWER_AFTER_IQK_B_2 0x0ecc 117626f1fad2SJes Sorensen 117726f1fad2SJes Sorensen #define REG_RX_OFDM 0x0ed0 117826f1fad2SJes Sorensen #define REG_RX_WAIT_RIFS 0x0ed4 117926f1fad2SJes Sorensen #define REG_RX_TO_RX 0x0ed8 118026f1fad2SJes Sorensen #define REG_STANDBY 0x0edc 118126f1fad2SJes Sorensen #define REG_SLEEP 0x0ee0 118226f1fad2SJes Sorensen #define REG_PMPD_ANAEN 0x0eec 118326f1fad2SJes Sorensen 118426f1fad2SJes Sorensen #define REG_FW_START_ADDRESS 0x1000 118526f1fad2SJes Sorensen #define REG_FW_START_ADDRESS_8192F 0x4000 118626f1fad2SJes Sorensen 118726f1fad2SJes Sorensen #define REG_SW_GPIO_SHARE_CTRL_0 0x1038 118826f1fad2SJes Sorensen #define REG_SW_GPIO_SHARE_CTRL_1 0x103c 1189*70664495SBitterblue Smith #define REG_GPIO_A0 0x1050 1190*70664495SBitterblue Smith #define REG_GPIO_B0 0x105b 119126f1fad2SJes Sorensen 1192e4ac0a8aSJes Sorensen #define REG_USB_INFO 0xfe17 1193e4ac0a8aSJes Sorensen #define REG_USB_HIMR 0xfe38 1194e4ac0a8aSJes Sorensen #define USB_HIMR_TIMEOUT2 BIT(31) 1195e4ac0a8aSJes Sorensen #define USB_HIMR_TIMEOUT1 BIT(30) 11963021e51fSJes Sorensen #define USB_HIMR_PSTIMEOUT BIT(29) 119726f1fad2SJes Sorensen #define USB_HIMR_GTINT4 BIT(28) 119808eca32eSJes Sorensen #define USB_HIMR_GTINT3 BIT(27) 119908eca32eSJes Sorensen #define USB_HIMR_TXBCNERR BIT(26) 120026f1fad2SJes Sorensen #define USB_HIMR_TXBCNOK BIT(25) 120126f1fad2SJes Sorensen #define USB_HIMR_TSF_BIT32_TOGGLE BIT(24) 120226f1fad2SJes Sorensen #define USB_HIMR_BCNDMAINT3 BIT(23) 120326f1fad2SJes Sorensen #define USB_HIMR_BCNDMAINT2 BIT(22) 120426f1fad2SJes Sorensen #define USB_HIMR_BCNDMAINT1 BIT(21) 120526f1fad2SJes Sorensen #define USB_HIMR_BCNDMAINT0 BIT(20) 120626f1fad2SJes Sorensen #define USB_HIMR_BCNDOK3 BIT(19) 120726f1fad2SJes Sorensen #define USB_HIMR_BCNDOK2 BIT(18) 120826f1fad2SJes Sorensen #define USB_HIMR_BCNDOK1 BIT(17) 120926f1fad2SJes Sorensen #define USB_HIMR_BCNDOK0 BIT(16) 121026f1fad2SJes Sorensen #define USB_HIMR_HSISR_IND BIT(15) 121126f1fad2SJes Sorensen #define USB_HIMR_BCNDMAINT_E BIT(14) 121226f1fad2SJes Sorensen /* RSVD BIT(13) */ 121326f1fad2SJes Sorensen #define USB_HIMR_CTW_END BIT(12) 121426f1fad2SJes Sorensen /* RSVD BIT(11) */ 121526f1fad2SJes Sorensen #define USB_HIMR_C2HCMD BIT(10) 1216*70664495SBitterblue Smith #define USB_HIMR_CPWM2 BIT(9) 1217*70664495SBitterblue Smith #define USB_HIMR_CPWM BIT(8) 1218*70664495SBitterblue Smith #define USB_HIMR_HIGHDOK BIT(7) /* High Queue DMA OK 1219*70664495SBitterblue Smith Interrupt */ 1220*70664495SBitterblue Smith #define USB_HIMR_MGNTDOK BIT(6) /* Management Queue DMA OK 1221*70664495SBitterblue Smith Interrupt */ 1222*70664495SBitterblue Smith #define USB_HIMR_BKDOK BIT(5) /* AC_BK DMA OK Interrupt */ 1223*70664495SBitterblue Smith #define USB_HIMR_BEDOK BIT(4) /* AC_BE DMA OK Interrupt */ 1224*70664495SBitterblue Smith #define USB_HIMR_VIDOK BIT(3) /* AC_VI DMA OK Interrupt */ 1225*70664495SBitterblue Smith #define USB_HIMR_VODOK BIT(2) /* AC_VO DMA Interrupt */ 1226*70664495SBitterblue Smith #define USB_HIMR_RDU BIT(1) /* Receive Descriptor 1227*70664495SBitterblue Smith Unavailable */ 1228*70664495SBitterblue Smith #define USB_HIMR_ROK BIT(0) /* Receive DMA OK Interrupt */ 1229*70664495SBitterblue Smith 1230*70664495SBitterblue Smith #define REG_USB_ACCESS_TIMEOUT 0xfe4c 1231*70664495SBitterblue Smith 1232*70664495SBitterblue Smith #define REG_USB_SPECIAL_OPTION 0xfe55 1233*70664495SBitterblue Smith #define USB_SPEC_USB_AGG_ENABLE BIT(3) /* Enable USB aggregation */ 1234*70664495SBitterblue Smith #define USB_SPEC_INT_BULK_SELECT BIT(4) /* Use interrupt endpoint to 1235*70664495SBitterblue Smith deliver interrupt packet. 1236*70664495SBitterblue Smith 0: Use int, 1: use bulk */ 1237*70664495SBitterblue Smith #define REG_USB_HRPWM 0xfe58 1238*70664495SBitterblue Smith #define REG_USB_DMA_AGG_TO 0xfe5b 1239*70664495SBitterblue Smith #define REG_USB_AGG_TIMEOUT 0xfe5c 1240*70664495SBitterblue Smith #define REG_USB_AGG_THRESH 0xfe5d 1241*70664495SBitterblue Smith 1242*70664495SBitterblue Smith #define REG_NORMAL_SIE_VID 0xfe60 /* 0xfe60 - 0xfe61 */ 1243*70664495SBitterblue Smith #define REG_NORMAL_SIE_PID 0xfe62 /* 0xfe62 - 0xfe63 */ 1244*70664495SBitterblue Smith #define REG_NORMAL_SIE_OPTIONAL 0xfe64 1245*70664495SBitterblue Smith #define REG_NORMAL_SIE_EP 0xfe65 /* 0xfe65 - 0xfe67 */ 1246*70664495SBitterblue Smith #define REG_NORMAL_SIE_EP_TX 0xfe66 1247*70664495SBitterblue Smith #define NORMAL_SIE_EP_TX_HIGH_MASK 0x000f 1248*70664495SBitterblue Smith #define NORMAL_SIE_EP_TX_NORMAL_MASK 0x00f0 1249*70664495SBitterblue Smith #define NORMAL_SIE_EP_TX_LOW_MASK 0x0f00 1250*70664495SBitterblue Smith 125126f1fad2SJes Sorensen #define REG_NORMAL_SIE_PHY 0xfe68 /* 0xfe68 - 0xfe6b */ 125226f1fad2SJes Sorensen #define REG_NORMAL_SIE_OPTIONAL2 0xfe6c 125326f1fad2SJes Sorensen #define REG_NORMAL_SIE_GPS_EP 0xfe6d /* RTL8723 only */ 125426f1fad2SJes Sorensen #define REG_NORMAL_SIE_MAC_ADDR 0xfe70 /* 0xfe70 - 0xfe75 */ 125526f1fad2SJes Sorensen #define REG_NORMAL_SIE_STRING 0xfe80 /* 0xfe80 - 0xfedf */ 125626f1fad2SJes Sorensen 125726f1fad2SJes Sorensen /* 125826f1fad2SJes Sorensen * 8710B register addresses between 0x00 and 0xff must have 0x8000 125926f1fad2SJes Sorensen * added to them. We take care of that in the rtl8xxxu_read{8,16,32} 126026f1fad2SJes Sorensen * and rtl8xxxu_write{8,16,32} functions. 126126f1fad2SJes Sorensen */ 126226f1fad2SJes Sorensen #define REG_SYS_FUNC_8710B 0x0004 126326f1fad2SJes Sorensen #define REG_AFE_CTRL_8710B 0x0050 126426f1fad2SJes Sorensen #define REG_WL_RF_PSS_8710B 0x005c 126526f1fad2SJes Sorensen #define REG_EFUSE_INDIRECT_CTRL_8710B 0x006c 126626f1fad2SJes Sorensen #define NORMAL_REG_READ_OFFSET 0x83000000 126726f1fad2SJes Sorensen #define NORMAL_REG_WRITE_OFFSET 0x84000000 126826f1fad2SJes Sorensen #define EFUSE_READ_OFFSET 0x85000000 126926f1fad2SJes Sorensen #define EFUSE_WRITE_OFFSET 0x86000000 127026f1fad2SJes Sorensen #define REG_HIMR0_8710B 0x0080 127126f1fad2SJes Sorensen #define REG_HISR0_8710B 0x0084 127226f1fad2SJes Sorensen /* 127326f1fad2SJes Sorensen * 8710B uses this instead of REG_MCU_FW_DL, but at least bits 127426f1fad2SJes Sorensen * 0-7 have the same meaning. 127526f1fad2SJes Sorensen */ 127626f1fad2SJes Sorensen #define REG_8051FW_CTRL_V1_8710B 0x0090 127726f1fad2SJes Sorensen #define REG_USB_HOST_INDIRECT_DATA_8710B 0x009c 127826f1fad2SJes Sorensen #define REG_WL_STATUS_8710B 0x00f0 1279c3f9506fSJes Sorensen #define REG_USB_HOST_INDIRECT_ADDR_8710B 0x00f8 1280c3f9506fSJes Sorensen 1281c3f9506fSJes Sorensen /* 1282c3f9506fSJes Sorensen * 8710B registers which must be accessed through rtl8710b_read_syson_reg 128326f1fad2SJes Sorensen * and rtl8710b_write_syson_reg. 128426f1fad2SJes Sorensen */ 128526f1fad2SJes Sorensen #define SYSON_REG_BASE_ADDR_8710B 0x40000000 128626f1fad2SJes Sorensen #define REG_SYS_XTAL_CTRL0_8710B 0x060 128726f1fad2SJes Sorensen #define REG_SYS_EEPROM_CTRL0_8710B 0x0e0 128826f1fad2SJes Sorensen #define REG_SYS_SYSTEM_CFG0_8710B 0x1f0 128926f1fad2SJes Sorensen #define REG_SYS_SYSTEM_CFG1_8710B 0x1f4 129026f1fad2SJes Sorensen #define REG_SYS_SYSTEM_CFG2_8710B 0x1f8 129126f1fad2SJes Sorensen 129226f1fad2SJes Sorensen /* RF6052 registers */ 129326f1fad2SJes Sorensen #define RF6052_REG_AC 0x00 129426f1fad2SJes Sorensen #define RF6052_REG_IQADJ_G1 0x01 129526f1fad2SJes Sorensen #define RF6052_REG_IQADJ_G2 0x02 129626f1fad2SJes Sorensen #define RF6052_REG_BS_PA_APSET_G1_G4 0x03 129726f1fad2SJes Sorensen #define RF6052_REG_BS_PA_APSET_G5_G8 0x04 129826f1fad2SJes Sorensen #define RF6052_REG_POW_TRSW 0x05 129926f1fad2SJes Sorensen #define RF6052_REG_GAIN_RX 0x06 130026f1fad2SJes Sorensen #define RF6052_REG_GAIN_TX 0x07 130126f1fad2SJes Sorensen #define RF6052_REG_TXM_IDAC 0x08 130226f1fad2SJes Sorensen #define RF6052_REG_IPA_G 0x09 130326f1fad2SJes Sorensen #define RF6052_REG_TXBIAS_G 0x0a 130426f1fad2SJes Sorensen #define RF6052_REG_TXPA_AG 0x0b 130526f1fad2SJes Sorensen #define RF6052_REG_IPA_A 0x0c 130626f1fad2SJes Sorensen #define RF6052_REG_TXBIAS_A 0x0d 130726f1fad2SJes Sorensen #define RF6052_REG_BS_PA_APSET_G9_G11 0x0e 130826f1fad2SJes Sorensen #define RF6052_REG_BS_IQGEN 0x0f 130926f1fad2SJes Sorensen #define RF6052_REG_MODE1 0x10 1310e1547c53SJes Sorensen #define RF6052_REG_MODE2 0x11 1311e1547c53SJes Sorensen #define RF6052_REG_RX_AGC_HP 0x12 1312e1547c53SJes Sorensen #define RF6052_REG_TX_AGC 0x13 1313e1547c53SJes Sorensen #define RF6052_REG_BIAS 0x14 1314541bca7fSJes Sorensen #define RF6052_REG_IPA 0x15 1315e1547c53SJes Sorensen #define RF6052_REG_TXBIAS 0x16 1316e1547c53SJes Sorensen #define RF6052_REG_POW_ABILITY 0x17 1317f991f4e9SJes Sorensen #define RF6052_REG_MODE_AG 0x18 /* RF channel and BW switch */ 1318c888183bSBitterblue Smith #define MODE_AG_CHANNEL_MASK 0x3ff 1319e1547c53SJes Sorensen #define MODE_AG_CHANNEL_20MHZ BIT(10) 1320e1547c53SJes Sorensen #define MODE_AG_BW_MASK (BIT(10) | BIT(11)) 1321e1547c53SJes Sorensen #define MODE_AG_BW_20MHZ_8723B (BIT(10) | BIT(11)) 1322e1547c53SJes Sorensen #define MODE_AG_BW_40MHZ_8723B BIT(10) 1323 #define MODE_AG_BW_80MHZ_8723B 0 1324 1325 #define RF6052_REG_TOP 0x19 1326 #define RF6052_REG_RX_G1 0x1a 1327 #define RF6052_REG_RX_G2 0x1b 1328 #define RF6052_REG_RX_BB2 0x1c 1329 #define RF6052_REG_RX_BB1 0x1d 1330 #define RF6052_REG_RCK1 0x1e 1331 #define RF6052_REG_RCK2 0x1f 1332 #define RF6052_REG_TX_G1 0x20 1333 #define RF6052_REG_TX_G2 0x21 1334 #define RF6052_REG_TX_G3 0x22 1335 #define RF6052_REG_TX_BB1 0x23 1336 #define RF6052_REG_T_METER 0x24 1337 #define RF6052_REG_SYN_G1 0x25 /* RF TX Power control */ 1338 #define RF6052_REG_SYN_G2 0x26 /* RF TX Power control */ 1339 #define RF6052_REG_SYN_G3 0x27 /* RF TX Power control */ 1340 #define RF6052_REG_SYN_G4 0x28 /* RF TX Power control */ 1341 #define RF6052_REG_SYN_G5 0x29 /* RF TX Power control */ 1342 #define RF6052_REG_SYN_G6 0x2a /* RF TX Power control */ 1343 #define RF6052_REG_SYN_G7 0x2b /* RF TX Power control */ 1344 #define RF6052_REG_SYN_G8 0x2c /* RF TX Power control */ 1345 1346 #define RF6052_REG_RCK_OS 0x30 /* RF TX PA control */ 1347 1348 #define RF6052_REG_TXPA_G1 0x31 /* RF TX PA control */ 1349 #define RF6052_REG_TXPA_G2 0x32 /* RF TX PA control */ 1350 #define RF6052_REG_TXPA_G3 0x33 /* RF TX PA control */ 1351 1352 /* 1353 * NextGen regs: 8723BU 1354 */ 1355 #define RF6052_REG_GAIN_P1 0x35 1356 #define RF6052_REG_T_METER_8723B 0x42 1357 #define RF6052_REG_UNKNOWN_43 0x43 1358 #define RF6052_REG_UNKNOWN_55 0x55 1359 #define RF6052_REG_PAD_TXG 0x56 1360 #define RF6052_REG_TXMOD 0x58 1361 #define RF6052_REG_RXG_MIX_SWBW 0x87 1362 #define RF6052_REG_S0S1 0xb0 1363 #define RF6052_REG_GAIN_CCA 0xdf 1364 #define RF6052_REG_UNKNOWN_ED 0xed 1365 #define RF6052_REG_WE_LUT 0xef 1366 #define RF6052_REG_GAIN_CTRL 0xf5 1367