15b497af4SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
220e3b2e9SJes Sorensen /*
320e3b2e9SJes Sorensen * RTL8XXXU mac80211 USB driver - 8723a specific subdriver
420e3b2e9SJes Sorensen *
51ee83789SJes Sorensen * Copyright (c) 2014 - 2017 Jes Sorensen <Jes.Sorensen@gmail.com>
620e3b2e9SJes Sorensen *
720e3b2e9SJes Sorensen * Portions, notably calibration code:
820e3b2e9SJes Sorensen * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
920e3b2e9SJes Sorensen *
1020e3b2e9SJes Sorensen * This driver was written as a replacement for the vendor provided
1120e3b2e9SJes Sorensen * rtl8723au driver. As the Realtek 8xxx chips are very similar in
1220e3b2e9SJes Sorensen * their programming interface, I have started adding support for
1320e3b2e9SJes Sorensen * additional 8xxx chips like the 8192cu, 8188cus, etc.
1420e3b2e9SJes Sorensen */
1520e3b2e9SJes Sorensen
1620e3b2e9SJes Sorensen #include <linux/init.h>
1720e3b2e9SJes Sorensen #include <linux/kernel.h>
1820e3b2e9SJes Sorensen #include <linux/sched.h>
1920e3b2e9SJes Sorensen #include <linux/errno.h>
2020e3b2e9SJes Sorensen #include <linux/slab.h>
2120e3b2e9SJes Sorensen #include <linux/module.h>
2220e3b2e9SJes Sorensen #include <linux/spinlock.h>
2320e3b2e9SJes Sorensen #include <linux/list.h>
2420e3b2e9SJes Sorensen #include <linux/usb.h>
2520e3b2e9SJes Sorensen #include <linux/netdevice.h>
2620e3b2e9SJes Sorensen #include <linux/etherdevice.h>
2720e3b2e9SJes Sorensen #include <linux/ethtool.h>
2820e3b2e9SJes Sorensen #include <linux/wireless.h>
2920e3b2e9SJes Sorensen #include <linux/firmware.h>
3020e3b2e9SJes Sorensen #include <linux/moduleparam.h>
3120e3b2e9SJes Sorensen #include <net/mac80211.h>
3220e3b2e9SJes Sorensen #include "rtl8xxxu.h"
3320e3b2e9SJes Sorensen #include "rtl8xxxu_regs.h"
3420e3b2e9SJes Sorensen
3520e3b2e9SJes Sorensen static struct rtl8xxxu_power_base rtl8723a_power_base = {
3620e3b2e9SJes Sorensen .reg_0e00 = 0x0a0c0c0c,
3720e3b2e9SJes Sorensen .reg_0e04 = 0x02040608,
3820e3b2e9SJes Sorensen .reg_0e08 = 0x00000000,
3920e3b2e9SJes Sorensen .reg_086c = 0x00000000,
4020e3b2e9SJes Sorensen
4120e3b2e9SJes Sorensen .reg_0e10 = 0x0a0c0d0e,
4220e3b2e9SJes Sorensen .reg_0e14 = 0x02040608,
4320e3b2e9SJes Sorensen .reg_0e18 = 0x0a0c0d0e,
4420e3b2e9SJes Sorensen .reg_0e1c = 0x02040608,
4520e3b2e9SJes Sorensen
4620e3b2e9SJes Sorensen .reg_0830 = 0x0a0c0c0c,
4720e3b2e9SJes Sorensen .reg_0834 = 0x02040608,
4820e3b2e9SJes Sorensen .reg_0838 = 0x00000000,
4920e3b2e9SJes Sorensen .reg_086c_2 = 0x00000000,
5020e3b2e9SJes Sorensen
5120e3b2e9SJes Sorensen .reg_083c = 0x0a0c0d0e,
5220e3b2e9SJes Sorensen .reg_0848 = 0x02040608,
5320e3b2e9SJes Sorensen .reg_084c = 0x0a0c0d0e,
5420e3b2e9SJes Sorensen .reg_0868 = 0x02040608,
5520e3b2e9SJes Sorensen };
5620e3b2e9SJes Sorensen
5779cac25eSBitterblue Smith static const struct rtl8xxxu_rfregval rtl8723au_radioa_1t_init_table[] = {
5820e3b2e9SJes Sorensen {0x00, 0x00030159}, {0x01, 0x00031284},
5920e3b2e9SJes Sorensen {0x02, 0x00098000}, {0x03, 0x00039c63},
6020e3b2e9SJes Sorensen {0x04, 0x000210e7}, {0x09, 0x0002044f},
6120e3b2e9SJes Sorensen {0x0a, 0x0001a3f1}, {0x0b, 0x00014787},
6220e3b2e9SJes Sorensen {0x0c, 0x000896fe}, {0x0d, 0x0000e02c},
6320e3b2e9SJes Sorensen {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
6420e3b2e9SJes Sorensen {0x19, 0x00000000}, {0x1a, 0x00030355},
6520e3b2e9SJes Sorensen {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
6620e3b2e9SJes Sorensen {0x1d, 0x000a1250}, {0x1e, 0x0000024f},
6720e3b2e9SJes Sorensen {0x1f, 0x00000000}, {0x20, 0x0000b614},
6820e3b2e9SJes Sorensen {0x21, 0x0006c000}, {0x22, 0x00000000},
6920e3b2e9SJes Sorensen {0x23, 0x00001558}, {0x24, 0x00000060},
7020e3b2e9SJes Sorensen {0x25, 0x00000483}, {0x26, 0x0004f000},
7120e3b2e9SJes Sorensen {0x27, 0x000ec7d9}, {0x28, 0x00057730},
7220e3b2e9SJes Sorensen {0x29, 0x00004783}, {0x2a, 0x00000001},
7320e3b2e9SJes Sorensen {0x2b, 0x00021334}, {0x2a, 0x00000000},
7420e3b2e9SJes Sorensen {0x2b, 0x00000054}, {0x2a, 0x00000001},
7520e3b2e9SJes Sorensen {0x2b, 0x00000808}, {0x2b, 0x00053333},
7620e3b2e9SJes Sorensen {0x2c, 0x0000000c}, {0x2a, 0x00000002},
7720e3b2e9SJes Sorensen {0x2b, 0x00000808}, {0x2b, 0x0005b333},
7820e3b2e9SJes Sorensen {0x2c, 0x0000000d}, {0x2a, 0x00000003},
7920e3b2e9SJes Sorensen {0x2b, 0x00000808}, {0x2b, 0x00063333},
8020e3b2e9SJes Sorensen {0x2c, 0x0000000d}, {0x2a, 0x00000004},
8120e3b2e9SJes Sorensen {0x2b, 0x00000808}, {0x2b, 0x0006b333},
8220e3b2e9SJes Sorensen {0x2c, 0x0000000d}, {0x2a, 0x00000005},
8320e3b2e9SJes Sorensen {0x2b, 0x00000808}, {0x2b, 0x00073333},
8420e3b2e9SJes Sorensen {0x2c, 0x0000000d}, {0x2a, 0x00000006},
8520e3b2e9SJes Sorensen {0x2b, 0x00000709}, {0x2b, 0x0005b333},
8620e3b2e9SJes Sorensen {0x2c, 0x0000000d}, {0x2a, 0x00000007},
8720e3b2e9SJes Sorensen {0x2b, 0x00000709}, {0x2b, 0x00063333},
8820e3b2e9SJes Sorensen {0x2c, 0x0000000d}, {0x2a, 0x00000008},
8920e3b2e9SJes Sorensen {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
9020e3b2e9SJes Sorensen {0x2c, 0x0000000d}, {0x2a, 0x00000009},
9120e3b2e9SJes Sorensen {0x2b, 0x0000060a}, {0x2b, 0x00053333},
9220e3b2e9SJes Sorensen {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
9320e3b2e9SJes Sorensen {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
9420e3b2e9SJes Sorensen {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
9520e3b2e9SJes Sorensen {0x2b, 0x0000060a}, {0x2b, 0x00063333},
9620e3b2e9SJes Sorensen {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
9720e3b2e9SJes Sorensen {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
9820e3b2e9SJes Sorensen {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
9920e3b2e9SJes Sorensen {0x2b, 0x0000060a}, {0x2b, 0x00073333},
10020e3b2e9SJes Sorensen {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
10120e3b2e9SJes Sorensen {0x2b, 0x0000050b}, {0x2b, 0x00066666},
10220e3b2e9SJes Sorensen {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
10320e3b2e9SJes Sorensen {0x10, 0x0004000f}, {0x11, 0x000e31fc},
10420e3b2e9SJes Sorensen {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
10520e3b2e9SJes Sorensen {0x10, 0x0002000f}, {0x11, 0x000203f9},
10620e3b2e9SJes Sorensen {0x10, 0x0003000f}, {0x11, 0x000ff500},
10720e3b2e9SJes Sorensen {0x10, 0x00000000}, {0x11, 0x00000000},
10820e3b2e9SJes Sorensen {0x10, 0x0008000f}, {0x11, 0x0003f100},
10920e3b2e9SJes Sorensen {0x10, 0x0009000f}, {0x11, 0x00023100},
11020e3b2e9SJes Sorensen {0x12, 0x00032000}, {0x12, 0x00071000},
11120e3b2e9SJes Sorensen {0x12, 0x000b0000}, {0x12, 0x000fc000},
11220e3b2e9SJes Sorensen {0x13, 0x000287b3}, {0x13, 0x000244b7},
11320e3b2e9SJes Sorensen {0x13, 0x000204ab}, {0x13, 0x0001c49f},
11420e3b2e9SJes Sorensen {0x13, 0x00018493}, {0x13, 0x0001429b},
11520e3b2e9SJes Sorensen {0x13, 0x00010299}, {0x13, 0x0000c29c},
11620e3b2e9SJes Sorensen {0x13, 0x000081a0}, {0x13, 0x000040ac},
11720e3b2e9SJes Sorensen {0x13, 0x00000020}, {0x14, 0x0001944c},
11820e3b2e9SJes Sorensen {0x14, 0x00059444}, {0x14, 0x0009944c},
11920e3b2e9SJes Sorensen {0x14, 0x000d9444}, {0x15, 0x0000f474},
12020e3b2e9SJes Sorensen {0x15, 0x0004f477}, {0x15, 0x0008f455},
12120e3b2e9SJes Sorensen {0x15, 0x000cf455}, {0x16, 0x00000339},
12220e3b2e9SJes Sorensen {0x16, 0x00040339}, {0x16, 0x00080339},
12320e3b2e9SJes Sorensen {0x16, 0x000c0366}, {0x00, 0x00010159},
12420e3b2e9SJes Sorensen {0x18, 0x0000f401}, {0xfe, 0x00000000},
12520e3b2e9SJes Sorensen {0xfe, 0x00000000}, {0x1f, 0x00000003},
12620e3b2e9SJes Sorensen {0xfe, 0x00000000}, {0xfe, 0x00000000},
12720e3b2e9SJes Sorensen {0x1e, 0x00000247}, {0x1f, 0x00000000},
12820e3b2e9SJes Sorensen {0x00, 0x00030159},
12920e3b2e9SJes Sorensen {0xff, 0xffffffff}
13020e3b2e9SJes Sorensen };
13120e3b2e9SJes Sorensen
rtl8723au_identify_chip(struct rtl8xxxu_priv * priv)13214566bbfSBitterblue Smith static int rtl8723au_identify_chip(struct rtl8xxxu_priv *priv)
13314566bbfSBitterblue Smith {
13414566bbfSBitterblue Smith struct device *dev = &priv->udev->dev;
13514566bbfSBitterblue Smith u32 val32, sys_cfg, vendor;
13614566bbfSBitterblue Smith int ret = 0;
13714566bbfSBitterblue Smith
13814566bbfSBitterblue Smith sys_cfg = rtl8xxxu_read32(priv, REG_SYS_CFG);
139*60d18ddbSBitterblue Smith priv->chip_cut = u32_get_bits(sys_cfg, SYS_CFG_CHIP_VERSION_MASK);
14014566bbfSBitterblue Smith if (sys_cfg & SYS_CFG_TRP_VAUX_EN) {
14114566bbfSBitterblue Smith dev_info(dev, "Unsupported test chip\n");
14214566bbfSBitterblue Smith ret = -ENOTSUPP;
14314566bbfSBitterblue Smith goto out;
14414566bbfSBitterblue Smith }
14514566bbfSBitterblue Smith
1469b00565aSBitterblue Smith strscpy(priv->chip_name, "8723AU", sizeof(priv->chip_name));
14714566bbfSBitterblue Smith priv->usb_interrupts = 1;
14814566bbfSBitterblue Smith priv->rtl_chip = RTL8723A;
14914566bbfSBitterblue Smith
15014566bbfSBitterblue Smith priv->rf_paths = 1;
15114566bbfSBitterblue Smith priv->rx_paths = 1;
15214566bbfSBitterblue Smith priv->tx_paths = 1;
15314566bbfSBitterblue Smith
15414566bbfSBitterblue Smith val32 = rtl8xxxu_read32(priv, REG_MULTI_FUNC_CTRL);
15514566bbfSBitterblue Smith if (val32 & MULTI_WIFI_FUNC_EN)
15614566bbfSBitterblue Smith priv->has_wifi = 1;
15714566bbfSBitterblue Smith if (val32 & MULTI_BT_FUNC_EN)
15814566bbfSBitterblue Smith priv->has_bluetooth = 1;
15914566bbfSBitterblue Smith if (val32 & MULTI_GPS_FUNC_EN)
16014566bbfSBitterblue Smith priv->has_gps = 1;
16114566bbfSBitterblue Smith priv->is_multi_func = 1;
16214566bbfSBitterblue Smith
16314566bbfSBitterblue Smith vendor = sys_cfg & SYS_CFG_VENDOR_ID;
16414566bbfSBitterblue Smith rtl8xxxu_identify_vendor_1bit(priv, vendor);
16514566bbfSBitterblue Smith
16614566bbfSBitterblue Smith val32 = rtl8xxxu_read32(priv, REG_GPIO_OUTSTS);
167*60d18ddbSBitterblue Smith priv->rom_rev = u32_get_bits(val32, GPIO_RF_RL_ID);
16814566bbfSBitterblue Smith
16914566bbfSBitterblue Smith rtl8xxxu_config_endpoints_sie(priv);
17014566bbfSBitterblue Smith
17114566bbfSBitterblue Smith /*
17214566bbfSBitterblue Smith * Fallback for devices that do not provide REG_NORMAL_SIE_EP_TX
17314566bbfSBitterblue Smith */
17414566bbfSBitterblue Smith if (!priv->ep_tx_count)
17514566bbfSBitterblue Smith ret = rtl8xxxu_config_endpoints_no_sie(priv);
17614566bbfSBitterblue Smith
17714566bbfSBitterblue Smith out:
17814566bbfSBitterblue Smith return ret;
17914566bbfSBitterblue Smith }
18014566bbfSBitterblue Smith
rtl8723au_parse_efuse(struct rtl8xxxu_priv * priv)18120e3b2e9SJes Sorensen static int rtl8723au_parse_efuse(struct rtl8xxxu_priv *priv)
18220e3b2e9SJes Sorensen {
18320e3b2e9SJes Sorensen struct rtl8723au_efuse *efuse = &priv->efuse_wifi.efuse8723;
18420e3b2e9SJes Sorensen
18520e3b2e9SJes Sorensen if (efuse->rtl_id != cpu_to_le16(0x8129))
18620e3b2e9SJes Sorensen return -EINVAL;
18720e3b2e9SJes Sorensen
18820e3b2e9SJes Sorensen ether_addr_copy(priv->mac_addr, efuse->mac_addr);
18920e3b2e9SJes Sorensen
19020e3b2e9SJes Sorensen memcpy(priv->cck_tx_power_index_A,
19120e3b2e9SJes Sorensen efuse->cck_tx_power_index_A,
19220e3b2e9SJes Sorensen sizeof(efuse->cck_tx_power_index_A));
19320e3b2e9SJes Sorensen memcpy(priv->cck_tx_power_index_B,
19420e3b2e9SJes Sorensen efuse->cck_tx_power_index_B,
19520e3b2e9SJes Sorensen sizeof(efuse->cck_tx_power_index_B));
19620e3b2e9SJes Sorensen
19720e3b2e9SJes Sorensen memcpy(priv->ht40_1s_tx_power_index_A,
19820e3b2e9SJes Sorensen efuse->ht40_1s_tx_power_index_A,
19920e3b2e9SJes Sorensen sizeof(efuse->ht40_1s_tx_power_index_A));
20020e3b2e9SJes Sorensen memcpy(priv->ht40_1s_tx_power_index_B,
20120e3b2e9SJes Sorensen efuse->ht40_1s_tx_power_index_B,
20220e3b2e9SJes Sorensen sizeof(efuse->ht40_1s_tx_power_index_B));
20320e3b2e9SJes Sorensen
20420e3b2e9SJes Sorensen memcpy(priv->ht20_tx_power_index_diff,
20520e3b2e9SJes Sorensen efuse->ht20_tx_power_index_diff,
20620e3b2e9SJes Sorensen sizeof(efuse->ht20_tx_power_index_diff));
20720e3b2e9SJes Sorensen memcpy(priv->ofdm_tx_power_index_diff,
20820e3b2e9SJes Sorensen efuse->ofdm_tx_power_index_diff,
20920e3b2e9SJes Sorensen sizeof(efuse->ofdm_tx_power_index_diff));
21020e3b2e9SJes Sorensen
21120e3b2e9SJes Sorensen memcpy(priv->ht40_max_power_offset,
21220e3b2e9SJes Sorensen efuse->ht40_max_power_offset,
21320e3b2e9SJes Sorensen sizeof(efuse->ht40_max_power_offset));
21420e3b2e9SJes Sorensen memcpy(priv->ht20_max_power_offset,
21520e3b2e9SJes Sorensen efuse->ht20_max_power_offset,
21620e3b2e9SJes Sorensen sizeof(efuse->ht20_max_power_offset));
21720e3b2e9SJes Sorensen
21857b328bcSBitterblue Smith if (priv->efuse_wifi.efuse8723.version >= 0x01)
21957b328bcSBitterblue Smith priv->default_crystal_cap = priv->efuse_wifi.efuse8723.xtal_k & 0x3f;
22057b328bcSBitterblue Smith else
22157b328bcSBitterblue Smith priv->fops->set_crystal_cap = NULL;
22220e3b2e9SJes Sorensen
22320e3b2e9SJes Sorensen priv->power_base = &rtl8723a_power_base;
22420e3b2e9SJes Sorensen
22520e3b2e9SJes Sorensen return 0;
22620e3b2e9SJes Sorensen }
22720e3b2e9SJes Sorensen
rtl8723au_load_firmware(struct rtl8xxxu_priv * priv)22820e3b2e9SJes Sorensen static int rtl8723au_load_firmware(struct rtl8xxxu_priv *priv)
22920e3b2e9SJes Sorensen {
23020e3b2e9SJes Sorensen const char *fw_name;
23120e3b2e9SJes Sorensen int ret;
23220e3b2e9SJes Sorensen
23320e3b2e9SJes Sorensen switch (priv->chip_cut) {
23420e3b2e9SJes Sorensen case 0:
23520e3b2e9SJes Sorensen fw_name = "rtlwifi/rtl8723aufw_A.bin";
23620e3b2e9SJes Sorensen break;
23720e3b2e9SJes Sorensen case 1:
23820e3b2e9SJes Sorensen if (priv->enable_bluetooth)
23920e3b2e9SJes Sorensen fw_name = "rtlwifi/rtl8723aufw_B.bin";
24020e3b2e9SJes Sorensen else
24120e3b2e9SJes Sorensen fw_name = "rtlwifi/rtl8723aufw_B_NoBT.bin";
24220e3b2e9SJes Sorensen
24320e3b2e9SJes Sorensen break;
24420e3b2e9SJes Sorensen default:
24520e3b2e9SJes Sorensen return -EINVAL;
24620e3b2e9SJes Sorensen }
24720e3b2e9SJes Sorensen
24820e3b2e9SJes Sorensen ret = rtl8xxxu_load_firmware(priv, fw_name);
24920e3b2e9SJes Sorensen return ret;
25020e3b2e9SJes Sorensen }
25120e3b2e9SJes Sorensen
rtl8723au_init_phy_rf(struct rtl8xxxu_priv * priv)25220e3b2e9SJes Sorensen static int rtl8723au_init_phy_rf(struct rtl8xxxu_priv *priv)
25320e3b2e9SJes Sorensen {
25420e3b2e9SJes Sorensen int ret;
25520e3b2e9SJes Sorensen
25620e3b2e9SJes Sorensen ret = rtl8xxxu_init_phy_rf(priv, rtl8723au_radioa_1t_init_table, RF_A);
25720e3b2e9SJes Sorensen
25820e3b2e9SJes Sorensen /* Reduce 80M spur */
25920e3b2e9SJes Sorensen rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x0381808d);
26020e3b2e9SJes Sorensen rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
26120e3b2e9SJes Sorensen rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff82);
26220e3b2e9SJes Sorensen rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
26320e3b2e9SJes Sorensen
26420e3b2e9SJes Sorensen return ret;
26520e3b2e9SJes Sorensen }
26620e3b2e9SJes Sorensen
rtl8723a_emu_to_active(struct rtl8xxxu_priv * priv)26720e3b2e9SJes Sorensen static int rtl8723a_emu_to_active(struct rtl8xxxu_priv *priv)
26820e3b2e9SJes Sorensen {
26920e3b2e9SJes Sorensen u8 val8;
27020e3b2e9SJes Sorensen u32 val32;
27120e3b2e9SJes Sorensen int count, ret = 0;
27220e3b2e9SJes Sorensen
27320e3b2e9SJes Sorensen /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface*/
27420e3b2e9SJes Sorensen val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
27520e3b2e9SJes Sorensen val8 |= LDOA15_ENABLE;
27620e3b2e9SJes Sorensen rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
27720e3b2e9SJes Sorensen
27820e3b2e9SJes Sorensen /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
27920e3b2e9SJes Sorensen val8 = rtl8xxxu_read8(priv, 0x0067);
28020e3b2e9SJes Sorensen val8 &= ~BIT(4);
28120e3b2e9SJes Sorensen rtl8xxxu_write8(priv, 0x0067, val8);
28220e3b2e9SJes Sorensen
28320e3b2e9SJes Sorensen mdelay(1);
28420e3b2e9SJes Sorensen
28520e3b2e9SJes Sorensen /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
28620e3b2e9SJes Sorensen val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
28720e3b2e9SJes Sorensen val8 &= ~SYS_ISO_ANALOG_IPS;
28820e3b2e9SJes Sorensen rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
28920e3b2e9SJes Sorensen
29020e3b2e9SJes Sorensen /* disable SW LPS 0x04[10]= 0 */
29120e3b2e9SJes Sorensen val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
29220e3b2e9SJes Sorensen val8 &= ~BIT(2);
29320e3b2e9SJes Sorensen rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
29420e3b2e9SJes Sorensen
29520e3b2e9SJes Sorensen /* wait till 0x04[17] = 1 power ready*/
29620e3b2e9SJes Sorensen for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
29720e3b2e9SJes Sorensen val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
29820e3b2e9SJes Sorensen if (val32 & BIT(17))
29920e3b2e9SJes Sorensen break;
30020e3b2e9SJes Sorensen
30120e3b2e9SJes Sorensen udelay(10);
30220e3b2e9SJes Sorensen }
30320e3b2e9SJes Sorensen
30420e3b2e9SJes Sorensen if (!count) {
30520e3b2e9SJes Sorensen ret = -EBUSY;
30620e3b2e9SJes Sorensen goto exit;
30720e3b2e9SJes Sorensen }
30820e3b2e9SJes Sorensen
30920e3b2e9SJes Sorensen /* We should be able to optimize the following three entries into one */
31020e3b2e9SJes Sorensen
31120e3b2e9SJes Sorensen /* release WLON reset 0x04[16]= 1*/
31220e3b2e9SJes Sorensen val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
31320e3b2e9SJes Sorensen val8 |= BIT(0);
31420e3b2e9SJes Sorensen rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
31520e3b2e9SJes Sorensen
31620e3b2e9SJes Sorensen /* disable HWPDN 0x04[15]= 0*/
31720e3b2e9SJes Sorensen val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
31820e3b2e9SJes Sorensen val8 &= ~BIT(7);
31920e3b2e9SJes Sorensen rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
32020e3b2e9SJes Sorensen
32120e3b2e9SJes Sorensen /* disable WL suspend*/
32220e3b2e9SJes Sorensen val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
32320e3b2e9SJes Sorensen val8 &= ~(BIT(3) | BIT(4));
32420e3b2e9SJes Sorensen rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
32520e3b2e9SJes Sorensen
32620e3b2e9SJes Sorensen /* set, then poll until 0 */
32720e3b2e9SJes Sorensen val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
32820e3b2e9SJes Sorensen val32 |= APS_FSMCO_MAC_ENABLE;
32920e3b2e9SJes Sorensen rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
33020e3b2e9SJes Sorensen
33120e3b2e9SJes Sorensen for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
33220e3b2e9SJes Sorensen val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
33320e3b2e9SJes Sorensen if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
33420e3b2e9SJes Sorensen ret = 0;
33520e3b2e9SJes Sorensen break;
33620e3b2e9SJes Sorensen }
33720e3b2e9SJes Sorensen udelay(10);
33820e3b2e9SJes Sorensen }
33920e3b2e9SJes Sorensen
34020e3b2e9SJes Sorensen if (!count) {
34120e3b2e9SJes Sorensen ret = -EBUSY;
34220e3b2e9SJes Sorensen goto exit;
34320e3b2e9SJes Sorensen }
34420e3b2e9SJes Sorensen
34520e3b2e9SJes Sorensen /* 0x4C[23] = 0x4E[7] = 1, switch DPDT_SEL_P output from WL BB */
34620e3b2e9SJes Sorensen /*
34720e3b2e9SJes Sorensen * Note: Vendor driver actually clears this bit, despite the
34820e3b2e9SJes Sorensen * documentation claims it's being set!
34920e3b2e9SJes Sorensen */
35020e3b2e9SJes Sorensen val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
35120e3b2e9SJes Sorensen val8 |= LEDCFG2_DPDT_SELECT;
35220e3b2e9SJes Sorensen val8 &= ~LEDCFG2_DPDT_SELECT;
35320e3b2e9SJes Sorensen rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
35420e3b2e9SJes Sorensen
35520e3b2e9SJes Sorensen exit:
35620e3b2e9SJes Sorensen return ret;
35720e3b2e9SJes Sorensen }
35820e3b2e9SJes Sorensen
rtl8723au_power_on(struct rtl8xxxu_priv * priv)35920e3b2e9SJes Sorensen static int rtl8723au_power_on(struct rtl8xxxu_priv *priv)
36020e3b2e9SJes Sorensen {
36120e3b2e9SJes Sorensen u8 val8;
36220e3b2e9SJes Sorensen u16 val16;
36320e3b2e9SJes Sorensen u32 val32;
36420e3b2e9SJes Sorensen int ret;
36520e3b2e9SJes Sorensen
36620e3b2e9SJes Sorensen /*
36720e3b2e9SJes Sorensen * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
36820e3b2e9SJes Sorensen */
36920e3b2e9SJes Sorensen rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
37020e3b2e9SJes Sorensen
37120e3b2e9SJes Sorensen rtl8xxxu_disabled_to_emu(priv);
37220e3b2e9SJes Sorensen
37320e3b2e9SJes Sorensen ret = rtl8723a_emu_to_active(priv);
37420e3b2e9SJes Sorensen if (ret)
375993dd9b4SJes Sorensen goto exit;
37620e3b2e9SJes Sorensen
37720e3b2e9SJes Sorensen /*
37820e3b2e9SJes Sorensen * 0x0004[19] = 1, reset 8051
37920e3b2e9SJes Sorensen */
38020e3b2e9SJes Sorensen val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
38120e3b2e9SJes Sorensen val8 |= BIT(3);
38220e3b2e9SJes Sorensen rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
38320e3b2e9SJes Sorensen
38420e3b2e9SJes Sorensen /*
38520e3b2e9SJes Sorensen * Enable MAC DMA/WMAC/SCHEDULE/SEC block
38620e3b2e9SJes Sorensen * Set CR bit10 to enable 32k calibration.
38720e3b2e9SJes Sorensen */
38820e3b2e9SJes Sorensen val16 = rtl8xxxu_read16(priv, REG_CR);
38920e3b2e9SJes Sorensen val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
39020e3b2e9SJes Sorensen CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
39120e3b2e9SJes Sorensen CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
39220e3b2e9SJes Sorensen CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
39320e3b2e9SJes Sorensen CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
39420e3b2e9SJes Sorensen rtl8xxxu_write16(priv, REG_CR, val16);
39520e3b2e9SJes Sorensen
39620e3b2e9SJes Sorensen /* For EFuse PG */
39720e3b2e9SJes Sorensen val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
39820e3b2e9SJes Sorensen val32 &= ~(BIT(28) | BIT(29) | BIT(30));
39920e3b2e9SJes Sorensen val32 |= (0x06 << 28);
40020e3b2e9SJes Sorensen rtl8xxxu_write32(priv, REG_EFUSE_CTRL, val32);
40120e3b2e9SJes Sorensen exit:
40220e3b2e9SJes Sorensen return ret;
40320e3b2e9SJes Sorensen }
40420e3b2e9SJes Sorensen
40520e3b2e9SJes Sorensen #define XTAL1 GENMASK(23, 18)
40620e3b2e9SJes Sorensen #define XTAL0 GENMASK(17, 12)
40720e3b2e9SJes Sorensen
rtl8723a_set_crystal_cap(struct rtl8xxxu_priv * priv,u8 crystal_cap)40820e3b2e9SJes Sorensen void rtl8723a_set_crystal_cap(struct rtl8xxxu_priv *priv, u8 crystal_cap)
40957b328bcSBitterblue Smith {
41057b328bcSBitterblue Smith struct rtl8xxxu_cfo_tracking *cfo = &priv->cfo_tracking;
41157b328bcSBitterblue Smith u32 val32;
41257b328bcSBitterblue Smith
41357b328bcSBitterblue Smith if (crystal_cap == cfo->crystal_cap)
41457b328bcSBitterblue Smith return;
41557b328bcSBitterblue Smith
41657b328bcSBitterblue Smith val32 = rtl8xxxu_read32(priv, REG_MAC_PHY_CTRL);
41757b328bcSBitterblue Smith
41857b328bcSBitterblue Smith dev_dbg(&priv->udev->dev,
41957b328bcSBitterblue Smith "%s: Adjusting crystal cap from 0x%x (actually 0x%lx 0x%lx) to 0x%x\n",
42057b328bcSBitterblue Smith __func__,
42157b328bcSBitterblue Smith cfo->crystal_cap,
42257b328bcSBitterblue Smith FIELD_GET(XTAL1, val32),
42357b328bcSBitterblue Smith FIELD_GET(XTAL0, val32),
42457b328bcSBitterblue Smith crystal_cap);
42557b328bcSBitterblue Smith
42657b328bcSBitterblue Smith val32 &= ~(XTAL1 | XTAL0);
42757b328bcSBitterblue Smith val32 |= FIELD_PREP(XTAL1, crystal_cap) |
42857b328bcSBitterblue Smith FIELD_PREP(XTAL0, crystal_cap);
42957b328bcSBitterblue Smith rtl8xxxu_write32(priv, REG_MAC_PHY_CTRL, val32);
43057b328bcSBitterblue Smith
43157b328bcSBitterblue Smith cfo->crystal_cap = crystal_cap;
43257b328bcSBitterblue Smith }
43357b328bcSBitterblue Smith
rtl8723a_cck_rssi(struct rtl8xxxu_priv * priv,struct rtl8723au_phy_stats * phy_stats)43457b328bcSBitterblue Smith s8 rtl8723a_cck_rssi(struct rtl8xxxu_priv *priv, struct rtl8723au_phy_stats *phy_stats)
43557b328bcSBitterblue Smith {
43657b328bcSBitterblue Smith u8 cck_agc_rpt = phy_stats->cck_agc_rpt_ofdm_cfosho_a;
43757b328bcSBitterblue Smith s8 rx_pwr_all = 0x00;
4382ad2a813SBitterblue Smith
4392ad2a813SBitterblue Smith switch (cck_agc_rpt & 0xc0) {
4402ad2a813SBitterblue Smith case 0xc0:
4412ad2a813SBitterblue Smith rx_pwr_all = -46 - (cck_agc_rpt & 0x3e);
4422ad2a813SBitterblue Smith break;
4432ad2a813SBitterblue Smith case 0x80:
4442ad2a813SBitterblue Smith rx_pwr_all = -26 - (cck_agc_rpt & 0x3e);
4452ad2a813SBitterblue Smith break;
4462ad2a813SBitterblue Smith case 0x40:
4472ad2a813SBitterblue Smith rx_pwr_all = -12 - (cck_agc_rpt & 0x3e);
4482ad2a813SBitterblue Smith break;
4492ad2a813SBitterblue Smith case 0x00:
4502ad2a813SBitterblue Smith rx_pwr_all = 16 - (cck_agc_rpt & 0x3e);
4512ad2a813SBitterblue Smith break;
4522ad2a813SBitterblue Smith }
4532ad2a813SBitterblue Smith
4542ad2a813SBitterblue Smith return rx_pwr_all;
4552ad2a813SBitterblue Smith }
4562ad2a813SBitterblue Smith
rtl8723au_led_brightness_set(struct led_classdev * led_cdev,enum led_brightness brightness)4572ad2a813SBitterblue Smith static int rtl8723au_led_brightness_set(struct led_classdev *led_cdev,
4582ad2a813SBitterblue Smith enum led_brightness brightness)
4592ad2a813SBitterblue Smith {
46020e3b2e9SJes Sorensen struct rtl8xxxu_priv *priv = container_of(led_cdev,
46114566bbfSBitterblue Smith struct rtl8xxxu_priv,
46220e3b2e9SJes Sorensen led_cdev);
46320e3b2e9SJes Sorensen u8 ledcfg = rtl8xxxu_read8(priv, REG_LEDCFG2);
46420e3b2e9SJes Sorensen
46520e3b2e9SJes Sorensen if (brightness == LED_OFF) {
46620e3b2e9SJes Sorensen ledcfg &= ~LEDCFG2_HW_LED_CONTROL;
46720e3b2e9SJes Sorensen ledcfg |= LEDCFG2_SW_LED_CONTROL | LEDCFG2_SW_LED_DISABLE;
46820e3b2e9SJes Sorensen } else if (brightness == LED_ON) {
46920e3b2e9SJes Sorensen ledcfg &= ~(LEDCFG2_HW_LED_CONTROL | LEDCFG2_SW_LED_DISABLE);
470c888183bSBitterblue Smith ledcfg |= LEDCFG2_SW_LED_CONTROL;
47120e3b2e9SJes Sorensen } else if (brightness == RTL8XXXU_HW_LED_CONTROL) {
47220e3b2e9SJes Sorensen ledcfg &= ~LEDCFG2_SW_LED_DISABLE;
47320e3b2e9SJes Sorensen ledcfg |= LEDCFG2_HW_LED_CONTROL | LEDCFG2_HW_LED_ENABLE;
47491dcbb71SJes Sorensen }
47520e3b2e9SJes Sorensen
47620e3b2e9SJes Sorensen rtl8xxxu_write8(priv, REG_LEDCFG2, ledcfg);
47720e3b2e9SJes Sorensen
47820e3b2e9SJes Sorensen return 0;
47920e3b2e9SJes Sorensen }
48020e3b2e9SJes Sorensen
481b59415c2SJes Sorensen struct rtl8xxxu_fileops rtl8723au_fops = {
48257b328bcSBitterblue Smith .identify_chip = rtl8723au_identify_chip,
4832ad2a813SBitterblue Smith .parse_efuse = rtl8723au_parse_efuse,
48420e3b2e9SJes Sorensen .load_firmware = rtl8723au_load_firmware,
48591dcbb71SJes Sorensen .power_on = rtl8723au_power_on,
48620e3b2e9SJes Sorensen .power_off = rtl8xxxu_power_off,
48720e3b2e9SJes Sorensen .read_efuse = rtl8xxxu_read_efuse,
48820e3b2e9SJes Sorensen .reset_8051 = rtl8xxxu_reset_8051,
48920e3b2e9SJes Sorensen .llt_init = rtl8xxxu_init_llt_table,
49020e3b2e9SJes Sorensen .init_phy_bb = rtl8xxxu_gen1_init_phy_bb,
49120e3b2e9SJes Sorensen .init_phy_rf = rtl8723au_init_phy_rf,
49220e3b2e9SJes Sorensen .phy_lc_calibrate = rtl8723a_phy_lc_calibrate,
49320e3b2e9SJes Sorensen .phy_iq_calibrate = rtl8xxxu_gen1_phy_iq_calibrate,
49420e3b2e9SJes Sorensen .config_channel = rtl8xxxu_gen1_config_channel,
49520e3b2e9SJes Sorensen .parse_rx_desc = rtl8xxxu_parse_rxdesc16,
496e366f45dSJes Sorensen .parse_phystats = rtl8723au_rx_parse_phystats,
497e366f45dSJes Sorensen .init_aggregation = rtl8xxxu_gen1_init_aggregation,
498e366f45dSJes Sorensen .enable_rf = rtl8xxxu_gen1_enable_rf,
499e366f45dSJes Sorensen .disable_rf = rtl8xxxu_gen1_disable_rf,
50020e3b2e9SJes Sorensen .usb_quirks = rtl8xxxu_gen1_usb_quirks,
501 .set_tx_power = rtl8xxxu_gen1_set_tx_power,
502 .update_rate_mask = rtl8xxxu_update_rate_mask,
503 .report_connect = rtl8xxxu_gen1_report_connect,
504 .report_rssi = rtl8xxxu_gen1_report_rssi,
505 .fill_txdesc = rtl8xxxu_fill_txdesc_v1,
506 .set_crystal_cap = rtl8723a_set_crystal_cap,
507 .cck_rssi = rtl8723a_cck_rssi,
508 .led_classdev_brightness_set = rtl8723au_led_brightness_set,
509 .writeN_block_size = 1024,
510 .rx_agg_buf_size = 16000,
511 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc32),
512 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc16),
513 .adda_1t_init = 0x0b1b25a0,
514 .adda_1t_path_on = 0x0bdb25a0,
515 .adda_2t_path_on_a = 0x04db25a4,
516 .adda_2t_path_on_b = 0x0b1b25a4,
517 .trxff_boundary = 0x27ff,
518 .pbp_rx = PBP_PAGE_SIZE_128,
519 .pbp_tx = PBP_PAGE_SIZE_128,
520 .mactable = rtl8xxxu_gen1_mac_init_table,
521 .total_page_num = TX_TOTAL_PAGE_NUM,
522 .page_num_hi = TX_PAGE_NUM_HI_PQ,
523 .page_num_lo = TX_PAGE_NUM_LO_PQ,
524 .page_num_norm = TX_PAGE_NUM_NORM_PQ,
525 };
526