xref: /openbmc/linux/drivers/net/wireless/mediatek/mt7601u/regs.h (revision c869f77d6abb5d5f9f2f1a661d5c53862a9cad34)
1*c869f77dSJakub Kicinski /*
2*c869f77dSJakub Kicinski  * Copyright (C) 2014 Felix Fietkau <nbd@openwrt.org>
3*c869f77dSJakub Kicinski  * Copyright (C) 2015 Jakub Kicinski <kubakici@wp.pl>
4*c869f77dSJakub Kicinski  *
5*c869f77dSJakub Kicinski  * This program is free software; you can redistribute it and/or modify
6*c869f77dSJakub Kicinski  * it under the terms of the GNU General Public License version 2
7*c869f77dSJakub Kicinski  * as published by the Free Software Foundation
8*c869f77dSJakub Kicinski  *
9*c869f77dSJakub Kicinski  * This program is distributed in the hope that it will be useful,
10*c869f77dSJakub Kicinski  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11*c869f77dSJakub Kicinski  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12*c869f77dSJakub Kicinski  * GNU General Public License for more details.
13*c869f77dSJakub Kicinski  */
14*c869f77dSJakub Kicinski 
15*c869f77dSJakub Kicinski #ifndef __MT76_REGS_H
16*c869f77dSJakub Kicinski #define __MT76_REGS_H
17*c869f77dSJakub Kicinski 
18*c869f77dSJakub Kicinski #include <linux/bitops.h>
19*c869f77dSJakub Kicinski 
20*c869f77dSJakub Kicinski #ifndef GENMASK
21*c869f77dSJakub Kicinski #define GENMASK(h, l)       (((U32_C(1) << ((h) - (l) + 1)) - 1) << (l))
22*c869f77dSJakub Kicinski #endif
23*c869f77dSJakub Kicinski 
24*c869f77dSJakub Kicinski #define MT_ASIC_VERSION			0x0000
25*c869f77dSJakub Kicinski 
26*c869f77dSJakub Kicinski #define MT76XX_REV_E3		0x22
27*c869f77dSJakub Kicinski #define MT76XX_REV_E4		0x33
28*c869f77dSJakub Kicinski 
29*c869f77dSJakub Kicinski #define MT_CMB_CTRL			0x0020
30*c869f77dSJakub Kicinski #define MT_CMB_CTRL_XTAL_RDY		BIT(22)
31*c869f77dSJakub Kicinski #define MT_CMB_CTRL_PLL_LD		BIT(23)
32*c869f77dSJakub Kicinski 
33*c869f77dSJakub Kicinski #define MT_EFUSE_CTRL			0x0024
34*c869f77dSJakub Kicinski #define MT_EFUSE_CTRL_AOUT		GENMASK(5, 0)
35*c869f77dSJakub Kicinski #define MT_EFUSE_CTRL_MODE		GENMASK(7, 6)
36*c869f77dSJakub Kicinski #define MT_EFUSE_CTRL_LDO_OFF_TIME	GENMASK(13, 8)
37*c869f77dSJakub Kicinski #define MT_EFUSE_CTRL_LDO_ON_TIME	GENMASK(15, 14)
38*c869f77dSJakub Kicinski #define MT_EFUSE_CTRL_AIN		GENMASK(25, 16)
39*c869f77dSJakub Kicinski #define MT_EFUSE_CTRL_KICK		BIT(30)
40*c869f77dSJakub Kicinski #define MT_EFUSE_CTRL_SEL		BIT(31)
41*c869f77dSJakub Kicinski 
42*c869f77dSJakub Kicinski #define MT_EFUSE_DATA_BASE		0x0028
43*c869f77dSJakub Kicinski #define MT_EFUSE_DATA(_n)		(MT_EFUSE_DATA_BASE + ((_n) << 2))
44*c869f77dSJakub Kicinski 
45*c869f77dSJakub Kicinski #define MT_COEXCFG0			0x0040
46*c869f77dSJakub Kicinski #define MT_COEXCFG0_COEX_EN		BIT(0)
47*c869f77dSJakub Kicinski 
48*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL		0x0080
49*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_WLAN_EN	BIT(0)
50*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_WLAN_CLK_EN	BIT(1)
51*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_WLAN_RESET_RF	BIT(2)
52*c869f77dSJakub Kicinski 
53*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_WLAN_RESET	BIT(3) /* MT76x0 */
54*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_CSR_F20M_CKEN	BIT(3) /* MT76x2 */
55*c869f77dSJakub Kicinski 
56*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_PCIE_CLK_REQ	BIT(4)
57*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_FRC_WL_ANT_SEL	BIT(5)
58*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_INV_ANT_SEL	BIT(6)
59*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_WAKE_HOST	BIT(7)
60*c869f77dSJakub Kicinski 
61*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_THERM_RST	BIT(8) /* MT76x2 */
62*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_THERM_CKEN	BIT(9) /* MT76x2 */
63*c869f77dSJakub Kicinski 
64*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_GPIO_IN	GENMASK(15, 8) /* MT76x0 */
65*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_GPIO_OUT	GENMASK(23, 16) /* MT76x0 */
66*c869f77dSJakub Kicinski #define MT_WLAN_FUN_CTRL_GPIO_OUT_EN	GENMASK(31, 24) /* MT76x0 */
67*c869f77dSJakub Kicinski 
68*c869f77dSJakub Kicinski #define MT_XO_CTRL0			0x0100
69*c869f77dSJakub Kicinski #define MT_XO_CTRL1			0x0104
70*c869f77dSJakub Kicinski #define MT_XO_CTRL2			0x0108
71*c869f77dSJakub Kicinski #define MT_XO_CTRL3			0x010c
72*c869f77dSJakub Kicinski #define MT_XO_CTRL4			0x0110
73*c869f77dSJakub Kicinski 
74*c869f77dSJakub Kicinski #define MT_XO_CTRL5			0x0114
75*c869f77dSJakub Kicinski #define MT_XO_CTRL5_C2_VAL		GENMASK(14, 8)
76*c869f77dSJakub Kicinski 
77*c869f77dSJakub Kicinski #define MT_XO_CTRL6			0x0118
78*c869f77dSJakub Kicinski #define MT_XO_CTRL6_C2_CTRL		GENMASK(14, 8)
79*c869f77dSJakub Kicinski 
80*c869f77dSJakub Kicinski #define MT_XO_CTRL7			0x011c
81*c869f77dSJakub Kicinski 
82*c869f77dSJakub Kicinski #define MT_WLAN_MTC_CTRL		0x10148
83*c869f77dSJakub Kicinski #define MT_WLAN_MTC_CTRL_MTCMOS_PWR_UP	BIT(0)
84*c869f77dSJakub Kicinski #define MT_WLAN_MTC_CTRL_PWR_ACK	BIT(12)
85*c869f77dSJakub Kicinski #define MT_WLAN_MTC_CTRL_PWR_ACK_S	BIT(13)
86*c869f77dSJakub Kicinski #define MT_WLAN_MTC_CTRL_BBP_MEM_PD	GENMASK(19, 16)
87*c869f77dSJakub Kicinski #define MT_WLAN_MTC_CTRL_PBF_MEM_PD	BIT(20)
88*c869f77dSJakub Kicinski #define MT_WLAN_MTC_CTRL_FCE_MEM_PD	BIT(21)
89*c869f77dSJakub Kicinski #define MT_WLAN_MTC_CTRL_TSO_MEM_PD	BIT(22)
90*c869f77dSJakub Kicinski #define MT_WLAN_MTC_CTRL_BBP_MEM_RB	BIT(24)
91*c869f77dSJakub Kicinski #define MT_WLAN_MTC_CTRL_PBF_MEM_RB	BIT(25)
92*c869f77dSJakub Kicinski #define MT_WLAN_MTC_CTRL_FCE_MEM_RB	BIT(26)
93*c869f77dSJakub Kicinski #define MT_WLAN_MTC_CTRL_TSO_MEM_RB	BIT(27)
94*c869f77dSJakub Kicinski #define MT_WLAN_MTC_CTRL_STATE_UP	BIT(28)
95*c869f77dSJakub Kicinski 
96*c869f77dSJakub Kicinski #define MT_INT_SOURCE_CSR		0x0200
97*c869f77dSJakub Kicinski #define MT_INT_MASK_CSR			0x0204
98*c869f77dSJakub Kicinski 
99*c869f77dSJakub Kicinski #define MT_INT_RX_DONE(_n)		BIT(_n)
100*c869f77dSJakub Kicinski #define MT_INT_RX_DONE_ALL		GENMASK(1, 0)
101*c869f77dSJakub Kicinski #define MT_INT_TX_DONE_ALL		GENMASK(13, 4)
102*c869f77dSJakub Kicinski #define MT_INT_TX_DONE(_n)		BIT(_n + 4)
103*c869f77dSJakub Kicinski #define MT_INT_RX_COHERENT		BIT(16)
104*c869f77dSJakub Kicinski #define MT_INT_TX_COHERENT		BIT(17)
105*c869f77dSJakub Kicinski #define MT_INT_ANY_COHERENT		BIT(18)
106*c869f77dSJakub Kicinski #define MT_INT_MCU_CMD			BIT(19)
107*c869f77dSJakub Kicinski #define MT_INT_TBTT			BIT(20)
108*c869f77dSJakub Kicinski #define MT_INT_PRE_TBTT			BIT(21)
109*c869f77dSJakub Kicinski #define MT_INT_TX_STAT			BIT(22)
110*c869f77dSJakub Kicinski #define MT_INT_AUTO_WAKEUP		BIT(23)
111*c869f77dSJakub Kicinski #define MT_INT_GPTIMER			BIT(24)
112*c869f77dSJakub Kicinski #define MT_INT_RXDELAYINT		BIT(26)
113*c869f77dSJakub Kicinski #define MT_INT_TXDELAYINT		BIT(27)
114*c869f77dSJakub Kicinski 
115*c869f77dSJakub Kicinski #define MT_WPDMA_GLO_CFG		0x0208
116*c869f77dSJakub Kicinski #define MT_WPDMA_GLO_CFG_TX_DMA_EN	BIT(0)
117*c869f77dSJakub Kicinski #define MT_WPDMA_GLO_CFG_TX_DMA_BUSY	BIT(1)
118*c869f77dSJakub Kicinski #define MT_WPDMA_GLO_CFG_RX_DMA_EN	BIT(2)
119*c869f77dSJakub Kicinski #define MT_WPDMA_GLO_CFG_RX_DMA_BUSY	BIT(3)
120*c869f77dSJakub Kicinski #define MT_WPDMA_GLO_CFG_DMA_BURST_SIZE	GENMASK(5, 4)
121*c869f77dSJakub Kicinski #define MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE	BIT(6)
122*c869f77dSJakub Kicinski #define MT_WPDMA_GLO_CFG_BIG_ENDIAN	BIT(7)
123*c869f77dSJakub Kicinski #define MT_WPDMA_GLO_CFG_HDR_SEG_LEN	GENMASK(15, 8)
124*c869f77dSJakub Kicinski #define MT_WPDMA_GLO_CFG_CLK_GATE_DIS	BIT(30)
125*c869f77dSJakub Kicinski #define MT_WPDMA_GLO_CFG_RX_2B_OFFSET	BIT(31)
126*c869f77dSJakub Kicinski 
127*c869f77dSJakub Kicinski #define MT_WPDMA_RST_IDX		0x020c
128*c869f77dSJakub Kicinski 
129*c869f77dSJakub Kicinski #define MT_WPDMA_DELAY_INT_CFG		0x0210
130*c869f77dSJakub Kicinski 
131*c869f77dSJakub Kicinski #define MT_WMM_AIFSN		0x0214
132*c869f77dSJakub Kicinski #define MT_WMM_AIFSN_MASK		GENMASK(3, 0)
133*c869f77dSJakub Kicinski #define MT_WMM_AIFSN_SHIFT(_n)		((_n) * 4)
134*c869f77dSJakub Kicinski 
135*c869f77dSJakub Kicinski #define MT_WMM_CWMIN		0x0218
136*c869f77dSJakub Kicinski #define MT_WMM_CWMIN_MASK		GENMASK(3, 0)
137*c869f77dSJakub Kicinski #define MT_WMM_CWMIN_SHIFT(_n)		((_n) * 4)
138*c869f77dSJakub Kicinski 
139*c869f77dSJakub Kicinski #define MT_WMM_CWMAX		0x021c
140*c869f77dSJakub Kicinski #define MT_WMM_CWMAX_MASK		GENMASK(3, 0)
141*c869f77dSJakub Kicinski #define MT_WMM_CWMAX_SHIFT(_n)		((_n) * 4)
142*c869f77dSJakub Kicinski 
143*c869f77dSJakub Kicinski #define MT_WMM_TXOP_BASE		0x0220
144*c869f77dSJakub Kicinski #define MT_WMM_TXOP(_n)			(MT_WMM_TXOP_BASE + (((_n) / 2) << 2))
145*c869f77dSJakub Kicinski #define MT_WMM_TXOP_SHIFT(_n)		((_n & 1) * 16)
146*c869f77dSJakub Kicinski #define MT_WMM_TXOP_MASK		GENMASK(15, 0)
147*c869f77dSJakub Kicinski 
148*c869f77dSJakub Kicinski #define MT_FCE_DMA_ADDR			0x0230
149*c869f77dSJakub Kicinski #define MT_FCE_DMA_LEN			0x0234
150*c869f77dSJakub Kicinski 
151*c869f77dSJakub Kicinski #define MT_USB_DMA_CFG			0x238
152*c869f77dSJakub Kicinski #define MT_USB_DMA_CFG_RX_BULK_AGG_TOUT	GENMASK(7, 0)
153*c869f77dSJakub Kicinski #define MT_USB_DMA_CFG_RX_BULK_AGG_LMT	GENMASK(15, 8)
154*c869f77dSJakub Kicinski #define MT_USB_DMA_CFG_PHY_CLR		BIT(16)
155*c869f77dSJakub Kicinski #define MT_USB_DMA_CFG_TX_CLR		BIT(19)
156*c869f77dSJakub Kicinski #define MT_USB_DMA_CFG_TXOP_HALT	BIT(20)
157*c869f77dSJakub Kicinski #define MT_USB_DMA_CFG_RX_BULK_AGG_EN	BIT(21)
158*c869f77dSJakub Kicinski #define MT_USB_DMA_CFG_RX_BULK_EN	BIT(22)
159*c869f77dSJakub Kicinski #define MT_USB_DMA_CFG_TX_BULK_EN	BIT(23)
160*c869f77dSJakub Kicinski #define MT_USB_DMA_CFG_UDMA_RX_WL_DROP	BIT(25)
161*c869f77dSJakub Kicinski #define MT_USB_DMA_CFG_EP_OUT_VALID	GENMASK(29, 27)
162*c869f77dSJakub Kicinski #define MT_USB_DMA_CFG_RX_BUSY		BIT(30)
163*c869f77dSJakub Kicinski #define MT_USB_DMA_CFG_TX_BUSY		BIT(31)
164*c869f77dSJakub Kicinski 
165*c869f77dSJakub Kicinski #define MT_TSO_CTRL			0x0250
166*c869f77dSJakub Kicinski #define MT_HEADER_TRANS_CTRL_REG	0x0260
167*c869f77dSJakub Kicinski 
168*c869f77dSJakub Kicinski #define MT_US_CYC_CFG			0x02a4
169*c869f77dSJakub Kicinski #define MT_US_CYC_CNT			GENMASK(7, 0)
170*c869f77dSJakub Kicinski 
171*c869f77dSJakub Kicinski #define MT_TX_RING_BASE			0x0300
172*c869f77dSJakub Kicinski #define MT_RX_RING_BASE			0x03c0
173*c869f77dSJakub Kicinski #define MT_RING_SIZE			0x10
174*c869f77dSJakub Kicinski 
175*c869f77dSJakub Kicinski #define MT_TX_HW_QUEUE_MCU		8
176*c869f77dSJakub Kicinski #define MT_TX_HW_QUEUE_MGMT		9
177*c869f77dSJakub Kicinski 
178*c869f77dSJakub Kicinski #define MT_PBF_SYS_CTRL			0x0400
179*c869f77dSJakub Kicinski #define MT_PBF_SYS_CTRL_MCU_RESET	BIT(0)
180*c869f77dSJakub Kicinski #define MT_PBF_SYS_CTRL_DMA_RESET	BIT(1)
181*c869f77dSJakub Kicinski #define MT_PBF_SYS_CTRL_MAC_RESET	BIT(2)
182*c869f77dSJakub Kicinski #define MT_PBF_SYS_CTRL_PBF_RESET	BIT(3)
183*c869f77dSJakub Kicinski #define MT_PBF_SYS_CTRL_ASY_RESET	BIT(4)
184*c869f77dSJakub Kicinski 
185*c869f77dSJakub Kicinski #define MT_PBF_CFG			0x0404
186*c869f77dSJakub Kicinski #define MT_PBF_CFG_TX0Q_EN		BIT(0)
187*c869f77dSJakub Kicinski #define MT_PBF_CFG_TX1Q_EN		BIT(1)
188*c869f77dSJakub Kicinski #define MT_PBF_CFG_TX2Q_EN		BIT(2)
189*c869f77dSJakub Kicinski #define MT_PBF_CFG_TX3Q_EN		BIT(3)
190*c869f77dSJakub Kicinski #define MT_PBF_CFG_RX0Q_EN		BIT(4)
191*c869f77dSJakub Kicinski #define MT_PBF_CFG_RX_DROP_EN		BIT(8)
192*c869f77dSJakub Kicinski 
193*c869f77dSJakub Kicinski #define MT_PBF_TX_MAX_PCNT		0x0408
194*c869f77dSJakub Kicinski #define MT_PBF_RX_MAX_PCNT		0x040c
195*c869f77dSJakub Kicinski 
196*c869f77dSJakub Kicinski #define MT_BCN_OFFSET_BASE		0x041c
197*c869f77dSJakub Kicinski #define MT_BCN_OFFSET(_n)		(MT_BCN_OFFSET_BASE + ((_n) << 2))
198*c869f77dSJakub Kicinski 
199*c869f77dSJakub Kicinski #define	MT_RF_CSR_CFG			0x0500
200*c869f77dSJakub Kicinski #define MT_RF_CSR_CFG_DATA		GENMASK(7, 0)
201*c869f77dSJakub Kicinski #define MT_RF_CSR_CFG_REG_ID		GENMASK(13, 8)
202*c869f77dSJakub Kicinski #define MT_RF_CSR_CFG_REG_BANK		GENMASK(17, 14)
203*c869f77dSJakub Kicinski #define MT_RF_CSR_CFG_WR		BIT(30)
204*c869f77dSJakub Kicinski #define MT_RF_CSR_CFG_KICK		BIT(31)
205*c869f77dSJakub Kicinski 
206*c869f77dSJakub Kicinski #define MT_RF_BYPASS_0			0x0504
207*c869f77dSJakub Kicinski #define MT_RF_BYPASS_1			0x0508
208*c869f77dSJakub Kicinski #define MT_RF_SETTING_0			0x050c
209*c869f77dSJakub Kicinski 
210*c869f77dSJakub Kicinski #define MT_RF_DATA_WRITE		0x0524
211*c869f77dSJakub Kicinski 
212*c869f77dSJakub Kicinski #define MT_RF_CTRL			0x0528
213*c869f77dSJakub Kicinski #define MT_RF_CTRL_ADDR			GENMASK(11, 0)
214*c869f77dSJakub Kicinski #define MT_RF_CTRL_WRITE		BIT(12)
215*c869f77dSJakub Kicinski #define MT_RF_CTRL_BUSY			BIT(13)
216*c869f77dSJakub Kicinski #define MT_RF_CTRL_IDX			BIT(16)
217*c869f77dSJakub Kicinski 
218*c869f77dSJakub Kicinski #define MT_RF_DATA_READ			0x052c
219*c869f77dSJakub Kicinski 
220*c869f77dSJakub Kicinski #define MT_FCE_PSE_CTRL			0x0800
221*c869f77dSJakub Kicinski #define MT_FCE_PARAMETERS		0x0804
222*c869f77dSJakub Kicinski #define MT_FCE_CSO			0x0808
223*c869f77dSJakub Kicinski 
224*c869f77dSJakub Kicinski #define MT_FCE_L2_STUFF			0x080c
225*c869f77dSJakub Kicinski #define MT_FCE_L2_STUFF_HT_L2_EN	BIT(0)
226*c869f77dSJakub Kicinski #define MT_FCE_L2_STUFF_QOS_L2_EN	BIT(1)
227*c869f77dSJakub Kicinski #define MT_FCE_L2_STUFF_RX_STUFF_EN	BIT(2)
228*c869f77dSJakub Kicinski #define MT_FCE_L2_STUFF_TX_STUFF_EN	BIT(3)
229*c869f77dSJakub Kicinski #define MT_FCE_L2_STUFF_WR_MPDU_LEN_EN	BIT(4)
230*c869f77dSJakub Kicinski #define MT_FCE_L2_STUFF_MVINV_BSWAP	BIT(5)
231*c869f77dSJakub Kicinski #define MT_FCE_L2_STUFF_TS_CMD_QSEL_EN	GENMASK(15, 8)
232*c869f77dSJakub Kicinski #define MT_FCE_L2_STUFF_TS_LEN_EN	GENMASK(23, 16)
233*c869f77dSJakub Kicinski #define MT_FCE_L2_STUFF_OTHER_PORT	GENMASK(25, 24)
234*c869f77dSJakub Kicinski 
235*c869f77dSJakub Kicinski #define MT_FCE_WLAN_FLOW_CONTROL1	0x0824
236*c869f77dSJakub Kicinski 
237*c869f77dSJakub Kicinski #define MT_TX_CPU_FROM_FCE_BASE_PTR	0x09a0
238*c869f77dSJakub Kicinski #define MT_TX_CPU_FROM_FCE_MAX_COUNT	0x09a4
239*c869f77dSJakub Kicinski #define MT_TX_CPU_FROM_FCE_CPU_DESC_IDX	0x09a8
240*c869f77dSJakub Kicinski 
241*c869f77dSJakub Kicinski #define MT_FCE_PDMA_GLOBAL_CONF		0x09c4
242*c869f77dSJakub Kicinski 
243*c869f77dSJakub Kicinski #define MT_PAUSE_ENABLE_CONTROL1	0x0a38
244*c869f77dSJakub Kicinski 
245*c869f77dSJakub Kicinski #define MT_FCE_SKIP_FS			0x0a6c
246*c869f77dSJakub Kicinski 
247*c869f77dSJakub Kicinski #define MT_MAC_CSR0			0x1000
248*c869f77dSJakub Kicinski 
249*c869f77dSJakub Kicinski #define MT_MAC_SYS_CTRL			0x1004
250*c869f77dSJakub Kicinski #define MT_MAC_SYS_CTRL_RESET_CSR	BIT(0)
251*c869f77dSJakub Kicinski #define MT_MAC_SYS_CTRL_RESET_BBP	BIT(1)
252*c869f77dSJakub Kicinski #define MT_MAC_SYS_CTRL_ENABLE_TX	BIT(2)
253*c869f77dSJakub Kicinski #define MT_MAC_SYS_CTRL_ENABLE_RX	BIT(3)
254*c869f77dSJakub Kicinski 
255*c869f77dSJakub Kicinski #define MT_MAC_ADDR_DW0			0x1008
256*c869f77dSJakub Kicinski #define MT_MAC_ADDR_DW1			0x100c
257*c869f77dSJakub Kicinski #define MT_MAC_ADDR_DW1_U2ME_MASK	GENMASK(23, 16)
258*c869f77dSJakub Kicinski 
259*c869f77dSJakub Kicinski #define MT_MAC_BSSID_DW0		0x1010
260*c869f77dSJakub Kicinski #define MT_MAC_BSSID_DW1		0x1014
261*c869f77dSJakub Kicinski #define MT_MAC_BSSID_DW1_ADDR		GENMASK(15, 0)
262*c869f77dSJakub Kicinski #define MT_MAC_BSSID_DW1_MBSS_MODE	GENMASK(17, 16)
263*c869f77dSJakub Kicinski #define MT_MAC_BSSID_DW1_MBEACON_N	GENMASK(20, 18)
264*c869f77dSJakub Kicinski #define MT_MAC_BSSID_DW1_MBSS_LOCAL_BIT	BIT(21)
265*c869f77dSJakub Kicinski #define MT_MAC_BSSID_DW1_MBSS_MODE_B2	BIT(22)
266*c869f77dSJakub Kicinski #define MT_MAC_BSSID_DW1_MBEACON_N_B3	BIT(23)
267*c869f77dSJakub Kicinski #define MT_MAC_BSSID_DW1_MBSS_IDX_BYTE	GENMASK(26, 24)
268*c869f77dSJakub Kicinski 
269*c869f77dSJakub Kicinski #define MT_MAX_LEN_CFG			0x1018
270*c869f77dSJakub Kicinski #define MT_MAX_LEN_CFG_AMPDU		GENMASK(13, 12)
271*c869f77dSJakub Kicinski 
272*c869f77dSJakub Kicinski #define MT_BBP_CSR_CFG			0x101c
273*c869f77dSJakub Kicinski #define MT_BBP_CSR_CFG_VAL		GENMASK(7, 0)
274*c869f77dSJakub Kicinski #define MT_BBP_CSR_CFG_REG_NUM		GENMASK(15, 8)
275*c869f77dSJakub Kicinski #define MT_BBP_CSR_CFG_READ		BIT(16)
276*c869f77dSJakub Kicinski #define MT_BBP_CSR_CFG_BUSY		BIT(17)
277*c869f77dSJakub Kicinski #define MT_BBP_CSR_CFG_PAR_DUR		BIT(18)
278*c869f77dSJakub Kicinski #define MT_BBP_CSR_CFG_RW_MODE		BIT(19)
279*c869f77dSJakub Kicinski 
280*c869f77dSJakub Kicinski #define MT_AMPDU_MAX_LEN_20M1S		0x1030
281*c869f77dSJakub Kicinski #define MT_AMPDU_MAX_LEN_20M2S		0x1034
282*c869f77dSJakub Kicinski #define MT_AMPDU_MAX_LEN_40M1S		0x1038
283*c869f77dSJakub Kicinski #define MT_AMPDU_MAX_LEN_40M2S		0x103c
284*c869f77dSJakub Kicinski #define MT_AMPDU_MAX_LEN		0x1040
285*c869f77dSJakub Kicinski 
286*c869f77dSJakub Kicinski #define MT_WCID_DROP_BASE		0x106c
287*c869f77dSJakub Kicinski #define MT_WCID_DROP(_n)		(MT_WCID_DROP_BASE + ((_n) >> 5) * 4)
288*c869f77dSJakub Kicinski #define MT_WCID_DROP_MASK(_n)		BIT((_n) % 32)
289*c869f77dSJakub Kicinski 
290*c869f77dSJakub Kicinski #define MT_BCN_BYPASS_MASK		0x108c
291*c869f77dSJakub Kicinski 
292*c869f77dSJakub Kicinski #define MT_MAC_APC_BSSID_BASE		0x1090
293*c869f77dSJakub Kicinski #define MT_MAC_APC_BSSID_L(_n)		(MT_MAC_APC_BSSID_BASE + ((_n) * 8))
294*c869f77dSJakub Kicinski #define MT_MAC_APC_BSSID_H(_n)		(MT_MAC_APC_BSSID_BASE + ((_n) * 8 + 4))
295*c869f77dSJakub Kicinski #define MT_MAC_APC_BSSID_H_ADDR		GENMASK(15, 0)
296*c869f77dSJakub Kicinski #define MT_MAC_APC_BSSID0_H_EN		BIT(16)
297*c869f77dSJakub Kicinski 
298*c869f77dSJakub Kicinski #define MT_XIFS_TIME_CFG		0x1100
299*c869f77dSJakub Kicinski #define MT_XIFS_TIME_CFG_CCK_SIFS	GENMASK(7, 0)
300*c869f77dSJakub Kicinski #define MT_XIFS_TIME_CFG_OFDM_SIFS	GENMASK(15, 8)
301*c869f77dSJakub Kicinski #define MT_XIFS_TIME_CFG_OFDM_XIFS	GENMASK(19, 16)
302*c869f77dSJakub Kicinski #define MT_XIFS_TIME_CFG_EIFS		GENMASK(28, 20)
303*c869f77dSJakub Kicinski #define MT_XIFS_TIME_CFG_BB_RXEND_EN	BIT(29)
304*c869f77dSJakub Kicinski 
305*c869f77dSJakub Kicinski #define MT_BKOFF_SLOT_CFG		0x1104
306*c869f77dSJakub Kicinski #define MT_BKOFF_SLOT_CFG_SLOTTIME	GENMASK(7, 0)
307*c869f77dSJakub Kicinski #define MT_BKOFF_SLOT_CFG_CC_DELAY	GENMASK(11, 8)
308*c869f77dSJakub Kicinski 
309*c869f77dSJakub Kicinski #define MT_BEACON_TIME_CFG		0x1114
310*c869f77dSJakub Kicinski #define MT_BEACON_TIME_CFG_INTVAL	GENMASK(15, 0)
311*c869f77dSJakub Kicinski #define MT_BEACON_TIME_CFG_TIMER_EN	BIT(16)
312*c869f77dSJakub Kicinski #define MT_BEACON_TIME_CFG_SYNC_MODE	GENMASK(18, 17)
313*c869f77dSJakub Kicinski #define MT_BEACON_TIME_CFG_TBTT_EN	BIT(19)
314*c869f77dSJakub Kicinski #define MT_BEACON_TIME_CFG_BEACON_TX	BIT(20)
315*c869f77dSJakub Kicinski #define MT_BEACON_TIME_CFG_TSF_COMP	GENMASK(31, 24)
316*c869f77dSJakub Kicinski 
317*c869f77dSJakub Kicinski #define MT_TBTT_SYNC_CFG		0x1118
318*c869f77dSJakub Kicinski #define MT_TBTT_TIMER_CFG		0x1124
319*c869f77dSJakub Kicinski 
320*c869f77dSJakub Kicinski #define MT_INT_TIMER_CFG		0x1128
321*c869f77dSJakub Kicinski #define MT_INT_TIMER_CFG_PRE_TBTT	GENMASK(15, 0)
322*c869f77dSJakub Kicinski #define MT_INT_TIMER_CFG_GP_TIMER	GENMASK(31, 16)
323*c869f77dSJakub Kicinski 
324*c869f77dSJakub Kicinski #define MT_INT_TIMER_EN			0x112c
325*c869f77dSJakub Kicinski #define MT_INT_TIMER_EN_PRE_TBTT_EN	BIT(0)
326*c869f77dSJakub Kicinski #define MT_INT_TIMER_EN_GP_TIMER_EN	BIT(1)
327*c869f77dSJakub Kicinski 
328*c869f77dSJakub Kicinski #define MT_MAC_STATUS			0x1200
329*c869f77dSJakub Kicinski #define MT_MAC_STATUS_TX		BIT(0)
330*c869f77dSJakub Kicinski #define MT_MAC_STATUS_RX		BIT(1)
331*c869f77dSJakub Kicinski 
332*c869f77dSJakub Kicinski #define MT_PWR_PIN_CFG			0x1204
333*c869f77dSJakub Kicinski #define MT_AUX_CLK_CFG			0x120c
334*c869f77dSJakub Kicinski 
335*c869f77dSJakub Kicinski #define MT_BB_PA_MODE_CFG0		0x1214
336*c869f77dSJakub Kicinski #define MT_BB_PA_MODE_CFG1		0x1218
337*c869f77dSJakub Kicinski #define MT_RF_PA_MODE_CFG0		0x121c
338*c869f77dSJakub Kicinski #define MT_RF_PA_MODE_CFG1		0x1220
339*c869f77dSJakub Kicinski 
340*c869f77dSJakub Kicinski #define MT_RF_PA_MODE_ADJ0		0x1228
341*c869f77dSJakub Kicinski #define MT_RF_PA_MODE_ADJ1		0x122c
342*c869f77dSJakub Kicinski 
343*c869f77dSJakub Kicinski #define MT_DACCLK_EN_DLY_CFG		0x1264
344*c869f77dSJakub Kicinski 
345*c869f77dSJakub Kicinski #define MT_EDCA_CFG_BASE		0x1300
346*c869f77dSJakub Kicinski #define MT_EDCA_CFG_AC(_n)		(MT_EDCA_CFG_BASE + ((_n) << 2))
347*c869f77dSJakub Kicinski #define MT_EDCA_CFG_TXOP		GENMASK(7, 0)
348*c869f77dSJakub Kicinski #define MT_EDCA_CFG_AIFSN		GENMASK(11, 8)
349*c869f77dSJakub Kicinski #define MT_EDCA_CFG_CWMIN		GENMASK(15, 12)
350*c869f77dSJakub Kicinski #define MT_EDCA_CFG_CWMAX		GENMASK(19, 16)
351*c869f77dSJakub Kicinski 
352*c869f77dSJakub Kicinski #define MT_TX_PWR_CFG_0			0x1314
353*c869f77dSJakub Kicinski #define MT_TX_PWR_CFG_1			0x1318
354*c869f77dSJakub Kicinski #define MT_TX_PWR_CFG_2			0x131c
355*c869f77dSJakub Kicinski #define MT_TX_PWR_CFG_3			0x1320
356*c869f77dSJakub Kicinski #define MT_TX_PWR_CFG_4			0x1324
357*c869f77dSJakub Kicinski 
358*c869f77dSJakub Kicinski #define MT_TX_BAND_CFG			0x132c
359*c869f77dSJakub Kicinski #define MT_TX_BAND_CFG_UPPER_40M	BIT(0)
360*c869f77dSJakub Kicinski #define MT_TX_BAND_CFG_5G		BIT(1)
361*c869f77dSJakub Kicinski #define MT_TX_BAND_CFG_2G		BIT(2)
362*c869f77dSJakub Kicinski 
363*c869f77dSJakub Kicinski #define MT_HT_FBK_TO_LEGACY		0x1384
364*c869f77dSJakub Kicinski #define MT_TX_MPDU_ADJ_INT		0x1388
365*c869f77dSJakub Kicinski 
366*c869f77dSJakub Kicinski #define MT_TX_PWR_CFG_7			0x13d4
367*c869f77dSJakub Kicinski #define MT_TX_PWR_CFG_8			0x13d8
368*c869f77dSJakub Kicinski #define MT_TX_PWR_CFG_9			0x13dc
369*c869f77dSJakub Kicinski 
370*c869f77dSJakub Kicinski #define MT_TX_SW_CFG0			0x1330
371*c869f77dSJakub Kicinski #define MT_TX_SW_CFG1			0x1334
372*c869f77dSJakub Kicinski #define MT_TX_SW_CFG2			0x1338
373*c869f77dSJakub Kicinski 
374*c869f77dSJakub Kicinski #define MT_TXOP_CTRL_CFG		0x1340
375*c869f77dSJakub Kicinski #define MT_TXOP_TRUN_EN			GENMASK(5, 0)
376*c869f77dSJakub Kicinski #define MT_TXOP_EXT_CCA_DLY		GENMASK(15, 8)
377*c869f77dSJakub Kicinski #define MT_TXOP_CTRL
378*c869f77dSJakub Kicinski 
379*c869f77dSJakub Kicinski #define MT_TX_RTS_CFG			0x1344
380*c869f77dSJakub Kicinski #define MT_TX_RTS_CFG_RETRY_LIMIT	GENMASK(7, 0)
381*c869f77dSJakub Kicinski #define MT_TX_RTS_CFG_THRESH		GENMASK(23, 8)
382*c869f77dSJakub Kicinski #define MT_TX_RTS_FALLBACK		BIT(24)
383*c869f77dSJakub Kicinski 
384*c869f77dSJakub Kicinski #define MT_TX_TIMEOUT_CFG		0x1348
385*c869f77dSJakub Kicinski #define MT_TX_RETRY_CFG			0x134c
386*c869f77dSJakub Kicinski #define MT_TX_LINK_CFG			0x1350
387*c869f77dSJakub Kicinski #define MT_HT_FBK_CFG0			0x1354
388*c869f77dSJakub Kicinski #define MT_HT_FBK_CFG1			0x1358
389*c869f77dSJakub Kicinski #define MT_LG_FBK_CFG0			0x135c
390*c869f77dSJakub Kicinski #define MT_LG_FBK_CFG1			0x1360
391*c869f77dSJakub Kicinski 
392*c869f77dSJakub Kicinski #define MT_CCK_PROT_CFG			0x1364
393*c869f77dSJakub Kicinski #define MT_OFDM_PROT_CFG		0x1368
394*c869f77dSJakub Kicinski #define MT_MM20_PROT_CFG		0x136c
395*c869f77dSJakub Kicinski #define MT_MM40_PROT_CFG		0x1370
396*c869f77dSJakub Kicinski #define MT_GF20_PROT_CFG		0x1374
397*c869f77dSJakub Kicinski #define MT_GF40_PROT_CFG		0x1378
398*c869f77dSJakub Kicinski 
399*c869f77dSJakub Kicinski #define MT_PROT_RATE			GENMASK(15, 0)
400*c869f77dSJakub Kicinski #define MT_PROT_CTRL_RTS_CTS		BIT(16)
401*c869f77dSJakub Kicinski #define MT_PROT_CTRL_CTS2SELF		BIT(17)
402*c869f77dSJakub Kicinski #define MT_PROT_NAV_SHORT		BIT(18)
403*c869f77dSJakub Kicinski #define MT_PROT_NAV_LONG		BIT(19)
404*c869f77dSJakub Kicinski #define MT_PROT_TXOP_ALLOW_CCK		BIT(20)
405*c869f77dSJakub Kicinski #define MT_PROT_TXOP_ALLOW_OFDM		BIT(21)
406*c869f77dSJakub Kicinski #define MT_PROT_TXOP_ALLOW_MM20		BIT(22)
407*c869f77dSJakub Kicinski #define MT_PROT_TXOP_ALLOW_MM40		BIT(23)
408*c869f77dSJakub Kicinski #define MT_PROT_TXOP_ALLOW_GF20		BIT(24)
409*c869f77dSJakub Kicinski #define MT_PROT_TXOP_ALLOW_GF40		BIT(25)
410*c869f77dSJakub Kicinski #define MT_PROT_RTS_THR_EN		BIT(26)
411*c869f77dSJakub Kicinski #define MT_PROT_RATE_CCK_11		0x0003
412*c869f77dSJakub Kicinski #define MT_PROT_RATE_OFDM_6		0x4000
413*c869f77dSJakub Kicinski #define MT_PROT_RATE_OFDM_24		0x4004
414*c869f77dSJakub Kicinski #define MT_PROT_RATE_DUP_OFDM_24	0x4084
415*c869f77dSJakub Kicinski #define MT_PROT_TXOP_ALLOW_ALL		GENMASK(25, 20)
416*c869f77dSJakub Kicinski #define MT_PROT_TXOP_ALLOW_BW20		(MT_PROT_TXOP_ALLOW_ALL &	\
417*c869f77dSJakub Kicinski 					 ~MT_PROT_TXOP_ALLOW_MM40 &	\
418*c869f77dSJakub Kicinski 					 ~MT_PROT_TXOP_ALLOW_GF40)
419*c869f77dSJakub Kicinski 
420*c869f77dSJakub Kicinski #define MT_EXP_ACK_TIME			0x1380
421*c869f77dSJakub Kicinski 
422*c869f77dSJakub Kicinski #define MT_TX_PWR_CFG_0_EXT		0x1390
423*c869f77dSJakub Kicinski #define MT_TX_PWR_CFG_1_EXT		0x1394
424*c869f77dSJakub Kicinski 
425*c869f77dSJakub Kicinski #define MT_TX_FBK_LIMIT			0x1398
426*c869f77dSJakub Kicinski #define MT_TX_FBK_LIMIT_MPDU_FBK	GENMASK(7, 0)
427*c869f77dSJakub Kicinski #define MT_TX_FBK_LIMIT_AMPDU_FBK	GENMASK(15, 8)
428*c869f77dSJakub Kicinski #define MT_TX_FBK_LIMIT_MPDU_UP_CLEAR	BIT(16)
429*c869f77dSJakub Kicinski #define MT_TX_FBK_LIMIT_AMPDU_UP_CLEAR	BIT(17)
430*c869f77dSJakub Kicinski #define MT_TX_FBK_LIMIT_RATE_LUT	BIT(18)
431*c869f77dSJakub Kicinski 
432*c869f77dSJakub Kicinski #define MT_TX0_RF_GAIN_CORR		0x13a0
433*c869f77dSJakub Kicinski #define MT_TX1_RF_GAIN_CORR		0x13a4
434*c869f77dSJakub Kicinski #define MT_TX0_RF_GAIN_ATTEN		0x13a8
435*c869f77dSJakub Kicinski 
436*c869f77dSJakub Kicinski #define MT_TX_ALC_CFG_0			0x13b0
437*c869f77dSJakub Kicinski #define MT_TX_ALC_CFG_0_CH_INIT_0	GENMASK(5, 0)
438*c869f77dSJakub Kicinski #define MT_TX_ALC_CFG_0_CH_INIT_1	GENMASK(13, 8)
439*c869f77dSJakub Kicinski #define MT_TX_ALC_CFG_0_LIMIT_0		GENMASK(21, 16)
440*c869f77dSJakub Kicinski #define MT_TX_ALC_CFG_0_LIMIT_1		GENMASK(29, 24)
441*c869f77dSJakub Kicinski 
442*c869f77dSJakub Kicinski #define MT_TX_ALC_CFG_1			0x13b4
443*c869f77dSJakub Kicinski #define MT_TX_ALC_CFG_1_TEMP_COMP	GENMASK(5, 0)
444*c869f77dSJakub Kicinski 
445*c869f77dSJakub Kicinski #define MT_TX_ALC_CFG_2			0x13a8
446*c869f77dSJakub Kicinski #define MT_TX_ALC_CFG_2_TEMP_COMP	GENMASK(5, 0)
447*c869f77dSJakub Kicinski 
448*c869f77dSJakub Kicinski #define MT_TX0_BB_GAIN_ATTEN		0x13c0
449*c869f77dSJakub Kicinski 
450*c869f77dSJakub Kicinski #define MT_TX_ALC_VGA3			0x13c8
451*c869f77dSJakub Kicinski 
452*c869f77dSJakub Kicinski #define MT_TX_PROT_CFG6			0x13e0
453*c869f77dSJakub Kicinski #define MT_TX_PROT_CFG7			0x13e4
454*c869f77dSJakub Kicinski #define MT_TX_PROT_CFG8			0x13e8
455*c869f77dSJakub Kicinski 
456*c869f77dSJakub Kicinski #define MT_PIFS_TX_CFG			0x13ec
457*c869f77dSJakub Kicinski 
458*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG			0x1400
459*c869f77dSJakub Kicinski 
460*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_CRC_ERR		BIT(0)
461*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_PHY_ERR		BIT(1)
462*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_PROMISC		BIT(2)
463*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_OTHER_BSS	BIT(3)
464*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_VER_ERR		BIT(4)
465*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_MCAST		BIT(5)
466*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_BCAST		BIT(6)
467*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_DUP		BIT(7)
468*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_CFACK		BIT(8)
469*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_CFEND		BIT(9)
470*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_ACK		BIT(10)
471*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_CTS		BIT(11)
472*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_RTS		BIT(12)
473*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_PSPOLL		BIT(13)
474*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_BA		BIT(14)
475*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_BAR		BIT(15)
476*c869f77dSJakub Kicinski #define MT_RX_FILTR_CFG_CTRL_RSV	BIT(16)
477*c869f77dSJakub Kicinski 
478*c869f77dSJakub Kicinski #define MT_AUTO_RSP_CFG			0x1404
479*c869f77dSJakub Kicinski 
480*c869f77dSJakub Kicinski #define MT_AUTO_RSP_PREAMB_SHORT	BIT(4)
481*c869f77dSJakub Kicinski 
482*c869f77dSJakub Kicinski #define MT_LEGACY_BASIC_RATE		0x1408
483*c869f77dSJakub Kicinski #define MT_HT_BASIC_RATE		0x140c
484*c869f77dSJakub Kicinski 
485*c869f77dSJakub Kicinski #define MT_RX_PARSER_CFG		0x1418
486*c869f77dSJakub Kicinski #define MT_RX_PARSER_RX_SET_NAV_ALL	BIT(0)
487*c869f77dSJakub Kicinski 
488*c869f77dSJakub Kicinski #define MT_EXT_CCA_CFG			0x141c
489*c869f77dSJakub Kicinski #define MT_EXT_CCA_CFG_CCA0		GENMASK(1, 0)
490*c869f77dSJakub Kicinski #define MT_EXT_CCA_CFG_CCA1		GENMASK(3, 2)
491*c869f77dSJakub Kicinski #define MT_EXT_CCA_CFG_CCA2		GENMASK(5, 4)
492*c869f77dSJakub Kicinski #define MT_EXT_CCA_CFG_CCA3		GENMASK(7, 6)
493*c869f77dSJakub Kicinski #define MT_EXT_CCA_CFG_CCA_MASK		GENMASK(11, 8)
494*c869f77dSJakub Kicinski #define MT_EXT_CCA_CFG_ED_CCA_MASK	GENMASK(15, 12)
495*c869f77dSJakub Kicinski 
496*c869f77dSJakub Kicinski #define MT_TX_SW_CFG3			0x1478
497*c869f77dSJakub Kicinski 
498*c869f77dSJakub Kicinski #define MT_PN_PAD_MODE			0x150c
499*c869f77dSJakub Kicinski 
500*c869f77dSJakub Kicinski #define MT_TXOP_HLDR_ET			0x1608
501*c869f77dSJakub Kicinski 
502*c869f77dSJakub Kicinski #define MT_PROT_AUTO_TX_CFG		0x1648
503*c869f77dSJakub Kicinski 
504*c869f77dSJakub Kicinski #define MT_RX_STA_CNT0			0x1700
505*c869f77dSJakub Kicinski #define MT_RX_STA_CNT1			0x1704
506*c869f77dSJakub Kicinski #define MT_RX_STA_CNT2			0x1708
507*c869f77dSJakub Kicinski #define MT_TX_STA_CNT0			0x170c
508*c869f77dSJakub Kicinski #define MT_TX_STA_CNT1			0x1710
509*c869f77dSJakub Kicinski #define MT_TX_STA_CNT2			0x1714
510*c869f77dSJakub Kicinski 
511*c869f77dSJakub Kicinski /* Vendor driver defines content of the second word of STAT_FIFO as follows:
512*c869f77dSJakub Kicinski  *	MT_TX_STAT_FIFO_RATE		GENMASK(26, 16)
513*c869f77dSJakub Kicinski  *	MT_TX_STAT_FIFO_ETXBF		BIT(27)
514*c869f77dSJakub Kicinski  *	MT_TX_STAT_FIFO_SND		BIT(28)
515*c869f77dSJakub Kicinski  *	MT_TX_STAT_FIFO_ITXBF		BIT(29)
516*c869f77dSJakub Kicinski  * However, tests show that b16-31 have the same layout as TXWI rate_ctl
517*c869f77dSJakub Kicinski  * with rate set to rate at which frame was acked.
518*c869f77dSJakub Kicinski  */
519*c869f77dSJakub Kicinski #define MT_TX_STAT_FIFO			0x1718
520*c869f77dSJakub Kicinski #define MT_TX_STAT_FIFO_VALID		BIT(0)
521*c869f77dSJakub Kicinski #define MT_TX_STAT_FIFO_PID_TYPE	GENMASK(4, 1)
522*c869f77dSJakub Kicinski #define MT_TX_STAT_FIFO_SUCCESS		BIT(5)
523*c869f77dSJakub Kicinski #define MT_TX_STAT_FIFO_AGGR		BIT(6)
524*c869f77dSJakub Kicinski #define MT_TX_STAT_FIFO_ACKREQ		BIT(7)
525*c869f77dSJakub Kicinski #define MT_TX_STAT_FIFO_WCID		GENMASK(15, 8)
526*c869f77dSJakub Kicinski #define MT_TX_STAT_FIFO_RATE		GENMASK(31, 16)
527*c869f77dSJakub Kicinski 
528*c869f77dSJakub Kicinski #define MT_TX_AGG_STAT			0x171c
529*c869f77dSJakub Kicinski 
530*c869f77dSJakub Kicinski #define MT_TX_AGG_CNT_BASE0		0x1720
531*c869f77dSJakub Kicinski 
532*c869f77dSJakub Kicinski #define MT_MPDU_DENSITY_CNT		0x1740
533*c869f77dSJakub Kicinski 
534*c869f77dSJakub Kicinski #define MT_TX_AGG_CNT_BASE1		0x174c
535*c869f77dSJakub Kicinski 
536*c869f77dSJakub Kicinski #define MT_TX_AGG_CNT(_id)		((_id) < 8 ?			\
537*c869f77dSJakub Kicinski 					 MT_TX_AGG_CNT_BASE0 + ((_id) << 2) : \
538*c869f77dSJakub Kicinski 					 MT_TX_AGG_CNT_BASE1 + ((_id - 8) << 2))
539*c869f77dSJakub Kicinski 
540*c869f77dSJakub Kicinski #define MT_TX_STAT_FIFO_EXT		0x1798
541*c869f77dSJakub Kicinski #define MT_TX_STAT_FIFO_EXT_RETRY	GENMASK(7, 0)
542*c869f77dSJakub Kicinski 
543*c869f77dSJakub Kicinski #define MT_BBP_CORE_BASE		0x2000
544*c869f77dSJakub Kicinski #define MT_BBP_IBI_BASE			0x2100
545*c869f77dSJakub Kicinski #define MT_BBP_AGC_BASE			0x2300
546*c869f77dSJakub Kicinski #define MT_BBP_TXC_BASE			0x2400
547*c869f77dSJakub Kicinski #define MT_BBP_RXC_BASE			0x2500
548*c869f77dSJakub Kicinski #define MT_BBP_TXO_BASE			0x2600
549*c869f77dSJakub Kicinski #define MT_BBP_TXBE_BASE		0x2700
550*c869f77dSJakub Kicinski #define MT_BBP_RXFE_BASE		0x2800
551*c869f77dSJakub Kicinski #define MT_BBP_RXO_BASE			0x2900
552*c869f77dSJakub Kicinski #define MT_BBP_DFS_BASE			0x2a00
553*c869f77dSJakub Kicinski #define MT_BBP_TR_BASE			0x2b00
554*c869f77dSJakub Kicinski #define MT_BBP_CAL_BASE			0x2c00
555*c869f77dSJakub Kicinski #define MT_BBP_DSC_BASE			0x2e00
556*c869f77dSJakub Kicinski #define MT_BBP_PFMU_BASE		0x2f00
557*c869f77dSJakub Kicinski 
558*c869f77dSJakub Kicinski #define MT_BBP(_type, _n)		(MT_BBP_##_type##_BASE + ((_n) << 2))
559*c869f77dSJakub Kicinski 
560*c869f77dSJakub Kicinski #define MT_BBP_CORE_R1_BW		GENMASK(4, 3)
561*c869f77dSJakub Kicinski 
562*c869f77dSJakub Kicinski #define MT_BBP_AGC_R0_CTRL_CHAN		GENMASK(9, 8)
563*c869f77dSJakub Kicinski #define MT_BBP_AGC_R0_BW		GENMASK(14, 12)
564*c869f77dSJakub Kicinski 
565*c869f77dSJakub Kicinski /* AGC, R4/R5 */
566*c869f77dSJakub Kicinski #define MT_BBP_AGC_LNA_GAIN		GENMASK(21, 16)
567*c869f77dSJakub Kicinski 
568*c869f77dSJakub Kicinski /* AGC, R8/R9 */
569*c869f77dSJakub Kicinski #define MT_BBP_AGC_GAIN			GENMASK(14, 8)
570*c869f77dSJakub Kicinski 
571*c869f77dSJakub Kicinski #define MT_BBP_AGC20_RSSI0		GENMASK(7, 0)
572*c869f77dSJakub Kicinski #define MT_BBP_AGC20_RSSI1		GENMASK(15, 8)
573*c869f77dSJakub Kicinski 
574*c869f77dSJakub Kicinski #define MT_BBP_TXBE_R0_CTRL_CHAN	GENMASK(1, 0)
575*c869f77dSJakub Kicinski 
576*c869f77dSJakub Kicinski #define MT_WCID_ADDR_BASE		0x1800
577*c869f77dSJakub Kicinski #define MT_WCID_ADDR(_n)		(MT_WCID_ADDR_BASE + (_n) * 8)
578*c869f77dSJakub Kicinski 
579*c869f77dSJakub Kicinski #define MT_SRAM_BASE			0x4000
580*c869f77dSJakub Kicinski 
581*c869f77dSJakub Kicinski #define MT_WCID_KEY_BASE		0x8000
582*c869f77dSJakub Kicinski #define MT_WCID_KEY(_n)			(MT_WCID_KEY_BASE + (_n) * 32)
583*c869f77dSJakub Kicinski 
584*c869f77dSJakub Kicinski #define MT_WCID_IV_BASE			0xa000
585*c869f77dSJakub Kicinski #define MT_WCID_IV(_n)			(MT_WCID_IV_BASE + (_n) * 8)
586*c869f77dSJakub Kicinski 
587*c869f77dSJakub Kicinski #define MT_WCID_ATTR_BASE		0xa800
588*c869f77dSJakub Kicinski #define MT_WCID_ATTR(_n)		(MT_WCID_ATTR_BASE + (_n) * 4)
589*c869f77dSJakub Kicinski 
590*c869f77dSJakub Kicinski #define MT_WCID_ATTR_PAIRWISE		BIT(0)
591*c869f77dSJakub Kicinski #define MT_WCID_ATTR_PKEY_MODE		GENMASK(3, 1)
592*c869f77dSJakub Kicinski #define MT_WCID_ATTR_BSS_IDX		GENMASK(6, 4)
593*c869f77dSJakub Kicinski #define MT_WCID_ATTR_RXWI_UDF		GENMASK(9, 7)
594*c869f77dSJakub Kicinski #define MT_WCID_ATTR_PKEY_MODE_EXT	BIT(10)
595*c869f77dSJakub Kicinski #define MT_WCID_ATTR_BSS_IDX_EXT	BIT(11)
596*c869f77dSJakub Kicinski #define MT_WCID_ATTR_WAPI_MCBC		BIT(15)
597*c869f77dSJakub Kicinski #define MT_WCID_ATTR_WAPI_KEYID		GENMASK(31, 24)
598*c869f77dSJakub Kicinski 
599*c869f77dSJakub Kicinski #define MT_SKEY_BASE_0			0xac00
600*c869f77dSJakub Kicinski #define MT_SKEY_BASE_1			0xb400
601*c869f77dSJakub Kicinski #define MT_SKEY_0(_bss, _idx)		\
602*c869f77dSJakub Kicinski 	(MT_SKEY_BASE_0 + (4 * (_bss) + _idx) * 32)
603*c869f77dSJakub Kicinski #define MT_SKEY_1(_bss, _idx)		\
604*c869f77dSJakub Kicinski 	(MT_SKEY_BASE_1 + (4 * ((_bss) & 7) + _idx) * 32)
605*c869f77dSJakub Kicinski #define MT_SKEY(_bss, _idx)		\
606*c869f77dSJakub Kicinski 	((_bss & 8) ? MT_SKEY_1(_bss, _idx) : MT_SKEY_0(_bss, _idx))
607*c869f77dSJakub Kicinski 
608*c869f77dSJakub Kicinski #define MT_SKEY_MODE_BASE_0		0xb000
609*c869f77dSJakub Kicinski #define MT_SKEY_MODE_BASE_1		0xb3f0
610*c869f77dSJakub Kicinski #define MT_SKEY_MODE_0(_bss)		\
611*c869f77dSJakub Kicinski 	(MT_SKEY_MODE_BASE_0 + ((_bss / 2) << 2))
612*c869f77dSJakub Kicinski #define MT_SKEY_MODE_1(_bss)		\
613*c869f77dSJakub Kicinski 	(MT_SKEY_MODE_BASE_1 + ((((_bss) & 7) / 2) << 2))
614*c869f77dSJakub Kicinski #define MT_SKEY_MODE(_bss)		\
615*c869f77dSJakub Kicinski 	((_bss & 8) ? MT_SKEY_MODE_1(_bss) : MT_SKEY_MODE_0(_bss))
616*c869f77dSJakub Kicinski #define MT_SKEY_MODE_MASK		GENMASK(3, 0)
617*c869f77dSJakub Kicinski #define MT_SKEY_MODE_SHIFT(_bss, _idx)	(4 * ((_idx) + 4 * (_bss & 1)))
618*c869f77dSJakub Kicinski 
619*c869f77dSJakub Kicinski #define MT_BEACON_BASE			0xc000
620*c869f77dSJakub Kicinski 
621*c869f77dSJakub Kicinski #define MT_TEMP_SENSOR			0x1d000
622*c869f77dSJakub Kicinski #define MT_TEMP_SENSOR_VAL		GENMASK(6, 0)
623*c869f77dSJakub Kicinski 
624*c869f77dSJakub Kicinski enum mt76_cipher_type {
625*c869f77dSJakub Kicinski 	MT_CIPHER_NONE,
626*c869f77dSJakub Kicinski 	MT_CIPHER_WEP40,
627*c869f77dSJakub Kicinski 	MT_CIPHER_WEP104,
628*c869f77dSJakub Kicinski 	MT_CIPHER_TKIP,
629*c869f77dSJakub Kicinski 	MT_CIPHER_AES_CCMP,
630*c869f77dSJakub Kicinski 	MT_CIPHER_CKIP40,
631*c869f77dSJakub Kicinski 	MT_CIPHER_CKIP104,
632*c869f77dSJakub Kicinski 	MT_CIPHER_CKIP128,
633*c869f77dSJakub Kicinski 	MT_CIPHER_WAPI,
634*c869f77dSJakub Kicinski };
635*c869f77dSJakub Kicinski 
636*c869f77dSJakub Kicinski #endif
637